blob: d7b8d16ff6e63c6b4040846edef031e1df186818 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
53 return HAS_LLC(dev) || level != I915_CACHE_NONE;
54}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
58 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Chris Wilson73aa8082010-09-30 11:46:12 +010064/* some bookkeeping */
65static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
Daniel Vetterc20e8352013-07-24 22:40:23 +020068 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010069 dev_priv->mm.object_count++;
70 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020071 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010072}
73
74static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
Daniel Vetterc20e8352013-07-24 22:40:23 +020077 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010078 dev_priv->mm.object_count--;
79 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081}
82
Chris Wilson21dd3732011-01-26 15:55:56 +000083static int
Daniel Vetter33196de2012-11-14 17:14:05 +010084i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010086 int ret;
87
Daniel Vetter7abb6902013-05-24 21:29:32 +020088#define EXIT_COND (!i915_reset_in_progress(error) || \
89 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010090 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091 return 0;
92
Daniel Vetter0a6759c2012-07-04 22:18:41 +020093 /*
94 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
95 * userspace. If it takes that long something really bad is going on and
96 * we should simply try to bail out and fail as gracefully as possible.
97 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 ret = wait_event_interruptible_timeout(error->reset_queue,
99 EXIT_COND,
100 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 if (ret == 0) {
102 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
103 return -EIO;
104 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108
Chris Wilson21dd3732011-01-26 15:55:56 +0000109 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110}
111
Chris Wilson54cf91d2010-11-25 18:00:26 +0000112int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113{
Daniel Vetter33196de2012-11-14 17:14:05 +0100114 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100115 int ret;
116
Daniel Vetter33196de2012-11-14 17:14:05 +0100117 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 if (ret)
119 return ret;
120
121 ret = mutex_lock_interruptible(&dev->struct_mutex);
122 if (ret)
123 return ret;
124
Chris Wilson23bc5982010-09-29 16:10:57 +0100125 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 return 0;
127}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100128
Eric Anholt673a3942008-07-30 12:06:12 -0700129int
Eric Anholt5a125c32008-10-22 21:40:13 -0700130i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000131 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700132{
Chris Wilson73aa8082010-09-30 11:46:12 +0100133 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100135 struct i915_gtt *ggtt = &dev_priv->gtt;
136 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000137 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700138
Chris Wilson6299f992010-11-24 12:23:44 +0000139 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100141 list_for_each_entry(vma, &ggtt->base.active_list, mm_list)
142 if (vma->pin_count)
143 pinned += vma->node.size;
144 list_for_each_entry(vma, &ggtt->base.inactive_list, mm_list)
145 if (vma->pin_count)
146 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100147 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700149 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000151
Eric Anholt5a125c32008-10-22 21:40:13 -0700152 return 0;
153}
154
Chris Wilson6a2c4232014-11-04 04:51:40 -0800155static int
156i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100157{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800158 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
159 char *vaddr = obj->phys_handle->vaddr;
160 struct sg_table *st;
161 struct scatterlist *sg;
162 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100163
Chris Wilson6a2c4232014-11-04 04:51:40 -0800164 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
165 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100166
Chris Wilson6a2c4232014-11-04 04:51:40 -0800167 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
168 struct page *page;
169 char *src;
170
171 page = shmem_read_mapping_page(mapping, i);
172 if (IS_ERR(page))
173 return PTR_ERR(page);
174
175 src = kmap_atomic(page);
176 memcpy(vaddr, src, PAGE_SIZE);
177 drm_clflush_virt_range(vaddr, PAGE_SIZE);
178 kunmap_atomic(src);
179
180 page_cache_release(page);
181 vaddr += PAGE_SIZE;
182 }
183
184 i915_gem_chipset_flush(obj->base.dev);
185
186 st = kmalloc(sizeof(*st), GFP_KERNEL);
187 if (st == NULL)
188 return -ENOMEM;
189
190 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
191 kfree(st);
192 return -ENOMEM;
193 }
194
195 sg = st->sgl;
196 sg->offset = 0;
197 sg->length = obj->base.size;
198
199 sg_dma_address(sg) = obj->phys_handle->busaddr;
200 sg_dma_len(sg) = obj->base.size;
201
202 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203 return 0;
204}
205
206static void
207i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
208{
209 int ret;
210
211 BUG_ON(obj->madv == __I915_MADV_PURGED);
212
213 ret = i915_gem_object_set_to_cpu_domain(obj, true);
214 if (ret) {
215 /* In the event of a disaster, abandon all caches and
216 * hope for the best.
217 */
218 WARN_ON(ret != -EIO);
219 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
220 }
221
222 if (obj->madv == I915_MADV_DONTNEED)
223 obj->dirty = 0;
224
225 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100226 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100228 int i;
229
230 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231 struct page *page;
232 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100233
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 page = shmem_read_mapping_page(mapping, i);
235 if (IS_ERR(page))
236 continue;
237
238 dst = kmap_atomic(page);
239 drm_clflush_virt_range(vaddr, PAGE_SIZE);
240 memcpy(dst, vaddr, PAGE_SIZE);
241 kunmap_atomic(dst);
242
243 set_page_dirty(page);
244 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100245 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800246 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100247 vaddr += PAGE_SIZE;
248 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100250 }
251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 sg_free_table(obj->pages);
253 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254}
255
256static void
257i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
258{
259 drm_pci_free(obj->base.dev, obj->phys_handle);
260}
261
262static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
263 .get_pages = i915_gem_object_get_pages_phys,
264 .put_pages = i915_gem_object_put_pages_phys,
265 .release = i915_gem_object_release_phys,
266};
267
268static int
269drop_pages(struct drm_i915_gem_object *obj)
270{
271 struct i915_vma *vma, *next;
272 int ret;
273
274 drm_gem_object_reference(&obj->base);
275 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
276 if (i915_vma_unbind(vma))
277 break;
278
279 ret = i915_gem_object_put_pages(obj);
280 drm_gem_object_unreference(&obj->base);
281
282 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100283}
284
285int
286i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
287 int align)
288{
289 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800290 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100291
292 if (obj->phys_handle) {
293 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
294 return -EBUSY;
295
296 return 0;
297 }
298
299 if (obj->madv != I915_MADV_WILLNEED)
300 return -EFAULT;
301
302 if (obj->base.filp == NULL)
303 return -EINVAL;
304
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305 ret = drop_pages(obj);
306 if (ret)
307 return ret;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 /* create a new object */
310 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
311 if (!phys)
312 return -ENOMEM;
313
Chris Wilson00731152014-05-21 12:42:56 +0100314 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800315 obj->ops = &i915_gem_phys_ops;
316
317 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100318}
319
320static int
321i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
322 struct drm_i915_gem_pwrite *args,
323 struct drm_file *file_priv)
324{
325 struct drm_device *dev = obj->base.dev;
326 void *vaddr = obj->phys_handle->vaddr + args->offset;
327 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200328 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329
330 /* We manually control the domain here and pretend that it
331 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
332 */
333 ret = i915_gem_object_wait_rendering(obj, false);
334 if (ret)
335 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100336
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700337 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100338 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
339 unsigned long unwritten;
340
341 /* The physical object once assigned is fixed for the lifetime
342 * of the obj, so we can safely drop the lock and continue
343 * to access vaddr.
344 */
345 mutex_unlock(&dev->struct_mutex);
346 unwritten = copy_from_user(vaddr, user_data, args->size);
347 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200348 if (unwritten) {
349 ret = -EFAULT;
350 goto out;
351 }
Chris Wilson00731152014-05-21 12:42:56 +0100352 }
353
Chris Wilson6a2c4232014-11-04 04:51:40 -0800354 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100355 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200356
357out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700358 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200359 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100360}
361
Chris Wilson42dcedd2012-11-15 11:32:30 +0000362void *i915_gem_object_alloc(struct drm_device *dev)
363{
364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100365 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000366}
367
368void i915_gem_object_free(struct drm_i915_gem_object *obj)
369{
370 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100371 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374static int
375i915_gem_create(struct drm_file *file,
376 struct drm_device *dev,
377 uint64_t size,
378 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700379{
Chris Wilson05394f32010-11-08 19:18:58 +0000380 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300381 int ret;
382 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700383
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200385 if (size == 0)
386 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700387
388 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000389 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700390 if (obj == NULL)
391 return -ENOMEM;
392
Chris Wilson05394f32010-11-08 19:18:58 +0000393 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100394 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200395 drm_gem_object_unreference_unlocked(&obj->base);
396 if (ret)
397 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100398
Dave Airlieff72145b2011-02-07 12:16:14 +1000399 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700400 return 0;
401}
402
Dave Airlieff72145b2011-02-07 12:16:14 +1000403int
404i915_gem_dumb_create(struct drm_file *file,
405 struct drm_device *dev,
406 struct drm_mode_create_dumb *args)
407{
408 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300409 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000410 args->size = args->pitch * args->height;
411 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000412 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000413}
414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415/**
416 * Creates a new mm object and returns a handle to it.
417 */
418int
419i915_gem_create_ioctl(struct drm_device *dev, void *data,
420 struct drm_file *file)
421{
422 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200423
Dave Airlieff72145b2011-02-07 12:16:14 +1000424 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000425 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426}
427
Daniel Vetter8c599672011-12-14 13:57:31 +0100428static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100429__copy_to_user_swizzled(char __user *cpu_vaddr,
430 const char *gpu_vaddr, int gpu_offset,
431 int length)
432{
433 int ret, cpu_offset = 0;
434
435 while (length > 0) {
436 int cacheline_end = ALIGN(gpu_offset + 1, 64);
437 int this_length = min(cacheline_end - gpu_offset, length);
438 int swizzled_gpu_offset = gpu_offset ^ 64;
439
440 ret = __copy_to_user(cpu_vaddr + cpu_offset,
441 gpu_vaddr + swizzled_gpu_offset,
442 this_length);
443 if (ret)
444 return ret + length;
445
446 cpu_offset += this_length;
447 gpu_offset += this_length;
448 length -= this_length;
449 }
450
451 return 0;
452}
453
454static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700455__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
456 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
467 cpu_vaddr + cpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
Brad Volkin4c914c02014-02-18 10:15:45 -0800480/*
481 * Pins the specified object's pages and synchronizes the object with
482 * GPU accesses. Sets needs_clflush to non-zero if the caller should
483 * flush the object from the CPU cache.
484 */
485int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
486 int *needs_clflush)
487{
488 int ret;
489
490 *needs_clflush = 0;
491
492 if (!obj->base.filp)
493 return -EINVAL;
494
495 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
496 /* If we're not in the cpu read domain, set ourself into the gtt
497 * read domain and manually flush cachelines (if required). This
498 * optimizes for the case when the gpu will dirty the data
499 * anyway again before the next pread happens. */
500 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
501 obj->cache_level);
502 ret = i915_gem_object_wait_rendering(obj, true);
503 if (ret)
504 return ret;
505 }
506
507 ret = i915_gem_object_get_pages(obj);
508 if (ret)
509 return ret;
510
511 i915_gem_object_pin_pages(obj);
512
513 return ret;
514}
515
Daniel Vetterd174bd62012-03-25 19:47:40 +0200516/* Per-page copy function for the shmem pread fastpath.
517 * Flushes invalid cachelines before reading the target if
518 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700519static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200520shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
521 char __user *user_data,
522 bool page_do_bit17_swizzling, bool needs_clflush)
523{
524 char *vaddr;
525 int ret;
526
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200527 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200528 return -EINVAL;
529
530 vaddr = kmap_atomic(page);
531 if (needs_clflush)
532 drm_clflush_virt_range(vaddr + shmem_page_offset,
533 page_length);
534 ret = __copy_to_user_inatomic(user_data,
535 vaddr + shmem_page_offset,
536 page_length);
537 kunmap_atomic(vaddr);
538
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100539 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540}
541
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542static void
543shmem_clflush_swizzled_range(char *addr, unsigned long length,
544 bool swizzled)
545{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200547 unsigned long start = (unsigned long) addr;
548 unsigned long end = (unsigned long) addr + length;
549
550 /* For swizzling simply ensure that we always flush both
551 * channels. Lame, but simple and it works. Swizzled
552 * pwrite/pread is far from a hotpath - current userspace
553 * doesn't use it at all. */
554 start = round_down(start, 128);
555 end = round_up(end, 128);
556
557 drm_clflush_virt_range((void *)start, end - start);
558 } else {
559 drm_clflush_virt_range(addr, length);
560 }
561
562}
563
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564/* Only difference to the fast-path function is that this can handle bit17
565 * and uses non-atomic copy and kmap functions. */
566static int
567shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
568 char __user *user_data,
569 bool page_do_bit17_swizzling, bool needs_clflush)
570{
571 char *vaddr;
572 int ret;
573
574 vaddr = kmap(page);
575 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200576 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
577 page_length,
578 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200579
580 if (page_do_bit17_swizzling)
581 ret = __copy_to_user_swizzled(user_data,
582 vaddr, shmem_page_offset,
583 page_length);
584 else
585 ret = __copy_to_user(user_data,
586 vaddr + shmem_page_offset,
587 page_length);
588 kunmap(page);
589
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100590 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591}
592
Eric Anholteb014592009-03-10 11:44:52 -0700593static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200594i915_gem_shmem_pread(struct drm_device *dev,
595 struct drm_i915_gem_object *obj,
596 struct drm_i915_gem_pread *args,
597 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700598{
Daniel Vetter8461d222011-12-14 13:57:32 +0100599 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700600 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100601 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100602 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100603 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200604 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200605 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200606 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700607
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200608 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700609 remain = args->size;
610
Daniel Vetter8461d222011-12-14 13:57:32 +0100611 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700612
Brad Volkin4c914c02014-02-18 10:15:45 -0800613 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100614 if (ret)
615 return ret;
616
Eric Anholteb014592009-03-10 11:44:52 -0700617 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100618
Imre Deak67d5a502013-02-18 19:28:02 +0200619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
620 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200621 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100622
623 if (remain <= 0)
624 break;
625
Eric Anholteb014592009-03-10 11:44:52 -0700626 /* Operation in this page
627 *
Eric Anholteb014592009-03-10 11:44:52 -0700628 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700629 * page_length = bytes to copy for this page
630 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100631 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700632 page_length = remain;
633 if ((shmem_page_offset + page_length) > PAGE_SIZE)
634 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700635
Daniel Vetter8461d222011-12-14 13:57:32 +0100636 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
637 (page_to_phys(page) & (1 << 17)) != 0;
638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
640 user_data, page_do_bit17_swizzling,
641 needs_clflush);
642 if (ret == 0)
643 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700644
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200645 mutex_unlock(&dev->struct_mutex);
646
Jani Nikulad330a952014-01-21 11:24:25 +0200647 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200648 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200649 /* Userspace is tricking us, but we've already clobbered
650 * its pages with the prefault and promised to write the
651 * data up to the first fault. Hence ignore any errors
652 * and just continue. */
653 (void)ret;
654 prefaulted = 1;
655 }
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100662
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100663 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100664 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100665
Chris Wilson17793c92014-03-07 08:30:36 +0000666next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700667 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100668 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700669 offset += page_length;
670 }
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100673 i915_gem_object_unpin_pages(obj);
674
Eric Anholteb014592009-03-10 11:44:52 -0700675 return ret;
676}
677
Eric Anholt673a3942008-07-30 12:06:12 -0700678/**
679 * Reads data from the object referenced by handle.
680 *
681 * On error, the contents of *data are undefined.
682 */
683int
684i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000685 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700686{
687 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000688 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100689 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
Chris Wilson51311d02010-11-17 09:10:42 +0000691 if (args->size == 0)
692 return 0;
693
694 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200695 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000696 args->size))
697 return -EFAULT;
698
Chris Wilson4f27b752010-10-14 15:26:45 +0100699 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700702
Chris Wilson05394f32010-11-08 19:18:58 +0000703 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000704 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100705 ret = -ENOENT;
706 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100707 }
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson7dcd2492010-09-26 20:21:44 +0100709 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000710 if (args->offset > obj->base.size ||
711 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100712 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100713 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100714 }
715
Daniel Vetter1286ff72012-05-10 15:25:09 +0200716 /* prime objects have no backing filp to GEM pread/pwrite
717 * pages from.
718 */
719 if (!obj->base.filp) {
720 ret = -EINVAL;
721 goto out;
722 }
723
Chris Wilsondb53a302011-02-03 11:57:46 +0000724 trace_i915_gem_object_pread(obj, args->offset, args->size);
725
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200726 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700727
Chris Wilson35b62a82010-09-26 20:23:38 +0100728out:
Chris Wilson05394f32010-11-08 19:18:58 +0000729 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700732 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700733}
734
Keith Packard0839ccb2008-10-30 19:38:48 -0700735/* This is the fast write path which cannot handle
736 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700737 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700738
Keith Packard0839ccb2008-10-30 19:38:48 -0700739static inline int
740fast_user_write(struct io_mapping *mapping,
741 loff_t page_base, int page_offset,
742 char __user *user_data,
743 int length)
744{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 void __iomem *vaddr_atomic;
746 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700747 unsigned long unwritten;
748
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750 /* We can use the cpu mem copy function because this is X86. */
751 vaddr = (void __force*)vaddr_atomic + page_offset;
752 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700753 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700754 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700756}
757
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758/**
759 * This is the fast pwrite path, where we copy the data directly from the
760 * user into the GTT, uncached.
761 */
Eric Anholt673a3942008-07-30 12:06:12 -0700762static int
Chris Wilson05394f32010-11-08 19:18:58 +0000763i915_gem_gtt_pwrite_fast(struct drm_device *dev,
764 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700767{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300768 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700769 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700770 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700771 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200772 int page_offset, page_length, ret;
773
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100774 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200775 if (ret)
776 goto out;
777
778 ret = i915_gem_object_set_to_gtt_domain(obj, true);
779 if (ret)
780 goto out_unpin;
781
782 ret = i915_gem_object_put_fence(obj);
783 if (ret)
784 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200786 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700787 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700788
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700789 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700790
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700791 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200792
Eric Anholt673a3942008-07-30 12:06:12 -0700793 while (remain > 0) {
794 /* Operation in this page
795 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700796 * page_base = page offset within aperture
797 * page_offset = offset within page
798 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700799 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100800 page_base = offset & PAGE_MASK;
801 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 page_length = remain;
803 if ((page_offset + remain) > PAGE_SIZE)
804 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700805
Keith Packard0839ccb2008-10-30 19:38:48 -0700806 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807 * source page isn't available. Return the error and we'll
808 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700809 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800810 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200811 page_offset, user_data, page_length)) {
812 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200813 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200814 }
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Keith Packard0839ccb2008-10-30 19:38:48 -0700816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700819 }
Eric Anholt673a3942008-07-30 12:06:12 -0700820
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200821out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700822 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200823out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800824 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200825out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Per-page copy function for the shmem pwrite fastpath.
830 * Flushes invalid cachelines before writing to the target if
831 * needs_clflush_before is set and flushes out any written cachelines after
832 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700833static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200834shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
835 char __user *user_data,
836 bool page_do_bit17_swizzling,
837 bool needs_clflush_before,
838 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700839{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200844 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700845
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 vaddr = kmap_atomic(page);
847 if (needs_clflush_before)
848 drm_clflush_virt_range(vaddr + shmem_page_offset,
849 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000850 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
851 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852 if (needs_clflush_after)
853 drm_clflush_virt_range(vaddr + shmem_page_offset,
854 page_length);
855 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700856
Chris Wilson755d2212012-09-04 21:02:55 +0100857 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858}
859
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860/* Only difference to the fast-path function is that this can handle bit17
861 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700862static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200863shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
864 char __user *user_data,
865 bool page_do_bit17_swizzling,
866 bool needs_clflush_before,
867 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700868{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200869 char *vaddr;
870 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200873 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200874 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
875 page_length,
876 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 if (page_do_bit17_swizzling)
878 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100879 user_data,
880 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881 else
882 ret = __copy_from_user(vaddr + shmem_page_offset,
883 user_data,
884 page_length);
885 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200886 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
887 page_length,
888 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100890
Chris Wilson755d2212012-09-04 21:02:55 +0100891 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700892}
893
Eric Anholt40123c12009-03-09 13:42:30 -0700894static int
Daniel Vettere244a442012-03-25 19:47:28 +0200895i915_gem_shmem_pwrite(struct drm_device *dev,
896 struct drm_i915_gem_object *obj,
897 struct drm_i915_gem_pwrite *args,
898 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700899{
Eric Anholt40123c12009-03-09 13:42:30 -0700900 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100901 loff_t offset;
902 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100903 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100904 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200905 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200906 int needs_clflush_after = 0;
907 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200908 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700909
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200910 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700911 remain = args->size;
912
Daniel Vetter8c599672011-12-14 13:57:31 +0100913 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700914
Daniel Vetter58642882012-03-25 19:47:37 +0200915 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
916 /* If we're not in the cpu write domain, set ourself into the gtt
917 * write domain and manually flush cachelines (if required). This
918 * optimizes for the case when the gpu will use the data
919 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100920 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700921 ret = i915_gem_object_wait_rendering(obj, false);
922 if (ret)
923 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100925 /* Same trick applies to invalidate partially written cachelines read
926 * before writing. */
927 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
928 needs_clflush_before =
929 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200930
Chris Wilson755d2212012-09-04 21:02:55 +0100931 ret = i915_gem_object_get_pages(obj);
932 if (ret)
933 return ret;
934
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700935 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200936
Chris Wilson755d2212012-09-04 21:02:55 +0100937 i915_gem_object_pin_pages(obj);
938
Eric Anholt40123c12009-03-09 13:42:30 -0700939 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000940 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700941
Imre Deak67d5a502013-02-18 19:28:02 +0200942 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
943 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200944 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200945 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100946
Chris Wilson9da3da62012-06-01 15:20:22 +0100947 if (remain <= 0)
948 break;
949
Eric Anholt40123c12009-03-09 13:42:30 -0700950 /* Operation in this page
951 *
Eric Anholt40123c12009-03-09 13:42:30 -0700952 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700953 * page_length = bytes to copy for this page
954 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100955 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700956
957 page_length = remain;
958 if ((shmem_page_offset + page_length) > PAGE_SIZE)
959 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700960
Daniel Vetter58642882012-03-25 19:47:37 +0200961 /* If we don't overwrite a cacheline completely we need to be
962 * careful to have up-to-date data by first clflushing. Don't
963 * overcomplicate things and flush the entire patch. */
964 partial_cacheline_write = needs_clflush_before &&
965 ((shmem_page_offset | page_length)
966 & (boot_cpu_data.x86_clflush_size - 1));
967
Daniel Vetter8c599672011-12-14 13:57:31 +0100968 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
969 (page_to_phys(page) & (1 << 17)) != 0;
970
Daniel Vetterd174bd62012-03-25 19:47:40 +0200971 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
972 user_data, page_do_bit17_swizzling,
973 partial_cacheline_write,
974 needs_clflush_after);
975 if (ret == 0)
976 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700977
Daniel Vettere244a442012-03-25 19:47:28 +0200978 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200979 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200980 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
981 user_data, page_do_bit17_swizzling,
982 partial_cacheline_write,
983 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700984
Daniel Vettere244a442012-03-25 19:47:28 +0200985 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100986
Chris Wilson755d2212012-09-04 21:02:55 +0100987 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100989
Chris Wilson17793c92014-03-07 08:30:36 +0000990next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700991 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100992 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700993 offset += page_length;
994 }
995
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100996out:
Chris Wilson755d2212012-09-04 21:02:55 +0100997 i915_gem_object_unpin_pages(obj);
998
Daniel Vettere244a442012-03-25 19:47:28 +0200999 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001000 /*
1001 * Fixup: Flush cpu caches in case we didn't flush the dirty
1002 * cachelines in-line while writing and the object moved
1003 * out of the cpu write domain while we've dropped the lock.
1004 */
1005 if (!needs_clflush_after &&
1006 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001007 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001008 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001009 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001010 }
Eric Anholt40123c12009-03-09 13:42:30 -07001011
Daniel Vetter58642882012-03-25 19:47:37 +02001012 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001013 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001014 else
1015 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001016
Rodrigo Vivide152b62015-07-07 16:28:51 -07001017 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001019}
1020
1021/**
1022 * Writes data to the object referenced by handle.
1023 *
1024 * On error, the contents of the buffer that were to be modified are undefined.
1025 */
1026int
1027i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001028 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001029{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001030 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001031 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001032 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001033 int ret;
1034
1035 if (args->size == 0)
1036 return 0;
1037
1038 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001039 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001040 args->size))
1041 return -EFAULT;
1042
Jani Nikulad330a952014-01-21 11:24:25 +02001043 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001044 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1045 args->size);
1046 if (ret)
1047 return -EFAULT;
1048 }
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 intel_runtime_pm_get(dev_priv);
1051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001052 ret = i915_mutex_lock_interruptible(dev);
1053 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001054 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001055
Chris Wilson05394f32010-11-08 19:18:58 +00001056 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001057 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001058 ret = -ENOENT;
1059 goto unlock;
1060 }
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Chris Wilson7dcd2492010-09-26 20:21:44 +01001062 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001063 if (args->offset > obj->base.size ||
1064 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001065 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001066 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001067 }
1068
Daniel Vetter1286ff72012-05-10 15:25:09 +02001069 /* prime objects have no backing filp to GEM pread/pwrite
1070 * pages from.
1071 */
1072 if (!obj->base.filp) {
1073 ret = -EINVAL;
1074 goto out;
1075 }
1076
Chris Wilsondb53a302011-02-03 11:57:46 +00001077 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1078
Daniel Vetter935aaa62012-03-25 19:47:35 +02001079 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001080 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1081 * it would end up going through the fenced access, and we'll get
1082 * different detiling behavior between reading and writing.
1083 * pread/pwrite currently are reading and writing from the CPU
1084 * perspective, requiring manual detiling by the client.
1085 */
Chris Wilson2c225692013-08-09 12:26:45 +01001086 if (obj->tiling_mode == I915_TILING_NONE &&
1087 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1088 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001089 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001090 /* Note that the gtt paths might fail with non-page-backed user
1091 * pointers (e.g. gtt mappings when moving data between
1092 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001093 }
Eric Anholt673a3942008-07-30 12:06:12 -07001094
Chris Wilson6a2c4232014-11-04 04:51:40 -08001095 if (ret == -EFAULT || ret == -ENOSPC) {
1096 if (obj->phys_handle)
1097 ret = i915_gem_phys_pwrite(obj, args, file);
1098 else
1099 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1100 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001101
Chris Wilson35b62a82010-09-26 20:23:38 +01001102out:
Chris Wilson05394f32010-11-08 19:18:58 +00001103 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001104unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001105 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001106put_rpm:
1107 intel_runtime_pm_put(dev_priv);
1108
Eric Anholt673a3942008-07-30 12:06:12 -07001109 return ret;
1110}
1111
Chris Wilsonb3612372012-08-24 09:35:08 +01001112int
Daniel Vetter33196de2012-11-14 17:14:05 +01001113i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001114 bool interruptible)
1115{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001116 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001117 /* Non-interruptible callers can't handle -EAGAIN, hence return
1118 * -EIO unconditionally for these. */
1119 if (!interruptible)
1120 return -EIO;
1121
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001122 /* Recovery complete, but the reset failed ... */
1123 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001124 return -EIO;
1125
McAulay, Alistair6689c162014-08-15 18:51:35 +01001126 /*
1127 * Check if GPU Reset is in progress - we need intel_ring_begin
1128 * to work properly to reinit the hw state while the gpu is
1129 * still marked as reset-in-progress. Handle this with a flag.
1130 */
1131 if (!error->reload_in_reset)
1132 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001133 }
1134
1135 return 0;
1136}
1137
Chris Wilson094f9a52013-09-25 17:34:55 +01001138static void fake_irq(unsigned long data)
1139{
1140 wake_up_process((struct task_struct *)data);
1141}
1142
1143static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001144 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001145{
1146 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1147}
1148
Daniel Vettereed29a52015-05-21 14:21:25 +02001149static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001150{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001151 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001152
Daniel Vettereed29a52015-05-21 14:21:25 +02001153 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001154 return -EBUSY;
1155
1156 timeout = jiffies + 1;
1157 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001158 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001159 return 0;
1160
1161 if (time_after_eq(jiffies, timeout))
1162 break;
1163
1164 cpu_relax_lowlatency();
1165 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001166 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001167 return 0;
1168
1169 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001170}
1171
Chris Wilsonb3612372012-08-24 09:35:08 +01001172/**
John Harrison9c654812014-11-24 18:49:35 +00001173 * __i915_wait_request - wait until execution of request has finished
1174 * @req: duh!
1175 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001176 * @interruptible: do an interruptible wait (normally yes)
1177 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1178 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001179 * Note: It is of utmost importance that the passed in seqno and reset_counter
1180 * values have been read by the caller in an smp safe manner. Where read-side
1181 * locks are involved, it is sufficient to read the reset_counter before
1182 * unlocking the lock that protects the seqno. For lockless tricks, the
1183 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1184 * inserted.
1185 *
John Harrison9c654812014-11-24 18:49:35 +00001186 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001187 * errno with remaining time filled in timeout argument.
1188 */
John Harrison9c654812014-11-24 18:49:35 +00001189int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001190 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001191 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001192 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001193 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001194{
John Harrison9c654812014-11-24 18:49:35 +00001195 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001196 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001197 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001198 const bool irq_test_in_progress =
1199 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001200 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001201 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001202 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001203 int ret;
1204
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001205 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001206
Chris Wilsonb4716182015-04-27 13:41:17 +01001207 if (list_empty(&req->list))
1208 return 0;
1209
John Harrison1b5a4332014-11-24 18:49:42 +00001210 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001211 return 0;
1212
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001213 timeout_expire = timeout ?
1214 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001215
Chris Wilson2e1b8732015-04-27 13:41:22 +01001216 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001217 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001218
Chris Wilson094f9a52013-09-25 17:34:55 +01001219 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001220 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001221 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001222
1223 /* Optimistic spin for the next jiffie before touching IRQs */
1224 ret = __i915_spin_request(req);
1225 if (ret == 0)
1226 goto out;
1227
1228 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1229 ret = -ENODEV;
1230 goto out;
1231 }
1232
Chris Wilson094f9a52013-09-25 17:34:55 +01001233 for (;;) {
1234 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Chris Wilson094f9a52013-09-25 17:34:55 +01001236 prepare_to_wait(&ring->irq_queue, &wait,
1237 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001238
Daniel Vetterf69061b2012-12-06 09:01:42 +01001239 /* We need to check whether any gpu reset happened in between
1240 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001241 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1242 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1243 * is truely gone. */
1244 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1245 if (ret == 0)
1246 ret = -EAGAIN;
1247 break;
1248 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001249
John Harrison1b5a4332014-11-24 18:49:42 +00001250 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001251 ret = 0;
1252 break;
1253 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001254
Chris Wilson094f9a52013-09-25 17:34:55 +01001255 if (interruptible && signal_pending(current)) {
1256 ret = -ERESTARTSYS;
1257 break;
1258 }
1259
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001260 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 ret = -ETIME;
1262 break;
1263 }
1264
1265 timer.function = NULL;
1266 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001267 unsigned long expire;
1268
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001270 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001271 mod_timer(&timer, expire);
1272 }
1273
Chris Wilson5035c272013-10-04 09:58:46 +01001274 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001275
Chris Wilson094f9a52013-09-25 17:34:55 +01001276 if (timer.function) {
1277 del_singleshot_timer_sync(&timer);
1278 destroy_timer_on_stack(&timer);
1279 }
1280 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001281 if (!irq_test_in_progress)
1282 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001283
1284 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001285
Chris Wilson2def4ad92015-04-07 16:20:41 +01001286out:
1287 now = ktime_get_raw_ns();
1288 trace_i915_gem_request_wait_end(req);
1289
Chris Wilsonb3612372012-08-24 09:35:08 +01001290 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001291 s64 tres = *timeout - (now - before);
1292
1293 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001294
1295 /*
1296 * Apparently ktime isn't accurate enough and occasionally has a
1297 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1298 * things up to make the test happy. We allow up to 1 jiffy.
1299 *
1300 * This is a regrssion from the timespec->ktime conversion.
1301 */
1302 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1303 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001304 }
1305
Chris Wilson094f9a52013-09-25 17:34:55 +01001306 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001307}
1308
John Harrisonfcfa423c2015-05-29 17:44:12 +01001309int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1310 struct drm_file *file)
1311{
1312 struct drm_i915_private *dev_private;
1313 struct drm_i915_file_private *file_priv;
1314
1315 WARN_ON(!req || !file || req->file_priv);
1316
1317 if (!req || !file)
1318 return -EINVAL;
1319
1320 if (req->file_priv)
1321 return -EINVAL;
1322
1323 dev_private = req->ring->dev->dev_private;
1324 file_priv = file->driver_priv;
1325
1326 spin_lock(&file_priv->mm.lock);
1327 req->file_priv = file_priv;
1328 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1329 spin_unlock(&file_priv->mm.lock);
1330
1331 req->pid = get_pid(task_pid(current));
1332
1333 return 0;
1334}
1335
Chris Wilsonb4716182015-04-27 13:41:17 +01001336static inline void
1337i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1338{
1339 struct drm_i915_file_private *file_priv = request->file_priv;
1340
1341 if (!file_priv)
1342 return;
1343
1344 spin_lock(&file_priv->mm.lock);
1345 list_del(&request->client_list);
1346 request->file_priv = NULL;
1347 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001348
1349 put_pid(request->pid);
1350 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001351}
1352
1353static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1354{
1355 trace_i915_gem_request_retire(request);
1356
1357 /* We know the GPU must have read the request to have
1358 * sent us the seqno + interrupt, so use the position
1359 * of tail of the request to update the last known position
1360 * of the GPU head.
1361 *
1362 * Note this requires that we are always called in request
1363 * completion order.
1364 */
1365 request->ringbuf->last_retired_head = request->postfix;
1366
1367 list_del_init(&request->list);
1368 i915_gem_request_remove_from_client(request);
1369
Chris Wilsonb4716182015-04-27 13:41:17 +01001370 i915_gem_request_unreference(request);
1371}
1372
1373static void
1374__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1375{
1376 struct intel_engine_cs *engine = req->ring;
1377 struct drm_i915_gem_request *tmp;
1378
1379 lockdep_assert_held(&engine->dev->struct_mutex);
1380
1381 if (list_empty(&req->list))
1382 return;
1383
1384 do {
1385 tmp = list_first_entry(&engine->request_list,
1386 typeof(*tmp), list);
1387
1388 i915_gem_request_retire(tmp);
1389 } while (tmp != req);
1390
1391 WARN_ON(i915_verify_lists(engine->dev));
1392}
1393
Chris Wilsonb3612372012-08-24 09:35:08 +01001394/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001395 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001396 * request and object lists appropriately for that event.
1397 */
1398int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001399i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001400{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001401 struct drm_device *dev;
1402 struct drm_i915_private *dev_priv;
1403 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001404 int ret;
1405
Daniel Vettera4b3a572014-11-26 14:17:05 +01001406 BUG_ON(req == NULL);
1407
1408 dev = req->ring->dev;
1409 dev_priv = dev->dev_private;
1410 interruptible = dev_priv->mm.interruptible;
1411
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001413
Daniel Vetter33196de2012-11-14 17:14:05 +01001414 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001415 if (ret)
1416 return ret;
1417
Chris Wilsonb4716182015-04-27 13:41:17 +01001418 ret = __i915_wait_request(req,
1419 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001420 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001421 if (ret)
1422 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001423
Chris Wilsonb4716182015-04-27 13:41:17 +01001424 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001425 return 0;
1426}
1427
Chris Wilsonb3612372012-08-24 09:35:08 +01001428/**
1429 * Ensures that all rendering to the object has completed and the object is
1430 * safe to unbind from the GTT or access from the CPU.
1431 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001432int
Chris Wilsonb3612372012-08-24 09:35:08 +01001433i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1434 bool readonly)
1435{
Chris Wilsonb4716182015-04-27 13:41:17 +01001436 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001437
Chris Wilsonb4716182015-04-27 13:41:17 +01001438 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001439 return 0;
1440
Chris Wilsonb4716182015-04-27 13:41:17 +01001441 if (readonly) {
1442 if (obj->last_write_req != NULL) {
1443 ret = i915_wait_request(obj->last_write_req);
1444 if (ret)
1445 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001446
Chris Wilsonb4716182015-04-27 13:41:17 +01001447 i = obj->last_write_req->ring->id;
1448 if (obj->last_read_req[i] == obj->last_write_req)
1449 i915_gem_object_retire__read(obj, i);
1450 else
1451 i915_gem_object_retire__write(obj);
1452 }
1453 } else {
1454 for (i = 0; i < I915_NUM_RINGS; i++) {
1455 if (obj->last_read_req[i] == NULL)
1456 continue;
1457
1458 ret = i915_wait_request(obj->last_read_req[i]);
1459 if (ret)
1460 return ret;
1461
1462 i915_gem_object_retire__read(obj, i);
1463 }
1464 RQ_BUG_ON(obj->active);
1465 }
1466
1467 return 0;
1468}
1469
1470static void
1471i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1472 struct drm_i915_gem_request *req)
1473{
1474 int ring = req->ring->id;
1475
1476 if (obj->last_read_req[ring] == req)
1477 i915_gem_object_retire__read(obj, ring);
1478 else if (obj->last_write_req == req)
1479 i915_gem_object_retire__write(obj);
1480
1481 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001482}
1483
Chris Wilson3236f572012-08-24 09:35:09 +01001484/* A nonblocking variant of the above wait. This is a highly dangerous routine
1485 * as the object state may change during this call.
1486 */
1487static __must_check int
1488i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001489 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001490 bool readonly)
1491{
1492 struct drm_device *dev = obj->base.dev;
1493 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001494 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001495 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001496 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001497
1498 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1499 BUG_ON(!dev_priv->mm.interruptible);
1500
Chris Wilsonb4716182015-04-27 13:41:17 +01001501 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001502 return 0;
1503
Daniel Vetter33196de2012-11-14 17:14:05 +01001504 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001505 if (ret)
1506 return ret;
1507
Daniel Vetterf69061b2012-12-06 09:01:42 +01001508 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001509
Chris Wilsonb4716182015-04-27 13:41:17 +01001510 if (readonly) {
1511 struct drm_i915_gem_request *req;
1512
1513 req = obj->last_write_req;
1514 if (req == NULL)
1515 return 0;
1516
Chris Wilsonb4716182015-04-27 13:41:17 +01001517 requests[n++] = i915_gem_request_reference(req);
1518 } else {
1519 for (i = 0; i < I915_NUM_RINGS; i++) {
1520 struct drm_i915_gem_request *req;
1521
1522 req = obj->last_read_req[i];
1523 if (req == NULL)
1524 continue;
1525
Chris Wilsonb4716182015-04-27 13:41:17 +01001526 requests[n++] = i915_gem_request_reference(req);
1527 }
1528 }
1529
1530 mutex_unlock(&dev->struct_mutex);
1531 for (i = 0; ret == 0 && i < n; i++)
1532 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001533 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001534 mutex_lock(&dev->struct_mutex);
1535
Chris Wilsonb4716182015-04-27 13:41:17 +01001536 for (i = 0; i < n; i++) {
1537 if (ret == 0)
1538 i915_gem_object_retire_request(obj, requests[i]);
1539 i915_gem_request_unreference(requests[i]);
1540 }
1541
1542 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001543}
1544
Chris Wilson2e1b8732015-04-27 13:41:22 +01001545static struct intel_rps_client *to_rps_client(struct drm_file *file)
1546{
1547 struct drm_i915_file_private *fpriv = file->driver_priv;
1548 return &fpriv->rps;
1549}
1550
Eric Anholt673a3942008-07-30 12:06:12 -07001551/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001552 * Called when user space prepares to use an object with the CPU, either
1553 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001554 */
1555int
1556i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001558{
1559 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001560 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001561 uint32_t read_domains = args->read_domains;
1562 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001563 int ret;
1564
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001566 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001567 return -EINVAL;
1568
Chris Wilson21d509e2009-06-06 09:46:02 +01001569 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001570 return -EINVAL;
1571
1572 /* Having something in the write domain implies it's in the read
1573 * domain, and only that read domain. Enforce that in the request.
1574 */
1575 if (write_domain != 0 && read_domains != write_domain)
1576 return -EINVAL;
1577
Chris Wilson76c1dec2010-09-25 11:22:51 +01001578 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001579 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001580 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001581
Chris Wilson05394f32010-11-08 19:18:58 +00001582 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001583 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001584 ret = -ENOENT;
1585 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001586 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001587
Chris Wilson3236f572012-08-24 09:35:09 +01001588 /* Try to flush the object off the GPU without holding the lock.
1589 * We will repeat the flush holding the lock in the normal manner
1590 * to catch cases where we are gazumped.
1591 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001592 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001593 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001594 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001595 if (ret)
1596 goto unref;
1597
Chris Wilson43566de2015-01-02 16:29:29 +05301598 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001599 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301600 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001601 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001602
Daniel Vetter031b6982015-06-26 19:35:16 +02001603 if (write_domain != 0)
1604 intel_fb_obj_invalidate(obj,
1605 write_domain == I915_GEM_DOMAIN_GTT ?
1606 ORIGIN_GTT : ORIGIN_CPU);
1607
Chris Wilson3236f572012-08-24 09:35:09 +01001608unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001609 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001610unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001611 mutex_unlock(&dev->struct_mutex);
1612 return ret;
1613}
1614
1615/**
1616 * Called when user space has done writes to this buffer
1617 */
1618int
1619i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001620 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001621{
1622 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001623 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001624 int ret = 0;
1625
Chris Wilson76c1dec2010-09-25 11:22:51 +01001626 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001627 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001628 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001629
Chris Wilson05394f32010-11-08 19:18:58 +00001630 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001631 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001632 ret = -ENOENT;
1633 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001634 }
1635
Eric Anholt673a3942008-07-30 12:06:12 -07001636 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001637 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001638 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001639
Chris Wilson05394f32010-11-08 19:18:58 +00001640 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001641unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001642 mutex_unlock(&dev->struct_mutex);
1643 return ret;
1644}
1645
1646/**
1647 * Maps the contents of an object, returning the address it is mapped
1648 * into.
1649 *
1650 * While the mapping holds a reference on the contents of the object, it doesn't
1651 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001652 *
1653 * IMPORTANT:
1654 *
1655 * DRM driver writers who look a this function as an example for how to do GEM
1656 * mmap support, please don't implement mmap support like here. The modern way
1657 * to implement DRM mmap support is with an mmap offset ioctl (like
1658 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1659 * That way debug tooling like valgrind will understand what's going on, hiding
1660 * the mmap call in a driver private ioctl will break that. The i915 driver only
1661 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001662 */
1663int
1664i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001665 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001666{
1667 struct drm_i915_gem_mmap *args = data;
1668 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001669 unsigned long addr;
1670
Akash Goel1816f922015-01-02 16:29:30 +05301671 if (args->flags & ~(I915_MMAP_WC))
1672 return -EINVAL;
1673
1674 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1675 return -ENODEV;
1676
Chris Wilson05394f32010-11-08 19:18:58 +00001677 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001678 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001679 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001680
Daniel Vetter1286ff72012-05-10 15:25:09 +02001681 /* prime objects have no backing filp to GEM mmap
1682 * pages from.
1683 */
1684 if (!obj->filp) {
1685 drm_gem_object_unreference_unlocked(obj);
1686 return -EINVAL;
1687 }
1688
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001689 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001690 PROT_READ | PROT_WRITE, MAP_SHARED,
1691 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301692 if (args->flags & I915_MMAP_WC) {
1693 struct mm_struct *mm = current->mm;
1694 struct vm_area_struct *vma;
1695
1696 down_write(&mm->mmap_sem);
1697 vma = find_vma(mm, addr);
1698 if (vma)
1699 vma->vm_page_prot =
1700 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1701 else
1702 addr = -ENOMEM;
1703 up_write(&mm->mmap_sem);
1704 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001705 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001706 if (IS_ERR((void *)addr))
1707 return addr;
1708
1709 args->addr_ptr = (uint64_t) addr;
1710
1711 return 0;
1712}
1713
Jesse Barnesde151cf2008-11-12 10:03:55 -08001714/**
1715 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001716 * @vma: VMA in question
1717 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001718 *
1719 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1720 * from userspace. The fault handler takes care of binding the object to
1721 * the GTT (if needed), allocating and programming a fence register (again,
1722 * only if needed based on whether the old reg is still valid or the object
1723 * is tiled) and inserting a new PTE into the faulting process.
1724 *
1725 * Note that the faulting process may involve evicting existing objects
1726 * from the GTT and/or fence registers to make room. So performance may
1727 * suffer if the GTT working set is large or there are few fence registers
1728 * left.
1729 */
1730int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1731{
Chris Wilson05394f32010-11-08 19:18:58 +00001732 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1733 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001734 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001735 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001736 pgoff_t page_offset;
1737 unsigned long pfn;
1738 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001739 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001740
Paulo Zanonif65c9162013-11-27 18:20:34 -02001741 intel_runtime_pm_get(dev_priv);
1742
Jesse Barnesde151cf2008-11-12 10:03:55 -08001743 /* We don't use vmf->pgoff since that has the fake offset */
1744 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1745 PAGE_SHIFT;
1746
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001747 ret = i915_mutex_lock_interruptible(dev);
1748 if (ret)
1749 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001750
Chris Wilsondb53a302011-02-03 11:57:46 +00001751 trace_i915_gem_object_fault(obj, page_offset, true, write);
1752
Chris Wilson6e4930f2014-02-07 18:37:06 -02001753 /* Try to flush the object off the GPU first without holding the lock.
1754 * Upon reacquiring the lock, we will perform our sanity checks and then
1755 * repeat the flush holding the lock in the normal manner to catch cases
1756 * where we are gazumped.
1757 */
1758 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1759 if (ret)
1760 goto unlock;
1761
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001762 /* Access to snoopable pages through the GTT is incoherent. */
1763 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001764 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001765 goto unlock;
1766 }
1767
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001768 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001769 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1770 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001771 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001772
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001773 memset(&view, 0, sizeof(view));
1774 view.type = I915_GGTT_VIEW_PARTIAL;
1775 view.params.partial.offset = rounddown(page_offset, chunk_size);
1776 view.params.partial.size =
1777 min_t(unsigned int,
1778 chunk_size,
1779 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1780 view.params.partial.offset);
1781 }
1782
1783 /* Now pin it into the GTT if needed */
1784 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001785 if (ret)
1786 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787
Chris Wilsonc9839302012-11-20 10:45:17 +00001788 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1789 if (ret)
1790 goto unpin;
1791
1792 ret = i915_gem_object_get_fence(obj);
1793 if (ret)
1794 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001795
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001796 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001797 pfn = dev_priv->gtt.mappable_base +
1798 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001799 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001801 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1802 /* Overriding existing pages in partial view does not cause
1803 * us any trouble as TLBs are still valid because the fault
1804 * is due to userspace losing part of the mapping or never
1805 * having accessed it before (at this partials' range).
1806 */
1807 unsigned long base = vma->vm_start +
1808 (view.params.partial.offset << PAGE_SHIFT);
1809 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001810
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001811 for (i = 0; i < view.params.partial.size; i++) {
1812 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001813 if (ret)
1814 break;
1815 }
1816
1817 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001818 } else {
1819 if (!obj->fault_mappable) {
1820 unsigned long size = min_t(unsigned long,
1821 vma->vm_end - vma->vm_start,
1822 obj->base.size);
1823 int i;
1824
1825 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1826 ret = vm_insert_pfn(vma,
1827 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1828 pfn + i);
1829 if (ret)
1830 break;
1831 }
1832
1833 obj->fault_mappable = true;
1834 } else
1835 ret = vm_insert_pfn(vma,
1836 (unsigned long)vmf->virtual_address,
1837 pfn + page_offset);
1838 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001839unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001840 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001841unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001842 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001843out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001845 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001846 /*
1847 * We eat errors when the gpu is terminally wedged to avoid
1848 * userspace unduly crashing (gl has no provisions for mmaps to
1849 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1850 * and so needs to be reported.
1851 */
1852 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001853 ret = VM_FAULT_SIGBUS;
1854 break;
1855 }
Chris Wilson045e7692010-11-07 09:18:22 +00001856 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001857 /*
1858 * EAGAIN means the gpu is hung and we'll wait for the error
1859 * handler to reset everything when re-faulting in
1860 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001861 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001862 case 0:
1863 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001864 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001865 case -EBUSY:
1866 /*
1867 * EBUSY is ok: this just means that another thread
1868 * already did the job.
1869 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001870 ret = VM_FAULT_NOPAGE;
1871 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001872 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001873 ret = VM_FAULT_OOM;
1874 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001875 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001876 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001877 ret = VM_FAULT_SIGBUS;
1878 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001879 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001880 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001881 ret = VM_FAULT_SIGBUS;
1882 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001884
1885 intel_runtime_pm_put(dev_priv);
1886 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887}
1888
1889/**
Chris Wilson901782b2009-07-10 08:18:50 +01001890 * i915_gem_release_mmap - remove physical page mappings
1891 * @obj: obj in question
1892 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001893 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001894 * relinquish ownership of the pages back to the system.
1895 *
1896 * It is vital that we remove the page mapping if we have mapped a tiled
1897 * object through the GTT and then lose the fence register due to
1898 * resource pressure. Similarly if the object has been moved out of the
1899 * aperture, than pages mapped into userspace must be revoked. Removing the
1900 * mapping will then trigger a page fault on the next user access, allowing
1901 * fixup by i915_gem_fault().
1902 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001903void
Chris Wilson05394f32010-11-08 19:18:58 +00001904i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001905{
Chris Wilson6299f992010-11-24 12:23:44 +00001906 if (!obj->fault_mappable)
1907 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001908
David Herrmann6796cb12014-01-03 14:24:19 +01001909 drm_vma_node_unmap(&obj->base.vma_node,
1910 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001911 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001912}
1913
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001914void
1915i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1916{
1917 struct drm_i915_gem_object *obj;
1918
1919 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1920 i915_gem_release_mmap(obj);
1921}
1922
Imre Deak0fa87792013-01-07 21:47:35 +02001923uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001924i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001925{
Chris Wilsone28f8712011-07-18 13:11:49 -07001926 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001927
1928 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001929 tiling_mode == I915_TILING_NONE)
1930 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001931
1932 /* Previous chips need a power-of-two fence region when tiling */
1933 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001935 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001936 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001937
Chris Wilsone28f8712011-07-18 13:11:49 -07001938 while (gtt_size < size)
1939 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001940
Chris Wilsone28f8712011-07-18 13:11:49 -07001941 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001942}
1943
Jesse Barnesde151cf2008-11-12 10:03:55 -08001944/**
1945 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1946 * @obj: object to check
1947 *
1948 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001949 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001950 */
Imre Deakd8651102013-01-07 21:47:33 +02001951uint32_t
1952i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1953 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001954{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001955 /*
1956 * Minimum alignment is 4k (GTT page size), but might be greater
1957 * if a fence register is needed for the object.
1958 */
Imre Deakd8651102013-01-07 21:47:33 +02001959 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001960 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001961 return 4096;
1962
1963 /*
1964 * Previous chips need to be aligned to the size of the smallest
1965 * fence register that can contain the object.
1966 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001967 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001968}
1969
Chris Wilsond8cb5082012-08-11 15:41:03 +01001970static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1971{
1972 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1973 int ret;
1974
David Herrmann0de23972013-07-24 21:07:52 +02001975 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001976 return 0;
1977
Daniel Vetterda494d72012-12-20 15:11:16 +01001978 dev_priv->mm.shrinker_no_lock_stealing = true;
1979
Chris Wilsond8cb5082012-08-11 15:41:03 +01001980 ret = drm_gem_create_mmap_offset(&obj->base);
1981 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001982 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001983
1984 /* Badly fragmented mmap space? The only way we can recover
1985 * space is by destroying unwanted objects. We can't randomly release
1986 * mmap_offsets as userspace expects them to be persistent for the
1987 * lifetime of the objects. The closest we can is to release the
1988 * offsets on purgeable objects by truncating it and marking it purged,
1989 * which prevents userspace from ever using that object again.
1990 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001991 i915_gem_shrink(dev_priv,
1992 obj->base.size >> PAGE_SHIFT,
1993 I915_SHRINK_BOUND |
1994 I915_SHRINK_UNBOUND |
1995 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001996 ret = drm_gem_create_mmap_offset(&obj->base);
1997 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001998 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001999
2000 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002001 ret = drm_gem_create_mmap_offset(&obj->base);
2002out:
2003 dev_priv->mm.shrinker_no_lock_stealing = false;
2004
2005 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002006}
2007
2008static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2009{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002010 drm_gem_free_mmap_offset(&obj->base);
2011}
2012
Dave Airlieda6b51d2014-12-24 13:11:17 +10002013int
Dave Airlieff72145b2011-02-07 12:16:14 +10002014i915_gem_mmap_gtt(struct drm_file *file,
2015 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002016 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002017 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002018{
Chris Wilson05394f32010-11-08 19:18:58 +00002019 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002020 int ret;
2021
Chris Wilson76c1dec2010-09-25 11:22:51 +01002022 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002023 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002024 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002025
Dave Airlieff72145b2011-02-07 12:16:14 +10002026 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002027 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002028 ret = -ENOENT;
2029 goto unlock;
2030 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002031
Chris Wilson05394f32010-11-08 19:18:58 +00002032 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002033 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002034 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002035 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002036 }
2037
Chris Wilsond8cb5082012-08-11 15:41:03 +01002038 ret = i915_gem_object_create_mmap_offset(obj);
2039 if (ret)
2040 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002041
David Herrmann0de23972013-07-24 21:07:52 +02002042 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002043
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002044out:
Chris Wilson05394f32010-11-08 19:18:58 +00002045 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002046unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002047 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002048 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002049}
2050
Dave Airlieff72145b2011-02-07 12:16:14 +10002051/**
2052 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2053 * @dev: DRM device
2054 * @data: GTT mapping ioctl data
2055 * @file: GEM object info
2056 *
2057 * Simply returns the fake offset to userspace so it can mmap it.
2058 * The mmap call will end up in drm_gem_mmap(), which will set things
2059 * up so we can get faults in the handler above.
2060 *
2061 * The fault handler will take care of binding the object into the GTT
2062 * (since it may have been evicted to make room for something), allocating
2063 * a fence register, and mapping the appropriate aperture address into
2064 * userspace.
2065 */
2066int
2067i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2068 struct drm_file *file)
2069{
2070 struct drm_i915_gem_mmap_gtt *args = data;
2071
Dave Airlieda6b51d2014-12-24 13:11:17 +10002072 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002073}
2074
Daniel Vetter225067e2012-08-20 10:23:20 +02002075/* Immediately discard the backing storage */
2076static void
2077i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002078{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002079 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002080
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002081 if (obj->base.filp == NULL)
2082 return;
2083
Daniel Vetter225067e2012-08-20 10:23:20 +02002084 /* Our goal here is to return as much of the memory as
2085 * is possible back to the system as we are called from OOM.
2086 * To do this we must instruct the shmfs to drop all of its
2087 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002088 */
Chris Wilson55372522014-03-25 13:23:06 +00002089 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002090 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002091}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002092
Chris Wilson55372522014-03-25 13:23:06 +00002093/* Try to discard unwanted pages */
2094static void
2095i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002096{
Chris Wilson55372522014-03-25 13:23:06 +00002097 struct address_space *mapping;
2098
2099 switch (obj->madv) {
2100 case I915_MADV_DONTNEED:
2101 i915_gem_object_truncate(obj);
2102 case __I915_MADV_PURGED:
2103 return;
2104 }
2105
2106 if (obj->base.filp == NULL)
2107 return;
2108
2109 mapping = file_inode(obj->base.filp)->i_mapping,
2110 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002111}
2112
Chris Wilson5cdf5882010-09-27 15:51:07 +01002113static void
Chris Wilson05394f32010-11-08 19:18:58 +00002114i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002115{
Imre Deak90797e62013-02-18 19:28:03 +02002116 struct sg_page_iter sg_iter;
2117 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002118
Chris Wilson05394f32010-11-08 19:18:58 +00002119 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002120
Chris Wilson6c085a72012-08-20 11:40:46 +02002121 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2122 if (ret) {
2123 /* In the event of a disaster, abandon all caches and
2124 * hope for the best.
2125 */
2126 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002127 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002128 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2129 }
2130
Imre Deake2273302015-07-09 12:59:05 +03002131 i915_gem_gtt_finish_object(obj);
2132
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002133 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002134 i915_gem_object_save_bit_17_swizzle(obj);
2135
Chris Wilson05394f32010-11-08 19:18:58 +00002136 if (obj->madv == I915_MADV_DONTNEED)
2137 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002138
Imre Deak90797e62013-02-18 19:28:03 +02002139 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002140 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002141
Chris Wilson05394f32010-11-08 19:18:58 +00002142 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002143 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002144
Chris Wilson05394f32010-11-08 19:18:58 +00002145 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002146 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002147
Chris Wilson9da3da62012-06-01 15:20:22 +01002148 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002149 }
Chris Wilson05394f32010-11-08 19:18:58 +00002150 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002151
Chris Wilson9da3da62012-06-01 15:20:22 +01002152 sg_free_table(obj->pages);
2153 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002154}
2155
Chris Wilsondd624af2013-01-15 12:39:35 +00002156int
Chris Wilson37e680a2012-06-07 15:38:42 +01002157i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2158{
2159 const struct drm_i915_gem_object_ops *ops = obj->ops;
2160
Chris Wilson2f745ad2012-09-04 21:02:58 +01002161 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002162 return 0;
2163
Chris Wilsona5570172012-09-04 21:02:54 +01002164 if (obj->pages_pin_count)
2165 return -EBUSY;
2166
Ben Widawsky98438772013-07-31 17:00:12 -07002167 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002168
Chris Wilsona2165e32012-12-03 11:49:00 +00002169 /* ->put_pages might need to allocate memory for the bit17 swizzle
2170 * array, hence protect them from being reaped by removing them from gtt
2171 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002172 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002173
Chris Wilson37e680a2012-06-07 15:38:42 +01002174 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002175 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002176
Chris Wilson55372522014-03-25 13:23:06 +00002177 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002178
2179 return 0;
2180}
2181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002183i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002184{
Chris Wilson6c085a72012-08-20 11:40:46 +02002185 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002186 int page_count, i;
2187 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002188 struct sg_table *st;
2189 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002190 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002191 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002192 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002193 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002194 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002195
Chris Wilson6c085a72012-08-20 11:40:46 +02002196 /* Assert that the object is not currently in any GPU domain. As it
2197 * wasn't in the GTT, there shouldn't be any way it could have been in
2198 * a GPU cache
2199 */
2200 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2201 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2202
Chris Wilson9da3da62012-06-01 15:20:22 +01002203 st = kmalloc(sizeof(*st), GFP_KERNEL);
2204 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002205 return -ENOMEM;
2206
Chris Wilson9da3da62012-06-01 15:20:22 +01002207 page_count = obj->base.size / PAGE_SIZE;
2208 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002209 kfree(st);
2210 return -ENOMEM;
2211 }
2212
2213 /* Get the list of pages out of our struct file. They'll be pinned
2214 * at this point until we release them.
2215 *
2216 * Fail silently without starting the shrinker
2217 */
Al Viro496ad9a2013-01-23 17:07:38 -05002218 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002219 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002220 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002221 sg = st->sgl;
2222 st->nents = 0;
2223 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002224 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2225 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002226 i915_gem_shrink(dev_priv,
2227 page_count,
2228 I915_SHRINK_BOUND |
2229 I915_SHRINK_UNBOUND |
2230 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002231 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2232 }
2233 if (IS_ERR(page)) {
2234 /* We've tried hard to allocate the memory by reaping
2235 * our own buffer, now let the real VM do its job and
2236 * go down in flames if truly OOM.
2237 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002238 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002239 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002240 if (IS_ERR(page)) {
2241 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002242 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002243 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002244 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002245#ifdef CONFIG_SWIOTLB
2246 if (swiotlb_nr_tbl()) {
2247 st->nents++;
2248 sg_set_page(sg, page, PAGE_SIZE, 0);
2249 sg = sg_next(sg);
2250 continue;
2251 }
2252#endif
Imre Deak90797e62013-02-18 19:28:03 +02002253 if (!i || page_to_pfn(page) != last_pfn + 1) {
2254 if (i)
2255 sg = sg_next(sg);
2256 st->nents++;
2257 sg_set_page(sg, page, PAGE_SIZE, 0);
2258 } else {
2259 sg->length += PAGE_SIZE;
2260 }
2261 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002262
2263 /* Check that the i965g/gm workaround works. */
2264 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002265 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002266#ifdef CONFIG_SWIOTLB
2267 if (!swiotlb_nr_tbl())
2268#endif
2269 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002270 obj->pages = st;
2271
Imre Deake2273302015-07-09 12:59:05 +03002272 ret = i915_gem_gtt_prepare_object(obj);
2273 if (ret)
2274 goto err_pages;
2275
Eric Anholt673a3942008-07-30 12:06:12 -07002276 if (i915_gem_object_needs_bit17_swizzle(obj))
2277 i915_gem_object_do_bit_17_swizzle(obj);
2278
Daniel Vetter656bfa32014-11-20 09:26:30 +01002279 if (obj->tiling_mode != I915_TILING_NONE &&
2280 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2281 i915_gem_object_pin_pages(obj);
2282
Eric Anholt673a3942008-07-30 12:06:12 -07002283 return 0;
2284
2285err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002286 sg_mark_end(sg);
2287 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002288 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002289 sg_free_table(st);
2290 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002291
2292 /* shmemfs first checks if there is enough memory to allocate the page
2293 * and reports ENOSPC should there be insufficient, along with the usual
2294 * ENOMEM for a genuine allocation failure.
2295 *
2296 * We use ENOSPC in our driver to mean that we have run out of aperture
2297 * space and so want to translate the error from shmemfs back to our
2298 * usual understanding of ENOMEM.
2299 */
Imre Deake2273302015-07-09 12:59:05 +03002300 if (ret == -ENOSPC)
2301 ret = -ENOMEM;
2302
2303 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002304}
2305
Chris Wilson37e680a2012-06-07 15:38:42 +01002306/* Ensure that the associated pages are gathered from the backing storage
2307 * and pinned into our object. i915_gem_object_get_pages() may be called
2308 * multiple times before they are released by a single call to
2309 * i915_gem_object_put_pages() - once the pages are no longer referenced
2310 * either as a result of memory pressure (reaping pages under the shrinker)
2311 * or as the object is itself released.
2312 */
2313int
2314i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2315{
2316 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2317 const struct drm_i915_gem_object_ops *ops = obj->ops;
2318 int ret;
2319
Chris Wilson2f745ad2012-09-04 21:02:58 +01002320 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002321 return 0;
2322
Chris Wilson43e28f02013-01-08 10:53:09 +00002323 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002324 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002325 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002326 }
2327
Chris Wilsona5570172012-09-04 21:02:54 +01002328 BUG_ON(obj->pages_pin_count);
2329
Chris Wilson37e680a2012-06-07 15:38:42 +01002330 ret = ops->get_pages(obj);
2331 if (ret)
2332 return ret;
2333
Ben Widawsky35c20a62013-05-31 11:28:48 -07002334 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002335
2336 obj->get_page.sg = obj->pages->sgl;
2337 obj->get_page.last = 0;
2338
Chris Wilson37e680a2012-06-07 15:38:42 +01002339 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002340}
2341
Ben Widawskye2d05a82013-09-24 09:57:58 -07002342void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002343 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002344{
Chris Wilsonb4716182015-04-27 13:41:17 +01002345 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002346 struct intel_engine_cs *ring;
2347
2348 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002349
2350 /* Add a reference if we're newly entering the active list. */
2351 if (obj->active == 0)
2352 drm_gem_object_reference(&obj->base);
2353 obj->active |= intel_ring_flag(ring);
2354
2355 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002356 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002357
Ben Widawskye2d05a82013-09-24 09:57:58 -07002358 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002359}
2360
Chris Wilsoncaea7472010-11-12 13:53:37 +00002361static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002362i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2363{
2364 RQ_BUG_ON(obj->last_write_req == NULL);
2365 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2366
2367 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002368 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002369}
2370
2371static void
2372i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002373{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002374 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002375
Chris Wilsonb4716182015-04-27 13:41:17 +01002376 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2377 RQ_BUG_ON(!(obj->active & (1 << ring)));
2378
2379 list_del_init(&obj->ring_list[ring]);
2380 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2381
2382 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2383 i915_gem_object_retire__write(obj);
2384
2385 obj->active &= ~(1 << ring);
2386 if (obj->active)
2387 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002388
Chris Wilson6c246952015-07-27 10:26:26 +01002389 /* Bump our place on the bound list to keep it roughly in LRU order
2390 * so that we don't steal from recently used but inactive objects
2391 * (unless we are forced to ofc!)
2392 */
2393 list_move_tail(&obj->global_list,
2394 &to_i915(obj->base.dev)->mm.bound_list);
2395
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002396 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2397 if (!list_empty(&vma->mm_list))
2398 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002399 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002400
John Harrison97b2a6a2014-11-24 18:49:26 +00002401 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002402 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002403}
2404
Chris Wilson9d7730912012-11-27 16:22:52 +00002405static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002406i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002407{
Chris Wilson9d7730912012-11-27 16:22:52 +00002408 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002409 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002410 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002411
Chris Wilson107f27a52012-12-10 13:56:17 +02002412 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002413 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002414 ret = intel_ring_idle(ring);
2415 if (ret)
2416 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002417 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002418 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002419
2420 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002421 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002422 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002423
Ben Widawskyebc348b2014-04-29 14:52:28 -07002424 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2425 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002426 }
2427
2428 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002429}
2430
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002431int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2432{
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 int ret;
2435
2436 if (seqno == 0)
2437 return -EINVAL;
2438
2439 /* HWS page needs to be set less than what we
2440 * will inject to ring
2441 */
2442 ret = i915_gem_init_seqno(dev, seqno - 1);
2443 if (ret)
2444 return ret;
2445
2446 /* Carefully set the last_seqno value so that wrap
2447 * detection still works
2448 */
2449 dev_priv->next_seqno = seqno;
2450 dev_priv->last_seqno = seqno - 1;
2451 if (dev_priv->last_seqno == 0)
2452 dev_priv->last_seqno--;
2453
2454 return 0;
2455}
2456
Chris Wilson9d7730912012-11-27 16:22:52 +00002457int
2458i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002459{
Chris Wilson9d7730912012-11-27 16:22:52 +00002460 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002461
Chris Wilson9d7730912012-11-27 16:22:52 +00002462 /* reserve 0 for non-seqno */
2463 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002464 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002465 if (ret)
2466 return ret;
2467
2468 dev_priv->next_seqno = 1;
2469 }
2470
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002471 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002472 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002473}
2474
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002475/*
2476 * NB: This function is not allowed to fail. Doing so would mean the the
2477 * request is not being tracked for completion but the work itself is
2478 * going to happen on the hardware. This would be a Bad Thing(tm).
2479 */
John Harrison75289872015-05-29 17:43:49 +01002480void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002481 struct drm_i915_gem_object *obj,
2482 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002483{
John Harrison75289872015-05-29 17:43:49 +01002484 struct intel_engine_cs *ring;
2485 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002486 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002487 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002488 int ret;
2489
Oscar Mateo48e29f52014-07-24 17:04:29 +01002490 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002491 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002492
John Harrison75289872015-05-29 17:43:49 +01002493 ring = request->ring;
2494 dev_priv = ring->dev->dev_private;
2495 ringbuf = request->ringbuf;
2496
John Harrison29b1b412015-06-18 13:10:09 +01002497 /*
2498 * To ensure that this call will not fail, space for its emissions
2499 * should already have been reserved in the ring buffer. Let the ring
2500 * know that it is time to use that space up.
2501 */
2502 intel_ring_reserved_space_use(ringbuf);
2503
Oscar Mateo48e29f52014-07-24 17:04:29 +01002504 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002505 /*
2506 * Emit any outstanding flushes - execbuf can fail to emit the flush
2507 * after having emitted the batchbuffer command. Hence we need to fix
2508 * things up similar to emitting the lazy request. The difference here
2509 * is that the flush _must_ happen before the next request, no matter
2510 * what.
2511 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002512 if (flush_caches) {
2513 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002514 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002515 else
John Harrison4866d722015-05-29 17:43:55 +01002516 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002517 /* Not allowed to fail! */
2518 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2519 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002520
Chris Wilsona71d8d92012-02-15 11:25:36 +00002521 /* Record the position of the start of the request so that
2522 * should we detect the updated seqno part-way through the
2523 * GPU processing the request, we never over-estimate the
2524 * position of the head.
2525 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002526 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002527
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002528 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002529 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002530 else {
John Harrisonee044a82015-05-29 17:44:00 +01002531 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002532
2533 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002534 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002535 /* Not allowed to fail! */
2536 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002537
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002538 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002539
2540 /* Whilst this request exists, batch_obj will be on the
2541 * active_list, and so will hold the active reference. Only when this
2542 * request is retired will the the batch_obj be moved onto the
2543 * inactive_list and lose its active reference. Hence we do not need
2544 * to explicitly hold another reference here.
2545 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002546 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002547
Eric Anholt673a3942008-07-30 12:06:12 -07002548 request->emitted_jiffies = jiffies;
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002549 ring->last_submitted_seqno = request->seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002550 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002551
John Harrison74328ee2014-11-24 18:49:38 +00002552 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002553
Daniel Vetter87255482014-11-19 20:36:48 +01002554 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002555
Daniel Vetter87255482014-11-19 20:36:48 +01002556 queue_delayed_work(dev_priv->wq,
2557 &dev_priv->mm.retire_work,
2558 round_jiffies_up_relative(HZ));
2559 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002560
John Harrison29b1b412015-06-18 13:10:09 +01002561 /* Sanity check that the reserved size was large enough. */
2562 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002563}
2564
Mika Kuoppala939fd762014-01-30 19:04:44 +02002565static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002566 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002567{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002568 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002569
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002570 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2571
2572 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002573 return true;
2574
Chris Wilson676fa572014-12-24 08:13:39 -08002575 if (ctx->hang_stats.ban_period_seconds &&
2576 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002577 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002578 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002579 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002580 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2581 if (i915_stop_ring_allow_warn(dev_priv))
2582 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002583 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002584 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002585 }
2586
2587 return false;
2588}
2589
Mika Kuoppala939fd762014-01-30 19:04:44 +02002590static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002591 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002592 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002593{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002594 struct i915_ctx_hang_stats *hs;
2595
2596 if (WARN_ON(!ctx))
2597 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002598
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002599 hs = &ctx->hang_stats;
2600
2601 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002602 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002603 hs->batch_active++;
2604 hs->guilty_ts = get_seconds();
2605 } else {
2606 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002607 }
2608}
2609
John Harrisonabfe2622014-11-24 18:49:24 +00002610void i915_gem_request_free(struct kref *req_ref)
2611{
2612 struct drm_i915_gem_request *req = container_of(req_ref,
2613 typeof(*req), ref);
2614 struct intel_context *ctx = req->ctx;
2615
John Harrisonfcfa423c2015-05-29 17:44:12 +01002616 if (req->file_priv)
2617 i915_gem_request_remove_from_client(req);
2618
Thomas Daniel0794aed2014-11-25 10:39:25 +00002619 if (ctx) {
2620 if (i915.enable_execlists) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002621 if (ctx != req->ring->default_context)
2622 intel_lr_context_unpin(req);
Thomas Daniel0794aed2014-11-25 10:39:25 +00002623 }
John Harrisonabfe2622014-11-24 18:49:24 +00002624
Oscar Mateodcb4c122014-11-13 10:28:10 +00002625 i915_gem_context_unreference(ctx);
2626 }
John Harrisonabfe2622014-11-24 18:49:24 +00002627
Chris Wilsonefab6d82015-04-07 16:20:57 +01002628 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002629}
2630
John Harrison6689cb22015-03-19 12:30:08 +00002631int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002632 struct intel_context *ctx,
2633 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002634{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002635 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002636 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002637 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002638
John Harrison217e46b2015-05-29 17:43:29 +01002639 if (!req_out)
2640 return -EINVAL;
2641
John Harrisonbccca492015-05-29 17:44:11 +01002642 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002643
Daniel Vettereed29a52015-05-21 14:21:25 +02002644 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2645 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002646 return -ENOMEM;
2647
Daniel Vettereed29a52015-05-21 14:21:25 +02002648 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002649 if (ret)
2650 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002651
John Harrison40e895c2015-05-29 17:43:26 +01002652 kref_init(&req->ref);
2653 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002654 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002655 req->ctx = ctx;
2656 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002657
2658 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002659 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002660 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002661 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002662 if (ret) {
2663 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002664 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002665 }
John Harrison6689cb22015-03-19 12:30:08 +00002666
John Harrison29b1b412015-06-18 13:10:09 +01002667 /*
2668 * Reserve space in the ring buffer for all the commands required to
2669 * eventually emit this request. This is to guarantee that the
2670 * i915_add_request() call can't fail. Note that the reserve may need
2671 * to be redone if the request is not actually submitted straight
2672 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002673 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002674 if (i915.enable_execlists)
2675 ret = intel_logical_ring_reserve_space(req);
2676 else
2677 ret = intel_ring_reserve_space(req);
2678 if (ret) {
2679 /*
2680 * At this point, the request is fully allocated even if not
2681 * fully prepared. Thus it can be cleaned up using the proper
2682 * free code.
2683 */
2684 i915_gem_request_cancel(req);
2685 return ret;
2686 }
John Harrison29b1b412015-06-18 13:10:09 +01002687
John Harrisonbccca492015-05-29 17:44:11 +01002688 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002689 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002690
2691err:
2692 kmem_cache_free(dev_priv->requests, req);
2693 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002694}
2695
John Harrison29b1b412015-06-18 13:10:09 +01002696void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2697{
2698 intel_ring_reserved_space_cancel(req->ringbuf);
2699
2700 i915_gem_request_unreference(req);
2701}
2702
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002703struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002704i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002705{
Chris Wilson4db080f2013-12-04 11:37:09 +00002706 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002707
Chris Wilson4db080f2013-12-04 11:37:09 +00002708 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002709 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002710 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002711
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002712 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002713 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002714
2715 return NULL;
2716}
2717
2718static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002719 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002720{
2721 struct drm_i915_gem_request *request;
2722 bool ring_hung;
2723
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002724 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002725
2726 if (request == NULL)
2727 return;
2728
2729 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2730
Mika Kuoppala939fd762014-01-30 19:04:44 +02002731 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002732
2733 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002734 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002735}
2736
2737static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002738 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002739{
Chris Wilson608c1a52015-09-03 13:01:40 +01002740 struct intel_ringbuffer *buffer;
2741
Chris Wilsondfaae392010-09-22 10:31:52 +01002742 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002743 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002744
Chris Wilson05394f32010-11-08 19:18:58 +00002745 obj = list_first_entry(&ring->active_list,
2746 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002747 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002748
Chris Wilsonb4716182015-04-27 13:41:17 +01002749 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002750 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002751
2752 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002753 * Clear the execlists queue up before freeing the requests, as those
2754 * are the ones that keep the context and ringbuffer backing objects
2755 * pinned in place.
2756 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002757
Tomas Elf7de16912015-10-19 16:32:32 +01002758 if (i915.enable_execlists) {
2759 spin_lock_irq(&ring->execlist_lock);
2760 while (!list_empty(&ring->execlist_queue)) {
2761 struct drm_i915_gem_request *submit_req;
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002762
Tomas Elf7de16912015-10-19 16:32:32 +01002763 submit_req = list_first_entry(&ring->execlist_queue,
2764 struct drm_i915_gem_request,
2765 execlist_link);
2766 list_del(&submit_req->execlist_link);
Daniel Vetteraf3302b2015-12-04 17:27:15 +01002767
2768 if (submit_req->ctx != ring->default_context)
2769 intel_lr_context_unpin(submit_req);
2770
Tomas Elf7de16912015-10-19 16:32:32 +01002771 i915_gem_request_unreference(submit_req);
2772 }
2773 spin_unlock_irq(&ring->execlist_lock);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002774 }
2775
2776 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002777 * We must free the requests after all the corresponding objects have
2778 * been moved off active lists. Which is the same order as the normal
2779 * retire_requests function does. This is important if object hold
2780 * implicit references on things like e.g. ppgtt address spaces through
2781 * the request.
2782 */
2783 while (!list_empty(&ring->request_list)) {
2784 struct drm_i915_gem_request *request;
2785
2786 request = list_first_entry(&ring->request_list,
2787 struct drm_i915_gem_request,
2788 list);
2789
Chris Wilsonb4716182015-04-27 13:41:17 +01002790 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002791 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002792
2793 /* Having flushed all requests from all queues, we know that all
2794 * ringbuffers must now be empty. However, since we do not reclaim
2795 * all space when retiring the request (to prevent HEADs colliding
2796 * with rapid ringbuffer wraparound) the amount of available space
2797 * upon reset is less than when we start. Do one more pass over
2798 * all the ringbuffers to reset last_retired_head.
2799 */
2800 list_for_each_entry(buffer, &ring->buffers, link) {
2801 buffer->last_retired_head = buffer->tail;
2802 intel_ring_update_space(buffer);
2803 }
Eric Anholt673a3942008-07-30 12:06:12 -07002804}
2805
Chris Wilson069efc12010-09-30 16:53:18 +01002806void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002807{
Chris Wilsondfaae392010-09-22 10:31:52 +01002808 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002809 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002810 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002811
Chris Wilson4db080f2013-12-04 11:37:09 +00002812 /*
2813 * Before we free the objects from the requests, we need to inspect
2814 * them for finding the guilty party. As the requests only borrow
2815 * their reference to the objects, the inspection must be done first.
2816 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002817 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002818 i915_gem_reset_ring_status(dev_priv, ring);
2819
2820 for_each_ring(ring, dev_priv, i)
2821 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002822
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002823 i915_gem_context_reset(dev);
2824
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002825 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002826
2827 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002828}
2829
2830/**
2831 * This function clears the request list as sequence numbers are passed.
2832 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002833void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002834i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002835{
Chris Wilsondb53a302011-02-03 11:57:46 +00002836 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002837
Chris Wilson832a3aa2015-03-18 18:19:22 +00002838 /* Retire requests first as we use it above for the early return.
2839 * If we retire requests last, we may use a later seqno and so clear
2840 * the requests lists without clearing the active list, leading to
2841 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002842 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002843 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002844 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002845
Zou Nan hai852835f2010-05-21 09:08:56 +08002846 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002847 struct drm_i915_gem_request,
2848 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002849
John Harrison1b5a4332014-11-24 18:49:42 +00002850 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002851 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002852
Chris Wilsonb4716182015-04-27 13:41:17 +01002853 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002854 }
2855
Chris Wilson832a3aa2015-03-18 18:19:22 +00002856 /* Move any buffers on the active list that are no longer referenced
2857 * by the ringbuffer to the flushing/inactive lists as appropriate,
2858 * before we free the context associated with the requests.
2859 */
2860 while (!list_empty(&ring->active_list)) {
2861 struct drm_i915_gem_object *obj;
2862
2863 obj = list_first_entry(&ring->active_list,
2864 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002865 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002866
Chris Wilsonb4716182015-04-27 13:41:17 +01002867 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002868 break;
2869
Chris Wilsonb4716182015-04-27 13:41:17 +01002870 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002871 }
2872
John Harrison581c26e82014-11-24 18:49:39 +00002873 if (unlikely(ring->trace_irq_req &&
2874 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002875 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002876 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002877 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002878
Chris Wilsondb53a302011-02-03 11:57:46 +00002879 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002880}
2881
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002882bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002883i915_gem_retire_requests(struct drm_device *dev)
2884{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002885 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002886 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002887 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002888 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002889
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002890 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002891 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002892 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002893 if (i915.enable_execlists) {
2894 unsigned long flags;
2895
2896 spin_lock_irqsave(&ring->execlist_lock, flags);
2897 idle &= list_empty(&ring->execlist_queue);
2898 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2899
2900 intel_execlists_retire_requests(ring);
2901 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002902 }
2903
2904 if (idle)
2905 mod_delayed_work(dev_priv->wq,
2906 &dev_priv->mm.idle_work,
2907 msecs_to_jiffies(100));
2908
2909 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002910}
2911
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002912static void
Eric Anholt673a3942008-07-30 12:06:12 -07002913i915_gem_retire_work_handler(struct work_struct *work)
2914{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002915 struct drm_i915_private *dev_priv =
2916 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2917 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002918 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002919
Chris Wilson891b48c2010-09-29 12:26:37 +01002920 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002921 idle = false;
2922 if (mutex_trylock(&dev->struct_mutex)) {
2923 idle = i915_gem_retire_requests(dev);
2924 mutex_unlock(&dev->struct_mutex);
2925 }
2926 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002927 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2928 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002929}
Chris Wilson891b48c2010-09-29 12:26:37 +01002930
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002931static void
2932i915_gem_idle_work_handler(struct work_struct *work)
2933{
2934 struct drm_i915_private *dev_priv =
2935 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002936 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002937 struct intel_engine_cs *ring;
2938 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002939
Chris Wilson423795c2015-04-07 16:21:08 +01002940 for_each_ring(ring, dev_priv, i)
2941 if (!list_empty(&ring->request_list))
2942 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002943
Chris Wilson35c94182015-04-07 16:20:37 +01002944 intel_mark_idle(dev);
2945
2946 if (mutex_trylock(&dev->struct_mutex)) {
2947 struct intel_engine_cs *ring;
2948 int i;
2949
2950 for_each_ring(ring, dev_priv, i)
2951 i915_gem_batch_pool_fini(&ring->batch_pool);
2952
2953 mutex_unlock(&dev->struct_mutex);
2954 }
Eric Anholt673a3942008-07-30 12:06:12 -07002955}
2956
Ben Widawsky5816d642012-04-11 11:18:19 -07002957/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002958 * Ensures that an object will eventually get non-busy by flushing any required
2959 * write domains, emitting any outstanding lazy request and retiring and
2960 * completed requests.
2961 */
2962static int
2963i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2964{
John Harrisona5ac0f92015-05-29 17:44:15 +01002965 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002966
Chris Wilsonb4716182015-04-27 13:41:17 +01002967 if (!obj->active)
2968 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002969
Chris Wilsonb4716182015-04-27 13:41:17 +01002970 for (i = 0; i < I915_NUM_RINGS; i++) {
2971 struct drm_i915_gem_request *req;
2972
2973 req = obj->last_read_req[i];
2974 if (req == NULL)
2975 continue;
2976
2977 if (list_empty(&req->list))
2978 goto retire;
2979
Chris Wilsonb4716182015-04-27 13:41:17 +01002980 if (i915_gem_request_completed(req, true)) {
2981 __i915_gem_request_retire__upto(req);
2982retire:
2983 i915_gem_object_retire__read(obj, i);
2984 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002985 }
2986
2987 return 0;
2988}
2989
2990/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002991 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2992 * @DRM_IOCTL_ARGS: standard ioctl arguments
2993 *
2994 * Returns 0 if successful, else an error is returned with the remaining time in
2995 * the timeout parameter.
2996 * -ETIME: object is still busy after timeout
2997 * -ERESTARTSYS: signal interrupted the wait
2998 * -ENONENT: object doesn't exist
2999 * Also possible, but rare:
3000 * -EAGAIN: GPU wedged
3001 * -ENOMEM: damn
3002 * -ENODEV: Internal IRQ fail
3003 * -E?: The add request failed
3004 *
3005 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3006 * non-zero timeout parameter the wait ioctl will wait for the given number of
3007 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3008 * without holding struct_mutex the object may become re-busied before this
3009 * function completes. A similar but shorter * race condition exists in the busy
3010 * ioctl
3011 */
3012int
3013i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3014{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003015 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003016 struct drm_i915_gem_wait *args = data;
3017 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003018 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003019 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003020 int i, n = 0;
3021 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003022
Daniel Vetter11b5d512014-09-29 15:31:26 +02003023 if (args->flags != 0)
3024 return -EINVAL;
3025
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003026 ret = i915_mutex_lock_interruptible(dev);
3027 if (ret)
3028 return ret;
3029
3030 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3031 if (&obj->base == NULL) {
3032 mutex_unlock(&dev->struct_mutex);
3033 return -ENOENT;
3034 }
3035
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003036 /* Need to make sure the object gets inactive eventually. */
3037 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003038 if (ret)
3039 goto out;
3040
Chris Wilsonb4716182015-04-27 13:41:17 +01003041 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003042 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003043
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003044 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003045 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003046 */
Chris Wilson762e4582015-03-04 18:09:26 +00003047 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003048 ret = -ETIME;
3049 goto out;
3050 }
3051
3052 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003053 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003054
3055 for (i = 0; i < I915_NUM_RINGS; i++) {
3056 if (obj->last_read_req[i] == NULL)
3057 continue;
3058
3059 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3060 }
3061
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003062 mutex_unlock(&dev->struct_mutex);
3063
Chris Wilsonb4716182015-04-27 13:41:17 +01003064 for (i = 0; i < n; i++) {
3065 if (ret == 0)
3066 ret = __i915_wait_request(req[i], reset_counter, true,
3067 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003068 to_rps_client(file));
Chris Wilsonb4716182015-04-27 13:41:17 +01003069 i915_gem_request_unreference__unlocked(req[i]);
3070 }
John Harrisonff865882014-11-24 18:49:28 +00003071 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003072
3073out:
3074 drm_gem_object_unreference(&obj->base);
3075 mutex_unlock(&dev->struct_mutex);
3076 return ret;
3077}
3078
Chris Wilsonb4716182015-04-27 13:41:17 +01003079static int
3080__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3081 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003082 struct drm_i915_gem_request *from_req,
3083 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003084{
3085 struct intel_engine_cs *from;
3086 int ret;
3087
John Harrison91af1272015-06-18 13:14:56 +01003088 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003089 if (to == from)
3090 return 0;
3091
John Harrison91af1272015-06-18 13:14:56 +01003092 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003093 return 0;
3094
Chris Wilsonb4716182015-04-27 13:41:17 +01003095 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003096 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003097 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003098 atomic_read(&i915->gpu_error.reset_counter),
3099 i915->mm.interruptible,
3100 NULL,
3101 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003102 if (ret)
3103 return ret;
3104
John Harrison91af1272015-06-18 13:14:56 +01003105 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003106 } else {
3107 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003108 u32 seqno = i915_gem_request_get_seqno(from_req);
3109
3110 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003111
3112 if (seqno <= from->semaphore.sync_seqno[idx])
3113 return 0;
3114
John Harrison91af1272015-06-18 13:14:56 +01003115 if (*to_req == NULL) {
3116 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3117 if (ret)
3118 return ret;
3119 }
3120
John Harrison599d9242015-05-29 17:44:04 +01003121 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3122 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003123 if (ret)
3124 return ret;
3125
3126 /* We use last_read_req because sync_to()
3127 * might have just caused seqno wrap under
3128 * the radar.
3129 */
3130 from->semaphore.sync_seqno[idx] =
3131 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3132 }
3133
3134 return 0;
3135}
3136
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003137/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003138 * i915_gem_object_sync - sync an object to a ring.
3139 *
3140 * @obj: object which may be in use on another ring.
3141 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003142 * @to_req: request we wish to use the object for. See below.
3143 * This will be allocated and returned if a request is
3144 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003145 *
3146 * This code is meant to abstract object synchronization with the GPU.
3147 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003148 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003149 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003150 * into a buffer at any time, but multiple readers. To ensure each has
3151 * a coherent view of memory, we must:
3152 *
3153 * - If there is an outstanding write request to the object, the new
3154 * request must wait for it to complete (either CPU or in hw, requests
3155 * on the same ring will be naturally ordered).
3156 *
3157 * - If we are a write request (pending_write_domain is set), the new
3158 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003159 *
John Harrison91af1272015-06-18 13:14:56 +01003160 * For CPU synchronisation (NULL to) no request is required. For syncing with
3161 * rings to_req must be non-NULL. However, a request does not have to be
3162 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3163 * request will be allocated automatically and returned through *to_req. Note
3164 * that it is not guaranteed that commands will be emitted (because the system
3165 * might already be idle). Hence there is no need to create a request that
3166 * might never have any work submitted. Note further that if a request is
3167 * returned in *to_req, it is the responsibility of the caller to submit
3168 * that request (after potentially adding more work to it).
3169 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003170 * Returns 0 if successful, else propagates up the lower layer error.
3171 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003172int
3173i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003174 struct intel_engine_cs *to,
3175 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003176{
Chris Wilsonb4716182015-04-27 13:41:17 +01003177 const bool readonly = obj->base.pending_write_domain == 0;
3178 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3179 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003180
Chris Wilsonb4716182015-04-27 13:41:17 +01003181 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003182 return 0;
3183
Chris Wilsonb4716182015-04-27 13:41:17 +01003184 if (to == NULL)
3185 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003186
Chris Wilsonb4716182015-04-27 13:41:17 +01003187 n = 0;
3188 if (readonly) {
3189 if (obj->last_write_req)
3190 req[n++] = obj->last_write_req;
3191 } else {
3192 for (i = 0; i < I915_NUM_RINGS; i++)
3193 if (obj->last_read_req[i])
3194 req[n++] = obj->last_read_req[i];
3195 }
3196 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003197 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003198 if (ret)
3199 return ret;
3200 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003201
Chris Wilsonb4716182015-04-27 13:41:17 +01003202 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003203}
3204
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003205static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3206{
3207 u32 old_write_domain, old_read_domains;
3208
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003209 /* Force a pagefault for domain tracking on next user access */
3210 i915_gem_release_mmap(obj);
3211
Keith Packardb97c3d92011-06-24 21:02:59 -07003212 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3213 return;
3214
Chris Wilson97c809fd2012-10-09 19:24:38 +01003215 /* Wait for any direct GTT access to complete */
3216 mb();
3217
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003218 old_read_domains = obj->base.read_domains;
3219 old_write_domain = obj->base.write_domain;
3220
3221 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3222 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3223
3224 trace_i915_gem_object_change_domain(obj,
3225 old_read_domains,
3226 old_write_domain);
3227}
3228
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003229static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003230{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003231 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003232 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003233 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003234
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003235 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003236 return 0;
3237
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003238 if (!drm_mm_node_allocated(&vma->node)) {
3239 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003240 return 0;
3241 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003242
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003243 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003244 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003245
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003246 BUG_ON(obj->pages == NULL);
3247
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003248 if (wait) {
3249 ret = i915_gem_object_wait_rendering(obj, false);
3250 if (ret)
3251 return ret;
3252 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003253
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003254 if (i915_is_ggtt(vma->vm) &&
3255 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003256 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003257
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003258 /* release the fence reg _after_ flushing */
3259 ret = i915_gem_object_put_fence(obj);
3260 if (ret)
3261 return ret;
3262 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003263
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003264 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003265
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003266 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003267 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003268
Chris Wilson64bf9302014-02-25 14:23:28 +00003269 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003270 if (i915_is_ggtt(vma->vm)) {
3271 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3272 obj->map_and_fenceable = false;
3273 } else if (vma->ggtt_view.pages) {
3274 sg_free_table(vma->ggtt_view.pages);
3275 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003276 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003277 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003278 }
Eric Anholt673a3942008-07-30 12:06:12 -07003279
Ben Widawsky2f633152013-07-17 12:19:03 -07003280 drm_mm_remove_node(&vma->node);
3281 i915_gem_vma_destroy(vma);
3282
3283 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003284 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003285 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003286 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003287
Chris Wilson70903c32013-12-04 09:59:09 +00003288 /* And finally now the object is completely decoupled from this vma,
3289 * we can drop its hold on the backing storage and allow it to be
3290 * reaped by the shrinker.
3291 */
3292 i915_gem_object_unpin_pages(obj);
3293
Chris Wilson88241782011-01-07 17:09:48 +00003294 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003295}
3296
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003297int i915_vma_unbind(struct i915_vma *vma)
3298{
3299 return __i915_vma_unbind(vma, true);
3300}
3301
3302int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3303{
3304 return __i915_vma_unbind(vma, false);
3305}
3306
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003307int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003308{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003309 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003310 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003311 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003312
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003313 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003314 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003315 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003316 struct drm_i915_gem_request *req;
3317
3318 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003319 if (ret)
3320 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003321
John Harrisonba01cc92015-05-29 17:43:41 +01003322 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003323 if (ret) {
3324 i915_gem_request_cancel(req);
3325 return ret;
3326 }
3327
John Harrison75289872015-05-29 17:43:49 +01003328 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003329 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003330
Chris Wilson3e960502012-11-27 16:22:54 +00003331 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003332 if (ret)
3333 return ret;
3334 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003335
Chris Wilsonb4716182015-04-27 13:41:17 +01003336 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003337 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003338}
3339
Chris Wilson4144f9b2014-09-11 08:43:48 +01003340static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003341 unsigned long cache_level)
3342{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003343 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003344 struct drm_mm_node *other;
3345
Chris Wilson4144f9b2014-09-11 08:43:48 +01003346 /*
3347 * On some machines we have to be careful when putting differing types
3348 * of snoopable memory together to avoid the prefetcher crossing memory
3349 * domains and dying. During vm initialisation, we decide whether or not
3350 * these constraints apply and set the drm_mm.color_adjust
3351 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003352 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003353 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003354 return true;
3355
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003356 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003357 return true;
3358
3359 if (list_empty(&gtt_space->node_list))
3360 return true;
3361
3362 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3363 if (other->allocated && !other->hole_follows && other->color != cache_level)
3364 return false;
3365
3366 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3367 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3368 return false;
3369
3370 return true;
3371}
3372
Jesse Barnesde151cf2008-11-12 10:03:55 -08003373/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003374 * Finds free space in the GTT aperture and binds the object or a view of it
3375 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003376 */
Daniel Vetter262de142014-02-14 14:01:20 +01003377static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003378i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3379 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003380 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003381 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003382 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003383{
Chris Wilson05394f32010-11-08 19:18:58 +00003384 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003385 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierry65bd3422015-07-29 17:23:58 +01003386 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003387 u32 search_flag, alloc_flag;
3388 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003389 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003390 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003391 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003392
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003393 if (i915_is_ggtt(vm)) {
3394 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003395
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003396 if (WARN_ON(!ggtt_view))
3397 return ERR_PTR(-EINVAL);
3398
3399 view_size = i915_ggtt_view_size(obj, ggtt_view);
3400
3401 fence_size = i915_gem_get_gtt_size(dev,
3402 view_size,
3403 obj->tiling_mode);
3404 fence_alignment = i915_gem_get_gtt_alignment(dev,
3405 view_size,
3406 obj->tiling_mode,
3407 true);
3408 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3409 view_size,
3410 obj->tiling_mode,
3411 false);
3412 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3413 } else {
3414 fence_size = i915_gem_get_gtt_size(dev,
3415 obj->base.size,
3416 obj->tiling_mode);
3417 fence_alignment = i915_gem_get_gtt_alignment(dev,
3418 obj->base.size,
3419 obj->tiling_mode,
3420 true);
3421 unfenced_alignment =
3422 i915_gem_get_gtt_alignment(dev,
3423 obj->base.size,
3424 obj->tiling_mode,
3425 false);
3426 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3427 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003428
Michel Thierry101b5062015-10-01 13:33:57 +01003429 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3430 end = vm->total;
3431 if (flags & PIN_MAPPABLE)
3432 end = min_t(u64, end, dev_priv->gtt.mappable_end);
3433 if (flags & PIN_ZONE_4G)
3434 end = min_t(u64, end, (1ULL << 32));
3435
Eric Anholt673a3942008-07-30 12:06:12 -07003436 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003437 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003438 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003439 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003440 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3441 ggtt_view ? ggtt_view->type : 0,
3442 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003443 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003444 }
3445
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003446 /* If binding the object/GGTT view requires more space than the entire
3447 * aperture has, reject it early before evicting everything in a vain
3448 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003449 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003450 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003451 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003452 ggtt_view ? ggtt_view->type : 0,
3453 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003454 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003455 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003456 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003457 }
3458
Chris Wilson37e680a2012-06-07 15:38:42 +01003459 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003460 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003461 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003462
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003463 i915_gem_object_pin_pages(obj);
3464
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003465 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3466 i915_gem_obj_lookup_or_create_vma(obj, vm);
3467
Daniel Vetter262de142014-02-14 14:01:20 +01003468 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003469 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003470
Chris Wilson506a8e82015-12-08 11:55:07 +00003471 if (flags & PIN_OFFSET_FIXED) {
3472 uint64_t offset = flags & PIN_OFFSET_MASK;
3473
3474 if (offset & (alignment - 1) || offset + size > end) {
3475 ret = -EINVAL;
3476 goto err_free_vma;
3477 }
3478 vma->node.start = offset;
3479 vma->node.size = size;
3480 vma->node.color = obj->cache_level;
3481 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3482 if (ret) {
3483 ret = i915_gem_evict_for_vma(vma);
3484 if (ret == 0)
3485 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3486 }
3487 if (ret)
3488 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003489 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003490 if (flags & PIN_HIGH) {
3491 search_flag = DRM_MM_SEARCH_BELOW;
3492 alloc_flag = DRM_MM_CREATE_TOP;
3493 } else {
3494 search_flag = DRM_MM_SEARCH_DEFAULT;
3495 alloc_flag = DRM_MM_CREATE_DEFAULT;
3496 }
Michel Thierry101b5062015-10-01 13:33:57 +01003497
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003498search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003499 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3500 size, alignment,
3501 obj->cache_level,
3502 start, end,
3503 search_flag,
3504 alloc_flag);
3505 if (ret) {
3506 ret = i915_gem_evict_something(dev, vm, size, alignment,
3507 obj->cache_level,
3508 start, end,
3509 flags);
3510 if (ret == 0)
3511 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003512
Chris Wilson506a8e82015-12-08 11:55:07 +00003513 goto err_free_vma;
3514 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003515 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003516 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003517 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003518 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003519 }
3520
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003521 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003522 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003523 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003524 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003525
Ben Widawsky35c20a62013-05-31 11:28:48 -07003526 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003527 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003528
Daniel Vetter262de142014-02-14 14:01:20 +01003529 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003530
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003531err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003532 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003533err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003534 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003535 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003536err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003537 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003538 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003539}
3540
Chris Wilson000433b2013-08-08 14:41:09 +01003541bool
Chris Wilson2c225692013-08-09 12:26:45 +01003542i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3543 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003544{
Eric Anholt673a3942008-07-30 12:06:12 -07003545 /* If we don't have a page list set up, then we're not pinned
3546 * to GPU, and we can ignore the cache flush because it'll happen
3547 * again at bind time.
3548 */
Chris Wilson05394f32010-11-08 19:18:58 +00003549 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003550 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003551
Imre Deak769ce462013-02-13 21:56:05 +02003552 /*
3553 * Stolen memory is always coherent with the GPU as it is explicitly
3554 * marked as wc by the system, or the system is cache-coherent.
3555 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003556 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003557 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003558
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003559 /* If the GPU is snooping the contents of the CPU cache,
3560 * we do not need to manually clear the CPU cache lines. However,
3561 * the caches are only snooped when the render cache is
3562 * flushed/invalidated. As we always have to emit invalidations
3563 * and flushes when moving into and out of the RENDER domain, correct
3564 * snooping behaviour occurs naturally as the result of our domain
3565 * tracking.
3566 */
Chris Wilson0f719792015-01-13 13:32:52 +00003567 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3568 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003569 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003570 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003571
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003572 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003573 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003574 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003575
3576 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003577}
3578
3579/** Flushes the GTT write domain for the object if it's dirty. */
3580static void
Chris Wilson05394f32010-11-08 19:18:58 +00003581i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003582{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003583 uint32_t old_write_domain;
3584
Chris Wilson05394f32010-11-08 19:18:58 +00003585 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003586 return;
3587
Chris Wilson63256ec2011-01-04 18:42:07 +00003588 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003589 * to it immediately go to main memory as far as we know, so there's
3590 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003591 *
3592 * However, we do have to enforce the order so that all writes through
3593 * the GTT land before any writes to the device, such as updates to
3594 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003595 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003596 wmb();
3597
Chris Wilson05394f32010-11-08 19:18:58 +00003598 old_write_domain = obj->base.write_domain;
3599 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003600
Rodrigo Vivide152b62015-07-07 16:28:51 -07003601 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003602
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003603 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003604 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003605 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003606}
3607
3608/** Flushes the CPU write domain for the object if it's dirty. */
3609static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003610i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003611{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003612 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003613
Chris Wilson05394f32010-11-08 19:18:58 +00003614 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003615 return;
3616
Daniel Vettere62b59e2015-01-21 14:53:48 +01003617 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003618 i915_gem_chipset_flush(obj->base.dev);
3619
Chris Wilson05394f32010-11-08 19:18:58 +00003620 old_write_domain = obj->base.write_domain;
3621 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003622
Rodrigo Vivide152b62015-07-07 16:28:51 -07003623 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003624
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003625 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003626 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003627 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003628}
3629
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003630/**
3631 * Moves a single object to the GTT read, and possibly write domain.
3632 *
3633 * This function returns when the move is complete, including waiting on
3634 * flushes to occur.
3635 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003636int
Chris Wilson20217462010-11-23 15:26:33 +00003637i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003638{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003639 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303640 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003641 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003642
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003643 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3644 return 0;
3645
Chris Wilson0201f1e2012-07-20 12:41:01 +01003646 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003647 if (ret)
3648 return ret;
3649
Chris Wilson43566de2015-01-02 16:29:29 +05303650 /* Flush and acquire obj->pages so that we are coherent through
3651 * direct access in memory with previous cached writes through
3652 * shmemfs and that our cache domain tracking remains valid.
3653 * For example, if the obj->filp was moved to swap without us
3654 * being notified and releasing the pages, we would mistakenly
3655 * continue to assume that the obj remained out of the CPU cached
3656 * domain.
3657 */
3658 ret = i915_gem_object_get_pages(obj);
3659 if (ret)
3660 return ret;
3661
Daniel Vettere62b59e2015-01-21 14:53:48 +01003662 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003663
Chris Wilsond0a57782012-10-09 19:24:37 +01003664 /* Serialise direct access to this object with the barriers for
3665 * coherent writes from the GPU, by effectively invalidating the
3666 * GTT domain upon first access.
3667 */
3668 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3669 mb();
3670
Chris Wilson05394f32010-11-08 19:18:58 +00003671 old_write_domain = obj->base.write_domain;
3672 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003673
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003674 /* It should now be out of any other write domains, and we can update
3675 * the domain values for our changes.
3676 */
Chris Wilson05394f32010-11-08 19:18:58 +00003677 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3678 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003679 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003680 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3681 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3682 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003683 }
3684
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003685 trace_i915_gem_object_change_domain(obj,
3686 old_read_domains,
3687 old_write_domain);
3688
Chris Wilson8325a092012-04-24 15:52:35 +01003689 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303690 vma = i915_gem_obj_to_ggtt(obj);
3691 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003692 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303693 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003694
Eric Anholte47c68e2008-11-14 13:35:19 -08003695 return 0;
3696}
3697
Chris Wilsonef55f922015-10-09 14:11:27 +01003698/**
3699 * Changes the cache-level of an object across all VMA.
3700 *
3701 * After this function returns, the object will be in the new cache-level
3702 * across all GTT and the contents of the backing storage will be coherent,
3703 * with respect to the new cache-level. In order to keep the backing storage
3704 * coherent for all users, we only allow a single cache level to be set
3705 * globally on the object and prevent it from being changed whilst the
3706 * hardware is reading from the object. That is if the object is currently
3707 * on the scanout it will be set to uncached (or equivalent display
3708 * cache coherency) and all non-MOCS GPU access will also be uncached so
3709 * that all direct access to the scanout remains coherent.
3710 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003711int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3712 enum i915_cache_level cache_level)
3713{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003714 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003715 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003716 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003717 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003718
3719 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003720 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003721
Chris Wilsonef55f922015-10-09 14:11:27 +01003722 /* Inspect the list of currently bound VMA and unbind any that would
3723 * be invalid given the new cache-level. This is principally to
3724 * catch the issue of the CS prefetch crossing page boundaries and
3725 * reading an invalid PTE on older architectures.
3726 */
Chris Wilsondf6f7832014-03-21 07:40:56 +00003727 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003728 if (!drm_mm_node_allocated(&vma->node))
3729 continue;
3730
3731 if (vma->pin_count) {
3732 DRM_DEBUG("can not change the cache level of pinned objects\n");
3733 return -EBUSY;
3734 }
3735
Chris Wilson4144f9b2014-09-11 08:43:48 +01003736 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003737 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003738 if (ret)
3739 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003740 } else
3741 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003742 }
3743
Chris Wilsonef55f922015-10-09 14:11:27 +01003744 /* We can reuse the existing drm_mm nodes but need to change the
3745 * cache-level on the PTE. We could simply unbind them all and
3746 * rebind with the correct cache-level on next use. However since
3747 * we already have a valid slot, dma mapping, pages etc, we may as
3748 * rewrite the PTE in the belief that doing so tramples upon less
3749 * state and so involves less work.
3750 */
3751 if (bound) {
3752 /* Before we change the PTE, the GPU must not be accessing it.
3753 * If we wait upon the object, we know that all the bound
3754 * VMA are no longer active.
3755 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003756 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003757 if (ret)
3758 return ret;
3759
Chris Wilsonef55f922015-10-09 14:11:27 +01003760 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3761 /* Access to snoopable pages through the GTT is
3762 * incoherent and on some machines causes a hard
3763 * lockup. Relinquish the CPU mmaping to force
3764 * userspace to refault in the pages and we can
3765 * then double check if the GTT mapping is still
3766 * valid for that pointer access.
3767 */
3768 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003769
Chris Wilsonef55f922015-10-09 14:11:27 +01003770 /* As we no longer need a fence for GTT access,
3771 * we can relinquish it now (and so prevent having
3772 * to steal a fence from someone else on the next
3773 * fence request). Note GPU activity would have
3774 * dropped the fence as all snoopable access is
3775 * supposed to be linear.
3776 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003777 ret = i915_gem_object_put_fence(obj);
3778 if (ret)
3779 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003780 } else {
3781 /* We either have incoherent backing store and
3782 * so no GTT access or the architecture is fully
3783 * coherent. In such cases, existing GTT mmaps
3784 * ignore the cache bit in the PTE and we can
3785 * rewrite it without confusing the GPU or having
3786 * to force userspace to fault back in its mmaps.
3787 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003788 }
3789
Chris Wilsonef55f922015-10-09 14:11:27 +01003790 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3791 if (!drm_mm_node_allocated(&vma->node))
3792 continue;
3793
3794 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3795 if (ret)
3796 return ret;
3797 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003798 }
3799
Chris Wilson2c225692013-08-09 12:26:45 +01003800 list_for_each_entry(vma, &obj->vma_list, vma_link)
3801 vma->node.color = cache_level;
3802 obj->cache_level = cache_level;
3803
Ville Syrjäläed75a552015-08-11 19:47:10 +03003804out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003805 /* Flush the dirty CPU caches to the backing storage so that the
3806 * object is now coherent at its new cache level (with respect
3807 * to the access domain).
3808 */
Chris Wilson0f719792015-01-13 13:32:52 +00003809 if (obj->cache_dirty &&
3810 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3811 cpu_write_needs_clflush(obj)) {
3812 if (i915_gem_clflush_object(obj, true))
3813 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003814 }
3815
Chris Wilsone4ffd172011-04-04 09:44:39 +01003816 return 0;
3817}
3818
Ben Widawsky199adf42012-09-21 17:01:20 -07003819int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3820 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003821{
Ben Widawsky199adf42012-09-21 17:01:20 -07003822 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003823 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003824
3825 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003826 if (&obj->base == NULL)
3827 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003828
Chris Wilson651d7942013-08-08 14:41:10 +01003829 switch (obj->cache_level) {
3830 case I915_CACHE_LLC:
3831 case I915_CACHE_L3_LLC:
3832 args->caching = I915_CACHING_CACHED;
3833 break;
3834
Chris Wilson4257d3b2013-08-08 14:41:11 +01003835 case I915_CACHE_WT:
3836 args->caching = I915_CACHING_DISPLAY;
3837 break;
3838
Chris Wilson651d7942013-08-08 14:41:10 +01003839 default:
3840 args->caching = I915_CACHING_NONE;
3841 break;
3842 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003843
Chris Wilson432be692015-05-07 12:14:55 +01003844 drm_gem_object_unreference_unlocked(&obj->base);
3845 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003846}
3847
Ben Widawsky199adf42012-09-21 17:01:20 -07003848int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3849 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003850{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003851 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003852 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003853 struct drm_i915_gem_object *obj;
3854 enum i915_cache_level level;
3855 int ret;
3856
Ben Widawsky199adf42012-09-21 17:01:20 -07003857 switch (args->caching) {
3858 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003859 level = I915_CACHE_NONE;
3860 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003861 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003862 /*
3863 * Due to a HW issue on BXT A stepping, GPU stores via a
3864 * snooped mapping may leave stale data in a corresponding CPU
3865 * cacheline, whereas normally such cachelines would get
3866 * invalidated.
3867 */
Jani Nikulae87a0052015-10-20 15:22:02 +03003868 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Imre Deake5756c12015-08-14 18:43:30 +03003869 return -ENODEV;
3870
Chris Wilsone6994ae2012-07-10 10:27:08 +01003871 level = I915_CACHE_LLC;
3872 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003873 case I915_CACHING_DISPLAY:
3874 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3875 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003876 default:
3877 return -EINVAL;
3878 }
3879
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003880 intel_runtime_pm_get(dev_priv);
3881
Ben Widawsky3bc29132012-09-26 16:15:20 -07003882 ret = i915_mutex_lock_interruptible(dev);
3883 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003884 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003885
Chris Wilsone6994ae2012-07-10 10:27:08 +01003886 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3887 if (&obj->base == NULL) {
3888 ret = -ENOENT;
3889 goto unlock;
3890 }
3891
3892 ret = i915_gem_object_set_cache_level(obj, level);
3893
3894 drm_gem_object_unreference(&obj->base);
3895unlock:
3896 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003897rpm_put:
3898 intel_runtime_pm_put(dev_priv);
3899
Chris Wilsone6994ae2012-07-10 10:27:08 +01003900 return ret;
3901}
3902
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003903/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003904 * Prepare buffer for display plane (scanout, cursors, etc).
3905 * Can be called from an uninterruptible phase (modesetting) and allows
3906 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003907 */
3908int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003909i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3910 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003911 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003912{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003913 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003914 int ret;
3915
Chris Wilsoncc98b412013-08-09 12:25:09 +01003916 /* Mark the pin_display early so that we account for the
3917 * display coherency whilst setting up the cache domains.
3918 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003919 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003920
Eric Anholta7ef0642011-03-29 16:59:54 -07003921 /* The display engine is not coherent with the LLC cache on gen6. As
3922 * a result, we make sure that the pinning that is about to occur is
3923 * done with uncached PTEs. This is lowest common denominator for all
3924 * chipsets.
3925 *
3926 * However for gen6+, we could do better by using the GFDT bit instead
3927 * of uncaching, which would allow us to flush all the LLC-cached data
3928 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3929 */
Chris Wilson651d7942013-08-08 14:41:10 +01003930 ret = i915_gem_object_set_cache_level(obj,
3931 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003932 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003933 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003934
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003935 /* As the user may map the buffer once pinned in the display plane
3936 * (e.g. libkms for the bootup splash), we have to ensure that we
3937 * always use map_and_fenceable for all scanout buffers.
3938 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003939 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3940 view->type == I915_GGTT_VIEW_NORMAL ?
3941 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003942 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003943 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003944
Daniel Vettere62b59e2015-01-21 14:53:48 +01003945 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003946
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003947 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003948 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003949
3950 /* It should now be out of any other write domains, and we can update
3951 * the domain values for our changes.
3952 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003953 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003954 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003955
3956 trace_i915_gem_object_change_domain(obj,
3957 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003958 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003959
3960 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003961
3962err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003963 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003964 return ret;
3965}
3966
3967void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003968i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3969 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003970{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003971 if (WARN_ON(obj->pin_display == 0))
3972 return;
3973
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003974 i915_gem_object_ggtt_unpin_view(obj, view);
3975
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003976 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003977}
3978
Eric Anholte47c68e2008-11-14 13:35:19 -08003979/**
3980 * Moves a single object to the CPU read, and possibly write domain.
3981 *
3982 * This function returns when the move is complete, including waiting on
3983 * flushes to occur.
3984 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003985int
Chris Wilson919926a2010-11-12 13:42:53 +00003986i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003987{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003988 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003989 int ret;
3990
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003991 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3992 return 0;
3993
Chris Wilson0201f1e2012-07-20 12:41:01 +01003994 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003995 if (ret)
3996 return ret;
3997
Eric Anholte47c68e2008-11-14 13:35:19 -08003998 i915_gem_object_flush_gtt_write_domain(obj);
3999
Chris Wilson05394f32010-11-08 19:18:58 +00004000 old_write_domain = obj->base.write_domain;
4001 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004002
Eric Anholte47c68e2008-11-14 13:35:19 -08004003 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004004 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004005 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004006
Chris Wilson05394f32010-11-08 19:18:58 +00004007 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004008 }
4009
4010 /* It should now be out of any other write domains, and we can update
4011 * the domain values for our changes.
4012 */
Chris Wilson05394f32010-11-08 19:18:58 +00004013 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004014
4015 /* If we're writing through the CPU, then the GPU read domains will
4016 * need to be invalidated at next use.
4017 */
4018 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004019 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4020 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004021 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004022
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004023 trace_i915_gem_object_change_domain(obj,
4024 old_read_domains,
4025 old_write_domain);
4026
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004027 return 0;
4028}
4029
Eric Anholt673a3942008-07-30 12:06:12 -07004030/* Throttle our rendering by waiting until the ring has completed our requests
4031 * emitted over 20 msec ago.
4032 *
Eric Anholtb9624422009-06-03 07:27:35 +00004033 * Note that if we were to use the current jiffies each time around the loop,
4034 * we wouldn't escape the function with any frames outstanding if the time to
4035 * render a frame was over 20ms.
4036 *
Eric Anholt673a3942008-07-30 12:06:12 -07004037 * This should get us reasonable parallelism between CPU and GPU but also
4038 * relatively low latency when blocking on a particular request to finish.
4039 */
4040static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004041i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004042{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004043 struct drm_i915_private *dev_priv = dev->dev_private;
4044 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004045 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004046 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004047 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004048 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004049
Daniel Vetter308887a2012-11-14 17:14:06 +01004050 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4051 if (ret)
4052 return ret;
4053
4054 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4055 if (ret)
4056 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004057
Chris Wilson1c255952010-09-26 11:03:27 +01004058 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004059 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004060 if (time_after_eq(request->emitted_jiffies, recent_enough))
4061 break;
4062
John Harrisonfcfa423c2015-05-29 17:44:12 +01004063 /*
4064 * Note that the request might not have been submitted yet.
4065 * In which case emitted_jiffies will be zero.
4066 */
4067 if (!request->emitted_jiffies)
4068 continue;
4069
John Harrison54fb2412014-11-24 18:49:27 +00004070 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004071 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004072 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004073 if (target)
4074 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004075 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004076
John Harrison54fb2412014-11-24 18:49:27 +00004077 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004078 return 0;
4079
John Harrison9c654812014-11-24 18:49:35 +00004080 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004081 if (ret == 0)
4082 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004083
Chris Wilson41037f92015-03-27 11:01:36 +00004084 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004085
Eric Anholt673a3942008-07-30 12:06:12 -07004086 return ret;
4087}
4088
Chris Wilsond23db882014-05-23 08:48:08 +02004089static bool
4090i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4091{
4092 struct drm_i915_gem_object *obj = vma->obj;
4093
4094 if (alignment &&
4095 vma->node.start & (alignment - 1))
4096 return true;
4097
4098 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4099 return true;
4100
4101 if (flags & PIN_OFFSET_BIAS &&
4102 vma->node.start < (flags & PIN_OFFSET_MASK))
4103 return true;
4104
Chris Wilson506a8e82015-12-08 11:55:07 +00004105 if (flags & PIN_OFFSET_FIXED &&
4106 vma->node.start != (flags & PIN_OFFSET_MASK))
4107 return true;
4108
Chris Wilsond23db882014-05-23 08:48:08 +02004109 return false;
4110}
4111
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004112static int
4113i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4114 struct i915_address_space *vm,
4115 const struct i915_ggtt_view *ggtt_view,
4116 uint32_t alignment,
4117 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004118{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004119 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004120 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004121 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004122 int ret;
4123
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004124 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4125 return -ENODEV;
4126
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004127 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004128 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004129
Chris Wilsonc826c442014-10-31 13:53:53 +00004130 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4131 return -EINVAL;
4132
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004133 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4134 return -EINVAL;
4135
4136 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4137 i915_gem_obj_to_vma(obj, vm);
4138
4139 if (IS_ERR(vma))
4140 return PTR_ERR(vma);
4141
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004142 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004143 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4144 return -EBUSY;
4145
Chris Wilsond23db882014-05-23 08:48:08 +02004146 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004147 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004148 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004149 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004150 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004151 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004152 upper_32_bits(vma->node.start),
4153 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004154 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004155 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004156 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004157 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004158 if (ret)
4159 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004160
4161 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004162 }
4163 }
4164
Chris Wilsonef79e172014-10-31 13:53:52 +00004165 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004166 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004167 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4168 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004169 if (IS_ERR(vma))
4170 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004171 } else {
4172 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004173 if (ret)
4174 return ret;
4175 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004176
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004177 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4178 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004179 bool mappable, fenceable;
4180 u32 fence_size, fence_alignment;
4181
4182 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4183 obj->base.size,
4184 obj->tiling_mode);
4185 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4186 obj->base.size,
4187 obj->tiling_mode,
4188 true);
4189
4190 fenceable = (vma->node.size == fence_size &&
4191 (vma->node.start & (fence_alignment - 1)) == 0);
4192
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004193 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004194 dev_priv->gtt.mappable_end);
4195
4196 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004197
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004198 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4199 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004200
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004201 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004202 return 0;
4203}
4204
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004205int
4206i915_gem_object_pin(struct drm_i915_gem_object *obj,
4207 struct i915_address_space *vm,
4208 uint32_t alignment,
4209 uint64_t flags)
4210{
4211 return i915_gem_object_do_pin(obj, vm,
4212 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4213 alignment, flags);
4214}
4215
4216int
4217i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4218 const struct i915_ggtt_view *view,
4219 uint32_t alignment,
4220 uint64_t flags)
4221{
4222 if (WARN_ONCE(!view, "no view specified"))
4223 return -EINVAL;
4224
4225 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004226 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004227}
4228
Eric Anholt673a3942008-07-30 12:06:12 -07004229void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004230i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4231 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004232{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004233 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004234
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004235 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004236 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004237 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004238
Chris Wilson30154652015-04-07 17:28:24 +01004239 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004240}
4241
4242int
Eric Anholt673a3942008-07-30 12:06:12 -07004243i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004244 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004245{
4246 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004247 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004248 int ret;
4249
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004250 ret = i915_mutex_lock_interruptible(dev);
4251 if (ret)
4252 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004253
Chris Wilson05394f32010-11-08 19:18:58 +00004254 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004255 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004256 ret = -ENOENT;
4257 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004258 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004259
Chris Wilson0be555b2010-08-04 15:36:30 +01004260 /* Count all active objects as busy, even if they are currently not used
4261 * by the gpu. Users of this interface expect objects to eventually
4262 * become non-busy without any further actions, therefore emit any
4263 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004264 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004265 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004266 if (ret)
4267 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004268
Chris Wilsonb4716182015-04-27 13:41:17 +01004269 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4270 args->busy = obj->active << 16;
4271 if (obj->last_write_req)
4272 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004273
Chris Wilsonb4716182015-04-27 13:41:17 +01004274unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004275 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004276unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004277 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004278 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004279}
4280
4281int
4282i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4283 struct drm_file *file_priv)
4284{
Akshay Joshi0206e352011-08-16 15:34:10 -04004285 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004286}
4287
Chris Wilson3ef94da2009-09-14 16:50:29 +01004288int
4289i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4290 struct drm_file *file_priv)
4291{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004292 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004293 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004294 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004295 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004296
4297 switch (args->madv) {
4298 case I915_MADV_DONTNEED:
4299 case I915_MADV_WILLNEED:
4300 break;
4301 default:
4302 return -EINVAL;
4303 }
4304
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004305 ret = i915_mutex_lock_interruptible(dev);
4306 if (ret)
4307 return ret;
4308
Chris Wilson05394f32010-11-08 19:18:58 +00004309 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004310 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004311 ret = -ENOENT;
4312 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004313 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004314
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004315 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004316 ret = -EINVAL;
4317 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004318 }
4319
Daniel Vetter656bfa32014-11-20 09:26:30 +01004320 if (obj->pages &&
4321 obj->tiling_mode != I915_TILING_NONE &&
4322 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4323 if (obj->madv == I915_MADV_WILLNEED)
4324 i915_gem_object_unpin_pages(obj);
4325 if (args->madv == I915_MADV_WILLNEED)
4326 i915_gem_object_pin_pages(obj);
4327 }
4328
Chris Wilson05394f32010-11-08 19:18:58 +00004329 if (obj->madv != __I915_MADV_PURGED)
4330 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004331
Chris Wilson6c085a72012-08-20 11:40:46 +02004332 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004333 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004334 i915_gem_object_truncate(obj);
4335
Chris Wilson05394f32010-11-08 19:18:58 +00004336 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004337
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004338out:
Chris Wilson05394f32010-11-08 19:18:58 +00004339 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004340unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004341 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004342 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004343}
4344
Chris Wilson37e680a2012-06-07 15:38:42 +01004345void i915_gem_object_init(struct drm_i915_gem_object *obj,
4346 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004347{
Chris Wilsonb4716182015-04-27 13:41:17 +01004348 int i;
4349
Ben Widawsky35c20a62013-05-31 11:28:48 -07004350 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004351 for (i = 0; i < I915_NUM_RINGS; i++)
4352 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004353 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004354 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004355 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004356
Chris Wilson37e680a2012-06-07 15:38:42 +01004357 obj->ops = ops;
4358
Chris Wilson0327d6b2012-08-11 15:41:06 +01004359 obj->fence_reg = I915_FENCE_REG_NONE;
4360 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004361
4362 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4363}
4364
Chris Wilson37e680a2012-06-07 15:38:42 +01004365static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4366 .get_pages = i915_gem_object_get_pages_gtt,
4367 .put_pages = i915_gem_object_put_pages_gtt,
4368};
4369
Chris Wilson05394f32010-11-08 19:18:58 +00004370struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4371 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004372{
Daniel Vetterc397b902010-04-09 19:05:07 +00004373 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004374 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004375 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004376
Chris Wilson42dcedd2012-11-15 11:32:30 +00004377 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004378 if (obj == NULL)
4379 return NULL;
4380
4381 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004382 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004383 return NULL;
4384 }
4385
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004386 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4387 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4388 /* 965gm cannot relocate objects above 4GiB. */
4389 mask &= ~__GFP_HIGHMEM;
4390 mask |= __GFP_DMA32;
4391 }
4392
Al Viro496ad9a2013-01-23 17:07:38 -05004393 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004394 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004395
Chris Wilson37e680a2012-06-07 15:38:42 +01004396 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004397
Daniel Vetterc397b902010-04-09 19:05:07 +00004398 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4399 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4400
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004401 if (HAS_LLC(dev)) {
4402 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004403 * cache) for about a 10% performance improvement
4404 * compared to uncached. Graphics requests other than
4405 * display scanout are coherent with the CPU in
4406 * accessing this cache. This means in this mode we
4407 * don't need to clflush on the CPU side, and on the
4408 * GPU side we only need to flush internal caches to
4409 * get data visible to the CPU.
4410 *
4411 * However, we maintain the display planes as UC, and so
4412 * need to rebind when first used as such.
4413 */
4414 obj->cache_level = I915_CACHE_LLC;
4415 } else
4416 obj->cache_level = I915_CACHE_NONE;
4417
Daniel Vetterd861e332013-07-24 23:25:03 +02004418 trace_i915_gem_object_create(obj);
4419
Chris Wilson05394f32010-11-08 19:18:58 +00004420 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004421}
4422
Chris Wilson340fbd82014-05-22 09:16:52 +01004423static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4424{
4425 /* If we are the last user of the backing storage (be it shmemfs
4426 * pages or stolen etc), we know that the pages are going to be
4427 * immediately released. In this case, we can then skip copying
4428 * back the contents from the GPU.
4429 */
4430
4431 if (obj->madv != I915_MADV_WILLNEED)
4432 return false;
4433
4434 if (obj->base.filp == NULL)
4435 return true;
4436
4437 /* At first glance, this looks racy, but then again so would be
4438 * userspace racing mmap against close. However, the first external
4439 * reference to the filp can only be obtained through the
4440 * i915_gem_mmap_ioctl() which safeguards us against the user
4441 * acquiring such a reference whilst we are in the middle of
4442 * freeing the object.
4443 */
4444 return atomic_long_read(&obj->base.filp->f_count) == 1;
4445}
4446
Chris Wilson1488fc02012-04-24 15:47:31 +01004447void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004448{
Chris Wilson1488fc02012-04-24 15:47:31 +01004449 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004450 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004451 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004452 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004453
Paulo Zanonif65c9162013-11-27 18:20:34 -02004454 intel_runtime_pm_get(dev_priv);
4455
Chris Wilson26e12f892011-03-20 11:20:19 +00004456 trace_i915_gem_object_destroy(obj);
4457
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004458 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004459 int ret;
4460
4461 vma->pin_count = 0;
4462 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004463 if (WARN_ON(ret == -ERESTARTSYS)) {
4464 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004465
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004466 was_interruptible = dev_priv->mm.interruptible;
4467 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004468
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004469 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004470
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004471 dev_priv->mm.interruptible = was_interruptible;
4472 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004473 }
4474
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004475 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4476 * before progressing. */
4477 if (obj->stolen)
4478 i915_gem_object_unpin_pages(obj);
4479
Daniel Vettera071fa02014-06-18 23:28:09 +02004480 WARN_ON(obj->frontbuffer_bits);
4481
Daniel Vetter656bfa32014-11-20 09:26:30 +01004482 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4483 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4484 obj->tiling_mode != I915_TILING_NONE)
4485 i915_gem_object_unpin_pages(obj);
4486
Ben Widawsky401c29f2013-05-31 11:28:47 -07004487 if (WARN_ON(obj->pages_pin_count))
4488 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004489 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004490 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004491 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004492 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004493
Chris Wilson9da3da62012-06-01 15:20:22 +01004494 BUG_ON(obj->pages);
4495
Chris Wilson2f745ad2012-09-04 21:02:58 +01004496 if (obj->base.import_attach)
4497 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004498
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004499 if (obj->ops->release)
4500 obj->ops->release(obj);
4501
Chris Wilson05394f32010-11-08 19:18:58 +00004502 drm_gem_object_release(&obj->base);
4503 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004504
Chris Wilson05394f32010-11-08 19:18:58 +00004505 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004506 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004507
4508 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004509}
4510
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004511struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4512 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004513{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004514 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004515 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004516 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4517 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004518 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004519 }
4520 return NULL;
4521}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004522
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004523struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4524 const struct i915_ggtt_view *view)
4525{
4526 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4527 struct i915_vma *vma;
4528
4529 if (WARN_ONCE(!view, "no view specified"))
4530 return ERR_PTR(-EINVAL);
4531
4532 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004533 if (vma->vm == ggtt &&
4534 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004535 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004536 return NULL;
4537}
4538
Ben Widawsky2f633152013-07-17 12:19:03 -07004539void i915_gem_vma_destroy(struct i915_vma *vma)
4540{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004541 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004542 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004543
4544 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4545 if (!list_empty(&vma->exec_list))
4546 return;
4547
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004548 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004549
Daniel Vetter841cd772014-08-06 15:04:48 +02004550 if (!i915_is_ggtt(vm))
4551 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004552
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004553 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004554
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004555 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004556}
4557
Chris Wilsone3efda42014-04-09 09:19:41 +01004558static void
4559i915_gem_stop_ringbuffers(struct drm_device *dev)
4560{
4561 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004562 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004563 int i;
4564
4565 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004566 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004567}
4568
Jesse Barnes5669fca2009-02-17 15:13:31 -08004569int
Chris Wilson45c5f202013-10-16 11:50:01 +01004570i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004571{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004572 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004573 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004574
Chris Wilson45c5f202013-10-16 11:50:01 +01004575 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004576 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004577 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004578 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004579
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004580 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004581
Chris Wilsone3efda42014-04-09 09:19:41 +01004582 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004583 mutex_unlock(&dev->struct_mutex);
4584
Chris Wilson737b1502015-01-26 18:03:03 +02004585 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004586 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004587 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004588
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004589 /* Assert that we sucessfully flushed all the work and
4590 * reset the GPU back to its idle, low power state.
4591 */
4592 WARN_ON(dev_priv->mm.busy);
4593
Eric Anholt673a3942008-07-30 12:06:12 -07004594 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004595
4596err:
4597 mutex_unlock(&dev->struct_mutex);
4598 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004599}
4600
John Harrison6909a662015-05-29 17:43:51 +01004601int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004602{
John Harrison6909a662015-05-29 17:43:51 +01004603 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004604 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004605 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004606 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004607 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004608
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004609 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004610 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004611
John Harrison5fb9de12015-05-29 17:44:07 +01004612 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004613 if (ret)
4614 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004615
Ben Widawskyc3787e22013-09-17 21:12:44 -07004616 /*
4617 * Note: We do not worry about the concurrent register cacheline hang
4618 * here because no other code should access these registers other than
4619 * at initialization time.
4620 */
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02004621 for (i = 0; i < GEN7_L3LOG_SIZE / 4; i++) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004622 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02004623 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02004624 intel_ring_emit(ring, remap_info[i]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004625 }
4626
Ben Widawskyc3787e22013-09-17 21:12:44 -07004627 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004628
Ben Widawskyc3787e22013-09-17 21:12:44 -07004629 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004630}
4631
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004632void i915_gem_init_swizzling(struct drm_device *dev)
4633{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004634 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004635
Daniel Vetter11782b02012-01-31 16:47:55 +01004636 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004637 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4638 return;
4639
4640 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4641 DISP_TILE_SURFACE_SWIZZLING);
4642
Daniel Vetter11782b02012-01-31 16:47:55 +01004643 if (IS_GEN5(dev))
4644 return;
4645
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004646 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4647 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004648 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004649 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004650 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004651 else if (IS_GEN8(dev))
4652 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004653 else
4654 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004655}
Daniel Vettere21af882012-02-09 20:53:27 +01004656
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004657static void init_unused_ring(struct drm_device *dev, u32 base)
4658{
4659 struct drm_i915_private *dev_priv = dev->dev_private;
4660
4661 I915_WRITE(RING_CTL(base), 0);
4662 I915_WRITE(RING_HEAD(base), 0);
4663 I915_WRITE(RING_TAIL(base), 0);
4664 I915_WRITE(RING_START(base), 0);
4665}
4666
4667static void init_unused_rings(struct drm_device *dev)
4668{
4669 if (IS_I830(dev)) {
4670 init_unused_ring(dev, PRB1_BASE);
4671 init_unused_ring(dev, SRB0_BASE);
4672 init_unused_ring(dev, SRB1_BASE);
4673 init_unused_ring(dev, SRB2_BASE);
4674 init_unused_ring(dev, SRB3_BASE);
4675 } else if (IS_GEN2(dev)) {
4676 init_unused_ring(dev, SRB0_BASE);
4677 init_unused_ring(dev, SRB1_BASE);
4678 } else if (IS_GEN3(dev)) {
4679 init_unused_ring(dev, PRB1_BASE);
4680 init_unused_ring(dev, PRB2_BASE);
4681 }
4682}
4683
Oscar Mateoa83014d2014-07-24 17:04:21 +01004684int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004685{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004686 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004687 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004688
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004689 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004690 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004691 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004692
4693 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004694 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004695 if (ret)
4696 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004697 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004698
Jani Nikulad39398f2015-10-07 11:17:44 +03004699 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004700 ret = intel_init_blt_ring_buffer(dev);
4701 if (ret)
4702 goto cleanup_bsd_ring;
4703 }
4704
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004705 if (HAS_VEBOX(dev)) {
4706 ret = intel_init_vebox_ring_buffer(dev);
4707 if (ret)
4708 goto cleanup_blt_ring;
4709 }
4710
Zhao Yakui845f74a2014-04-17 10:37:37 +08004711 if (HAS_BSD2(dev)) {
4712 ret = intel_init_bsd2_ring_buffer(dev);
4713 if (ret)
4714 goto cleanup_vebox_ring;
4715 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004716
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004717 return 0;
4718
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004719cleanup_vebox_ring:
4720 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004721cleanup_blt_ring:
4722 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4723cleanup_bsd_ring:
4724 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4725cleanup_render_ring:
4726 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4727
4728 return ret;
4729}
4730
4731int
4732i915_gem_init_hw(struct drm_device *dev)
4733{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004734 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004735 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01004736 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004737
4738 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4739 return -EIO;
4740
Chris Wilson5e4f5182015-02-13 14:35:59 +00004741 /* Double layer security blanket, see i915_gem_init() */
4742 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4743
Ben Widawsky59124502013-07-04 11:02:05 -07004744 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004745 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004746
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004747 if (IS_HASWELL(dev))
4748 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4749 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004750
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004751 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004752 if (IS_IVYBRIDGE(dev)) {
4753 u32 temp = I915_READ(GEN7_MSG_CTL);
4754 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4755 I915_WRITE(GEN7_MSG_CTL, temp);
4756 } else if (INTEL_INFO(dev)->gen >= 7) {
4757 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4758 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4759 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4760 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004761 }
4762
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004763 i915_gem_init_swizzling(dev);
4764
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004765 /*
4766 * At least 830 can leave some of the unused rings
4767 * "active" (ie. head != tail) after resume which
4768 * will prevent c3 entry. Makes sure all unused rings
4769 * are totally idle.
4770 */
4771 init_unused_rings(dev);
4772
John Harrison90638cc2015-05-29 17:43:37 +01004773 BUG_ON(!dev_priv->ring[RCS].default_context);
4774
John Harrison4ad2fd82015-06-18 13:11:20 +01004775 ret = i915_ppgtt_init_hw(dev);
4776 if (ret) {
4777 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4778 goto out;
4779 }
4780
4781 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004782 for_each_ring(ring, dev_priv, i) {
4783 ret = ring->init_hw(ring);
4784 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004785 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004786 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004787
Alex Dai33a732f2015-08-12 15:43:36 +01004788 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004789 if (HAS_GUC_UCODE(dev)) {
4790 ret = intel_guc_ucode_load(dev);
4791 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004792 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4793 ret = -EIO;
4794 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004795 }
Alex Dai33a732f2015-08-12 15:43:36 +01004796 }
4797
Nick Hoathe84fe802015-09-11 12:53:46 +01004798 /*
4799 * Increment the next seqno by 0x100 so we have a visible break
4800 * on re-initialisation
4801 */
4802 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4803 if (ret)
4804 goto out;
4805
John Harrison4ad2fd82015-06-18 13:11:20 +01004806 /* Now it is safe to go back round and do everything else: */
4807 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01004808 struct drm_i915_gem_request *req;
4809
John Harrison90638cc2015-05-29 17:43:37 +01004810 WARN_ON(!ring->default_context);
4811
John Harrisondc4be60712015-05-29 17:43:39 +01004812 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
4813 if (ret) {
4814 i915_gem_cleanup_ringbuffer(dev);
4815 goto out;
4816 }
4817
John Harrison4ad2fd82015-06-18 13:11:20 +01004818 if (ring->id == RCS) {
4819 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01004820 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01004821 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07004822
John Harrisonb3dd6b92015-05-29 17:43:40 +01004823 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004824 if (ret && ret != -EIO) {
4825 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004826 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004827 i915_gem_cleanup_ringbuffer(dev);
4828 goto out;
4829 }
David Woodhousef48a0162015-01-20 17:21:42 +00004830
John Harrisonb3dd6b92015-05-29 17:43:40 +01004831 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01004832 if (ret && ret != -EIO) {
4833 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004834 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01004835 i915_gem_cleanup_ringbuffer(dev);
4836 goto out;
4837 }
John Harrisondc4be60712015-05-29 17:43:39 +01004838
John Harrison75289872015-05-29 17:43:49 +01004839 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02004840 }
4841
Chris Wilson5e4f5182015-02-13 14:35:59 +00004842out:
4843 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004844 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004845}
4846
Chris Wilson1070a422012-04-24 15:47:41 +01004847int i915_gem_init(struct drm_device *dev)
4848{
4849 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004850 int ret;
4851
Oscar Mateo127f1002014-07-24 17:04:11 +01004852 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4853 i915.enable_execlists);
4854
Chris Wilson1070a422012-04-24 15:47:41 +01004855 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004856
4857 if (IS_VALLEYVIEW(dev)) {
4858 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004859 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4860 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4861 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004862 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4863 }
4864
Oscar Mateoa83014d2014-07-24 17:04:21 +01004865 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004866 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004867 dev_priv->gt.init_rings = i915_gem_init_rings;
4868 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4869 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004870 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004871 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004872 dev_priv->gt.init_rings = intel_logical_rings_init;
4873 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4874 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004875 }
4876
Chris Wilson5e4f5182015-02-13 14:35:59 +00004877 /* This is just a security blanket to placate dragons.
4878 * On some systems, we very sporadically observe that the first TLBs
4879 * used by the CS may be stale, despite us poking the TLB reset. If
4880 * we hold the forcewake during initialisation these problems
4881 * just magically go away.
4882 */
4883 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4884
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004885 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004886 if (ret)
4887 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004888
Ben Widawskyd7e50082012-12-18 10:31:25 -08004889 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004890
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004891 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004892 if (ret)
4893 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004894
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004895 ret = dev_priv->gt.init_rings(dev);
4896 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004897 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004898
4899 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004900 if (ret == -EIO) {
4901 /* Allow ring initialisation to fail by marking the GPU as
4902 * wedged. But we only want to do this where the GPU is angry,
4903 * for all other failure, such as an allocation failure, bail.
4904 */
4905 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004906 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004907 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004908 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004909
4910out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004911 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004912 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004913
Chris Wilson60990322014-04-09 09:19:42 +01004914 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004915}
4916
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004917void
4918i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4919{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004920 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004921 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004922 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004923
Chris Wilsonb4519512012-05-11 14:29:30 +01004924 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004925 dev_priv->gt.cleanup_ring(ring);
Niu,Binga6478282015-07-04 00:27:34 +08004926
4927 if (i915.enable_execlists)
4928 /*
4929 * Neither the BIOS, ourselves or any other kernel
4930 * expects the system to be in execlists mode on startup,
4931 * so we need to reset the GPU back to legacy mode.
4932 */
4933 intel_gpu_reset(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004934}
4935
Chris Wilson64193402010-10-24 12:38:05 +01004936static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004937init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004938{
4939 INIT_LIST_HEAD(&ring->active_list);
4940 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004941}
4942
Eric Anholt673a3942008-07-30 12:06:12 -07004943void
4944i915_gem_load(struct drm_device *dev)
4945{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004946 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004947 int i;
4948
Chris Wilsonefab6d82015-04-07 16:20:57 +01004949 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004950 kmem_cache_create("i915_gem_object",
4951 sizeof(struct drm_i915_gem_object), 0,
4952 SLAB_HWCACHE_ALIGN,
4953 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004954 dev_priv->vmas =
4955 kmem_cache_create("i915_gem_vma",
4956 sizeof(struct i915_vma), 0,
4957 SLAB_HWCACHE_ALIGN,
4958 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004959 dev_priv->requests =
4960 kmem_cache_create("i915_gem_request",
4961 sizeof(struct drm_i915_gem_request), 0,
4962 SLAB_HWCACHE_ALIGN,
4963 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004964
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004965 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07004966 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004967 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4968 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004969 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004970 for (i = 0; i < I915_NUM_RINGS; i++)
4971 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004972 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004973 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004974 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4975 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004976 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4977 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004978 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004979
Chris Wilson72bfa192010-12-19 11:42:05 +00004980 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4981
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004982 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4983 dev_priv->num_fence_regs = 32;
4984 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004985 dev_priv->num_fence_regs = 16;
4986 else
4987 dev_priv->num_fence_regs = 8;
4988
Yu Zhangeb822892015-02-10 19:05:49 +08004989 if (intel_vgpu_active(dev))
4990 dev_priv->num_fence_regs =
4991 I915_READ(vgtif_reg(avail_rs.fence_num));
4992
Nick Hoathe84fe802015-09-11 12:53:46 +01004993 /*
4994 * Set initial sequence number for requests.
4995 * Using this number allows the wraparound to happen early,
4996 * catching any obvious problems.
4997 */
4998 dev_priv->next_seqno = ((u32)~0 - 0x1100);
4999 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5000
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005001 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005002 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5003 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005004
Eric Anholt673a3942008-07-30 12:06:12 -07005005 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005006 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005007
Chris Wilsonce453d82011-02-21 14:43:56 +00005008 dev_priv->mm.interruptible = true;
5009
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005010 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005011
5012 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005013}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005014
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005015void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005016{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005017 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005018
5019 /* Clean up our request list when the client is going away, so that
5020 * later retire_requests won't dereference our soon-to-be-gone
5021 * file_priv.
5022 */
Chris Wilson1c255952010-09-26 11:03:27 +01005023 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005024 while (!list_empty(&file_priv->mm.request_list)) {
5025 struct drm_i915_gem_request *request;
5026
5027 request = list_first_entry(&file_priv->mm.request_list,
5028 struct drm_i915_gem_request,
5029 client_list);
5030 list_del(&request->client_list);
5031 request->file_priv = NULL;
5032 }
Chris Wilson1c255952010-09-26 11:03:27 +01005033 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005034
Chris Wilson2e1b8732015-04-27 13:41:22 +01005035 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005036 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005037 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005038 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005039 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005040}
5041
5042int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5043{
5044 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005045 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005046
5047 DRM_DEBUG_DRIVER("\n");
5048
5049 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5050 if (!file_priv)
5051 return -ENOMEM;
5052
5053 file->driver_priv = file_priv;
5054 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005055 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005056 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005057
5058 spin_lock_init(&file_priv->mm.lock);
5059 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060
Ben Widawskye422b882013-12-06 14:10:58 -08005061 ret = i915_gem_context_open(dev, file);
5062 if (ret)
5063 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005064
Ben Widawskye422b882013-12-06 14:10:58 -08005065 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005066}
5067
Daniel Vetterb680c372014-09-19 18:27:27 +02005068/**
5069 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005070 * @old: current GEM buffer for the frontbuffer slots
5071 * @new: new GEM buffer for the frontbuffer slots
5072 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005073 *
5074 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5075 * from @old and setting them in @new. Both @old and @new can be NULL.
5076 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005077void i915_gem_track_fb(struct drm_i915_gem_object *old,
5078 struct drm_i915_gem_object *new,
5079 unsigned frontbuffer_bits)
5080{
5081 if (old) {
5082 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5083 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5084 old->frontbuffer_bits &= ~frontbuffer_bits;
5085 }
5086
5087 if (new) {
5088 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5089 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5090 new->frontbuffer_bits |= frontbuffer_bits;
5091 }
5092}
5093
Ben Widawskya70a3142013-07-31 16:59:56 -07005094/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005095u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5096 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005097{
5098 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5099 struct i915_vma *vma;
5100
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005101 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005102
Ben Widawskya70a3142013-07-31 16:59:56 -07005103 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005104 if (i915_is_ggtt(vma->vm) &&
5105 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5106 continue;
5107 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005108 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005109 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005110
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005111 WARN(1, "%s vma for this object not found.\n",
5112 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005113 return -1;
5114}
5115
Michel Thierry088e0df2015-08-07 17:40:17 +01005116u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5117 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005118{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005119 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005120 struct i915_vma *vma;
5121
5122 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005123 if (vma->vm == ggtt &&
5124 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005125 return vma->node.start;
5126
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005127 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005128 return -1;
5129}
5130
5131bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5132 struct i915_address_space *vm)
5133{
5134 struct i915_vma *vma;
5135
5136 list_for_each_entry(vma, &o->vma_list, vma_link) {
5137 if (i915_is_ggtt(vma->vm) &&
5138 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5139 continue;
5140 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5141 return true;
5142 }
5143
5144 return false;
5145}
5146
5147bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005148 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005149{
5150 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5151 struct i915_vma *vma;
5152
5153 list_for_each_entry(vma, &o->vma_list, vma_link)
5154 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005155 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005156 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005157 return true;
5158
5159 return false;
5160}
5161
5162bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5163{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005164 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005165
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005166 list_for_each_entry(vma, &o->vma_list, vma_link)
5167 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005168 return true;
5169
5170 return false;
5171}
5172
5173unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5174 struct i915_address_space *vm)
5175{
5176 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5177 struct i915_vma *vma;
5178
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005179 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005180
5181 BUG_ON(list_empty(&o->vma_list));
5182
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005183 list_for_each_entry(vma, &o->vma_list, vma_link) {
5184 if (i915_is_ggtt(vma->vm) &&
5185 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5186 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005187 if (vma->vm == vm)
5188 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005189 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005190 return 0;
5191}
5192
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005193bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005194{
5195 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005196 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005197 if (vma->pin_count > 0)
5198 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005199
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005200 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005201}
Dave Gordonea702992015-07-09 19:29:02 +01005202
5203/* Allocate a new GEM object and fill it with the supplied data */
5204struct drm_i915_gem_object *
5205i915_gem_object_create_from_data(struct drm_device *dev,
5206 const void *data, size_t size)
5207{
5208 struct drm_i915_gem_object *obj;
5209 struct sg_table *sg;
5210 size_t bytes;
5211 int ret;
5212
5213 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5214 if (IS_ERR_OR_NULL(obj))
5215 return obj;
5216
5217 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5218 if (ret)
5219 goto fail;
5220
5221 ret = i915_gem_object_get_pages(obj);
5222 if (ret)
5223 goto fail;
5224
5225 i915_gem_object_pin_pages(obj);
5226 sg = obj->pages;
5227 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
5228 i915_gem_object_unpin_pages(obj);
5229
5230 if (WARN_ON(bytes != size)) {
5231 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5232 ret = -EFAULT;
5233 goto fail;
5234 }
5235
5236 return obj;
5237
5238fail:
5239 drm_gem_object_unreference(&obj->base);
5240 return ERR_PTR(ret);
5241}