blob: 7a918d1c12ba3f0b76e5082d70c42a9273dcba2f [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800216 return 0;
217}
218
219static void
220i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
221{
222 int ret;
223
224 BUG_ON(obj->madv == __I915_MADV_PURGED);
225
226 ret = i915_gem_object_set_to_cpu_domain(obj, true);
227 if (ret) {
228 /* In the event of a disaster, abandon all caches and
229 * hope for the best.
230 */
231 WARN_ON(ret != -EIO);
232 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
233 }
234
235 if (obj->madv == I915_MADV_DONTNEED)
236 obj->dirty = 0;
237
238 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100239 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800240 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100241 int i;
242
243 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 struct page *page;
245 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100246
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 page = shmem_read_mapping_page(mapping, i);
248 if (IS_ERR(page))
249 continue;
250
251 dst = kmap_atomic(page);
252 drm_clflush_virt_range(vaddr, PAGE_SIZE);
253 memcpy(dst, vaddr, PAGE_SIZE);
254 kunmap_atomic(dst);
255
256 set_page_dirty(page);
257 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100258 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800259 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100260 vaddr += PAGE_SIZE;
261 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800262 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100263 }
264
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 sg_free_table(obj->pages);
266 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800267}
268
269static void
270i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
271{
272 drm_pci_free(obj->base.dev, obj->phys_handle);
273}
274
275static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
276 .get_pages = i915_gem_object_get_pages_phys,
277 .put_pages = i915_gem_object_put_pages_phys,
278 .release = i915_gem_object_release_phys,
279};
280
281static int
282drop_pages(struct drm_i915_gem_object *obj)
283{
284 struct i915_vma *vma, *next;
285 int ret;
286
287 drm_gem_object_reference(&obj->base);
288 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
289 if (i915_vma_unbind(vma))
290 break;
291
292 ret = i915_gem_object_put_pages(obj);
293 drm_gem_object_unreference(&obj->base);
294
295 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100296}
297
298int
299i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
300 int align)
301{
302 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800303 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100304
305 if (obj->phys_handle) {
306 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
307 return -EBUSY;
308
309 return 0;
310 }
311
312 if (obj->madv != I915_MADV_WILLNEED)
313 return -EFAULT;
314
315 if (obj->base.filp == NULL)
316 return -EINVAL;
317
Chris Wilson6a2c4232014-11-04 04:51:40 -0800318 ret = drop_pages(obj);
319 if (ret)
320 return ret;
321
Chris Wilson00731152014-05-21 12:42:56 +0100322 /* create a new object */
323 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
324 if (!phys)
325 return -ENOMEM;
326
Chris Wilson00731152014-05-21 12:42:56 +0100327 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800328 obj->ops = &i915_gem_phys_ops;
329
330 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100331}
332
333static int
334i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
335 struct drm_i915_gem_pwrite *args,
336 struct drm_file *file_priv)
337{
338 struct drm_device *dev = obj->base.dev;
339 void *vaddr = obj->phys_handle->vaddr + args->offset;
340 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200341 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800342
343 /* We manually control the domain here and pretend that it
344 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
345 */
346 ret = i915_gem_object_wait_rendering(obj, false);
347 if (ret)
348 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100349
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200350 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100351 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
352 unsigned long unwritten;
353
354 /* The physical object once assigned is fixed for the lifetime
355 * of the obj, so we can safely drop the lock and continue
356 * to access vaddr.
357 */
358 mutex_unlock(&dev->struct_mutex);
359 unwritten = copy_from_user(vaddr, user_data, args->size);
360 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200361 if (unwritten) {
362 ret = -EFAULT;
363 goto out;
364 }
Chris Wilson00731152014-05-21 12:42:56 +0100365 }
366
Chris Wilson6a2c4232014-11-04 04:51:40 -0800367 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100368 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200369
370out:
371 intel_fb_obj_flush(obj, false);
372 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100373}
374
Chris Wilson42dcedd2012-11-15 11:32:30 +0000375void *i915_gem_object_alloc(struct drm_device *dev)
376{
377 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100378 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000379}
380
381void i915_gem_object_free(struct drm_i915_gem_object *obj)
382{
383 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100384 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387static int
388i915_gem_create(struct drm_file *file,
389 struct drm_device *dev,
390 uint64_t size,
391 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700392{
Chris Wilson05394f32010-11-08 19:18:58 +0000393 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300394 int ret;
395 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700396
Dave Airlieff72145b2011-02-07 12:16:14 +1000397 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200398 if (size == 0)
399 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700400
401 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000402 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700403 if (obj == NULL)
404 return -ENOMEM;
405
Chris Wilson05394f32010-11-08 19:18:58 +0000406 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100407 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200408 drm_gem_object_unreference_unlocked(&obj->base);
409 if (ret)
410 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100411
Dave Airlieff72145b2011-02-07 12:16:14 +1000412 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700413 return 0;
414}
415
Dave Airlieff72145b2011-02-07 12:16:14 +1000416int
417i915_gem_dumb_create(struct drm_file *file,
418 struct drm_device *dev,
419 struct drm_mode_create_dumb *args)
420{
421 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300422 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000423 args->size = args->pitch * args->height;
424 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000425 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426}
427
Dave Airlieff72145b2011-02-07 12:16:14 +1000428/**
429 * Creates a new mm object and returns a handle to it.
430 */
431int
432i915_gem_create_ioctl(struct drm_device *dev, void *data,
433 struct drm_file *file)
434{
435 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200436
Dave Airlieff72145b2011-02-07 12:16:14 +1000437 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000438 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000439}
440
Daniel Vetter8c599672011-12-14 13:57:31 +0100441static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100442__copy_to_user_swizzled(char __user *cpu_vaddr,
443 const char *gpu_vaddr, int gpu_offset,
444 int length)
445{
446 int ret, cpu_offset = 0;
447
448 while (length > 0) {
449 int cacheline_end = ALIGN(gpu_offset + 1, 64);
450 int this_length = min(cacheline_end - gpu_offset, length);
451 int swizzled_gpu_offset = gpu_offset ^ 64;
452
453 ret = __copy_to_user(cpu_vaddr + cpu_offset,
454 gpu_vaddr + swizzled_gpu_offset,
455 this_length);
456 if (ret)
457 return ret + length;
458
459 cpu_offset += this_length;
460 gpu_offset += this_length;
461 length -= this_length;
462 }
463
464 return 0;
465}
466
467static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700468__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
469 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100470 int length)
471{
472 int ret, cpu_offset = 0;
473
474 while (length > 0) {
475 int cacheline_end = ALIGN(gpu_offset + 1, 64);
476 int this_length = min(cacheline_end - gpu_offset, length);
477 int swizzled_gpu_offset = gpu_offset ^ 64;
478
479 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
480 cpu_vaddr + cpu_offset,
481 this_length);
482 if (ret)
483 return ret + length;
484
485 cpu_offset += this_length;
486 gpu_offset += this_length;
487 length -= this_length;
488 }
489
490 return 0;
491}
492
Brad Volkin4c914c02014-02-18 10:15:45 -0800493/*
494 * Pins the specified object's pages and synchronizes the object with
495 * GPU accesses. Sets needs_clflush to non-zero if the caller should
496 * flush the object from the CPU cache.
497 */
498int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
499 int *needs_clflush)
500{
501 int ret;
502
503 *needs_clflush = 0;
504
505 if (!obj->base.filp)
506 return -EINVAL;
507
508 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
509 /* If we're not in the cpu read domain, set ourself into the gtt
510 * read domain and manually flush cachelines (if required). This
511 * optimizes for the case when the gpu will dirty the data
512 * anyway again before the next pread happens. */
513 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
514 obj->cache_level);
515 ret = i915_gem_object_wait_rendering(obj, true);
516 if (ret)
517 return ret;
518 }
519
520 ret = i915_gem_object_get_pages(obj);
521 if (ret)
522 return ret;
523
524 i915_gem_object_pin_pages(obj);
525
526 return ret;
527}
528
Daniel Vetterd174bd62012-03-25 19:47:40 +0200529/* Per-page copy function for the shmem pread fastpath.
530 * Flushes invalid cachelines before reading the target if
531 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700532static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200533shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
534 char __user *user_data,
535 bool page_do_bit17_swizzling, bool needs_clflush)
536{
537 char *vaddr;
538 int ret;
539
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200540 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200541 return -EINVAL;
542
543 vaddr = kmap_atomic(page);
544 if (needs_clflush)
545 drm_clflush_virt_range(vaddr + shmem_page_offset,
546 page_length);
547 ret = __copy_to_user_inatomic(user_data,
548 vaddr + shmem_page_offset,
549 page_length);
550 kunmap_atomic(vaddr);
551
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100552 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553}
554
Daniel Vetter23c18c72012-03-25 19:47:42 +0200555static void
556shmem_clflush_swizzled_range(char *addr, unsigned long length,
557 bool swizzled)
558{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200559 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200560 unsigned long start = (unsigned long) addr;
561 unsigned long end = (unsigned long) addr + length;
562
563 /* For swizzling simply ensure that we always flush both
564 * channels. Lame, but simple and it works. Swizzled
565 * pwrite/pread is far from a hotpath - current userspace
566 * doesn't use it at all. */
567 start = round_down(start, 128);
568 end = round_up(end, 128);
569
570 drm_clflush_virt_range((void *)start, end - start);
571 } else {
572 drm_clflush_virt_range(addr, length);
573 }
574
575}
576
Daniel Vetterd174bd62012-03-25 19:47:40 +0200577/* Only difference to the fast-path function is that this can handle bit17
578 * and uses non-atomic copy and kmap functions. */
579static int
580shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
581 char __user *user_data,
582 bool page_do_bit17_swizzling, bool needs_clflush)
583{
584 char *vaddr;
585 int ret;
586
587 vaddr = kmap(page);
588 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200589 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
590 page_length,
591 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200592
593 if (page_do_bit17_swizzling)
594 ret = __copy_to_user_swizzled(user_data,
595 vaddr, shmem_page_offset,
596 page_length);
597 else
598 ret = __copy_to_user(user_data,
599 vaddr + shmem_page_offset,
600 page_length);
601 kunmap(page);
602
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100603 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200604}
605
Eric Anholteb014592009-03-10 11:44:52 -0700606static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200607i915_gem_shmem_pread(struct drm_device *dev,
608 struct drm_i915_gem_object *obj,
609 struct drm_i915_gem_pread *args,
610 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700611{
Daniel Vetter8461d222011-12-14 13:57:32 +0100612 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700613 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100614 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100615 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100616 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200617 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200618 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200619 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700620
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200621 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700622 remain = args->size;
623
Daniel Vetter8461d222011-12-14 13:57:32 +0100624 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700625
Brad Volkin4c914c02014-02-18 10:15:45 -0800626 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100627 if (ret)
628 return ret;
629
Eric Anholteb014592009-03-10 11:44:52 -0700630 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100631
Imre Deak67d5a502013-02-18 19:28:02 +0200632 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
633 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200634 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100635
636 if (remain <= 0)
637 break;
638
Eric Anholteb014592009-03-10 11:44:52 -0700639 /* Operation in this page
640 *
Eric Anholteb014592009-03-10 11:44:52 -0700641 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700642 * page_length = bytes to copy for this page
643 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100644 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700645 page_length = remain;
646 if ((shmem_page_offset + page_length) > PAGE_SIZE)
647 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700648
Daniel Vetter8461d222011-12-14 13:57:32 +0100649 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
650 (page_to_phys(page) & (1 << 17)) != 0;
651
Daniel Vetterd174bd62012-03-25 19:47:40 +0200652 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
653 user_data, page_do_bit17_swizzling,
654 needs_clflush);
655 if (ret == 0)
656 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700657
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200658 mutex_unlock(&dev->struct_mutex);
659
Jani Nikulad330a952014-01-21 11:24:25 +0200660 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200661 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200662 /* Userspace is tricking us, but we've already clobbered
663 * its pages with the prefault and promised to write the
664 * data up to the first fault. Hence ignore any errors
665 * and just continue. */
666 (void)ret;
667 prefaulted = 1;
668 }
669
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
671 user_data, page_do_bit17_swizzling,
672 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700673
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200674 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100675
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100676 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100677 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100678
Chris Wilson17793c92014-03-07 08:30:36 +0000679next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700680 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100681 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700682 offset += page_length;
683 }
684
Chris Wilson4f27b752010-10-14 15:26:45 +0100685out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100686 i915_gem_object_unpin_pages(obj);
687
Eric Anholteb014592009-03-10 11:44:52 -0700688 return ret;
689}
690
Eric Anholt673a3942008-07-30 12:06:12 -0700691/**
692 * Reads data from the object referenced by handle.
693 *
694 * On error, the contents of *data are undefined.
695 */
696int
697i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000698 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
700 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000701 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100702 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Chris Wilson51311d02010-11-17 09:10:42 +0000704 if (args->size == 0)
705 return 0;
706
707 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200708 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000709 args->size))
710 return -EFAULT;
711
Chris Wilson4f27b752010-10-14 15:26:45 +0100712 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100713 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100714 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700715
Chris Wilson05394f32010-11-08 19:18:58 +0000716 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000717 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100718 ret = -ENOENT;
719 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100720 }
Eric Anholt673a3942008-07-30 12:06:12 -0700721
Chris Wilson7dcd2492010-09-26 20:21:44 +0100722 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000723 if (args->offset > obj->base.size ||
724 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100725 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100726 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100727 }
728
Daniel Vetter1286ff72012-05-10 15:25:09 +0200729 /* prime objects have no backing filp to GEM pread/pwrite
730 * pages from.
731 */
732 if (!obj->base.filp) {
733 ret = -EINVAL;
734 goto out;
735 }
736
Chris Wilsondb53a302011-02-03 11:57:46 +0000737 trace_i915_gem_object_pread(obj, args->offset, args->size);
738
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200739 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700740
Chris Wilson35b62a82010-09-26 20:23:38 +0100741out:
Chris Wilson05394f32010-11-08 19:18:58 +0000742 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100743unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100744 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700745 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700746}
747
Keith Packard0839ccb2008-10-30 19:38:48 -0700748/* This is the fast write path which cannot handle
749 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700750 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700751
Keith Packard0839ccb2008-10-30 19:38:48 -0700752static inline int
753fast_user_write(struct io_mapping *mapping,
754 loff_t page_base, int page_offset,
755 char __user *user_data,
756 int length)
757{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700758 void __iomem *vaddr_atomic;
759 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700760 unsigned long unwritten;
761
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700762 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700763 /* We can use the cpu mem copy function because this is X86. */
764 vaddr = (void __force*)vaddr_atomic + page_offset;
765 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700766 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700767 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100768 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700769}
770
Eric Anholt3de09aa2009-03-09 09:42:23 -0700771/**
772 * This is the fast pwrite path, where we copy the data directly from the
773 * user into the GTT, uncached.
774 */
Eric Anholt673a3942008-07-30 12:06:12 -0700775static int
Chris Wilson05394f32010-11-08 19:18:58 +0000776i915_gem_gtt_pwrite_fast(struct drm_device *dev,
777 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700778 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000779 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700780{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300781 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700782 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700783 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700784 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200785 int page_offset, page_length, ret;
786
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100787 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200788 if (ret)
789 goto out;
790
791 ret = i915_gem_object_set_to_gtt_domain(obj, true);
792 if (ret)
793 goto out_unpin;
794
795 ret = i915_gem_object_put_fence(obj);
796 if (ret)
797 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700798
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200799 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700800 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700802 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700803
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200804 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
805
Eric Anholt673a3942008-07-30 12:06:12 -0700806 while (remain > 0) {
807 /* Operation in this page
808 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700809 * page_base = page offset within aperture
810 * page_offset = offset within page
811 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700812 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100813 page_base = offset & PAGE_MASK;
814 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700815 page_length = remain;
816 if ((page_offset + remain) > PAGE_SIZE)
817 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700818
Keith Packard0839ccb2008-10-30 19:38:48 -0700819 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700820 * source page isn't available. Return the error and we'll
821 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800823 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200824 page_offset, user_data, page_length)) {
825 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200826 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200827 }
Eric Anholt673a3942008-07-30 12:06:12 -0700828
Keith Packard0839ccb2008-10-30 19:38:48 -0700829 remain -= page_length;
830 user_data += page_length;
831 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700832 }
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200834out_flush:
835 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200836out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800837 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200838out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842/* Per-page copy function for the shmem pwrite fastpath.
843 * Flushes invalid cachelines before writing to the target if
844 * needs_clflush_before is set and flushes out any written cachelines after
845 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700846static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
848 char __user *user_data,
849 bool page_do_bit17_swizzling,
850 bool needs_clflush_before,
851 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700852{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200853 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700854 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700855
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200856 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200857 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 vaddr = kmap_atomic(page);
860 if (needs_clflush_before)
861 drm_clflush_virt_range(vaddr + shmem_page_offset,
862 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000863 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
864 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200865 if (needs_clflush_after)
866 drm_clflush_virt_range(vaddr + shmem_page_offset,
867 page_length);
868 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700869
Chris Wilson755d2212012-09-04 21:02:55 +0100870 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700871}
872
Daniel Vetterd174bd62012-03-25 19:47:40 +0200873/* Only difference to the fast-path function is that this can handle bit17
874 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700875static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200876shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
877 char __user *user_data,
878 bool page_do_bit17_swizzling,
879 bool needs_clflush_before,
880 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700881{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200882 char *vaddr;
883 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200886 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200887 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
888 page_length,
889 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 if (page_do_bit17_swizzling)
891 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100892 user_data,
893 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200894 else
895 ret = __copy_from_user(vaddr + shmem_page_offset,
896 user_data,
897 page_length);
898 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200899 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
900 page_length,
901 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200902 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100903
Chris Wilson755d2212012-09-04 21:02:55 +0100904 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700905}
906
Eric Anholt40123c12009-03-09 13:42:30 -0700907static int
Daniel Vettere244a442012-03-25 19:47:28 +0200908i915_gem_shmem_pwrite(struct drm_device *dev,
909 struct drm_i915_gem_object *obj,
910 struct drm_i915_gem_pwrite *args,
911 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700912{
Eric Anholt40123c12009-03-09 13:42:30 -0700913 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100914 loff_t offset;
915 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100916 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100917 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200918 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200919 int needs_clflush_after = 0;
920 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200921 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700922
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200923 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700924 remain = args->size;
925
Daniel Vetter8c599672011-12-14 13:57:31 +0100926 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700927
Daniel Vetter58642882012-03-25 19:47:37 +0200928 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
929 /* If we're not in the cpu write domain, set ourself into the gtt
930 * write domain and manually flush cachelines (if required). This
931 * optimizes for the case when the gpu will use the data
932 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100933 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700934 ret = i915_gem_object_wait_rendering(obj, false);
935 if (ret)
936 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200937 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100938 /* Same trick applies to invalidate partially written cachelines read
939 * before writing. */
940 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
941 needs_clflush_before =
942 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200943
Chris Wilson755d2212012-09-04 21:02:55 +0100944 ret = i915_gem_object_get_pages(obj);
945 if (ret)
946 return ret;
947
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200948 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
949
Chris Wilson755d2212012-09-04 21:02:55 +0100950 i915_gem_object_pin_pages(obj);
951
Eric Anholt40123c12009-03-09 13:42:30 -0700952 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000953 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Imre Deak67d5a502013-02-18 19:28:02 +0200955 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
956 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200957 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200958 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100959
Chris Wilson9da3da62012-06-01 15:20:22 +0100960 if (remain <= 0)
961 break;
962
Eric Anholt40123c12009-03-09 13:42:30 -0700963 /* Operation in this page
964 *
Eric Anholt40123c12009-03-09 13:42:30 -0700965 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700966 * page_length = bytes to copy for this page
967 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100968 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700969
970 page_length = remain;
971 if ((shmem_page_offset + page_length) > PAGE_SIZE)
972 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700973
Daniel Vetter58642882012-03-25 19:47:37 +0200974 /* If we don't overwrite a cacheline completely we need to be
975 * careful to have up-to-date data by first clflushing. Don't
976 * overcomplicate things and flush the entire patch. */
977 partial_cacheline_write = needs_clflush_before &&
978 ((shmem_page_offset | page_length)
979 & (boot_cpu_data.x86_clflush_size - 1));
980
Daniel Vetter8c599672011-12-14 13:57:31 +0100981 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
982 (page_to_phys(page) & (1 << 17)) != 0;
983
Daniel Vetterd174bd62012-03-25 19:47:40 +0200984 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
985 user_data, page_do_bit17_swizzling,
986 partial_cacheline_write,
987 needs_clflush_after);
988 if (ret == 0)
989 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700990
Daniel Vettere244a442012-03-25 19:47:28 +0200991 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200992 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200993 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
994 user_data, page_do_bit17_swizzling,
995 partial_cacheline_write,
996 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700997
Daniel Vettere244a442012-03-25 19:47:28 +0200998 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100999
Chris Wilson755d2212012-09-04 21:02:55 +01001000 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001001 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001002
Chris Wilson17793c92014-03-07 08:30:36 +00001003next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001004 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001005 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001006 offset += page_length;
1007 }
1008
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001009out:
Chris Wilson755d2212012-09-04 21:02:55 +01001010 i915_gem_object_unpin_pages(obj);
1011
Daniel Vettere244a442012-03-25 19:47:28 +02001012 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001013 /*
1014 * Fixup: Flush cpu caches in case we didn't flush the dirty
1015 * cachelines in-line while writing and the object moved
1016 * out of the cpu write domain while we've dropped the lock.
1017 */
1018 if (!needs_clflush_after &&
1019 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001020 if (i915_gem_clflush_object(obj, obj->pin_display))
1021 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001022 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001023 }
Eric Anholt40123c12009-03-09 13:42:30 -07001024
Daniel Vetter58642882012-03-25 19:47:37 +02001025 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001026 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001027
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001028 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001029 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001030}
1031
1032/**
1033 * Writes data to the object referenced by handle.
1034 *
1035 * On error, the contents of the buffer that were to be modified are undefined.
1036 */
1037int
1038i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001039 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001040{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001041 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001042 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001043 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001044 int ret;
1045
1046 if (args->size == 0)
1047 return 0;
1048
1049 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001050 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001051 args->size))
1052 return -EFAULT;
1053
Jani Nikulad330a952014-01-21 11:24:25 +02001054 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001055 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1056 args->size);
1057 if (ret)
1058 return -EFAULT;
1059 }
Eric Anholt673a3942008-07-30 12:06:12 -07001060
Imre Deak5d77d9c2014-11-12 16:40:35 +02001061 intel_runtime_pm_get(dev_priv);
1062
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001063 ret = i915_mutex_lock_interruptible(dev);
1064 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001065 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066
Chris Wilson05394f32010-11-08 19:18:58 +00001067 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001068 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069 ret = -ENOENT;
1070 goto unlock;
1071 }
Eric Anholt673a3942008-07-30 12:06:12 -07001072
Chris Wilson7dcd2492010-09-26 20:21:44 +01001073 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001074 if (args->offset > obj->base.size ||
1075 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001076 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001077 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001078 }
1079
Daniel Vetter1286ff72012-05-10 15:25:09 +02001080 /* prime objects have no backing filp to GEM pread/pwrite
1081 * pages from.
1082 */
1083 if (!obj->base.filp) {
1084 ret = -EINVAL;
1085 goto out;
1086 }
1087
Chris Wilsondb53a302011-02-03 11:57:46 +00001088 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1089
Daniel Vetter935aaa62012-03-25 19:47:35 +02001090 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001091 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1092 * it would end up going through the fenced access, and we'll get
1093 * different detiling behavior between reading and writing.
1094 * pread/pwrite currently are reading and writing from the CPU
1095 * perspective, requiring manual detiling by the client.
1096 */
Chris Wilson2c225692013-08-09 12:26:45 +01001097 if (obj->tiling_mode == I915_TILING_NONE &&
1098 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1099 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001100 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001101 /* Note that the gtt paths might fail with non-page-backed user
1102 * pointers (e.g. gtt mappings when moving data between
1103 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001104 }
Eric Anholt673a3942008-07-30 12:06:12 -07001105
Chris Wilson6a2c4232014-11-04 04:51:40 -08001106 if (ret == -EFAULT || ret == -ENOSPC) {
1107 if (obj->phys_handle)
1108 ret = i915_gem_phys_pwrite(obj, args, file);
1109 else
1110 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1111 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001112
Chris Wilson35b62a82010-09-26 20:23:38 +01001113out:
Chris Wilson05394f32010-11-08 19:18:58 +00001114 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001115unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001116 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001117put_rpm:
1118 intel_runtime_pm_put(dev_priv);
1119
Eric Anholt673a3942008-07-30 12:06:12 -07001120 return ret;
1121}
1122
Chris Wilsonb3612372012-08-24 09:35:08 +01001123int
Daniel Vetter33196de2012-11-14 17:14:05 +01001124i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001125 bool interruptible)
1126{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001127 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 /* Non-interruptible callers can't handle -EAGAIN, hence return
1129 * -EIO unconditionally for these. */
1130 if (!interruptible)
1131 return -EIO;
1132
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001133 /* Recovery complete, but the reset failed ... */
1134 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001135 return -EIO;
1136
McAulay, Alistair6689c162014-08-15 18:51:35 +01001137 /*
1138 * Check if GPU Reset is in progress - we need intel_ring_begin
1139 * to work properly to reinit the hw state while the gpu is
1140 * still marked as reset-in-progress. Handle this with a flag.
1141 */
1142 if (!error->reload_in_reset)
1143 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001144 }
1145
1146 return 0;
1147}
1148
1149/*
John Harrisonb6660d52014-11-24 18:49:30 +00001150 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301152int
John Harrisonb6660d52014-11-24 18:49:30 +00001153i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
1155 int ret;
1156
John Harrisonb6660d52014-11-24 18:49:30 +00001157 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001158
1159 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001160 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001161 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001162
1163 return ret;
1164}
1165
Chris Wilson094f9a52013-09-25 17:34:55 +01001166static void fake_irq(unsigned long data)
1167{
1168 wake_up_process((struct task_struct *)data);
1169}
1170
1171static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001172 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001173{
1174 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1175}
1176
Daniel Vettereed29a52015-05-21 14:21:25 +02001177static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001178{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001179 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001180
Daniel Vettereed29a52015-05-21 14:21:25 +02001181 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001182 return -EBUSY;
1183
1184 timeout = jiffies + 1;
1185 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001186 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001187 return 0;
1188
1189 if (time_after_eq(jiffies, timeout))
1190 break;
1191
1192 cpu_relax_lowlatency();
1193 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001194 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001195 return 0;
1196
1197 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001198}
1199
Chris Wilsonb3612372012-08-24 09:35:08 +01001200/**
John Harrison9c654812014-11-24 18:49:35 +00001201 * __i915_wait_request - wait until execution of request has finished
1202 * @req: duh!
1203 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001204 * @interruptible: do an interruptible wait (normally yes)
1205 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1206 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001207 * Note: It is of utmost importance that the passed in seqno and reset_counter
1208 * values have been read by the caller in an smp safe manner. Where read-side
1209 * locks are involved, it is sufficient to read the reset_counter before
1210 * unlocking the lock that protects the seqno. For lockless tricks, the
1211 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1212 * inserted.
1213 *
John Harrison9c654812014-11-24 18:49:35 +00001214 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001215 * errno with remaining time filled in timeout argument.
1216 */
John Harrison9c654812014-11-24 18:49:35 +00001217int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001218 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001219 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001220 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001221 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001222{
John Harrison9c654812014-11-24 18:49:35 +00001223 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001224 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001225 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001226 const bool irq_test_in_progress =
1227 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001229 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001230 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001231 int ret;
1232
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001233 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001234
Chris Wilsonb4716182015-04-27 13:41:17 +01001235 if (list_empty(&req->list))
1236 return 0;
1237
John Harrison1b5a4332014-11-24 18:49:42 +00001238 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001239 return 0;
1240
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001241 timeout_expire = timeout ?
1242 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001243
Chris Wilson2e1b8732015-04-27 13:41:22 +01001244 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001245 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001248 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001249 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001250
1251 /* Optimistic spin for the next jiffie before touching IRQs */
1252 ret = __i915_spin_request(req);
1253 if (ret == 0)
1254 goto out;
1255
1256 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1257 ret = -ENODEV;
1258 goto out;
1259 }
1260
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 for (;;) {
1262 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001263
Chris Wilson094f9a52013-09-25 17:34:55 +01001264 prepare_to_wait(&ring->irq_queue, &wait,
1265 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001266
Daniel Vetterf69061b2012-12-06 09:01:42 +01001267 /* We need to check whether any gpu reset happened in between
1268 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1270 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1271 * is truely gone. */
1272 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1273 if (ret == 0)
1274 ret = -EAGAIN;
1275 break;
1276 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001277
John Harrison1b5a4332014-11-24 18:49:42 +00001278 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001279 ret = 0;
1280 break;
1281 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001282
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 if (interruptible && signal_pending(current)) {
1284 ret = -ERESTARTSYS;
1285 break;
1286 }
1287
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001288 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001289 ret = -ETIME;
1290 break;
1291 }
1292
1293 timer.function = NULL;
1294 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001295 unsigned long expire;
1296
Chris Wilson094f9a52013-09-25 17:34:55 +01001297 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001298 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001299 mod_timer(&timer, expire);
1300 }
1301
Chris Wilson5035c272013-10-04 09:58:46 +01001302 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001303
Chris Wilson094f9a52013-09-25 17:34:55 +01001304 if (timer.function) {
1305 del_singleshot_timer_sync(&timer);
1306 destroy_timer_on_stack(&timer);
1307 }
1308 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001309 if (!irq_test_in_progress)
1310 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001311
1312 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001313
Chris Wilson2def4ad92015-04-07 16:20:41 +01001314out:
1315 now = ktime_get_raw_ns();
1316 trace_i915_gem_request_wait_end(req);
1317
Chris Wilsonb3612372012-08-24 09:35:08 +01001318 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001319 s64 tres = *timeout - (now - before);
1320
1321 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001322
1323 /*
1324 * Apparently ktime isn't accurate enough and occasionally has a
1325 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1326 * things up to make the test happy. We allow up to 1 jiffy.
1327 *
1328 * This is a regrssion from the timespec->ktime conversion.
1329 */
1330 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1331 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001332 }
1333
Chris Wilson094f9a52013-09-25 17:34:55 +01001334 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001335}
1336
Chris Wilsonb4716182015-04-27 13:41:17 +01001337static inline void
1338i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1339{
1340 struct drm_i915_file_private *file_priv = request->file_priv;
1341
1342 if (!file_priv)
1343 return;
1344
1345 spin_lock(&file_priv->mm.lock);
1346 list_del(&request->client_list);
1347 request->file_priv = NULL;
1348 spin_unlock(&file_priv->mm.lock);
1349}
1350
1351static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1352{
1353 trace_i915_gem_request_retire(request);
1354
1355 /* We know the GPU must have read the request to have
1356 * sent us the seqno + interrupt, so use the position
1357 * of tail of the request to update the last known position
1358 * of the GPU head.
1359 *
1360 * Note this requires that we are always called in request
1361 * completion order.
1362 */
1363 request->ringbuf->last_retired_head = request->postfix;
1364
1365 list_del_init(&request->list);
1366 i915_gem_request_remove_from_client(request);
1367
1368 put_pid(request->pid);
1369
1370 i915_gem_request_unreference(request);
1371}
1372
1373static void
1374__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1375{
1376 struct intel_engine_cs *engine = req->ring;
1377 struct drm_i915_gem_request *tmp;
1378
1379 lockdep_assert_held(&engine->dev->struct_mutex);
1380
1381 if (list_empty(&req->list))
1382 return;
1383
1384 do {
1385 tmp = list_first_entry(&engine->request_list,
1386 typeof(*tmp), list);
1387
1388 i915_gem_request_retire(tmp);
1389 } while (tmp != req);
1390
1391 WARN_ON(i915_verify_lists(engine->dev));
1392}
1393
Chris Wilsonb3612372012-08-24 09:35:08 +01001394/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001395 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001396 * request and object lists appropriately for that event.
1397 */
1398int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001399i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001400{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001401 struct drm_device *dev;
1402 struct drm_i915_private *dev_priv;
1403 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001404 int ret;
1405
Daniel Vettera4b3a572014-11-26 14:17:05 +01001406 BUG_ON(req == NULL);
1407
1408 dev = req->ring->dev;
1409 dev_priv = dev->dev_private;
1410 interruptible = dev_priv->mm.interruptible;
1411
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001413
Daniel Vetter33196de2012-11-14 17:14:05 +01001414 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001415 if (ret)
1416 return ret;
1417
Daniel Vettera4b3a572014-11-26 14:17:05 +01001418 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001419 if (ret)
1420 return ret;
1421
Chris Wilsonb4716182015-04-27 13:41:17 +01001422 ret = __i915_wait_request(req,
1423 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001424 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001425 if (ret)
1426 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001427
Chris Wilsonb4716182015-04-27 13:41:17 +01001428 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001429 return 0;
1430}
1431
Chris Wilsonb3612372012-08-24 09:35:08 +01001432/**
1433 * Ensures that all rendering to the object has completed and the object is
1434 * safe to unbind from the GTT or access from the CPU.
1435 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001436int
Chris Wilsonb3612372012-08-24 09:35:08 +01001437i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1438 bool readonly)
1439{
Chris Wilsonb4716182015-04-27 13:41:17 +01001440 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001441
Chris Wilsonb4716182015-04-27 13:41:17 +01001442 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001443 return 0;
1444
Chris Wilsonb4716182015-04-27 13:41:17 +01001445 if (readonly) {
1446 if (obj->last_write_req != NULL) {
1447 ret = i915_wait_request(obj->last_write_req);
1448 if (ret)
1449 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001450
Chris Wilsonb4716182015-04-27 13:41:17 +01001451 i = obj->last_write_req->ring->id;
1452 if (obj->last_read_req[i] == obj->last_write_req)
1453 i915_gem_object_retire__read(obj, i);
1454 else
1455 i915_gem_object_retire__write(obj);
1456 }
1457 } else {
1458 for (i = 0; i < I915_NUM_RINGS; i++) {
1459 if (obj->last_read_req[i] == NULL)
1460 continue;
1461
1462 ret = i915_wait_request(obj->last_read_req[i]);
1463 if (ret)
1464 return ret;
1465
1466 i915_gem_object_retire__read(obj, i);
1467 }
1468 RQ_BUG_ON(obj->active);
1469 }
1470
1471 return 0;
1472}
1473
1474static void
1475i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1476 struct drm_i915_gem_request *req)
1477{
1478 int ring = req->ring->id;
1479
1480 if (obj->last_read_req[ring] == req)
1481 i915_gem_object_retire__read(obj, ring);
1482 else if (obj->last_write_req == req)
1483 i915_gem_object_retire__write(obj);
1484
1485 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001486}
1487
Chris Wilson3236f572012-08-24 09:35:09 +01001488/* A nonblocking variant of the above wait. This is a highly dangerous routine
1489 * as the object state may change during this call.
1490 */
1491static __must_check int
1492i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001493 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001494 bool readonly)
1495{
1496 struct drm_device *dev = obj->base.dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001498 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001499 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001500 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001501
1502 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1503 BUG_ON(!dev_priv->mm.interruptible);
1504
Chris Wilsonb4716182015-04-27 13:41:17 +01001505 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001506 return 0;
1507
Daniel Vetter33196de2012-11-14 17:14:05 +01001508 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001509 if (ret)
1510 return ret;
1511
Daniel Vetterf69061b2012-12-06 09:01:42 +01001512 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001513
Chris Wilsonb4716182015-04-27 13:41:17 +01001514 if (readonly) {
1515 struct drm_i915_gem_request *req;
1516
1517 req = obj->last_write_req;
1518 if (req == NULL)
1519 return 0;
1520
1521 ret = i915_gem_check_olr(req);
1522 if (ret)
1523 goto err;
1524
1525 requests[n++] = i915_gem_request_reference(req);
1526 } else {
1527 for (i = 0; i < I915_NUM_RINGS; i++) {
1528 struct drm_i915_gem_request *req;
1529
1530 req = obj->last_read_req[i];
1531 if (req == NULL)
1532 continue;
1533
1534 ret = i915_gem_check_olr(req);
1535 if (ret)
1536 goto err;
1537
1538 requests[n++] = i915_gem_request_reference(req);
1539 }
1540 }
1541
1542 mutex_unlock(&dev->struct_mutex);
1543 for (i = 0; ret == 0 && i < n; i++)
1544 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001545 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001546 mutex_lock(&dev->struct_mutex);
1547
1548err:
1549 for (i = 0; i < n; i++) {
1550 if (ret == 0)
1551 i915_gem_object_retire_request(obj, requests[i]);
1552 i915_gem_request_unreference(requests[i]);
1553 }
1554
1555 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001556}
1557
Chris Wilson2e1b8732015-04-27 13:41:22 +01001558static struct intel_rps_client *to_rps_client(struct drm_file *file)
1559{
1560 struct drm_i915_file_private *fpriv = file->driver_priv;
1561 return &fpriv->rps;
Eric Anholt673a3942008-07-30 12:06:12 -07001562}
1563
1564/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 * Called when user space prepares to use an object with the CPU, either
1566 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001567 */
1568int
1569i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001570 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001571{
1572 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001573 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001574 uint32_t read_domains = args->read_domains;
1575 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001576 int ret;
1577
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001578 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001579 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001580 return -EINVAL;
1581
Chris Wilson21d509e2009-06-06 09:46:02 +01001582 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001583 return -EINVAL;
1584
1585 /* Having something in the write domain implies it's in the read
1586 * domain, and only that read domain. Enforce that in the request.
1587 */
1588 if (write_domain != 0 && read_domains != write_domain)
1589 return -EINVAL;
1590
Chris Wilson76c1dec2010-09-25 11:22:51 +01001591 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001592 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001593 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001594
Chris Wilson05394f32010-11-08 19:18:58 +00001595 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001596 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001597 ret = -ENOENT;
1598 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001599 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001600
Chris Wilson3236f572012-08-24 09:35:09 +01001601 /* Try to flush the object off the GPU without holding the lock.
1602 * We will repeat the flush holding the lock in the normal manner
1603 * to catch cases where we are gazumped.
1604 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001605 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001606 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001607 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001608 if (ret)
1609 goto unref;
1610
Chris Wilson43566de2015-01-02 16:29:29 +05301611 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001612 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301613 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001614 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001615
Chris Wilson3236f572012-08-24 09:35:09 +01001616unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001617 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001618unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001619 mutex_unlock(&dev->struct_mutex);
1620 return ret;
1621}
1622
1623/**
1624 * Called when user space has done writes to this buffer
1625 */
1626int
1627i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001629{
1630 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001631 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001632 int ret = 0;
1633
Chris Wilson76c1dec2010-09-25 11:22:51 +01001634 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001635 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001636 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001637
Chris Wilson05394f32010-11-08 19:18:58 +00001638 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001639 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001640 ret = -ENOENT;
1641 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001642 }
1643
Eric Anholt673a3942008-07-30 12:06:12 -07001644 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001645 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001646 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001647
Chris Wilson05394f32010-11-08 19:18:58 +00001648 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001649unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001650 mutex_unlock(&dev->struct_mutex);
1651 return ret;
1652}
1653
1654/**
1655 * Maps the contents of an object, returning the address it is mapped
1656 * into.
1657 *
1658 * While the mapping holds a reference on the contents of the object, it doesn't
1659 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001660 *
1661 * IMPORTANT:
1662 *
1663 * DRM driver writers who look a this function as an example for how to do GEM
1664 * mmap support, please don't implement mmap support like here. The modern way
1665 * to implement DRM mmap support is with an mmap offset ioctl (like
1666 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1667 * That way debug tooling like valgrind will understand what's going on, hiding
1668 * the mmap call in a driver private ioctl will break that. The i915 driver only
1669 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001670 */
1671int
1672i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001673 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001674{
1675 struct drm_i915_gem_mmap *args = data;
1676 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001677 unsigned long addr;
1678
Akash Goel1816f922015-01-02 16:29:30 +05301679 if (args->flags & ~(I915_MMAP_WC))
1680 return -EINVAL;
1681
1682 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1683 return -ENODEV;
1684
Chris Wilson05394f32010-11-08 19:18:58 +00001685 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001686 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001687 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001688
Daniel Vetter1286ff72012-05-10 15:25:09 +02001689 /* prime objects have no backing filp to GEM mmap
1690 * pages from.
1691 */
1692 if (!obj->filp) {
1693 drm_gem_object_unreference_unlocked(obj);
1694 return -EINVAL;
1695 }
1696
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001697 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001698 PROT_READ | PROT_WRITE, MAP_SHARED,
1699 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301700 if (args->flags & I915_MMAP_WC) {
1701 struct mm_struct *mm = current->mm;
1702 struct vm_area_struct *vma;
1703
1704 down_write(&mm->mmap_sem);
1705 vma = find_vma(mm, addr);
1706 if (vma)
1707 vma->vm_page_prot =
1708 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1709 else
1710 addr = -ENOMEM;
1711 up_write(&mm->mmap_sem);
1712 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001713 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001714 if (IS_ERR((void *)addr))
1715 return addr;
1716
1717 args->addr_ptr = (uint64_t) addr;
1718
1719 return 0;
1720}
1721
Jesse Barnesde151cf2008-11-12 10:03:55 -08001722/**
1723 * i915_gem_fault - fault a page into the GTT
1724 * vma: VMA in question
1725 * vmf: fault info
1726 *
1727 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1728 * from userspace. The fault handler takes care of binding the object to
1729 * the GTT (if needed), allocating and programming a fence register (again,
1730 * only if needed based on whether the old reg is still valid or the object
1731 * is tiled) and inserting a new PTE into the faulting process.
1732 *
1733 * Note that the faulting process may involve evicting existing objects
1734 * from the GTT and/or fence registers to make room. So performance may
1735 * suffer if the GTT working set is large or there are few fence registers
1736 * left.
1737 */
1738int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1739{
Chris Wilson05394f32010-11-08 19:18:58 +00001740 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1741 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001742 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001743 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001744 pgoff_t page_offset;
1745 unsigned long pfn;
1746 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001747 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001748
Paulo Zanonif65c9162013-11-27 18:20:34 -02001749 intel_runtime_pm_get(dev_priv);
1750
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 /* We don't use vmf->pgoff since that has the fake offset */
1752 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1753 PAGE_SHIFT;
1754
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001755 ret = i915_mutex_lock_interruptible(dev);
1756 if (ret)
1757 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001758
Chris Wilsondb53a302011-02-03 11:57:46 +00001759 trace_i915_gem_object_fault(obj, page_offset, true, write);
1760
Chris Wilson6e4930f2014-02-07 18:37:06 -02001761 /* Try to flush the object off the GPU first without holding the lock.
1762 * Upon reacquiring the lock, we will perform our sanity checks and then
1763 * repeat the flush holding the lock in the normal manner to catch cases
1764 * where we are gazumped.
1765 */
1766 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1767 if (ret)
1768 goto unlock;
1769
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001770 /* Access to snoopable pages through the GTT is incoherent. */
1771 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001772 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001773 goto unlock;
1774 }
1775
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001776 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001777 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1778 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001779 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001780
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001781 memset(&view, 0, sizeof(view));
1782 view.type = I915_GGTT_VIEW_PARTIAL;
1783 view.params.partial.offset = rounddown(page_offset, chunk_size);
1784 view.params.partial.size =
1785 min_t(unsigned int,
1786 chunk_size,
1787 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1788 view.params.partial.offset);
1789 }
1790
1791 /* Now pin it into the GTT if needed */
1792 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001793 if (ret)
1794 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795
Chris Wilsonc9839302012-11-20 10:45:17 +00001796 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1797 if (ret)
1798 goto unpin;
1799
1800 ret = i915_gem_object_get_fence(obj);
1801 if (ret)
1802 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001803
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001804 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001805 pfn = dev_priv->gtt.mappable_base +
1806 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001807 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001809 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1810 /* Overriding existing pages in partial view does not cause
1811 * us any trouble as TLBs are still valid because the fault
1812 * is due to userspace losing part of the mapping or never
1813 * having accessed it before (at this partials' range).
1814 */
1815 unsigned long base = vma->vm_start +
1816 (view.params.partial.offset << PAGE_SHIFT);
1817 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001818
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001819 for (i = 0; i < view.params.partial.size; i++) {
1820 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001821 if (ret)
1822 break;
1823 }
1824
1825 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001826 } else {
1827 if (!obj->fault_mappable) {
1828 unsigned long size = min_t(unsigned long,
1829 vma->vm_end - vma->vm_start,
1830 obj->base.size);
1831 int i;
1832
1833 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1834 ret = vm_insert_pfn(vma,
1835 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1836 pfn + i);
1837 if (ret)
1838 break;
1839 }
1840
1841 obj->fault_mappable = true;
1842 } else
1843 ret = vm_insert_pfn(vma,
1844 (unsigned long)vmf->virtual_address,
1845 pfn + page_offset);
1846 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001847unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001848 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001849unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001851out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001852 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001853 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001854 /*
1855 * We eat errors when the gpu is terminally wedged to avoid
1856 * userspace unduly crashing (gl has no provisions for mmaps to
1857 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1858 * and so needs to be reported.
1859 */
1860 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001861 ret = VM_FAULT_SIGBUS;
1862 break;
1863 }
Chris Wilson045e7692010-11-07 09:18:22 +00001864 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001865 /*
1866 * EAGAIN means the gpu is hung and we'll wait for the error
1867 * handler to reset everything when re-faulting in
1868 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001869 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001870 case 0:
1871 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001872 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001873 case -EBUSY:
1874 /*
1875 * EBUSY is ok: this just means that another thread
1876 * already did the job.
1877 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001878 ret = VM_FAULT_NOPAGE;
1879 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001881 ret = VM_FAULT_OOM;
1882 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001883 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001884 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001885 ret = VM_FAULT_SIGBUS;
1886 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001888 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001889 ret = VM_FAULT_SIGBUS;
1890 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001892
1893 intel_runtime_pm_put(dev_priv);
1894 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001895}
1896
1897/**
Chris Wilson901782b2009-07-10 08:18:50 +01001898 * i915_gem_release_mmap - remove physical page mappings
1899 * @obj: obj in question
1900 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001901 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001902 * relinquish ownership of the pages back to the system.
1903 *
1904 * It is vital that we remove the page mapping if we have mapped a tiled
1905 * object through the GTT and then lose the fence register due to
1906 * resource pressure. Similarly if the object has been moved out of the
1907 * aperture, than pages mapped into userspace must be revoked. Removing the
1908 * mapping will then trigger a page fault on the next user access, allowing
1909 * fixup by i915_gem_fault().
1910 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001911void
Chris Wilson05394f32010-11-08 19:18:58 +00001912i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001913{
Chris Wilson6299f992010-11-24 12:23:44 +00001914 if (!obj->fault_mappable)
1915 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001916
David Herrmann6796cb12014-01-03 14:24:19 +01001917 drm_vma_node_unmap(&obj->base.vma_node,
1918 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001919 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001920}
1921
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001922void
1923i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1924{
1925 struct drm_i915_gem_object *obj;
1926
1927 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1928 i915_gem_release_mmap(obj);
1929}
1930
Imre Deak0fa87792013-01-07 21:47:35 +02001931uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001932i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001933{
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001935
1936 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001937 tiling_mode == I915_TILING_NONE)
1938 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001939
1940 /* Previous chips need a power-of-two fence region when tiling */
1941 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001942 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001943 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001944 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001945
Chris Wilsone28f8712011-07-18 13:11:49 -07001946 while (gtt_size < size)
1947 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001948
Chris Wilsone28f8712011-07-18 13:11:49 -07001949 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001950}
1951
Jesse Barnesde151cf2008-11-12 10:03:55 -08001952/**
1953 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1954 * @obj: object to check
1955 *
1956 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001957 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958 */
Imre Deakd8651102013-01-07 21:47:33 +02001959uint32_t
1960i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1961 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001962{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001963 /*
1964 * Minimum alignment is 4k (GTT page size), but might be greater
1965 * if a fence register is needed for the object.
1966 */
Imre Deakd8651102013-01-07 21:47:33 +02001967 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001968 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001969 return 4096;
1970
1971 /*
1972 * Previous chips need to be aligned to the size of the smallest
1973 * fence register that can contain the object.
1974 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001975 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001976}
1977
Chris Wilsond8cb5082012-08-11 15:41:03 +01001978static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1979{
1980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1981 int ret;
1982
David Herrmann0de23972013-07-24 21:07:52 +02001983 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001984 return 0;
1985
Daniel Vetterda494d72012-12-20 15:11:16 +01001986 dev_priv->mm.shrinker_no_lock_stealing = true;
1987
Chris Wilsond8cb5082012-08-11 15:41:03 +01001988 ret = drm_gem_create_mmap_offset(&obj->base);
1989 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001990 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001991
1992 /* Badly fragmented mmap space? The only way we can recover
1993 * space is by destroying unwanted objects. We can't randomly release
1994 * mmap_offsets as userspace expects them to be persistent for the
1995 * lifetime of the objects. The closest we can is to release the
1996 * offsets on purgeable objects by truncating it and marking it purged,
1997 * which prevents userspace from ever using that object again.
1998 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001999 i915_gem_shrink(dev_priv,
2000 obj->base.size >> PAGE_SHIFT,
2001 I915_SHRINK_BOUND |
2002 I915_SHRINK_UNBOUND |
2003 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002004 ret = drm_gem_create_mmap_offset(&obj->base);
2005 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002006 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002007
2008 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002009 ret = drm_gem_create_mmap_offset(&obj->base);
2010out:
2011 dev_priv->mm.shrinker_no_lock_stealing = false;
2012
2013 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002014}
2015
2016static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2017{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002018 drm_gem_free_mmap_offset(&obj->base);
2019}
2020
Dave Airlieda6b51d2014-12-24 13:11:17 +10002021int
Dave Airlieff72145b2011-02-07 12:16:14 +10002022i915_gem_mmap_gtt(struct drm_file *file,
2023 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002024 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002025 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002026{
Chris Wilson05394f32010-11-08 19:18:58 +00002027 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002028 int ret;
2029
Chris Wilson76c1dec2010-09-25 11:22:51 +01002030 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002031 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002032 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002033
Dave Airlieff72145b2011-02-07 12:16:14 +10002034 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002035 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002036 ret = -ENOENT;
2037 goto unlock;
2038 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002039
Chris Wilson05394f32010-11-08 19:18:58 +00002040 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002041 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002042 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002043 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002044 }
2045
Chris Wilsond8cb5082012-08-11 15:41:03 +01002046 ret = i915_gem_object_create_mmap_offset(obj);
2047 if (ret)
2048 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002049
David Herrmann0de23972013-07-24 21:07:52 +02002050 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002052out:
Chris Wilson05394f32010-11-08 19:18:58 +00002053 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002054unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002055 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002056 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002057}
2058
Dave Airlieff72145b2011-02-07 12:16:14 +10002059/**
2060 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2061 * @dev: DRM device
2062 * @data: GTT mapping ioctl data
2063 * @file: GEM object info
2064 *
2065 * Simply returns the fake offset to userspace so it can mmap it.
2066 * The mmap call will end up in drm_gem_mmap(), which will set things
2067 * up so we can get faults in the handler above.
2068 *
2069 * The fault handler will take care of binding the object into the GTT
2070 * (since it may have been evicted to make room for something), allocating
2071 * a fence register, and mapping the appropriate aperture address into
2072 * userspace.
2073 */
2074int
2075i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2076 struct drm_file *file)
2077{
2078 struct drm_i915_gem_mmap_gtt *args = data;
2079
Dave Airlieda6b51d2014-12-24 13:11:17 +10002080 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002081}
2082
Daniel Vetter225067e2012-08-20 10:23:20 +02002083/* Immediately discard the backing storage */
2084static void
2085i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002086{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002087 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002088
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002089 if (obj->base.filp == NULL)
2090 return;
2091
Daniel Vetter225067e2012-08-20 10:23:20 +02002092 /* Our goal here is to return as much of the memory as
2093 * is possible back to the system as we are called from OOM.
2094 * To do this we must instruct the shmfs to drop all of its
2095 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096 */
Chris Wilson55372522014-03-25 13:23:06 +00002097 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002098 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002099}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002100
Chris Wilson55372522014-03-25 13:23:06 +00002101/* Try to discard unwanted pages */
2102static void
2103i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002104{
Chris Wilson55372522014-03-25 13:23:06 +00002105 struct address_space *mapping;
2106
2107 switch (obj->madv) {
2108 case I915_MADV_DONTNEED:
2109 i915_gem_object_truncate(obj);
2110 case __I915_MADV_PURGED:
2111 return;
2112 }
2113
2114 if (obj->base.filp == NULL)
2115 return;
2116
2117 mapping = file_inode(obj->base.filp)->i_mapping,
2118 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002119}
2120
Chris Wilson5cdf5882010-09-27 15:51:07 +01002121static void
Chris Wilson05394f32010-11-08 19:18:58 +00002122i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002123{
Imre Deak90797e62013-02-18 19:28:03 +02002124 struct sg_page_iter sg_iter;
2125 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002126
Chris Wilson05394f32010-11-08 19:18:58 +00002127 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002128
Chris Wilson6c085a72012-08-20 11:40:46 +02002129 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2130 if (ret) {
2131 /* In the event of a disaster, abandon all caches and
2132 * hope for the best.
2133 */
2134 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002135 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002136 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2137 }
2138
Imre Deake2273302015-07-09 12:59:05 +03002139 i915_gem_gtt_finish_object(obj);
2140
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002141 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002142 i915_gem_object_save_bit_17_swizzle(obj);
2143
Chris Wilson05394f32010-11-08 19:18:58 +00002144 if (obj->madv == I915_MADV_DONTNEED)
2145 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002146
Imre Deak90797e62013-02-18 19:28:03 +02002147 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002148 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002149
Chris Wilson05394f32010-11-08 19:18:58 +00002150 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002151 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002152
Chris Wilson05394f32010-11-08 19:18:58 +00002153 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002154 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002155
Chris Wilson9da3da62012-06-01 15:20:22 +01002156 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002157 }
Chris Wilson05394f32010-11-08 19:18:58 +00002158 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002159
Chris Wilson9da3da62012-06-01 15:20:22 +01002160 sg_free_table(obj->pages);
2161 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002162}
2163
Chris Wilsondd624af2013-01-15 12:39:35 +00002164int
Chris Wilson37e680a2012-06-07 15:38:42 +01002165i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2166{
2167 const struct drm_i915_gem_object_ops *ops = obj->ops;
2168
Chris Wilson2f745ad2012-09-04 21:02:58 +01002169 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002170 return 0;
2171
Chris Wilsona5570172012-09-04 21:02:54 +01002172 if (obj->pages_pin_count)
2173 return -EBUSY;
2174
Ben Widawsky98438772013-07-31 17:00:12 -07002175 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002176
Chris Wilsona2165e32012-12-03 11:49:00 +00002177 /* ->put_pages might need to allocate memory for the bit17 swizzle
2178 * array, hence protect them from being reaped by removing them from gtt
2179 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002180 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002183 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002184
Chris Wilson55372522014-03-25 13:23:06 +00002185 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002186
2187 return 0;
2188}
2189
Chris Wilson37e680a2012-06-07 15:38:42 +01002190static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002191i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002192{
Chris Wilson6c085a72012-08-20 11:40:46 +02002193 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002194 int page_count, i;
2195 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002196 struct sg_table *st;
2197 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002198 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002199 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002200 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002201 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002202 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002203
Chris Wilson6c085a72012-08-20 11:40:46 +02002204 /* Assert that the object is not currently in any GPU domain. As it
2205 * wasn't in the GTT, there shouldn't be any way it could have been in
2206 * a GPU cache
2207 */
2208 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2209 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2210
Chris Wilson9da3da62012-06-01 15:20:22 +01002211 st = kmalloc(sizeof(*st), GFP_KERNEL);
2212 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002213 return -ENOMEM;
2214
Chris Wilson9da3da62012-06-01 15:20:22 +01002215 page_count = obj->base.size / PAGE_SIZE;
2216 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002217 kfree(st);
2218 return -ENOMEM;
2219 }
2220
2221 /* Get the list of pages out of our struct file. They'll be pinned
2222 * at this point until we release them.
2223 *
2224 * Fail silently without starting the shrinker
2225 */
Al Viro496ad9a2013-01-23 17:07:38 -05002226 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002227 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002228 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002229 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002230 sg = st->sgl;
2231 st->nents = 0;
2232 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002233 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2234 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002235 i915_gem_shrink(dev_priv,
2236 page_count,
2237 I915_SHRINK_BOUND |
2238 I915_SHRINK_UNBOUND |
2239 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002240 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2241 }
2242 if (IS_ERR(page)) {
2243 /* We've tried hard to allocate the memory by reaping
2244 * our own buffer, now let the real VM do its job and
2245 * go down in flames if truly OOM.
2246 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002247 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002248 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002249 if (IS_ERR(page)) {
2250 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002251 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002252 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002253 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002254#ifdef CONFIG_SWIOTLB
2255 if (swiotlb_nr_tbl()) {
2256 st->nents++;
2257 sg_set_page(sg, page, PAGE_SIZE, 0);
2258 sg = sg_next(sg);
2259 continue;
2260 }
2261#endif
Imre Deak90797e62013-02-18 19:28:03 +02002262 if (!i || page_to_pfn(page) != last_pfn + 1) {
2263 if (i)
2264 sg = sg_next(sg);
2265 st->nents++;
2266 sg_set_page(sg, page, PAGE_SIZE, 0);
2267 } else {
2268 sg->length += PAGE_SIZE;
2269 }
2270 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002271
2272 /* Check that the i965g/gm workaround works. */
2273 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002274 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002275#ifdef CONFIG_SWIOTLB
2276 if (!swiotlb_nr_tbl())
2277#endif
2278 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002279 obj->pages = st;
2280
Imre Deake2273302015-07-09 12:59:05 +03002281 ret = i915_gem_gtt_prepare_object(obj);
2282 if (ret)
2283 goto err_pages;
2284
Eric Anholt673a3942008-07-30 12:06:12 -07002285 if (i915_gem_object_needs_bit17_swizzle(obj))
2286 i915_gem_object_do_bit_17_swizzle(obj);
2287
Daniel Vetter656bfa32014-11-20 09:26:30 +01002288 if (obj->tiling_mode != I915_TILING_NONE &&
2289 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2290 i915_gem_object_pin_pages(obj);
2291
Eric Anholt673a3942008-07-30 12:06:12 -07002292 return 0;
2293
2294err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002295 sg_mark_end(sg);
2296 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002297 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002298 sg_free_table(st);
2299 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002300
2301 /* shmemfs first checks if there is enough memory to allocate the page
2302 * and reports ENOSPC should there be insufficient, along with the usual
2303 * ENOMEM for a genuine allocation failure.
2304 *
2305 * We use ENOSPC in our driver to mean that we have run out of aperture
2306 * space and so want to translate the error from shmemfs back to our
2307 * usual understanding of ENOMEM.
2308 */
Imre Deake2273302015-07-09 12:59:05 +03002309 if (ret == -ENOSPC)
2310 ret = -ENOMEM;
2311
2312 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002313}
2314
Chris Wilson37e680a2012-06-07 15:38:42 +01002315/* Ensure that the associated pages are gathered from the backing storage
2316 * and pinned into our object. i915_gem_object_get_pages() may be called
2317 * multiple times before they are released by a single call to
2318 * i915_gem_object_put_pages() - once the pages are no longer referenced
2319 * either as a result of memory pressure (reaping pages under the shrinker)
2320 * or as the object is itself released.
2321 */
2322int
2323i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2324{
2325 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2326 const struct drm_i915_gem_object_ops *ops = obj->ops;
2327 int ret;
2328
Chris Wilson2f745ad2012-09-04 21:02:58 +01002329 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002330 return 0;
2331
Chris Wilson43e28f02013-01-08 10:53:09 +00002332 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002333 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002334 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002335 }
2336
Chris Wilsona5570172012-09-04 21:02:54 +01002337 BUG_ON(obj->pages_pin_count);
2338
Chris Wilson37e680a2012-06-07 15:38:42 +01002339 ret = ops->get_pages(obj);
2340 if (ret)
2341 return ret;
2342
Ben Widawsky35c20a62013-05-31 11:28:48 -07002343 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002344
2345 obj->get_page.sg = obj->pages->sgl;
2346 obj->get_page.last = 0;
2347
Chris Wilson37e680a2012-06-07 15:38:42 +01002348 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002349}
2350
Ben Widawskye2d05a82013-09-24 09:57:58 -07002351void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002352 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002353{
Chris Wilsonb4716182015-04-27 13:41:17 +01002354 struct drm_i915_gem_object *obj = vma->obj;
2355
2356 /* Add a reference if we're newly entering the active list. */
2357 if (obj->active == 0)
2358 drm_gem_object_reference(&obj->base);
2359 obj->active |= intel_ring_flag(ring);
2360
2361 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
2362 i915_gem_request_assign(&obj->last_read_req[ring->id],
2363 intel_ring_get_request(ring));
2364
Ben Widawskye2d05a82013-09-24 09:57:58 -07002365 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002366}
2367
Chris Wilsoncaea7472010-11-12 13:53:37 +00002368static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002369i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2370{
2371 RQ_BUG_ON(obj->last_write_req == NULL);
2372 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2373
2374 i915_gem_request_assign(&obj->last_write_req, NULL);
2375 intel_fb_obj_flush(obj, true);
2376}
2377
2378static void
2379i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002380{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002381 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002382
Chris Wilsonb4716182015-04-27 13:41:17 +01002383 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2384 RQ_BUG_ON(!(obj->active & (1 << ring)));
2385
2386 list_del_init(&obj->ring_list[ring]);
2387 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2388
2389 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2390 i915_gem_object_retire__write(obj);
2391
2392 obj->active &= ~(1 << ring);
2393 if (obj->active)
2394 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002395
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002396 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2397 if (!list_empty(&vma->mm_list))
2398 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002399 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002400
John Harrison97b2a6a2014-11-24 18:49:26 +00002401 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002402 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002403}
2404
Chris Wilson9d7730912012-11-27 16:22:52 +00002405static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002406i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002407{
Chris Wilson9d7730912012-11-27 16:22:52 +00002408 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002409 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002410 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002411
Chris Wilson107f27a52012-12-10 13:56:17 +02002412 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002413 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002414 ret = intel_ring_idle(ring);
2415 if (ret)
2416 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002417 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002418 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002419
2420 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002421 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002422 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002423
Ben Widawskyebc348b2014-04-29 14:52:28 -07002424 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2425 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002426 }
2427
2428 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002429}
2430
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002431int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2432{
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 int ret;
2435
2436 if (seqno == 0)
2437 return -EINVAL;
2438
2439 /* HWS page needs to be set less than what we
2440 * will inject to ring
2441 */
2442 ret = i915_gem_init_seqno(dev, seqno - 1);
2443 if (ret)
2444 return ret;
2445
2446 /* Carefully set the last_seqno value so that wrap
2447 * detection still works
2448 */
2449 dev_priv->next_seqno = seqno;
2450 dev_priv->last_seqno = seqno - 1;
2451 if (dev_priv->last_seqno == 0)
2452 dev_priv->last_seqno--;
2453
2454 return 0;
2455}
2456
Chris Wilson9d7730912012-11-27 16:22:52 +00002457int
2458i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002459{
Chris Wilson9d7730912012-11-27 16:22:52 +00002460 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002461
Chris Wilson9d7730912012-11-27 16:22:52 +00002462 /* reserve 0 for non-seqno */
2463 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002464 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002465 if (ret)
2466 return ret;
2467
2468 dev_priv->next_seqno = 1;
2469 }
2470
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002471 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002472 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002473}
2474
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002475int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002476 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002477 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002478{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002479 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002480 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002481 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002482 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002483 int ret;
2484
John Harrison6259cea2014-11-24 18:49:29 +00002485 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002486 if (WARN_ON(request == NULL))
2487 return -ENOMEM;
2488
2489 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002490 ringbuf = request->ctx->engine[ring->id].ringbuf;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002491 } else
2492 ringbuf = ring->buffer;
2493
2494 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002495 /*
2496 * Emit any outstanding flushes - execbuf can fail to emit the flush
2497 * after having emitted the batchbuffer command. Hence we need to fix
2498 * things up similar to emitting the lazy request. The difference here
2499 * is that the flush _must_ happen before the next request, no matter
2500 * what.
2501 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002502 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002503 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002504 if (ret)
2505 return ret;
2506 } else {
2507 ret = intel_ring_flush_all_caches(ring);
2508 if (ret)
2509 return ret;
2510 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002511
Chris Wilsona71d8d92012-02-15 11:25:36 +00002512 /* Record the position of the start of the request so that
2513 * should we detect the updated seqno part-way through the
2514 * GPU processing the request, we never over-estimate the
2515 * position of the head.
2516 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002517 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002518
Oscar Mateo48e29f52014-07-24 17:04:29 +01002519 if (i915.enable_execlists) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002520 ret = ring->emit_request(ringbuf, request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002521 if (ret)
2522 return ret;
2523 } else {
2524 ret = ring->add_request(ring);
2525 if (ret)
2526 return ret;
Michel Thierry53292cd2015-04-15 18:11:33 +01002527
2528 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002529 }
Eric Anholt673a3942008-07-30 12:06:12 -07002530
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002531 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002532
2533 /* Whilst this request exists, batch_obj will be on the
2534 * active_list, and so will hold the active reference. Only when this
2535 * request is retired will the the batch_obj be moved onto the
2536 * inactive_list and lose its active reference. Hence we do not need
2537 * to explicitly hold another reference here.
2538 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002539 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002540
Oscar Mateo48e29f52014-07-24 17:04:29 +01002541 if (!i915.enable_execlists) {
2542 /* Hold a reference to the current context so that we can inspect
2543 * it later in case a hangcheck error event fires.
2544 */
2545 request->ctx = ring->last_context;
2546 if (request->ctx)
2547 i915_gem_context_reference(request->ctx);
2548 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002549
Eric Anholt673a3942008-07-30 12:06:12 -07002550 request->emitted_jiffies = jiffies;
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002551 ring->last_submitted_seqno = request->seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002552 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002553 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002554
Chris Wilsondb53a302011-02-03 11:57:46 +00002555 if (file) {
2556 struct drm_i915_file_private *file_priv = file->driver_priv;
2557
Chris Wilson1c255952010-09-26 11:03:27 +01002558 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002559 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002560 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002561 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002562 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002563
2564 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002565 }
Eric Anholt673a3942008-07-30 12:06:12 -07002566
John Harrison74328ee2014-11-24 18:49:38 +00002567 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002568 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002569
Daniel Vetter87255482014-11-19 20:36:48 +01002570 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002571
Daniel Vetter87255482014-11-19 20:36:48 +01002572 queue_delayed_work(dev_priv->wq,
2573 &dev_priv->mm.retire_work,
2574 round_jiffies_up_relative(HZ));
2575 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002576
Chris Wilson3cce4692010-10-27 16:11:02 +01002577 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002578}
2579
Mika Kuoppala939fd762014-01-30 19:04:44 +02002580static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002581 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002582{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002583 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002584
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002585 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2586
2587 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002588 return true;
2589
Chris Wilson676fa572014-12-24 08:13:39 -08002590 if (ctx->hang_stats.ban_period_seconds &&
2591 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002592 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002593 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002594 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002595 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2596 if (i915_stop_ring_allow_warn(dev_priv))
2597 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002598 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002599 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002600 }
2601
2602 return false;
2603}
2604
Mika Kuoppala939fd762014-01-30 19:04:44 +02002605static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002606 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002607 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002608{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002609 struct i915_ctx_hang_stats *hs;
2610
2611 if (WARN_ON(!ctx))
2612 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002613
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002614 hs = &ctx->hang_stats;
2615
2616 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002617 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002618 hs->batch_active++;
2619 hs->guilty_ts = get_seconds();
2620 } else {
2621 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002622 }
2623}
2624
John Harrisonabfe2622014-11-24 18:49:24 +00002625void i915_gem_request_free(struct kref *req_ref)
2626{
2627 struct drm_i915_gem_request *req = container_of(req_ref,
2628 typeof(*req), ref);
2629 struct intel_context *ctx = req->ctx;
2630
Thomas Daniel0794aed2014-11-25 10:39:25 +00002631 if (ctx) {
2632 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002633 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002634
Thomas Daniel0794aed2014-11-25 10:39:25 +00002635 if (ctx != ring->default_context)
2636 intel_lr_context_unpin(ring, ctx);
2637 }
John Harrisonabfe2622014-11-24 18:49:24 +00002638
Oscar Mateodcb4c122014-11-13 10:28:10 +00002639 i915_gem_context_unreference(ctx);
2640 }
John Harrisonabfe2622014-11-24 18:49:24 +00002641
Chris Wilsonefab6d82015-04-07 16:20:57 +01002642 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002643}
2644
John Harrison6689cb22015-03-19 12:30:08 +00002645int i915_gem_request_alloc(struct intel_engine_cs *ring,
2646 struct intel_context *ctx)
2647{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002648 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002649 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002650 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002651
2652 if (ring->outstanding_lazy_request)
2653 return 0;
2654
Daniel Vettereed29a52015-05-21 14:21:25 +02002655 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2656 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002657 return -ENOMEM;
2658
Daniel Vettereed29a52015-05-21 14:21:25 +02002659 kref_init(&req->ref);
2660 req->i915 = dev_priv;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002661
Daniel Vettereed29a52015-05-21 14:21:25 +02002662 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002663 if (ret)
2664 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002665
Daniel Vettereed29a52015-05-21 14:21:25 +02002666 req->ring = ring;
John Harrison6689cb22015-03-19 12:30:08 +00002667
2668 if (i915.enable_execlists)
Daniel Vettereed29a52015-05-21 14:21:25 +02002669 ret = intel_logical_ring_alloc_request_extras(req, ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002670 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002671 ret = intel_ring_alloc_request_extras(req);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002672 if (ret)
2673 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002674
Daniel Vettereed29a52015-05-21 14:21:25 +02002675 ring->outstanding_lazy_request = req;
John Harrison6689cb22015-03-19 12:30:08 +00002676 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002677
2678err:
2679 kmem_cache_free(dev_priv->requests, req);
2680 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002681}
2682
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002683struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002684i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002685{
Chris Wilson4db080f2013-12-04 11:37:09 +00002686 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002687
Chris Wilson4db080f2013-12-04 11:37:09 +00002688 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002689 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002690 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002691
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002692 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002693 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002694
2695 return NULL;
2696}
2697
2698static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002699 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002700{
2701 struct drm_i915_gem_request *request;
2702 bool ring_hung;
2703
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002704 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002705
2706 if (request == NULL)
2707 return;
2708
2709 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2710
Mika Kuoppala939fd762014-01-30 19:04:44 +02002711 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002712
2713 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002714 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002715}
2716
2717static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002718 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002719{
Chris Wilsondfaae392010-09-22 10:31:52 +01002720 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002721 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002722
Chris Wilson05394f32010-11-08 19:18:58 +00002723 obj = list_first_entry(&ring->active_list,
2724 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002725 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002726
Chris Wilsonb4716182015-04-27 13:41:17 +01002727 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002728 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002729
2730 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002731 * Clear the execlists queue up before freeing the requests, as those
2732 * are the ones that keep the context and ringbuffer backing objects
2733 * pinned in place.
2734 */
2735 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002736 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002737
2738 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002739 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002740 execlist_link);
2741 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002742
2743 if (submit_req->ctx != ring->default_context)
2744 intel_lr_context_unpin(ring, submit_req->ctx);
2745
Nick Hoathb3a38992015-02-19 16:30:47 +00002746 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002747 }
2748
2749 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002750 * We must free the requests after all the corresponding objects have
2751 * been moved off active lists. Which is the same order as the normal
2752 * retire_requests function does. This is important if object hold
2753 * implicit references on things like e.g. ppgtt address spaces through
2754 * the request.
2755 */
2756 while (!list_empty(&ring->request_list)) {
2757 struct drm_i915_gem_request *request;
2758
2759 request = list_first_entry(&ring->request_list,
2760 struct drm_i915_gem_request,
2761 list);
2762
Chris Wilsonb4716182015-04-27 13:41:17 +01002763 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002764 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002765
John Harrison6259cea2014-11-24 18:49:29 +00002766 /* This may not have been flushed before the reset, so clean it now */
2767 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002768}
2769
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002770void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002771{
2772 struct drm_i915_private *dev_priv = dev->dev_private;
2773 int i;
2774
Daniel Vetter4b9de732011-10-09 21:52:02 +02002775 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002776 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002777
Daniel Vetter94a335d2013-07-17 14:51:28 +02002778 /*
2779 * Commit delayed tiling changes if we have an object still
2780 * attached to the fence, otherwise just clear the fence.
2781 */
2782 if (reg->obj) {
2783 i915_gem_object_update_fence(reg->obj, reg,
2784 reg->obj->tiling_mode);
2785 } else {
2786 i915_gem_write_fence(dev, i, NULL);
2787 }
Chris Wilson312817a2010-11-22 11:50:11 +00002788 }
2789}
2790
Chris Wilson069efc12010-09-30 16:53:18 +01002791void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002792{
Chris Wilsondfaae392010-09-22 10:31:52 +01002793 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002794 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002795 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002796
Chris Wilson4db080f2013-12-04 11:37:09 +00002797 /*
2798 * Before we free the objects from the requests, we need to inspect
2799 * them for finding the guilty party. As the requests only borrow
2800 * their reference to the objects, the inspection must be done first.
2801 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002802 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002803 i915_gem_reset_ring_status(dev_priv, ring);
2804
2805 for_each_ring(ring, dev_priv, i)
2806 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002807
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002808 i915_gem_context_reset(dev);
2809
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002810 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002811
2812 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002813}
2814
2815/**
2816 * This function clears the request list as sequence numbers are passed.
2817 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002818void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002819i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002820{
Chris Wilsondb53a302011-02-03 11:57:46 +00002821 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002822
Chris Wilson832a3aa2015-03-18 18:19:22 +00002823 /* Retire requests first as we use it above for the early return.
2824 * If we retire requests last, we may use a later seqno and so clear
2825 * the requests lists without clearing the active list, leading to
2826 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002827 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002828 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002829 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002830
Zou Nan hai852835f2010-05-21 09:08:56 +08002831 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002832 struct drm_i915_gem_request,
2833 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002834
John Harrison1b5a4332014-11-24 18:49:42 +00002835 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002836 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002837
Chris Wilsonb4716182015-04-27 13:41:17 +01002838 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002839 }
2840
Chris Wilson832a3aa2015-03-18 18:19:22 +00002841 /* Move any buffers on the active list that are no longer referenced
2842 * by the ringbuffer to the flushing/inactive lists as appropriate,
2843 * before we free the context associated with the requests.
2844 */
2845 while (!list_empty(&ring->active_list)) {
2846 struct drm_i915_gem_object *obj;
2847
2848 obj = list_first_entry(&ring->active_list,
2849 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002850 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002851
Chris Wilsonb4716182015-04-27 13:41:17 +01002852 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002853 break;
2854
Chris Wilsonb4716182015-04-27 13:41:17 +01002855 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002856 }
2857
John Harrison581c26e82014-11-24 18:49:39 +00002858 if (unlikely(ring->trace_irq_req &&
2859 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002860 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002861 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002862 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002863
Chris Wilsondb53a302011-02-03 11:57:46 +00002864 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002865}
2866
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002867bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002868i915_gem_retire_requests(struct drm_device *dev)
2869{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002870 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002871 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002872 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002873 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002874
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002875 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002876 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002877 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002878 if (i915.enable_execlists) {
2879 unsigned long flags;
2880
2881 spin_lock_irqsave(&ring->execlist_lock, flags);
2882 idle &= list_empty(&ring->execlist_queue);
2883 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2884
2885 intel_execlists_retire_requests(ring);
2886 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002887 }
2888
2889 if (idle)
2890 mod_delayed_work(dev_priv->wq,
2891 &dev_priv->mm.idle_work,
2892 msecs_to_jiffies(100));
2893
2894 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002895}
2896
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002897static void
Eric Anholt673a3942008-07-30 12:06:12 -07002898i915_gem_retire_work_handler(struct work_struct *work)
2899{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002900 struct drm_i915_private *dev_priv =
2901 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2902 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002903 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002904
Chris Wilson891b48c2010-09-29 12:26:37 +01002905 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002906 idle = false;
2907 if (mutex_trylock(&dev->struct_mutex)) {
2908 idle = i915_gem_retire_requests(dev);
2909 mutex_unlock(&dev->struct_mutex);
2910 }
2911 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002912 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2913 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002914}
Chris Wilson891b48c2010-09-29 12:26:37 +01002915
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002916static void
2917i915_gem_idle_work_handler(struct work_struct *work)
2918{
2919 struct drm_i915_private *dev_priv =
2920 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002921 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002922 struct intel_engine_cs *ring;
2923 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002924
Chris Wilson423795c2015-04-07 16:21:08 +01002925 for_each_ring(ring, dev_priv, i)
2926 if (!list_empty(&ring->request_list))
2927 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002928
Chris Wilson35c94182015-04-07 16:20:37 +01002929 intel_mark_idle(dev);
2930
2931 if (mutex_trylock(&dev->struct_mutex)) {
2932 struct intel_engine_cs *ring;
2933 int i;
2934
2935 for_each_ring(ring, dev_priv, i)
2936 i915_gem_batch_pool_fini(&ring->batch_pool);
2937
2938 mutex_unlock(&dev->struct_mutex);
2939 }
Eric Anholt673a3942008-07-30 12:06:12 -07002940}
2941
Ben Widawsky5816d642012-04-11 11:18:19 -07002942/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002943 * Ensures that an object will eventually get non-busy by flushing any required
2944 * write domains, emitting any outstanding lazy request and retiring and
2945 * completed requests.
2946 */
2947static int
2948i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2949{
Chris Wilsonb4716182015-04-27 13:41:17 +01002950 int ret, i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002951
Chris Wilsonb4716182015-04-27 13:41:17 +01002952 if (!obj->active)
2953 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002954
Chris Wilsonb4716182015-04-27 13:41:17 +01002955 for (i = 0; i < I915_NUM_RINGS; i++) {
2956 struct drm_i915_gem_request *req;
2957
2958 req = obj->last_read_req[i];
2959 if (req == NULL)
2960 continue;
2961
2962 if (list_empty(&req->list))
2963 goto retire;
2964
2965 ret = i915_gem_check_olr(req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002966 if (ret)
2967 return ret;
2968
Chris Wilsonb4716182015-04-27 13:41:17 +01002969 if (i915_gem_request_completed(req, true)) {
2970 __i915_gem_request_retire__upto(req);
2971retire:
2972 i915_gem_object_retire__read(obj, i);
2973 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002974 }
2975
2976 return 0;
2977}
2978
2979/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002980 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2981 * @DRM_IOCTL_ARGS: standard ioctl arguments
2982 *
2983 * Returns 0 if successful, else an error is returned with the remaining time in
2984 * the timeout parameter.
2985 * -ETIME: object is still busy after timeout
2986 * -ERESTARTSYS: signal interrupted the wait
2987 * -ENONENT: object doesn't exist
2988 * Also possible, but rare:
2989 * -EAGAIN: GPU wedged
2990 * -ENOMEM: damn
2991 * -ENODEV: Internal IRQ fail
2992 * -E?: The add request failed
2993 *
2994 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2995 * non-zero timeout parameter the wait ioctl will wait for the given number of
2996 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2997 * without holding struct_mutex the object may become re-busied before this
2998 * function completes. A similar but shorter * race condition exists in the busy
2999 * ioctl
3000 */
3001int
3002i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3003{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003004 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003005 struct drm_i915_gem_wait *args = data;
3006 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003007 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003008 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003009 int i, n = 0;
3010 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003011
Daniel Vetter11b5d512014-09-29 15:31:26 +02003012 if (args->flags != 0)
3013 return -EINVAL;
3014
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003015 ret = i915_mutex_lock_interruptible(dev);
3016 if (ret)
3017 return ret;
3018
3019 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3020 if (&obj->base == NULL) {
3021 mutex_unlock(&dev->struct_mutex);
3022 return -ENOENT;
3023 }
3024
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003025 /* Need to make sure the object gets inactive eventually. */
3026 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003027 if (ret)
3028 goto out;
3029
Chris Wilsonb4716182015-04-27 13:41:17 +01003030 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003031 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003032
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003033 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003034 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003035 */
Chris Wilson762e4582015-03-04 18:09:26 +00003036 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003037 ret = -ETIME;
3038 goto out;
3039 }
3040
3041 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003042 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003043
3044 for (i = 0; i < I915_NUM_RINGS; i++) {
3045 if (obj->last_read_req[i] == NULL)
3046 continue;
3047
3048 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3049 }
3050
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003051 mutex_unlock(&dev->struct_mutex);
3052
Chris Wilsonb4716182015-04-27 13:41:17 +01003053 for (i = 0; i < n; i++) {
3054 if (ret == 0)
3055 ret = __i915_wait_request(req[i], reset_counter, true,
3056 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3057 file->driver_priv);
3058 i915_gem_request_unreference__unlocked(req[i]);
3059 }
John Harrisonff865882014-11-24 18:49:28 +00003060 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003061
3062out:
3063 drm_gem_object_unreference(&obj->base);
3064 mutex_unlock(&dev->struct_mutex);
3065 return ret;
3066}
3067
Chris Wilsonb4716182015-04-27 13:41:17 +01003068static int
3069__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3070 struct intel_engine_cs *to,
3071 struct drm_i915_gem_request *req)
3072{
3073 struct intel_engine_cs *from;
3074 int ret;
3075
3076 from = i915_gem_request_get_ring(req);
3077 if (to == from)
3078 return 0;
3079
3080 if (i915_gem_request_completed(req, true))
3081 return 0;
3082
3083 ret = i915_gem_check_olr(req);
3084 if (ret)
3085 return ret;
3086
3087 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003088 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003089 ret = __i915_wait_request(req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003090 atomic_read(&i915->gpu_error.reset_counter),
3091 i915->mm.interruptible,
3092 NULL,
3093 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003094 if (ret)
3095 return ret;
3096
3097 i915_gem_object_retire_request(obj, req);
3098 } else {
3099 int idx = intel_ring_sync_index(from, to);
3100 u32 seqno = i915_gem_request_get_seqno(req);
3101
3102 if (seqno <= from->semaphore.sync_seqno[idx])
3103 return 0;
3104
3105 trace_i915_gem_ring_sync_to(from, to, req);
3106 ret = to->semaphore.sync_to(to, from, seqno);
3107 if (ret)
3108 return ret;
3109
3110 /* We use last_read_req because sync_to()
3111 * might have just caused seqno wrap under
3112 * the radar.
3113 */
3114 from->semaphore.sync_seqno[idx] =
3115 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3116 }
3117
3118 return 0;
3119}
3120
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003121/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003122 * i915_gem_object_sync - sync an object to a ring.
3123 *
3124 * @obj: object which may be in use on another ring.
3125 * @to: ring we wish to use the object on. May be NULL.
3126 *
3127 * This code is meant to abstract object synchronization with the GPU.
3128 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003129 * rather than a particular GPU ring. Conceptually we serialise writes
3130 * between engines inside the GPU. We only allow on engine to write
3131 * into a buffer at any time, but multiple readers. To ensure each has
3132 * a coherent view of memory, we must:
3133 *
3134 * - If there is an outstanding write request to the object, the new
3135 * request must wait for it to complete (either CPU or in hw, requests
3136 * on the same ring will be naturally ordered).
3137 *
3138 * - If we are a write request (pending_write_domain is set), the new
3139 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003140 *
3141 * Returns 0 if successful, else propagates up the lower layer error.
3142 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003143int
3144i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003145 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07003146{
Chris Wilsonb4716182015-04-27 13:41:17 +01003147 const bool readonly = obj->base.pending_write_domain == 0;
3148 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3149 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003150
Chris Wilsonb4716182015-04-27 13:41:17 +01003151 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003152 return 0;
3153
Chris Wilsonb4716182015-04-27 13:41:17 +01003154 if (to == NULL)
3155 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003156
Chris Wilsonb4716182015-04-27 13:41:17 +01003157 n = 0;
3158 if (readonly) {
3159 if (obj->last_write_req)
3160 req[n++] = obj->last_write_req;
3161 } else {
3162 for (i = 0; i < I915_NUM_RINGS; i++)
3163 if (obj->last_read_req[i])
3164 req[n++] = obj->last_read_req[i];
3165 }
3166 for (i = 0; i < n; i++) {
3167 ret = __i915_gem_object_sync(obj, to, req[i]);
3168 if (ret)
3169 return ret;
3170 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003171
Chris Wilsonb4716182015-04-27 13:41:17 +01003172 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003173}
3174
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003175static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3176{
3177 u32 old_write_domain, old_read_domains;
3178
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003179 /* Force a pagefault for domain tracking on next user access */
3180 i915_gem_release_mmap(obj);
3181
Keith Packardb97c3d92011-06-24 21:02:59 -07003182 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3183 return;
3184
Chris Wilson97c809fd2012-10-09 19:24:38 +01003185 /* Wait for any direct GTT access to complete */
3186 mb();
3187
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003188 old_read_domains = obj->base.read_domains;
3189 old_write_domain = obj->base.write_domain;
3190
3191 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3192 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3193
3194 trace_i915_gem_object_change_domain(obj,
3195 old_read_domains,
3196 old_write_domain);
3197}
3198
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003199int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003200{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003201 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003202 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003203 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003204
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003205 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003206 return 0;
3207
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003208 if (!drm_mm_node_allocated(&vma->node)) {
3209 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003210 return 0;
3211 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003212
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003213 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003214 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003215
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003216 BUG_ON(obj->pages == NULL);
3217
Chris Wilson2e2f3512015-04-27 13:41:14 +01003218 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003219 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003220 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003221 /* Continue on if we fail due to EIO, the GPU is hung so we
3222 * should be safe and we need to cleanup or else we might
3223 * cause memory corruption through use-after-free.
3224 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003225
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003226 if (i915_is_ggtt(vma->vm) &&
3227 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003228 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003229
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003230 /* release the fence reg _after_ flushing */
3231 ret = i915_gem_object_put_fence(obj);
3232 if (ret)
3233 return ret;
3234 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003235
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003236 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003237
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003238 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003239 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003240
Chris Wilson64bf9302014-02-25 14:23:28 +00003241 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003242 if (i915_is_ggtt(vma->vm)) {
3243 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3244 obj->map_and_fenceable = false;
3245 } else if (vma->ggtt_view.pages) {
3246 sg_free_table(vma->ggtt_view.pages);
3247 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003248 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003249 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003250 }
Eric Anholt673a3942008-07-30 12:06:12 -07003251
Ben Widawsky2f633152013-07-17 12:19:03 -07003252 drm_mm_remove_node(&vma->node);
3253 i915_gem_vma_destroy(vma);
3254
3255 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003256 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003257 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003258 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003259
Chris Wilson70903c32013-12-04 09:59:09 +00003260 /* And finally now the object is completely decoupled from this vma,
3261 * we can drop its hold on the backing storage and allow it to be
3262 * reaped by the shrinker.
3263 */
3264 i915_gem_object_unpin_pages(obj);
3265
Chris Wilson88241782011-01-07 17:09:48 +00003266 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003267}
3268
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003269int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003270{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003271 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003272 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003273 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003274
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003275 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003276 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003277 if (!i915.enable_execlists) {
3278 ret = i915_switch_context(ring, ring->default_context);
3279 if (ret)
3280 return ret;
3281 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003282
Chris Wilson3e960502012-11-27 16:22:54 +00003283 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003284 if (ret)
3285 return ret;
3286 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003287
Chris Wilsonb4716182015-04-27 13:41:17 +01003288 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003289 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003290}
3291
Chris Wilson9ce079e2012-04-17 15:31:30 +01003292static void i965_write_fence_reg(struct drm_device *dev, int reg,
3293 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003294{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003295 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003296 int fence_reg;
3297 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003298
Imre Deak56c844e2013-01-07 21:47:34 +02003299 if (INTEL_INFO(dev)->gen >= 6) {
3300 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3301 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3302 } else {
3303 fence_reg = FENCE_REG_965_0;
3304 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3305 }
3306
Chris Wilsond18b9612013-07-10 13:36:23 +01003307 fence_reg += reg * 8;
3308
3309 /* To w/a incoherency with non-atomic 64-bit register updates,
3310 * we split the 64-bit update into two 32-bit writes. In order
3311 * for a partial fence not to be evaluated between writes, we
3312 * precede the update with write to turn off the fence register,
3313 * and only enable the fence as the last step.
3314 *
3315 * For extra levels of paranoia, we make sure each step lands
3316 * before applying the next step.
3317 */
3318 I915_WRITE(fence_reg, 0);
3319 POSTING_READ(fence_reg);
3320
Chris Wilson9ce079e2012-04-17 15:31:30 +01003321 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003322 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003323 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003324
Bob Paauweaf1a7302014-12-18 09:51:26 -08003325 /* Adjust fence size to match tiled area */
3326 if (obj->tiling_mode != I915_TILING_NONE) {
3327 uint32_t row_size = obj->stride *
3328 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3329 size = (size / row_size) * row_size;
3330 }
3331
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003332 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003333 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003334 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003335 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003336 if (obj->tiling_mode == I915_TILING_Y)
3337 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3338 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003339
Chris Wilsond18b9612013-07-10 13:36:23 +01003340 I915_WRITE(fence_reg + 4, val >> 32);
3341 POSTING_READ(fence_reg + 4);
3342
3343 I915_WRITE(fence_reg + 0, val);
3344 POSTING_READ(fence_reg);
3345 } else {
3346 I915_WRITE(fence_reg + 4, 0);
3347 POSTING_READ(fence_reg + 4);
3348 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003349}
3350
Chris Wilson9ce079e2012-04-17 15:31:30 +01003351static void i915_write_fence_reg(struct drm_device *dev, int reg,
3352 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003353{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003354 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003355 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003356
Chris Wilson9ce079e2012-04-17 15:31:30 +01003357 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003358 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003359 int pitch_val;
3360 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003361
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003362 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003363 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003364 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3365 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3366 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003367
3368 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3369 tile_width = 128;
3370 else
3371 tile_width = 512;
3372
3373 /* Note: pitch better be a power of two tile widths */
3374 pitch_val = obj->stride / tile_width;
3375 pitch_val = ffs(pitch_val) - 1;
3376
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003377 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003378 if (obj->tiling_mode == I915_TILING_Y)
3379 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3380 val |= I915_FENCE_SIZE_BITS(size);
3381 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3382 val |= I830_FENCE_REG_VALID;
3383 } else
3384 val = 0;
3385
3386 if (reg < 8)
3387 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003388 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003389 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003390
Chris Wilson9ce079e2012-04-17 15:31:30 +01003391 I915_WRITE(reg, val);
3392 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003393}
3394
Chris Wilson9ce079e2012-04-17 15:31:30 +01003395static void i830_write_fence_reg(struct drm_device *dev, int reg,
3396 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003397{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003398 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003399 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003400
Chris Wilson9ce079e2012-04-17 15:31:30 +01003401 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003402 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003403 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003404
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003405 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003406 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003407 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3408 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3409 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003410
Chris Wilson9ce079e2012-04-17 15:31:30 +01003411 pitch_val = obj->stride / 128;
3412 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003413
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003414 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003415 if (obj->tiling_mode == I915_TILING_Y)
3416 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3417 val |= I830_FENCE_SIZE_BITS(size);
3418 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3419 val |= I830_FENCE_REG_VALID;
3420 } else
3421 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003422
Chris Wilson9ce079e2012-04-17 15:31:30 +01003423 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3424 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3425}
3426
Chris Wilsond0a57782012-10-09 19:24:37 +01003427inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3428{
3429 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3430}
3431
Chris Wilson9ce079e2012-04-17 15:31:30 +01003432static void i915_gem_write_fence(struct drm_device *dev, int reg,
3433 struct drm_i915_gem_object *obj)
3434{
Chris Wilsond0a57782012-10-09 19:24:37 +01003435 struct drm_i915_private *dev_priv = dev->dev_private;
3436
3437 /* Ensure that all CPU reads are completed before installing a fence
3438 * and all writes before removing the fence.
3439 */
3440 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3441 mb();
3442
Daniel Vetter94a335d2013-07-17 14:51:28 +02003443 WARN(obj && (!obj->stride || !obj->tiling_mode),
3444 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3445 obj->stride, obj->tiling_mode);
3446
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003447 if (IS_GEN2(dev))
3448 i830_write_fence_reg(dev, reg, obj);
3449 else if (IS_GEN3(dev))
3450 i915_write_fence_reg(dev, reg, obj);
3451 else if (INTEL_INFO(dev)->gen >= 4)
3452 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003453
3454 /* And similarly be paranoid that no direct access to this region
3455 * is reordered to before the fence is installed.
3456 */
3457 if (i915_gem_object_needs_mb(obj))
3458 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003459}
3460
Chris Wilson61050802012-04-17 15:31:31 +01003461static inline int fence_number(struct drm_i915_private *dev_priv,
3462 struct drm_i915_fence_reg *fence)
3463{
3464 return fence - dev_priv->fence_regs;
3465}
3466
3467static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3468 struct drm_i915_fence_reg *fence,
3469 bool enable)
3470{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003471 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003472 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003473
Chris Wilson46a0b632013-07-10 13:36:24 +01003474 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003475
3476 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003477 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003478 fence->obj = obj;
3479 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3480 } else {
3481 obj->fence_reg = I915_FENCE_REG_NONE;
3482 fence->obj = NULL;
3483 list_del_init(&fence->lru_list);
3484 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003485 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003486}
3487
Chris Wilsond9e86c02010-11-10 16:40:20 +00003488static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003489i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003490{
John Harrison97b2a6a2014-11-24 18:49:26 +00003491 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003492 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003493 if (ret)
3494 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003495
John Harrison97b2a6a2014-11-24 18:49:26 +00003496 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003497 }
3498
3499 return 0;
3500}
3501
3502int
3503i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3504{
Chris Wilson61050802012-04-17 15:31:31 +01003505 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003506 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003507 int ret;
3508
Chris Wilsond0a57782012-10-09 19:24:37 +01003509 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003510 if (ret)
3511 return ret;
3512
Chris Wilson61050802012-04-17 15:31:31 +01003513 if (obj->fence_reg == I915_FENCE_REG_NONE)
3514 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003515
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003516 fence = &dev_priv->fence_regs[obj->fence_reg];
3517
Daniel Vetteraff10b302014-02-14 14:06:05 +01003518 if (WARN_ON(fence->pin_count))
3519 return -EBUSY;
3520
Chris Wilson61050802012-04-17 15:31:31 +01003521 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003522 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003523
3524 return 0;
3525}
3526
3527static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003528i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003529{
Daniel Vetterae3db242010-02-19 11:51:58 +01003530 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003531 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003532 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003533
3534 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003535 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003536 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3537 reg = &dev_priv->fence_regs[i];
3538 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003539 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003540
Chris Wilson1690e1e2011-12-14 13:57:08 +01003541 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003542 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003543 }
3544
Chris Wilsond9e86c02010-11-10 16:40:20 +00003545 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003546 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003547
3548 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003549 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003550 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003551 continue;
3552
Chris Wilson8fe301a2012-04-17 15:31:28 +01003553 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003554 }
3555
Chris Wilson5dce5b932014-01-20 10:17:36 +00003556deadlock:
3557 /* Wait for completion of pending flips which consume fences */
3558 if (intel_has_pending_fb_unpin(dev))
3559 return ERR_PTR(-EAGAIN);
3560
3561 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003562}
3563
Jesse Barnesde151cf2008-11-12 10:03:55 -08003564/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003565 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003566 * @obj: object to map through a fence reg
3567 *
3568 * When mapping objects through the GTT, userspace wants to be able to write
3569 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003570 * This function walks the fence regs looking for a free one for @obj,
3571 * stealing one if it can't find any.
3572 *
3573 * It then sets up the reg based on the object's properties: address, pitch
3574 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003575 *
3576 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003577 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003578int
Chris Wilson06d98132012-04-17 15:31:24 +01003579i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003580{
Chris Wilson05394f32010-11-08 19:18:58 +00003581 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003583 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003584 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003585 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003586
Chris Wilson14415742012-04-17 15:31:33 +01003587 /* Have we updated the tiling parameters upon the object and so
3588 * will need to serialise the write to the associated fence register?
3589 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003590 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003591 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003592 if (ret)
3593 return ret;
3594 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003595
Chris Wilsond9e86c02010-11-10 16:40:20 +00003596 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003597 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3598 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003599 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003600 list_move_tail(&reg->lru_list,
3601 &dev_priv->mm.fence_list);
3602 return 0;
3603 }
3604 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003605 if (WARN_ON(!obj->map_and_fenceable))
3606 return -EINVAL;
3607
Chris Wilson14415742012-04-17 15:31:33 +01003608 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003609 if (IS_ERR(reg))
3610 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003611
Chris Wilson14415742012-04-17 15:31:33 +01003612 if (reg->obj) {
3613 struct drm_i915_gem_object *old = reg->obj;
3614
Chris Wilsond0a57782012-10-09 19:24:37 +01003615 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003616 if (ret)
3617 return ret;
3618
Chris Wilson14415742012-04-17 15:31:33 +01003619 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003620 }
Chris Wilson14415742012-04-17 15:31:33 +01003621 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003622 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003623
Chris Wilson14415742012-04-17 15:31:33 +01003624 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003625
Chris Wilson9ce079e2012-04-17 15:31:30 +01003626 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003627}
3628
Chris Wilson4144f9b2014-09-11 08:43:48 +01003629static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003630 unsigned long cache_level)
3631{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003632 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003633 struct drm_mm_node *other;
3634
Chris Wilson4144f9b2014-09-11 08:43:48 +01003635 /*
3636 * On some machines we have to be careful when putting differing types
3637 * of snoopable memory together to avoid the prefetcher crossing memory
3638 * domains and dying. During vm initialisation, we decide whether or not
3639 * these constraints apply and set the drm_mm.color_adjust
3640 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003641 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003642 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003643 return true;
3644
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003645 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003646 return true;
3647
3648 if (list_empty(&gtt_space->node_list))
3649 return true;
3650
3651 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3652 if (other->allocated && !other->hole_follows && other->color != cache_level)
3653 return false;
3654
3655 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3656 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3657 return false;
3658
3659 return true;
3660}
3661
Jesse Barnesde151cf2008-11-12 10:03:55 -08003662/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003663 * Finds free space in the GTT aperture and binds the object or a view of it
3664 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003665 */
Daniel Vetter262de142014-02-14 14:01:20 +01003666static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003667i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3668 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003669 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003670 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003671 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003672{
Chris Wilson05394f32010-11-08 19:18:58 +00003673 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003674 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003675 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003676 unsigned long start =
3677 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3678 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003679 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003680 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003681 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003682
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003683 if (i915_is_ggtt(vm)) {
3684 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003685
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003686 if (WARN_ON(!ggtt_view))
3687 return ERR_PTR(-EINVAL);
3688
3689 view_size = i915_ggtt_view_size(obj, ggtt_view);
3690
3691 fence_size = i915_gem_get_gtt_size(dev,
3692 view_size,
3693 obj->tiling_mode);
3694 fence_alignment = i915_gem_get_gtt_alignment(dev,
3695 view_size,
3696 obj->tiling_mode,
3697 true);
3698 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3699 view_size,
3700 obj->tiling_mode,
3701 false);
3702 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3703 } else {
3704 fence_size = i915_gem_get_gtt_size(dev,
3705 obj->base.size,
3706 obj->tiling_mode);
3707 fence_alignment = i915_gem_get_gtt_alignment(dev,
3708 obj->base.size,
3709 obj->tiling_mode,
3710 true);
3711 unfenced_alignment =
3712 i915_gem_get_gtt_alignment(dev,
3713 obj->base.size,
3714 obj->tiling_mode,
3715 false);
3716 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3717 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003718
Eric Anholt673a3942008-07-30 12:06:12 -07003719 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003720 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003721 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003722 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003723 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3724 ggtt_view ? ggtt_view->type : 0,
3725 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003726 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003727 }
3728
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003729 /* If binding the object/GGTT view requires more space than the entire
3730 * aperture has, reject it early before evicting everything in a vain
3731 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003732 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003733 if (size > end) {
3734 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3735 ggtt_view ? ggtt_view->type : 0,
3736 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003737 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003738 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003739 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003740 }
3741
Chris Wilson37e680a2012-06-07 15:38:42 +01003742 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003743 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003744 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003745
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003746 i915_gem_object_pin_pages(obj);
3747
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003748 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3749 i915_gem_obj_lookup_or_create_vma(obj, vm);
3750
Daniel Vetter262de142014-02-14 14:01:20 +01003751 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003752 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003753
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003754search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003755 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003756 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003757 obj->cache_level,
3758 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003759 DRM_MM_SEARCH_DEFAULT,
3760 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003761 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003762 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003763 obj->cache_level,
3764 start, end,
3765 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003766 if (ret == 0)
3767 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003768
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003769 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003770 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003771 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003772 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003773 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003774 }
3775
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003776 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003777 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003778 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003779 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003780
Ben Widawsky35c20a62013-05-31 11:28:48 -07003781 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003782 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003783
Daniel Vetter262de142014-02-14 14:01:20 +01003784 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003785
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003786err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003787 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003788err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003789 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003790 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003791err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003792 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003793 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003794}
3795
Chris Wilson000433b2013-08-08 14:41:09 +01003796bool
Chris Wilson2c225692013-08-09 12:26:45 +01003797i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3798 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003799{
Eric Anholt673a3942008-07-30 12:06:12 -07003800 /* If we don't have a page list set up, then we're not pinned
3801 * to GPU, and we can ignore the cache flush because it'll happen
3802 * again at bind time.
3803 */
Chris Wilson05394f32010-11-08 19:18:58 +00003804 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003805 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003806
Imre Deak769ce462013-02-13 21:56:05 +02003807 /*
3808 * Stolen memory is always coherent with the GPU as it is explicitly
3809 * marked as wc by the system, or the system is cache-coherent.
3810 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003811 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003812 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003813
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003814 /* If the GPU is snooping the contents of the CPU cache,
3815 * we do not need to manually clear the CPU cache lines. However,
3816 * the caches are only snooped when the render cache is
3817 * flushed/invalidated. As we always have to emit invalidations
3818 * and flushes when moving into and out of the RENDER domain, correct
3819 * snooping behaviour occurs naturally as the result of our domain
3820 * tracking.
3821 */
Chris Wilson0f719792015-01-13 13:32:52 +00003822 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3823 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003824 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003825 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003826
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003827 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003828 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003829 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003830
3831 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003832}
3833
3834/** Flushes the GTT write domain for the object if it's dirty. */
3835static void
Chris Wilson05394f32010-11-08 19:18:58 +00003836i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003837{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003838 uint32_t old_write_domain;
3839
Chris Wilson05394f32010-11-08 19:18:58 +00003840 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003841 return;
3842
Chris Wilson63256ec2011-01-04 18:42:07 +00003843 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003844 * to it immediately go to main memory as far as we know, so there's
3845 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003846 *
3847 * However, we do have to enforce the order so that all writes through
3848 * the GTT land before any writes to the device, such as updates to
3849 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003850 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003851 wmb();
3852
Chris Wilson05394f32010-11-08 19:18:58 +00003853 old_write_domain = obj->base.write_domain;
3854 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003855
Daniel Vetterf99d7062014-06-19 16:01:59 +02003856 intel_fb_obj_flush(obj, false);
3857
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003858 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003859 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003860 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003861}
3862
3863/** Flushes the CPU write domain for the object if it's dirty. */
3864static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003865i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003866{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003867 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003868
Chris Wilson05394f32010-11-08 19:18:58 +00003869 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003870 return;
3871
Daniel Vettere62b59e2015-01-21 14:53:48 +01003872 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003873 i915_gem_chipset_flush(obj->base.dev);
3874
Chris Wilson05394f32010-11-08 19:18:58 +00003875 old_write_domain = obj->base.write_domain;
3876 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003877
Daniel Vetterf99d7062014-06-19 16:01:59 +02003878 intel_fb_obj_flush(obj, false);
3879
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003880 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003881 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003882 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003883}
3884
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003885/**
3886 * Moves a single object to the GTT read, and possibly write domain.
3887 *
3888 * This function returns when the move is complete, including waiting on
3889 * flushes to occur.
3890 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003891int
Chris Wilson20217462010-11-23 15:26:33 +00003892i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003893{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003894 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303895 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003896 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003897
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003898 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3899 return 0;
3900
Chris Wilson0201f1e2012-07-20 12:41:01 +01003901 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003902 if (ret)
3903 return ret;
3904
Chris Wilson43566de2015-01-02 16:29:29 +05303905 /* Flush and acquire obj->pages so that we are coherent through
3906 * direct access in memory with previous cached writes through
3907 * shmemfs and that our cache domain tracking remains valid.
3908 * For example, if the obj->filp was moved to swap without us
3909 * being notified and releasing the pages, we would mistakenly
3910 * continue to assume that the obj remained out of the CPU cached
3911 * domain.
3912 */
3913 ret = i915_gem_object_get_pages(obj);
3914 if (ret)
3915 return ret;
3916
Daniel Vettere62b59e2015-01-21 14:53:48 +01003917 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003918
Chris Wilsond0a57782012-10-09 19:24:37 +01003919 /* Serialise direct access to this object with the barriers for
3920 * coherent writes from the GPU, by effectively invalidating the
3921 * GTT domain upon first access.
3922 */
3923 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3924 mb();
3925
Chris Wilson05394f32010-11-08 19:18:58 +00003926 old_write_domain = obj->base.write_domain;
3927 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003928
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003929 /* It should now be out of any other write domains, and we can update
3930 * the domain values for our changes.
3931 */
Chris Wilson05394f32010-11-08 19:18:58 +00003932 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3933 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003934 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003935 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3936 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3937 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003938 }
3939
Daniel Vetterf99d7062014-06-19 16:01:59 +02003940 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02003941 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003942
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003943 trace_i915_gem_object_change_domain(obj,
3944 old_read_domains,
3945 old_write_domain);
3946
Chris Wilson8325a092012-04-24 15:52:35 +01003947 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303948 vma = i915_gem_obj_to_ggtt(obj);
3949 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003950 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303951 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003952
Eric Anholte47c68e2008-11-14 13:35:19 -08003953 return 0;
3954}
3955
Chris Wilsone4ffd172011-04-04 09:44:39 +01003956int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3957 enum i915_cache_level cache_level)
3958{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003959 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003960 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003961 int ret;
3962
3963 if (obj->cache_level == cache_level)
3964 return 0;
3965
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003966 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003967 DRM_DEBUG("can not change the cache level of pinned objects\n");
3968 return -EBUSY;
3969 }
3970
Chris Wilsondf6f7832014-03-21 07:40:56 +00003971 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003972 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003973 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003974 if (ret)
3975 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003976 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003977 }
3978
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003979 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01003980 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003981 if (ret)
3982 return ret;
3983
3984 i915_gem_object_finish_gtt(obj);
3985
3986 /* Before SandyBridge, you could not use tiling or fence
3987 * registers with snooped memory, so relinquish any fences
3988 * currently pointing to our region in the aperture.
3989 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003990 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003991 ret = i915_gem_object_put_fence(obj);
3992 if (ret)
3993 return ret;
3994 }
3995
Ben Widawsky6f65e292013-12-06 14:10:56 -08003996 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003997 if (drm_mm_node_allocated(&vma->node)) {
3998 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07003999 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004000 if (ret)
4001 return ret;
4002 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004003 }
4004
Chris Wilson2c225692013-08-09 12:26:45 +01004005 list_for_each_entry(vma, &obj->vma_list, vma_link)
4006 vma->node.color = cache_level;
4007 obj->cache_level = cache_level;
4008
Chris Wilson0f719792015-01-13 13:32:52 +00004009 if (obj->cache_dirty &&
4010 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4011 cpu_write_needs_clflush(obj)) {
4012 if (i915_gem_clflush_object(obj, true))
4013 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004014 }
4015
Chris Wilsone4ffd172011-04-04 09:44:39 +01004016 return 0;
4017}
4018
Ben Widawsky199adf42012-09-21 17:01:20 -07004019int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4020 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004021{
Ben Widawsky199adf42012-09-21 17:01:20 -07004022 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004023 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004024
4025 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004026 if (&obj->base == NULL)
4027 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004028
Chris Wilson651d7942013-08-08 14:41:10 +01004029 switch (obj->cache_level) {
4030 case I915_CACHE_LLC:
4031 case I915_CACHE_L3_LLC:
4032 args->caching = I915_CACHING_CACHED;
4033 break;
4034
Chris Wilson4257d3b2013-08-08 14:41:11 +01004035 case I915_CACHE_WT:
4036 args->caching = I915_CACHING_DISPLAY;
4037 break;
4038
Chris Wilson651d7942013-08-08 14:41:10 +01004039 default:
4040 args->caching = I915_CACHING_NONE;
4041 break;
4042 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004043
Chris Wilson432be692015-05-07 12:14:55 +01004044 drm_gem_object_unreference_unlocked(&obj->base);
4045 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004046}
4047
Ben Widawsky199adf42012-09-21 17:01:20 -07004048int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4049 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004050{
Ben Widawsky199adf42012-09-21 17:01:20 -07004051 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004052 struct drm_i915_gem_object *obj;
4053 enum i915_cache_level level;
4054 int ret;
4055
Ben Widawsky199adf42012-09-21 17:01:20 -07004056 switch (args->caching) {
4057 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004058 level = I915_CACHE_NONE;
4059 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004060 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004061 level = I915_CACHE_LLC;
4062 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004063 case I915_CACHING_DISPLAY:
4064 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4065 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004066 default:
4067 return -EINVAL;
4068 }
4069
Ben Widawsky3bc29132012-09-26 16:15:20 -07004070 ret = i915_mutex_lock_interruptible(dev);
4071 if (ret)
4072 return ret;
4073
Chris Wilsone6994ae2012-07-10 10:27:08 +01004074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4075 if (&obj->base == NULL) {
4076 ret = -ENOENT;
4077 goto unlock;
4078 }
4079
4080 ret = i915_gem_object_set_cache_level(obj, level);
4081
4082 drm_gem_object_unreference(&obj->base);
4083unlock:
4084 mutex_unlock(&dev->struct_mutex);
4085 return ret;
4086}
4087
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004088/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004089 * Prepare buffer for display plane (scanout, cursors, etc).
4090 * Can be called from an uninterruptible phase (modesetting) and allows
4091 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004092 */
4093int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004094i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4095 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004096 struct intel_engine_cs *pipelined,
4097 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004098{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004099 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004100 int ret;
4101
Chris Wilsonb4716182015-04-27 13:41:17 +01004102 ret = i915_gem_object_sync(obj, pipelined);
4103 if (ret)
4104 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004105
Chris Wilsoncc98b412013-08-09 12:25:09 +01004106 /* Mark the pin_display early so that we account for the
4107 * display coherency whilst setting up the cache domains.
4108 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004109 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004110
Eric Anholta7ef0642011-03-29 16:59:54 -07004111 /* The display engine is not coherent with the LLC cache on gen6. As
4112 * a result, we make sure that the pinning that is about to occur is
4113 * done with uncached PTEs. This is lowest common denominator for all
4114 * chipsets.
4115 *
4116 * However for gen6+, we could do better by using the GFDT bit instead
4117 * of uncaching, which would allow us to flush all the LLC-cached data
4118 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4119 */
Chris Wilson651d7942013-08-08 14:41:10 +01004120 ret = i915_gem_object_set_cache_level(obj,
4121 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004122 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004123 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004124
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004125 /* As the user may map the buffer once pinned in the display plane
4126 * (e.g. libkms for the bootup splash), we have to ensure that we
4127 * always use map_and_fenceable for all scanout buffers.
4128 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004129 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4130 view->type == I915_GGTT_VIEW_NORMAL ?
4131 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004132 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004133 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004134
Daniel Vettere62b59e2015-01-21 14:53:48 +01004135 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004136
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004137 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004138 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004139
4140 /* It should now be out of any other write domains, and we can update
4141 * the domain values for our changes.
4142 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004143 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004144 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004145
4146 trace_i915_gem_object_change_domain(obj,
4147 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004148 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004149
4150 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004151
4152err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004153 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004154 return ret;
4155}
4156
4157void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004158i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4159 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004160{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004161 if (WARN_ON(obj->pin_display == 0))
4162 return;
4163
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004164 i915_gem_object_ggtt_unpin_view(obj, view);
4165
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004166 obj->pin_display--;
Chris Wilson85345512010-11-13 09:49:11 +00004167}
4168
Eric Anholte47c68e2008-11-14 13:35:19 -08004169/**
4170 * Moves a single object to the CPU read, and possibly write domain.
4171 *
4172 * This function returns when the move is complete, including waiting on
4173 * flushes to occur.
4174 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004175int
Chris Wilson919926a2010-11-12 13:42:53 +00004176i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004177{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004178 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004179 int ret;
4180
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004181 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4182 return 0;
4183
Chris Wilson0201f1e2012-07-20 12:41:01 +01004184 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004185 if (ret)
4186 return ret;
4187
Eric Anholte47c68e2008-11-14 13:35:19 -08004188 i915_gem_object_flush_gtt_write_domain(obj);
4189
Chris Wilson05394f32010-11-08 19:18:58 +00004190 old_write_domain = obj->base.write_domain;
4191 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004192
Eric Anholte47c68e2008-11-14 13:35:19 -08004193 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004194 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004195 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004196
Chris Wilson05394f32010-11-08 19:18:58 +00004197 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004198 }
4199
4200 /* It should now be out of any other write domains, and we can update
4201 * the domain values for our changes.
4202 */
Chris Wilson05394f32010-11-08 19:18:58 +00004203 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004204
4205 /* If we're writing through the CPU, then the GPU read domains will
4206 * need to be invalidated at next use.
4207 */
4208 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004209 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4210 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004211 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004212
Daniel Vetterf99d7062014-06-19 16:01:59 +02004213 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02004214 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004215
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004216 trace_i915_gem_object_change_domain(obj,
4217 old_read_domains,
4218 old_write_domain);
4219
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004220 return 0;
4221}
4222
Eric Anholt673a3942008-07-30 12:06:12 -07004223/* Throttle our rendering by waiting until the ring has completed our requests
4224 * emitted over 20 msec ago.
4225 *
Eric Anholtb9624422009-06-03 07:27:35 +00004226 * Note that if we were to use the current jiffies each time around the loop,
4227 * we wouldn't escape the function with any frames outstanding if the time to
4228 * render a frame was over 20ms.
4229 *
Eric Anholt673a3942008-07-30 12:06:12 -07004230 * This should get us reasonable parallelism between CPU and GPU but also
4231 * relatively low latency when blocking on a particular request to finish.
4232 */
4233static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004234i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004235{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004236 struct drm_i915_private *dev_priv = dev->dev_private;
4237 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004238 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004239 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004240 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004241 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004242
Daniel Vetter308887a2012-11-14 17:14:06 +01004243 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4244 if (ret)
4245 return ret;
4246
4247 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4248 if (ret)
4249 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004250
Chris Wilson1c255952010-09-26 11:03:27 +01004251 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004252 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004253 if (time_after_eq(request->emitted_jiffies, recent_enough))
4254 break;
4255
John Harrison54fb2412014-11-24 18:49:27 +00004256 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004257 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004258 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004259 if (target)
4260 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004261 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004262
John Harrison54fb2412014-11-24 18:49:27 +00004263 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004264 return 0;
4265
John Harrison9c654812014-11-24 18:49:35 +00004266 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004267 if (ret == 0)
4268 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004269
Chris Wilson41037f92015-03-27 11:01:36 +00004270 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004271
Eric Anholt673a3942008-07-30 12:06:12 -07004272 return ret;
4273}
4274
Chris Wilsond23db882014-05-23 08:48:08 +02004275static bool
4276i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4277{
4278 struct drm_i915_gem_object *obj = vma->obj;
4279
4280 if (alignment &&
4281 vma->node.start & (alignment - 1))
4282 return true;
4283
4284 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4285 return true;
4286
4287 if (flags & PIN_OFFSET_BIAS &&
4288 vma->node.start < (flags & PIN_OFFSET_MASK))
4289 return true;
4290
4291 return false;
4292}
4293
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004294static int
4295i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4296 struct i915_address_space *vm,
4297 const struct i915_ggtt_view *ggtt_view,
4298 uint32_t alignment,
4299 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004300{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004301 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004302 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004303 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004304 int ret;
4305
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004306 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4307 return -ENODEV;
4308
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004309 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004310 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004311
Chris Wilsonc826c442014-10-31 13:53:53 +00004312 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4313 return -EINVAL;
4314
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004315 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4316 return -EINVAL;
4317
4318 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4319 i915_gem_obj_to_vma(obj, vm);
4320
4321 if (IS_ERR(vma))
4322 return PTR_ERR(vma);
4323
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004324 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004325 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4326 return -EBUSY;
4327
Chris Wilsond23db882014-05-23 08:48:08 +02004328 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004329 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004330 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004331 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004332 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004333 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004334 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004335 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004336 ggtt_view ? "ggtt" : "ppgtt",
4337 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004338 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004339 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004340 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004341 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004342 if (ret)
4343 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004344
4345 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004346 }
4347 }
4348
Chris Wilsonef79e172014-10-31 13:53:52 +00004349 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004350 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004351 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4352 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004353 if (IS_ERR(vma))
4354 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004355 } else {
4356 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004357 if (ret)
4358 return ret;
4359 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004360
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004361 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4362 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004363 bool mappable, fenceable;
4364 u32 fence_size, fence_alignment;
4365
4366 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4367 obj->base.size,
4368 obj->tiling_mode);
4369 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4370 obj->base.size,
4371 obj->tiling_mode,
4372 true);
4373
4374 fenceable = (vma->node.size == fence_size &&
4375 (vma->node.start & (fence_alignment - 1)) == 0);
4376
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004377 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004378 dev_priv->gtt.mappable_end);
4379
4380 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004381
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004382 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilsonef79e172014-10-31 13:53:52 +00004383 }
4384
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004385 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004386 return 0;
4387}
4388
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004389int
4390i915_gem_object_pin(struct drm_i915_gem_object *obj,
4391 struct i915_address_space *vm,
4392 uint32_t alignment,
4393 uint64_t flags)
4394{
4395 return i915_gem_object_do_pin(obj, vm,
4396 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4397 alignment, flags);
4398}
4399
4400int
4401i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4402 const struct i915_ggtt_view *view,
4403 uint32_t alignment,
4404 uint64_t flags)
4405{
4406 if (WARN_ONCE(!view, "no view specified"))
4407 return -EINVAL;
4408
4409 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004410 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004411}
4412
Eric Anholt673a3942008-07-30 12:06:12 -07004413void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004414i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4415 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004416{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004417 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004418
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004419 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004420 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004421 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004422
Chris Wilson30154652015-04-07 17:28:24 +01004423 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004424}
4425
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004426bool
4427i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4428{
4429 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4430 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4431 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4432
4433 WARN_ON(!ggtt_vma ||
4434 dev_priv->fence_regs[obj->fence_reg].pin_count >
4435 ggtt_vma->pin_count);
4436 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4437 return true;
4438 } else
4439 return false;
4440}
4441
4442void
4443i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4444{
4445 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4446 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4447 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4448 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4449 }
4450}
4451
Eric Anholt673a3942008-07-30 12:06:12 -07004452int
Eric Anholt673a3942008-07-30 12:06:12 -07004453i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004454 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004455{
4456 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004457 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004458 int ret;
4459
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004460 ret = i915_mutex_lock_interruptible(dev);
4461 if (ret)
4462 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004463
Chris Wilson05394f32010-11-08 19:18:58 +00004464 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004465 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004466 ret = -ENOENT;
4467 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004468 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004469
Chris Wilson0be555b2010-08-04 15:36:30 +01004470 /* Count all active objects as busy, even if they are currently not used
4471 * by the gpu. Users of this interface expect objects to eventually
4472 * become non-busy without any further actions, therefore emit any
4473 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004474 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004475 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004476 if (ret)
4477 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004478
Chris Wilsonb4716182015-04-27 13:41:17 +01004479 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4480 args->busy = obj->active << 16;
4481 if (obj->last_write_req)
4482 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004483
Chris Wilsonb4716182015-04-27 13:41:17 +01004484unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004485 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004486unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004487 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004488 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004489}
4490
4491int
4492i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4493 struct drm_file *file_priv)
4494{
Akshay Joshi0206e352011-08-16 15:34:10 -04004495 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004496}
4497
Chris Wilson3ef94da2009-09-14 16:50:29 +01004498int
4499i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4500 struct drm_file *file_priv)
4501{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004502 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004503 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004504 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004505 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004506
4507 switch (args->madv) {
4508 case I915_MADV_DONTNEED:
4509 case I915_MADV_WILLNEED:
4510 break;
4511 default:
4512 return -EINVAL;
4513 }
4514
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004515 ret = i915_mutex_lock_interruptible(dev);
4516 if (ret)
4517 return ret;
4518
Chris Wilson05394f32010-11-08 19:18:58 +00004519 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004520 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004521 ret = -ENOENT;
4522 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004523 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004524
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004525 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004526 ret = -EINVAL;
4527 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004528 }
4529
Daniel Vetter656bfa32014-11-20 09:26:30 +01004530 if (obj->pages &&
4531 obj->tiling_mode != I915_TILING_NONE &&
4532 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4533 if (obj->madv == I915_MADV_WILLNEED)
4534 i915_gem_object_unpin_pages(obj);
4535 if (args->madv == I915_MADV_WILLNEED)
4536 i915_gem_object_pin_pages(obj);
4537 }
4538
Chris Wilson05394f32010-11-08 19:18:58 +00004539 if (obj->madv != __I915_MADV_PURGED)
4540 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004541
Chris Wilson6c085a72012-08-20 11:40:46 +02004542 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004543 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004544 i915_gem_object_truncate(obj);
4545
Chris Wilson05394f32010-11-08 19:18:58 +00004546 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004547
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004548out:
Chris Wilson05394f32010-11-08 19:18:58 +00004549 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004550unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004551 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004552 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004553}
4554
Chris Wilson37e680a2012-06-07 15:38:42 +01004555void i915_gem_object_init(struct drm_i915_gem_object *obj,
4556 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004557{
Chris Wilsonb4716182015-04-27 13:41:17 +01004558 int i;
4559
Ben Widawsky35c20a62013-05-31 11:28:48 -07004560 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004561 for (i = 0; i < I915_NUM_RINGS; i++)
4562 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004563 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004564 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004565 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004566
Chris Wilson37e680a2012-06-07 15:38:42 +01004567 obj->ops = ops;
4568
Chris Wilson0327d6b2012-08-11 15:41:06 +01004569 obj->fence_reg = I915_FENCE_REG_NONE;
4570 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004571
4572 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4573}
4574
Chris Wilson37e680a2012-06-07 15:38:42 +01004575static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4576 .get_pages = i915_gem_object_get_pages_gtt,
4577 .put_pages = i915_gem_object_put_pages_gtt,
4578};
4579
Chris Wilson05394f32010-11-08 19:18:58 +00004580struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4581 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004582{
Daniel Vetterc397b902010-04-09 19:05:07 +00004583 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004584 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004585 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004586
Chris Wilson42dcedd2012-11-15 11:32:30 +00004587 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004588 if (obj == NULL)
4589 return NULL;
4590
4591 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004592 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004593 return NULL;
4594 }
4595
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004596 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4597 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4598 /* 965gm cannot relocate objects above 4GiB. */
4599 mask &= ~__GFP_HIGHMEM;
4600 mask |= __GFP_DMA32;
4601 }
4602
Al Viro496ad9a2013-01-23 17:07:38 -05004603 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004604 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004605
Chris Wilson37e680a2012-06-07 15:38:42 +01004606 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004607
Daniel Vetterc397b902010-04-09 19:05:07 +00004608 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4609 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4610
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004611 if (HAS_LLC(dev)) {
4612 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004613 * cache) for about a 10% performance improvement
4614 * compared to uncached. Graphics requests other than
4615 * display scanout are coherent with the CPU in
4616 * accessing this cache. This means in this mode we
4617 * don't need to clflush on the CPU side, and on the
4618 * GPU side we only need to flush internal caches to
4619 * get data visible to the CPU.
4620 *
4621 * However, we maintain the display planes as UC, and so
4622 * need to rebind when first used as such.
4623 */
4624 obj->cache_level = I915_CACHE_LLC;
4625 } else
4626 obj->cache_level = I915_CACHE_NONE;
4627
Daniel Vetterd861e332013-07-24 23:25:03 +02004628 trace_i915_gem_object_create(obj);
4629
Chris Wilson05394f32010-11-08 19:18:58 +00004630 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004631}
4632
Chris Wilson340fbd82014-05-22 09:16:52 +01004633static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4634{
4635 /* If we are the last user of the backing storage (be it shmemfs
4636 * pages or stolen etc), we know that the pages are going to be
4637 * immediately released. In this case, we can then skip copying
4638 * back the contents from the GPU.
4639 */
4640
4641 if (obj->madv != I915_MADV_WILLNEED)
4642 return false;
4643
4644 if (obj->base.filp == NULL)
4645 return true;
4646
4647 /* At first glance, this looks racy, but then again so would be
4648 * userspace racing mmap against close. However, the first external
4649 * reference to the filp can only be obtained through the
4650 * i915_gem_mmap_ioctl() which safeguards us against the user
4651 * acquiring such a reference whilst we are in the middle of
4652 * freeing the object.
4653 */
4654 return atomic_long_read(&obj->base.filp->f_count) == 1;
4655}
4656
Chris Wilson1488fc02012-04-24 15:47:31 +01004657void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004658{
Chris Wilson1488fc02012-04-24 15:47:31 +01004659 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004660 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004661 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004662 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004663
Paulo Zanonif65c9162013-11-27 18:20:34 -02004664 intel_runtime_pm_get(dev_priv);
4665
Chris Wilson26e12f892011-03-20 11:20:19 +00004666 trace_i915_gem_object_destroy(obj);
4667
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004668 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004669 int ret;
4670
4671 vma->pin_count = 0;
4672 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004673 if (WARN_ON(ret == -ERESTARTSYS)) {
4674 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004675
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004676 was_interruptible = dev_priv->mm.interruptible;
4677 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004678
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004679 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004680
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004681 dev_priv->mm.interruptible = was_interruptible;
4682 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004683 }
4684
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004685 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4686 * before progressing. */
4687 if (obj->stolen)
4688 i915_gem_object_unpin_pages(obj);
4689
Daniel Vettera071fa02014-06-18 23:28:09 +02004690 WARN_ON(obj->frontbuffer_bits);
4691
Daniel Vetter656bfa32014-11-20 09:26:30 +01004692 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4693 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4694 obj->tiling_mode != I915_TILING_NONE)
4695 i915_gem_object_unpin_pages(obj);
4696
Ben Widawsky401c29f2013-05-31 11:28:47 -07004697 if (WARN_ON(obj->pages_pin_count))
4698 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004699 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004700 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004701 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004702 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004703
Chris Wilson9da3da62012-06-01 15:20:22 +01004704 BUG_ON(obj->pages);
4705
Chris Wilson2f745ad2012-09-04 21:02:58 +01004706 if (obj->base.import_attach)
4707 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004708
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004709 if (obj->ops->release)
4710 obj->ops->release(obj);
4711
Chris Wilson05394f32010-11-08 19:18:58 +00004712 drm_gem_object_release(&obj->base);
4713 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004714
Chris Wilson05394f32010-11-08 19:18:58 +00004715 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004716 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004717
4718 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004719}
4720
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004721struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4722 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004723{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004724 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004725 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4726 if (i915_is_ggtt(vma->vm) &&
4727 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4728 continue;
4729 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004730 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004731 }
4732 return NULL;
4733}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004734
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004735struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4736 const struct i915_ggtt_view *view)
4737{
4738 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4739 struct i915_vma *vma;
4740
4741 if (WARN_ONCE(!view, "no view specified"))
4742 return ERR_PTR(-EINVAL);
4743
4744 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004745 if (vma->vm == ggtt &&
4746 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004747 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004748 return NULL;
4749}
4750
Ben Widawsky2f633152013-07-17 12:19:03 -07004751void i915_gem_vma_destroy(struct i915_vma *vma)
4752{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004753 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004754 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004755
4756 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4757 if (!list_empty(&vma->exec_list))
4758 return;
4759
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004760 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004761
Daniel Vetter841cd772014-08-06 15:04:48 +02004762 if (!i915_is_ggtt(vm))
4763 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004764
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004765 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004766
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004767 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004768}
4769
Chris Wilsone3efda42014-04-09 09:19:41 +01004770static void
4771i915_gem_stop_ringbuffers(struct drm_device *dev)
4772{
4773 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004774 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004775 int i;
4776
4777 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004778 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004779}
4780
Jesse Barnes5669fca2009-02-17 15:13:31 -08004781int
Chris Wilson45c5f202013-10-16 11:50:01 +01004782i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004784 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004785 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004786
Chris Wilson45c5f202013-10-16 11:50:01 +01004787 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004788 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004789 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004790 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004791
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004792 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004793
Chris Wilsone3efda42014-04-09 09:19:41 +01004794 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004795 mutex_unlock(&dev->struct_mutex);
4796
Chris Wilson737b1502015-01-26 18:03:03 +02004797 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004798 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004799 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004800
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004801 /* Assert that we sucessfully flushed all the work and
4802 * reset the GPU back to its idle, low power state.
4803 */
4804 WARN_ON(dev_priv->mm.busy);
4805
Eric Anholt673a3942008-07-30 12:06:12 -07004806 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004807
4808err:
4809 mutex_unlock(&dev->struct_mutex);
4810 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004811}
4812
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004813int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004814{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004815 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004816 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004817 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4818 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004819 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004820
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004821 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004822 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004823
Ben Widawskyc3787e22013-09-17 21:12:44 -07004824 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4825 if (ret)
4826 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004827
Ben Widawskyc3787e22013-09-17 21:12:44 -07004828 /*
4829 * Note: We do not worry about the concurrent register cacheline hang
4830 * here because no other code should access these registers other than
4831 * at initialization time.
4832 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004833 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004834 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4835 intel_ring_emit(ring, reg_base + i);
4836 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004837 }
4838
Ben Widawskyc3787e22013-09-17 21:12:44 -07004839 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004840
Ben Widawskyc3787e22013-09-17 21:12:44 -07004841 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004842}
4843
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004844void i915_gem_init_swizzling(struct drm_device *dev)
4845{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004846 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004847
Daniel Vetter11782b02012-01-31 16:47:55 +01004848 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004849 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4850 return;
4851
4852 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4853 DISP_TILE_SURFACE_SWIZZLING);
4854
Daniel Vetter11782b02012-01-31 16:47:55 +01004855 if (IS_GEN5(dev))
4856 return;
4857
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004858 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4859 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004860 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004861 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004862 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004863 else if (IS_GEN8(dev))
4864 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004865 else
4866 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004867}
Daniel Vettere21af882012-02-09 20:53:27 +01004868
Chris Wilson67b1b572012-07-05 23:49:40 +01004869static bool
4870intel_enable_blt(struct drm_device *dev)
4871{
4872 if (!HAS_BLT(dev))
4873 return false;
4874
4875 /* The blitter was dysfunctional on early prototypes */
4876 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4877 DRM_INFO("BLT not supported on this pre-production hardware;"
4878 " graphics performance will be degraded.\n");
4879 return false;
4880 }
4881
4882 return true;
4883}
4884
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004885static void init_unused_ring(struct drm_device *dev, u32 base)
4886{
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888
4889 I915_WRITE(RING_CTL(base), 0);
4890 I915_WRITE(RING_HEAD(base), 0);
4891 I915_WRITE(RING_TAIL(base), 0);
4892 I915_WRITE(RING_START(base), 0);
4893}
4894
4895static void init_unused_rings(struct drm_device *dev)
4896{
4897 if (IS_I830(dev)) {
4898 init_unused_ring(dev, PRB1_BASE);
4899 init_unused_ring(dev, SRB0_BASE);
4900 init_unused_ring(dev, SRB1_BASE);
4901 init_unused_ring(dev, SRB2_BASE);
4902 init_unused_ring(dev, SRB3_BASE);
4903 } else if (IS_GEN2(dev)) {
4904 init_unused_ring(dev, SRB0_BASE);
4905 init_unused_ring(dev, SRB1_BASE);
4906 } else if (IS_GEN3(dev)) {
4907 init_unused_ring(dev, PRB1_BASE);
4908 init_unused_ring(dev, PRB2_BASE);
4909 }
4910}
4911
Oscar Mateoa83014d2014-07-24 17:04:21 +01004912int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004913{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004914 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004915 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004916
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004917 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004918 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004919 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004920
4921 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004922 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004923 if (ret)
4924 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004925 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004926
Chris Wilson67b1b572012-07-05 23:49:40 +01004927 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004928 ret = intel_init_blt_ring_buffer(dev);
4929 if (ret)
4930 goto cleanup_bsd_ring;
4931 }
4932
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004933 if (HAS_VEBOX(dev)) {
4934 ret = intel_init_vebox_ring_buffer(dev);
4935 if (ret)
4936 goto cleanup_blt_ring;
4937 }
4938
Zhao Yakui845f74a2014-04-17 10:37:37 +08004939 if (HAS_BSD2(dev)) {
4940 ret = intel_init_bsd2_ring_buffer(dev);
4941 if (ret)
4942 goto cleanup_vebox_ring;
4943 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004944
Mika Kuoppala99433932013-01-22 14:12:17 +02004945 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4946 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004947 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004948
4949 return 0;
4950
Zhao Yakui845f74a2014-04-17 10:37:37 +08004951cleanup_bsd2_ring:
4952 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004953cleanup_vebox_ring:
4954 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004955cleanup_blt_ring:
4956 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4957cleanup_bsd_ring:
4958 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4959cleanup_render_ring:
4960 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4961
4962 return ret;
4963}
4964
4965int
4966i915_gem_init_hw(struct drm_device *dev)
4967{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004968 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004969 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004970 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004971
4972 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4973 return -EIO;
4974
Chris Wilson5e4f5182015-02-13 14:35:59 +00004975 /* Double layer security blanket, see i915_gem_init() */
4976 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4977
Ben Widawsky59124502013-07-04 11:02:05 -07004978 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004979 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004980
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004981 if (IS_HASWELL(dev))
4982 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4983 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004984
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004985 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004986 if (IS_IVYBRIDGE(dev)) {
4987 u32 temp = I915_READ(GEN7_MSG_CTL);
4988 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4989 I915_WRITE(GEN7_MSG_CTL, temp);
4990 } else if (INTEL_INFO(dev)->gen >= 7) {
4991 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4992 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4993 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4994 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004995 }
4996
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004997 i915_gem_init_swizzling(dev);
4998
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004999 /*
5000 * At least 830 can leave some of the unused rings
5001 * "active" (ie. head != tail) after resume which
5002 * will prevent c3 entry. Makes sure all unused rings
5003 * are totally idle.
5004 */
5005 init_unused_rings(dev);
5006
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005007 for_each_ring(ring, dev_priv, i) {
5008 ret = ring->init_hw(ring);
5009 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005010 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005011 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005012
Ben Widawskyc3787e22013-09-17 21:12:44 -07005013 for (i = 0; i < NUM_L3_SLICES(dev); i++)
5014 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
5015
David Woodhousef48a0162015-01-20 17:21:42 +00005016 ret = i915_ppgtt_init_hw(dev);
5017 if (ret && ret != -EIO) {
5018 DRM_ERROR("PPGTT enable failed %d\n", ret);
5019 i915_gem_cleanup_ringbuffer(dev);
5020 }
5021
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005022 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01005023 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005024 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01005025 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02005026
Chris Wilson5e4f5182015-02-13 14:35:59 +00005027 goto out;
Daniel Vetter82460d92014-08-06 20:19:53 +02005028 }
5029
Chris Wilson5e4f5182015-02-13 14:35:59 +00005030out:
5031 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005032 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005033}
5034
Chris Wilson1070a422012-04-24 15:47:41 +01005035int i915_gem_init(struct drm_device *dev)
5036{
5037 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005038 int ret;
5039
Oscar Mateo127f1002014-07-24 17:04:11 +01005040 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5041 i915.enable_execlists);
5042
Chris Wilson1070a422012-04-24 15:47:41 +01005043 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005044
5045 if (IS_VALLEYVIEW(dev)) {
5046 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005047 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5048 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5049 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005050 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5051 }
5052
Oscar Mateoa83014d2014-07-24 17:04:21 +01005053 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005054 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005055 dev_priv->gt.init_rings = i915_gem_init_rings;
5056 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5057 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005058 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005059 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005060 dev_priv->gt.init_rings = intel_logical_rings_init;
5061 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5062 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005063 }
5064
Chris Wilson5e4f5182015-02-13 14:35:59 +00005065 /* This is just a security blanket to placate dragons.
5066 * On some systems, we very sporadically observe that the first TLBs
5067 * used by the CS may be stale, despite us poking the TLB reset. If
5068 * we hold the forcewake during initialisation these problems
5069 * just magically go away.
5070 */
5071 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5072
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005073 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005074 if (ret)
5075 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005076
Ben Widawskyd7e50082012-12-18 10:31:25 -08005077 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005078
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005079 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005080 if (ret)
5081 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005082
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005083 ret = dev_priv->gt.init_rings(dev);
5084 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005085 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005086
5087 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005088 if (ret == -EIO) {
5089 /* Allow ring initialisation to fail by marking the GPU as
5090 * wedged. But we only want to do this where the GPU is angry,
5091 * for all other failure, such as an allocation failure, bail.
5092 */
5093 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005094 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005095 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005096 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005097
5098out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005099 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005100 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005101
Chris Wilson60990322014-04-09 09:19:42 +01005102 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005103}
5104
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005105void
5106i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5107{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005108 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005109 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005110 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005111
Chris Wilsonb4519512012-05-11 14:29:30 +01005112 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005113 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005114}
5115
Chris Wilson64193402010-10-24 12:38:05 +01005116static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005117init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005118{
5119 INIT_LIST_HEAD(&ring->active_list);
5120 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005121}
5122
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005123void i915_init_vm(struct drm_i915_private *dev_priv,
5124 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005125{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005126 if (!i915_is_ggtt(vm))
5127 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005128 vm->dev = dev_priv->dev;
5129 INIT_LIST_HEAD(&vm->active_list);
5130 INIT_LIST_HEAD(&vm->inactive_list);
5131 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005132 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005133}
5134
Eric Anholt673a3942008-07-30 12:06:12 -07005135void
5136i915_gem_load(struct drm_device *dev)
5137{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005138 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005139 int i;
5140
Chris Wilsonefab6d82015-04-07 16:20:57 +01005141 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005142 kmem_cache_create("i915_gem_object",
5143 sizeof(struct drm_i915_gem_object), 0,
5144 SLAB_HWCACHE_ALIGN,
5145 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005146 dev_priv->vmas =
5147 kmem_cache_create("i915_gem_vma",
5148 sizeof(struct i915_vma), 0,
5149 SLAB_HWCACHE_ALIGN,
5150 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005151 dev_priv->requests =
5152 kmem_cache_create("i915_gem_request",
5153 sizeof(struct drm_i915_gem_request), 0,
5154 SLAB_HWCACHE_ALIGN,
5155 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005156
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005157 INIT_LIST_HEAD(&dev_priv->vm_list);
5158 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5159
Ben Widawskya33afea2013-09-17 21:12:45 -07005160 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005161 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5162 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005163 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005164 for (i = 0; i < I915_NUM_RINGS; i++)
5165 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005166 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005167 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005168 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5169 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005170 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5171 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005172 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005173
Chris Wilson72bfa192010-12-19 11:42:05 +00005174 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5175
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005176 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5177 dev_priv->num_fence_regs = 32;
5178 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005179 dev_priv->num_fence_regs = 16;
5180 else
5181 dev_priv->num_fence_regs = 8;
5182
Yu Zhangeb822892015-02-10 19:05:49 +08005183 if (intel_vgpu_active(dev))
5184 dev_priv->num_fence_regs =
5185 I915_READ(vgtif_reg(avail_rs.fence_num));
5186
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005187 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005188 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5189 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005190
Eric Anholt673a3942008-07-30 12:06:12 -07005191 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005192 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005193
Chris Wilsonce453d82011-02-21 14:43:56 +00005194 dev_priv->mm.interruptible = true;
5195
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005196 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005197
5198 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005199}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005200
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005201void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005202{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005203 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005204
5205 /* Clean up our request list when the client is going away, so that
5206 * later retire_requests won't dereference our soon-to-be-gone
5207 * file_priv.
5208 */
Chris Wilson1c255952010-09-26 11:03:27 +01005209 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005210 while (!list_empty(&file_priv->mm.request_list)) {
5211 struct drm_i915_gem_request *request;
5212
5213 request = list_first_entry(&file_priv->mm.request_list,
5214 struct drm_i915_gem_request,
5215 client_list);
5216 list_del(&request->client_list);
5217 request->file_priv = NULL;
5218 }
Chris Wilson1c255952010-09-26 11:03:27 +01005219 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005220
Chris Wilson2e1b8732015-04-27 13:41:22 +01005221 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005222 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005223 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005224 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005225 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005226}
5227
5228int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5229{
5230 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005231 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005232
5233 DRM_DEBUG_DRIVER("\n");
5234
5235 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5236 if (!file_priv)
5237 return -ENOMEM;
5238
5239 file->driver_priv = file_priv;
5240 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005241 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005242 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005243
5244 spin_lock_init(&file_priv->mm.lock);
5245 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005246
Ben Widawskye422b882013-12-06 14:10:58 -08005247 ret = i915_gem_context_open(dev, file);
5248 if (ret)
5249 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005250
Ben Widawskye422b882013-12-06 14:10:58 -08005251 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005252}
5253
Daniel Vetterb680c372014-09-19 18:27:27 +02005254/**
5255 * i915_gem_track_fb - update frontbuffer tracking
5256 * old: current GEM buffer for the frontbuffer slots
5257 * new: new GEM buffer for the frontbuffer slots
5258 * frontbuffer_bits: bitmask of frontbuffer slots
5259 *
5260 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5261 * from @old and setting them in @new. Both @old and @new can be NULL.
5262 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005263void i915_gem_track_fb(struct drm_i915_gem_object *old,
5264 struct drm_i915_gem_object *new,
5265 unsigned frontbuffer_bits)
5266{
5267 if (old) {
5268 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5269 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5270 old->frontbuffer_bits &= ~frontbuffer_bits;
5271 }
5272
5273 if (new) {
5274 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5275 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5276 new->frontbuffer_bits |= frontbuffer_bits;
5277 }
5278}
5279
Ben Widawskya70a3142013-07-31 16:59:56 -07005280/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005281unsigned long
5282i915_gem_obj_offset(struct drm_i915_gem_object *o,
5283 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005284{
5285 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5286 struct i915_vma *vma;
5287
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005288 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005289
Ben Widawskya70a3142013-07-31 16:59:56 -07005290 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005291 if (i915_is_ggtt(vma->vm) &&
5292 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5293 continue;
5294 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005295 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005296 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005297
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005298 WARN(1, "%s vma for this object not found.\n",
5299 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005300 return -1;
5301}
5302
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005303unsigned long
5304i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005305 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005306{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005307 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005308 struct i915_vma *vma;
5309
5310 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005311 if (vma->vm == ggtt &&
5312 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005313 return vma->node.start;
5314
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005315 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005316 return -1;
5317}
5318
5319bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5320 struct i915_address_space *vm)
5321{
5322 struct i915_vma *vma;
5323
5324 list_for_each_entry(vma, &o->vma_list, vma_link) {
5325 if (i915_is_ggtt(vma->vm) &&
5326 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5327 continue;
5328 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5329 return true;
5330 }
5331
5332 return false;
5333}
5334
5335bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005336 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005337{
5338 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5339 struct i915_vma *vma;
5340
5341 list_for_each_entry(vma, &o->vma_list, vma_link)
5342 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005343 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005344 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005345 return true;
5346
5347 return false;
5348}
5349
5350bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5351{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005352 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005353
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005354 list_for_each_entry(vma, &o->vma_list, vma_link)
5355 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005356 return true;
5357
5358 return false;
5359}
5360
5361unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5362 struct i915_address_space *vm)
5363{
5364 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5365 struct i915_vma *vma;
5366
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005367 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005368
5369 BUG_ON(list_empty(&o->vma_list));
5370
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005371 list_for_each_entry(vma, &o->vma_list, vma_link) {
5372 if (i915_is_ggtt(vma->vm) &&
5373 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5374 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005375 if (vma->vm == vm)
5376 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005377 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005378 return 0;
5379}
5380
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005381bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005382{
5383 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005384 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005385 if (vma->pin_count > 0)
5386 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005387
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005388 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005389}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005390