blob: d893e4da5dcef9cc0c30d873f6f3d6033a27a03d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
64static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson00731152014-05-21 12:42:56 +0100212static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
213{
214 drm_dma_handle_t *phys = obj->phys_handle;
215
216 if (!phys)
217 return;
218
219 if (obj->madv == I915_MADV_WILLNEED) {
220 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
221 char *vaddr = phys->vaddr;
222 int i;
223
224 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
225 struct page *page = shmem_read_mapping_page(mapping, i);
226 if (!IS_ERR(page)) {
227 char *dst = kmap_atomic(page);
228 memcpy(dst, vaddr, PAGE_SIZE);
229 drm_clflush_virt_range(dst, PAGE_SIZE);
230 kunmap_atomic(dst);
231
232 set_page_dirty(page);
233 mark_page_accessed(page);
234 page_cache_release(page);
235 }
236 vaddr += PAGE_SIZE;
237 }
238 i915_gem_chipset_flush(obj->base.dev);
239 }
240
241#ifdef CONFIG_X86
242 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
243#endif
244 drm_pci_free(obj->base.dev, phys);
245 obj->phys_handle = NULL;
246}
247
248int
249i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
250 int align)
251{
252 drm_dma_handle_t *phys;
253 struct address_space *mapping;
254 char *vaddr;
255 int i;
256
257 if (obj->phys_handle) {
258 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
259 return -EBUSY;
260
261 return 0;
262 }
263
264 if (obj->madv != I915_MADV_WILLNEED)
265 return -EFAULT;
266
267 if (obj->base.filp == NULL)
268 return -EINVAL;
269
270 /* create a new object */
271 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
272 if (!phys)
273 return -ENOMEM;
274
275 vaddr = phys->vaddr;
276#ifdef CONFIG_X86
277 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
278#endif
279 mapping = file_inode(obj->base.filp)->i_mapping;
280 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
281 struct page *page;
282 char *src;
283
284 page = shmem_read_mapping_page(mapping, i);
285 if (IS_ERR(page)) {
286#ifdef CONFIG_X86
287 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
288#endif
289 drm_pci_free(obj->base.dev, phys);
290 return PTR_ERR(page);
291 }
292
293 src = kmap_atomic(page);
294 memcpy(vaddr, src, PAGE_SIZE);
295 kunmap_atomic(src);
296
297 mark_page_accessed(page);
298 page_cache_release(page);
299
300 vaddr += PAGE_SIZE;
301 }
302
303 obj->phys_handle = phys;
304 return 0;
305}
306
307static int
308i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
309 struct drm_i915_gem_pwrite *args,
310 struct drm_file *file_priv)
311{
312 struct drm_device *dev = obj->base.dev;
313 void *vaddr = obj->phys_handle->vaddr + args->offset;
314 char __user *user_data = to_user_ptr(args->data_ptr);
315
316 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
317 unsigned long unwritten;
318
319 /* The physical object once assigned is fixed for the lifetime
320 * of the obj, so we can safely drop the lock and continue
321 * to access vaddr.
322 */
323 mutex_unlock(&dev->struct_mutex);
324 unwritten = copy_from_user(vaddr, user_data, args->size);
325 mutex_lock(&dev->struct_mutex);
326 if (unwritten)
327 return -EFAULT;
328 }
329
330 i915_gem_chipset_flush(dev);
331 return 0;
332}
333
Chris Wilson42dcedd2012-11-15 11:32:30 +0000334void *i915_gem_object_alloc(struct drm_device *dev)
335{
336 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700337 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000338}
339
340void i915_gem_object_free(struct drm_i915_gem_object *obj)
341{
342 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
343 kmem_cache_free(dev_priv->slab, obj);
344}
345
Dave Airlieff72145b2011-02-07 12:16:14 +1000346static int
347i915_gem_create(struct drm_file *file,
348 struct drm_device *dev,
349 uint64_t size,
350 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700351{
Chris Wilson05394f32010-11-08 19:18:58 +0000352 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300353 int ret;
354 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700355
Dave Airlieff72145b2011-02-07 12:16:14 +1000356 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200357 if (size == 0)
358 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700359
360 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000361 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700362 if (obj == NULL)
363 return -ENOMEM;
364
Chris Wilson05394f32010-11-08 19:18:58 +0000365 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100366 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200367 drm_gem_object_unreference_unlocked(&obj->base);
368 if (ret)
369 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100370
Dave Airlieff72145b2011-02-07 12:16:14 +1000371 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700372 return 0;
373}
374
Dave Airlieff72145b2011-02-07 12:16:14 +1000375int
376i915_gem_dumb_create(struct drm_file *file,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args)
379{
380 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300381 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000382 args->size = args->pitch * args->height;
383 return i915_gem_create(file, dev,
384 args->size, &args->handle);
385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387/**
388 * Creates a new mm object and returns a handle to it.
389 */
390int
391i915_gem_create_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *file)
393{
394 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200395
Dave Airlieff72145b2011-02-07 12:16:14 +1000396 return i915_gem_create(file, dev,
397 args->size, &args->handle);
398}
399
Daniel Vetter8c599672011-12-14 13:57:31 +0100400static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100401__copy_to_user_swizzled(char __user *cpu_vaddr,
402 const char *gpu_vaddr, int gpu_offset,
403 int length)
404{
405 int ret, cpu_offset = 0;
406
407 while (length > 0) {
408 int cacheline_end = ALIGN(gpu_offset + 1, 64);
409 int this_length = min(cacheline_end - gpu_offset, length);
410 int swizzled_gpu_offset = gpu_offset ^ 64;
411
412 ret = __copy_to_user(cpu_vaddr + cpu_offset,
413 gpu_vaddr + swizzled_gpu_offset,
414 this_length);
415 if (ret)
416 return ret + length;
417
418 cpu_offset += this_length;
419 gpu_offset += this_length;
420 length -= this_length;
421 }
422
423 return 0;
424}
425
426static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700427__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
428 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100429 int length)
430{
431 int ret, cpu_offset = 0;
432
433 while (length > 0) {
434 int cacheline_end = ALIGN(gpu_offset + 1, 64);
435 int this_length = min(cacheline_end - gpu_offset, length);
436 int swizzled_gpu_offset = gpu_offset ^ 64;
437
438 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
439 cpu_vaddr + cpu_offset,
440 this_length);
441 if (ret)
442 return ret + length;
443
444 cpu_offset += this_length;
445 gpu_offset += this_length;
446 length -= this_length;
447 }
448
449 return 0;
450}
451
Brad Volkin4c914c02014-02-18 10:15:45 -0800452/*
453 * Pins the specified object's pages and synchronizes the object with
454 * GPU accesses. Sets needs_clflush to non-zero if the caller should
455 * flush the object from the CPU cache.
456 */
457int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
458 int *needs_clflush)
459{
460 int ret;
461
462 *needs_clflush = 0;
463
464 if (!obj->base.filp)
465 return -EINVAL;
466
467 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
468 /* If we're not in the cpu read domain, set ourself into the gtt
469 * read domain and manually flush cachelines (if required). This
470 * optimizes for the case when the gpu will dirty the data
471 * anyway again before the next pread happens. */
472 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
473 obj->cache_level);
474 ret = i915_gem_object_wait_rendering(obj, true);
475 if (ret)
476 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000477
478 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800479 }
480
481 ret = i915_gem_object_get_pages(obj);
482 if (ret)
483 return ret;
484
485 i915_gem_object_pin_pages(obj);
486
487 return ret;
488}
489
Daniel Vetterd174bd62012-03-25 19:47:40 +0200490/* Per-page copy function for the shmem pread fastpath.
491 * Flushes invalid cachelines before reading the target if
492 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700493static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200494shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
495 char __user *user_data,
496 bool page_do_bit17_swizzling, bool needs_clflush)
497{
498 char *vaddr;
499 int ret;
500
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200501 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200502 return -EINVAL;
503
504 vaddr = kmap_atomic(page);
505 if (needs_clflush)
506 drm_clflush_virt_range(vaddr + shmem_page_offset,
507 page_length);
508 ret = __copy_to_user_inatomic(user_data,
509 vaddr + shmem_page_offset,
510 page_length);
511 kunmap_atomic(vaddr);
512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200514}
515
Daniel Vetter23c18c72012-03-25 19:47:42 +0200516static void
517shmem_clflush_swizzled_range(char *addr, unsigned long length,
518 bool swizzled)
519{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200520 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200521 unsigned long start = (unsigned long) addr;
522 unsigned long end = (unsigned long) addr + length;
523
524 /* For swizzling simply ensure that we always flush both
525 * channels. Lame, but simple and it works. Swizzled
526 * pwrite/pread is far from a hotpath - current userspace
527 * doesn't use it at all. */
528 start = round_down(start, 128);
529 end = round_up(end, 128);
530
531 drm_clflush_virt_range((void *)start, end - start);
532 } else {
533 drm_clflush_virt_range(addr, length);
534 }
535
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Only difference to the fast-path function is that this can handle bit17
539 * and uses non-atomic copy and kmap functions. */
540static int
541shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
542 char __user *user_data,
543 bool page_do_bit17_swizzling, bool needs_clflush)
544{
545 char *vaddr;
546 int ret;
547
548 vaddr = kmap(page);
549 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200550 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
551 page_length,
552 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553
554 if (page_do_bit17_swizzling)
555 ret = __copy_to_user_swizzled(user_data,
556 vaddr, shmem_page_offset,
557 page_length);
558 else
559 ret = __copy_to_user(user_data,
560 vaddr + shmem_page_offset,
561 page_length);
562 kunmap(page);
563
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100564 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200565}
566
Eric Anholteb014592009-03-10 11:44:52 -0700567static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200568i915_gem_shmem_pread(struct drm_device *dev,
569 struct drm_i915_gem_object *obj,
570 struct drm_i915_gem_pread *args,
571 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700572{
Daniel Vetter8461d222011-12-14 13:57:32 +0100573 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700574 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100575 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100576 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100577 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200578 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200579 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200580 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700581
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200582 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700583 remain = args->size;
584
Daniel Vetter8461d222011-12-14 13:57:32 +0100585 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700586
Brad Volkin4c914c02014-02-18 10:15:45 -0800587 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100588 if (ret)
589 return ret;
590
Eric Anholteb014592009-03-10 11:44:52 -0700591 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100592
Imre Deak67d5a502013-02-18 19:28:02 +0200593 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
594 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200595 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100596
597 if (remain <= 0)
598 break;
599
Eric Anholteb014592009-03-10 11:44:52 -0700600 /* Operation in this page
601 *
Eric Anholteb014592009-03-10 11:44:52 -0700602 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700603 * page_length = bytes to copy for this page
604 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100605 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700606 page_length = remain;
607 if ((shmem_page_offset + page_length) > PAGE_SIZE)
608 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700609
Daniel Vetter8461d222011-12-14 13:57:32 +0100610 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
611 (page_to_phys(page) & (1 << 17)) != 0;
612
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
614 user_data, page_do_bit17_swizzling,
615 needs_clflush);
616 if (ret == 0)
617 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700618
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200619 mutex_unlock(&dev->struct_mutex);
620
Jani Nikulad330a952014-01-21 11:24:25 +0200621 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200622 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200623 /* Userspace is tricking us, but we've already clobbered
624 * its pages with the prefault and promised to write the
625 * data up to the first fault. Hence ignore any errors
626 * and just continue. */
627 (void)ret;
628 prefaulted = 1;
629 }
630
Daniel Vetterd174bd62012-03-25 19:47:40 +0200631 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
632 user_data, page_do_bit17_swizzling,
633 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700634
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200635 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100637 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100638 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100639
Chris Wilson17793c92014-03-07 08:30:36 +0000640next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700641 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700643 offset += page_length;
644 }
645
Chris Wilson4f27b752010-10-14 15:26:45 +0100646out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100647 i915_gem_object_unpin_pages(obj);
648
Eric Anholteb014592009-03-10 11:44:52 -0700649 return ret;
650}
651
Eric Anholt673a3942008-07-30 12:06:12 -0700652/**
653 * Reads data from the object referenced by handle.
654 *
655 * On error, the contents of *data are undefined.
656 */
657int
658i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700660{
661 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100663 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson51311d02010-11-17 09:10:42 +0000665 if (args->size == 0)
666 return 0;
667
668 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200669 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000670 args->size))
671 return -EFAULT;
672
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100674 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100675 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700676
Chris Wilson05394f32010-11-08 19:18:58 +0000677 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100679 ret = -ENOENT;
680 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100681 }
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Chris Wilson7dcd2492010-09-26 20:21:44 +0100683 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000684 if (args->offset > obj->base.size ||
685 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100686 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100687 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100688 }
689
Daniel Vetter1286ff72012-05-10 15:25:09 +0200690 /* prime objects have no backing filp to GEM pread/pwrite
691 * pages from.
692 */
693 if (!obj->base.filp) {
694 ret = -EINVAL;
695 goto out;
696 }
697
Chris Wilsondb53a302011-02-03 11:57:46 +0000698 trace_i915_gem_object_pread(obj, args->offset, args->size);
699
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200700 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Chris Wilson35b62a82010-09-26 20:23:38 +0100702out:
Chris Wilson05394f32010-11-08 19:18:58 +0000703 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100704unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100705 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700707}
708
Keith Packard0839ccb2008-10-30 19:38:48 -0700709/* This is the fast write path which cannot handle
710 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713static inline int
714fast_user_write(struct io_mapping *mapping,
715 loff_t page_base, int page_offset,
716 char __user *user_data,
717 int length)
718{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700719 void __iomem *vaddr_atomic;
720 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 unsigned long unwritten;
722
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700723 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724 /* We can use the cpu mem copy function because this is X86. */
725 vaddr = (void __force*)vaddr_atomic + page_offset;
726 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700728 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100729 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700730}
731
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732/**
733 * This is the fast pwrite path, where we copy the data directly from the
734 * user into the GTT, uncached.
735 */
Eric Anholt673a3942008-07-30 12:06:12 -0700736static int
Chris Wilson05394f32010-11-08 19:18:58 +0000737i915_gem_gtt_pwrite_fast(struct drm_device *dev,
738 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700739 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000740 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700741{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700743 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200746 int page_offset, page_length, ret;
747
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100748 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
753 if (ret)
754 goto out_unpin;
755
756 ret = i915_gem_object_put_fence(obj);
757 if (ret)
758 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700761 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700763 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700764
765 while (remain > 0) {
766 /* Operation in this page
767 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700768 * page_base = page offset within aperture
769 * page_offset = offset within page
770 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700771 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100772 page_base = offset & PAGE_MASK;
773 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700774 page_length = remain;
775 if ((page_offset + remain) > PAGE_SIZE)
776 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700777
Keith Packard0839ccb2008-10-30 19:38:48 -0700778 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700779 * source page isn't available. Return the error and we'll
780 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800782 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200783 page_offset, user_data, page_length)) {
784 ret = -EFAULT;
785 goto out_unpin;
786 }
Eric Anholt673a3942008-07-30 12:06:12 -0700787
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 remain -= page_length;
789 user_data += page_length;
790 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 }
Eric Anholt673a3942008-07-30 12:06:12 -0700792
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800794 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700797}
798
Daniel Vetterd174bd62012-03-25 19:47:40 +0200799/* Per-page copy function for the shmem pwrite fastpath.
800 * Flushes invalid cachelines before writing to the target if
801 * needs_clflush_before is set and flushes out any written cachelines after
802 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700803static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
805 char __user *user_data,
806 bool page_do_bit17_swizzling,
807 bool needs_clflush_before,
808 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700809{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200813 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 vaddr = kmap_atomic(page);
817 if (needs_clflush_before)
818 drm_clflush_virt_range(vaddr + shmem_page_offset,
819 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000820 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
821 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 if (needs_clflush_after)
823 drm_clflush_virt_range(vaddr + shmem_page_offset,
824 page_length);
825 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Only difference to the fast-path function is that this can handle bit17
831 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700832static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200833shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
834 char __user *user_data,
835 bool page_do_bit17_swizzling,
836 bool needs_clflush_before,
837 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700838{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200839 char *vaddr;
840 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200844 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
845 page_length,
846 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 if (page_do_bit17_swizzling)
848 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100849 user_data,
850 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851 else
852 ret = __copy_from_user(vaddr + shmem_page_offset,
853 user_data,
854 page_length);
855 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
857 page_length,
858 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100860
Chris Wilson755d2212012-09-04 21:02:55 +0100861 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864static int
Daniel Vettere244a442012-03-25 19:47:28 +0200865i915_gem_shmem_pwrite(struct drm_device *dev,
866 struct drm_i915_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700869{
Eric Anholt40123c12009-03-09 13:42:30 -0700870 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100871 loff_t offset;
872 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100873 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100874 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200875 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200876 int needs_clflush_after = 0;
877 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200878 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700879
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700881 remain = args->size;
882
Daniel Vetter8c599672011-12-14 13:57:31 +0100883 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetter58642882012-03-25 19:47:37 +0200885 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
886 /* If we're not in the cpu write domain, set ourself into the gtt
887 * write domain and manually flush cachelines (if required). This
888 * optimizes for the case when the gpu will use the data
889 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100890 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700891 ret = i915_gem_object_wait_rendering(obj, false);
892 if (ret)
893 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000894
895 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200896 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100897 /* Same trick applies to invalidate partially written cachelines read
898 * before writing. */
899 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
900 needs_clflush_before =
901 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200902
Chris Wilson755d2212012-09-04 21:02:55 +0100903 ret = i915_gem_object_get_pages(obj);
904 if (ret)
905 return ret;
906
907 i915_gem_object_pin_pages(obj);
908
Eric Anholt40123c12009-03-09 13:42:30 -0700909 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000910 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700911
Imre Deak67d5a502013-02-18 19:28:02 +0200912 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
913 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200914 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200915 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 if (remain <= 0)
918 break;
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 /* Operation in this page
921 *
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700923 * page_length = bytes to copy for this page
924 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100925 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700926
927 page_length = remain;
928 if ((shmem_page_offset + page_length) > PAGE_SIZE)
929 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 /* If we don't overwrite a cacheline completely we need to be
932 * careful to have up-to-date data by first clflushing. Don't
933 * overcomplicate things and flush the entire patch. */
934 partial_cacheline_write = needs_clflush_before &&
935 ((shmem_page_offset | page_length)
936 & (boot_cpu_data.x86_clflush_size - 1));
937
Daniel Vetter8c599672011-12-14 13:57:31 +0100938 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
939 (page_to_phys(page) & (1 << 17)) != 0;
940
Daniel Vetterd174bd62012-03-25 19:47:40 +0200941 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
942 user_data, page_do_bit17_swizzling,
943 partial_cacheline_write,
944 needs_clflush_after);
945 if (ret == 0)
946 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
Daniel Vettere244a442012-03-25 19:47:28 +0200948 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
951 user_data, page_do_bit17_swizzling,
952 partial_cacheline_write,
953 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Daniel Vettere244a442012-03-25 19:47:28 +0200955 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100958 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100959
Chris Wilson17793c92014-03-07 08:30:36 +0000960next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700961 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100962 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Chris Wilson755d2212012-09-04 21:02:55 +0100967 i915_gem_object_unpin_pages(obj);
968
Daniel Vettere244a442012-03-25 19:47:28 +0200969 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100970 /*
971 * Fixup: Flush cpu caches in case we didn't flush the dirty
972 * cachelines in-line while writing and the object moved
973 * out of the cpu write domain while we've dropped the lock.
974 */
975 if (!needs_clflush_after &&
976 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100977 if (i915_gem_clflush_object(obj, obj->pin_display))
978 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200979 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100980 }
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Daniel Vetter58642882012-03-25 19:47:37 +0200982 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800983 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200984
Eric Anholt40123c12009-03-09 13:42:30 -0700985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700986}
987
988/**
989 * Writes data to the object referenced by handle.
990 *
991 * On error, the contents of the buffer that were to be modified are undefined.
992 */
993int
994i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100995 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700996{
997 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000998 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000999 int ret;
1000
1001 if (args->size == 0)
1002 return 0;
1003
1004 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001005 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001006 args->size))
1007 return -EFAULT;
1008
Jani Nikulad330a952014-01-21 11:24:25 +02001009 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001010 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1011 args->size);
1012 if (ret)
1013 return -EFAULT;
1014 }
Eric Anholt673a3942008-07-30 12:06:12 -07001015
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001021 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001022 ret = -ENOENT;
1023 goto unlock;
1024 }
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson7dcd2492010-09-26 20:21:44 +01001026 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001027 if (args->offset > obj->base.size ||
1028 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001029 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001031 }
1032
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033 /* prime objects have no backing filp to GEM pread/pwrite
1034 * pages from.
1035 */
1036 if (!obj->base.filp) {
1037 ret = -EINVAL;
1038 goto out;
1039 }
1040
Chris Wilsondb53a302011-02-03 11:57:46 +00001041 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1042
Daniel Vetter935aaa62012-03-25 19:47:35 +02001043 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson00731152014-05-21 12:42:56 +01001050 if (obj->phys_handle) {
1051 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001052 goto out;
1053 }
1054
Chris Wilson2c225692013-08-09 12:26:45 +01001055 if (obj->tiling_mode == I915_TILING_NONE &&
1056 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1057 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001059 /* Note that the gtt paths might fail with non-page-backed user
1060 * pointers (e.g. gtt mappings when moving data between
1061 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Chris Wilson86a1ee22012-08-11 15:41:04 +01001064 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001065 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilson05394f32010-11-08 19:18:58 +00001068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
Chris Wilsonb3612372012-08-24 09:35:08 +01001074int
Daniel Vetter33196de2012-11-14 17:14:05 +01001075i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001076 bool interruptible)
1077{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001078 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001079 /* Non-interruptible callers can't handle -EAGAIN, hence return
1080 * -EIO unconditionally for these. */
1081 if (!interruptible)
1082 return -EIO;
1083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001084 /* Recovery complete, but the reset failed ... */
1085 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001086 return -EIO;
1087
1088 return -EAGAIN;
1089 }
1090
1091 return 0;
1092}
1093
1094/*
1095 * Compare seqno against outstanding lazy request. Emit a request if they are
1096 * equal.
1097 */
1098static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001099i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001100{
1101 int ret;
1102
1103 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1104
1105 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001106 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001107 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001108
1109 return ret;
1110}
1111
Chris Wilson094f9a52013-09-25 17:34:55 +01001112static void fake_irq(unsigned long data)
1113{
1114 wake_up_process((struct task_struct *)data);
1115}
1116
1117static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001118 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001119{
1120 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1121}
1122
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001123static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1124{
1125 if (file_priv == NULL)
1126 return true;
1127
1128 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1129}
1130
Chris Wilsonb3612372012-08-24 09:35:08 +01001131/**
1132 * __wait_seqno - wait until execution of seqno has finished
1133 * @ring: the ring expected to report seqno
1134 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001136 * @interruptible: do an interruptible wait (normally yes)
1137 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1138 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001139 * Note: It is of utmost importance that the passed in seqno and reset_counter
1140 * values have been read by the caller in an smp safe manner. Where read-side
1141 * locks are involved, it is sufficient to read the reset_counter before
1142 * unlocking the lock that protects the seqno. For lockless tricks, the
1143 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1144 * inserted.
1145 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001146 * Returns 0 if the seqno was found within the alloted time. Else returns the
1147 * errno with remaining time filled in timeout argument.
1148 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001149static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001150 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001151 bool interruptible,
1152 struct timespec *timeout,
1153 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001155 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001156 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001157 const bool irq_test_in_progress =
1158 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001159 struct timespec before, now;
1160 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001161 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001162 int ret;
1163
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001164 WARN(dev_priv->pm.irqs_disabled, "IRQs disabled\n");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001165
Chris Wilsonb3612372012-08-24 09:35:08 +01001166 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1167 return 0;
1168
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001169 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001170
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001171 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172 gen6_rps_boost(dev_priv);
1173 if (file_priv)
1174 mod_delayed_work(dev_priv->wq,
1175 &file_priv->mm.idle_work,
1176 msecs_to_jiffies(100));
1177 }
1178
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001179 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001180 return -ENODEV;
1181
Chris Wilson094f9a52013-09-25 17:34:55 +01001182 /* Record current time in case interrupted by signal, or wedged */
1183 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001184 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001185 for (;;) {
1186 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188 prepare_to_wait(&ring->irq_queue, &wait,
1189 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001190
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 /* We need to check whether any gpu reset happened in between
1192 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1194 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1195 * is truely gone. */
1196 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1197 if (ret == 0)
1198 ret = -EAGAIN;
1199 break;
1200 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001201
Chris Wilson094f9a52013-09-25 17:34:55 +01001202 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1203 ret = 0;
1204 break;
1205 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (interruptible && signal_pending(current)) {
1208 ret = -ERESTARTSYS;
1209 break;
1210 }
1211
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001212 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 ret = -ETIME;
1214 break;
1215 }
1216
1217 timer.function = NULL;
1218 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001219 unsigned long expire;
1220
Chris Wilson094f9a52013-09-25 17:34:55 +01001221 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001222 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001223 mod_timer(&timer, expire);
1224 }
1225
Chris Wilson5035c272013-10-04 09:58:46 +01001226 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 if (timer.function) {
1229 del_singleshot_timer_sync(&timer);
1230 destroy_timer_on_stack(&timer);
1231 }
1232 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001233 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001236 if (!irq_test_in_progress)
1237 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001238
1239 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
1241 if (timeout) {
1242 struct timespec sleep_time = timespec_sub(now, before);
1243 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001244 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1245 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246 }
1247
Chris Wilson094f9a52013-09-25 17:34:55 +01001248 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001249}
1250
1251/**
1252 * Waits for a sequence number to be signaled, and cleans up the
1253 * request and object lists appropriately for that event.
1254 */
1255int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001257{
1258 struct drm_device *dev = ring->dev;
1259 struct drm_i915_private *dev_priv = dev->dev_private;
1260 bool interruptible = dev_priv->mm.interruptible;
1261 int ret;
1262
1263 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1264 BUG_ON(seqno == 0);
1265
Daniel Vetter33196de2012-11-14 17:14:05 +01001266 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001267 if (ret)
1268 return ret;
1269
1270 ret = i915_gem_check_olr(ring, seqno);
1271 if (ret)
1272 return ret;
1273
Daniel Vetterf69061b2012-12-06 09:01:42 +01001274 return __wait_seqno(ring, seqno,
1275 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001276 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001277}
1278
Chris Wilsond26e3af2013-06-29 22:05:26 +01001279static int
1280i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001281 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001282{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001283 if (!obj->active)
1284 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001285
1286 /* Manually manage the write flush as we may have not yet
1287 * retired the buffer.
1288 *
1289 * Note that the last_write_seqno is always the earlier of
1290 * the two (read/write) seqno, so if we haved successfully waited,
1291 * we know we have passed the last write.
1292 */
1293 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001294
1295 return 0;
1296}
1297
Chris Wilsonb3612372012-08-24 09:35:08 +01001298/**
1299 * Ensures that all rendering to the object has completed and the object is
1300 * safe to unbind from the GTT or access from the CPU.
1301 */
1302static __must_check int
1303i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1304 bool readonly)
1305{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001306 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001307 u32 seqno;
1308 int ret;
1309
1310 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1311 if (seqno == 0)
1312 return 0;
1313
1314 ret = i915_wait_seqno(ring, seqno);
1315 if (ret)
1316 return ret;
1317
Chris Wilsond26e3af2013-06-29 22:05:26 +01001318 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001319}
1320
Chris Wilson3236f572012-08-24 09:35:09 +01001321/* A nonblocking variant of the above wait. This is a highly dangerous routine
1322 * as the object state may change during this call.
1323 */
1324static __must_check int
1325i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001326 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001327 bool readonly)
1328{
1329 struct drm_device *dev = obj->base.dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001331 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001332 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001333 u32 seqno;
1334 int ret;
1335
1336 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1337 BUG_ON(!dev_priv->mm.interruptible);
1338
1339 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1340 if (seqno == 0)
1341 return 0;
1342
Daniel Vetter33196de2012-11-14 17:14:05 +01001343 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001344 if (ret)
1345 return ret;
1346
1347 ret = i915_gem_check_olr(ring, seqno);
1348 if (ret)
1349 return ret;
1350
Daniel Vetterf69061b2012-12-06 09:01:42 +01001351 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001352 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001353 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001354 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001355 if (ret)
1356 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001357
Chris Wilsond26e3af2013-06-29 22:05:26 +01001358 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001359}
1360
Eric Anholt673a3942008-07-30 12:06:12 -07001361/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001362 * Called when user space prepares to use an object with the CPU, either
1363 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001364 */
1365int
1366i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001367 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001368{
1369 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001370 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001371 uint32_t read_domains = args->read_domains;
1372 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001373 int ret;
1374
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001375 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001376 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001377 return -EINVAL;
1378
Chris Wilson21d509e2009-06-06 09:46:02 +01001379 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001380 return -EINVAL;
1381
1382 /* Having something in the write domain implies it's in the read
1383 * domain, and only that read domain. Enforce that in the request.
1384 */
1385 if (write_domain != 0 && read_domains != write_domain)
1386 return -EINVAL;
1387
Chris Wilson76c1dec2010-09-25 11:22:51 +01001388 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001389 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001390 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001391
Chris Wilson05394f32010-11-08 19:18:58 +00001392 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001393 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001394 ret = -ENOENT;
1395 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001396 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001397
Chris Wilson3236f572012-08-24 09:35:09 +01001398 /* Try to flush the object off the GPU without holding the lock.
1399 * We will repeat the flush holding the lock in the normal manner
1400 * to catch cases where we are gazumped.
1401 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001402 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1403 file->driver_priv,
1404 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001405 if (ret)
1406 goto unref;
1407
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001408 if (read_domains & I915_GEM_DOMAIN_GTT) {
1409 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001410
1411 /* Silently promote "you're not bound, there was nothing to do"
1412 * to success, since the client was just asking us to
1413 * make sure everything was done.
1414 */
1415 if (ret == -EINVAL)
1416 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001417 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001418 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001419 }
1420
Chris Wilson3236f572012-08-24 09:35:09 +01001421unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001422 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001423unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001424 mutex_unlock(&dev->struct_mutex);
1425 return ret;
1426}
1427
1428/**
1429 * Called when user space has done writes to this buffer
1430 */
1431int
1432i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001433 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001434{
1435 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001436 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001437 int ret = 0;
1438
Chris Wilson76c1dec2010-09-25 11:22:51 +01001439 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001440 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001441 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001442
Chris Wilson05394f32010-11-08 19:18:58 +00001443 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001444 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001445 ret = -ENOENT;
1446 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001447 }
1448
Eric Anholt673a3942008-07-30 12:06:12 -07001449 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001450 if (obj->pin_display)
1451 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001452
Chris Wilson05394f32010-11-08 19:18:58 +00001453 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001454unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001455 mutex_unlock(&dev->struct_mutex);
1456 return ret;
1457}
1458
1459/**
1460 * Maps the contents of an object, returning the address it is mapped
1461 * into.
1462 *
1463 * While the mapping holds a reference on the contents of the object, it doesn't
1464 * imply a ref on the object itself.
1465 */
1466int
1467i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001468 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001469{
1470 struct drm_i915_gem_mmap *args = data;
1471 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001472 unsigned long addr;
1473
Chris Wilson05394f32010-11-08 19:18:58 +00001474 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001475 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001476 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001477
Daniel Vetter1286ff72012-05-10 15:25:09 +02001478 /* prime objects have no backing filp to GEM mmap
1479 * pages from.
1480 */
1481 if (!obj->filp) {
1482 drm_gem_object_unreference_unlocked(obj);
1483 return -EINVAL;
1484 }
1485
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001486 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001487 PROT_READ | PROT_WRITE, MAP_SHARED,
1488 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001489 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001490 if (IS_ERR((void *)addr))
1491 return addr;
1492
1493 args->addr_ptr = (uint64_t) addr;
1494
1495 return 0;
1496}
1497
Jesse Barnesde151cf2008-11-12 10:03:55 -08001498/**
1499 * i915_gem_fault - fault a page into the GTT
1500 * vma: VMA in question
1501 * vmf: fault info
1502 *
1503 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1504 * from userspace. The fault handler takes care of binding the object to
1505 * the GTT (if needed), allocating and programming a fence register (again,
1506 * only if needed based on whether the old reg is still valid or the object
1507 * is tiled) and inserting a new PTE into the faulting process.
1508 *
1509 * Note that the faulting process may involve evicting existing objects
1510 * from the GTT and/or fence registers to make room. So performance may
1511 * suffer if the GTT working set is large or there are few fence registers
1512 * left.
1513 */
1514int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1515{
Chris Wilson05394f32010-11-08 19:18:58 +00001516 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1517 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001518 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001519 pgoff_t page_offset;
1520 unsigned long pfn;
1521 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001522 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001523
Paulo Zanonif65c9162013-11-27 18:20:34 -02001524 intel_runtime_pm_get(dev_priv);
1525
Jesse Barnesde151cf2008-11-12 10:03:55 -08001526 /* We don't use vmf->pgoff since that has the fake offset */
1527 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1528 PAGE_SHIFT;
1529
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001530 ret = i915_mutex_lock_interruptible(dev);
1531 if (ret)
1532 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001533
Chris Wilsondb53a302011-02-03 11:57:46 +00001534 trace_i915_gem_object_fault(obj, page_offset, true, write);
1535
Chris Wilson6e4930f2014-02-07 18:37:06 -02001536 /* Try to flush the object off the GPU first without holding the lock.
1537 * Upon reacquiring the lock, we will perform our sanity checks and then
1538 * repeat the flush holding the lock in the normal manner to catch cases
1539 * where we are gazumped.
1540 */
1541 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1542 if (ret)
1543 goto unlock;
1544
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001545 /* Access to snoopable pages through the GTT is incoherent. */
1546 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001547 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001548 goto unlock;
1549 }
1550
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001551 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001552 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001553 if (ret)
1554 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001555
Chris Wilsonc9839302012-11-20 10:45:17 +00001556 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1557 if (ret)
1558 goto unpin;
1559
1560 ret = i915_gem_object_get_fence(obj);
1561 if (ret)
1562 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001563
Chris Wilson6299f992010-11-24 12:23:44 +00001564 obj->fault_mappable = true;
1565
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001566 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1567 pfn >>= PAGE_SHIFT;
1568 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001569
1570 /* Finally, remap it using the new GTT offset */
1571 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001572unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001573 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001574unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001575 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001576out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001578 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001579 /* If this -EIO is due to a gpu hang, give the reset code a
1580 * chance to clean up the mess. Otherwise return the proper
1581 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001582 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1583 ret = VM_FAULT_SIGBUS;
1584 break;
1585 }
Chris Wilson045e7692010-11-07 09:18:22 +00001586 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001587 /*
1588 * EAGAIN means the gpu is hung and we'll wait for the error
1589 * handler to reset everything when re-faulting in
1590 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001591 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001592 case 0:
1593 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001594 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001595 case -EBUSY:
1596 /*
1597 * EBUSY is ok: this just means that another thread
1598 * already did the job.
1599 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001600 ret = VM_FAULT_NOPAGE;
1601 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001602 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001603 ret = VM_FAULT_OOM;
1604 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001605 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001606 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001607 ret = VM_FAULT_SIGBUS;
1608 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001609 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001610 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001611 ret = VM_FAULT_SIGBUS;
1612 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001613 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001614
1615 intel_runtime_pm_put(dev_priv);
1616 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001617}
1618
1619/**
Chris Wilson901782b2009-07-10 08:18:50 +01001620 * i915_gem_release_mmap - remove physical page mappings
1621 * @obj: obj in question
1622 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001623 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001624 * relinquish ownership of the pages back to the system.
1625 *
1626 * It is vital that we remove the page mapping if we have mapped a tiled
1627 * object through the GTT and then lose the fence register due to
1628 * resource pressure. Similarly if the object has been moved out of the
1629 * aperture, than pages mapped into userspace must be revoked. Removing the
1630 * mapping will then trigger a page fault on the next user access, allowing
1631 * fixup by i915_gem_fault().
1632 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001633void
Chris Wilson05394f32010-11-08 19:18:58 +00001634i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001635{
Chris Wilson6299f992010-11-24 12:23:44 +00001636 if (!obj->fault_mappable)
1637 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001638
David Herrmann6796cb12014-01-03 14:24:19 +01001639 drm_vma_node_unmap(&obj->base.vma_node,
1640 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001641 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001642}
1643
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001644void
1645i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1646{
1647 struct drm_i915_gem_object *obj;
1648
1649 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1650 i915_gem_release_mmap(obj);
1651}
1652
Imre Deak0fa87792013-01-07 21:47:35 +02001653uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001654i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001655{
Chris Wilsone28f8712011-07-18 13:11:49 -07001656 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001657
1658 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001659 tiling_mode == I915_TILING_NONE)
1660 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001661
1662 /* Previous chips need a power-of-two fence region when tiling */
1663 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001664 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001665 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001666 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001667
Chris Wilsone28f8712011-07-18 13:11:49 -07001668 while (gtt_size < size)
1669 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001670
Chris Wilsone28f8712011-07-18 13:11:49 -07001671 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001672}
1673
Jesse Barnesde151cf2008-11-12 10:03:55 -08001674/**
1675 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1676 * @obj: object to check
1677 *
1678 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001679 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001680 */
Imre Deakd8651102013-01-07 21:47:33 +02001681uint32_t
1682i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1683 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001684{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001685 /*
1686 * Minimum alignment is 4k (GTT page size), but might be greater
1687 * if a fence register is needed for the object.
1688 */
Imre Deakd8651102013-01-07 21:47:33 +02001689 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001690 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001691 return 4096;
1692
1693 /*
1694 * Previous chips need to be aligned to the size of the smallest
1695 * fence register that can contain the object.
1696 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001697 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001698}
1699
Chris Wilsond8cb5082012-08-11 15:41:03 +01001700static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1701{
1702 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1703 int ret;
1704
David Herrmann0de23972013-07-24 21:07:52 +02001705 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001706 return 0;
1707
Daniel Vetterda494d72012-12-20 15:11:16 +01001708 dev_priv->mm.shrinker_no_lock_stealing = true;
1709
Chris Wilsond8cb5082012-08-11 15:41:03 +01001710 ret = drm_gem_create_mmap_offset(&obj->base);
1711 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001712 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001713
1714 /* Badly fragmented mmap space? The only way we can recover
1715 * space is by destroying unwanted objects. We can't randomly release
1716 * mmap_offsets as userspace expects them to be persistent for the
1717 * lifetime of the objects. The closest we can is to release the
1718 * offsets on purgeable objects by truncating it and marking it purged,
1719 * which prevents userspace from ever using that object again.
1720 */
1721 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1722 ret = drm_gem_create_mmap_offset(&obj->base);
1723 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001724 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001725
1726 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001727 ret = drm_gem_create_mmap_offset(&obj->base);
1728out:
1729 dev_priv->mm.shrinker_no_lock_stealing = false;
1730
1731 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001732}
1733
1734static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1735{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001736 drm_gem_free_mmap_offset(&obj->base);
1737}
1738
Jesse Barnesde151cf2008-11-12 10:03:55 -08001739int
Dave Airlieff72145b2011-02-07 12:16:14 +10001740i915_gem_mmap_gtt(struct drm_file *file,
1741 struct drm_device *dev,
1742 uint32_t handle,
1743 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001744{
Chris Wilsonda761a62010-10-27 17:37:08 +01001745 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001746 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001747 int ret;
1748
Chris Wilson76c1dec2010-09-25 11:22:51 +01001749 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001750 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001751 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001752
Dave Airlieff72145b2011-02-07 12:16:14 +10001753 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001754 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001755 ret = -ENOENT;
1756 goto unlock;
1757 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001758
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001759 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001760 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001761 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001762 }
1763
Chris Wilson05394f32010-11-08 19:18:58 +00001764 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001765 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001766 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001767 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001768 }
1769
Chris Wilsond8cb5082012-08-11 15:41:03 +01001770 ret = i915_gem_object_create_mmap_offset(obj);
1771 if (ret)
1772 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773
David Herrmann0de23972013-07-24 21:07:52 +02001774 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001776out:
Chris Wilson05394f32010-11-08 19:18:58 +00001777 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001778unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001779 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001780 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001781}
1782
Dave Airlieff72145b2011-02-07 12:16:14 +10001783/**
1784 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1785 * @dev: DRM device
1786 * @data: GTT mapping ioctl data
1787 * @file: GEM object info
1788 *
1789 * Simply returns the fake offset to userspace so it can mmap it.
1790 * The mmap call will end up in drm_gem_mmap(), which will set things
1791 * up so we can get faults in the handler above.
1792 *
1793 * The fault handler will take care of binding the object into the GTT
1794 * (since it may have been evicted to make room for something), allocating
1795 * a fence register, and mapping the appropriate aperture address into
1796 * userspace.
1797 */
1798int
1799i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1800 struct drm_file *file)
1801{
1802 struct drm_i915_gem_mmap_gtt *args = data;
1803
Dave Airlieff72145b2011-02-07 12:16:14 +10001804 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1805}
1806
Chris Wilson55372522014-03-25 13:23:06 +00001807static inline int
1808i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1809{
1810 return obj->madv == I915_MADV_DONTNEED;
1811}
1812
Daniel Vetter225067e2012-08-20 10:23:20 +02001813/* Immediately discard the backing storage */
1814static void
1815i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001816{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001817 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001818
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001819 if (obj->base.filp == NULL)
1820 return;
1821
Daniel Vetter225067e2012-08-20 10:23:20 +02001822 /* Our goal here is to return as much of the memory as
1823 * is possible back to the system as we are called from OOM.
1824 * To do this we must instruct the shmfs to drop all of its
1825 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001826 */
Chris Wilson55372522014-03-25 13:23:06 +00001827 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001828 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001829}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001830
Chris Wilson55372522014-03-25 13:23:06 +00001831/* Try to discard unwanted pages */
1832static void
1833i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001834{
Chris Wilson55372522014-03-25 13:23:06 +00001835 struct address_space *mapping;
1836
1837 switch (obj->madv) {
1838 case I915_MADV_DONTNEED:
1839 i915_gem_object_truncate(obj);
1840 case __I915_MADV_PURGED:
1841 return;
1842 }
1843
1844 if (obj->base.filp == NULL)
1845 return;
1846
1847 mapping = file_inode(obj->base.filp)->i_mapping,
1848 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001849}
1850
Chris Wilson5cdf5882010-09-27 15:51:07 +01001851static void
Chris Wilson05394f32010-11-08 19:18:58 +00001852i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001853{
Imre Deak90797e62013-02-18 19:28:03 +02001854 struct sg_page_iter sg_iter;
1855 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001856
Chris Wilson05394f32010-11-08 19:18:58 +00001857 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001858
Chris Wilson6c085a72012-08-20 11:40:46 +02001859 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1860 if (ret) {
1861 /* In the event of a disaster, abandon all caches and
1862 * hope for the best.
1863 */
1864 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001865 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001866 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1867 }
1868
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001869 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001870 i915_gem_object_save_bit_17_swizzle(obj);
1871
Chris Wilson05394f32010-11-08 19:18:58 +00001872 if (obj->madv == I915_MADV_DONTNEED)
1873 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001874
Imre Deak90797e62013-02-18 19:28:03 +02001875 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001876 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001877
Chris Wilson05394f32010-11-08 19:18:58 +00001878 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001879 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001880
Chris Wilson05394f32010-11-08 19:18:58 +00001881 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001882 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001883
Chris Wilson9da3da62012-06-01 15:20:22 +01001884 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001885 }
Chris Wilson05394f32010-11-08 19:18:58 +00001886 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001887
Chris Wilson9da3da62012-06-01 15:20:22 +01001888 sg_free_table(obj->pages);
1889 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001890}
1891
Chris Wilsondd624af2013-01-15 12:39:35 +00001892int
Chris Wilson37e680a2012-06-07 15:38:42 +01001893i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1894{
1895 const struct drm_i915_gem_object_ops *ops = obj->ops;
1896
Chris Wilson2f745ad2012-09-04 21:02:58 +01001897 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001898 return 0;
1899
Chris Wilsona5570172012-09-04 21:02:54 +01001900 if (obj->pages_pin_count)
1901 return -EBUSY;
1902
Ben Widawsky98438772013-07-31 17:00:12 -07001903 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001904
Chris Wilsona2165e32012-12-03 11:49:00 +00001905 /* ->put_pages might need to allocate memory for the bit17 swizzle
1906 * array, hence protect them from being reaped by removing them from gtt
1907 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001908 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001909
Chris Wilson37e680a2012-06-07 15:38:42 +01001910 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001911 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001912
Chris Wilson55372522014-03-25 13:23:06 +00001913 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001914
1915 return 0;
1916}
1917
Chris Wilsond9973b42013-10-04 10:33:00 +01001918static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001919__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1920 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001921{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001922 struct list_head still_in_list;
1923 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001924 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001925
Chris Wilson57094f82013-09-04 10:45:50 +01001926 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001927 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001928 * (due to retiring requests) we have to strictly process only
1929 * one element of the list at the time, and recheck the list
1930 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001931 *
1932 * In particular, we must hold a reference whilst removing the
1933 * object as we may end up waiting for and/or retiring the objects.
1934 * This might release the final reference (held by the active list)
1935 * and result in the object being freed from under us. This is
1936 * similar to the precautions the eviction code must take whilst
1937 * removing objects.
1938 *
1939 * Also note that although these lists do not hold a reference to
1940 * the object we can safely grab one here: The final object
1941 * unreferencing and the bound_list are both protected by the
1942 * dev->struct_mutex and so we won't ever be able to observe an
1943 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001944 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001945 INIT_LIST_HEAD(&still_in_list);
1946 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1947 obj = list_first_entry(&dev_priv->mm.unbound_list,
1948 typeof(*obj), global_list);
1949 list_move_tail(&obj->global_list, &still_in_list);
1950
1951 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1952 continue;
1953
1954 drm_gem_object_reference(&obj->base);
1955
1956 if (i915_gem_object_put_pages(obj) == 0)
1957 count += obj->base.size >> PAGE_SHIFT;
1958
1959 drm_gem_object_unreference(&obj->base);
1960 }
1961 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1962
1963 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001964 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001965 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001966
Chris Wilson57094f82013-09-04 10:45:50 +01001967 obj = list_first_entry(&dev_priv->mm.bound_list,
1968 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001969 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001970
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001971 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1972 continue;
1973
Chris Wilson57094f82013-09-04 10:45:50 +01001974 drm_gem_object_reference(&obj->base);
1975
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001976 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1977 if (i915_vma_unbind(vma))
1978 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001979
Chris Wilson57094f82013-09-04 10:45:50 +01001980 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001981 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001982
1983 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001984 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00001985 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001986
1987 return count;
1988}
1989
Chris Wilsond9973b42013-10-04 10:33:00 +01001990static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001991i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1992{
1993 return __i915_gem_shrink(dev_priv, target, true);
1994}
1995
Chris Wilsond9973b42013-10-04 10:33:00 +01001996static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001997i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1998{
Chris Wilson6c085a72012-08-20 11:40:46 +02001999 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002000 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02002001}
2002
Chris Wilson37e680a2012-06-07 15:38:42 +01002003static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002004i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002005{
Chris Wilson6c085a72012-08-20 11:40:46 +02002006 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002007 int page_count, i;
2008 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002009 struct sg_table *st;
2010 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002011 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002012 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002013 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002014 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002015
Chris Wilson6c085a72012-08-20 11:40:46 +02002016 /* Assert that the object is not currently in any GPU domain. As it
2017 * wasn't in the GTT, there shouldn't be any way it could have been in
2018 * a GPU cache
2019 */
2020 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2021 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2022
Chris Wilson9da3da62012-06-01 15:20:22 +01002023 st = kmalloc(sizeof(*st), GFP_KERNEL);
2024 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002025 return -ENOMEM;
2026
Chris Wilson9da3da62012-06-01 15:20:22 +01002027 page_count = obj->base.size / PAGE_SIZE;
2028 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002029 kfree(st);
2030 return -ENOMEM;
2031 }
2032
2033 /* Get the list of pages out of our struct file. They'll be pinned
2034 * at this point until we release them.
2035 *
2036 * Fail silently without starting the shrinker
2037 */
Al Viro496ad9a2013-01-23 17:07:38 -05002038 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002039 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002040 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002041 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002042 sg = st->sgl;
2043 st->nents = 0;
2044 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002045 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2046 if (IS_ERR(page)) {
2047 i915_gem_purge(dev_priv, page_count);
2048 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2049 }
2050 if (IS_ERR(page)) {
2051 /* We've tried hard to allocate the memory by reaping
2052 * our own buffer, now let the real VM do its job and
2053 * go down in flames if truly OOM.
2054 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08002055 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02002056 gfp |= __GFP_IO | __GFP_WAIT;
2057
2058 i915_gem_shrink_all(dev_priv);
2059 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2060 if (IS_ERR(page))
2061 goto err_pages;
2062
Linus Torvaldscaf49192012-12-10 10:51:16 -08002063 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002064 gfp &= ~(__GFP_IO | __GFP_WAIT);
2065 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002066#ifdef CONFIG_SWIOTLB
2067 if (swiotlb_nr_tbl()) {
2068 st->nents++;
2069 sg_set_page(sg, page, PAGE_SIZE, 0);
2070 sg = sg_next(sg);
2071 continue;
2072 }
2073#endif
Imre Deak90797e62013-02-18 19:28:03 +02002074 if (!i || page_to_pfn(page) != last_pfn + 1) {
2075 if (i)
2076 sg = sg_next(sg);
2077 st->nents++;
2078 sg_set_page(sg, page, PAGE_SIZE, 0);
2079 } else {
2080 sg->length += PAGE_SIZE;
2081 }
2082 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002083
2084 /* Check that the i965g/gm workaround works. */
2085 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002086 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002087#ifdef CONFIG_SWIOTLB
2088 if (!swiotlb_nr_tbl())
2089#endif
2090 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002091 obj->pages = st;
2092
Eric Anholt673a3942008-07-30 12:06:12 -07002093 if (i915_gem_object_needs_bit17_swizzle(obj))
2094 i915_gem_object_do_bit_17_swizzle(obj);
2095
2096 return 0;
2097
2098err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002099 sg_mark_end(sg);
2100 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002101 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002102 sg_free_table(st);
2103 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002104
2105 /* shmemfs first checks if there is enough memory to allocate the page
2106 * and reports ENOSPC should there be insufficient, along with the usual
2107 * ENOMEM for a genuine allocation failure.
2108 *
2109 * We use ENOSPC in our driver to mean that we have run out of aperture
2110 * space and so want to translate the error from shmemfs back to our
2111 * usual understanding of ENOMEM.
2112 */
2113 if (PTR_ERR(page) == -ENOSPC)
2114 return -ENOMEM;
2115 else
2116 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002117}
2118
Chris Wilson37e680a2012-06-07 15:38:42 +01002119/* Ensure that the associated pages are gathered from the backing storage
2120 * and pinned into our object. i915_gem_object_get_pages() may be called
2121 * multiple times before they are released by a single call to
2122 * i915_gem_object_put_pages() - once the pages are no longer referenced
2123 * either as a result of memory pressure (reaping pages under the shrinker)
2124 * or as the object is itself released.
2125 */
2126int
2127i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2128{
2129 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2130 const struct drm_i915_gem_object_ops *ops = obj->ops;
2131 int ret;
2132
Chris Wilson2f745ad2012-09-04 21:02:58 +01002133 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002134 return 0;
2135
Chris Wilson43e28f02013-01-08 10:53:09 +00002136 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002137 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002138 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002139 }
2140
Chris Wilsona5570172012-09-04 21:02:54 +01002141 BUG_ON(obj->pages_pin_count);
2142
Chris Wilson37e680a2012-06-07 15:38:42 +01002143 ret = ops->get_pages(obj);
2144 if (ret)
2145 return ret;
2146
Ben Widawsky35c20a62013-05-31 11:28:48 -07002147 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002148 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002149}
2150
Ben Widawskye2d05a82013-09-24 09:57:58 -07002151static void
Chris Wilson05394f32010-11-08 19:18:58 +00002152i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002153 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002154{
Chris Wilson05394f32010-11-08 19:18:58 +00002155 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002156 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002157 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002158
Zou Nan hai852835f2010-05-21 09:08:56 +08002159 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002160 if (obj->ring != ring && obj->last_write_seqno) {
2161 /* Keep the seqno relative to the current ring */
2162 obj->last_write_seqno = seqno;
2163 }
Chris Wilson05394f32010-11-08 19:18:58 +00002164 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002165
2166 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002167 if (!obj->active) {
2168 drm_gem_object_reference(&obj->base);
2169 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002170 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002171
Chris Wilson05394f32010-11-08 19:18:58 +00002172 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002173
Chris Wilson0201f1e2012-07-20 12:41:01 +01002174 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002175
Chris Wilsoncaea7472010-11-12 13:53:37 +00002176 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002177 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002178
Chris Wilson7dd49062012-03-21 10:48:18 +00002179 /* Bump MRU to take account of the delayed flush */
2180 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2181 struct drm_i915_fence_reg *reg;
2182
2183 reg = &dev_priv->fence_regs[obj->fence_reg];
2184 list_move_tail(&reg->lru_list,
2185 &dev_priv->mm.fence_list);
2186 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002187 }
2188}
2189
Ben Widawskye2d05a82013-09-24 09:57:58 -07002190void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002191 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002192{
2193 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2194 return i915_gem_object_move_to_active(vma->obj, ring);
2195}
2196
Chris Wilsoncaea7472010-11-12 13:53:37 +00002197static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002198i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2199{
Ben Widawskyca191b12013-07-31 17:00:14 -07002200 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002201 struct i915_address_space *vm;
2202 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002203
Chris Wilson65ce3022012-07-20 12:41:02 +01002204 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002205 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002206
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002207 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2208 vma = i915_gem_obj_to_vma(obj, vm);
2209 if (vma && !list_empty(&vma->mm_list))
2210 list_move_tail(&vma->mm_list, &vm->inactive_list);
2211 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002212
Chris Wilson65ce3022012-07-20 12:41:02 +01002213 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002214 obj->ring = NULL;
2215
Chris Wilson65ce3022012-07-20 12:41:02 +01002216 obj->last_read_seqno = 0;
2217 obj->last_write_seqno = 0;
2218 obj->base.write_domain = 0;
2219
2220 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002221 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002222
2223 obj->active = 0;
2224 drm_gem_object_unreference(&obj->base);
2225
2226 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002227}
Eric Anholt673a3942008-07-30 12:06:12 -07002228
Chris Wilsonc8725f32014-03-17 12:21:55 +00002229static void
2230i915_gem_object_retire(struct drm_i915_gem_object *obj)
2231{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002232 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002233
2234 if (ring == NULL)
2235 return;
2236
2237 if (i915_seqno_passed(ring->get_seqno(ring, true),
2238 obj->last_read_seqno))
2239 i915_gem_object_move_to_inactive(obj);
2240}
2241
Chris Wilson9d7730912012-11-27 16:22:52 +00002242static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002243i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002244{
Chris Wilson9d7730912012-11-27 16:22:52 +00002245 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002246 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002247 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002248
Chris Wilson107f27a52012-12-10 13:56:17 +02002249 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002250 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002251 ret = intel_ring_idle(ring);
2252 if (ret)
2253 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002254 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002255 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002256
2257 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002259 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002260
Ben Widawskyebc348b2014-04-29 14:52:28 -07002261 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2262 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002263 }
2264
2265 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002266}
2267
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002268int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2269{
2270 struct drm_i915_private *dev_priv = dev->dev_private;
2271 int ret;
2272
2273 if (seqno == 0)
2274 return -EINVAL;
2275
2276 /* HWS page needs to be set less than what we
2277 * will inject to ring
2278 */
2279 ret = i915_gem_init_seqno(dev, seqno - 1);
2280 if (ret)
2281 return ret;
2282
2283 /* Carefully set the last_seqno value so that wrap
2284 * detection still works
2285 */
2286 dev_priv->next_seqno = seqno;
2287 dev_priv->last_seqno = seqno - 1;
2288 if (dev_priv->last_seqno == 0)
2289 dev_priv->last_seqno--;
2290
2291 return 0;
2292}
2293
Chris Wilson9d7730912012-11-27 16:22:52 +00002294int
2295i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002296{
Chris Wilson9d7730912012-11-27 16:22:52 +00002297 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002298
Chris Wilson9d7730912012-11-27 16:22:52 +00002299 /* reserve 0 for non-seqno */
2300 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002301 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002302 if (ret)
2303 return ret;
2304
2305 dev_priv->next_seqno = 1;
2306 }
2307
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002308 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002309 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002310}
2311
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002312int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002313 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002314 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002315 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002316{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002317 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002318 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002319 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002320 int ret;
2321
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002322 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002323 /*
2324 * Emit any outstanding flushes - execbuf can fail to emit the flush
2325 * after having emitted the batchbuffer command. Hence we need to fix
2326 * things up similar to emitting the lazy request. The difference here
2327 * is that the flush _must_ happen before the next request, no matter
2328 * what.
2329 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002330 ret = intel_ring_flush_all_caches(ring);
2331 if (ret)
2332 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002333
Chris Wilson3c0e2342013-09-04 10:45:52 +01002334 request = ring->preallocated_lazy_request;
2335 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002336 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002337
Chris Wilsona71d8d92012-02-15 11:25:36 +00002338 /* Record the position of the start of the request so that
2339 * should we detect the updated seqno part-way through the
2340 * GPU processing the request, we never over-estimate the
2341 * position of the head.
2342 */
2343 request_ring_position = intel_ring_get_tail(ring);
2344
Chris Wilson9d7730912012-11-27 16:22:52 +00002345 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002346 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002347 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002348
Chris Wilson9d7730912012-11-27 16:22:52 +00002349 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002350 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002351 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002352 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002353
2354 /* Whilst this request exists, batch_obj will be on the
2355 * active_list, and so will hold the active reference. Only when this
2356 * request is retired will the the batch_obj be moved onto the
2357 * inactive_list and lose its active reference. Hence we do not need
2358 * to explicitly hold another reference here.
2359 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002360 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002361
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002362 /* Hold a reference to the current context so that we can inspect
2363 * it later in case a hangcheck error event fires.
2364 */
2365 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002366 if (request->ctx)
2367 i915_gem_context_reference(request->ctx);
2368
Eric Anholt673a3942008-07-30 12:06:12 -07002369 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002370 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002371 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002372
Chris Wilsondb53a302011-02-03 11:57:46 +00002373 if (file) {
2374 struct drm_i915_file_private *file_priv = file->driver_priv;
2375
Chris Wilson1c255952010-09-26 11:03:27 +01002376 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002377 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002378 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002379 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002380 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002381 }
Eric Anholt673a3942008-07-30 12:06:12 -07002382
Chris Wilson9d7730912012-11-27 16:22:52 +00002383 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002384 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002385 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002386
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002387 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002388 i915_queue_hangcheck(ring->dev);
2389
Chris Wilsonf62a0072014-02-21 17:55:39 +00002390 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2391 queue_delayed_work(dev_priv->wq,
2392 &dev_priv->mm.retire_work,
2393 round_jiffies_up_relative(HZ));
2394 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002395 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002396
Chris Wilsonacb868d2012-09-26 13:47:30 +01002397 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002398 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002399 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002400}
2401
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002402static inline void
2403i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002404{
Chris Wilson1c255952010-09-26 11:03:27 +01002405 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002406
Chris Wilson1c255952010-09-26 11:03:27 +01002407 if (!file_priv)
2408 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002409
Chris Wilson1c255952010-09-26 11:03:27 +01002410 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002411 list_del(&request->client_list);
2412 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002413 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002414}
2415
Mika Kuoppala939fd762014-01-30 19:04:44 +02002416static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002417 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002418{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002419 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002420
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002421 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2422
2423 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002424 return true;
2425
2426 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002427 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002428 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002429 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002430 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2431 if (i915_stop_ring_allow_warn(dev_priv))
2432 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002433 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002434 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002435 }
2436
2437 return false;
2438}
2439
Mika Kuoppala939fd762014-01-30 19:04:44 +02002440static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002441 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002442 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002443{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002444 struct i915_ctx_hang_stats *hs;
2445
2446 if (WARN_ON(!ctx))
2447 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002448
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002449 hs = &ctx->hang_stats;
2450
2451 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002452 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002453 hs->batch_active++;
2454 hs->guilty_ts = get_seconds();
2455 } else {
2456 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002457 }
2458}
2459
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002460static void i915_gem_free_request(struct drm_i915_gem_request *request)
2461{
2462 list_del(&request->list);
2463 i915_gem_request_remove_from_client(request);
2464
2465 if (request->ctx)
2466 i915_gem_context_unreference(request->ctx);
2467
2468 kfree(request);
2469}
2470
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002471struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002472i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002473{
Chris Wilson4db080f2013-12-04 11:37:09 +00002474 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002475 u32 completed_seqno;
2476
2477 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002478
Chris Wilson4db080f2013-12-04 11:37:09 +00002479 list_for_each_entry(request, &ring->request_list, list) {
2480 if (i915_seqno_passed(completed_seqno, request->seqno))
2481 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002482
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002483 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002484 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002485
2486 return NULL;
2487}
2488
2489static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002490 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002491{
2492 struct drm_i915_gem_request *request;
2493 bool ring_hung;
2494
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002495 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002496
2497 if (request == NULL)
2498 return;
2499
2500 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2501
Mika Kuoppala939fd762014-01-30 19:04:44 +02002502 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002503
2504 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002505 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002506}
2507
2508static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002509 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002510{
Chris Wilsondfaae392010-09-22 10:31:52 +01002511 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002512 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002513
Chris Wilson05394f32010-11-08 19:18:58 +00002514 obj = list_first_entry(&ring->active_list,
2515 struct drm_i915_gem_object,
2516 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002517
Chris Wilson05394f32010-11-08 19:18:58 +00002518 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002519 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002520
2521 /*
2522 * We must free the requests after all the corresponding objects have
2523 * been moved off active lists. Which is the same order as the normal
2524 * retire_requests function does. This is important if object hold
2525 * implicit references on things like e.g. ppgtt address spaces through
2526 * the request.
2527 */
2528 while (!list_empty(&ring->request_list)) {
2529 struct drm_i915_gem_request *request;
2530
2531 request = list_first_entry(&ring->request_list,
2532 struct drm_i915_gem_request,
2533 list);
2534
2535 i915_gem_free_request(request);
2536 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002537
2538 /* These may not have been flush before the reset, do so now */
2539 kfree(ring->preallocated_lazy_request);
2540 ring->preallocated_lazy_request = NULL;
2541 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002542}
2543
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002544void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002545{
2546 struct drm_i915_private *dev_priv = dev->dev_private;
2547 int i;
2548
Daniel Vetter4b9de732011-10-09 21:52:02 +02002549 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002550 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002551
Daniel Vetter94a335d2013-07-17 14:51:28 +02002552 /*
2553 * Commit delayed tiling changes if we have an object still
2554 * attached to the fence, otherwise just clear the fence.
2555 */
2556 if (reg->obj) {
2557 i915_gem_object_update_fence(reg->obj, reg,
2558 reg->obj->tiling_mode);
2559 } else {
2560 i915_gem_write_fence(dev, i, NULL);
2561 }
Chris Wilson312817a2010-11-22 11:50:11 +00002562 }
2563}
2564
Chris Wilson069efc12010-09-30 16:53:18 +01002565void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002566{
Chris Wilsondfaae392010-09-22 10:31:52 +01002567 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002568 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002569 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002570
Chris Wilson4db080f2013-12-04 11:37:09 +00002571 /*
2572 * Before we free the objects from the requests, we need to inspect
2573 * them for finding the guilty party. As the requests only borrow
2574 * their reference to the objects, the inspection must be done first.
2575 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002576 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002577 i915_gem_reset_ring_status(dev_priv, ring);
2578
2579 for_each_ring(ring, dev_priv, i)
2580 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002581
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002582 i915_gem_context_reset(dev);
2583
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002584 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002585}
2586
2587/**
2588 * This function clears the request list as sequence numbers are passed.
2589 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002590void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002591i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002592{
Eric Anholt673a3942008-07-30 12:06:12 -07002593 uint32_t seqno;
2594
Chris Wilsondb53a302011-02-03 11:57:46 +00002595 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002596 return;
2597
Chris Wilsondb53a302011-02-03 11:57:46 +00002598 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002599
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002600 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002601
Chris Wilsone9103032014-01-07 11:45:14 +00002602 /* Move any buffers on the active list that are no longer referenced
2603 * by the ringbuffer to the flushing/inactive lists as appropriate,
2604 * before we free the context associated with the requests.
2605 */
2606 while (!list_empty(&ring->active_list)) {
2607 struct drm_i915_gem_object *obj;
2608
2609 obj = list_first_entry(&ring->active_list,
2610 struct drm_i915_gem_object,
2611 ring_list);
2612
2613 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2614 break;
2615
2616 i915_gem_object_move_to_inactive(obj);
2617 }
2618
2619
Zou Nan hai852835f2010-05-21 09:08:56 +08002620 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002621 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002622
Zou Nan hai852835f2010-05-21 09:08:56 +08002623 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002624 struct drm_i915_gem_request,
2625 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002626
Chris Wilsondfaae392010-09-22 10:31:52 +01002627 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002628 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002629
Chris Wilsondb53a302011-02-03 11:57:46 +00002630 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002631 /* We know the GPU must have read the request to have
2632 * sent us the seqno + interrupt, so use the position
2633 * of tail of the request to update the last known position
2634 * of the GPU head.
2635 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002636 ring->buffer->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002637
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002638 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002639 }
2640
Chris Wilsondb53a302011-02-03 11:57:46 +00002641 if (unlikely(ring->trace_irq_seqno &&
2642 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002643 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002644 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002645 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002646
Chris Wilsondb53a302011-02-03 11:57:46 +00002647 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002648}
2649
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002650bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002651i915_gem_retire_requests(struct drm_device *dev)
2652{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002653 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002654 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002655 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002656 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002657
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002658 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002659 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002660 idle &= list_empty(&ring->request_list);
2661 }
2662
2663 if (idle)
2664 mod_delayed_work(dev_priv->wq,
2665 &dev_priv->mm.idle_work,
2666 msecs_to_jiffies(100));
2667
2668 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002669}
2670
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002671static void
Eric Anholt673a3942008-07-30 12:06:12 -07002672i915_gem_retire_work_handler(struct work_struct *work)
2673{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002674 struct drm_i915_private *dev_priv =
2675 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2676 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002677 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002678
Chris Wilson891b48c2010-09-29 12:26:37 +01002679 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002680 idle = false;
2681 if (mutex_trylock(&dev->struct_mutex)) {
2682 idle = i915_gem_retire_requests(dev);
2683 mutex_unlock(&dev->struct_mutex);
2684 }
2685 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002686 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2687 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002688}
Chris Wilson891b48c2010-09-29 12:26:37 +01002689
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002690static void
2691i915_gem_idle_work_handler(struct work_struct *work)
2692{
2693 struct drm_i915_private *dev_priv =
2694 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002695
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002696 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002697}
2698
Ben Widawsky5816d642012-04-11 11:18:19 -07002699/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002700 * Ensures that an object will eventually get non-busy by flushing any required
2701 * write domains, emitting any outstanding lazy request and retiring and
2702 * completed requests.
2703 */
2704static int
2705i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2706{
2707 int ret;
2708
2709 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002710 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002711 if (ret)
2712 return ret;
2713
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002714 i915_gem_retire_requests_ring(obj->ring);
2715 }
2716
2717 return 0;
2718}
2719
2720/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002721 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2722 * @DRM_IOCTL_ARGS: standard ioctl arguments
2723 *
2724 * Returns 0 if successful, else an error is returned with the remaining time in
2725 * the timeout parameter.
2726 * -ETIME: object is still busy after timeout
2727 * -ERESTARTSYS: signal interrupted the wait
2728 * -ENONENT: object doesn't exist
2729 * Also possible, but rare:
2730 * -EAGAIN: GPU wedged
2731 * -ENOMEM: damn
2732 * -ENODEV: Internal IRQ fail
2733 * -E?: The add request failed
2734 *
2735 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2736 * non-zero timeout parameter the wait ioctl will wait for the given number of
2737 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2738 * without holding struct_mutex the object may become re-busied before this
2739 * function completes. A similar but shorter * race condition exists in the busy
2740 * ioctl
2741 */
2742int
2743i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2744{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002745 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002746 struct drm_i915_gem_wait *args = data;
2747 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002748 struct intel_engine_cs *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002749 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002750 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002751 u32 seqno = 0;
2752 int ret = 0;
2753
Ben Widawskyeac1f142012-06-05 15:24:24 -07002754 if (args->timeout_ns >= 0) {
2755 timeout_stack = ns_to_timespec(args->timeout_ns);
2756 timeout = &timeout_stack;
2757 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002758
2759 ret = i915_mutex_lock_interruptible(dev);
2760 if (ret)
2761 return ret;
2762
2763 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2764 if (&obj->base == NULL) {
2765 mutex_unlock(&dev->struct_mutex);
2766 return -ENOENT;
2767 }
2768
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002769 /* Need to make sure the object gets inactive eventually. */
2770 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002771 if (ret)
2772 goto out;
2773
2774 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002775 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002776 ring = obj->ring;
2777 }
2778
2779 if (seqno == 0)
2780 goto out;
2781
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002782 /* Do this after OLR check to make sure we make forward progress polling
2783 * on this IOCTL with a 0 timeout (like busy ioctl)
2784 */
2785 if (!args->timeout_ns) {
2786 ret = -ETIME;
2787 goto out;
2788 }
2789
2790 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002791 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002792 mutex_unlock(&dev->struct_mutex);
2793
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002794 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002795 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002796 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002797 return ret;
2798
2799out:
2800 drm_gem_object_unreference(&obj->base);
2801 mutex_unlock(&dev->struct_mutex);
2802 return ret;
2803}
2804
2805/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002806 * i915_gem_object_sync - sync an object to a ring.
2807 *
2808 * @obj: object which may be in use on another ring.
2809 * @to: ring we wish to use the object on. May be NULL.
2810 *
2811 * This code is meant to abstract object synchronization with the GPU.
2812 * Calling with NULL implies synchronizing the object with the CPU
2813 * rather than a particular GPU ring.
2814 *
2815 * Returns 0 if successful, else propagates up the lower layer error.
2816 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002817int
2818i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002819 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002820{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002821 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002822 u32 seqno;
2823 int ret, idx;
2824
2825 if (from == NULL || to == from)
2826 return 0;
2827
Ben Widawsky5816d642012-04-11 11:18:19 -07002828 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002829 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002830
2831 idx = intel_ring_sync_index(from, to);
2832
Chris Wilson0201f1e2012-07-20 12:41:01 +01002833 seqno = obj->last_read_seqno;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002834 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002835 return 0;
2836
Ben Widawskyb4aca012012-04-25 20:50:12 -07002837 ret = i915_gem_check_olr(obj->ring, seqno);
2838 if (ret)
2839 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002840
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002841 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002842 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002843 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002844 /* We use last_read_seqno because sync_to()
2845 * might have just caused seqno wrap under
2846 * the radar.
2847 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002848 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002849
Ben Widawskye3a5a222012-04-11 11:18:20 -07002850 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002851}
2852
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002853static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2854{
2855 u32 old_write_domain, old_read_domains;
2856
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002857 /* Force a pagefault for domain tracking on next user access */
2858 i915_gem_release_mmap(obj);
2859
Keith Packardb97c3d92011-06-24 21:02:59 -07002860 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2861 return;
2862
Chris Wilson97c809fd2012-10-09 19:24:38 +01002863 /* Wait for any direct GTT access to complete */
2864 mb();
2865
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002866 old_read_domains = obj->base.read_domains;
2867 old_write_domain = obj->base.write_domain;
2868
2869 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2870 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2871
2872 trace_i915_gem_object_change_domain(obj,
2873 old_read_domains,
2874 old_write_domain);
2875}
2876
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002877int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002878{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002879 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002880 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002881 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002882
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002883 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002884 return 0;
2885
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002886 if (!drm_mm_node_allocated(&vma->node)) {
2887 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002888 return 0;
2889 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002890
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002891 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002892 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002893
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002894 BUG_ON(obj->pages == NULL);
2895
Chris Wilsona8198ee2011-04-13 22:04:09 +01002896 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002897 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002898 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002899 /* Continue on if we fail due to EIO, the GPU is hung so we
2900 * should be safe and we need to cleanup or else we might
2901 * cause memory corruption through use-after-free.
2902 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002903
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002904 if (i915_is_ggtt(vma->vm)) {
2905 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002906
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002907 /* release the fence reg _after_ flushing */
2908 ret = i915_gem_object_put_fence(obj);
2909 if (ret)
2910 return ret;
2911 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002912
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002913 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002914
Ben Widawsky6f65e292013-12-06 14:10:56 -08002915 vma->unbind_vma(vma);
2916
Daniel Vetter74163902012-02-15 23:50:21 +01002917 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002918
Chris Wilson64bf9302014-02-25 14:23:28 +00002919 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002920 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002921 if (i915_is_ggtt(vma->vm))
2922 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002923
Ben Widawsky2f633152013-07-17 12:19:03 -07002924 drm_mm_remove_node(&vma->node);
2925 i915_gem_vma_destroy(vma);
2926
2927 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002928 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002929 if (list_empty(&obj->vma_list))
2930 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002931
Chris Wilson70903c32013-12-04 09:59:09 +00002932 /* And finally now the object is completely decoupled from this vma,
2933 * we can drop its hold on the backing storage and allow it to be
2934 * reaped by the shrinker.
2935 */
2936 i915_gem_object_unpin_pages(obj);
2937
Chris Wilson88241782011-01-07 17:09:48 +00002938 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002939}
2940
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002941int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002942{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002943 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002944 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002945 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002946
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002947 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002948 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002949 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002950 if (ret)
2951 return ret;
2952
Chris Wilson3e960502012-11-27 16:22:54 +00002953 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002954 if (ret)
2955 return ret;
2956 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002957
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002958 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002959}
2960
Chris Wilson9ce079e2012-04-17 15:31:30 +01002961static void i965_write_fence_reg(struct drm_device *dev, int reg,
2962 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002963{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002964 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002965 int fence_reg;
2966 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002967
Imre Deak56c844e2013-01-07 21:47:34 +02002968 if (INTEL_INFO(dev)->gen >= 6) {
2969 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2970 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2971 } else {
2972 fence_reg = FENCE_REG_965_0;
2973 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2974 }
2975
Chris Wilsond18b9612013-07-10 13:36:23 +01002976 fence_reg += reg * 8;
2977
2978 /* To w/a incoherency with non-atomic 64-bit register updates,
2979 * we split the 64-bit update into two 32-bit writes. In order
2980 * for a partial fence not to be evaluated between writes, we
2981 * precede the update with write to turn off the fence register,
2982 * and only enable the fence as the last step.
2983 *
2984 * For extra levels of paranoia, we make sure each step lands
2985 * before applying the next step.
2986 */
2987 I915_WRITE(fence_reg, 0);
2988 POSTING_READ(fence_reg);
2989
Chris Wilson9ce079e2012-04-17 15:31:30 +01002990 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002991 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002992 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002993
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002994 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002995 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002996 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002997 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002998 if (obj->tiling_mode == I915_TILING_Y)
2999 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3000 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003001
Chris Wilsond18b9612013-07-10 13:36:23 +01003002 I915_WRITE(fence_reg + 4, val >> 32);
3003 POSTING_READ(fence_reg + 4);
3004
3005 I915_WRITE(fence_reg + 0, val);
3006 POSTING_READ(fence_reg);
3007 } else {
3008 I915_WRITE(fence_reg + 4, 0);
3009 POSTING_READ(fence_reg + 4);
3010 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003011}
3012
Chris Wilson9ce079e2012-04-17 15:31:30 +01003013static void i915_write_fence_reg(struct drm_device *dev, int reg,
3014 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003015{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003016 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003017 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003018
Chris Wilson9ce079e2012-04-17 15:31:30 +01003019 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003020 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003021 int pitch_val;
3022 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003023
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003024 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003025 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003026 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3027 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3028 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003029
3030 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3031 tile_width = 128;
3032 else
3033 tile_width = 512;
3034
3035 /* Note: pitch better be a power of two tile widths */
3036 pitch_val = obj->stride / tile_width;
3037 pitch_val = ffs(pitch_val) - 1;
3038
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003039 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003040 if (obj->tiling_mode == I915_TILING_Y)
3041 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3042 val |= I915_FENCE_SIZE_BITS(size);
3043 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3044 val |= I830_FENCE_REG_VALID;
3045 } else
3046 val = 0;
3047
3048 if (reg < 8)
3049 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003050 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003051 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003052
Chris Wilson9ce079e2012-04-17 15:31:30 +01003053 I915_WRITE(reg, val);
3054 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003055}
3056
Chris Wilson9ce079e2012-04-17 15:31:30 +01003057static void i830_write_fence_reg(struct drm_device *dev, int reg,
3058 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003059{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003060 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003061 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003062
Chris Wilson9ce079e2012-04-17 15:31:30 +01003063 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003064 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003065 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003066
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003067 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003068 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003069 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3070 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3071 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003072
Chris Wilson9ce079e2012-04-17 15:31:30 +01003073 pitch_val = obj->stride / 128;
3074 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003075
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003076 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003077 if (obj->tiling_mode == I915_TILING_Y)
3078 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3079 val |= I830_FENCE_SIZE_BITS(size);
3080 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3081 val |= I830_FENCE_REG_VALID;
3082 } else
3083 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003084
Chris Wilson9ce079e2012-04-17 15:31:30 +01003085 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3086 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3087}
3088
Chris Wilsond0a57782012-10-09 19:24:37 +01003089inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3090{
3091 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3092}
3093
Chris Wilson9ce079e2012-04-17 15:31:30 +01003094static void i915_gem_write_fence(struct drm_device *dev, int reg,
3095 struct drm_i915_gem_object *obj)
3096{
Chris Wilsond0a57782012-10-09 19:24:37 +01003097 struct drm_i915_private *dev_priv = dev->dev_private;
3098
3099 /* Ensure that all CPU reads are completed before installing a fence
3100 * and all writes before removing the fence.
3101 */
3102 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3103 mb();
3104
Daniel Vetter94a335d2013-07-17 14:51:28 +02003105 WARN(obj && (!obj->stride || !obj->tiling_mode),
3106 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3107 obj->stride, obj->tiling_mode);
3108
Chris Wilson9ce079e2012-04-17 15:31:30 +01003109 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07003110 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003111 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003112 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003113 case 5:
3114 case 4: i965_write_fence_reg(dev, reg, obj); break;
3115 case 3: i915_write_fence_reg(dev, reg, obj); break;
3116 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003117 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003118 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003119
3120 /* And similarly be paranoid that no direct access to this region
3121 * is reordered to before the fence is installed.
3122 */
3123 if (i915_gem_object_needs_mb(obj))
3124 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003125}
3126
Chris Wilson61050802012-04-17 15:31:31 +01003127static inline int fence_number(struct drm_i915_private *dev_priv,
3128 struct drm_i915_fence_reg *fence)
3129{
3130 return fence - dev_priv->fence_regs;
3131}
3132
3133static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3134 struct drm_i915_fence_reg *fence,
3135 bool enable)
3136{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003137 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003138 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003139
Chris Wilson46a0b632013-07-10 13:36:24 +01003140 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003141
3142 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003143 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003144 fence->obj = obj;
3145 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3146 } else {
3147 obj->fence_reg = I915_FENCE_REG_NONE;
3148 fence->obj = NULL;
3149 list_del_init(&fence->lru_list);
3150 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003151 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003152}
3153
Chris Wilsond9e86c02010-11-10 16:40:20 +00003154static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003155i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003156{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003157 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003158 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003159 if (ret)
3160 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003161
3162 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003163 }
3164
Chris Wilson86d5bc32012-07-20 12:41:04 +01003165 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003166 return 0;
3167}
3168
3169int
3170i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3171{
Chris Wilson61050802012-04-17 15:31:31 +01003172 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003173 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003174 int ret;
3175
Chris Wilsond0a57782012-10-09 19:24:37 +01003176 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003177 if (ret)
3178 return ret;
3179
Chris Wilson61050802012-04-17 15:31:31 +01003180 if (obj->fence_reg == I915_FENCE_REG_NONE)
3181 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003182
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003183 fence = &dev_priv->fence_regs[obj->fence_reg];
3184
Daniel Vetteraff10b302014-02-14 14:06:05 +01003185 if (WARN_ON(fence->pin_count))
3186 return -EBUSY;
3187
Chris Wilson61050802012-04-17 15:31:31 +01003188 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003189 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003190
3191 return 0;
3192}
3193
3194static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003195i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003196{
Daniel Vetterae3db242010-02-19 11:51:58 +01003197 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003198 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003199 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003200
3201 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003202 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003203 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3204 reg = &dev_priv->fence_regs[i];
3205 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003206 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003207
Chris Wilson1690e1e2011-12-14 13:57:08 +01003208 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003209 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003210 }
3211
Chris Wilsond9e86c02010-11-10 16:40:20 +00003212 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003213 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003214
3215 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003216 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003217 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003218 continue;
3219
Chris Wilson8fe301a2012-04-17 15:31:28 +01003220 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003221 }
3222
Chris Wilson5dce5b932014-01-20 10:17:36 +00003223deadlock:
3224 /* Wait for completion of pending flips which consume fences */
3225 if (intel_has_pending_fb_unpin(dev))
3226 return ERR_PTR(-EAGAIN);
3227
3228 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003229}
3230
Jesse Barnesde151cf2008-11-12 10:03:55 -08003231/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003232 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003233 * @obj: object to map through a fence reg
3234 *
3235 * When mapping objects through the GTT, userspace wants to be able to write
3236 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003237 * This function walks the fence regs looking for a free one for @obj,
3238 * stealing one if it can't find any.
3239 *
3240 * It then sets up the reg based on the object's properties: address, pitch
3241 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003242 *
3243 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003244 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003245int
Chris Wilson06d98132012-04-17 15:31:24 +01003246i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003247{
Chris Wilson05394f32010-11-08 19:18:58 +00003248 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003249 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003250 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003251 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003252 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003253
Chris Wilson14415742012-04-17 15:31:33 +01003254 /* Have we updated the tiling parameters upon the object and so
3255 * will need to serialise the write to the associated fence register?
3256 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003257 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003258 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003259 if (ret)
3260 return ret;
3261 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003262
Chris Wilsond9e86c02010-11-10 16:40:20 +00003263 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003264 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3265 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003266 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003267 list_move_tail(&reg->lru_list,
3268 &dev_priv->mm.fence_list);
3269 return 0;
3270 }
3271 } else if (enable) {
3272 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003273 if (IS_ERR(reg))
3274 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003275
Chris Wilson14415742012-04-17 15:31:33 +01003276 if (reg->obj) {
3277 struct drm_i915_gem_object *old = reg->obj;
3278
Chris Wilsond0a57782012-10-09 19:24:37 +01003279 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003280 if (ret)
3281 return ret;
3282
Chris Wilson14415742012-04-17 15:31:33 +01003283 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003284 }
Chris Wilson14415742012-04-17 15:31:33 +01003285 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003286 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003287
Chris Wilson14415742012-04-17 15:31:33 +01003288 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003289
Chris Wilson9ce079e2012-04-17 15:31:30 +01003290 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003291}
3292
Chris Wilson42d6ab42012-07-26 11:49:32 +01003293static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3294 struct drm_mm_node *gtt_space,
3295 unsigned long cache_level)
3296{
3297 struct drm_mm_node *other;
3298
3299 /* On non-LLC machines we have to be careful when putting differing
3300 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003301 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003302 */
3303 if (HAS_LLC(dev))
3304 return true;
3305
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003306 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003307 return true;
3308
3309 if (list_empty(&gtt_space->node_list))
3310 return true;
3311
3312 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3313 if (other->allocated && !other->hole_follows && other->color != cache_level)
3314 return false;
3315
3316 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3317 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3318 return false;
3319
3320 return true;
3321}
3322
3323static void i915_gem_verify_gtt(struct drm_device *dev)
3324{
3325#if WATCH_GTT
3326 struct drm_i915_private *dev_priv = dev->dev_private;
3327 struct drm_i915_gem_object *obj;
3328 int err = 0;
3329
Ben Widawsky35c20a62013-05-31 11:28:48 -07003330 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003331 if (obj->gtt_space == NULL) {
3332 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3333 err++;
3334 continue;
3335 }
3336
3337 if (obj->cache_level != obj->gtt_space->color) {
3338 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003339 i915_gem_obj_ggtt_offset(obj),
3340 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003341 obj->cache_level,
3342 obj->gtt_space->color);
3343 err++;
3344 continue;
3345 }
3346
3347 if (!i915_gem_valid_gtt_space(dev,
3348 obj->gtt_space,
3349 obj->cache_level)) {
3350 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003351 i915_gem_obj_ggtt_offset(obj),
3352 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003353 obj->cache_level);
3354 err++;
3355 continue;
3356 }
3357 }
3358
3359 WARN_ON(err);
3360#endif
3361}
3362
Jesse Barnesde151cf2008-11-12 10:03:55 -08003363/**
Eric Anholt673a3942008-07-30 12:06:12 -07003364 * Finds free space in the GTT aperture and binds the object there.
3365 */
Daniel Vetter262de142014-02-14 14:01:20 +01003366static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003367i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3368 struct i915_address_space *vm,
3369 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003370 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003371{
Chris Wilson05394f32010-11-08 19:18:58 +00003372 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003373 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003374 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003375 unsigned long start =
3376 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3377 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003378 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003379 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003380 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003381
Chris Wilsone28f8712011-07-18 13:11:49 -07003382 fence_size = i915_gem_get_gtt_size(dev,
3383 obj->base.size,
3384 obj->tiling_mode);
3385 fence_alignment = i915_gem_get_gtt_alignment(dev,
3386 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003387 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003388 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003389 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003390 obj->base.size,
3391 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003392
Eric Anholt673a3942008-07-30 12:06:12 -07003393 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003394 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003395 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003396 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003397 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003398 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003399 }
3400
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003401 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003402
Chris Wilson654fc602010-05-27 13:18:21 +01003403 /* If the object is bigger than the entire aperture, reject it early
3404 * before evicting everything in a vain attempt to find space.
3405 */
Chris Wilsond23db882014-05-23 08:48:08 +02003406 if (obj->base.size > end) {
3407 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003408 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003409 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003410 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003411 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003412 }
3413
Chris Wilson37e680a2012-06-07 15:38:42 +01003414 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003415 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003416 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003417
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003418 i915_gem_object_pin_pages(obj);
3419
Ben Widawskyaccfef22013-08-14 11:38:35 +02003420 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003421 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003422 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003423
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003424search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003425 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003426 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003427 obj->cache_level,
3428 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003429 DRM_MM_SEARCH_DEFAULT,
3430 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003431 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003432 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003433 obj->cache_level,
3434 start, end,
3435 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003436 if (ret == 0)
3437 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003438
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003439 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003440 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003441 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003442 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003443 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003444 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003445 }
3446
Daniel Vetter74163902012-02-15 23:50:21 +01003447 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003448 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003449 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003450
Ben Widawsky35c20a62013-05-31 11:28:48 -07003451 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003452 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003453
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003454 if (i915_is_ggtt(vm)) {
3455 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003456
Daniel Vetter49987092013-08-14 10:21:23 +02003457 fenceable = (vma->node.size == fence_size &&
3458 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003459
Daniel Vetter49987092013-08-14 10:21:23 +02003460 mappable = (vma->node.start + obj->base.size <=
3461 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003462
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003463 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003464 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003465
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003466 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003467
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003468 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003469 vma->bind_vma(vma, obj->cache_level,
3470 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3471
Chris Wilson42d6ab42012-07-26 11:49:32 +01003472 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003473 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003474
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003475err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003476 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003477err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003478 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003479 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003480err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003481 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003482 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003483}
3484
Chris Wilson000433b2013-08-08 14:41:09 +01003485bool
Chris Wilson2c225692013-08-09 12:26:45 +01003486i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3487 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003488{
Eric Anholt673a3942008-07-30 12:06:12 -07003489 /* If we don't have a page list set up, then we're not pinned
3490 * to GPU, and we can ignore the cache flush because it'll happen
3491 * again at bind time.
3492 */
Chris Wilson05394f32010-11-08 19:18:58 +00003493 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003494 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003495
Imre Deak769ce462013-02-13 21:56:05 +02003496 /*
3497 * Stolen memory is always coherent with the GPU as it is explicitly
3498 * marked as wc by the system, or the system is cache-coherent.
3499 */
3500 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003501 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003502
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003503 /* If the GPU is snooping the contents of the CPU cache,
3504 * we do not need to manually clear the CPU cache lines. However,
3505 * the caches are only snooped when the render cache is
3506 * flushed/invalidated. As we always have to emit invalidations
3507 * and flushes when moving into and out of the RENDER domain, correct
3508 * snooping behaviour occurs naturally as the result of our domain
3509 * tracking.
3510 */
Chris Wilson2c225692013-08-09 12:26:45 +01003511 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003512 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003513
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003514 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003515 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003516
3517 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003518}
3519
3520/** Flushes the GTT write domain for the object if it's dirty. */
3521static void
Chris Wilson05394f32010-11-08 19:18:58 +00003522i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003523{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003524 uint32_t old_write_domain;
3525
Chris Wilson05394f32010-11-08 19:18:58 +00003526 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003527 return;
3528
Chris Wilson63256ec2011-01-04 18:42:07 +00003529 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003530 * to it immediately go to main memory as far as we know, so there's
3531 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003532 *
3533 * However, we do have to enforce the order so that all writes through
3534 * the GTT land before any writes to the device, such as updates to
3535 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003536 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003537 wmb();
3538
Chris Wilson05394f32010-11-08 19:18:58 +00003539 old_write_domain = obj->base.write_domain;
3540 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003541
3542 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003543 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003544 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003545}
3546
3547/** Flushes the CPU write domain for the object if it's dirty. */
3548static void
Chris Wilson2c225692013-08-09 12:26:45 +01003549i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3550 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003551{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003552 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003553
Chris Wilson05394f32010-11-08 19:18:58 +00003554 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 return;
3556
Chris Wilson000433b2013-08-08 14:41:09 +01003557 if (i915_gem_clflush_object(obj, force))
3558 i915_gem_chipset_flush(obj->base.dev);
3559
Chris Wilson05394f32010-11-08 19:18:58 +00003560 old_write_domain = obj->base.write_domain;
3561 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003562
3563 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003564 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003565 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003566}
3567
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003568/**
3569 * Moves a single object to the GTT read, and possibly write domain.
3570 *
3571 * This function returns when the move is complete, including waiting on
3572 * flushes to occur.
3573 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003574int
Chris Wilson20217462010-11-23 15:26:33 +00003575i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003576{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003577 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003578 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003579 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003580
Eric Anholt02354392008-11-26 13:58:13 -08003581 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003582 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003583 return -EINVAL;
3584
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003585 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3586 return 0;
3587
Chris Wilson0201f1e2012-07-20 12:41:01 +01003588 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003589 if (ret)
3590 return ret;
3591
Chris Wilsonc8725f32014-03-17 12:21:55 +00003592 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003593 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003594
Chris Wilsond0a57782012-10-09 19:24:37 +01003595 /* Serialise direct access to this object with the barriers for
3596 * coherent writes from the GPU, by effectively invalidating the
3597 * GTT domain upon first access.
3598 */
3599 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3600 mb();
3601
Chris Wilson05394f32010-11-08 19:18:58 +00003602 old_write_domain = obj->base.write_domain;
3603 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003604
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003605 /* It should now be out of any other write domains, and we can update
3606 * the domain values for our changes.
3607 */
Chris Wilson05394f32010-11-08 19:18:58 +00003608 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3609 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003610 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003611 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3612 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3613 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003614 }
3615
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003616 trace_i915_gem_object_change_domain(obj,
3617 old_read_domains,
3618 old_write_domain);
3619
Chris Wilson8325a092012-04-24 15:52:35 +01003620 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003621 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003622 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003623 if (vma)
3624 list_move_tail(&vma->mm_list,
3625 &dev_priv->gtt.base.inactive_list);
3626
3627 }
Chris Wilson8325a092012-04-24 15:52:35 +01003628
Eric Anholte47c68e2008-11-14 13:35:19 -08003629 return 0;
3630}
3631
Chris Wilsone4ffd172011-04-04 09:44:39 +01003632int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3633 enum i915_cache_level cache_level)
3634{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003635 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003636 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003637 int ret;
3638
3639 if (obj->cache_level == cache_level)
3640 return 0;
3641
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003642 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003643 DRM_DEBUG("can not change the cache level of pinned objects\n");
3644 return -EBUSY;
3645 }
3646
Chris Wilsondf6f7832014-03-21 07:40:56 +00003647 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003648 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003649 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003650 if (ret)
3651 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003652 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003653 }
3654
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003655 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003656 ret = i915_gem_object_finish_gpu(obj);
3657 if (ret)
3658 return ret;
3659
3660 i915_gem_object_finish_gtt(obj);
3661
3662 /* Before SandyBridge, you could not use tiling or fence
3663 * registers with snooped memory, so relinquish any fences
3664 * currently pointing to our region in the aperture.
3665 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003666 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003667 ret = i915_gem_object_put_fence(obj);
3668 if (ret)
3669 return ret;
3670 }
3671
Ben Widawsky6f65e292013-12-06 14:10:56 -08003672 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003673 if (drm_mm_node_allocated(&vma->node))
3674 vma->bind_vma(vma, cache_level,
3675 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003676 }
3677
Chris Wilson2c225692013-08-09 12:26:45 +01003678 list_for_each_entry(vma, &obj->vma_list, vma_link)
3679 vma->node.color = cache_level;
3680 obj->cache_level = cache_level;
3681
3682 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003683 u32 old_read_domains, old_write_domain;
3684
3685 /* If we're coming from LLC cached, then we haven't
3686 * actually been tracking whether the data is in the
3687 * CPU cache or not, since we only allow one bit set
3688 * in obj->write_domain and have been skipping the clflushes.
3689 * Just set it to the CPU cache for now.
3690 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003691 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003692 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003693
3694 old_read_domains = obj->base.read_domains;
3695 old_write_domain = obj->base.write_domain;
3696
3697 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3698 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3699
3700 trace_i915_gem_object_change_domain(obj,
3701 old_read_domains,
3702 old_write_domain);
3703 }
3704
Chris Wilson42d6ab42012-07-26 11:49:32 +01003705 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003706 return 0;
3707}
3708
Ben Widawsky199adf42012-09-21 17:01:20 -07003709int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3710 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003711{
Ben Widawsky199adf42012-09-21 17:01:20 -07003712 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003713 struct drm_i915_gem_object *obj;
3714 int ret;
3715
3716 ret = i915_mutex_lock_interruptible(dev);
3717 if (ret)
3718 return ret;
3719
3720 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3721 if (&obj->base == NULL) {
3722 ret = -ENOENT;
3723 goto unlock;
3724 }
3725
Chris Wilson651d7942013-08-08 14:41:10 +01003726 switch (obj->cache_level) {
3727 case I915_CACHE_LLC:
3728 case I915_CACHE_L3_LLC:
3729 args->caching = I915_CACHING_CACHED;
3730 break;
3731
Chris Wilson4257d3b2013-08-08 14:41:11 +01003732 case I915_CACHE_WT:
3733 args->caching = I915_CACHING_DISPLAY;
3734 break;
3735
Chris Wilson651d7942013-08-08 14:41:10 +01003736 default:
3737 args->caching = I915_CACHING_NONE;
3738 break;
3739 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003740
3741 drm_gem_object_unreference(&obj->base);
3742unlock:
3743 mutex_unlock(&dev->struct_mutex);
3744 return ret;
3745}
3746
Ben Widawsky199adf42012-09-21 17:01:20 -07003747int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3748 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003749{
Ben Widawsky199adf42012-09-21 17:01:20 -07003750 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003751 struct drm_i915_gem_object *obj;
3752 enum i915_cache_level level;
3753 int ret;
3754
Ben Widawsky199adf42012-09-21 17:01:20 -07003755 switch (args->caching) {
3756 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003757 level = I915_CACHE_NONE;
3758 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003759 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003760 level = I915_CACHE_LLC;
3761 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003762 case I915_CACHING_DISPLAY:
3763 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3764 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003765 default:
3766 return -EINVAL;
3767 }
3768
Ben Widawsky3bc29132012-09-26 16:15:20 -07003769 ret = i915_mutex_lock_interruptible(dev);
3770 if (ret)
3771 return ret;
3772
Chris Wilsone6994ae2012-07-10 10:27:08 +01003773 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3774 if (&obj->base == NULL) {
3775 ret = -ENOENT;
3776 goto unlock;
3777 }
3778
3779 ret = i915_gem_object_set_cache_level(obj, level);
3780
3781 drm_gem_object_unreference(&obj->base);
3782unlock:
3783 mutex_unlock(&dev->struct_mutex);
3784 return ret;
3785}
3786
Chris Wilsoncc98b412013-08-09 12:25:09 +01003787static bool is_pin_display(struct drm_i915_gem_object *obj)
3788{
Oscar Mateo19656432014-05-16 14:20:43 +01003789 struct i915_vma *vma;
3790
3791 if (list_empty(&obj->vma_list))
3792 return false;
3793
3794 vma = i915_gem_obj_to_ggtt(obj);
3795 if (!vma)
3796 return false;
3797
Chris Wilsoncc98b412013-08-09 12:25:09 +01003798 /* There are 3 sources that pin objects:
3799 * 1. The display engine (scanouts, sprites, cursors);
3800 * 2. Reservations for execbuffer;
3801 * 3. The user.
3802 *
3803 * We can ignore reservations as we hold the struct_mutex and
3804 * are only called outside of the reservation path. The user
3805 * can only increment pin_count once, and so if after
3806 * subtracting the potential reference by the user, any pin_count
3807 * remains, it must be due to another use by the display engine.
3808 */
Oscar Mateo19656432014-05-16 14:20:43 +01003809 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003810}
3811
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003812/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003813 * Prepare buffer for display plane (scanout, cursors, etc).
3814 * Can be called from an uninterruptible phase (modesetting) and allows
3815 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003816 */
3817int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003818i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3819 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003820 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003821{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003822 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003823 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003824 int ret;
3825
Chris Wilson0be73282010-12-06 14:36:27 +00003826 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003827 ret = i915_gem_object_sync(obj, pipelined);
3828 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003829 return ret;
3830 }
3831
Chris Wilsoncc98b412013-08-09 12:25:09 +01003832 /* Mark the pin_display early so that we account for the
3833 * display coherency whilst setting up the cache domains.
3834 */
Oscar Mateo19656432014-05-16 14:20:43 +01003835 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003836 obj->pin_display = true;
3837
Eric Anholta7ef0642011-03-29 16:59:54 -07003838 /* The display engine is not coherent with the LLC cache on gen6. As
3839 * a result, we make sure that the pinning that is about to occur is
3840 * done with uncached PTEs. This is lowest common denominator for all
3841 * chipsets.
3842 *
3843 * However for gen6+, we could do better by using the GFDT bit instead
3844 * of uncaching, which would allow us to flush all the LLC-cached data
3845 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3846 */
Chris Wilson651d7942013-08-08 14:41:10 +01003847 ret = i915_gem_object_set_cache_level(obj,
3848 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003849 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003850 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003851
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003852 /* As the user may map the buffer once pinned in the display plane
3853 * (e.g. libkms for the bootup splash), we have to ensure that we
3854 * always use map_and_fenceable for all scanout buffers.
3855 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003856 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003857 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003858 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003859
Chris Wilson2c225692013-08-09 12:26:45 +01003860 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003861
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003862 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003863 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003864
3865 /* It should now be out of any other write domains, and we can update
3866 * the domain values for our changes.
3867 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003868 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003869 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003870
3871 trace_i915_gem_object_change_domain(obj,
3872 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003873 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003874
3875 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003876
3877err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003878 WARN_ON(was_pin_display != is_pin_display(obj));
3879 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003880 return ret;
3881}
3882
3883void
3884i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3885{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003886 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003887 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003888}
3889
Chris Wilson85345512010-11-13 09:49:11 +00003890int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003891i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003892{
Chris Wilson88241782011-01-07 17:09:48 +00003893 int ret;
3894
Chris Wilsona8198ee2011-04-13 22:04:09 +01003895 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003896 return 0;
3897
Chris Wilson0201f1e2012-07-20 12:41:01 +01003898 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003899 if (ret)
3900 return ret;
3901
Chris Wilsona8198ee2011-04-13 22:04:09 +01003902 /* Ensure that we invalidate the GPU's caches and TLBs. */
3903 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003904 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003905}
3906
Eric Anholte47c68e2008-11-14 13:35:19 -08003907/**
3908 * Moves a single object to the CPU read, and possibly write domain.
3909 *
3910 * This function returns when the move is complete, including waiting on
3911 * flushes to occur.
3912 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003913int
Chris Wilson919926a2010-11-12 13:42:53 +00003914i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003915{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003916 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003917 int ret;
3918
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003919 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3920 return 0;
3921
Chris Wilson0201f1e2012-07-20 12:41:01 +01003922 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003923 if (ret)
3924 return ret;
3925
Chris Wilsonc8725f32014-03-17 12:21:55 +00003926 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003927 i915_gem_object_flush_gtt_write_domain(obj);
3928
Chris Wilson05394f32010-11-08 19:18:58 +00003929 old_write_domain = obj->base.write_domain;
3930 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003931
Eric Anholte47c68e2008-11-14 13:35:19 -08003932 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003933 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003934 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003935
Chris Wilson05394f32010-11-08 19:18:58 +00003936 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003937 }
3938
3939 /* It should now be out of any other write domains, and we can update
3940 * the domain values for our changes.
3941 */
Chris Wilson05394f32010-11-08 19:18:58 +00003942 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003943
3944 /* If we're writing through the CPU, then the GPU read domains will
3945 * need to be invalidated at next use.
3946 */
3947 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003948 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3949 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003950 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003951
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003952 trace_i915_gem_object_change_domain(obj,
3953 old_read_domains,
3954 old_write_domain);
3955
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003956 return 0;
3957}
3958
Eric Anholt673a3942008-07-30 12:06:12 -07003959/* Throttle our rendering by waiting until the ring has completed our requests
3960 * emitted over 20 msec ago.
3961 *
Eric Anholtb9624422009-06-03 07:27:35 +00003962 * Note that if we were to use the current jiffies each time around the loop,
3963 * we wouldn't escape the function with any frames outstanding if the time to
3964 * render a frame was over 20ms.
3965 *
Eric Anholt673a3942008-07-30 12:06:12 -07003966 * This should get us reasonable parallelism between CPU and GPU but also
3967 * relatively low latency when blocking on a particular request to finish.
3968 */
3969static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003970i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003971{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003972 struct drm_i915_private *dev_priv = dev->dev_private;
3973 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003974 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003975 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003976 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003977 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003978 u32 seqno = 0;
3979 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003980
Daniel Vetter308887a2012-11-14 17:14:06 +01003981 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3982 if (ret)
3983 return ret;
3984
3985 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3986 if (ret)
3987 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003988
Chris Wilson1c255952010-09-26 11:03:27 +01003989 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003990 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003991 if (time_after_eq(request->emitted_jiffies, recent_enough))
3992 break;
3993
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003994 ring = request->ring;
3995 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003996 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003997 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003998 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003999
4000 if (seqno == 0)
4001 return 0;
4002
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004003 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004004 if (ret == 0)
4005 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004006
Eric Anholt673a3942008-07-30 12:06:12 -07004007 return ret;
4008}
4009
Chris Wilsond23db882014-05-23 08:48:08 +02004010static bool
4011i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4012{
4013 struct drm_i915_gem_object *obj = vma->obj;
4014
4015 if (alignment &&
4016 vma->node.start & (alignment - 1))
4017 return true;
4018
4019 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4020 return true;
4021
4022 if (flags & PIN_OFFSET_BIAS &&
4023 vma->node.start < (flags & PIN_OFFSET_MASK))
4024 return true;
4025
4026 return false;
4027}
4028
Eric Anholt673a3942008-07-30 12:06:12 -07004029int
Chris Wilson05394f32010-11-08 19:18:58 +00004030i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004031 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004032 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004033 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004034{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004035 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004036 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004037 int ret;
4038
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004039 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4040 return -ENODEV;
4041
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004042 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004043 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004044
4045 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004046 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004047 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4048 return -EBUSY;
4049
Chris Wilsond23db882014-05-23 08:48:08 +02004050 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004051 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004052 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004053 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004054 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004055 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004056 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004057 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004058 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004059 if (ret)
4060 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004061
4062 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004063 }
4064 }
4065
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004066 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004067 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4068 if (IS_ERR(vma))
4069 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004070 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004071
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004072 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4073 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004074
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004075 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004076 if (flags & PIN_MAPPABLE)
4077 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004078
4079 return 0;
4080}
4081
4082void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004083i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004084{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004085 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004086
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004087 BUG_ON(!vma);
4088 BUG_ON(vma->pin_count == 0);
4089 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4090
4091 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004092 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004093}
4094
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004095bool
4096i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4097{
4098 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4099 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4100 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4101
4102 WARN_ON(!ggtt_vma ||
4103 dev_priv->fence_regs[obj->fence_reg].pin_count >
4104 ggtt_vma->pin_count);
4105 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4106 return true;
4107 } else
4108 return false;
4109}
4110
4111void
4112i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4113{
4114 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4115 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4116 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4117 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4118 }
4119}
4120
Eric Anholt673a3942008-07-30 12:06:12 -07004121int
4122i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004123 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004124{
4125 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004126 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004127 int ret;
4128
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004129 if (INTEL_INFO(dev)->gen >= 6)
4130 return -ENODEV;
4131
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004132 ret = i915_mutex_lock_interruptible(dev);
4133 if (ret)
4134 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004135
Chris Wilson05394f32010-11-08 19:18:58 +00004136 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004137 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004138 ret = -ENOENT;
4139 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004140 }
Eric Anholt673a3942008-07-30 12:06:12 -07004141
Chris Wilson05394f32010-11-08 19:18:58 +00004142 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004143 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004144 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004145 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004146 }
4147
Chris Wilson05394f32010-11-08 19:18:58 +00004148 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004149 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004150 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004151 ret = -EINVAL;
4152 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004153 }
4154
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004155 if (obj->user_pin_count == ULONG_MAX) {
4156 ret = -EBUSY;
4157 goto out;
4158 }
4159
Chris Wilson93be8782013-01-02 10:31:22 +00004160 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004161 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004162 if (ret)
4163 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004164 }
4165
Chris Wilson93be8782013-01-02 10:31:22 +00004166 obj->user_pin_count++;
4167 obj->pin_filp = file;
4168
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004169 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004170out:
Chris Wilson05394f32010-11-08 19:18:58 +00004171 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004172unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004173 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004174 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004175}
4176
4177int
4178i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004179 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004180{
4181 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004182 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004183 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004184
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004185 ret = i915_mutex_lock_interruptible(dev);
4186 if (ret)
4187 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004188
Chris Wilson05394f32010-11-08 19:18:58 +00004189 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004190 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004191 ret = -ENOENT;
4192 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004193 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004194
Chris Wilson05394f32010-11-08 19:18:58 +00004195 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004196 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004197 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004198 ret = -EINVAL;
4199 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004200 }
Chris Wilson05394f32010-11-08 19:18:58 +00004201 obj->user_pin_count--;
4202 if (obj->user_pin_count == 0) {
4203 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004204 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004205 }
Eric Anholt673a3942008-07-30 12:06:12 -07004206
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004207out:
Chris Wilson05394f32010-11-08 19:18:58 +00004208 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004209unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004210 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004211 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004212}
4213
4214int
4215i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004216 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004217{
4218 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004219 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004220 int ret;
4221
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004222 ret = i915_mutex_lock_interruptible(dev);
4223 if (ret)
4224 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004225
Chris Wilson05394f32010-11-08 19:18:58 +00004226 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004227 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004228 ret = -ENOENT;
4229 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004230 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004231
Chris Wilson0be555b2010-08-04 15:36:30 +01004232 /* Count all active objects as busy, even if they are currently not used
4233 * by the gpu. Users of this interface expect objects to eventually
4234 * become non-busy without any further actions, therefore emit any
4235 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004236 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004237 ret = i915_gem_object_flush_active(obj);
4238
Chris Wilson05394f32010-11-08 19:18:58 +00004239 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004240 if (obj->ring) {
4241 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4242 args->busy |= intel_ring_flag(obj->ring) << 16;
4243 }
Eric Anholt673a3942008-07-30 12:06:12 -07004244
Chris Wilson05394f32010-11-08 19:18:58 +00004245 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004246unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004247 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004248 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004249}
4250
4251int
4252i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4253 struct drm_file *file_priv)
4254{
Akshay Joshi0206e352011-08-16 15:34:10 -04004255 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004256}
4257
Chris Wilson3ef94da2009-09-14 16:50:29 +01004258int
4259i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4260 struct drm_file *file_priv)
4261{
4262 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004263 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004264 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004265
4266 switch (args->madv) {
4267 case I915_MADV_DONTNEED:
4268 case I915_MADV_WILLNEED:
4269 break;
4270 default:
4271 return -EINVAL;
4272 }
4273
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004274 ret = i915_mutex_lock_interruptible(dev);
4275 if (ret)
4276 return ret;
4277
Chris Wilson05394f32010-11-08 19:18:58 +00004278 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004279 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004280 ret = -ENOENT;
4281 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004282 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004283
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004284 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004285 ret = -EINVAL;
4286 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004287 }
4288
Chris Wilson05394f32010-11-08 19:18:58 +00004289 if (obj->madv != __I915_MADV_PURGED)
4290 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004291
Chris Wilson6c085a72012-08-20 11:40:46 +02004292 /* if the object is no longer attached, discard its backing storage */
4293 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004294 i915_gem_object_truncate(obj);
4295
Chris Wilson05394f32010-11-08 19:18:58 +00004296 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004297
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004298out:
Chris Wilson05394f32010-11-08 19:18:58 +00004299 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004300unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004301 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004302 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004303}
4304
Chris Wilson37e680a2012-06-07 15:38:42 +01004305void i915_gem_object_init(struct drm_i915_gem_object *obj,
4306 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004307{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004308 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004309 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004310 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004311 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004312
Chris Wilson37e680a2012-06-07 15:38:42 +01004313 obj->ops = ops;
4314
Chris Wilson0327d6b2012-08-11 15:41:06 +01004315 obj->fence_reg = I915_FENCE_REG_NONE;
4316 obj->madv = I915_MADV_WILLNEED;
4317 /* Avoid an unnecessary call to unbind on the first bind. */
4318 obj->map_and_fenceable = true;
4319
4320 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4321}
4322
Chris Wilson37e680a2012-06-07 15:38:42 +01004323static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4324 .get_pages = i915_gem_object_get_pages_gtt,
4325 .put_pages = i915_gem_object_put_pages_gtt,
4326};
4327
Chris Wilson05394f32010-11-08 19:18:58 +00004328struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4329 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004330{
Daniel Vetterc397b902010-04-09 19:05:07 +00004331 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004332 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004333 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004334
Chris Wilson42dcedd2012-11-15 11:32:30 +00004335 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004336 if (obj == NULL)
4337 return NULL;
4338
4339 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004340 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004341 return NULL;
4342 }
4343
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004344 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4345 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4346 /* 965gm cannot relocate objects above 4GiB. */
4347 mask &= ~__GFP_HIGHMEM;
4348 mask |= __GFP_DMA32;
4349 }
4350
Al Viro496ad9a2013-01-23 17:07:38 -05004351 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004352 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004353
Chris Wilson37e680a2012-06-07 15:38:42 +01004354 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004355
Daniel Vetterc397b902010-04-09 19:05:07 +00004356 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4357 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4358
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004359 if (HAS_LLC(dev)) {
4360 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004361 * cache) for about a 10% performance improvement
4362 * compared to uncached. Graphics requests other than
4363 * display scanout are coherent with the CPU in
4364 * accessing this cache. This means in this mode we
4365 * don't need to clflush on the CPU side, and on the
4366 * GPU side we only need to flush internal caches to
4367 * get data visible to the CPU.
4368 *
4369 * However, we maintain the display planes as UC, and so
4370 * need to rebind when first used as such.
4371 */
4372 obj->cache_level = I915_CACHE_LLC;
4373 } else
4374 obj->cache_level = I915_CACHE_NONE;
4375
Daniel Vetterd861e332013-07-24 23:25:03 +02004376 trace_i915_gem_object_create(obj);
4377
Chris Wilson05394f32010-11-08 19:18:58 +00004378 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004379}
4380
Chris Wilson340fbd82014-05-22 09:16:52 +01004381static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4382{
4383 /* If we are the last user of the backing storage (be it shmemfs
4384 * pages or stolen etc), we know that the pages are going to be
4385 * immediately released. In this case, we can then skip copying
4386 * back the contents from the GPU.
4387 */
4388
4389 if (obj->madv != I915_MADV_WILLNEED)
4390 return false;
4391
4392 if (obj->base.filp == NULL)
4393 return true;
4394
4395 /* At first glance, this looks racy, but then again so would be
4396 * userspace racing mmap against close. However, the first external
4397 * reference to the filp can only be obtained through the
4398 * i915_gem_mmap_ioctl() which safeguards us against the user
4399 * acquiring such a reference whilst we are in the middle of
4400 * freeing the object.
4401 */
4402 return atomic_long_read(&obj->base.filp->f_count) == 1;
4403}
4404
Chris Wilson1488fc02012-04-24 15:47:31 +01004405void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004406{
Chris Wilson1488fc02012-04-24 15:47:31 +01004407 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004408 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004409 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004410 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004411
Paulo Zanonif65c9162013-11-27 18:20:34 -02004412 intel_runtime_pm_get(dev_priv);
4413
Chris Wilson26e12f892011-03-20 11:20:19 +00004414 trace_i915_gem_object_destroy(obj);
4415
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004416 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004417 int ret;
4418
4419 vma->pin_count = 0;
4420 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004421 if (WARN_ON(ret == -ERESTARTSYS)) {
4422 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004423
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004424 was_interruptible = dev_priv->mm.interruptible;
4425 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004426
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004427 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004428
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004429 dev_priv->mm.interruptible = was_interruptible;
4430 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004431 }
4432
Chris Wilson00731152014-05-21 12:42:56 +01004433 i915_gem_object_detach_phys(obj);
4434
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004435 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4436 * before progressing. */
4437 if (obj->stolen)
4438 i915_gem_object_unpin_pages(obj);
4439
Ben Widawsky401c29f2013-05-31 11:28:47 -07004440 if (WARN_ON(obj->pages_pin_count))
4441 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004442 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004443 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004444 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004445 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004446 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004447
Chris Wilson9da3da62012-06-01 15:20:22 +01004448 BUG_ON(obj->pages);
4449
Chris Wilson2f745ad2012-09-04 21:02:58 +01004450 if (obj->base.import_attach)
4451 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004452
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004453 if (obj->ops->release)
4454 obj->ops->release(obj);
4455
Chris Wilson05394f32010-11-08 19:18:58 +00004456 drm_gem_object_release(&obj->base);
4457 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004458
Chris Wilson05394f32010-11-08 19:18:58 +00004459 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004460 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004461
4462 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004463}
4464
Daniel Vettere656a6c2013-08-14 14:14:04 +02004465struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004466 struct i915_address_space *vm)
4467{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004468 struct i915_vma *vma;
4469 list_for_each_entry(vma, &obj->vma_list, vma_link)
4470 if (vma->vm == vm)
4471 return vma;
4472
4473 return NULL;
4474}
4475
Ben Widawsky2f633152013-07-17 12:19:03 -07004476void i915_gem_vma_destroy(struct i915_vma *vma)
4477{
4478 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004479
4480 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4481 if (!list_empty(&vma->exec_list))
4482 return;
4483
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004484 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004485
Ben Widawsky2f633152013-07-17 12:19:03 -07004486 kfree(vma);
4487}
4488
Chris Wilsone3efda42014-04-09 09:19:41 +01004489static void
4490i915_gem_stop_ringbuffers(struct drm_device *dev)
4491{
4492 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004493 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004494 int i;
4495
4496 for_each_ring(ring, dev_priv, i)
4497 intel_stop_ring_buffer(ring);
4498}
4499
Jesse Barnes5669fca2009-02-17 15:13:31 -08004500int
Chris Wilson45c5f202013-10-16 11:50:01 +01004501i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004502{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004503 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004504 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004505
Chris Wilson45c5f202013-10-16 11:50:01 +01004506 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004507 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004508 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004509
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004510 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004511 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004512 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004513
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004514 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004515
Chris Wilson29105cc2010-01-07 10:39:13 +00004516 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004517 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004518 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004519
Chris Wilson29105cc2010-01-07 10:39:13 +00004520 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004521 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004522
Chris Wilson45c5f202013-10-16 11:50:01 +01004523 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4524 * We need to replace this with a semaphore, or something.
4525 * And not confound ums.mm_suspended!
4526 */
4527 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4528 DRIVER_MODESET);
4529 mutex_unlock(&dev->struct_mutex);
4530
4531 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004532 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004533 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004534
Eric Anholt673a3942008-07-30 12:06:12 -07004535 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004536
4537err:
4538 mutex_unlock(&dev->struct_mutex);
4539 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004540}
4541
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004542int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004543{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004544 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004545 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004546 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4547 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004548 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004549
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004550 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004551 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004552
Ben Widawskyc3787e22013-09-17 21:12:44 -07004553 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4554 if (ret)
4555 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004556
Ben Widawskyc3787e22013-09-17 21:12:44 -07004557 /*
4558 * Note: We do not worry about the concurrent register cacheline hang
4559 * here because no other code should access these registers other than
4560 * at initialization time.
4561 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004562 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004563 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4564 intel_ring_emit(ring, reg_base + i);
4565 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004566 }
4567
Ben Widawskyc3787e22013-09-17 21:12:44 -07004568 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004569
Ben Widawskyc3787e22013-09-17 21:12:44 -07004570 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004571}
4572
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004573void i915_gem_init_swizzling(struct drm_device *dev)
4574{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004575 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004576
Daniel Vetter11782b02012-01-31 16:47:55 +01004577 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004578 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4579 return;
4580
4581 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4582 DISP_TILE_SURFACE_SWIZZLING);
4583
Daniel Vetter11782b02012-01-31 16:47:55 +01004584 if (IS_GEN5(dev))
4585 return;
4586
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004587 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4588 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004589 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004590 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004591 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004592 else if (IS_GEN8(dev))
4593 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004594 else
4595 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004596}
Daniel Vettere21af882012-02-09 20:53:27 +01004597
Chris Wilson67b1b572012-07-05 23:49:40 +01004598static bool
4599intel_enable_blt(struct drm_device *dev)
4600{
4601 if (!HAS_BLT(dev))
4602 return false;
4603
4604 /* The blitter was dysfunctional on early prototypes */
4605 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4606 DRM_INFO("BLT not supported on this pre-production hardware;"
4607 " graphics performance will be degraded.\n");
4608 return false;
4609 }
4610
4611 return true;
4612}
4613
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004614static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004615{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004616 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004617 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004618
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004619 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004620 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004621 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004622
4623 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004624 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004625 if (ret)
4626 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004627 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004628
Chris Wilson67b1b572012-07-05 23:49:40 +01004629 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004630 ret = intel_init_blt_ring_buffer(dev);
4631 if (ret)
4632 goto cleanup_bsd_ring;
4633 }
4634
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004635 if (HAS_VEBOX(dev)) {
4636 ret = intel_init_vebox_ring_buffer(dev);
4637 if (ret)
4638 goto cleanup_blt_ring;
4639 }
4640
Zhao Yakui845f74a2014-04-17 10:37:37 +08004641 if (HAS_BSD2(dev)) {
4642 ret = intel_init_bsd2_ring_buffer(dev);
4643 if (ret)
4644 goto cleanup_vebox_ring;
4645 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004646
Mika Kuoppala99433932013-01-22 14:12:17 +02004647 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4648 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004649 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004650
4651 return 0;
4652
Zhao Yakui845f74a2014-04-17 10:37:37 +08004653cleanup_bsd2_ring:
4654 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004655cleanup_vebox_ring:
4656 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004657cleanup_blt_ring:
4658 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4659cleanup_bsd_ring:
4660 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4661cleanup_render_ring:
4662 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4663
4664 return ret;
4665}
4666
4667int
4668i915_gem_init_hw(struct drm_device *dev)
4669{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004670 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004671 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004672
4673 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4674 return -EIO;
4675
Ben Widawsky59124502013-07-04 11:02:05 -07004676 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004677 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004678
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004679 if (IS_HASWELL(dev))
4680 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4681 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004682
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004683 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004684 if (IS_IVYBRIDGE(dev)) {
4685 u32 temp = I915_READ(GEN7_MSG_CTL);
4686 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4687 I915_WRITE(GEN7_MSG_CTL, temp);
4688 } else if (INTEL_INFO(dev)->gen >= 7) {
4689 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4690 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4691 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4692 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004693 }
4694
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004695 i915_gem_init_swizzling(dev);
4696
4697 ret = i915_gem_init_rings(dev);
4698 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004699 return ret;
4700
Ben Widawskyc3787e22013-09-17 21:12:44 -07004701 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4702 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4703
Ben Widawsky254f9652012-06-04 14:42:42 -07004704 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004705 * XXX: Contexts should only be initialized once. Doing a switch to the
4706 * default context switch however is something we'd like to do after
4707 * reset or thaw (the latter may not actually be necessary for HW, but
4708 * goes with our code better). Context switching requires rings (for
4709 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004710 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004711 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004712 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004713 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004714 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004715 }
Daniel Vettere21af882012-02-09 20:53:27 +01004716
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004717 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004718}
4719
Chris Wilson1070a422012-04-24 15:47:41 +01004720int i915_gem_init(struct drm_device *dev)
4721{
4722 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004723 int ret;
4724
Chris Wilson1070a422012-04-24 15:47:41 +01004725 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004726
4727 if (IS_VALLEYVIEW(dev)) {
4728 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004729 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4730 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4731 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004732 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4733 }
4734
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004735 i915_gem_init_userptr(dev);
Ben Widawskyd7e50082012-12-18 10:31:25 -08004736 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004737
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004738 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004739 if (ret) {
4740 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004741 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004742 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004743
Chris Wilson1070a422012-04-24 15:47:41 +01004744 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004745 if (ret == -EIO) {
4746 /* Allow ring initialisation to fail by marking the GPU as
4747 * wedged. But we only want to do this where the GPU is angry,
4748 * for all other failure, such as an allocation failure, bail.
4749 */
4750 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4751 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4752 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004753 }
Chris Wilson60990322014-04-09 09:19:42 +01004754 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004755
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004756 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4757 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4758 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004759 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004760}
4761
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004762void
4763i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4764{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004765 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004766 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004767 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004768
Chris Wilsonb4519512012-05-11 14:29:30 +01004769 for_each_ring(ring, dev_priv, i)
4770 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004771}
4772
4773int
Eric Anholt673a3942008-07-30 12:06:12 -07004774i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4775 struct drm_file *file_priv)
4776{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004777 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004778 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004779
Jesse Barnes79e53942008-11-07 14:24:08 -08004780 if (drm_core_check_feature(dev, DRIVER_MODESET))
4781 return 0;
4782
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004783 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004784 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004785 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004786 }
4787
Eric Anholt673a3942008-07-30 12:06:12 -07004788 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004789 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004790
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004791 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004792 if (ret != 0) {
4793 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004794 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004795 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004796
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004797 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004798
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004799 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004800 if (ret)
4801 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004802 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004803
Eric Anholt673a3942008-07-30 12:06:12 -07004804 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004805
4806cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004807 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004808 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004809 mutex_unlock(&dev->struct_mutex);
4810
4811 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004812}
4813
4814int
4815i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4816 struct drm_file *file_priv)
4817{
Jesse Barnes79e53942008-11-07 14:24:08 -08004818 if (drm_core_check_feature(dev, DRIVER_MODESET))
4819 return 0;
4820
Daniel Vettere090c532013-11-03 20:27:05 +01004821 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004822 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004823 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004824
Chris Wilson45c5f202013-10-16 11:50:01 +01004825 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004826}
4827
4828void
4829i915_gem_lastclose(struct drm_device *dev)
4830{
4831 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004832
Eric Anholte806b492009-01-22 09:56:58 -08004833 if (drm_core_check_feature(dev, DRIVER_MODESET))
4834 return;
4835
Chris Wilson45c5f202013-10-16 11:50:01 +01004836 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004837 if (ret)
4838 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004839}
4840
Chris Wilson64193402010-10-24 12:38:05 +01004841static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004842init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004843{
4844 INIT_LIST_HEAD(&ring->active_list);
4845 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004846}
4847
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004848void i915_init_vm(struct drm_i915_private *dev_priv,
4849 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004850{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004851 if (!i915_is_ggtt(vm))
4852 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004853 vm->dev = dev_priv->dev;
4854 INIT_LIST_HEAD(&vm->active_list);
4855 INIT_LIST_HEAD(&vm->inactive_list);
4856 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004857 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004858}
4859
Eric Anholt673a3942008-07-30 12:06:12 -07004860void
4861i915_gem_load(struct drm_device *dev)
4862{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004863 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004864 int i;
4865
4866 dev_priv->slab =
4867 kmem_cache_create("i915_gem_object",
4868 sizeof(struct drm_i915_gem_object), 0,
4869 SLAB_HWCACHE_ALIGN,
4870 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004871
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004872 INIT_LIST_HEAD(&dev_priv->vm_list);
4873 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4874
Ben Widawskya33afea2013-09-17 21:12:45 -07004875 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004876 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4877 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004878 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004879 for (i = 0; i < I915_NUM_RINGS; i++)
4880 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004881 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004882 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004883 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4884 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004885 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4886 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004887 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004888
Dave Airlie94400122010-07-20 13:15:31 +10004889 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004890 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004891 I915_WRITE(MI_ARB_STATE,
4892 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004893 }
4894
Chris Wilson72bfa192010-12-19 11:42:05 +00004895 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4896
Jesse Barnesde151cf2008-11-12 10:03:55 -08004897 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004898 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4899 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004900
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004901 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4902 dev_priv->num_fence_regs = 32;
4903 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004904 dev_priv->num_fence_regs = 16;
4905 else
4906 dev_priv->num_fence_regs = 8;
4907
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004908 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004909 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4910 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004911
Eric Anholt673a3942008-07-30 12:06:12 -07004912 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004913 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004914
Chris Wilsonce453d82011-02-21 14:43:56 +00004915 dev_priv->mm.interruptible = true;
4916
Chris Wilsonceabbba52014-03-25 13:23:04 +00004917 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4918 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4919 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4920 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004921
4922 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4923 register_oom_notifier(&dev_priv->mm.oom_notifier);
Eric Anholt673a3942008-07-30 12:06:12 -07004924}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004925
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004926void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004927{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004928 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004929
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004930 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4931
Eric Anholtb9624422009-06-03 07:27:35 +00004932 /* Clean up our request list when the client is going away, so that
4933 * later retire_requests won't dereference our soon-to-be-gone
4934 * file_priv.
4935 */
Chris Wilson1c255952010-09-26 11:03:27 +01004936 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004937 while (!list_empty(&file_priv->mm.request_list)) {
4938 struct drm_i915_gem_request *request;
4939
4940 request = list_first_entry(&file_priv->mm.request_list,
4941 struct drm_i915_gem_request,
4942 client_list);
4943 list_del(&request->client_list);
4944 request->file_priv = NULL;
4945 }
Chris Wilson1c255952010-09-26 11:03:27 +01004946 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004947}
Chris Wilson31169712009-09-14 16:50:28 +01004948
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004949static void
4950i915_gem_file_idle_work_handler(struct work_struct *work)
4951{
4952 struct drm_i915_file_private *file_priv =
4953 container_of(work, typeof(*file_priv), mm.idle_work.work);
4954
4955 atomic_set(&file_priv->rps_wait_boost, false);
4956}
4957
4958int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4959{
4960 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004961 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004962
4963 DRM_DEBUG_DRIVER("\n");
4964
4965 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4966 if (!file_priv)
4967 return -ENOMEM;
4968
4969 file->driver_priv = file_priv;
4970 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004971 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004972
4973 spin_lock_init(&file_priv->mm.lock);
4974 INIT_LIST_HEAD(&file_priv->mm.request_list);
4975 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4976 i915_gem_file_idle_work_handler);
4977
Ben Widawskye422b882013-12-06 14:10:58 -08004978 ret = i915_gem_context_open(dev, file);
4979 if (ret)
4980 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004981
Ben Widawskye422b882013-12-06 14:10:58 -08004982 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004983}
4984
Chris Wilson57745062012-11-21 13:04:04 +00004985static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4986{
4987 if (!mutex_is_locked(mutex))
4988 return false;
4989
4990#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4991 return mutex->owner == task;
4992#else
4993 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4994 return false;
4995#endif
4996}
4997
Chris Wilsonb453c4d2014-03-25 13:23:05 +00004998static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
4999{
5000 if (!mutex_trylock(&dev->struct_mutex)) {
5001 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5002 return false;
5003
5004 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5005 return false;
5006
5007 *unlock = false;
5008 } else
5009 *unlock = true;
5010
5011 return true;
5012}
5013
Chris Wilsonceabbba52014-03-25 13:23:04 +00005014static int num_vma_bound(struct drm_i915_gem_object *obj)
5015{
5016 struct i915_vma *vma;
5017 int count = 0;
5018
5019 list_for_each_entry(vma, &obj->vma_list, vma_link)
5020 if (drm_mm_node_allocated(&vma->node))
5021 count++;
5022
5023 return count;
5024}
5025
Dave Chinner7dc19d52013-08-28 10:18:11 +10005026static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005027i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005028{
Chris Wilson17250b72010-10-28 12:51:39 +01005029 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005030 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005031 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005032 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005033 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005034 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005035
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005036 if (!i915_gem_shrinker_lock(dev, &unlock))
5037 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005038
Dave Chinner7dc19d52013-08-28 10:18:11 +10005039 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005040 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005041 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005042 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005043
5044 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005045 if (!i915_gem_obj_is_pinned(obj) &&
5046 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005047 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005048 }
Chris Wilson31169712009-09-14 16:50:28 +01005049
Chris Wilson57745062012-11-21 13:04:04 +00005050 if (unlock)
5051 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005052
Dave Chinner7dc19d52013-08-28 10:18:11 +10005053 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005054}
Ben Widawskya70a3142013-07-31 16:59:56 -07005055
5056/* All the new VM stuff */
5057unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5058 struct i915_address_space *vm)
5059{
5060 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5061 struct i915_vma *vma;
5062
Ben Widawsky6f425322013-12-06 14:10:48 -08005063 if (!dev_priv->mm.aliasing_ppgtt ||
5064 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005065 vm = &dev_priv->gtt.base;
5066
5067 BUG_ON(list_empty(&o->vma_list));
5068 list_for_each_entry(vma, &o->vma_list, vma_link) {
5069 if (vma->vm == vm)
5070 return vma->node.start;
5071
5072 }
5073 return -1;
5074}
5075
5076bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5077 struct i915_address_space *vm)
5078{
5079 struct i915_vma *vma;
5080
5081 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005082 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005083 return true;
5084
5085 return false;
5086}
5087
5088bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5089{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005090 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005091
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005092 list_for_each_entry(vma, &o->vma_list, vma_link)
5093 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005094 return true;
5095
5096 return false;
5097}
5098
5099unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5100 struct i915_address_space *vm)
5101{
5102 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5103 struct i915_vma *vma;
5104
Ben Widawsky6f425322013-12-06 14:10:48 -08005105 if (!dev_priv->mm.aliasing_ppgtt ||
5106 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005107 vm = &dev_priv->gtt.base;
5108
5109 BUG_ON(list_empty(&o->vma_list));
5110
5111 list_for_each_entry(vma, &o->vma_list, vma_link)
5112 if (vma->vm == vm)
5113 return vma->node.size;
5114
5115 return 0;
5116}
5117
Dave Chinner7dc19d52013-08-28 10:18:11 +10005118static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005119i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005120{
5121 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005122 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005123 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005124 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005125 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005126
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005127 if (!i915_gem_shrinker_lock(dev, &unlock))
5128 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005129
Chris Wilsond9973b42013-10-04 10:33:00 +01005130 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5131 if (freed < sc->nr_to_scan)
5132 freed += __i915_gem_shrink(dev_priv,
5133 sc->nr_to_scan - freed,
5134 false);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005135 if (unlock)
5136 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005137
Dave Chinner7dc19d52013-08-28 10:18:11 +10005138 return freed;
5139}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005140
Chris Wilson2cfcd322014-05-20 08:28:43 +01005141static int
5142i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5143{
5144 struct drm_i915_private *dev_priv =
5145 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5146 struct drm_device *dev = dev_priv->dev;
5147 struct drm_i915_gem_object *obj;
5148 unsigned long timeout = msecs_to_jiffies(5000) + 1;
5149 unsigned long pinned, bound, unbound, freed;
5150 bool was_interruptible;
5151 bool unlock;
5152
5153 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout)
5154 schedule_timeout_killable(1);
5155 if (timeout == 0) {
5156 pr_err("Unable to purge GPU memory due lock contention.\n");
5157 return NOTIFY_DONE;
5158 }
5159
5160 was_interruptible = dev_priv->mm.interruptible;
5161 dev_priv->mm.interruptible = false;
5162
5163 freed = i915_gem_shrink_all(dev_priv);
5164
5165 dev_priv->mm.interruptible = was_interruptible;
5166
5167 /* Because we may be allocating inside our own driver, we cannot
5168 * assert that there are no objects with pinned pages that are not
5169 * being pointed to by hardware.
5170 */
5171 unbound = bound = pinned = 0;
5172 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5173 if (!obj->base.filp) /* not backed by a freeable object */
5174 continue;
5175
5176 if (obj->pages_pin_count)
5177 pinned += obj->base.size;
5178 else
5179 unbound += obj->base.size;
5180 }
5181 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5182 if (!obj->base.filp)
5183 continue;
5184
5185 if (obj->pages_pin_count)
5186 pinned += obj->base.size;
5187 else
5188 bound += obj->base.size;
5189 }
5190
5191 if (unlock)
5192 mutex_unlock(&dev->struct_mutex);
5193
5194 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5195 freed, pinned);
5196 if (unbound || bound)
5197 pr_err("%lu and %lu bytes still available in the "
5198 "bound and unbound GPU page lists.\n",
5199 bound, unbound);
5200
5201 *(unsigned long *)ptr += freed;
5202 return NOTIFY_DONE;
5203}
5204
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005205struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5206{
5207 struct i915_vma *vma;
5208
Oscar Mateo19656432014-05-16 14:20:43 +01005209 /* This WARN has probably outlived its usefulness (callers already
5210 * WARN if they don't find the GGTT vma they expect). When removing,
5211 * remember to remove the pre-check in is_pin_display() as well */
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005212 if (WARN_ON(list_empty(&obj->vma_list)))
5213 return NULL;
5214
5215 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005216 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005217 return NULL;
5218
5219 return vma;
5220}