blob: a8a069f97c56f63e21677fb0c7b93df317934666 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
46static __must_check int
Ben Widawsky07fe0b12013-07-31 17:00:10 -070047i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
48 struct i915_address_space *vm,
49 unsigned alignment,
50 bool map_and_fenceable,
51 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070056
Chris Wilson61050802012-04-17 15:31:31 +010057static void i915_gem_write_fence(struct drm_device *dev, int reg,
58 struct drm_i915_gem_object *obj);
59static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
60 struct drm_i915_fence_reg *fence,
61 bool enable);
62
Dave Chinner7dc19d52013-08-28 10:18:11 +100063static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
64 struct shrink_control *sc);
65static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
66 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010067static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
68static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010069static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilsonc76ce032013-08-08 14:41:03 +010071static bool cpu_cache_is_coherent(struct drm_device *dev,
72 enum i915_cache_level level)
73{
74 return HAS_LLC(dev) || level != I915_CACHE_NONE;
75}
76
Chris Wilson2c225692013-08-09 12:26:45 +010077static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
78{
79 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
80 return true;
81
82 return obj->pin_display;
83}
84
Chris Wilson61050802012-04-17 15:31:31 +010085static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
86{
87 if (obj->tiling_mode)
88 i915_gem_release_mmap(obj);
89
90 /* As we do not have an associated fence register, we will force
91 * a tiling change if we ever need to acquire one.
92 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010093 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010094 obj->fence_reg = I915_FENCE_REG_NONE;
95}
96
Chris Wilson73aa8082010-09-30 11:46:12 +010097/* some bookkeeping */
98static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
99 size_t size)
100{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102 dev_priv->mm.object_count++;
103 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105}
106
107static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
108 size_t size)
109{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200110 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100111 dev_priv->mm.object_count--;
112 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200113 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100114}
115
Chris Wilson21dd3732011-01-26 15:55:56 +0000116static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100117i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 int ret;
120
Daniel Vetter7abb6902013-05-24 21:29:32 +0200121#define EXIT_COND (!i915_reset_in_progress(error) || \
122 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100123 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124 return 0;
125
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 /*
127 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
128 * userspace. If it takes that long something really bad is going on and
129 * we should simply try to bail out and fail as gracefully as possible.
130 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100131 ret = wait_event_interruptible_timeout(error->reset_queue,
132 EXIT_COND,
133 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 if (ret == 0) {
135 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
136 return -EIO;
137 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200139 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100140#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson21dd3732011-01-26 15:55:56 +0000142 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143}
144
Chris Wilson54cf91d2010-11-25 18:00:26 +0000145int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146{
Daniel Vetter33196de2012-11-14 17:14:05 +0100147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100148 int ret;
149
Daniel Vetter33196de2012-11-14 17:14:05 +0100150 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100151 if (ret)
152 return ret;
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
157
Chris Wilson23bc5982010-09-29 16:10:57 +0100158 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100159 return 0;
160}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100161
Chris Wilson7d1c4802010-08-07 21:45:03 +0100162static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000163i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100164{
Ben Widawsky98438772013-07-31 17:00:12 -0700165 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166}
167
Eric Anholt673a3942008-07-30 12:06:12 -0700168int
169i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700171{
Ben Widawsky93d18792013-01-17 12:45:17 -0800172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700173 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000174
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200175 if (drm_core_check_feature(dev, DRIVER_MODESET))
176 return -ENODEV;
177
Chris Wilson20217462010-11-23 15:26:33 +0000178 if (args->gtt_start >= args->gtt_end ||
179 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Daniel Vetterf534bc02012-03-26 22:37:04 +0200182 /* GEM with user mode setting was never supported on ilk and later. */
183 if (INTEL_INFO(dev)->gen >= 5)
184 return -ENODEV;
185
Eric Anholt673a3942008-07-30 12:06:12 -0700186 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800187 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
188 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800189 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700190 mutex_unlock(&dev->struct_mutex);
191
Chris Wilson20217462010-11-23 15:26:33 +0000192 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700193}
194
Eric Anholt5a125c32008-10-22 21:40:13 -0700195int
196i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000197 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700198{
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700200 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000201 struct drm_i915_gem_object *obj;
202 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700203
Chris Wilson6299f992010-11-24 12:23:44 +0000204 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100205 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700206 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800207 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700208 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100209 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700210
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700211 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000213
Eric Anholt5a125c32008-10-22 21:40:13 -0700214 return 0;
215}
216
Chris Wilson42dcedd2012-11-15 11:32:30 +0000217void *i915_gem_object_alloc(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700220 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000221}
222
223void i915_gem_object_free(struct drm_i915_gem_object *obj)
224{
225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
226 kmem_cache_free(dev_priv->slab, obj);
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229static int
230i915_gem_create(struct drm_file *file,
231 struct drm_device *dev,
232 uint64_t size,
233 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700234{
Chris Wilson05394f32010-11-08 19:18:58 +0000235 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200240 if (size == 0)
241 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700242
243 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700245 if (obj == NULL)
246 return -ENOMEM;
247
Chris Wilson05394f32010-11-08 19:18:58 +0000248 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100249 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200250 drm_gem_object_unreference_unlocked(&obj->base);
251 if (ret)
252 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100253
Dave Airlieff72145b2011-02-07 12:16:14 +1000254 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700255 return 0;
256}
257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258int
259i915_gem_dumb_create(struct drm_file *file,
260 struct drm_device *dev,
261 struct drm_mode_create_dumb *args)
262{
263 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300264 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 args->size = args->pitch * args->height;
266 return i915_gem_create(file, dev,
267 args->size, &args->handle);
268}
269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270/**
271 * Creates a new mm object and returns a handle to it.
272 */
273int
274i915_gem_create_ioctl(struct drm_device *dev, void *data,
275 struct drm_file *file)
276{
277 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200278
Dave Airlieff72145b2011-02-07 12:16:14 +1000279 return i915_gem_create(file, dev,
280 args->size, &args->handle);
281}
282
Daniel Vetter8c599672011-12-14 13:57:31 +0100283static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100284__copy_to_user_swizzled(char __user *cpu_vaddr,
285 const char *gpu_vaddr, int gpu_offset,
286 int length)
287{
288 int ret, cpu_offset = 0;
289
290 while (length > 0) {
291 int cacheline_end = ALIGN(gpu_offset + 1, 64);
292 int this_length = min(cacheline_end - gpu_offset, length);
293 int swizzled_gpu_offset = gpu_offset ^ 64;
294
295 ret = __copy_to_user(cpu_vaddr + cpu_offset,
296 gpu_vaddr + swizzled_gpu_offset,
297 this_length);
298 if (ret)
299 return ret + length;
300
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
306 return 0;
307}
308
309static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700310__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
311 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100312 int length)
313{
314 int ret, cpu_offset = 0;
315
316 while (length > 0) {
317 int cacheline_end = ALIGN(gpu_offset + 1, 64);
318 int this_length = min(cacheline_end - gpu_offset, length);
319 int swizzled_gpu_offset = gpu_offset ^ 64;
320
321 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
322 cpu_vaddr + cpu_offset,
323 this_length);
324 if (ret)
325 return ret + length;
326
327 cpu_offset += this_length;
328 gpu_offset += this_length;
329 length -= this_length;
330 }
331
332 return 0;
333}
334
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335/* Per-page copy function for the shmem pread fastpath.
336 * Flushes invalid cachelines before reading the target if
337 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700338static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200339shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
340 char __user *user_data,
341 bool page_do_bit17_swizzling, bool needs_clflush)
342{
343 char *vaddr;
344 int ret;
345
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200346 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347 return -EINVAL;
348
349 vaddr = kmap_atomic(page);
350 if (needs_clflush)
351 drm_clflush_virt_range(vaddr + shmem_page_offset,
352 page_length);
353 ret = __copy_to_user_inatomic(user_data,
354 vaddr + shmem_page_offset,
355 page_length);
356 kunmap_atomic(vaddr);
357
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100358 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359}
360
Daniel Vetter23c18c72012-03-25 19:47:42 +0200361static void
362shmem_clflush_swizzled_range(char *addr, unsigned long length,
363 bool swizzled)
364{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200365 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200366 unsigned long start = (unsigned long) addr;
367 unsigned long end = (unsigned long) addr + length;
368
369 /* For swizzling simply ensure that we always flush both
370 * channels. Lame, but simple and it works. Swizzled
371 * pwrite/pread is far from a hotpath - current userspace
372 * doesn't use it at all. */
373 start = round_down(start, 128);
374 end = round_up(end, 128);
375
376 drm_clflush_virt_range((void *)start, end - start);
377 } else {
378 drm_clflush_virt_range(addr, length);
379 }
380
381}
382
Daniel Vetterd174bd62012-03-25 19:47:40 +0200383/* Only difference to the fast-path function is that this can handle bit17
384 * and uses non-atomic copy and kmap functions. */
385static int
386shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
387 char __user *user_data,
388 bool page_do_bit17_swizzling, bool needs_clflush)
389{
390 char *vaddr;
391 int ret;
392
393 vaddr = kmap(page);
394 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200395 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
396 page_length,
397 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398
399 if (page_do_bit17_swizzling)
400 ret = __copy_to_user_swizzled(user_data,
401 vaddr, shmem_page_offset,
402 page_length);
403 else
404 ret = __copy_to_user(user_data,
405 vaddr + shmem_page_offset,
406 page_length);
407 kunmap(page);
408
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100409 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200410}
411
Eric Anholteb014592009-03-10 11:44:52 -0700412static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200413i915_gem_shmem_pread(struct drm_device *dev,
414 struct drm_i915_gem_object *obj,
415 struct drm_i915_gem_pread *args,
416 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700417{
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700419 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100421 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200423 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200424 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200425 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700426
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200427 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700428 remain = args->size;
429
Daniel Vetter8461d222011-12-14 13:57:32 +0100430 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700431
Daniel Vetter84897312012-03-25 19:47:31 +0200432 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
433 /* If we're not in the cpu read domain, set ourself into the gtt
434 * read domain and manually flush cachelines (if required). This
435 * optimizes for the case when the gpu will dirty the data
436 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100437 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700438 ret = i915_gem_object_wait_rendering(obj, true);
439 if (ret)
440 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200441 }
Eric Anholteb014592009-03-10 11:44:52 -0700442
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100443 ret = i915_gem_object_get_pages(obj);
444 if (ret)
445 return ret;
446
447 i915_gem_object_pin_pages(obj);
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100450
Imre Deak67d5a502013-02-18 19:28:02 +0200451 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
452 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200453 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100454
455 if (remain <= 0)
456 break;
457
Eric Anholteb014592009-03-10 11:44:52 -0700458 /* Operation in this page
459 *
Eric Anholteb014592009-03-10 11:44:52 -0700460 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700461 * page_length = bytes to copy for this page
462 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100463 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700464 page_length = remain;
465 if ((shmem_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetter8461d222011-12-14 13:57:32 +0100468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_unlock(&dev->struct_mutex);
478
Jani Nikulad330a952014-01-21 11:24:25 +0200479 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200480 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100498 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500
Eric Anholteb014592009-03-10 11:44:52 -0700501 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100502 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset += page_length;
504 }
505
Chris Wilson4f27b752010-10-14 15:26:45 +0100506out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100507 i915_gem_object_unpin_pages(obj);
508
Eric Anholteb014592009-03-10 11:44:52 -0700509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200529 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
Ben Widawskyc37e2202013-07-31 16:59:58 -0700608 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200620 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800654 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
Chris Wilson755d2212012-09-04 21:02:55 +0100688 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Chris Wilson755d2212012-09-04 21:02:55 +0100722 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Eric Anholt40123c12009-03-09 13:42:30 -0700731 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100732 loff_t offset;
733 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100734 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200736 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200739 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700740
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200741 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700742 remain = args->size;
743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700745
Daniel Vetter58642882012-03-25 19:47:37 +0200746 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
747 /* If we're not in the cpu write domain, set ourself into the gtt
748 * write domain and manually flush cachelines (if required). This
749 * optimizes for the case when the gpu will use the data
750 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100751 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700752 ret = i915_gem_object_wait_rendering(obj, false);
753 if (ret)
754 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100756 /* Same trick applies to invalidate partially written cachelines read
757 * before writing. */
758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
759 needs_clflush_before =
760 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Imre Deak67d5a502013-02-18 19:28:02 +0200771 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
772 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200773 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200774 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775
Chris Wilson9da3da62012-06-01 15:20:22 +0100776 if (remain <= 0)
777 break;
778
Eric Anholt40123c12009-03-09 13:42:30 -0700779 /* Operation in this page
780 *
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700782 * page_length = bytes to copy for this page
783 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100784 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700785
786 page_length = remain;
787 if ((shmem_page_offset + page_length) > PAGE_SIZE)
788 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700789
Daniel Vetter58642882012-03-25 19:47:37 +0200790 /* If we don't overwrite a cacheline completely we need to be
791 * careful to have up-to-date data by first clflushing. Don't
792 * overcomplicate things and flush the entire patch. */
793 partial_cacheline_write = needs_clflush_before &&
794 ((shmem_page_offset | page_length)
795 & (boot_cpu_data.x86_clflush_size - 1));
796
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
Daniel Vetterd174bd62012-03-25 19:47:40 +0200800 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 partial_cacheline_write,
803 needs_clflush_after);
804 if (ret == 0)
805 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700806
Daniel Vettere244a442012-03-25 19:47:28 +0200807 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100815
Daniel Vettere244a442012-03-25 19:47:28 +0200816next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100817 set_page_dirty(page);
818 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Chris Wilson755d2212012-09-04 21:02:55 +0100820 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100821 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100822
Eric Anholt40123c12009-03-09 13:42:30 -0700823 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700825 offset += page_length;
826 }
827
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100828out:
Chris Wilson755d2212012-09-04 21:02:55 +0100829 i915_gem_object_unpin_pages(obj);
830
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100832 /*
833 * Fixup: Flush cpu caches in case we didn't flush the dirty
834 * cachelines in-line while writing and the object moved
835 * out of the cpu write domain while we've dropped the lock.
836 */
837 if (!needs_clflush_after &&
838 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100839 if (i915_gem_clflush_object(obj, obj->pin_display))
840 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200841 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 }
Eric Anholt40123c12009-03-09 13:42:30 -0700843
Daniel Vetter58642882012-03-25 19:47:37 +0200844 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200846
Eric Anholt40123c12009-03-09 13:42:30 -0700847 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700848}
849
850/**
851 * Writes data to the object referenced by handle.
852 *
853 * On error, the contents of the buffer that were to be modified are undefined.
854 */
855int
856i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100857 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700858{
859 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000860 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000861 int ret;
862
863 if (args->size == 0)
864 return 0;
865
866 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200867 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000868 args->size))
869 return -EFAULT;
870
Jani Nikulad330a952014-01-21 11:24:25 +0200871 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800872 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
873 args->size);
874 if (ret)
875 return -EFAULT;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = i915_mutex_lock_interruptible(dev);
879 if (ret)
880 return ret;
881
Chris Wilson05394f32010-11-08 19:18:58 +0000882 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000883 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = -ENOENT;
885 goto unlock;
886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Chris Wilson7dcd2492010-09-26 20:21:44 +0100888 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000889 if (args->offset > obj->base.size ||
890 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100891 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100892 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100893 }
894
Daniel Vetter1286ff72012-05-10 15:25:09 +0200895 /* prime objects have no backing filp to GEM pread/pwrite
896 * pages from.
897 */
898 if (!obj->base.filp) {
899 ret = -EINVAL;
900 goto out;
901 }
902
Chris Wilsondb53a302011-02-03 11:57:46 +0000903 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
904
Daniel Vetter935aaa62012-03-25 19:47:35 +0200905 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700906 /* We can only do the GTT pwrite on untiled buffers, as otherwise
907 * it would end up going through the fenced access, and we'll get
908 * different detiling behavior between reading and writing.
909 * pread/pwrite currently are reading and writing from the CPU
910 * perspective, requiring manual detiling by the client.
911 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100912 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100914 goto out;
915 }
916
Chris Wilson2c225692013-08-09 12:26:45 +0100917 if (obj->tiling_mode == I915_TILING_NONE &&
918 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
919 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 /* Note that the gtt paths might fail with non-page-backed user
922 * pointers (e.g. gtt mappings when moving data between
923 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700924 }
Eric Anholt673a3942008-07-30 12:06:12 -0700925
Chris Wilson86a1ee22012-08-11 15:41:04 +0100926 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100928
Chris Wilson35b62a82010-09-26 20:23:38 +0100929out:
Chris Wilson05394f32010-11-08 19:18:58 +0000930 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100931unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700933 return ret;
934}
935
Chris Wilsonb3612372012-08-24 09:35:08 +0100936int
Daniel Vetter33196de2012-11-14 17:14:05 +0100937i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 bool interruptible)
939{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100941 /* Non-interruptible callers can't handle -EAGAIN, hence return
942 * -EIO unconditionally for these. */
943 if (!interruptible)
944 return -EIO;
945
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100946 /* Recovery complete, but the reset failed ... */
947 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100948 return -EIO;
949
950 return -EAGAIN;
951 }
952
953 return 0;
954}
955
956/*
957 * Compare seqno against outstanding lazy request. Emit a request if they are
958 * equal.
959 */
960static int
961i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
962{
963 int ret;
964
965 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
966
967 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100968 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300969 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100970
971 return ret;
972}
973
Chris Wilson094f9a52013-09-25 17:34:55 +0100974static void fake_irq(unsigned long data)
975{
976 wake_up_process((struct task_struct *)data);
977}
978
979static bool missed_irq(struct drm_i915_private *dev_priv,
980 struct intel_ring_buffer *ring)
981{
982 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
983}
984
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100985static bool can_wait_boost(struct drm_i915_file_private *file_priv)
986{
987 if (file_priv == NULL)
988 return true;
989
990 return !atomic_xchg(&file_priv->rps_wait_boost, true);
991}
992
Chris Wilsonb3612372012-08-24 09:35:08 +0100993/**
994 * __wait_seqno - wait until execution of seqno has finished
995 * @ring: the ring expected to report seqno
996 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100997 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100998 * @interruptible: do an interruptible wait (normally yes)
999 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1000 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001001 * Note: It is of utmost importance that the passed in seqno and reset_counter
1002 * values have been read by the caller in an smp safe manner. Where read-side
1003 * locks are involved, it is sufficient to read the reset_counter before
1004 * unlocking the lock that protects the seqno. For lockless tricks, the
1005 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1006 * inserted.
1007 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001008 * Returns 0 if the seqno was found within the alloted time. Else returns the
1009 * errno with remaining time filled in timeout argument.
1010 */
1011static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001012 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001013 bool interruptible,
1014 struct timespec *timeout,
1015 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001016{
1017 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001018 const bool irq_test_in_progress =
1019 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001020 struct timespec before, now;
1021 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001022 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001023 int ret;
1024
Paulo Zanonic67a4702013-08-19 13:18:09 -03001025 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1026
Chris Wilsonb3612372012-08-24 09:35:08 +01001027 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1028 return 0;
1029
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001030 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001031
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001032 if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
1033 gen6_rps_boost(dev_priv);
1034 if (file_priv)
1035 mod_delayed_work(dev_priv->wq,
1036 &file_priv->mm.idle_work,
1037 msecs_to_jiffies(100));
1038 }
1039
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001040 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001041 return -ENODEV;
1042
Chris Wilson094f9a52013-09-25 17:34:55 +01001043 /* Record current time in case interrupted by signal, or wedged */
1044 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001045 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001046 for (;;) {
1047 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001048
Chris Wilson094f9a52013-09-25 17:34:55 +01001049 prepare_to_wait(&ring->irq_queue, &wait,
1050 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001051
Daniel Vetterf69061b2012-12-06 09:01:42 +01001052 /* We need to check whether any gpu reset happened in between
1053 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001054 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1055 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1056 * is truely gone. */
1057 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1058 if (ret == 0)
1059 ret = -EAGAIN;
1060 break;
1061 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001062
Chris Wilson094f9a52013-09-25 17:34:55 +01001063 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1064 ret = 0;
1065 break;
1066 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001067
Chris Wilson094f9a52013-09-25 17:34:55 +01001068 if (interruptible && signal_pending(current)) {
1069 ret = -ERESTARTSYS;
1070 break;
1071 }
1072
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001073 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001074 ret = -ETIME;
1075 break;
1076 }
1077
1078 timer.function = NULL;
1079 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001080 unsigned long expire;
1081
Chris Wilson094f9a52013-09-25 17:34:55 +01001082 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001083 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001084 mod_timer(&timer, expire);
1085 }
1086
Chris Wilson5035c272013-10-04 09:58:46 +01001087 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001088
Chris Wilson094f9a52013-09-25 17:34:55 +01001089 if (timer.function) {
1090 del_singleshot_timer_sync(&timer);
1091 destroy_timer_on_stack(&timer);
1092 }
1093 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001094 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001095 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001096
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001097 if (!irq_test_in_progress)
1098 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001099
1100 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001101
1102 if (timeout) {
1103 struct timespec sleep_time = timespec_sub(now, before);
1104 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001105 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1106 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001107 }
1108
Chris Wilson094f9a52013-09-25 17:34:55 +01001109 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001110}
1111
1112/**
1113 * Waits for a sequence number to be signaled, and cleans up the
1114 * request and object lists appropriately for that event.
1115 */
1116int
1117i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1118{
1119 struct drm_device *dev = ring->dev;
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 bool interruptible = dev_priv->mm.interruptible;
1122 int ret;
1123
1124 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1125 BUG_ON(seqno == 0);
1126
Daniel Vetter33196de2012-11-14 17:14:05 +01001127 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 if (ret)
1129 return ret;
1130
1131 ret = i915_gem_check_olr(ring, seqno);
1132 if (ret)
1133 return ret;
1134
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 return __wait_seqno(ring, seqno,
1136 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001137 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001138}
1139
Chris Wilsond26e3af2013-06-29 22:05:26 +01001140static int
1141i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1142 struct intel_ring_buffer *ring)
1143{
1144 i915_gem_retire_requests_ring(ring);
1145
1146 /* Manually manage the write flush as we may have not yet
1147 * retired the buffer.
1148 *
1149 * Note that the last_write_seqno is always the earlier of
1150 * the two (read/write) seqno, so if we haved successfully waited,
1151 * we know we have passed the last write.
1152 */
1153 obj->last_write_seqno = 0;
1154 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1155
1156 return 0;
1157}
1158
Chris Wilsonb3612372012-08-24 09:35:08 +01001159/**
1160 * Ensures that all rendering to the object has completed and the object is
1161 * safe to unbind from the GTT or access from the CPU.
1162 */
1163static __must_check int
1164i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1165 bool readonly)
1166{
1167 struct intel_ring_buffer *ring = obj->ring;
1168 u32 seqno;
1169 int ret;
1170
1171 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1172 if (seqno == 0)
1173 return 0;
1174
1175 ret = i915_wait_seqno(ring, seqno);
1176 if (ret)
1177 return ret;
1178
Chris Wilsond26e3af2013-06-29 22:05:26 +01001179 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001180}
1181
Chris Wilson3236f572012-08-24 09:35:09 +01001182/* A nonblocking variant of the above wait. This is a highly dangerous routine
1183 * as the object state may change during this call.
1184 */
1185static __must_check int
1186i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001187 struct drm_file *file,
Chris Wilson3236f572012-08-24 09:35:09 +01001188 bool readonly)
1189{
1190 struct drm_device *dev = obj->base.dev;
1191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001193 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001194 u32 seqno;
1195 int ret;
1196
1197 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1198 BUG_ON(!dev_priv->mm.interruptible);
1199
1200 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1201 if (seqno == 0)
1202 return 0;
1203
Daniel Vetter33196de2012-11-14 17:14:05 +01001204 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001205 if (ret)
1206 return ret;
1207
1208 ret = i915_gem_check_olr(ring, seqno);
1209 if (ret)
1210 return ret;
1211
Daniel Vetterf69061b2012-12-06 09:01:42 +01001212 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001213 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001214 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001215 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001216 if (ret)
1217 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001218
Chris Wilsond26e3af2013-06-29 22:05:26 +01001219 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001220}
1221
Eric Anholt673a3942008-07-30 12:06:12 -07001222/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001223 * Called when user space prepares to use an object with the CPU, either
1224 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001225 */
1226int
1227i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001228 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001229{
1230 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001231 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 uint32_t read_domains = args->read_domains;
1233 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001234 int ret;
1235
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001237 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001238 return -EINVAL;
1239
Chris Wilson21d509e2009-06-06 09:46:02 +01001240 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001241 return -EINVAL;
1242
1243 /* Having something in the write domain implies it's in the read
1244 * domain, and only that read domain. Enforce that in the request.
1245 */
1246 if (write_domain != 0 && read_domains != write_domain)
1247 return -EINVAL;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001257 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001258
Chris Wilson3236f572012-08-24 09:35:09 +01001259 /* Try to flush the object off the GPU without holding the lock.
1260 * We will repeat the flush holding the lock in the normal manner
1261 * to catch cases where we are gazumped.
1262 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001263 ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001264 if (ret)
1265 goto unref;
1266
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001267 if (read_domains & I915_GEM_DOMAIN_GTT) {
1268 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001269
1270 /* Silently promote "you're not bound, there was nothing to do"
1271 * to success, since the client was just asking us to
1272 * make sure everything was done.
1273 */
1274 if (ret == -EINVAL)
1275 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001276 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001277 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001278 }
1279
Chris Wilson3236f572012-08-24 09:35:09 +01001280unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001281 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001282unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001283 mutex_unlock(&dev->struct_mutex);
1284 return ret;
1285}
1286
1287/**
1288 * Called when user space has done writes to this buffer
1289 */
1290int
1291i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001292 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001293{
1294 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001295 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001296 int ret = 0;
1297
Chris Wilson76c1dec2010-09-25 11:22:51 +01001298 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001299 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001300 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301
Chris Wilson05394f32010-11-08 19:18:58 +00001302 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001303 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001304 ret = -ENOENT;
1305 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001306 }
1307
Eric Anholt673a3942008-07-30 12:06:12 -07001308 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001309 if (obj->pin_display)
1310 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001311
Chris Wilson05394f32010-11-08 19:18:58 +00001312 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001313unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001314 mutex_unlock(&dev->struct_mutex);
1315 return ret;
1316}
1317
1318/**
1319 * Maps the contents of an object, returning the address it is mapped
1320 * into.
1321 *
1322 * While the mapping holds a reference on the contents of the object, it doesn't
1323 * imply a ref on the object itself.
1324 */
1325int
1326i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001327 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001328{
1329 struct drm_i915_gem_mmap *args = data;
1330 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001331 unsigned long addr;
1332
Chris Wilson05394f32010-11-08 19:18:58 +00001333 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001334 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001335 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001336
Daniel Vetter1286ff72012-05-10 15:25:09 +02001337 /* prime objects have no backing filp to GEM mmap
1338 * pages from.
1339 */
1340 if (!obj->filp) {
1341 drm_gem_object_unreference_unlocked(obj);
1342 return -EINVAL;
1343 }
1344
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001345 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001346 PROT_READ | PROT_WRITE, MAP_SHARED,
1347 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001348 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001349 if (IS_ERR((void *)addr))
1350 return addr;
1351
1352 args->addr_ptr = (uint64_t) addr;
1353
1354 return 0;
1355}
1356
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357/**
1358 * i915_gem_fault - fault a page into the GTT
1359 * vma: VMA in question
1360 * vmf: fault info
1361 *
1362 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1363 * from userspace. The fault handler takes care of binding the object to
1364 * the GTT (if needed), allocating and programming a fence register (again,
1365 * only if needed based on whether the old reg is still valid or the object
1366 * is tiled) and inserting a new PTE into the faulting process.
1367 *
1368 * Note that the faulting process may involve evicting existing objects
1369 * from the GTT and/or fence registers to make room. So performance may
1370 * suffer if the GTT working set is large or there are few fence registers
1371 * left.
1372 */
1373int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1374{
Chris Wilson05394f32010-11-08 19:18:58 +00001375 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1376 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001377 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001378 pgoff_t page_offset;
1379 unsigned long pfn;
1380 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001381 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382
Paulo Zanonif65c9162013-11-27 18:20:34 -02001383 intel_runtime_pm_get(dev_priv);
1384
Jesse Barnesde151cf2008-11-12 10:03:55 -08001385 /* We don't use vmf->pgoff since that has the fake offset */
1386 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1387 PAGE_SHIFT;
1388
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001389 ret = i915_mutex_lock_interruptible(dev);
1390 if (ret)
1391 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001392
Chris Wilsondb53a302011-02-03 11:57:46 +00001393 trace_i915_gem_object_fault(obj, page_offset, true, write);
1394
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001395 /* Access to snoopable pages through the GTT is incoherent. */
1396 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1397 ret = -EINVAL;
1398 goto unlock;
1399 }
1400
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001401 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001402 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001403 if (ret)
1404 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405
Chris Wilsonc9839302012-11-20 10:45:17 +00001406 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1407 if (ret)
1408 goto unpin;
1409
1410 ret = i915_gem_object_get_fence(obj);
1411 if (ret)
1412 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001413
Chris Wilson6299f992010-11-24 12:23:44 +00001414 obj->fault_mappable = true;
1415
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001416 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1417 pfn >>= PAGE_SHIFT;
1418 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001419
1420 /* Finally, remap it using the new GTT offset */
1421 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001422unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001423 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001424unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001425 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001426out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001427 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001428 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001429 /* If this -EIO is due to a gpu hang, give the reset code a
1430 * chance to clean up the mess. Otherwise return the proper
1431 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001432 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1433 ret = VM_FAULT_SIGBUS;
1434 break;
1435 }
Chris Wilson045e7692010-11-07 09:18:22 +00001436 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001437 /*
1438 * EAGAIN means the gpu is hung and we'll wait for the error
1439 * handler to reset everything when re-faulting in
1440 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001441 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001442 case 0:
1443 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001444 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001445 case -EBUSY:
1446 /*
1447 * EBUSY is ok: this just means that another thread
1448 * already did the job.
1449 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001450 ret = VM_FAULT_NOPAGE;
1451 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001452 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001453 ret = VM_FAULT_OOM;
1454 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001455 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001456 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001457 ret = VM_FAULT_SIGBUS;
1458 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001459 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001460 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001461 ret = VM_FAULT_SIGBUS;
1462 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001463 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001464
1465 intel_runtime_pm_put(dev_priv);
1466 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467}
1468
Paulo Zanoni48018a52013-12-13 15:22:31 -02001469void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1470{
1471 struct i915_vma *vma;
1472
1473 /*
1474 * Only the global gtt is relevant for gtt memory mappings, so restrict
1475 * list traversal to objects bound into the global address space. Note
1476 * that the active list should be empty, but better safe than sorry.
1477 */
1478 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1479 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1480 i915_gem_release_mmap(vma->obj);
1481 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1482 i915_gem_release_mmap(vma->obj);
1483}
1484
Jesse Barnesde151cf2008-11-12 10:03:55 -08001485/**
Chris Wilson901782b2009-07-10 08:18:50 +01001486 * i915_gem_release_mmap - remove physical page mappings
1487 * @obj: obj in question
1488 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001489 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001490 * relinquish ownership of the pages back to the system.
1491 *
1492 * It is vital that we remove the page mapping if we have mapped a tiled
1493 * object through the GTT and then lose the fence register due to
1494 * resource pressure. Similarly if the object has been moved out of the
1495 * aperture, than pages mapped into userspace must be revoked. Removing the
1496 * mapping will then trigger a page fault on the next user access, allowing
1497 * fixup by i915_gem_fault().
1498 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001499void
Chris Wilson05394f32010-11-08 19:18:58 +00001500i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001501{
Chris Wilson6299f992010-11-24 12:23:44 +00001502 if (!obj->fault_mappable)
1503 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001504
David Herrmann51335df2013-07-24 21:10:03 +02001505 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001506 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001507}
1508
Imre Deak0fa87792013-01-07 21:47:35 +02001509uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001510i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001511{
Chris Wilsone28f8712011-07-18 13:11:49 -07001512 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001513
1514 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001515 tiling_mode == I915_TILING_NONE)
1516 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001517
1518 /* Previous chips need a power-of-two fence region when tiling */
1519 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001520 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001521 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001522 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001523
Chris Wilsone28f8712011-07-18 13:11:49 -07001524 while (gtt_size < size)
1525 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001526
Chris Wilsone28f8712011-07-18 13:11:49 -07001527 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001528}
1529
Jesse Barnesde151cf2008-11-12 10:03:55 -08001530/**
1531 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1532 * @obj: object to check
1533 *
1534 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001535 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001536 */
Imre Deakd8651102013-01-07 21:47:33 +02001537uint32_t
1538i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1539 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001541 /*
1542 * Minimum alignment is 4k (GTT page size), but might be greater
1543 * if a fence register is needed for the object.
1544 */
Imre Deakd8651102013-01-07 21:47:33 +02001545 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001546 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547 return 4096;
1548
1549 /*
1550 * Previous chips need to be aligned to the size of the smallest
1551 * fence register that can contain the object.
1552 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001553 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001554}
1555
Chris Wilsond8cb5082012-08-11 15:41:03 +01001556static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1557{
1558 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1559 int ret;
1560
David Herrmann0de23972013-07-24 21:07:52 +02001561 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001562 return 0;
1563
Daniel Vetterda494d72012-12-20 15:11:16 +01001564 dev_priv->mm.shrinker_no_lock_stealing = true;
1565
Chris Wilsond8cb5082012-08-11 15:41:03 +01001566 ret = drm_gem_create_mmap_offset(&obj->base);
1567 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001568 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001569
1570 /* Badly fragmented mmap space? The only way we can recover
1571 * space is by destroying unwanted objects. We can't randomly release
1572 * mmap_offsets as userspace expects them to be persistent for the
1573 * lifetime of the objects. The closest we can is to release the
1574 * offsets on purgeable objects by truncating it and marking it purged,
1575 * which prevents userspace from ever using that object again.
1576 */
1577 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1578 ret = drm_gem_create_mmap_offset(&obj->base);
1579 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001580 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001581
1582 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001583 ret = drm_gem_create_mmap_offset(&obj->base);
1584out:
1585 dev_priv->mm.shrinker_no_lock_stealing = false;
1586
1587 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001588}
1589
1590static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1591{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001592 drm_gem_free_mmap_offset(&obj->base);
1593}
1594
Jesse Barnesde151cf2008-11-12 10:03:55 -08001595int
Dave Airlieff72145b2011-02-07 12:16:14 +10001596i915_gem_mmap_gtt(struct drm_file *file,
1597 struct drm_device *dev,
1598 uint32_t handle,
1599 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001600{
Chris Wilsonda761a62010-10-27 17:37:08 +01001601 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001602 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001603 int ret;
1604
Chris Wilson76c1dec2010-09-25 11:22:51 +01001605 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001606 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001607 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001608
Dave Airlieff72145b2011-02-07 12:16:14 +10001609 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001610 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001611 ret = -ENOENT;
1612 goto unlock;
1613 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001614
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001615 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001616 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001617 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001618 }
1619
Chris Wilson05394f32010-11-08 19:18:58 +00001620 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001621 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001622 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001623 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001624 }
1625
Chris Wilsond8cb5082012-08-11 15:41:03 +01001626 ret = i915_gem_object_create_mmap_offset(obj);
1627 if (ret)
1628 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001629
David Herrmann0de23972013-07-24 21:07:52 +02001630 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001631
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001632out:
Chris Wilson05394f32010-11-08 19:18:58 +00001633 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001634unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001635 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001636 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001637}
1638
Dave Airlieff72145b2011-02-07 12:16:14 +10001639/**
1640 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1641 * @dev: DRM device
1642 * @data: GTT mapping ioctl data
1643 * @file: GEM object info
1644 *
1645 * Simply returns the fake offset to userspace so it can mmap it.
1646 * The mmap call will end up in drm_gem_mmap(), which will set things
1647 * up so we can get faults in the handler above.
1648 *
1649 * The fault handler will take care of binding the object into the GTT
1650 * (since it may have been evicted to make room for something), allocating
1651 * a fence register, and mapping the appropriate aperture address into
1652 * userspace.
1653 */
1654int
1655i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1656 struct drm_file *file)
1657{
1658 struct drm_i915_gem_mmap_gtt *args = data;
1659
Dave Airlieff72145b2011-02-07 12:16:14 +10001660 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1661}
1662
Daniel Vetter225067e2012-08-20 10:23:20 +02001663/* Immediately discard the backing storage */
1664static void
1665i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001666{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001667 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001668
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001669 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001670
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001671 if (obj->base.filp == NULL)
1672 return;
1673
Daniel Vetter225067e2012-08-20 10:23:20 +02001674 /* Our goal here is to return as much of the memory as
1675 * is possible back to the system as we are called from OOM.
1676 * To do this we must instruct the shmfs to drop all of its
1677 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001678 */
Al Viro496ad9a2013-01-23 17:07:38 -05001679 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001680 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001681
Daniel Vetter225067e2012-08-20 10:23:20 +02001682 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001683}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001684
Daniel Vetter225067e2012-08-20 10:23:20 +02001685static inline int
1686i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1687{
1688 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001689}
1690
Chris Wilson5cdf5882010-09-27 15:51:07 +01001691static void
Chris Wilson05394f32010-11-08 19:18:58 +00001692i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001693{
Imre Deak90797e62013-02-18 19:28:03 +02001694 struct sg_page_iter sg_iter;
1695 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001696
Chris Wilson05394f32010-11-08 19:18:58 +00001697 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001698
Chris Wilson6c085a72012-08-20 11:40:46 +02001699 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1700 if (ret) {
1701 /* In the event of a disaster, abandon all caches and
1702 * hope for the best.
1703 */
1704 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001705 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001706 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1707 }
1708
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001709 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001710 i915_gem_object_save_bit_17_swizzle(obj);
1711
Chris Wilson05394f32010-11-08 19:18:58 +00001712 if (obj->madv == I915_MADV_DONTNEED)
1713 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001714
Imre Deak90797e62013-02-18 19:28:03 +02001715 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001716 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001717
Chris Wilson05394f32010-11-08 19:18:58 +00001718 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001719 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001720
Chris Wilson05394f32010-11-08 19:18:58 +00001721 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001722 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001723
Chris Wilson9da3da62012-06-01 15:20:22 +01001724 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001725 }
Chris Wilson05394f32010-11-08 19:18:58 +00001726 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001727
Chris Wilson9da3da62012-06-01 15:20:22 +01001728 sg_free_table(obj->pages);
1729 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001730}
1731
Chris Wilsondd624af2013-01-15 12:39:35 +00001732int
Chris Wilson37e680a2012-06-07 15:38:42 +01001733i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1734{
1735 const struct drm_i915_gem_object_ops *ops = obj->ops;
1736
Chris Wilson2f745ad2012-09-04 21:02:58 +01001737 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001738 return 0;
1739
Chris Wilsona5570172012-09-04 21:02:54 +01001740 if (obj->pages_pin_count)
1741 return -EBUSY;
1742
Ben Widawsky98438772013-07-31 17:00:12 -07001743 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001744
Chris Wilsona2165e32012-12-03 11:49:00 +00001745 /* ->put_pages might need to allocate memory for the bit17 swizzle
1746 * array, hence protect them from being reaped by removing them from gtt
1747 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001748 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001749
Chris Wilson37e680a2012-06-07 15:38:42 +01001750 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001751 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001752
Chris Wilson6c085a72012-08-20 11:40:46 +02001753 if (i915_gem_object_is_purgeable(obj))
1754 i915_gem_object_truncate(obj);
1755
1756 return 0;
1757}
1758
Chris Wilsond9973b42013-10-04 10:33:00 +01001759static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001760__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1761 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001762{
Chris Wilson57094f82013-09-04 10:45:50 +01001763 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001764 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001765 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001766
1767 list_for_each_entry_safe(obj, next,
1768 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001769 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001770 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001771 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001772 count += obj->base.size >> PAGE_SHIFT;
1773 if (count >= target)
1774 return count;
1775 }
1776 }
1777
Chris Wilson57094f82013-09-04 10:45:50 +01001778 /*
1779 * As we may completely rewrite the bound list whilst unbinding
1780 * (due to retiring requests) we have to strictly process only
1781 * one element of the list at the time, and recheck the list
1782 * on every iteration.
1783 */
1784 INIT_LIST_HEAD(&still_bound_list);
1785 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001786 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001787
Chris Wilson57094f82013-09-04 10:45:50 +01001788 obj = list_first_entry(&dev_priv->mm.bound_list,
1789 typeof(*obj), global_list);
1790 list_move_tail(&obj->global_list, &still_bound_list);
1791
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001792 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1793 continue;
1794
Chris Wilson57094f82013-09-04 10:45:50 +01001795 /*
1796 * Hold a reference whilst we unbind this object, as we may
1797 * end up waiting for and retiring requests. This might
1798 * release the final reference (held by the active list)
1799 * and result in the object being freed from under us.
1800 * in this object being freed.
1801 *
1802 * Note 1: Shrinking the bound list is special since only active
1803 * (and hence bound objects) can contain such limbo objects, so
1804 * we don't need special tricks for shrinking the unbound list.
1805 * The only other place where we have to be careful with active
1806 * objects suddenly disappearing due to retiring requests is the
1807 * eviction code.
1808 *
1809 * Note 2: Even though the bound list doesn't hold a reference
1810 * to the object we can safely grab one here: The final object
1811 * unreferencing and the bound_list are both protected by the
1812 * dev->struct_mutex and so we won't ever be able to observe an
1813 * object on the bound_list with a reference count equals 0.
1814 */
1815 drm_gem_object_reference(&obj->base);
1816
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001817 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1818 if (i915_vma_unbind(vma))
1819 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001820
Chris Wilson57094f82013-09-04 10:45:50 +01001821 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001822 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001823
1824 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001825 }
Chris Wilson57094f82013-09-04 10:45:50 +01001826 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001827
1828 return count;
1829}
1830
Chris Wilsond9973b42013-10-04 10:33:00 +01001831static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001832i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1833{
1834 return __i915_gem_shrink(dev_priv, target, true);
1835}
1836
Chris Wilsond9973b42013-10-04 10:33:00 +01001837static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001838i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1839{
1840 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001841 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001842
1843 i915_gem_evict_everything(dev_priv->dev);
1844
Ben Widawsky35c20a62013-05-31 11:28:48 -07001845 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001846 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001847 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001848 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001849 }
1850 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001851}
1852
Chris Wilson37e680a2012-06-07 15:38:42 +01001853static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001854i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001855{
Chris Wilson6c085a72012-08-20 11:40:46 +02001856 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001857 int page_count, i;
1858 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001859 struct sg_table *st;
1860 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001861 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001862 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001863 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001864 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001865
Chris Wilson6c085a72012-08-20 11:40:46 +02001866 /* Assert that the object is not currently in any GPU domain. As it
1867 * wasn't in the GTT, there shouldn't be any way it could have been in
1868 * a GPU cache
1869 */
1870 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1871 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1872
Chris Wilson9da3da62012-06-01 15:20:22 +01001873 st = kmalloc(sizeof(*st), GFP_KERNEL);
1874 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001875 return -ENOMEM;
1876
Chris Wilson9da3da62012-06-01 15:20:22 +01001877 page_count = obj->base.size / PAGE_SIZE;
1878 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001879 kfree(st);
1880 return -ENOMEM;
1881 }
1882
1883 /* Get the list of pages out of our struct file. They'll be pinned
1884 * at this point until we release them.
1885 *
1886 * Fail silently without starting the shrinker
1887 */
Al Viro496ad9a2013-01-23 17:07:38 -05001888 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001889 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001890 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001891 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001892 sg = st->sgl;
1893 st->nents = 0;
1894 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001895 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1896 if (IS_ERR(page)) {
1897 i915_gem_purge(dev_priv, page_count);
1898 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1899 }
1900 if (IS_ERR(page)) {
1901 /* We've tried hard to allocate the memory by reaping
1902 * our own buffer, now let the real VM do its job and
1903 * go down in flames if truly OOM.
1904 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001905 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001906 gfp |= __GFP_IO | __GFP_WAIT;
1907
1908 i915_gem_shrink_all(dev_priv);
1909 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1910 if (IS_ERR(page))
1911 goto err_pages;
1912
Linus Torvaldscaf49192012-12-10 10:51:16 -08001913 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001914 gfp &= ~(__GFP_IO | __GFP_WAIT);
1915 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001916#ifdef CONFIG_SWIOTLB
1917 if (swiotlb_nr_tbl()) {
1918 st->nents++;
1919 sg_set_page(sg, page, PAGE_SIZE, 0);
1920 sg = sg_next(sg);
1921 continue;
1922 }
1923#endif
Imre Deak90797e62013-02-18 19:28:03 +02001924 if (!i || page_to_pfn(page) != last_pfn + 1) {
1925 if (i)
1926 sg = sg_next(sg);
1927 st->nents++;
1928 sg_set_page(sg, page, PAGE_SIZE, 0);
1929 } else {
1930 sg->length += PAGE_SIZE;
1931 }
1932 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001933
1934 /* Check that the i965g/gm workaround works. */
1935 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001936 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001937#ifdef CONFIG_SWIOTLB
1938 if (!swiotlb_nr_tbl())
1939#endif
1940 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001941 obj->pages = st;
1942
Eric Anholt673a3942008-07-30 12:06:12 -07001943 if (i915_gem_object_needs_bit17_swizzle(obj))
1944 i915_gem_object_do_bit_17_swizzle(obj);
1945
1946 return 0;
1947
1948err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001949 sg_mark_end(sg);
1950 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001951 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001952 sg_free_table(st);
1953 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001954 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001955}
1956
Chris Wilson37e680a2012-06-07 15:38:42 +01001957/* Ensure that the associated pages are gathered from the backing storage
1958 * and pinned into our object. i915_gem_object_get_pages() may be called
1959 * multiple times before they are released by a single call to
1960 * i915_gem_object_put_pages() - once the pages are no longer referenced
1961 * either as a result of memory pressure (reaping pages under the shrinker)
1962 * or as the object is itself released.
1963 */
1964int
1965i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1966{
1967 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1968 const struct drm_i915_gem_object_ops *ops = obj->ops;
1969 int ret;
1970
Chris Wilson2f745ad2012-09-04 21:02:58 +01001971 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001972 return 0;
1973
Chris Wilson43e28f02013-01-08 10:53:09 +00001974 if (obj->madv != I915_MADV_WILLNEED) {
1975 DRM_ERROR("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001976 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00001977 }
1978
Chris Wilsona5570172012-09-04 21:02:54 +01001979 BUG_ON(obj->pages_pin_count);
1980
Chris Wilson37e680a2012-06-07 15:38:42 +01001981 ret = ops->get_pages(obj);
1982 if (ret)
1983 return ret;
1984
Ben Widawsky35c20a62013-05-31 11:28:48 -07001985 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001986 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001987}
1988
Ben Widawskye2d05a82013-09-24 09:57:58 -07001989static void
Chris Wilson05394f32010-11-08 19:18:58 +00001990i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001991 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001992{
Chris Wilson05394f32010-11-08 19:18:58 +00001993 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001994 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001995 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001996
Zou Nan hai852835f2010-05-21 09:08:56 +08001997 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001998 if (obj->ring != ring && obj->last_write_seqno) {
1999 /* Keep the seqno relative to the current ring */
2000 obj->last_write_seqno = seqno;
2001 }
Chris Wilson05394f32010-11-08 19:18:58 +00002002 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002003
2004 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002005 if (!obj->active) {
2006 drm_gem_object_reference(&obj->base);
2007 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002008 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002009
Chris Wilson05394f32010-11-08 19:18:58 +00002010 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002011
Chris Wilson0201f1e2012-07-20 12:41:01 +01002012 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002013
Chris Wilsoncaea7472010-11-12 13:53:37 +00002014 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002015 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002016
Chris Wilson7dd49062012-03-21 10:48:18 +00002017 /* Bump MRU to take account of the delayed flush */
2018 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2019 struct drm_i915_fence_reg *reg;
2020
2021 reg = &dev_priv->fence_regs[obj->fence_reg];
2022 list_move_tail(&reg->lru_list,
2023 &dev_priv->mm.fence_list);
2024 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002025 }
2026}
2027
Ben Widawskye2d05a82013-09-24 09:57:58 -07002028void i915_vma_move_to_active(struct i915_vma *vma,
2029 struct intel_ring_buffer *ring)
2030{
2031 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2032 return i915_gem_object_move_to_active(vma->obj, ring);
2033}
2034
Chris Wilsoncaea7472010-11-12 13:53:37 +00002035static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002036i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2037{
Ben Widawskyca191b12013-07-31 17:00:14 -07002038 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002039 struct i915_address_space *vm;
2040 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002041
Chris Wilson65ce3022012-07-20 12:41:02 +01002042 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002043 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002044
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002045 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2046 vma = i915_gem_obj_to_vma(obj, vm);
2047 if (vma && !list_empty(&vma->mm_list))
2048 list_move_tail(&vma->mm_list, &vm->inactive_list);
2049 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002050
Chris Wilson65ce3022012-07-20 12:41:02 +01002051 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002052 obj->ring = NULL;
2053
Chris Wilson65ce3022012-07-20 12:41:02 +01002054 obj->last_read_seqno = 0;
2055 obj->last_write_seqno = 0;
2056 obj->base.write_domain = 0;
2057
2058 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002059 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002060
2061 obj->active = 0;
2062 drm_gem_object_unreference(&obj->base);
2063
2064 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002065}
Eric Anholt673a3942008-07-30 12:06:12 -07002066
Chris Wilson9d7730912012-11-27 16:22:52 +00002067static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002068i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002069{
Chris Wilson9d7730912012-11-27 16:22:52 +00002070 struct drm_i915_private *dev_priv = dev->dev_private;
2071 struct intel_ring_buffer *ring;
2072 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002073
Chris Wilson107f27a52012-12-10 13:56:17 +02002074 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002075 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002076 ret = intel_ring_idle(ring);
2077 if (ret)
2078 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002079 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002080 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002081
2082 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002083 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002084 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002085
Chris Wilson9d7730912012-11-27 16:22:52 +00002086 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2087 ring->sync_seqno[j] = 0;
2088 }
2089
2090 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002091}
2092
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002093int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2094{
2095 struct drm_i915_private *dev_priv = dev->dev_private;
2096 int ret;
2097
2098 if (seqno == 0)
2099 return -EINVAL;
2100
2101 /* HWS page needs to be set less than what we
2102 * will inject to ring
2103 */
2104 ret = i915_gem_init_seqno(dev, seqno - 1);
2105 if (ret)
2106 return ret;
2107
2108 /* Carefully set the last_seqno value so that wrap
2109 * detection still works
2110 */
2111 dev_priv->next_seqno = seqno;
2112 dev_priv->last_seqno = seqno - 1;
2113 if (dev_priv->last_seqno == 0)
2114 dev_priv->last_seqno--;
2115
2116 return 0;
2117}
2118
Chris Wilson9d7730912012-11-27 16:22:52 +00002119int
2120i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002121{
Chris Wilson9d7730912012-11-27 16:22:52 +00002122 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002123
Chris Wilson9d7730912012-11-27 16:22:52 +00002124 /* reserve 0 for non-seqno */
2125 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002126 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002127 if (ret)
2128 return ret;
2129
2130 dev_priv->next_seqno = 1;
2131 }
2132
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002133 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002134 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002135}
2136
Mika Kuoppala0025c072013-06-12 12:35:30 +03002137int __i915_add_request(struct intel_ring_buffer *ring,
2138 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002139 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002140 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002141{
Chris Wilsondb53a302011-02-03 11:57:46 +00002142 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002143 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002144 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002145 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002146 int ret;
2147
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002148 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002149 /*
2150 * Emit any outstanding flushes - execbuf can fail to emit the flush
2151 * after having emitted the batchbuffer command. Hence we need to fix
2152 * things up similar to emitting the lazy request. The difference here
2153 * is that the flush _must_ happen before the next request, no matter
2154 * what.
2155 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002156 ret = intel_ring_flush_all_caches(ring);
2157 if (ret)
2158 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002159
Chris Wilson3c0e2342013-09-04 10:45:52 +01002160 request = ring->preallocated_lazy_request;
2161 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002162 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002163
Chris Wilsona71d8d92012-02-15 11:25:36 +00002164 /* Record the position of the start of the request so that
2165 * should we detect the updated seqno part-way through the
2166 * GPU processing the request, we never over-estimate the
2167 * position of the head.
2168 */
2169 request_ring_position = intel_ring_get_tail(ring);
2170
Chris Wilson9d7730912012-11-27 16:22:52 +00002171 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002172 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002173 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002174
Chris Wilson9d7730912012-11-27 16:22:52 +00002175 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002176 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002177 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002178 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002179
2180 /* Whilst this request exists, batch_obj will be on the
2181 * active_list, and so will hold the active reference. Only when this
2182 * request is retired will the the batch_obj be moved onto the
2183 * inactive_list and lose its active reference. Hence we do not need
2184 * to explicitly hold another reference here.
2185 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002186 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002187
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002188 /* Hold a reference to the current context so that we can inspect
2189 * it later in case a hangcheck error event fires.
2190 */
2191 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002192 if (request->ctx)
2193 i915_gem_context_reference(request->ctx);
2194
Eric Anholt673a3942008-07-30 12:06:12 -07002195 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002196 was_empty = list_empty(&ring->request_list);
2197 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002198 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002199
Chris Wilsondb53a302011-02-03 11:57:46 +00002200 if (file) {
2201 struct drm_i915_file_private *file_priv = file->driver_priv;
2202
Chris Wilson1c255952010-09-26 11:03:27 +01002203 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002204 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002205 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002206 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002207 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002208 }
Eric Anholt673a3942008-07-30 12:06:12 -07002209
Chris Wilson9d7730912012-11-27 16:22:52 +00002210 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002211 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002212 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002213
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002214 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002215 i915_queue_hangcheck(ring->dev);
2216
Chris Wilsonf047e392012-07-21 12:31:41 +01002217 if (was_empty) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002218 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002219 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002220 &dev_priv->mm.retire_work,
2221 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002222 intel_mark_busy(dev_priv->dev);
2223 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002224 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002225
Chris Wilsonacb868d2012-09-26 13:47:30 +01002226 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002227 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002228 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002229}
2230
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002231static inline void
2232i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002233{
Chris Wilson1c255952010-09-26 11:03:27 +01002234 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002235
Chris Wilson1c255952010-09-26 11:03:27 +01002236 if (!file_priv)
2237 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002238
Chris Wilson1c255952010-09-26 11:03:27 +01002239 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002240 list_del(&request->client_list);
2241 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002242 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002243}
2244
Mika Kuoppala939fd762014-01-30 19:04:44 +02002245static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002246 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002247{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002248 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002249
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002250 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2251
2252 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002253 return true;
2254
2255 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002256 if (dev_priv->gpu_error.stop_rings == 0 &&
2257 i915_gem_context_is_default(ctx)) {
2258 DRM_ERROR("gpu hanging too fast, banning!\n");
2259 } else {
2260 DRM_DEBUG("context hanging too fast, banning!\n");
2261 }
2262
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002263 return true;
2264 }
2265
2266 return false;
2267}
2268
Mika Kuoppala939fd762014-01-30 19:04:44 +02002269static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2270 struct i915_hw_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002271 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002272{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002273 struct i915_ctx_hang_stats *hs;
2274
2275 if (WARN_ON(!ctx))
2276 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002277
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002278 hs = &ctx->hang_stats;
2279
2280 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002281 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002282 hs->batch_active++;
2283 hs->guilty_ts = get_seconds();
2284 } else {
2285 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002286 }
2287}
2288
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002289static void i915_gem_free_request(struct drm_i915_gem_request *request)
2290{
2291 list_del(&request->list);
2292 i915_gem_request_remove_from_client(request);
2293
2294 if (request->ctx)
2295 i915_gem_context_unreference(request->ctx);
2296
2297 kfree(request);
2298}
2299
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002300static struct drm_i915_gem_request *
2301i915_gem_find_first_non_complete(struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002302{
Chris Wilson4db080f2013-12-04 11:37:09 +00002303 struct drm_i915_gem_request *request;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002304 const u32 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002305
Chris Wilson4db080f2013-12-04 11:37:09 +00002306 list_for_each_entry(request, &ring->request_list, list) {
2307 if (i915_seqno_passed(completed_seqno, request->seqno))
2308 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002309
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002310 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002311 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002312
2313 return NULL;
2314}
2315
2316static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2317 struct intel_ring_buffer *ring)
2318{
2319 struct drm_i915_gem_request *request;
2320 bool ring_hung;
2321
2322 request = i915_gem_find_first_non_complete(ring);
2323
2324 if (request == NULL)
2325 return;
2326
2327 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2328
Mika Kuoppala939fd762014-01-30 19:04:44 +02002329 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002330
2331 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002332 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002333}
2334
2335static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2336 struct intel_ring_buffer *ring)
2337{
Chris Wilsondfaae392010-09-22 10:31:52 +01002338 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002339 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002340
Chris Wilson05394f32010-11-08 19:18:58 +00002341 obj = list_first_entry(&ring->active_list,
2342 struct drm_i915_gem_object,
2343 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002344
Chris Wilson05394f32010-11-08 19:18:58 +00002345 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002346 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002347
2348 /*
2349 * We must free the requests after all the corresponding objects have
2350 * been moved off active lists. Which is the same order as the normal
2351 * retire_requests function does. This is important if object hold
2352 * implicit references on things like e.g. ppgtt address spaces through
2353 * the request.
2354 */
2355 while (!list_empty(&ring->request_list)) {
2356 struct drm_i915_gem_request *request;
2357
2358 request = list_first_entry(&ring->request_list,
2359 struct drm_i915_gem_request,
2360 list);
2361
2362 i915_gem_free_request(request);
2363 }
Eric Anholt673a3942008-07-30 12:06:12 -07002364}
2365
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002366void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002367{
2368 struct drm_i915_private *dev_priv = dev->dev_private;
2369 int i;
2370
Daniel Vetter4b9de732011-10-09 21:52:02 +02002371 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002372 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002373
Daniel Vetter94a335d2013-07-17 14:51:28 +02002374 /*
2375 * Commit delayed tiling changes if we have an object still
2376 * attached to the fence, otherwise just clear the fence.
2377 */
2378 if (reg->obj) {
2379 i915_gem_object_update_fence(reg->obj, reg,
2380 reg->obj->tiling_mode);
2381 } else {
2382 i915_gem_write_fence(dev, i, NULL);
2383 }
Chris Wilson312817a2010-11-22 11:50:11 +00002384 }
2385}
2386
Chris Wilson069efc12010-09-30 16:53:18 +01002387void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002388{
Chris Wilsondfaae392010-09-22 10:31:52 +01002389 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002390 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002391 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002392
Chris Wilson4db080f2013-12-04 11:37:09 +00002393 /*
2394 * Before we free the objects from the requests, we need to inspect
2395 * them for finding the guilty party. As the requests only borrow
2396 * their reference to the objects, the inspection must be done first.
2397 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002398 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002399 i915_gem_reset_ring_status(dev_priv, ring);
2400
2401 for_each_ring(ring, dev_priv, i)
2402 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002403
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07002404 i915_gem_cleanup_ringbuffer(dev);
2405
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002406 i915_gem_context_reset(dev);
2407
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002408 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002409}
2410
2411/**
2412 * This function clears the request list as sequence numbers are passed.
2413 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002414void
Chris Wilsondb53a302011-02-03 11:57:46 +00002415i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002416{
Eric Anholt673a3942008-07-30 12:06:12 -07002417 uint32_t seqno;
2418
Chris Wilsondb53a302011-02-03 11:57:46 +00002419 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002420 return;
2421
Chris Wilsondb53a302011-02-03 11:57:46 +00002422 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002423
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002424 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002425
Chris Wilsone9103032014-01-07 11:45:14 +00002426 /* Move any buffers on the active list that are no longer referenced
2427 * by the ringbuffer to the flushing/inactive lists as appropriate,
2428 * before we free the context associated with the requests.
2429 */
2430 while (!list_empty(&ring->active_list)) {
2431 struct drm_i915_gem_object *obj;
2432
2433 obj = list_first_entry(&ring->active_list,
2434 struct drm_i915_gem_object,
2435 ring_list);
2436
2437 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2438 break;
2439
2440 i915_gem_object_move_to_inactive(obj);
2441 }
2442
2443
Zou Nan hai852835f2010-05-21 09:08:56 +08002444 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002445 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002446
Zou Nan hai852835f2010-05-21 09:08:56 +08002447 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002448 struct drm_i915_gem_request,
2449 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002450
Chris Wilsondfaae392010-09-22 10:31:52 +01002451 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002452 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002453
Chris Wilsondb53a302011-02-03 11:57:46 +00002454 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002455 /* We know the GPU must have read the request to have
2456 * sent us the seqno + interrupt, so use the position
2457 * of tail of the request to update the last known position
2458 * of the GPU head.
2459 */
2460 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002461
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002462 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002463 }
2464
Chris Wilsondb53a302011-02-03 11:57:46 +00002465 if (unlikely(ring->trace_irq_seqno &&
2466 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002467 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002468 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002469 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002470
Chris Wilsondb53a302011-02-03 11:57:46 +00002471 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002472}
2473
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002474bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002475i915_gem_retire_requests(struct drm_device *dev)
2476{
2477 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002478 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002479 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002480 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002481
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002482 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002483 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002484 idle &= list_empty(&ring->request_list);
2485 }
2486
2487 if (idle)
2488 mod_delayed_work(dev_priv->wq,
2489 &dev_priv->mm.idle_work,
2490 msecs_to_jiffies(100));
2491
2492 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002493}
2494
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002495static void
Eric Anholt673a3942008-07-30 12:06:12 -07002496i915_gem_retire_work_handler(struct work_struct *work)
2497{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002498 struct drm_i915_private *dev_priv =
2499 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2500 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002501 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002502
Chris Wilson891b48c2010-09-29 12:26:37 +01002503 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002504 idle = false;
2505 if (mutex_trylock(&dev->struct_mutex)) {
2506 idle = i915_gem_retire_requests(dev);
2507 mutex_unlock(&dev->struct_mutex);
2508 }
2509 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002510 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2511 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002512}
Chris Wilson891b48c2010-09-29 12:26:37 +01002513
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002514static void
2515i915_gem_idle_work_handler(struct work_struct *work)
2516{
2517 struct drm_i915_private *dev_priv =
2518 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002519
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002520 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002521}
2522
Ben Widawsky5816d642012-04-11 11:18:19 -07002523/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002524 * Ensures that an object will eventually get non-busy by flushing any required
2525 * write domains, emitting any outstanding lazy request and retiring and
2526 * completed requests.
2527 */
2528static int
2529i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2530{
2531 int ret;
2532
2533 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002534 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002535 if (ret)
2536 return ret;
2537
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002538 i915_gem_retire_requests_ring(obj->ring);
2539 }
2540
2541 return 0;
2542}
2543
2544/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002545 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2546 * @DRM_IOCTL_ARGS: standard ioctl arguments
2547 *
2548 * Returns 0 if successful, else an error is returned with the remaining time in
2549 * the timeout parameter.
2550 * -ETIME: object is still busy after timeout
2551 * -ERESTARTSYS: signal interrupted the wait
2552 * -ENONENT: object doesn't exist
2553 * Also possible, but rare:
2554 * -EAGAIN: GPU wedged
2555 * -ENOMEM: damn
2556 * -ENODEV: Internal IRQ fail
2557 * -E?: The add request failed
2558 *
2559 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2560 * non-zero timeout parameter the wait ioctl will wait for the given number of
2561 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2562 * without holding struct_mutex the object may become re-busied before this
2563 * function completes. A similar but shorter * race condition exists in the busy
2564 * ioctl
2565 */
2566int
2567i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2568{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002569 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002570 struct drm_i915_gem_wait *args = data;
2571 struct drm_i915_gem_object *obj;
2572 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002573 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002574 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002575 u32 seqno = 0;
2576 int ret = 0;
2577
Ben Widawskyeac1f142012-06-05 15:24:24 -07002578 if (args->timeout_ns >= 0) {
2579 timeout_stack = ns_to_timespec(args->timeout_ns);
2580 timeout = &timeout_stack;
2581 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002582
2583 ret = i915_mutex_lock_interruptible(dev);
2584 if (ret)
2585 return ret;
2586
2587 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2588 if (&obj->base == NULL) {
2589 mutex_unlock(&dev->struct_mutex);
2590 return -ENOENT;
2591 }
2592
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002593 /* Need to make sure the object gets inactive eventually. */
2594 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002595 if (ret)
2596 goto out;
2597
2598 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002599 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002600 ring = obj->ring;
2601 }
2602
2603 if (seqno == 0)
2604 goto out;
2605
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002606 /* Do this after OLR check to make sure we make forward progress polling
2607 * on this IOCTL with a 0 timeout (like busy ioctl)
2608 */
2609 if (!args->timeout_ns) {
2610 ret = -ETIME;
2611 goto out;
2612 }
2613
2614 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002615 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002616 mutex_unlock(&dev->struct_mutex);
2617
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002618 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002619 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002620 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002621 return ret;
2622
2623out:
2624 drm_gem_object_unreference(&obj->base);
2625 mutex_unlock(&dev->struct_mutex);
2626 return ret;
2627}
2628
2629/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002630 * i915_gem_object_sync - sync an object to a ring.
2631 *
2632 * @obj: object which may be in use on another ring.
2633 * @to: ring we wish to use the object on. May be NULL.
2634 *
2635 * This code is meant to abstract object synchronization with the GPU.
2636 * Calling with NULL implies synchronizing the object with the CPU
2637 * rather than a particular GPU ring.
2638 *
2639 * Returns 0 if successful, else propagates up the lower layer error.
2640 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002641int
2642i915_gem_object_sync(struct drm_i915_gem_object *obj,
2643 struct intel_ring_buffer *to)
2644{
2645 struct intel_ring_buffer *from = obj->ring;
2646 u32 seqno;
2647 int ret, idx;
2648
2649 if (from == NULL || to == from)
2650 return 0;
2651
Ben Widawsky5816d642012-04-11 11:18:19 -07002652 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002653 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002654
2655 idx = intel_ring_sync_index(from, to);
2656
Chris Wilson0201f1e2012-07-20 12:41:01 +01002657 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002658 if (seqno <= from->sync_seqno[idx])
2659 return 0;
2660
Ben Widawskyb4aca012012-04-25 20:50:12 -07002661 ret = i915_gem_check_olr(obj->ring, seqno);
2662 if (ret)
2663 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002664
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002665 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002666 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002667 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002668 /* We use last_read_seqno because sync_to()
2669 * might have just caused seqno wrap under
2670 * the radar.
2671 */
2672 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002673
Ben Widawskye3a5a222012-04-11 11:18:20 -07002674 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002675}
2676
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002677static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2678{
2679 u32 old_write_domain, old_read_domains;
2680
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002681 /* Force a pagefault for domain tracking on next user access */
2682 i915_gem_release_mmap(obj);
2683
Keith Packardb97c3d92011-06-24 21:02:59 -07002684 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2685 return;
2686
Chris Wilson97c809fd2012-10-09 19:24:38 +01002687 /* Wait for any direct GTT access to complete */
2688 mb();
2689
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002690 old_read_domains = obj->base.read_domains;
2691 old_write_domain = obj->base.write_domain;
2692
2693 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2694 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2695
2696 trace_i915_gem_object_change_domain(obj,
2697 old_read_domains,
2698 old_write_domain);
2699}
2700
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002701int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002702{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002703 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002704 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002705 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002706
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002707 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002708 return 0;
2709
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002710 if (!drm_mm_node_allocated(&vma->node)) {
2711 i915_gem_vma_destroy(vma);
2712
2713 return 0;
2714 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002715
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002716 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002717 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002718
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002719 BUG_ON(obj->pages == NULL);
2720
Chris Wilsona8198ee2011-04-13 22:04:09 +01002721 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002722 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002723 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002724 /* Continue on if we fail due to EIO, the GPU is hung so we
2725 * should be safe and we need to cleanup or else we might
2726 * cause memory corruption through use-after-free.
2727 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002728
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002729 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002730
Daniel Vetter96b47b62009-12-15 17:50:00 +01002731 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002732 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002733 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002734 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002735
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002736 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002737
Ben Widawsky6f65e292013-12-06 14:10:56 -08002738 vma->unbind_vma(vma);
2739
Daniel Vetter74163902012-02-15 23:50:21 +01002740 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002741
Ben Widawskyca191b12013-07-31 17:00:14 -07002742 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002743 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002744 if (i915_is_ggtt(vma->vm))
2745 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002746
Ben Widawsky2f633152013-07-17 12:19:03 -07002747 drm_mm_remove_node(&vma->node);
2748 i915_gem_vma_destroy(vma);
2749
2750 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002751 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002752 if (list_empty(&obj->vma_list))
2753 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002754
Chris Wilson70903c32013-12-04 09:59:09 +00002755 /* And finally now the object is completely decoupled from this vma,
2756 * we can drop its hold on the backing storage and allow it to be
2757 * reaped by the shrinker.
2758 */
2759 i915_gem_object_unpin_pages(obj);
2760
Chris Wilson88241782011-01-07 17:09:48 +00002761 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002762}
2763
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002764/**
2765 * Unbinds an object from the global GTT aperture.
2766 */
2767int
2768i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2769{
2770 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2771 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2772
Dan Carpenter58e73e12013-08-09 12:44:11 +03002773 if (!i915_gem_obj_ggtt_bound(obj))
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002774 return 0;
2775
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002776 if (i915_gem_obj_to_ggtt(obj)->pin_count)
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002777 return -EBUSY;
2778
2779 BUG_ON(obj->pages == NULL);
2780
2781 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2782}
2783
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002784int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002785{
2786 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002787 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002788 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002789
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002790 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002791 for_each_ring(ring, dev_priv, i) {
Ben Widawsky41bde552013-12-06 14:11:21 -08002792 ret = i915_switch_context(ring, NULL, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002793 if (ret)
2794 return ret;
2795
Chris Wilson3e960502012-11-27 16:22:54 +00002796 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002797 if (ret)
2798 return ret;
2799 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002800
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002801 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002802}
2803
Chris Wilson9ce079e2012-04-17 15:31:30 +01002804static void i965_write_fence_reg(struct drm_device *dev, int reg,
2805 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002806{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002807 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002808 int fence_reg;
2809 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002810
Imre Deak56c844e2013-01-07 21:47:34 +02002811 if (INTEL_INFO(dev)->gen >= 6) {
2812 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2813 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2814 } else {
2815 fence_reg = FENCE_REG_965_0;
2816 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2817 }
2818
Chris Wilsond18b9612013-07-10 13:36:23 +01002819 fence_reg += reg * 8;
2820
2821 /* To w/a incoherency with non-atomic 64-bit register updates,
2822 * we split the 64-bit update into two 32-bit writes. In order
2823 * for a partial fence not to be evaluated between writes, we
2824 * precede the update with write to turn off the fence register,
2825 * and only enable the fence as the last step.
2826 *
2827 * For extra levels of paranoia, we make sure each step lands
2828 * before applying the next step.
2829 */
2830 I915_WRITE(fence_reg, 0);
2831 POSTING_READ(fence_reg);
2832
Chris Wilson9ce079e2012-04-17 15:31:30 +01002833 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002834 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002835 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002836
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002837 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002838 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002839 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002840 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002841 if (obj->tiling_mode == I915_TILING_Y)
2842 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2843 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002844
Chris Wilsond18b9612013-07-10 13:36:23 +01002845 I915_WRITE(fence_reg + 4, val >> 32);
2846 POSTING_READ(fence_reg + 4);
2847
2848 I915_WRITE(fence_reg + 0, val);
2849 POSTING_READ(fence_reg);
2850 } else {
2851 I915_WRITE(fence_reg + 4, 0);
2852 POSTING_READ(fence_reg + 4);
2853 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002854}
2855
Chris Wilson9ce079e2012-04-17 15:31:30 +01002856static void i915_write_fence_reg(struct drm_device *dev, int reg,
2857 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002858{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002859 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002860 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002861
Chris Wilson9ce079e2012-04-17 15:31:30 +01002862 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002863 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002864 int pitch_val;
2865 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002866
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002867 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002868 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002869 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2870 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2871 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002872
2873 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2874 tile_width = 128;
2875 else
2876 tile_width = 512;
2877
2878 /* Note: pitch better be a power of two tile widths */
2879 pitch_val = obj->stride / tile_width;
2880 pitch_val = ffs(pitch_val) - 1;
2881
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002882 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002883 if (obj->tiling_mode == I915_TILING_Y)
2884 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2885 val |= I915_FENCE_SIZE_BITS(size);
2886 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2887 val |= I830_FENCE_REG_VALID;
2888 } else
2889 val = 0;
2890
2891 if (reg < 8)
2892 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002893 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002894 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002895
Chris Wilson9ce079e2012-04-17 15:31:30 +01002896 I915_WRITE(reg, val);
2897 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002898}
2899
Chris Wilson9ce079e2012-04-17 15:31:30 +01002900static void i830_write_fence_reg(struct drm_device *dev, int reg,
2901 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002902{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002903 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002905
Chris Wilson9ce079e2012-04-17 15:31:30 +01002906 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002907 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002908 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002909
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002910 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002911 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002912 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2913 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2914 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002915
Chris Wilson9ce079e2012-04-17 15:31:30 +01002916 pitch_val = obj->stride / 128;
2917 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002918
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002919 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002920 if (obj->tiling_mode == I915_TILING_Y)
2921 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2922 val |= I830_FENCE_SIZE_BITS(size);
2923 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2924 val |= I830_FENCE_REG_VALID;
2925 } else
2926 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002927
Chris Wilson9ce079e2012-04-17 15:31:30 +01002928 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2929 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2930}
2931
Chris Wilsond0a57782012-10-09 19:24:37 +01002932inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2933{
2934 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2935}
2936
Chris Wilson9ce079e2012-04-17 15:31:30 +01002937static void i915_gem_write_fence(struct drm_device *dev, int reg,
2938 struct drm_i915_gem_object *obj)
2939{
Chris Wilsond0a57782012-10-09 19:24:37 +01002940 struct drm_i915_private *dev_priv = dev->dev_private;
2941
2942 /* Ensure that all CPU reads are completed before installing a fence
2943 * and all writes before removing the fence.
2944 */
2945 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2946 mb();
2947
Daniel Vetter94a335d2013-07-17 14:51:28 +02002948 WARN(obj && (!obj->stride || !obj->tiling_mode),
2949 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2950 obj->stride, obj->tiling_mode);
2951
Chris Wilson9ce079e2012-04-17 15:31:30 +01002952 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002953 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002954 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002955 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002956 case 5:
2957 case 4: i965_write_fence_reg(dev, reg, obj); break;
2958 case 3: i915_write_fence_reg(dev, reg, obj); break;
2959 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002960 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002961 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002962
2963 /* And similarly be paranoid that no direct access to this region
2964 * is reordered to before the fence is installed.
2965 */
2966 if (i915_gem_object_needs_mb(obj))
2967 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002968}
2969
Chris Wilson61050802012-04-17 15:31:31 +01002970static inline int fence_number(struct drm_i915_private *dev_priv,
2971 struct drm_i915_fence_reg *fence)
2972{
2973 return fence - dev_priv->fence_regs;
2974}
2975
2976static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2977 struct drm_i915_fence_reg *fence,
2978 bool enable)
2979{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002981 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002982
Chris Wilson46a0b632013-07-10 13:36:24 +01002983 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002984
2985 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002986 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002987 fence->obj = obj;
2988 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2989 } else {
2990 obj->fence_reg = I915_FENCE_REG_NONE;
2991 fence->obj = NULL;
2992 list_del_init(&fence->lru_list);
2993 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002994 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002995}
2996
Chris Wilsond9e86c02010-11-10 16:40:20 +00002997static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002998i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002999{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003000 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003001 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003002 if (ret)
3003 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003004
3005 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003006 }
3007
Chris Wilson86d5bc32012-07-20 12:41:04 +01003008 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003009 return 0;
3010}
3011
3012int
3013i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3014{
Chris Wilson61050802012-04-17 15:31:31 +01003015 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003016 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003017 int ret;
3018
Chris Wilsond0a57782012-10-09 19:24:37 +01003019 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003020 if (ret)
3021 return ret;
3022
Chris Wilson61050802012-04-17 15:31:31 +01003023 if (obj->fence_reg == I915_FENCE_REG_NONE)
3024 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003025
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003026 fence = &dev_priv->fence_regs[obj->fence_reg];
3027
Chris Wilson61050802012-04-17 15:31:31 +01003028 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003029 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003030
3031 return 0;
3032}
3033
3034static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003035i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003036{
Daniel Vetterae3db242010-02-19 11:51:58 +01003037 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003038 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003039 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003040
3041 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003042 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003043 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3044 reg = &dev_priv->fence_regs[i];
3045 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003046 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003047
Chris Wilson1690e1e2011-12-14 13:57:08 +01003048 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003049 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003050 }
3051
Chris Wilsond9e86c02010-11-10 16:40:20 +00003052 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003053 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003054
3055 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003056 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003057 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003058 continue;
3059
Chris Wilson8fe301a2012-04-17 15:31:28 +01003060 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003061 }
3062
Chris Wilson5dce5b932014-01-20 10:17:36 +00003063deadlock:
3064 /* Wait for completion of pending flips which consume fences */
3065 if (intel_has_pending_fb_unpin(dev))
3066 return ERR_PTR(-EAGAIN);
3067
3068 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003069}
3070
Jesse Barnesde151cf2008-11-12 10:03:55 -08003071/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003072 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003073 * @obj: object to map through a fence reg
3074 *
3075 * When mapping objects through the GTT, userspace wants to be able to write
3076 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003077 * This function walks the fence regs looking for a free one for @obj,
3078 * stealing one if it can't find any.
3079 *
3080 * It then sets up the reg based on the object's properties: address, pitch
3081 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003082 *
3083 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003084 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003085int
Chris Wilson06d98132012-04-17 15:31:24 +01003086i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003087{
Chris Wilson05394f32010-11-08 19:18:58 +00003088 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003089 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003090 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003091 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003092 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003093
Chris Wilson14415742012-04-17 15:31:33 +01003094 /* Have we updated the tiling parameters upon the object and so
3095 * will need to serialise the write to the associated fence register?
3096 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003097 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003098 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003099 if (ret)
3100 return ret;
3101 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003102
Chris Wilsond9e86c02010-11-10 16:40:20 +00003103 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003104 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3105 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003106 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003107 list_move_tail(&reg->lru_list,
3108 &dev_priv->mm.fence_list);
3109 return 0;
3110 }
3111 } else if (enable) {
3112 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003113 if (IS_ERR(reg))
3114 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003115
Chris Wilson14415742012-04-17 15:31:33 +01003116 if (reg->obj) {
3117 struct drm_i915_gem_object *old = reg->obj;
3118
Chris Wilsond0a57782012-10-09 19:24:37 +01003119 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003120 if (ret)
3121 return ret;
3122
Chris Wilson14415742012-04-17 15:31:33 +01003123 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003124 }
Chris Wilson14415742012-04-17 15:31:33 +01003125 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003126 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003127
Chris Wilson14415742012-04-17 15:31:33 +01003128 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003129
Chris Wilson9ce079e2012-04-17 15:31:30 +01003130 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003131}
3132
Chris Wilson42d6ab42012-07-26 11:49:32 +01003133static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3134 struct drm_mm_node *gtt_space,
3135 unsigned long cache_level)
3136{
3137 struct drm_mm_node *other;
3138
3139 /* On non-LLC machines we have to be careful when putting differing
3140 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003141 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003142 */
3143 if (HAS_LLC(dev))
3144 return true;
3145
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003146 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003147 return true;
3148
3149 if (list_empty(&gtt_space->node_list))
3150 return true;
3151
3152 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3153 if (other->allocated && !other->hole_follows && other->color != cache_level)
3154 return false;
3155
3156 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3157 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3158 return false;
3159
3160 return true;
3161}
3162
3163static void i915_gem_verify_gtt(struct drm_device *dev)
3164{
3165#if WATCH_GTT
3166 struct drm_i915_private *dev_priv = dev->dev_private;
3167 struct drm_i915_gem_object *obj;
3168 int err = 0;
3169
Ben Widawsky35c20a62013-05-31 11:28:48 -07003170 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003171 if (obj->gtt_space == NULL) {
3172 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3173 err++;
3174 continue;
3175 }
3176
3177 if (obj->cache_level != obj->gtt_space->color) {
3178 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003179 i915_gem_obj_ggtt_offset(obj),
3180 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003181 obj->cache_level,
3182 obj->gtt_space->color);
3183 err++;
3184 continue;
3185 }
3186
3187 if (!i915_gem_valid_gtt_space(dev,
3188 obj->gtt_space,
3189 obj->cache_level)) {
3190 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003191 i915_gem_obj_ggtt_offset(obj),
3192 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003193 obj->cache_level);
3194 err++;
3195 continue;
3196 }
3197 }
3198
3199 WARN_ON(err);
3200#endif
3201}
3202
Jesse Barnesde151cf2008-11-12 10:03:55 -08003203/**
Eric Anholt673a3942008-07-30 12:06:12 -07003204 * Finds free space in the GTT aperture and binds the object there.
3205 */
3206static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003207i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3208 struct i915_address_space *vm,
3209 unsigned alignment,
3210 bool map_and_fenceable,
3211 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003212{
Chris Wilson05394f32010-11-08 19:18:58 +00003213 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003214 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003215 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003216 size_t gtt_max =
3217 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003218 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003219 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003220
Chris Wilsone28f8712011-07-18 13:11:49 -07003221 fence_size = i915_gem_get_gtt_size(dev,
3222 obj->base.size,
3223 obj->tiling_mode);
3224 fence_alignment = i915_gem_get_gtt_alignment(dev,
3225 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003226 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003227 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003228 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003229 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003230 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003231
Eric Anholt673a3942008-07-30 12:06:12 -07003232 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003233 alignment = map_and_fenceable ? fence_alignment :
3234 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003235 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003236 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3237 return -EINVAL;
3238 }
3239
Chris Wilson05394f32010-11-08 19:18:58 +00003240 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003241
Chris Wilson654fc602010-05-27 13:18:21 +01003242 /* If the object is bigger than the entire aperture, reject it early
3243 * before evicting everything in a vain attempt to find space.
3244 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003245 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003246 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003247 obj->base.size,
3248 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003249 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003250 return -E2BIG;
3251 }
3252
Chris Wilson37e680a2012-06-07 15:38:42 +01003253 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003254 if (ret)
3255 return ret;
3256
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003257 i915_gem_object_pin_pages(obj);
3258
Ben Widawskyaccfef22013-08-14 11:38:35 +02003259 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003260 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003261 ret = PTR_ERR(vma);
3262 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003263 }
3264
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003265search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003266 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003267 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003268 obj->cache_level, 0, gtt_max,
3269 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003270 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003271 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003272 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003273 map_and_fenceable,
3274 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003275 if (ret == 0)
3276 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003277
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003278 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003279 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003280 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003281 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003282 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003283 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003284 }
3285
Daniel Vetter74163902012-02-15 23:50:21 +01003286 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003287 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003288 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003289
Ben Widawsky35c20a62013-05-31 11:28:48 -07003290 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003291 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003292
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003293 if (i915_is_ggtt(vm)) {
3294 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003295
Daniel Vetter49987092013-08-14 10:21:23 +02003296 fenceable = (vma->node.size == fence_size &&
3297 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003298
Daniel Vetter49987092013-08-14 10:21:23 +02003299 mappable = (vma->node.start + obj->base.size <=
3300 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003301
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003302 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003303 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003304
Ben Widawsky7ace7ef2013-08-09 22:12:12 -07003305 WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003306
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003307 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003308 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003309 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003310
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003311err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003312 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003313err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003314 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003315err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003316 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003317 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003318}
3319
Chris Wilson000433b2013-08-08 14:41:09 +01003320bool
Chris Wilson2c225692013-08-09 12:26:45 +01003321i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3322 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003323{
Eric Anholt673a3942008-07-30 12:06:12 -07003324 /* If we don't have a page list set up, then we're not pinned
3325 * to GPU, and we can ignore the cache flush because it'll happen
3326 * again at bind time.
3327 */
Chris Wilson05394f32010-11-08 19:18:58 +00003328 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003329 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003330
Imre Deak769ce462013-02-13 21:56:05 +02003331 /*
3332 * Stolen memory is always coherent with the GPU as it is explicitly
3333 * marked as wc by the system, or the system is cache-coherent.
3334 */
3335 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003336 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003337
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003338 /* If the GPU is snooping the contents of the CPU cache,
3339 * we do not need to manually clear the CPU cache lines. However,
3340 * the caches are only snooped when the render cache is
3341 * flushed/invalidated. As we always have to emit invalidations
3342 * and flushes when moving into and out of the RENDER domain, correct
3343 * snooping behaviour occurs naturally as the result of our domain
3344 * tracking.
3345 */
Chris Wilson2c225692013-08-09 12:26:45 +01003346 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003347 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003348
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003349 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003350 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003351
3352 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003353}
3354
3355/** Flushes the GTT write domain for the object if it's dirty. */
3356static void
Chris Wilson05394f32010-11-08 19:18:58 +00003357i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003358{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003359 uint32_t old_write_domain;
3360
Chris Wilson05394f32010-11-08 19:18:58 +00003361 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003362 return;
3363
Chris Wilson63256ec2011-01-04 18:42:07 +00003364 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003365 * to it immediately go to main memory as far as we know, so there's
3366 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003367 *
3368 * However, we do have to enforce the order so that all writes through
3369 * the GTT land before any writes to the device, such as updates to
3370 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003371 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003372 wmb();
3373
Chris Wilson05394f32010-11-08 19:18:58 +00003374 old_write_domain = obj->base.write_domain;
3375 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003376
3377 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003378 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003379 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003380}
3381
3382/** Flushes the CPU write domain for the object if it's dirty. */
3383static void
Chris Wilson2c225692013-08-09 12:26:45 +01003384i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3385 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003386{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003387 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003388
Chris Wilson05394f32010-11-08 19:18:58 +00003389 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003390 return;
3391
Chris Wilson000433b2013-08-08 14:41:09 +01003392 if (i915_gem_clflush_object(obj, force))
3393 i915_gem_chipset_flush(obj->base.dev);
3394
Chris Wilson05394f32010-11-08 19:18:58 +00003395 old_write_domain = obj->base.write_domain;
3396 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003397
3398 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003399 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003400 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003401}
3402
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003403/**
3404 * Moves a single object to the GTT read, and possibly write domain.
3405 *
3406 * This function returns when the move is complete, including waiting on
3407 * flushes to occur.
3408 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003409int
Chris Wilson20217462010-11-23 15:26:33 +00003410i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003411{
Chris Wilson8325a092012-04-24 15:52:35 +01003412 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003413 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003414 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003415
Eric Anholt02354392008-11-26 13:58:13 -08003416 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003417 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003418 return -EINVAL;
3419
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003420 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3421 return 0;
3422
Chris Wilson0201f1e2012-07-20 12:41:01 +01003423 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003424 if (ret)
3425 return ret;
3426
Chris Wilson2c225692013-08-09 12:26:45 +01003427 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003428
Chris Wilsond0a57782012-10-09 19:24:37 +01003429 /* Serialise direct access to this object with the barriers for
3430 * coherent writes from the GPU, by effectively invalidating the
3431 * GTT domain upon first access.
3432 */
3433 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3434 mb();
3435
Chris Wilson05394f32010-11-08 19:18:58 +00003436 old_write_domain = obj->base.write_domain;
3437 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003438
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003439 /* It should now be out of any other write domains, and we can update
3440 * the domain values for our changes.
3441 */
Chris Wilson05394f32010-11-08 19:18:58 +00003442 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3443 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003444 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003445 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3446 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3447 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003448 }
3449
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003450 trace_i915_gem_object_change_domain(obj,
3451 old_read_domains,
3452 old_write_domain);
3453
Chris Wilson8325a092012-04-24 15:52:35 +01003454 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003455 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003456 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003457 if (vma)
3458 list_move_tail(&vma->mm_list,
3459 &dev_priv->gtt.base.inactive_list);
3460
3461 }
Chris Wilson8325a092012-04-24 15:52:35 +01003462
Eric Anholte47c68e2008-11-14 13:35:19 -08003463 return 0;
3464}
3465
Chris Wilsone4ffd172011-04-04 09:44:39 +01003466int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3467 enum i915_cache_level cache_level)
3468{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003469 struct drm_device *dev = obj->base.dev;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003470 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003471 int ret;
3472
3473 if (obj->cache_level == cache_level)
3474 return 0;
3475
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003476 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003477 DRM_DEBUG("can not change the cache level of pinned objects\n");
3478 return -EBUSY;
3479 }
3480
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003481 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3482 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003483 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003484 if (ret)
3485 return ret;
3486
3487 break;
3488 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003489 }
3490
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003491 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003492 ret = i915_gem_object_finish_gpu(obj);
3493 if (ret)
3494 return ret;
3495
3496 i915_gem_object_finish_gtt(obj);
3497
3498 /* Before SandyBridge, you could not use tiling or fence
3499 * registers with snooped memory, so relinquish any fences
3500 * currently pointing to our region in the aperture.
3501 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003502 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003503 ret = i915_gem_object_put_fence(obj);
3504 if (ret)
3505 return ret;
3506 }
3507
Ben Widawsky6f65e292013-12-06 14:10:56 -08003508 list_for_each_entry(vma, &obj->vma_list, vma_link)
3509 vma->bind_vma(vma, cache_level, 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003510 }
3511
Chris Wilson2c225692013-08-09 12:26:45 +01003512 list_for_each_entry(vma, &obj->vma_list, vma_link)
3513 vma->node.color = cache_level;
3514 obj->cache_level = cache_level;
3515
3516 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003517 u32 old_read_domains, old_write_domain;
3518
3519 /* If we're coming from LLC cached, then we haven't
3520 * actually been tracking whether the data is in the
3521 * CPU cache or not, since we only allow one bit set
3522 * in obj->write_domain and have been skipping the clflushes.
3523 * Just set it to the CPU cache for now.
3524 */
3525 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003526
3527 old_read_domains = obj->base.read_domains;
3528 old_write_domain = obj->base.write_domain;
3529
3530 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3531 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3532
3533 trace_i915_gem_object_change_domain(obj,
3534 old_read_domains,
3535 old_write_domain);
3536 }
3537
Chris Wilson42d6ab42012-07-26 11:49:32 +01003538 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003539 return 0;
3540}
3541
Ben Widawsky199adf42012-09-21 17:01:20 -07003542int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3543 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003544{
Ben Widawsky199adf42012-09-21 17:01:20 -07003545 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003546 struct drm_i915_gem_object *obj;
3547 int ret;
3548
3549 ret = i915_mutex_lock_interruptible(dev);
3550 if (ret)
3551 return ret;
3552
3553 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3554 if (&obj->base == NULL) {
3555 ret = -ENOENT;
3556 goto unlock;
3557 }
3558
Chris Wilson651d7942013-08-08 14:41:10 +01003559 switch (obj->cache_level) {
3560 case I915_CACHE_LLC:
3561 case I915_CACHE_L3_LLC:
3562 args->caching = I915_CACHING_CACHED;
3563 break;
3564
Chris Wilson4257d3b2013-08-08 14:41:11 +01003565 case I915_CACHE_WT:
3566 args->caching = I915_CACHING_DISPLAY;
3567 break;
3568
Chris Wilson651d7942013-08-08 14:41:10 +01003569 default:
3570 args->caching = I915_CACHING_NONE;
3571 break;
3572 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003573
3574 drm_gem_object_unreference(&obj->base);
3575unlock:
3576 mutex_unlock(&dev->struct_mutex);
3577 return ret;
3578}
3579
Ben Widawsky199adf42012-09-21 17:01:20 -07003580int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3581 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003582{
Ben Widawsky199adf42012-09-21 17:01:20 -07003583 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003584 struct drm_i915_gem_object *obj;
3585 enum i915_cache_level level;
3586 int ret;
3587
Ben Widawsky199adf42012-09-21 17:01:20 -07003588 switch (args->caching) {
3589 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003590 level = I915_CACHE_NONE;
3591 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003592 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003593 level = I915_CACHE_LLC;
3594 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003595 case I915_CACHING_DISPLAY:
3596 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3597 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003598 default:
3599 return -EINVAL;
3600 }
3601
Ben Widawsky3bc29132012-09-26 16:15:20 -07003602 ret = i915_mutex_lock_interruptible(dev);
3603 if (ret)
3604 return ret;
3605
Chris Wilsone6994ae2012-07-10 10:27:08 +01003606 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3607 if (&obj->base == NULL) {
3608 ret = -ENOENT;
3609 goto unlock;
3610 }
3611
3612 ret = i915_gem_object_set_cache_level(obj, level);
3613
3614 drm_gem_object_unreference(&obj->base);
3615unlock:
3616 mutex_unlock(&dev->struct_mutex);
3617 return ret;
3618}
3619
Chris Wilsoncc98b412013-08-09 12:25:09 +01003620static bool is_pin_display(struct drm_i915_gem_object *obj)
3621{
3622 /* There are 3 sources that pin objects:
3623 * 1. The display engine (scanouts, sprites, cursors);
3624 * 2. Reservations for execbuffer;
3625 * 3. The user.
3626 *
3627 * We can ignore reservations as we hold the struct_mutex and
3628 * are only called outside of the reservation path. The user
3629 * can only increment pin_count once, and so if after
3630 * subtracting the potential reference by the user, any pin_count
3631 * remains, it must be due to another use by the display engine.
3632 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003633 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003634}
3635
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003636/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003637 * Prepare buffer for display plane (scanout, cursors, etc).
3638 * Can be called from an uninterruptible phase (modesetting) and allows
3639 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003640 */
3641int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003642i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3643 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003644 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003645{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003646 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003647 int ret;
3648
Chris Wilson0be73282010-12-06 14:36:27 +00003649 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003650 ret = i915_gem_object_sync(obj, pipelined);
3651 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003652 return ret;
3653 }
3654
Chris Wilsoncc98b412013-08-09 12:25:09 +01003655 /* Mark the pin_display early so that we account for the
3656 * display coherency whilst setting up the cache domains.
3657 */
3658 obj->pin_display = true;
3659
Eric Anholta7ef0642011-03-29 16:59:54 -07003660 /* The display engine is not coherent with the LLC cache on gen6. As
3661 * a result, we make sure that the pinning that is about to occur is
3662 * done with uncached PTEs. This is lowest common denominator for all
3663 * chipsets.
3664 *
3665 * However for gen6+, we could do better by using the GFDT bit instead
3666 * of uncaching, which would allow us to flush all the LLC-cached data
3667 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3668 */
Chris Wilson651d7942013-08-08 14:41:10 +01003669 ret = i915_gem_object_set_cache_level(obj,
3670 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003671 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003672 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003673
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003674 /* As the user may map the buffer once pinned in the display plane
3675 * (e.g. libkms for the bootup splash), we have to ensure that we
3676 * always use map_and_fenceable for all scanout buffers.
3677 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003678 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003679 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003680 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003681
Chris Wilson2c225692013-08-09 12:26:45 +01003682 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003683
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003684 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003685 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003686
3687 /* It should now be out of any other write domains, and we can update
3688 * the domain values for our changes.
3689 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003690 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003691 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003692
3693 trace_i915_gem_object_change_domain(obj,
3694 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003695 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003696
3697 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003698
3699err_unpin_display:
3700 obj->pin_display = is_pin_display(obj);
3701 return ret;
3702}
3703
3704void
3705i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3706{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003707 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003708 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003709}
3710
Chris Wilson85345512010-11-13 09:49:11 +00003711int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003712i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003713{
Chris Wilson88241782011-01-07 17:09:48 +00003714 int ret;
3715
Chris Wilsona8198ee2011-04-13 22:04:09 +01003716 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003717 return 0;
3718
Chris Wilson0201f1e2012-07-20 12:41:01 +01003719 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003720 if (ret)
3721 return ret;
3722
Chris Wilsona8198ee2011-04-13 22:04:09 +01003723 /* Ensure that we invalidate the GPU's caches and TLBs. */
3724 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003725 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003726}
3727
Eric Anholte47c68e2008-11-14 13:35:19 -08003728/**
3729 * Moves a single object to the CPU read, and possibly write domain.
3730 *
3731 * This function returns when the move is complete, including waiting on
3732 * flushes to occur.
3733 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003734int
Chris Wilson919926a2010-11-12 13:42:53 +00003735i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003736{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003737 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003738 int ret;
3739
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003740 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3741 return 0;
3742
Chris Wilson0201f1e2012-07-20 12:41:01 +01003743 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003744 if (ret)
3745 return ret;
3746
Eric Anholte47c68e2008-11-14 13:35:19 -08003747 i915_gem_object_flush_gtt_write_domain(obj);
3748
Chris Wilson05394f32010-11-08 19:18:58 +00003749 old_write_domain = obj->base.write_domain;
3750 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003751
Eric Anholte47c68e2008-11-14 13:35:19 -08003752 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003753 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003754 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003755
Chris Wilson05394f32010-11-08 19:18:58 +00003756 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003757 }
3758
3759 /* It should now be out of any other write domains, and we can update
3760 * the domain values for our changes.
3761 */
Chris Wilson05394f32010-11-08 19:18:58 +00003762 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003763
3764 /* If we're writing through the CPU, then the GPU read domains will
3765 * need to be invalidated at next use.
3766 */
3767 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003768 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3769 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003770 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003771
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003772 trace_i915_gem_object_change_domain(obj,
3773 old_read_domains,
3774 old_write_domain);
3775
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003776 return 0;
3777}
3778
Eric Anholt673a3942008-07-30 12:06:12 -07003779/* Throttle our rendering by waiting until the ring has completed our requests
3780 * emitted over 20 msec ago.
3781 *
Eric Anholtb9624422009-06-03 07:27:35 +00003782 * Note that if we were to use the current jiffies each time around the loop,
3783 * we wouldn't escape the function with any frames outstanding if the time to
3784 * render a frame was over 20ms.
3785 *
Eric Anholt673a3942008-07-30 12:06:12 -07003786 * This should get us reasonable parallelism between CPU and GPU but also
3787 * relatively low latency when blocking on a particular request to finish.
3788 */
3789static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003790i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003791{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003792 struct drm_i915_private *dev_priv = dev->dev_private;
3793 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003794 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003795 struct drm_i915_gem_request *request;
3796 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003797 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003798 u32 seqno = 0;
3799 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003800
Daniel Vetter308887a2012-11-14 17:14:06 +01003801 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3802 if (ret)
3803 return ret;
3804
3805 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3806 if (ret)
3807 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003808
Chris Wilson1c255952010-09-26 11:03:27 +01003809 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003810 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003811 if (time_after_eq(request->emitted_jiffies, recent_enough))
3812 break;
3813
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003814 ring = request->ring;
3815 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003816 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003817 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003818 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003819
3820 if (seqno == 0)
3821 return 0;
3822
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003823 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003824 if (ret == 0)
3825 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003826
Eric Anholt673a3942008-07-30 12:06:12 -07003827 return ret;
3828}
3829
Eric Anholt673a3942008-07-30 12:06:12 -07003830int
Chris Wilson05394f32010-11-08 19:18:58 +00003831i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003832 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003833 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003834 bool map_and_fenceable,
3835 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003836{
Ben Widawsky6f65e292013-12-06 14:10:56 -08003837 const u32 flags = map_and_fenceable ? GLOBAL_BIND : 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003838 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003839 int ret;
3840
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003841 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3842
3843 vma = i915_gem_obj_to_vma(obj, vm);
3844
3845 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003846 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3847 return -EBUSY;
3848
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003849 if ((alignment &&
3850 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003851 (map_and_fenceable && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003852 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003853 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003854 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003855 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003856 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003857 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003858 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003859 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003860 if (ret)
3861 return ret;
3862 }
3863 }
3864
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003865 if (!i915_gem_obj_bound(obj, vm)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003866 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3867 map_and_fenceable,
3868 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003869 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003870 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003871
Chris Wilson22c344e2009-02-11 14:26:45 +00003872 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003873
Ben Widawsky6f65e292013-12-06 14:10:56 -08003874 vma = i915_gem_obj_to_vma(obj, vm);
Daniel Vetter74898d72012-02-15 23:50:22 +01003875
Ben Widawsky6f65e292013-12-06 14:10:56 -08003876 vma->bind_vma(vma, obj->cache_level, flags);
Jesse Barnes79e53942008-11-07 14:24:08 -08003877
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003878 i915_gem_obj_to_vma(obj, vm)->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003879 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003880
3881 return 0;
3882}
3883
3884void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003885i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003886{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003887 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003888
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003889 BUG_ON(!vma);
3890 BUG_ON(vma->pin_count == 0);
3891 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3892
3893 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003894 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003895}
3896
3897int
3898i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003899 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003900{
3901 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003902 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003903 int ret;
3904
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003905 if (INTEL_INFO(dev)->gen >= 6)
3906 return -ENODEV;
3907
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003908 ret = i915_mutex_lock_interruptible(dev);
3909 if (ret)
3910 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003911
Chris Wilson05394f32010-11-08 19:18:58 +00003912 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003913 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003914 ret = -ENOENT;
3915 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003916 }
Eric Anholt673a3942008-07-30 12:06:12 -07003917
Chris Wilson05394f32010-11-08 19:18:58 +00003918 if (obj->madv != I915_MADV_WILLNEED) {
Eric Anholt673a3942008-07-30 12:06:12 -07003919 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00003920 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003921 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003922 }
3923
Chris Wilson05394f32010-11-08 19:18:58 +00003924 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Eric Anholt673a3942008-07-30 12:06:12 -07003925 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3926 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003927 ret = -EINVAL;
3928 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003929 }
3930
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003931 if (obj->user_pin_count == ULONG_MAX) {
3932 ret = -EBUSY;
3933 goto out;
3934 }
3935
Chris Wilson93be8782013-01-02 10:31:22 +00003936 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07003937 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003938 if (ret)
3939 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003940 }
3941
Chris Wilson93be8782013-01-02 10:31:22 +00003942 obj->user_pin_count++;
3943 obj->pin_filp = file;
3944
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003945 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003946out:
Chris Wilson05394f32010-11-08 19:18:58 +00003947 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003948unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003949 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003950 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003951}
3952
3953int
3954i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003955 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003956{
3957 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003958 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003959 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003960
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003961 ret = i915_mutex_lock_interruptible(dev);
3962 if (ret)
3963 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003964
Chris Wilson05394f32010-11-08 19:18:58 +00003965 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003966 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003967 ret = -ENOENT;
3968 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003969 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003970
Chris Wilson05394f32010-11-08 19:18:58 +00003971 if (obj->pin_filp != file) {
Eric Anholt673a3942008-07-30 12:06:12 -07003972 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3973 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003974 ret = -EINVAL;
3975 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003976 }
Chris Wilson05394f32010-11-08 19:18:58 +00003977 obj->user_pin_count--;
3978 if (obj->user_pin_count == 0) {
3979 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003980 i915_gem_object_ggtt_unpin(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003981 }
3982
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003983out:
Chris Wilson05394f32010-11-08 19:18:58 +00003984 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003985unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003986 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003987 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003988}
3989
3990int
3991i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003992 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003993{
3994 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003995 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003996 int ret;
3997
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003998 ret = i915_mutex_lock_interruptible(dev);
3999 if (ret)
4000 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004001
Chris Wilson05394f32010-11-08 19:18:58 +00004002 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004003 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004004 ret = -ENOENT;
4005 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004006 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004007
Chris Wilson0be555b2010-08-04 15:36:30 +01004008 /* Count all active objects as busy, even if they are currently not used
4009 * by the gpu. Users of this interface expect objects to eventually
4010 * become non-busy without any further actions, therefore emit any
4011 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004012 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004013 ret = i915_gem_object_flush_active(obj);
4014
Chris Wilson05394f32010-11-08 19:18:58 +00004015 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004016 if (obj->ring) {
4017 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4018 args->busy |= intel_ring_flag(obj->ring) << 16;
4019 }
Eric Anholt673a3942008-07-30 12:06:12 -07004020
Chris Wilson05394f32010-11-08 19:18:58 +00004021 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004022unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004023 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004024 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004025}
4026
4027int
4028i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4029 struct drm_file *file_priv)
4030{
Akshay Joshi0206e352011-08-16 15:34:10 -04004031 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004032}
4033
Chris Wilson3ef94da2009-09-14 16:50:29 +01004034int
4035i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4036 struct drm_file *file_priv)
4037{
4038 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004039 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004040 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004041
4042 switch (args->madv) {
4043 case I915_MADV_DONTNEED:
4044 case I915_MADV_WILLNEED:
4045 break;
4046 default:
4047 return -EINVAL;
4048 }
4049
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004050 ret = i915_mutex_lock_interruptible(dev);
4051 if (ret)
4052 return ret;
4053
Chris Wilson05394f32010-11-08 19:18:58 +00004054 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004055 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004056 ret = -ENOENT;
4057 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004058 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004059
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004060 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004061 ret = -EINVAL;
4062 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004063 }
4064
Chris Wilson05394f32010-11-08 19:18:58 +00004065 if (obj->madv != __I915_MADV_PURGED)
4066 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004067
Chris Wilson6c085a72012-08-20 11:40:46 +02004068 /* if the object is no longer attached, discard its backing storage */
4069 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004070 i915_gem_object_truncate(obj);
4071
Chris Wilson05394f32010-11-08 19:18:58 +00004072 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004073
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004074out:
Chris Wilson05394f32010-11-08 19:18:58 +00004075 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004076unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004077 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004078 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004079}
4080
Chris Wilson37e680a2012-06-07 15:38:42 +01004081void i915_gem_object_init(struct drm_i915_gem_object *obj,
4082 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004083{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004084 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004085 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004086 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004087 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004088
Chris Wilson37e680a2012-06-07 15:38:42 +01004089 obj->ops = ops;
4090
Chris Wilson0327d6b2012-08-11 15:41:06 +01004091 obj->fence_reg = I915_FENCE_REG_NONE;
4092 obj->madv = I915_MADV_WILLNEED;
4093 /* Avoid an unnecessary call to unbind on the first bind. */
4094 obj->map_and_fenceable = true;
4095
4096 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4097}
4098
Chris Wilson37e680a2012-06-07 15:38:42 +01004099static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4100 .get_pages = i915_gem_object_get_pages_gtt,
4101 .put_pages = i915_gem_object_put_pages_gtt,
4102};
4103
Chris Wilson05394f32010-11-08 19:18:58 +00004104struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4105 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004106{
Daniel Vetterc397b902010-04-09 19:05:07 +00004107 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004108 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004109 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004110
Chris Wilson42dcedd2012-11-15 11:32:30 +00004111 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004112 if (obj == NULL)
4113 return NULL;
4114
4115 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004116 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004117 return NULL;
4118 }
4119
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004120 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4121 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4122 /* 965gm cannot relocate objects above 4GiB. */
4123 mask &= ~__GFP_HIGHMEM;
4124 mask |= __GFP_DMA32;
4125 }
4126
Al Viro496ad9a2013-01-23 17:07:38 -05004127 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004128 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004129
Chris Wilson37e680a2012-06-07 15:38:42 +01004130 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004131
Daniel Vetterc397b902010-04-09 19:05:07 +00004132 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4133 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4134
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004135 if (HAS_LLC(dev)) {
4136 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004137 * cache) for about a 10% performance improvement
4138 * compared to uncached. Graphics requests other than
4139 * display scanout are coherent with the CPU in
4140 * accessing this cache. This means in this mode we
4141 * don't need to clflush on the CPU side, and on the
4142 * GPU side we only need to flush internal caches to
4143 * get data visible to the CPU.
4144 *
4145 * However, we maintain the display planes as UC, and so
4146 * need to rebind when first used as such.
4147 */
4148 obj->cache_level = I915_CACHE_LLC;
4149 } else
4150 obj->cache_level = I915_CACHE_NONE;
4151
Daniel Vetterd861e332013-07-24 23:25:03 +02004152 trace_i915_gem_object_create(obj);
4153
Chris Wilson05394f32010-11-08 19:18:58 +00004154 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004155}
4156
Chris Wilson1488fc02012-04-24 15:47:31 +01004157void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004158{
Chris Wilson1488fc02012-04-24 15:47:31 +01004159 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004160 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004161 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004162 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004163
Paulo Zanonif65c9162013-11-27 18:20:34 -02004164 intel_runtime_pm_get(dev_priv);
4165
Chris Wilson26e12f892011-03-20 11:20:19 +00004166 trace_i915_gem_object_destroy(obj);
4167
Chris Wilson1488fc02012-04-24 15:47:31 +01004168 if (obj->phys_obj)
4169 i915_gem_detach_phys_object(dev, obj);
4170
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004171 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004172 int ret;
4173
4174 vma->pin_count = 0;
4175 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004176 if (WARN_ON(ret == -ERESTARTSYS)) {
4177 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004178
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004179 was_interruptible = dev_priv->mm.interruptible;
4180 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004181
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004182 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004183
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004184 dev_priv->mm.interruptible = was_interruptible;
4185 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004186 }
4187
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004188 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4189 * before progressing. */
4190 if (obj->stolen)
4191 i915_gem_object_unpin_pages(obj);
4192
Ben Widawsky401c29f2013-05-31 11:28:47 -07004193 if (WARN_ON(obj->pages_pin_count))
4194 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004195 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004196 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004197 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004198
Chris Wilson9da3da62012-06-01 15:20:22 +01004199 BUG_ON(obj->pages);
4200
Chris Wilson2f745ad2012-09-04 21:02:58 +01004201 if (obj->base.import_attach)
4202 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004203
Chris Wilson05394f32010-11-08 19:18:58 +00004204 drm_gem_object_release(&obj->base);
4205 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004206
Chris Wilson05394f32010-11-08 19:18:58 +00004207 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004208 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004209
4210 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004211}
4212
Daniel Vettere656a6c2013-08-14 14:14:04 +02004213struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004214 struct i915_address_space *vm)
4215{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004216 struct i915_vma *vma;
4217 list_for_each_entry(vma, &obj->vma_list, vma_link)
4218 if (vma->vm == vm)
4219 return vma;
4220
4221 return NULL;
4222}
4223
Ben Widawsky2f633152013-07-17 12:19:03 -07004224void i915_gem_vma_destroy(struct i915_vma *vma)
4225{
4226 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004227
4228 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4229 if (!list_empty(&vma->exec_list))
4230 return;
4231
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004232 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004233
Ben Widawsky2f633152013-07-17 12:19:03 -07004234 kfree(vma);
4235}
4236
Jesse Barnes5669fca2009-02-17 15:13:31 -08004237int
Chris Wilson45c5f202013-10-16 11:50:01 +01004238i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004239{
4240 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004241 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004242
Chris Wilson45c5f202013-10-16 11:50:01 +01004243 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004244 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004245 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004246
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004247 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004248 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004249 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004250
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004251 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004252
Chris Wilson29105cc2010-01-07 10:39:13 +00004253 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004254 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004255 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004256
Chris Wilson29105cc2010-01-07 10:39:13 +00004257 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004258 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004259
Chris Wilson45c5f202013-10-16 11:50:01 +01004260 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4261 * We need to replace this with a semaphore, or something.
4262 * And not confound ums.mm_suspended!
4263 */
4264 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4265 DRIVER_MODESET);
4266 mutex_unlock(&dev->struct_mutex);
4267
4268 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004269 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004270 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004271
Eric Anholt673a3942008-07-30 12:06:12 -07004272 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004273
4274err:
4275 mutex_unlock(&dev->struct_mutex);
4276 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004277}
4278
Ben Widawskyc3787e22013-09-17 21:12:44 -07004279int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004280{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004281 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004282 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004283 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4284 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004285 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004286
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004287 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004288 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004289
Ben Widawskyc3787e22013-09-17 21:12:44 -07004290 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4291 if (ret)
4292 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004293
Ben Widawskyc3787e22013-09-17 21:12:44 -07004294 /*
4295 * Note: We do not worry about the concurrent register cacheline hang
4296 * here because no other code should access these registers other than
4297 * at initialization time.
4298 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004299 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004300 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4301 intel_ring_emit(ring, reg_base + i);
4302 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004303 }
4304
Ben Widawskyc3787e22013-09-17 21:12:44 -07004305 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004306
Ben Widawskyc3787e22013-09-17 21:12:44 -07004307 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004308}
4309
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004310void i915_gem_init_swizzling(struct drm_device *dev)
4311{
4312 drm_i915_private_t *dev_priv = dev->dev_private;
4313
Daniel Vetter11782b02012-01-31 16:47:55 +01004314 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004315 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4316 return;
4317
4318 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4319 DISP_TILE_SURFACE_SWIZZLING);
4320
Daniel Vetter11782b02012-01-31 16:47:55 +01004321 if (IS_GEN5(dev))
4322 return;
4323
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004324 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4325 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004326 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004327 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004328 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004329 else if (IS_GEN8(dev))
4330 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004331 else
4332 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004333}
Daniel Vettere21af882012-02-09 20:53:27 +01004334
Chris Wilson67b1b572012-07-05 23:49:40 +01004335static bool
4336intel_enable_blt(struct drm_device *dev)
4337{
4338 if (!HAS_BLT(dev))
4339 return false;
4340
4341 /* The blitter was dysfunctional on early prototypes */
4342 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4343 DRM_INFO("BLT not supported on this pre-production hardware;"
4344 " graphics performance will be degraded.\n");
4345 return false;
4346 }
4347
4348 return true;
4349}
4350
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004351static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004352{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004353 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004354 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004355
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004356 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004357 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004358 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004359
4360 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004361 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004362 if (ret)
4363 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004364 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004365
Chris Wilson67b1b572012-07-05 23:49:40 +01004366 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004367 ret = intel_init_blt_ring_buffer(dev);
4368 if (ret)
4369 goto cleanup_bsd_ring;
4370 }
4371
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004372 if (HAS_VEBOX(dev)) {
4373 ret = intel_init_vebox_ring_buffer(dev);
4374 if (ret)
4375 goto cleanup_blt_ring;
4376 }
4377
4378
Mika Kuoppala99433932013-01-22 14:12:17 +02004379 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4380 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004381 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004382
4383 return 0;
4384
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004385cleanup_vebox_ring:
4386 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004387cleanup_blt_ring:
4388 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4389cleanup_bsd_ring:
4390 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4391cleanup_render_ring:
4392 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4393
4394 return ret;
4395}
4396
4397int
4398i915_gem_init_hw(struct drm_device *dev)
4399{
4400 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004401 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004402
4403 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4404 return -EIO;
4405
Ben Widawsky59124502013-07-04 11:02:05 -07004406 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004407 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004408
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004409 if (IS_HASWELL(dev))
4410 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4411 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004412
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004413 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004414 if (IS_IVYBRIDGE(dev)) {
4415 u32 temp = I915_READ(GEN7_MSG_CTL);
4416 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4417 I915_WRITE(GEN7_MSG_CTL, temp);
4418 } else if (INTEL_INFO(dev)->gen >= 7) {
4419 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4420 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4421 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4422 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004423 }
4424
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004425 i915_gem_init_swizzling(dev);
4426
4427 ret = i915_gem_init_rings(dev);
4428 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004429 return ret;
4430
Ben Widawskyc3787e22013-09-17 21:12:44 -07004431 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4432 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4433
Ben Widawsky254f9652012-06-04 14:42:42 -07004434 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004435 * XXX: Contexts should only be initialized once. Doing a switch to the
4436 * default context switch however is something we'd like to do after
4437 * reset or thaw (the latter may not actually be necessary for HW, but
4438 * goes with our code better). Context switching requires rings (for
4439 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004440 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004441 ret = i915_gem_context_enable(dev_priv);
Ben Widawsky8245be32013-11-06 13:56:29 -02004442 if (ret) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004443 DRM_ERROR("Context enable failed %d\n", ret);
4444 goto err_out;
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004445 }
Daniel Vettere21af882012-02-09 20:53:27 +01004446
Chris Wilson68f95ba2010-05-27 13:18:22 +01004447 return 0;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004448
4449err_out:
4450 i915_gem_cleanup_ringbuffer(dev);
4451 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004452}
4453
Chris Wilson1070a422012-04-24 15:47:41 +01004454int i915_gem_init(struct drm_device *dev)
4455{
4456 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004457 int ret;
4458
Chris Wilson1070a422012-04-24 15:47:41 +01004459 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004460
4461 if (IS_VALLEYVIEW(dev)) {
4462 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4463 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4464 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4465 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4466 }
4467
Ben Widawskyd7e50082012-12-18 10:31:25 -08004468 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004469
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004470 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004471 if (ret) {
4472 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004473 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004474 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004475
Chris Wilson1070a422012-04-24 15:47:41 +01004476 ret = i915_gem_init_hw(dev);
4477 mutex_unlock(&dev->struct_mutex);
4478 if (ret) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -08004479 WARN_ON(dev_priv->mm.aliasing_ppgtt);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004480 i915_gem_context_fini(dev);
Ben Widawskyc39538a2013-12-06 14:10:50 -08004481 drm_mm_takedown(&dev_priv->gtt.base.mm);
Chris Wilson1070a422012-04-24 15:47:41 +01004482 return ret;
4483 }
4484
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004485 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4486 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4487 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004488 return 0;
4489}
4490
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004491void
4492i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4493{
4494 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004495 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004496 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004497
Chris Wilsonb4519512012-05-11 14:29:30 +01004498 for_each_ring(ring, dev_priv, i)
4499 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004500}
4501
4502int
Eric Anholt673a3942008-07-30 12:06:12 -07004503i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4504 struct drm_file *file_priv)
4505{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004506 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004507 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004508
Jesse Barnes79e53942008-11-07 14:24:08 -08004509 if (drm_core_check_feature(dev, DRIVER_MODESET))
4510 return 0;
4511
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004512 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004513 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004514 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004515 }
4516
Eric Anholt673a3942008-07-30 12:06:12 -07004517 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004518 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004519
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004520 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004521 if (ret != 0) {
4522 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004523 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004524 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004525
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004526 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004527 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004528
Chris Wilson5f353082010-06-07 14:03:03 +01004529 ret = drm_irq_install(dev);
4530 if (ret)
4531 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004532
Eric Anholt673a3942008-07-30 12:06:12 -07004533 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004534
4535cleanup_ringbuffer:
4536 mutex_lock(&dev->struct_mutex);
4537 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004538 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004539 mutex_unlock(&dev->struct_mutex);
4540
4541 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004542}
4543
4544int
4545i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4546 struct drm_file *file_priv)
4547{
Jesse Barnes79e53942008-11-07 14:24:08 -08004548 if (drm_core_check_feature(dev, DRIVER_MODESET))
4549 return 0;
4550
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004551 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004552
Chris Wilson45c5f202013-10-16 11:50:01 +01004553 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004554}
4555
4556void
4557i915_gem_lastclose(struct drm_device *dev)
4558{
4559 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004560
Eric Anholte806b492009-01-22 09:56:58 -08004561 if (drm_core_check_feature(dev, DRIVER_MODESET))
4562 return;
4563
Chris Wilson45c5f202013-10-16 11:50:01 +01004564 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004565 if (ret)
4566 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004567}
4568
Chris Wilson64193402010-10-24 12:38:05 +01004569static void
4570init_ring_lists(struct intel_ring_buffer *ring)
4571{
4572 INIT_LIST_HEAD(&ring->active_list);
4573 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004574}
4575
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004576void i915_init_vm(struct drm_i915_private *dev_priv,
4577 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004578{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004579 if (!i915_is_ggtt(vm))
4580 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004581 vm->dev = dev_priv->dev;
4582 INIT_LIST_HEAD(&vm->active_list);
4583 INIT_LIST_HEAD(&vm->inactive_list);
4584 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004585 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004586}
4587
Eric Anholt673a3942008-07-30 12:06:12 -07004588void
4589i915_gem_load(struct drm_device *dev)
4590{
4591 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004592 int i;
4593
4594 dev_priv->slab =
4595 kmem_cache_create("i915_gem_object",
4596 sizeof(struct drm_i915_gem_object), 0,
4597 SLAB_HWCACHE_ALIGN,
4598 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004599
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004600 INIT_LIST_HEAD(&dev_priv->vm_list);
4601 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4602
Ben Widawskya33afea2013-09-17 21:12:45 -07004603 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004604 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4605 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004606 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004607 for (i = 0; i < I915_NUM_RINGS; i++)
4608 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004609 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004610 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004611 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4612 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004613 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4614 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004615 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004616
Dave Airlie94400122010-07-20 13:15:31 +10004617 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4618 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004619 I915_WRITE(MI_ARB_STATE,
4620 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004621 }
4622
Chris Wilson72bfa192010-12-19 11:42:05 +00004623 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4624
Jesse Barnesde151cf2008-11-12 10:03:55 -08004625 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004626 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4627 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004628
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004629 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4630 dev_priv->num_fence_regs = 32;
4631 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004632 dev_priv->num_fence_regs = 16;
4633 else
4634 dev_priv->num_fence_regs = 8;
4635
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004636 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004637 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4638 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004639
Eric Anholt673a3942008-07-30 12:06:12 -07004640 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004641 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004642
Chris Wilsonce453d82011-02-21 14:43:56 +00004643 dev_priv->mm.interruptible = true;
4644
Dave Chinner7dc19d52013-08-28 10:18:11 +10004645 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4646 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004647 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4648 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004649}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004650
4651/*
4652 * Create a physically contiguous memory object for this object
4653 * e.g. for cursor + overlay regs
4654 */
Chris Wilson995b6762010-08-20 13:23:26 +01004655static int i915_gem_init_phys_object(struct drm_device *dev,
4656 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004657{
4658 drm_i915_private_t *dev_priv = dev->dev_private;
4659 struct drm_i915_gem_phys_object *phys_obj;
4660 int ret;
4661
4662 if (dev_priv->mm.phys_objs[id - 1] || !size)
4663 return 0;
4664
Daniel Vetterb14c5672013-09-19 12:18:32 +02004665 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004666 if (!phys_obj)
4667 return -ENOMEM;
4668
4669 phys_obj->id = id;
4670
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004671 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004672 if (!phys_obj->handle) {
4673 ret = -ENOMEM;
4674 goto kfree_obj;
4675 }
4676#ifdef CONFIG_X86
4677 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4678#endif
4679
4680 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4681
4682 return 0;
4683kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004684 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004685 return ret;
4686}
4687
Chris Wilson995b6762010-08-20 13:23:26 +01004688static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004689{
4690 drm_i915_private_t *dev_priv = dev->dev_private;
4691 struct drm_i915_gem_phys_object *phys_obj;
4692
4693 if (!dev_priv->mm.phys_objs[id - 1])
4694 return;
4695
4696 phys_obj = dev_priv->mm.phys_objs[id - 1];
4697 if (phys_obj->cur_obj) {
4698 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4699 }
4700
4701#ifdef CONFIG_X86
4702 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4703#endif
4704 drm_pci_free(dev, phys_obj->handle);
4705 kfree(phys_obj);
4706 dev_priv->mm.phys_objs[id - 1] = NULL;
4707}
4708
4709void i915_gem_free_all_phys_object(struct drm_device *dev)
4710{
4711 int i;
4712
Dave Airlie260883c2009-01-22 17:58:49 +10004713 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004714 i915_gem_free_phys_object(dev, i);
4715}
4716
4717void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004718 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004719{
Al Viro496ad9a2013-01-23 17:07:38 -05004720 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004721 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004722 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004723 int page_count;
4724
Chris Wilson05394f32010-11-08 19:18:58 +00004725 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004726 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004727 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004728
Chris Wilson05394f32010-11-08 19:18:58 +00004729 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004730 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004731 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004732 if (!IS_ERR(page)) {
4733 char *dst = kmap_atomic(page);
4734 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4735 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004736
Chris Wilsone5281cc2010-10-28 13:45:36 +01004737 drm_clflush_pages(&page, 1);
4738
4739 set_page_dirty(page);
4740 mark_page_accessed(page);
4741 page_cache_release(page);
4742 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004743 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004744 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004745
Chris Wilson05394f32010-11-08 19:18:58 +00004746 obj->phys_obj->cur_obj = NULL;
4747 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004748}
4749
4750int
4751i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004752 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004753 int id,
4754 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004755{
Al Viro496ad9a2013-01-23 17:07:38 -05004756 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004757 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004758 int ret = 0;
4759 int page_count;
4760 int i;
4761
4762 if (id > I915_MAX_PHYS_OBJECT)
4763 return -EINVAL;
4764
Chris Wilson05394f32010-11-08 19:18:58 +00004765 if (obj->phys_obj) {
4766 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004767 return 0;
4768 i915_gem_detach_phys_object(dev, obj);
4769 }
4770
Dave Airlie71acb5e2008-12-30 20:31:46 +10004771 /* create a new object */
4772 if (!dev_priv->mm.phys_objs[id - 1]) {
4773 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004774 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004775 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004776 DRM_ERROR("failed to init phys object %d size: %zu\n",
4777 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004778 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004779 }
4780 }
4781
4782 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004783 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4784 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004785
Chris Wilson05394f32010-11-08 19:18:58 +00004786 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004787
4788 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004789 struct page *page;
4790 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004791
Hugh Dickins5949eac2011-06-27 16:18:18 -07004792 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004793 if (IS_ERR(page))
4794 return PTR_ERR(page);
4795
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004796 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004797 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004798 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004799 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004800
4801 mark_page_accessed(page);
4802 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004803 }
4804
4805 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004806}
4807
4808static int
Chris Wilson05394f32010-11-08 19:18:58 +00004809i915_gem_phys_pwrite(struct drm_device *dev,
4810 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004811 struct drm_i915_gem_pwrite *args,
4812 struct drm_file *file_priv)
4813{
Chris Wilson05394f32010-11-08 19:18:58 +00004814 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004815 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004816
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004817 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4818 unsigned long unwritten;
4819
4820 /* The physical object once assigned is fixed for the lifetime
4821 * of the obj, so we can safely drop the lock and continue
4822 * to access vaddr.
4823 */
4824 mutex_unlock(&dev->struct_mutex);
4825 unwritten = copy_from_user(vaddr, user_data, args->size);
4826 mutex_lock(&dev->struct_mutex);
4827 if (unwritten)
4828 return -EFAULT;
4829 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004830
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004831 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004832 return 0;
4833}
Eric Anholtb9624422009-06-03 07:27:35 +00004834
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004835void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004836{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004837 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004838
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004839 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4840
Eric Anholtb9624422009-06-03 07:27:35 +00004841 /* Clean up our request list when the client is going away, so that
4842 * later retire_requests won't dereference our soon-to-be-gone
4843 * file_priv.
4844 */
Chris Wilson1c255952010-09-26 11:03:27 +01004845 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004846 while (!list_empty(&file_priv->mm.request_list)) {
4847 struct drm_i915_gem_request *request;
4848
4849 request = list_first_entry(&file_priv->mm.request_list,
4850 struct drm_i915_gem_request,
4851 client_list);
4852 list_del(&request->client_list);
4853 request->file_priv = NULL;
4854 }
Chris Wilson1c255952010-09-26 11:03:27 +01004855 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004856}
Chris Wilson31169712009-09-14 16:50:28 +01004857
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004858static void
4859i915_gem_file_idle_work_handler(struct work_struct *work)
4860{
4861 struct drm_i915_file_private *file_priv =
4862 container_of(work, typeof(*file_priv), mm.idle_work.work);
4863
4864 atomic_set(&file_priv->rps_wait_boost, false);
4865}
4866
4867int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4868{
4869 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004870 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004871
4872 DRM_DEBUG_DRIVER("\n");
4873
4874 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4875 if (!file_priv)
4876 return -ENOMEM;
4877
4878 file->driver_priv = file_priv;
4879 file_priv->dev_priv = dev->dev_private;
4880
4881 spin_lock_init(&file_priv->mm.lock);
4882 INIT_LIST_HEAD(&file_priv->mm.request_list);
4883 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4884 i915_gem_file_idle_work_handler);
4885
Ben Widawskye422b882013-12-06 14:10:58 -08004886 ret = i915_gem_context_open(dev, file);
4887 if (ret)
4888 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004889
Ben Widawskye422b882013-12-06 14:10:58 -08004890 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004891}
4892
Chris Wilson57745062012-11-21 13:04:04 +00004893static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4894{
4895 if (!mutex_is_locked(mutex))
4896 return false;
4897
4898#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4899 return mutex->owner == task;
4900#else
4901 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4902 return false;
4903#endif
4904}
4905
Dave Chinner7dc19d52013-08-28 10:18:11 +10004906static unsigned long
4907i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004908{
Chris Wilson17250b72010-10-28 12:51:39 +01004909 struct drm_i915_private *dev_priv =
4910 container_of(shrinker,
4911 struct drm_i915_private,
4912 mm.inactive_shrinker);
4913 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004914 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004915 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004916 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004917
Chris Wilson57745062012-11-21 13:04:04 +00004918 if (!mutex_trylock(&dev->struct_mutex)) {
4919 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004920 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004921
Daniel Vetter677feac2012-12-19 14:33:45 +01004922 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004923 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004924
Chris Wilson57745062012-11-21 13:04:04 +00004925 unlock = false;
4926 }
Chris Wilson31169712009-09-14 16:50:28 +01004927
Dave Chinner7dc19d52013-08-28 10:18:11 +10004928 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004929 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004930 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004931 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004932
4933 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4934 if (obj->active)
4935 continue;
4936
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004937 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004938 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004939 }
Chris Wilson31169712009-09-14 16:50:28 +01004940
Chris Wilson57745062012-11-21 13:04:04 +00004941 if (unlock)
4942 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004943
Dave Chinner7dc19d52013-08-28 10:18:11 +10004944 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004945}
Ben Widawskya70a3142013-07-31 16:59:56 -07004946
4947/* All the new VM stuff */
4948unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4949 struct i915_address_space *vm)
4950{
4951 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4952 struct i915_vma *vma;
4953
Ben Widawsky6f425322013-12-06 14:10:48 -08004954 if (!dev_priv->mm.aliasing_ppgtt ||
4955 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004956 vm = &dev_priv->gtt.base;
4957
4958 BUG_ON(list_empty(&o->vma_list));
4959 list_for_each_entry(vma, &o->vma_list, vma_link) {
4960 if (vma->vm == vm)
4961 return vma->node.start;
4962
4963 }
4964 return -1;
4965}
4966
4967bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4968 struct i915_address_space *vm)
4969{
4970 struct i915_vma *vma;
4971
4972 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004973 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004974 return true;
4975
4976 return false;
4977}
4978
4979bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4980{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004981 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004982
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004983 list_for_each_entry(vma, &o->vma_list, vma_link)
4984 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004985 return true;
4986
4987 return false;
4988}
4989
4990unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4991 struct i915_address_space *vm)
4992{
4993 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4994 struct i915_vma *vma;
4995
Ben Widawsky6f425322013-12-06 14:10:48 -08004996 if (!dev_priv->mm.aliasing_ppgtt ||
4997 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004998 vm = &dev_priv->gtt.base;
4999
5000 BUG_ON(list_empty(&o->vma_list));
5001
5002 list_for_each_entry(vma, &o->vma_list, vma_link)
5003 if (vma->vm == vm)
5004 return vma->node.size;
5005
5006 return 0;
5007}
5008
Dave Chinner7dc19d52013-08-28 10:18:11 +10005009static unsigned long
5010i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5011{
5012 struct drm_i915_private *dev_priv =
5013 container_of(shrinker,
5014 struct drm_i915_private,
5015 mm.inactive_shrinker);
5016 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005017 unsigned long freed;
5018 bool unlock = true;
5019
5020 if (!mutex_trylock(&dev->struct_mutex)) {
5021 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005022 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005023
5024 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005025 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005026
5027 unlock = false;
5028 }
5029
Chris Wilsond9973b42013-10-04 10:33:00 +01005030 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5031 if (freed < sc->nr_to_scan)
5032 freed += __i915_gem_shrink(dev_priv,
5033 sc->nr_to_scan - freed,
5034 false);
5035 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005036 freed += i915_gem_shrink_all(dev_priv);
5037
5038 if (unlock)
5039 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005040
Dave Chinner7dc19d52013-08-28 10:18:11 +10005041 return freed;
5042}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005043
5044struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5045{
5046 struct i915_vma *vma;
5047
5048 if (WARN_ON(list_empty(&obj->vma_list)))
5049 return NULL;
5050
5051 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005052 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005053 return NULL;
5054
5055 return vma;
5056}