blob: ad55b06a3cb1c69754fe60947a183e0af6604e46 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
64static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson00731152014-05-21 12:42:56 +0100212static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
213{
214 drm_dma_handle_t *phys = obj->phys_handle;
215
216 if (!phys)
217 return;
218
219 if (obj->madv == I915_MADV_WILLNEED) {
220 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
221 char *vaddr = phys->vaddr;
222 int i;
223
224 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
225 struct page *page = shmem_read_mapping_page(mapping, i);
226 if (!IS_ERR(page)) {
227 char *dst = kmap_atomic(page);
228 memcpy(dst, vaddr, PAGE_SIZE);
229 drm_clflush_virt_range(dst, PAGE_SIZE);
230 kunmap_atomic(dst);
231
232 set_page_dirty(page);
233 mark_page_accessed(page);
234 page_cache_release(page);
235 }
236 vaddr += PAGE_SIZE;
237 }
238 i915_gem_chipset_flush(obj->base.dev);
239 }
240
241#ifdef CONFIG_X86
242 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
243#endif
244 drm_pci_free(obj->base.dev, phys);
245 obj->phys_handle = NULL;
246}
247
248int
249i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
250 int align)
251{
252 drm_dma_handle_t *phys;
253 struct address_space *mapping;
254 char *vaddr;
255 int i;
256
257 if (obj->phys_handle) {
258 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
259 return -EBUSY;
260
261 return 0;
262 }
263
264 if (obj->madv != I915_MADV_WILLNEED)
265 return -EFAULT;
266
267 if (obj->base.filp == NULL)
268 return -EINVAL;
269
270 /* create a new object */
271 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
272 if (!phys)
273 return -ENOMEM;
274
275 vaddr = phys->vaddr;
276#ifdef CONFIG_X86
277 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
278#endif
279 mapping = file_inode(obj->base.filp)->i_mapping;
280 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
281 struct page *page;
282 char *src;
283
284 page = shmem_read_mapping_page(mapping, i);
285 if (IS_ERR(page)) {
286#ifdef CONFIG_X86
287 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
288#endif
289 drm_pci_free(obj->base.dev, phys);
290 return PTR_ERR(page);
291 }
292
293 src = kmap_atomic(page);
294 memcpy(vaddr, src, PAGE_SIZE);
295 kunmap_atomic(src);
296
297 mark_page_accessed(page);
298 page_cache_release(page);
299
300 vaddr += PAGE_SIZE;
301 }
302
303 obj->phys_handle = phys;
304 return 0;
305}
306
307static int
308i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
309 struct drm_i915_gem_pwrite *args,
310 struct drm_file *file_priv)
311{
312 struct drm_device *dev = obj->base.dev;
313 void *vaddr = obj->phys_handle->vaddr + args->offset;
314 char __user *user_data = to_user_ptr(args->data_ptr);
315
316 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
317 unsigned long unwritten;
318
319 /* The physical object once assigned is fixed for the lifetime
320 * of the obj, so we can safely drop the lock and continue
321 * to access vaddr.
322 */
323 mutex_unlock(&dev->struct_mutex);
324 unwritten = copy_from_user(vaddr, user_data, args->size);
325 mutex_lock(&dev->struct_mutex);
326 if (unwritten)
327 return -EFAULT;
328 }
329
330 i915_gem_chipset_flush(dev);
331 return 0;
332}
333
Chris Wilson42dcedd2012-11-15 11:32:30 +0000334void *i915_gem_object_alloc(struct drm_device *dev)
335{
336 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700337 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000338}
339
340void i915_gem_object_free(struct drm_i915_gem_object *obj)
341{
342 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
343 kmem_cache_free(dev_priv->slab, obj);
344}
345
Dave Airlieff72145b2011-02-07 12:16:14 +1000346static int
347i915_gem_create(struct drm_file *file,
348 struct drm_device *dev,
349 uint64_t size,
350 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700351{
Chris Wilson05394f32010-11-08 19:18:58 +0000352 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300353 int ret;
354 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700355
Dave Airlieff72145b2011-02-07 12:16:14 +1000356 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200357 if (size == 0)
358 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700359
360 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000361 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700362 if (obj == NULL)
363 return -ENOMEM;
364
Chris Wilson05394f32010-11-08 19:18:58 +0000365 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100366 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200367 drm_gem_object_unreference_unlocked(&obj->base);
368 if (ret)
369 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100370
Dave Airlieff72145b2011-02-07 12:16:14 +1000371 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700372 return 0;
373}
374
Dave Airlieff72145b2011-02-07 12:16:14 +1000375int
376i915_gem_dumb_create(struct drm_file *file,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args)
379{
380 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300381 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000382 args->size = args->pitch * args->height;
383 return i915_gem_create(file, dev,
384 args->size, &args->handle);
385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387/**
388 * Creates a new mm object and returns a handle to it.
389 */
390int
391i915_gem_create_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *file)
393{
394 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200395
Dave Airlieff72145b2011-02-07 12:16:14 +1000396 return i915_gem_create(file, dev,
397 args->size, &args->handle);
398}
399
Daniel Vetter8c599672011-12-14 13:57:31 +0100400static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100401__copy_to_user_swizzled(char __user *cpu_vaddr,
402 const char *gpu_vaddr, int gpu_offset,
403 int length)
404{
405 int ret, cpu_offset = 0;
406
407 while (length > 0) {
408 int cacheline_end = ALIGN(gpu_offset + 1, 64);
409 int this_length = min(cacheline_end - gpu_offset, length);
410 int swizzled_gpu_offset = gpu_offset ^ 64;
411
412 ret = __copy_to_user(cpu_vaddr + cpu_offset,
413 gpu_vaddr + swizzled_gpu_offset,
414 this_length);
415 if (ret)
416 return ret + length;
417
418 cpu_offset += this_length;
419 gpu_offset += this_length;
420 length -= this_length;
421 }
422
423 return 0;
424}
425
426static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700427__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
428 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100429 int length)
430{
431 int ret, cpu_offset = 0;
432
433 while (length > 0) {
434 int cacheline_end = ALIGN(gpu_offset + 1, 64);
435 int this_length = min(cacheline_end - gpu_offset, length);
436 int swizzled_gpu_offset = gpu_offset ^ 64;
437
438 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
439 cpu_vaddr + cpu_offset,
440 this_length);
441 if (ret)
442 return ret + length;
443
444 cpu_offset += this_length;
445 gpu_offset += this_length;
446 length -= this_length;
447 }
448
449 return 0;
450}
451
Brad Volkin4c914c02014-02-18 10:15:45 -0800452/*
453 * Pins the specified object's pages and synchronizes the object with
454 * GPU accesses. Sets needs_clflush to non-zero if the caller should
455 * flush the object from the CPU cache.
456 */
457int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
458 int *needs_clflush)
459{
460 int ret;
461
462 *needs_clflush = 0;
463
464 if (!obj->base.filp)
465 return -EINVAL;
466
467 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
468 /* If we're not in the cpu read domain, set ourself into the gtt
469 * read domain and manually flush cachelines (if required). This
470 * optimizes for the case when the gpu will dirty the data
471 * anyway again before the next pread happens. */
472 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
473 obj->cache_level);
474 ret = i915_gem_object_wait_rendering(obj, true);
475 if (ret)
476 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000477
478 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800479 }
480
481 ret = i915_gem_object_get_pages(obj);
482 if (ret)
483 return ret;
484
485 i915_gem_object_pin_pages(obj);
486
487 return ret;
488}
489
Daniel Vetterd174bd62012-03-25 19:47:40 +0200490/* Per-page copy function for the shmem pread fastpath.
491 * Flushes invalid cachelines before reading the target if
492 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700493static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200494shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
495 char __user *user_data,
496 bool page_do_bit17_swizzling, bool needs_clflush)
497{
498 char *vaddr;
499 int ret;
500
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200501 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200502 return -EINVAL;
503
504 vaddr = kmap_atomic(page);
505 if (needs_clflush)
506 drm_clflush_virt_range(vaddr + shmem_page_offset,
507 page_length);
508 ret = __copy_to_user_inatomic(user_data,
509 vaddr + shmem_page_offset,
510 page_length);
511 kunmap_atomic(vaddr);
512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200514}
515
Daniel Vetter23c18c72012-03-25 19:47:42 +0200516static void
517shmem_clflush_swizzled_range(char *addr, unsigned long length,
518 bool swizzled)
519{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200520 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200521 unsigned long start = (unsigned long) addr;
522 unsigned long end = (unsigned long) addr + length;
523
524 /* For swizzling simply ensure that we always flush both
525 * channels. Lame, but simple and it works. Swizzled
526 * pwrite/pread is far from a hotpath - current userspace
527 * doesn't use it at all. */
528 start = round_down(start, 128);
529 end = round_up(end, 128);
530
531 drm_clflush_virt_range((void *)start, end - start);
532 } else {
533 drm_clflush_virt_range(addr, length);
534 }
535
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Only difference to the fast-path function is that this can handle bit17
539 * and uses non-atomic copy and kmap functions. */
540static int
541shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
542 char __user *user_data,
543 bool page_do_bit17_swizzling, bool needs_clflush)
544{
545 char *vaddr;
546 int ret;
547
548 vaddr = kmap(page);
549 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200550 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
551 page_length,
552 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553
554 if (page_do_bit17_swizzling)
555 ret = __copy_to_user_swizzled(user_data,
556 vaddr, shmem_page_offset,
557 page_length);
558 else
559 ret = __copy_to_user(user_data,
560 vaddr + shmem_page_offset,
561 page_length);
562 kunmap(page);
563
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100564 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200565}
566
Eric Anholteb014592009-03-10 11:44:52 -0700567static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200568i915_gem_shmem_pread(struct drm_device *dev,
569 struct drm_i915_gem_object *obj,
570 struct drm_i915_gem_pread *args,
571 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700572{
Daniel Vetter8461d222011-12-14 13:57:32 +0100573 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700574 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100575 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100576 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100577 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200578 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200579 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200580 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700581
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200582 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700583 remain = args->size;
584
Daniel Vetter8461d222011-12-14 13:57:32 +0100585 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700586
Brad Volkin4c914c02014-02-18 10:15:45 -0800587 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100588 if (ret)
589 return ret;
590
Eric Anholteb014592009-03-10 11:44:52 -0700591 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100592
Imre Deak67d5a502013-02-18 19:28:02 +0200593 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
594 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200595 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100596
597 if (remain <= 0)
598 break;
599
Eric Anholteb014592009-03-10 11:44:52 -0700600 /* Operation in this page
601 *
Eric Anholteb014592009-03-10 11:44:52 -0700602 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700603 * page_length = bytes to copy for this page
604 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100605 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700606 page_length = remain;
607 if ((shmem_page_offset + page_length) > PAGE_SIZE)
608 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700609
Daniel Vetter8461d222011-12-14 13:57:32 +0100610 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
611 (page_to_phys(page) & (1 << 17)) != 0;
612
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
614 user_data, page_do_bit17_swizzling,
615 needs_clflush);
616 if (ret == 0)
617 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700618
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200619 mutex_unlock(&dev->struct_mutex);
620
Jani Nikulad330a952014-01-21 11:24:25 +0200621 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200622 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200623 /* Userspace is tricking us, but we've already clobbered
624 * its pages with the prefault and promised to write the
625 * data up to the first fault. Hence ignore any errors
626 * and just continue. */
627 (void)ret;
628 prefaulted = 1;
629 }
630
Daniel Vetterd174bd62012-03-25 19:47:40 +0200631 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
632 user_data, page_do_bit17_swizzling,
633 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700634
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200635 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100637 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100638 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100639
Chris Wilson17793c92014-03-07 08:30:36 +0000640next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700641 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700643 offset += page_length;
644 }
645
Chris Wilson4f27b752010-10-14 15:26:45 +0100646out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100647 i915_gem_object_unpin_pages(obj);
648
Eric Anholteb014592009-03-10 11:44:52 -0700649 return ret;
650}
651
Eric Anholt673a3942008-07-30 12:06:12 -0700652/**
653 * Reads data from the object referenced by handle.
654 *
655 * On error, the contents of *data are undefined.
656 */
657int
658i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700660{
661 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100663 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson51311d02010-11-17 09:10:42 +0000665 if (args->size == 0)
666 return 0;
667
668 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200669 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000670 args->size))
671 return -EFAULT;
672
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100674 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100675 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700676
Chris Wilson05394f32010-11-08 19:18:58 +0000677 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100679 ret = -ENOENT;
680 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100681 }
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Chris Wilson7dcd2492010-09-26 20:21:44 +0100683 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000684 if (args->offset > obj->base.size ||
685 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100686 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100687 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100688 }
689
Daniel Vetter1286ff72012-05-10 15:25:09 +0200690 /* prime objects have no backing filp to GEM pread/pwrite
691 * pages from.
692 */
693 if (!obj->base.filp) {
694 ret = -EINVAL;
695 goto out;
696 }
697
Chris Wilsondb53a302011-02-03 11:57:46 +0000698 trace_i915_gem_object_pread(obj, args->offset, args->size);
699
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200700 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Chris Wilson35b62a82010-09-26 20:23:38 +0100702out:
Chris Wilson05394f32010-11-08 19:18:58 +0000703 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100704unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100705 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700707}
708
Keith Packard0839ccb2008-10-30 19:38:48 -0700709/* This is the fast write path which cannot handle
710 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713static inline int
714fast_user_write(struct io_mapping *mapping,
715 loff_t page_base, int page_offset,
716 char __user *user_data,
717 int length)
718{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700719 void __iomem *vaddr_atomic;
720 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 unsigned long unwritten;
722
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700723 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724 /* We can use the cpu mem copy function because this is X86. */
725 vaddr = (void __force*)vaddr_atomic + page_offset;
726 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700728 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100729 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700730}
731
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732/**
733 * This is the fast pwrite path, where we copy the data directly from the
734 * user into the GTT, uncached.
735 */
Eric Anholt673a3942008-07-30 12:06:12 -0700736static int
Chris Wilson05394f32010-11-08 19:18:58 +0000737i915_gem_gtt_pwrite_fast(struct drm_device *dev,
738 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700739 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000740 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700741{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700743 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200746 int page_offset, page_length, ret;
747
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100748 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
753 if (ret)
754 goto out_unpin;
755
756 ret = i915_gem_object_put_fence(obj);
757 if (ret)
758 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700761 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700763 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700764
765 while (remain > 0) {
766 /* Operation in this page
767 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700768 * page_base = page offset within aperture
769 * page_offset = offset within page
770 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700771 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100772 page_base = offset & PAGE_MASK;
773 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700774 page_length = remain;
775 if ((page_offset + remain) > PAGE_SIZE)
776 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700777
Keith Packard0839ccb2008-10-30 19:38:48 -0700778 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700779 * source page isn't available. Return the error and we'll
780 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800782 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200783 page_offset, user_data, page_length)) {
784 ret = -EFAULT;
785 goto out_unpin;
786 }
Eric Anholt673a3942008-07-30 12:06:12 -0700787
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 remain -= page_length;
789 user_data += page_length;
790 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 }
Eric Anholt673a3942008-07-30 12:06:12 -0700792
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800794 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700797}
798
Daniel Vetterd174bd62012-03-25 19:47:40 +0200799/* Per-page copy function for the shmem pwrite fastpath.
800 * Flushes invalid cachelines before writing to the target if
801 * needs_clflush_before is set and flushes out any written cachelines after
802 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700803static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
805 char __user *user_data,
806 bool page_do_bit17_swizzling,
807 bool needs_clflush_before,
808 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700809{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200813 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 vaddr = kmap_atomic(page);
817 if (needs_clflush_before)
818 drm_clflush_virt_range(vaddr + shmem_page_offset,
819 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000820 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
821 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 if (needs_clflush_after)
823 drm_clflush_virt_range(vaddr + shmem_page_offset,
824 page_length);
825 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Only difference to the fast-path function is that this can handle bit17
831 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700832static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200833shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
834 char __user *user_data,
835 bool page_do_bit17_swizzling,
836 bool needs_clflush_before,
837 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700838{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200839 char *vaddr;
840 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200844 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
845 page_length,
846 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 if (page_do_bit17_swizzling)
848 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100849 user_data,
850 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851 else
852 ret = __copy_from_user(vaddr + shmem_page_offset,
853 user_data,
854 page_length);
855 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
857 page_length,
858 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100860
Chris Wilson755d2212012-09-04 21:02:55 +0100861 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864static int
Daniel Vettere244a442012-03-25 19:47:28 +0200865i915_gem_shmem_pwrite(struct drm_device *dev,
866 struct drm_i915_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700869{
Eric Anholt40123c12009-03-09 13:42:30 -0700870 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100871 loff_t offset;
872 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100873 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100874 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200875 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200876 int needs_clflush_after = 0;
877 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200878 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700879
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700881 remain = args->size;
882
Daniel Vetter8c599672011-12-14 13:57:31 +0100883 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetter58642882012-03-25 19:47:37 +0200885 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
886 /* If we're not in the cpu write domain, set ourself into the gtt
887 * write domain and manually flush cachelines (if required). This
888 * optimizes for the case when the gpu will use the data
889 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100890 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700891 ret = i915_gem_object_wait_rendering(obj, false);
892 if (ret)
893 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000894
895 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200896 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100897 /* Same trick applies to invalidate partially written cachelines read
898 * before writing. */
899 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
900 needs_clflush_before =
901 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200902
Chris Wilson755d2212012-09-04 21:02:55 +0100903 ret = i915_gem_object_get_pages(obj);
904 if (ret)
905 return ret;
906
907 i915_gem_object_pin_pages(obj);
908
Eric Anholt40123c12009-03-09 13:42:30 -0700909 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000910 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700911
Imre Deak67d5a502013-02-18 19:28:02 +0200912 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
913 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200914 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200915 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 if (remain <= 0)
918 break;
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 /* Operation in this page
921 *
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700923 * page_length = bytes to copy for this page
924 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100925 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700926
927 page_length = remain;
928 if ((shmem_page_offset + page_length) > PAGE_SIZE)
929 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 /* If we don't overwrite a cacheline completely we need to be
932 * careful to have up-to-date data by first clflushing. Don't
933 * overcomplicate things and flush the entire patch. */
934 partial_cacheline_write = needs_clflush_before &&
935 ((shmem_page_offset | page_length)
936 & (boot_cpu_data.x86_clflush_size - 1));
937
Daniel Vetter8c599672011-12-14 13:57:31 +0100938 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
939 (page_to_phys(page) & (1 << 17)) != 0;
940
Daniel Vetterd174bd62012-03-25 19:47:40 +0200941 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
942 user_data, page_do_bit17_swizzling,
943 partial_cacheline_write,
944 needs_clflush_after);
945 if (ret == 0)
946 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
Daniel Vettere244a442012-03-25 19:47:28 +0200948 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
951 user_data, page_do_bit17_swizzling,
952 partial_cacheline_write,
953 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Daniel Vettere244a442012-03-25 19:47:28 +0200955 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100958 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100959
Chris Wilson17793c92014-03-07 08:30:36 +0000960next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700961 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100962 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Chris Wilson755d2212012-09-04 21:02:55 +0100967 i915_gem_object_unpin_pages(obj);
968
Daniel Vettere244a442012-03-25 19:47:28 +0200969 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100970 /*
971 * Fixup: Flush cpu caches in case we didn't flush the dirty
972 * cachelines in-line while writing and the object moved
973 * out of the cpu write domain while we've dropped the lock.
974 */
975 if (!needs_clflush_after &&
976 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100977 if (i915_gem_clflush_object(obj, obj->pin_display))
978 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200979 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100980 }
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Daniel Vetter58642882012-03-25 19:47:37 +0200982 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800983 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200984
Eric Anholt40123c12009-03-09 13:42:30 -0700985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700986}
987
988/**
989 * Writes data to the object referenced by handle.
990 *
991 * On error, the contents of the buffer that were to be modified are undefined.
992 */
993int
994i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100995 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700996{
997 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000998 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000999 int ret;
1000
1001 if (args->size == 0)
1002 return 0;
1003
1004 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001005 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001006 args->size))
1007 return -EFAULT;
1008
Jani Nikulad330a952014-01-21 11:24:25 +02001009 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001010 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1011 args->size);
1012 if (ret)
1013 return -EFAULT;
1014 }
Eric Anholt673a3942008-07-30 12:06:12 -07001015
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001021 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001022 ret = -ENOENT;
1023 goto unlock;
1024 }
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson7dcd2492010-09-26 20:21:44 +01001026 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001027 if (args->offset > obj->base.size ||
1028 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001029 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001031 }
1032
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033 /* prime objects have no backing filp to GEM pread/pwrite
1034 * pages from.
1035 */
1036 if (!obj->base.filp) {
1037 ret = -EINVAL;
1038 goto out;
1039 }
1040
Chris Wilsondb53a302011-02-03 11:57:46 +00001041 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1042
Daniel Vetter935aaa62012-03-25 19:47:35 +02001043 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson00731152014-05-21 12:42:56 +01001050 if (obj->phys_handle) {
1051 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001052 goto out;
1053 }
1054
Chris Wilson2c225692013-08-09 12:26:45 +01001055 if (obj->tiling_mode == I915_TILING_NONE &&
1056 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1057 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001059 /* Note that the gtt paths might fail with non-page-backed user
1060 * pointers (e.g. gtt mappings when moving data between
1061 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Chris Wilson86a1ee22012-08-11 15:41:04 +01001064 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001065 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilson05394f32010-11-08 19:18:58 +00001068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
Chris Wilsonb3612372012-08-24 09:35:08 +01001074int
Daniel Vetter33196de2012-11-14 17:14:05 +01001075i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001076 bool interruptible)
1077{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001078 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001079 /* Non-interruptible callers can't handle -EAGAIN, hence return
1080 * -EIO unconditionally for these. */
1081 if (!interruptible)
1082 return -EIO;
1083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001084 /* Recovery complete, but the reset failed ... */
1085 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001086 return -EIO;
1087
1088 return -EAGAIN;
1089 }
1090
1091 return 0;
1092}
1093
1094/*
1095 * Compare seqno against outstanding lazy request. Emit a request if they are
1096 * equal.
1097 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301098int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001099i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001100{
1101 int ret;
1102
1103 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1104
1105 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001106 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001107 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001108
1109 return ret;
1110}
1111
Chris Wilson094f9a52013-09-25 17:34:55 +01001112static void fake_irq(unsigned long data)
1113{
1114 wake_up_process((struct task_struct *)data);
1115}
1116
1117static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001118 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001119{
1120 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1121}
1122
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001123static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1124{
1125 if (file_priv == NULL)
1126 return true;
1127
1128 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1129}
1130
Chris Wilsonb3612372012-08-24 09:35:08 +01001131/**
1132 * __wait_seqno - wait until execution of seqno has finished
1133 * @ring: the ring expected to report seqno
1134 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001136 * @interruptible: do an interruptible wait (normally yes)
1137 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1138 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001139 * Note: It is of utmost importance that the passed in seqno and reset_counter
1140 * values have been read by the caller in an smp safe manner. Where read-side
1141 * locks are involved, it is sufficient to read the reset_counter before
1142 * unlocking the lock that protects the seqno. For lockless tricks, the
1143 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1144 * inserted.
1145 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001146 * Returns 0 if the seqno was found within the alloted time. Else returns the
1147 * errno with remaining time filled in timeout argument.
1148 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001149static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001150 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001151 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001152 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001153 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001155 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001156 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001157 const bool irq_test_in_progress =
1158 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001159 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001160 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001161 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001162 int ret;
1163
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001164 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001165
Chris Wilsonb3612372012-08-24 09:35:08 +01001166 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1167 return 0;
1168
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001169 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001170
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001171 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172 gen6_rps_boost(dev_priv);
1173 if (file_priv)
1174 mod_delayed_work(dev_priv->wq,
1175 &file_priv->mm.idle_work,
1176 msecs_to_jiffies(100));
1177 }
1178
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001179 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001180 return -ENODEV;
1181
Chris Wilson094f9a52013-09-25 17:34:55 +01001182 /* Record current time in case interrupted by signal, or wedged */
1183 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001184 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001185 for (;;) {
1186 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188 prepare_to_wait(&ring->irq_queue, &wait,
1189 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001190
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 /* We need to check whether any gpu reset happened in between
1192 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1194 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1195 * is truely gone. */
1196 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1197 if (ret == 0)
1198 ret = -EAGAIN;
1199 break;
1200 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001201
Chris Wilson094f9a52013-09-25 17:34:55 +01001202 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1203 ret = 0;
1204 break;
1205 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (interruptible && signal_pending(current)) {
1208 ret = -ERESTARTSYS;
1209 break;
1210 }
1211
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001212 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 ret = -ETIME;
1214 break;
1215 }
1216
1217 timer.function = NULL;
1218 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001219 unsigned long expire;
1220
Chris Wilson094f9a52013-09-25 17:34:55 +01001221 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001222 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001223 mod_timer(&timer, expire);
1224 }
1225
Chris Wilson5035c272013-10-04 09:58:46 +01001226 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 if (timer.function) {
1229 del_singleshot_timer_sync(&timer);
1230 destroy_timer_on_stack(&timer);
1231 }
1232 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001233 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001236 if (!irq_test_in_progress)
1237 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001238
1239 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
1241 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001242 s64 tres = *timeout - (now - before);
1243
1244 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001245 }
1246
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001248}
1249
1250/**
1251 * Waits for a sequence number to be signaled, and cleans up the
1252 * request and object lists appropriately for that event.
1253 */
1254int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001255i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001256{
1257 struct drm_device *dev = ring->dev;
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259 bool interruptible = dev_priv->mm.interruptible;
1260 int ret;
1261
1262 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1263 BUG_ON(seqno == 0);
1264
Daniel Vetter33196de2012-11-14 17:14:05 +01001265 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001266 if (ret)
1267 return ret;
1268
1269 ret = i915_gem_check_olr(ring, seqno);
1270 if (ret)
1271 return ret;
1272
Daniel Vetterf69061b2012-12-06 09:01:42 +01001273 return __wait_seqno(ring, seqno,
1274 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001275 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001276}
1277
Chris Wilsond26e3af2013-06-29 22:05:26 +01001278static int
1279i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001280 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001281{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001282 if (!obj->active)
1283 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001284
1285 /* Manually manage the write flush as we may have not yet
1286 * retired the buffer.
1287 *
1288 * Note that the last_write_seqno is always the earlier of
1289 * the two (read/write) seqno, so if we haved successfully waited,
1290 * we know we have passed the last write.
1291 */
1292 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001293
1294 return 0;
1295}
1296
Chris Wilsonb3612372012-08-24 09:35:08 +01001297/**
1298 * Ensures that all rendering to the object has completed and the object is
1299 * safe to unbind from the GTT or access from the CPU.
1300 */
1301static __must_check int
1302i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1303 bool readonly)
1304{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001305 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001306 u32 seqno;
1307 int ret;
1308
1309 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1310 if (seqno == 0)
1311 return 0;
1312
1313 ret = i915_wait_seqno(ring, seqno);
1314 if (ret)
1315 return ret;
1316
Chris Wilsond26e3af2013-06-29 22:05:26 +01001317 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001318}
1319
Chris Wilson3236f572012-08-24 09:35:09 +01001320/* A nonblocking variant of the above wait. This is a highly dangerous routine
1321 * as the object state may change during this call.
1322 */
1323static __must_check int
1324i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001325 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001326 bool readonly)
1327{
1328 struct drm_device *dev = obj->base.dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001330 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001331 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001332 u32 seqno;
1333 int ret;
1334
1335 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1336 BUG_ON(!dev_priv->mm.interruptible);
1337
1338 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1339 if (seqno == 0)
1340 return 0;
1341
Daniel Vetter33196de2012-11-14 17:14:05 +01001342 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001343 if (ret)
1344 return ret;
1345
1346 ret = i915_gem_check_olr(ring, seqno);
1347 if (ret)
1348 return ret;
1349
Daniel Vetterf69061b2012-12-06 09:01:42 +01001350 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001351 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001352 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001353 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001354 if (ret)
1355 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001356
Chris Wilsond26e3af2013-06-29 22:05:26 +01001357 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001358}
1359
Eric Anholt673a3942008-07-30 12:06:12 -07001360/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001361 * Called when user space prepares to use an object with the CPU, either
1362 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001363 */
1364int
1365i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001366 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001367{
1368 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001369 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001370 uint32_t read_domains = args->read_domains;
1371 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001372 int ret;
1373
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001374 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001375 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001376 return -EINVAL;
1377
Chris Wilson21d509e2009-06-06 09:46:02 +01001378 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001379 return -EINVAL;
1380
1381 /* Having something in the write domain implies it's in the read
1382 * domain, and only that read domain. Enforce that in the request.
1383 */
1384 if (write_domain != 0 && read_domains != write_domain)
1385 return -EINVAL;
1386
Chris Wilson76c1dec2010-09-25 11:22:51 +01001387 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001388 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001389 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001390
Chris Wilson05394f32010-11-08 19:18:58 +00001391 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001392 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001393 ret = -ENOENT;
1394 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001395 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001396
Chris Wilson3236f572012-08-24 09:35:09 +01001397 /* Try to flush the object off the GPU without holding the lock.
1398 * We will repeat the flush holding the lock in the normal manner
1399 * to catch cases where we are gazumped.
1400 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001401 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1402 file->driver_priv,
1403 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001404 if (ret)
1405 goto unref;
1406
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001407 if (read_domains & I915_GEM_DOMAIN_GTT) {
1408 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001409
1410 /* Silently promote "you're not bound, there was nothing to do"
1411 * to success, since the client was just asking us to
1412 * make sure everything was done.
1413 */
1414 if (ret == -EINVAL)
1415 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001416 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001417 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001418 }
1419
Chris Wilson3236f572012-08-24 09:35:09 +01001420unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001421 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001422unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001423 mutex_unlock(&dev->struct_mutex);
1424 return ret;
1425}
1426
1427/**
1428 * Called when user space has done writes to this buffer
1429 */
1430int
1431i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001432 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001433{
1434 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001435 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001436 int ret = 0;
1437
Chris Wilson76c1dec2010-09-25 11:22:51 +01001438 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001439 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001440 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001441
Chris Wilson05394f32010-11-08 19:18:58 +00001442 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001443 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001444 ret = -ENOENT;
1445 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001446 }
1447
Eric Anholt673a3942008-07-30 12:06:12 -07001448 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001449 if (obj->pin_display)
1450 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001451
Chris Wilson05394f32010-11-08 19:18:58 +00001452 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001453unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001454 mutex_unlock(&dev->struct_mutex);
1455 return ret;
1456}
1457
1458/**
1459 * Maps the contents of an object, returning the address it is mapped
1460 * into.
1461 *
1462 * While the mapping holds a reference on the contents of the object, it doesn't
1463 * imply a ref on the object itself.
1464 */
1465int
1466i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001467 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001468{
1469 struct drm_i915_gem_mmap *args = data;
1470 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001471 unsigned long addr;
1472
Chris Wilson05394f32010-11-08 19:18:58 +00001473 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001474 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001475 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Daniel Vetter1286ff72012-05-10 15:25:09 +02001477 /* prime objects have no backing filp to GEM mmap
1478 * pages from.
1479 */
1480 if (!obj->filp) {
1481 drm_gem_object_unreference_unlocked(obj);
1482 return -EINVAL;
1483 }
1484
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001485 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001486 PROT_READ | PROT_WRITE, MAP_SHARED,
1487 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001488 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001489 if (IS_ERR((void *)addr))
1490 return addr;
1491
1492 args->addr_ptr = (uint64_t) addr;
1493
1494 return 0;
1495}
1496
Jesse Barnesde151cf2008-11-12 10:03:55 -08001497/**
1498 * i915_gem_fault - fault a page into the GTT
1499 * vma: VMA in question
1500 * vmf: fault info
1501 *
1502 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1503 * from userspace. The fault handler takes care of binding the object to
1504 * the GTT (if needed), allocating and programming a fence register (again,
1505 * only if needed based on whether the old reg is still valid or the object
1506 * is tiled) and inserting a new PTE into the faulting process.
1507 *
1508 * Note that the faulting process may involve evicting existing objects
1509 * from the GTT and/or fence registers to make room. So performance may
1510 * suffer if the GTT working set is large or there are few fence registers
1511 * left.
1512 */
1513int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1514{
Chris Wilson05394f32010-11-08 19:18:58 +00001515 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1516 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001517 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001518 pgoff_t page_offset;
1519 unsigned long pfn;
1520 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001521 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001522
Paulo Zanonif65c9162013-11-27 18:20:34 -02001523 intel_runtime_pm_get(dev_priv);
1524
Jesse Barnesde151cf2008-11-12 10:03:55 -08001525 /* We don't use vmf->pgoff since that has the fake offset */
1526 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1527 PAGE_SHIFT;
1528
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001529 ret = i915_mutex_lock_interruptible(dev);
1530 if (ret)
1531 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001532
Chris Wilsondb53a302011-02-03 11:57:46 +00001533 trace_i915_gem_object_fault(obj, page_offset, true, write);
1534
Chris Wilson6e4930f2014-02-07 18:37:06 -02001535 /* Try to flush the object off the GPU first without holding the lock.
1536 * Upon reacquiring the lock, we will perform our sanity checks and then
1537 * repeat the flush holding the lock in the normal manner to catch cases
1538 * where we are gazumped.
1539 */
1540 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1541 if (ret)
1542 goto unlock;
1543
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001544 /* Access to snoopable pages through the GTT is incoherent. */
1545 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001546 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001547 goto unlock;
1548 }
1549
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001550 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001551 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001552 if (ret)
1553 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001554
Chris Wilsonc9839302012-11-20 10:45:17 +00001555 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1556 if (ret)
1557 goto unpin;
1558
1559 ret = i915_gem_object_get_fence(obj);
1560 if (ret)
1561 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001562
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001563 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001564 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1565 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001567 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001568 unsigned long size = min_t(unsigned long,
1569 vma->vm_end - vma->vm_start,
1570 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001571 int i;
1572
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001573 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001574 ret = vm_insert_pfn(vma,
1575 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1576 pfn + i);
1577 if (ret)
1578 break;
1579 }
1580
1581 obj->fault_mappable = true;
1582 } else
1583 ret = vm_insert_pfn(vma,
1584 (unsigned long)vmf->virtual_address,
1585 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001586unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001587 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001588unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001589 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001590out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001591 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001592 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001593 /*
1594 * We eat errors when the gpu is terminally wedged to avoid
1595 * userspace unduly crashing (gl has no provisions for mmaps to
1596 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1597 * and so needs to be reported.
1598 */
1599 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001600 ret = VM_FAULT_SIGBUS;
1601 break;
1602 }
Chris Wilson045e7692010-11-07 09:18:22 +00001603 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001604 /*
1605 * EAGAIN means the gpu is hung and we'll wait for the error
1606 * handler to reset everything when re-faulting in
1607 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001608 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001609 case 0:
1610 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001611 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001612 case -EBUSY:
1613 /*
1614 * EBUSY is ok: this just means that another thread
1615 * already did the job.
1616 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001617 ret = VM_FAULT_NOPAGE;
1618 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001619 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001620 ret = VM_FAULT_OOM;
1621 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001622 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001623 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001624 ret = VM_FAULT_SIGBUS;
1625 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001626 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001627 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001628 ret = VM_FAULT_SIGBUS;
1629 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001631
1632 intel_runtime_pm_put(dev_priv);
1633 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634}
1635
1636/**
Chris Wilson901782b2009-07-10 08:18:50 +01001637 * i915_gem_release_mmap - remove physical page mappings
1638 * @obj: obj in question
1639 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001640 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001641 * relinquish ownership of the pages back to the system.
1642 *
1643 * It is vital that we remove the page mapping if we have mapped a tiled
1644 * object through the GTT and then lose the fence register due to
1645 * resource pressure. Similarly if the object has been moved out of the
1646 * aperture, than pages mapped into userspace must be revoked. Removing the
1647 * mapping will then trigger a page fault on the next user access, allowing
1648 * fixup by i915_gem_fault().
1649 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001650void
Chris Wilson05394f32010-11-08 19:18:58 +00001651i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001652{
Chris Wilson6299f992010-11-24 12:23:44 +00001653 if (!obj->fault_mappable)
1654 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001655
David Herrmann6796cb12014-01-03 14:24:19 +01001656 drm_vma_node_unmap(&obj->base.vma_node,
1657 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001658 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001659}
1660
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001661void
1662i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1663{
1664 struct drm_i915_gem_object *obj;
1665
1666 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1667 i915_gem_release_mmap(obj);
1668}
1669
Imre Deak0fa87792013-01-07 21:47:35 +02001670uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001671i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001672{
Chris Wilsone28f8712011-07-18 13:11:49 -07001673 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001674
1675 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001676 tiling_mode == I915_TILING_NONE)
1677 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001678
1679 /* Previous chips need a power-of-two fence region when tiling */
1680 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001681 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001682 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001683 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001684
Chris Wilsone28f8712011-07-18 13:11:49 -07001685 while (gtt_size < size)
1686 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001687
Chris Wilsone28f8712011-07-18 13:11:49 -07001688 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001689}
1690
Jesse Barnesde151cf2008-11-12 10:03:55 -08001691/**
1692 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1693 * @obj: object to check
1694 *
1695 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001696 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001697 */
Imre Deakd8651102013-01-07 21:47:33 +02001698uint32_t
1699i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1700 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001701{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001702 /*
1703 * Minimum alignment is 4k (GTT page size), but might be greater
1704 * if a fence register is needed for the object.
1705 */
Imre Deakd8651102013-01-07 21:47:33 +02001706 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001707 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001708 return 4096;
1709
1710 /*
1711 * Previous chips need to be aligned to the size of the smallest
1712 * fence register that can contain the object.
1713 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001714 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001715}
1716
Chris Wilsond8cb5082012-08-11 15:41:03 +01001717static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1718{
1719 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1720 int ret;
1721
David Herrmann0de23972013-07-24 21:07:52 +02001722 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001723 return 0;
1724
Daniel Vetterda494d72012-12-20 15:11:16 +01001725 dev_priv->mm.shrinker_no_lock_stealing = true;
1726
Chris Wilsond8cb5082012-08-11 15:41:03 +01001727 ret = drm_gem_create_mmap_offset(&obj->base);
1728 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001729 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001730
1731 /* Badly fragmented mmap space? The only way we can recover
1732 * space is by destroying unwanted objects. We can't randomly release
1733 * mmap_offsets as userspace expects them to be persistent for the
1734 * lifetime of the objects. The closest we can is to release the
1735 * offsets on purgeable objects by truncating it and marking it purged,
1736 * which prevents userspace from ever using that object again.
1737 */
1738 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1739 ret = drm_gem_create_mmap_offset(&obj->base);
1740 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001741 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001742
1743 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001744 ret = drm_gem_create_mmap_offset(&obj->base);
1745out:
1746 dev_priv->mm.shrinker_no_lock_stealing = false;
1747
1748 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001749}
1750
1751static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1752{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001753 drm_gem_free_mmap_offset(&obj->base);
1754}
1755
Jesse Barnesde151cf2008-11-12 10:03:55 -08001756int
Dave Airlieff72145b2011-02-07 12:16:14 +10001757i915_gem_mmap_gtt(struct drm_file *file,
1758 struct drm_device *dev,
1759 uint32_t handle,
1760 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761{
Chris Wilsonda761a62010-10-27 17:37:08 +01001762 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001763 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001764 int ret;
1765
Chris Wilson76c1dec2010-09-25 11:22:51 +01001766 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001767 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001768 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001769
Dave Airlieff72145b2011-02-07 12:16:14 +10001770 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001771 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001772 ret = -ENOENT;
1773 goto unlock;
1774 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001776 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001777 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001778 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001779 }
1780
Chris Wilson05394f32010-11-08 19:18:58 +00001781 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001782 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001783 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001784 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001785 }
1786
Chris Wilsond8cb5082012-08-11 15:41:03 +01001787 ret = i915_gem_object_create_mmap_offset(obj);
1788 if (ret)
1789 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790
David Herrmann0de23972013-07-24 21:07:52 +02001791 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001792
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001793out:
Chris Wilson05394f32010-11-08 19:18:58 +00001794 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001795unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001797 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798}
1799
Dave Airlieff72145b2011-02-07 12:16:14 +10001800/**
1801 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1802 * @dev: DRM device
1803 * @data: GTT mapping ioctl data
1804 * @file: GEM object info
1805 *
1806 * Simply returns the fake offset to userspace so it can mmap it.
1807 * The mmap call will end up in drm_gem_mmap(), which will set things
1808 * up so we can get faults in the handler above.
1809 *
1810 * The fault handler will take care of binding the object into the GTT
1811 * (since it may have been evicted to make room for something), allocating
1812 * a fence register, and mapping the appropriate aperture address into
1813 * userspace.
1814 */
1815int
1816i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1817 struct drm_file *file)
1818{
1819 struct drm_i915_gem_mmap_gtt *args = data;
1820
Dave Airlieff72145b2011-02-07 12:16:14 +10001821 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1822}
1823
Chris Wilson55372522014-03-25 13:23:06 +00001824static inline int
1825i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1826{
1827 return obj->madv == I915_MADV_DONTNEED;
1828}
1829
Daniel Vetter225067e2012-08-20 10:23:20 +02001830/* Immediately discard the backing storage */
1831static void
1832i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001833{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001834 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001835
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001836 if (obj->base.filp == NULL)
1837 return;
1838
Daniel Vetter225067e2012-08-20 10:23:20 +02001839 /* Our goal here is to return as much of the memory as
1840 * is possible back to the system as we are called from OOM.
1841 * To do this we must instruct the shmfs to drop all of its
1842 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001843 */
Chris Wilson55372522014-03-25 13:23:06 +00001844 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001845 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001846}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001847
Chris Wilson55372522014-03-25 13:23:06 +00001848/* Try to discard unwanted pages */
1849static void
1850i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001851{
Chris Wilson55372522014-03-25 13:23:06 +00001852 struct address_space *mapping;
1853
1854 switch (obj->madv) {
1855 case I915_MADV_DONTNEED:
1856 i915_gem_object_truncate(obj);
1857 case __I915_MADV_PURGED:
1858 return;
1859 }
1860
1861 if (obj->base.filp == NULL)
1862 return;
1863
1864 mapping = file_inode(obj->base.filp)->i_mapping,
1865 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001866}
1867
Chris Wilson5cdf5882010-09-27 15:51:07 +01001868static void
Chris Wilson05394f32010-11-08 19:18:58 +00001869i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001870{
Imre Deak90797e62013-02-18 19:28:03 +02001871 struct sg_page_iter sg_iter;
1872 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001873
Chris Wilson05394f32010-11-08 19:18:58 +00001874 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001875
Chris Wilson6c085a72012-08-20 11:40:46 +02001876 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1877 if (ret) {
1878 /* In the event of a disaster, abandon all caches and
1879 * hope for the best.
1880 */
1881 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001882 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001883 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1884 }
1885
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001886 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001887 i915_gem_object_save_bit_17_swizzle(obj);
1888
Chris Wilson05394f32010-11-08 19:18:58 +00001889 if (obj->madv == I915_MADV_DONTNEED)
1890 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001891
Imre Deak90797e62013-02-18 19:28:03 +02001892 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001893 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001894
Chris Wilson05394f32010-11-08 19:18:58 +00001895 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001896 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001897
Chris Wilson05394f32010-11-08 19:18:58 +00001898 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001899 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001900
Chris Wilson9da3da62012-06-01 15:20:22 +01001901 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001902 }
Chris Wilson05394f32010-11-08 19:18:58 +00001903 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001904
Chris Wilson9da3da62012-06-01 15:20:22 +01001905 sg_free_table(obj->pages);
1906 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001907}
1908
Chris Wilsondd624af2013-01-15 12:39:35 +00001909int
Chris Wilson37e680a2012-06-07 15:38:42 +01001910i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1911{
1912 const struct drm_i915_gem_object_ops *ops = obj->ops;
1913
Chris Wilson2f745ad2012-09-04 21:02:58 +01001914 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001915 return 0;
1916
Chris Wilsona5570172012-09-04 21:02:54 +01001917 if (obj->pages_pin_count)
1918 return -EBUSY;
1919
Ben Widawsky98438772013-07-31 17:00:12 -07001920 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001921
Chris Wilsona2165e32012-12-03 11:49:00 +00001922 /* ->put_pages might need to allocate memory for the bit17 swizzle
1923 * array, hence protect them from being reaped by removing them from gtt
1924 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001925 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001926
Chris Wilson37e680a2012-06-07 15:38:42 +01001927 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001928 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001929
Chris Wilson55372522014-03-25 13:23:06 +00001930 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001931
1932 return 0;
1933}
1934
Chris Wilsond9973b42013-10-04 10:33:00 +01001935static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001936__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1937 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001938{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001939 struct list_head still_in_list;
1940 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001941 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001942
Chris Wilson57094f82013-09-04 10:45:50 +01001943 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001944 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001945 * (due to retiring requests) we have to strictly process only
1946 * one element of the list at the time, and recheck the list
1947 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001948 *
1949 * In particular, we must hold a reference whilst removing the
1950 * object as we may end up waiting for and/or retiring the objects.
1951 * This might release the final reference (held by the active list)
1952 * and result in the object being freed from under us. This is
1953 * similar to the precautions the eviction code must take whilst
1954 * removing objects.
1955 *
1956 * Also note that although these lists do not hold a reference to
1957 * the object we can safely grab one here: The final object
1958 * unreferencing and the bound_list are both protected by the
1959 * dev->struct_mutex and so we won't ever be able to observe an
1960 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001961 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001962 INIT_LIST_HEAD(&still_in_list);
1963 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1964 obj = list_first_entry(&dev_priv->mm.unbound_list,
1965 typeof(*obj), global_list);
1966 list_move_tail(&obj->global_list, &still_in_list);
1967
1968 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1969 continue;
1970
1971 drm_gem_object_reference(&obj->base);
1972
1973 if (i915_gem_object_put_pages(obj) == 0)
1974 count += obj->base.size >> PAGE_SHIFT;
1975
1976 drm_gem_object_unreference(&obj->base);
1977 }
1978 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1979
1980 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001981 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001982 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001983
Chris Wilson57094f82013-09-04 10:45:50 +01001984 obj = list_first_entry(&dev_priv->mm.bound_list,
1985 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001986 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001987
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001988 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1989 continue;
1990
Chris Wilson57094f82013-09-04 10:45:50 +01001991 drm_gem_object_reference(&obj->base);
1992
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001993 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1994 if (i915_vma_unbind(vma))
1995 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001996
Chris Wilson57094f82013-09-04 10:45:50 +01001997 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001998 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001999
2000 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02002001 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00002002 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002003
2004 return count;
2005}
2006
Chris Wilsond9973b42013-10-04 10:33:00 +01002007static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01002008i915_gem_purge(struct drm_i915_private *dev_priv, long target)
2009{
2010 return __i915_gem_shrink(dev_priv, target, true);
2011}
2012
Chris Wilsond9973b42013-10-04 10:33:00 +01002013static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002014i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2015{
Chris Wilson6c085a72012-08-20 11:40:46 +02002016 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002017 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02002018}
2019
Chris Wilson37e680a2012-06-07 15:38:42 +01002020static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002021i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002022{
Chris Wilson6c085a72012-08-20 11:40:46 +02002023 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002024 int page_count, i;
2025 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002026 struct sg_table *st;
2027 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002028 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002029 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002030 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002031 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002032
Chris Wilson6c085a72012-08-20 11:40:46 +02002033 /* Assert that the object is not currently in any GPU domain. As it
2034 * wasn't in the GTT, there shouldn't be any way it could have been in
2035 * a GPU cache
2036 */
2037 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2038 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2039
Chris Wilson9da3da62012-06-01 15:20:22 +01002040 st = kmalloc(sizeof(*st), GFP_KERNEL);
2041 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002042 return -ENOMEM;
2043
Chris Wilson9da3da62012-06-01 15:20:22 +01002044 page_count = obj->base.size / PAGE_SIZE;
2045 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002046 kfree(st);
2047 return -ENOMEM;
2048 }
2049
2050 /* Get the list of pages out of our struct file. They'll be pinned
2051 * at this point until we release them.
2052 *
2053 * Fail silently without starting the shrinker
2054 */
Al Viro496ad9a2013-01-23 17:07:38 -05002055 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002056 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002057 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002058 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002059 sg = st->sgl;
2060 st->nents = 0;
2061 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002062 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2063 if (IS_ERR(page)) {
2064 i915_gem_purge(dev_priv, page_count);
2065 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2066 }
2067 if (IS_ERR(page)) {
2068 /* We've tried hard to allocate the memory by reaping
2069 * our own buffer, now let the real VM do its job and
2070 * go down in flames if truly OOM.
2071 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002072 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002073 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002074 if (IS_ERR(page))
2075 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002076 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002077#ifdef CONFIG_SWIOTLB
2078 if (swiotlb_nr_tbl()) {
2079 st->nents++;
2080 sg_set_page(sg, page, PAGE_SIZE, 0);
2081 sg = sg_next(sg);
2082 continue;
2083 }
2084#endif
Imre Deak90797e62013-02-18 19:28:03 +02002085 if (!i || page_to_pfn(page) != last_pfn + 1) {
2086 if (i)
2087 sg = sg_next(sg);
2088 st->nents++;
2089 sg_set_page(sg, page, PAGE_SIZE, 0);
2090 } else {
2091 sg->length += PAGE_SIZE;
2092 }
2093 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002094
2095 /* Check that the i965g/gm workaround works. */
2096 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002097 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002098#ifdef CONFIG_SWIOTLB
2099 if (!swiotlb_nr_tbl())
2100#endif
2101 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002102 obj->pages = st;
2103
Eric Anholt673a3942008-07-30 12:06:12 -07002104 if (i915_gem_object_needs_bit17_swizzle(obj))
2105 i915_gem_object_do_bit_17_swizzle(obj);
2106
2107 return 0;
2108
2109err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002110 sg_mark_end(sg);
2111 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002112 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002113 sg_free_table(st);
2114 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002115
2116 /* shmemfs first checks if there is enough memory to allocate the page
2117 * and reports ENOSPC should there be insufficient, along with the usual
2118 * ENOMEM for a genuine allocation failure.
2119 *
2120 * We use ENOSPC in our driver to mean that we have run out of aperture
2121 * space and so want to translate the error from shmemfs back to our
2122 * usual understanding of ENOMEM.
2123 */
2124 if (PTR_ERR(page) == -ENOSPC)
2125 return -ENOMEM;
2126 else
2127 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002128}
2129
Chris Wilson37e680a2012-06-07 15:38:42 +01002130/* Ensure that the associated pages are gathered from the backing storage
2131 * and pinned into our object. i915_gem_object_get_pages() may be called
2132 * multiple times before they are released by a single call to
2133 * i915_gem_object_put_pages() - once the pages are no longer referenced
2134 * either as a result of memory pressure (reaping pages under the shrinker)
2135 * or as the object is itself released.
2136 */
2137int
2138i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2139{
2140 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2141 const struct drm_i915_gem_object_ops *ops = obj->ops;
2142 int ret;
2143
Chris Wilson2f745ad2012-09-04 21:02:58 +01002144 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002145 return 0;
2146
Chris Wilson43e28f02013-01-08 10:53:09 +00002147 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002148 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002149 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002150 }
2151
Chris Wilsona5570172012-09-04 21:02:54 +01002152 BUG_ON(obj->pages_pin_count);
2153
Chris Wilson37e680a2012-06-07 15:38:42 +01002154 ret = ops->get_pages(obj);
2155 if (ret)
2156 return ret;
2157
Ben Widawsky35c20a62013-05-31 11:28:48 -07002158 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002159 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002160}
2161
Ben Widawskye2d05a82013-09-24 09:57:58 -07002162static void
Chris Wilson05394f32010-11-08 19:18:58 +00002163i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002164 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002165{
Chris Wilson05394f32010-11-08 19:18:58 +00002166 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002167 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002168 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002169
Zou Nan hai852835f2010-05-21 09:08:56 +08002170 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002171 if (obj->ring != ring && obj->last_write_seqno) {
2172 /* Keep the seqno relative to the current ring */
2173 obj->last_write_seqno = seqno;
2174 }
Chris Wilson05394f32010-11-08 19:18:58 +00002175 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002176
2177 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002178 if (!obj->active) {
2179 drm_gem_object_reference(&obj->base);
2180 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002181 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002182
Chris Wilson05394f32010-11-08 19:18:58 +00002183 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002184
Chris Wilson0201f1e2012-07-20 12:41:01 +01002185 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002186
Chris Wilsoncaea7472010-11-12 13:53:37 +00002187 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002188 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002189
Chris Wilson7dd49062012-03-21 10:48:18 +00002190 /* Bump MRU to take account of the delayed flush */
2191 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2192 struct drm_i915_fence_reg *reg;
2193
2194 reg = &dev_priv->fence_regs[obj->fence_reg];
2195 list_move_tail(&reg->lru_list,
2196 &dev_priv->mm.fence_list);
2197 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002198 }
2199}
2200
Ben Widawskye2d05a82013-09-24 09:57:58 -07002201void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002202 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002203{
2204 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2205 return i915_gem_object_move_to_active(vma->obj, ring);
2206}
2207
Chris Wilsoncaea7472010-11-12 13:53:37 +00002208static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002209i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2210{
Ben Widawskyca191b12013-07-31 17:00:14 -07002211 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002212 struct i915_address_space *vm;
2213 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002214
Chris Wilson65ce3022012-07-20 12:41:02 +01002215 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002216 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002217
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002218 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2219 vma = i915_gem_obj_to_vma(obj, vm);
2220 if (vma && !list_empty(&vma->mm_list))
2221 list_move_tail(&vma->mm_list, &vm->inactive_list);
2222 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002223
Daniel Vetterf99d7062014-06-19 16:01:59 +02002224 intel_fb_obj_flush(obj, true);
2225
Chris Wilson65ce3022012-07-20 12:41:02 +01002226 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002227 obj->ring = NULL;
2228
Chris Wilson65ce3022012-07-20 12:41:02 +01002229 obj->last_read_seqno = 0;
2230 obj->last_write_seqno = 0;
2231 obj->base.write_domain = 0;
2232
2233 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002234 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002235
2236 obj->active = 0;
2237 drm_gem_object_unreference(&obj->base);
2238
2239 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002240}
Eric Anholt673a3942008-07-30 12:06:12 -07002241
Chris Wilsonc8725f32014-03-17 12:21:55 +00002242static void
2243i915_gem_object_retire(struct drm_i915_gem_object *obj)
2244{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002245 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002246
2247 if (ring == NULL)
2248 return;
2249
2250 if (i915_seqno_passed(ring->get_seqno(ring, true),
2251 obj->last_read_seqno))
2252 i915_gem_object_move_to_inactive(obj);
2253}
2254
Chris Wilson9d7730912012-11-27 16:22:52 +00002255static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002256i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002257{
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002259 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002260 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002261
Chris Wilson107f27a52012-12-10 13:56:17 +02002262 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002263 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002264 ret = intel_ring_idle(ring);
2265 if (ret)
2266 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002267 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002268 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002269
2270 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002271 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002272 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002273
Ben Widawskyebc348b2014-04-29 14:52:28 -07002274 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2275 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002276 }
2277
2278 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002279}
2280
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002281int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2282{
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 int ret;
2285
2286 if (seqno == 0)
2287 return -EINVAL;
2288
2289 /* HWS page needs to be set less than what we
2290 * will inject to ring
2291 */
2292 ret = i915_gem_init_seqno(dev, seqno - 1);
2293 if (ret)
2294 return ret;
2295
2296 /* Carefully set the last_seqno value so that wrap
2297 * detection still works
2298 */
2299 dev_priv->next_seqno = seqno;
2300 dev_priv->last_seqno = seqno - 1;
2301 if (dev_priv->last_seqno == 0)
2302 dev_priv->last_seqno--;
2303
2304 return 0;
2305}
2306
Chris Wilson9d7730912012-11-27 16:22:52 +00002307int
2308i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002309{
Chris Wilson9d7730912012-11-27 16:22:52 +00002310 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002311
Chris Wilson9d7730912012-11-27 16:22:52 +00002312 /* reserve 0 for non-seqno */
2313 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002314 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002315 if (ret)
2316 return ret;
2317
2318 dev_priv->next_seqno = 1;
2319 }
2320
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002321 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002322 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002323}
2324
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002325int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002326 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002327 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002328 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002329{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002330 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002331 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002332 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002333 int ret;
2334
Oscar Mateo1b5d0632014-07-03 16:28:04 +01002335 request_start = intel_ring_get_tail(ring->buffer);
Daniel Vettercc889e02012-06-13 20:45:19 +02002336 /*
2337 * Emit any outstanding flushes - execbuf can fail to emit the flush
2338 * after having emitted the batchbuffer command. Hence we need to fix
2339 * things up similar to emitting the lazy request. The difference here
2340 * is that the flush _must_ happen before the next request, no matter
2341 * what.
2342 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002343 ret = intel_ring_flush_all_caches(ring);
2344 if (ret)
2345 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002346
Chris Wilson3c0e2342013-09-04 10:45:52 +01002347 request = ring->preallocated_lazy_request;
2348 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002349 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002350
Chris Wilsona71d8d92012-02-15 11:25:36 +00002351 /* Record the position of the start of the request so that
2352 * should we detect the updated seqno part-way through the
2353 * GPU processing the request, we never over-estimate the
2354 * position of the head.
2355 */
Oscar Mateo1b5d0632014-07-03 16:28:04 +01002356 request_ring_position = intel_ring_get_tail(ring->buffer);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002357
Chris Wilson9d7730912012-11-27 16:22:52 +00002358 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002359 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002360 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002361
Chris Wilson9d7730912012-11-27 16:22:52 +00002362 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002363 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002364 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002365 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002366
2367 /* Whilst this request exists, batch_obj will be on the
2368 * active_list, and so will hold the active reference. Only when this
2369 * request is retired will the the batch_obj be moved onto the
2370 * inactive_list and lose its active reference. Hence we do not need
2371 * to explicitly hold another reference here.
2372 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002373 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002374
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002375 /* Hold a reference to the current context so that we can inspect
2376 * it later in case a hangcheck error event fires.
2377 */
2378 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002379 if (request->ctx)
2380 i915_gem_context_reference(request->ctx);
2381
Eric Anholt673a3942008-07-30 12:06:12 -07002382 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002383 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002384 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002385
Chris Wilsondb53a302011-02-03 11:57:46 +00002386 if (file) {
2387 struct drm_i915_file_private *file_priv = file->driver_priv;
2388
Chris Wilson1c255952010-09-26 11:03:27 +01002389 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002390 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002391 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002392 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002393 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002394 }
Eric Anholt673a3942008-07-30 12:06:12 -07002395
Chris Wilson9d7730912012-11-27 16:22:52 +00002396 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002397 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002398 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002399
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002400 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002401 i915_queue_hangcheck(ring->dev);
2402
Chris Wilsonf62a0072014-02-21 17:55:39 +00002403 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2404 queue_delayed_work(dev_priv->wq,
2405 &dev_priv->mm.retire_work,
2406 round_jiffies_up_relative(HZ));
2407 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002408 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002409
Chris Wilsonacb868d2012-09-26 13:47:30 +01002410 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002411 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002412 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002413}
2414
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002415static inline void
2416i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002417{
Chris Wilson1c255952010-09-26 11:03:27 +01002418 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002419
Chris Wilson1c255952010-09-26 11:03:27 +01002420 if (!file_priv)
2421 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002422
Chris Wilson1c255952010-09-26 11:03:27 +01002423 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002424 list_del(&request->client_list);
2425 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002426 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002427}
2428
Mika Kuoppala939fd762014-01-30 19:04:44 +02002429static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002430 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002431{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002432 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002433
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002434 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2435
2436 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002437 return true;
2438
2439 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002440 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002441 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002442 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002443 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2444 if (i915_stop_ring_allow_warn(dev_priv))
2445 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002446 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002447 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002448 }
2449
2450 return false;
2451}
2452
Mika Kuoppala939fd762014-01-30 19:04:44 +02002453static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002454 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002455 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002456{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002457 struct i915_ctx_hang_stats *hs;
2458
2459 if (WARN_ON(!ctx))
2460 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002461
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002462 hs = &ctx->hang_stats;
2463
2464 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002465 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002466 hs->batch_active++;
2467 hs->guilty_ts = get_seconds();
2468 } else {
2469 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002470 }
2471}
2472
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002473static void i915_gem_free_request(struct drm_i915_gem_request *request)
2474{
2475 list_del(&request->list);
2476 i915_gem_request_remove_from_client(request);
2477
2478 if (request->ctx)
2479 i915_gem_context_unreference(request->ctx);
2480
2481 kfree(request);
2482}
2483
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002484struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002485i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002486{
Chris Wilson4db080f2013-12-04 11:37:09 +00002487 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002488 u32 completed_seqno;
2489
2490 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002491
Chris Wilson4db080f2013-12-04 11:37:09 +00002492 list_for_each_entry(request, &ring->request_list, list) {
2493 if (i915_seqno_passed(completed_seqno, request->seqno))
2494 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002495
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002496 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002497 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002498
2499 return NULL;
2500}
2501
2502static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002503 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002504{
2505 struct drm_i915_gem_request *request;
2506 bool ring_hung;
2507
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002508 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002509
2510 if (request == NULL)
2511 return;
2512
2513 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2514
Mika Kuoppala939fd762014-01-30 19:04:44 +02002515 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002516
2517 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002518 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002519}
2520
2521static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002522 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002523{
Chris Wilsondfaae392010-09-22 10:31:52 +01002524 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002525 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002526
Chris Wilson05394f32010-11-08 19:18:58 +00002527 obj = list_first_entry(&ring->active_list,
2528 struct drm_i915_gem_object,
2529 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002530
Chris Wilson05394f32010-11-08 19:18:58 +00002531 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002532 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002533
2534 /*
2535 * We must free the requests after all the corresponding objects have
2536 * been moved off active lists. Which is the same order as the normal
2537 * retire_requests function does. This is important if object hold
2538 * implicit references on things like e.g. ppgtt address spaces through
2539 * the request.
2540 */
2541 while (!list_empty(&ring->request_list)) {
2542 struct drm_i915_gem_request *request;
2543
2544 request = list_first_entry(&ring->request_list,
2545 struct drm_i915_gem_request,
2546 list);
2547
2548 i915_gem_free_request(request);
2549 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002550
2551 /* These may not have been flush before the reset, do so now */
2552 kfree(ring->preallocated_lazy_request);
2553 ring->preallocated_lazy_request = NULL;
2554 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002555}
2556
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002557void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002558{
2559 struct drm_i915_private *dev_priv = dev->dev_private;
2560 int i;
2561
Daniel Vetter4b9de732011-10-09 21:52:02 +02002562 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002563 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002564
Daniel Vetter94a335d2013-07-17 14:51:28 +02002565 /*
2566 * Commit delayed tiling changes if we have an object still
2567 * attached to the fence, otherwise just clear the fence.
2568 */
2569 if (reg->obj) {
2570 i915_gem_object_update_fence(reg->obj, reg,
2571 reg->obj->tiling_mode);
2572 } else {
2573 i915_gem_write_fence(dev, i, NULL);
2574 }
Chris Wilson312817a2010-11-22 11:50:11 +00002575 }
2576}
2577
Chris Wilson069efc12010-09-30 16:53:18 +01002578void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002579{
Chris Wilsondfaae392010-09-22 10:31:52 +01002580 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002581 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002582 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002583
Chris Wilson4db080f2013-12-04 11:37:09 +00002584 /*
2585 * Before we free the objects from the requests, we need to inspect
2586 * them for finding the guilty party. As the requests only borrow
2587 * their reference to the objects, the inspection must be done first.
2588 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002589 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002590 i915_gem_reset_ring_status(dev_priv, ring);
2591
2592 for_each_ring(ring, dev_priv, i)
2593 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002594
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002595 i915_gem_context_reset(dev);
2596
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002597 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002598}
2599
2600/**
2601 * This function clears the request list as sequence numbers are passed.
2602 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002603void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002604i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002605{
Eric Anholt673a3942008-07-30 12:06:12 -07002606 uint32_t seqno;
2607
Chris Wilsondb53a302011-02-03 11:57:46 +00002608 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002609 return;
2610
Chris Wilsondb53a302011-02-03 11:57:46 +00002611 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002612
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002613 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002614
Chris Wilsone9103032014-01-07 11:45:14 +00002615 /* Move any buffers on the active list that are no longer referenced
2616 * by the ringbuffer to the flushing/inactive lists as appropriate,
2617 * before we free the context associated with the requests.
2618 */
2619 while (!list_empty(&ring->active_list)) {
2620 struct drm_i915_gem_object *obj;
2621
2622 obj = list_first_entry(&ring->active_list,
2623 struct drm_i915_gem_object,
2624 ring_list);
2625
2626 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2627 break;
2628
2629 i915_gem_object_move_to_inactive(obj);
2630 }
2631
2632
Zou Nan hai852835f2010-05-21 09:08:56 +08002633 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002634 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002635
Zou Nan hai852835f2010-05-21 09:08:56 +08002636 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002637 struct drm_i915_gem_request,
2638 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002639
Chris Wilsondfaae392010-09-22 10:31:52 +01002640 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002641 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002642
Chris Wilsondb53a302011-02-03 11:57:46 +00002643 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002644 /* We know the GPU must have read the request to have
2645 * sent us the seqno + interrupt, so use the position
2646 * of tail of the request to update the last known position
2647 * of the GPU head.
2648 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002649 ring->buffer->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002650
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002651 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002652 }
2653
Chris Wilsondb53a302011-02-03 11:57:46 +00002654 if (unlikely(ring->trace_irq_seqno &&
2655 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002656 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002657 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002658 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002659
Chris Wilsondb53a302011-02-03 11:57:46 +00002660 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002661}
2662
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002663bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002664i915_gem_retire_requests(struct drm_device *dev)
2665{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002666 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002667 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002668 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002669 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002670
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002671 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002672 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002673 idle &= list_empty(&ring->request_list);
2674 }
2675
2676 if (idle)
2677 mod_delayed_work(dev_priv->wq,
2678 &dev_priv->mm.idle_work,
2679 msecs_to_jiffies(100));
2680
2681 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002682}
2683
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002684static void
Eric Anholt673a3942008-07-30 12:06:12 -07002685i915_gem_retire_work_handler(struct work_struct *work)
2686{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002687 struct drm_i915_private *dev_priv =
2688 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2689 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002690 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002691
Chris Wilson891b48c2010-09-29 12:26:37 +01002692 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002693 idle = false;
2694 if (mutex_trylock(&dev->struct_mutex)) {
2695 idle = i915_gem_retire_requests(dev);
2696 mutex_unlock(&dev->struct_mutex);
2697 }
2698 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002699 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2700 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002701}
Chris Wilson891b48c2010-09-29 12:26:37 +01002702
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002703static void
2704i915_gem_idle_work_handler(struct work_struct *work)
2705{
2706 struct drm_i915_private *dev_priv =
2707 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002708
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002709 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002710}
2711
Ben Widawsky5816d642012-04-11 11:18:19 -07002712/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002713 * Ensures that an object will eventually get non-busy by flushing any required
2714 * write domains, emitting any outstanding lazy request and retiring and
2715 * completed requests.
2716 */
2717static int
2718i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2719{
2720 int ret;
2721
2722 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002723 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002724 if (ret)
2725 return ret;
2726
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002727 i915_gem_retire_requests_ring(obj->ring);
2728 }
2729
2730 return 0;
2731}
2732
2733/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002734 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2735 * @DRM_IOCTL_ARGS: standard ioctl arguments
2736 *
2737 * Returns 0 if successful, else an error is returned with the remaining time in
2738 * the timeout parameter.
2739 * -ETIME: object is still busy after timeout
2740 * -ERESTARTSYS: signal interrupted the wait
2741 * -ENONENT: object doesn't exist
2742 * Also possible, but rare:
2743 * -EAGAIN: GPU wedged
2744 * -ENOMEM: damn
2745 * -ENODEV: Internal IRQ fail
2746 * -E?: The add request failed
2747 *
2748 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2749 * non-zero timeout parameter the wait ioctl will wait for the given number of
2750 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2751 * without holding struct_mutex the object may become re-busied before this
2752 * function completes. A similar but shorter * race condition exists in the busy
2753 * ioctl
2754 */
2755int
2756i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2757{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002758 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002759 struct drm_i915_gem_wait *args = data;
2760 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002761 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002762 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002763 u32 seqno = 0;
2764 int ret = 0;
2765
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002766 ret = i915_mutex_lock_interruptible(dev);
2767 if (ret)
2768 return ret;
2769
2770 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2771 if (&obj->base == NULL) {
2772 mutex_unlock(&dev->struct_mutex);
2773 return -ENOENT;
2774 }
2775
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002776 /* Need to make sure the object gets inactive eventually. */
2777 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002778 if (ret)
2779 goto out;
2780
2781 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002782 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002783 ring = obj->ring;
2784 }
2785
2786 if (seqno == 0)
2787 goto out;
2788
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002789 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002790 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002791 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002792 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002793 ret = -ETIME;
2794 goto out;
2795 }
2796
2797 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002798 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002799 mutex_unlock(&dev->struct_mutex);
2800
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002801 return __wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2802 file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002803
2804out:
2805 drm_gem_object_unreference(&obj->base);
2806 mutex_unlock(&dev->struct_mutex);
2807 return ret;
2808}
2809
2810/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002811 * i915_gem_object_sync - sync an object to a ring.
2812 *
2813 * @obj: object which may be in use on another ring.
2814 * @to: ring we wish to use the object on. May be NULL.
2815 *
2816 * This code is meant to abstract object synchronization with the GPU.
2817 * Calling with NULL implies synchronizing the object with the CPU
2818 * rather than a particular GPU ring.
2819 *
2820 * Returns 0 if successful, else propagates up the lower layer error.
2821 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002822int
2823i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002824 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002825{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002826 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002827 u32 seqno;
2828 int ret, idx;
2829
2830 if (from == NULL || to == from)
2831 return 0;
2832
Ben Widawsky5816d642012-04-11 11:18:19 -07002833 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002834 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002835
2836 idx = intel_ring_sync_index(from, to);
2837
Chris Wilson0201f1e2012-07-20 12:41:01 +01002838 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002839 /* Optimization: Avoid semaphore sync when we are sure we already
2840 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002841 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002842 return 0;
2843
Ben Widawskyb4aca012012-04-25 20:50:12 -07002844 ret = i915_gem_check_olr(obj->ring, seqno);
2845 if (ret)
2846 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002847
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002848 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002849 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002850 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002851 /* We use last_read_seqno because sync_to()
2852 * might have just caused seqno wrap under
2853 * the radar.
2854 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002855 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002856
Ben Widawskye3a5a222012-04-11 11:18:20 -07002857 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002858}
2859
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002860static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2861{
2862 u32 old_write_domain, old_read_domains;
2863
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002864 /* Force a pagefault for domain tracking on next user access */
2865 i915_gem_release_mmap(obj);
2866
Keith Packardb97c3d92011-06-24 21:02:59 -07002867 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2868 return;
2869
Chris Wilson97c809fd2012-10-09 19:24:38 +01002870 /* Wait for any direct GTT access to complete */
2871 mb();
2872
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002873 old_read_domains = obj->base.read_domains;
2874 old_write_domain = obj->base.write_domain;
2875
2876 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2877 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2878
2879 trace_i915_gem_object_change_domain(obj,
2880 old_read_domains,
2881 old_write_domain);
2882}
2883
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002884int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002885{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002886 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002887 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002888 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002889
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002890 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002891 return 0;
2892
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002893 if (!drm_mm_node_allocated(&vma->node)) {
2894 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002895 return 0;
2896 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002897
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002898 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002899 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002900
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002901 BUG_ON(obj->pages == NULL);
2902
Chris Wilsona8198ee2011-04-13 22:04:09 +01002903 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002904 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002905 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002906 /* Continue on if we fail due to EIO, the GPU is hung so we
2907 * should be safe and we need to cleanup or else we might
2908 * cause memory corruption through use-after-free.
2909 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002910
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002911 if (i915_is_ggtt(vma->vm)) {
2912 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002913
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002914 /* release the fence reg _after_ flushing */
2915 ret = i915_gem_object_put_fence(obj);
2916 if (ret)
2917 return ret;
2918 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002919
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002920 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002921
Ben Widawsky6f65e292013-12-06 14:10:56 -08002922 vma->unbind_vma(vma);
2923
Chris Wilson64bf9302014-02-25 14:23:28 +00002924 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002925 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002926 if (i915_is_ggtt(vma->vm))
2927 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002928
Ben Widawsky2f633152013-07-17 12:19:03 -07002929 drm_mm_remove_node(&vma->node);
2930 i915_gem_vma_destroy(vma);
2931
2932 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002933 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07002934 if (list_empty(&obj->vma_list)) {
2935 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002936 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07002937 }
Eric Anholt673a3942008-07-30 12:06:12 -07002938
Chris Wilson70903c32013-12-04 09:59:09 +00002939 /* And finally now the object is completely decoupled from this vma,
2940 * we can drop its hold on the backing storage and allow it to be
2941 * reaped by the shrinker.
2942 */
2943 i915_gem_object_unpin_pages(obj);
2944
Chris Wilson88241782011-01-07 17:09:48 +00002945 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002946}
2947
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002948int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002949{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002950 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002951 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002952 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002953
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002954 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002955 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002956 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002957 if (ret)
2958 return ret;
2959
Chris Wilson3e960502012-11-27 16:22:54 +00002960 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002961 if (ret)
2962 return ret;
2963 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002964
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002965 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002966}
2967
Chris Wilson9ce079e2012-04-17 15:31:30 +01002968static void i965_write_fence_reg(struct drm_device *dev, int reg,
2969 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002970{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002971 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002972 int fence_reg;
2973 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002974
Imre Deak56c844e2013-01-07 21:47:34 +02002975 if (INTEL_INFO(dev)->gen >= 6) {
2976 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2977 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2978 } else {
2979 fence_reg = FENCE_REG_965_0;
2980 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2981 }
2982
Chris Wilsond18b9612013-07-10 13:36:23 +01002983 fence_reg += reg * 8;
2984
2985 /* To w/a incoherency with non-atomic 64-bit register updates,
2986 * we split the 64-bit update into two 32-bit writes. In order
2987 * for a partial fence not to be evaluated between writes, we
2988 * precede the update with write to turn off the fence register,
2989 * and only enable the fence as the last step.
2990 *
2991 * For extra levels of paranoia, we make sure each step lands
2992 * before applying the next step.
2993 */
2994 I915_WRITE(fence_reg, 0);
2995 POSTING_READ(fence_reg);
2996
Chris Wilson9ce079e2012-04-17 15:31:30 +01002997 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002998 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002999 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003000
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003001 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003002 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003003 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003004 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003005 if (obj->tiling_mode == I915_TILING_Y)
3006 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3007 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003008
Chris Wilsond18b9612013-07-10 13:36:23 +01003009 I915_WRITE(fence_reg + 4, val >> 32);
3010 POSTING_READ(fence_reg + 4);
3011
3012 I915_WRITE(fence_reg + 0, val);
3013 POSTING_READ(fence_reg);
3014 } else {
3015 I915_WRITE(fence_reg + 4, 0);
3016 POSTING_READ(fence_reg + 4);
3017 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003018}
3019
Chris Wilson9ce079e2012-04-17 15:31:30 +01003020static void i915_write_fence_reg(struct drm_device *dev, int reg,
3021 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003022{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003023 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003024 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003025
Chris Wilson9ce079e2012-04-17 15:31:30 +01003026 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003027 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003028 int pitch_val;
3029 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003030
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003031 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003032 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003033 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3034 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3035 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003036
3037 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3038 tile_width = 128;
3039 else
3040 tile_width = 512;
3041
3042 /* Note: pitch better be a power of two tile widths */
3043 pitch_val = obj->stride / tile_width;
3044 pitch_val = ffs(pitch_val) - 1;
3045
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003046 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003047 if (obj->tiling_mode == I915_TILING_Y)
3048 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3049 val |= I915_FENCE_SIZE_BITS(size);
3050 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3051 val |= I830_FENCE_REG_VALID;
3052 } else
3053 val = 0;
3054
3055 if (reg < 8)
3056 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003057 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003058 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003059
Chris Wilson9ce079e2012-04-17 15:31:30 +01003060 I915_WRITE(reg, val);
3061 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003062}
3063
Chris Wilson9ce079e2012-04-17 15:31:30 +01003064static void i830_write_fence_reg(struct drm_device *dev, int reg,
3065 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003066{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003067 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003068 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003069
Chris Wilson9ce079e2012-04-17 15:31:30 +01003070 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003071 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003072 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003073
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003074 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003075 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003076 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3077 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3078 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003079
Chris Wilson9ce079e2012-04-17 15:31:30 +01003080 pitch_val = obj->stride / 128;
3081 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003082
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003083 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003084 if (obj->tiling_mode == I915_TILING_Y)
3085 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3086 val |= I830_FENCE_SIZE_BITS(size);
3087 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3088 val |= I830_FENCE_REG_VALID;
3089 } else
3090 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003091
Chris Wilson9ce079e2012-04-17 15:31:30 +01003092 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3093 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3094}
3095
Chris Wilsond0a57782012-10-09 19:24:37 +01003096inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3097{
3098 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3099}
3100
Chris Wilson9ce079e2012-04-17 15:31:30 +01003101static void i915_gem_write_fence(struct drm_device *dev, int reg,
3102 struct drm_i915_gem_object *obj)
3103{
Chris Wilsond0a57782012-10-09 19:24:37 +01003104 struct drm_i915_private *dev_priv = dev->dev_private;
3105
3106 /* Ensure that all CPU reads are completed before installing a fence
3107 * and all writes before removing the fence.
3108 */
3109 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3110 mb();
3111
Daniel Vetter94a335d2013-07-17 14:51:28 +02003112 WARN(obj && (!obj->stride || !obj->tiling_mode),
3113 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3114 obj->stride, obj->tiling_mode);
3115
Chris Wilson9ce079e2012-04-17 15:31:30 +01003116 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07003117 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003118 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003119 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003120 case 5:
3121 case 4: i965_write_fence_reg(dev, reg, obj); break;
3122 case 3: i915_write_fence_reg(dev, reg, obj); break;
3123 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003124 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003125 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003126
3127 /* And similarly be paranoid that no direct access to this region
3128 * is reordered to before the fence is installed.
3129 */
3130 if (i915_gem_object_needs_mb(obj))
3131 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003132}
3133
Chris Wilson61050802012-04-17 15:31:31 +01003134static inline int fence_number(struct drm_i915_private *dev_priv,
3135 struct drm_i915_fence_reg *fence)
3136{
3137 return fence - dev_priv->fence_regs;
3138}
3139
3140static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3141 struct drm_i915_fence_reg *fence,
3142 bool enable)
3143{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003144 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003145 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003146
Chris Wilson46a0b632013-07-10 13:36:24 +01003147 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003148
3149 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003150 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003151 fence->obj = obj;
3152 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3153 } else {
3154 obj->fence_reg = I915_FENCE_REG_NONE;
3155 fence->obj = NULL;
3156 list_del_init(&fence->lru_list);
3157 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003158 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003159}
3160
Chris Wilsond9e86c02010-11-10 16:40:20 +00003161static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003162i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003163{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003164 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003165 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003166 if (ret)
3167 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003168
3169 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003170 }
3171
Chris Wilson86d5bc32012-07-20 12:41:04 +01003172 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003173 return 0;
3174}
3175
3176int
3177i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3178{
Chris Wilson61050802012-04-17 15:31:31 +01003179 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003180 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003181 int ret;
3182
Chris Wilsond0a57782012-10-09 19:24:37 +01003183 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003184 if (ret)
3185 return ret;
3186
Chris Wilson61050802012-04-17 15:31:31 +01003187 if (obj->fence_reg == I915_FENCE_REG_NONE)
3188 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003189
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003190 fence = &dev_priv->fence_regs[obj->fence_reg];
3191
Daniel Vetteraff10b302014-02-14 14:06:05 +01003192 if (WARN_ON(fence->pin_count))
3193 return -EBUSY;
3194
Chris Wilson61050802012-04-17 15:31:31 +01003195 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003196 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003197
3198 return 0;
3199}
3200
3201static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003202i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003203{
Daniel Vetterae3db242010-02-19 11:51:58 +01003204 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003205 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003206 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003207
3208 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003209 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003210 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3211 reg = &dev_priv->fence_regs[i];
3212 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003213 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003214
Chris Wilson1690e1e2011-12-14 13:57:08 +01003215 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003216 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003217 }
3218
Chris Wilsond9e86c02010-11-10 16:40:20 +00003219 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003220 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003221
3222 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003223 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003224 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003225 continue;
3226
Chris Wilson8fe301a2012-04-17 15:31:28 +01003227 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003228 }
3229
Chris Wilson5dce5b932014-01-20 10:17:36 +00003230deadlock:
3231 /* Wait for completion of pending flips which consume fences */
3232 if (intel_has_pending_fb_unpin(dev))
3233 return ERR_PTR(-EAGAIN);
3234
3235 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003236}
3237
Jesse Barnesde151cf2008-11-12 10:03:55 -08003238/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003239 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003240 * @obj: object to map through a fence reg
3241 *
3242 * When mapping objects through the GTT, userspace wants to be able to write
3243 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003244 * This function walks the fence regs looking for a free one for @obj,
3245 * stealing one if it can't find any.
3246 *
3247 * It then sets up the reg based on the object's properties: address, pitch
3248 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003249 *
3250 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003251 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003252int
Chris Wilson06d98132012-04-17 15:31:24 +01003253i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003254{
Chris Wilson05394f32010-11-08 19:18:58 +00003255 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003256 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003257 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003258 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003259 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003260
Chris Wilson14415742012-04-17 15:31:33 +01003261 /* Have we updated the tiling parameters upon the object and so
3262 * will need to serialise the write to the associated fence register?
3263 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003264 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003265 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003266 if (ret)
3267 return ret;
3268 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003269
Chris Wilsond9e86c02010-11-10 16:40:20 +00003270 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003271 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3272 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003273 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003274 list_move_tail(&reg->lru_list,
3275 &dev_priv->mm.fence_list);
3276 return 0;
3277 }
3278 } else if (enable) {
3279 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003280 if (IS_ERR(reg))
3281 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003282
Chris Wilson14415742012-04-17 15:31:33 +01003283 if (reg->obj) {
3284 struct drm_i915_gem_object *old = reg->obj;
3285
Chris Wilsond0a57782012-10-09 19:24:37 +01003286 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003287 if (ret)
3288 return ret;
3289
Chris Wilson14415742012-04-17 15:31:33 +01003290 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003291 }
Chris Wilson14415742012-04-17 15:31:33 +01003292 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003293 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003294
Chris Wilson14415742012-04-17 15:31:33 +01003295 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003296
Chris Wilson9ce079e2012-04-17 15:31:30 +01003297 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003298}
3299
Chris Wilson42d6ab42012-07-26 11:49:32 +01003300static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3301 struct drm_mm_node *gtt_space,
3302 unsigned long cache_level)
3303{
3304 struct drm_mm_node *other;
3305
3306 /* On non-LLC machines we have to be careful when putting differing
3307 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003308 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003309 */
3310 if (HAS_LLC(dev))
3311 return true;
3312
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003313 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003314 return true;
3315
3316 if (list_empty(&gtt_space->node_list))
3317 return true;
3318
3319 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3320 if (other->allocated && !other->hole_follows && other->color != cache_level)
3321 return false;
3322
3323 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3324 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3325 return false;
3326
3327 return true;
3328}
3329
3330static void i915_gem_verify_gtt(struct drm_device *dev)
3331{
3332#if WATCH_GTT
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334 struct drm_i915_gem_object *obj;
3335 int err = 0;
3336
Ben Widawsky35c20a62013-05-31 11:28:48 -07003337 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003338 if (obj->gtt_space == NULL) {
3339 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3340 err++;
3341 continue;
3342 }
3343
3344 if (obj->cache_level != obj->gtt_space->color) {
3345 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003346 i915_gem_obj_ggtt_offset(obj),
3347 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003348 obj->cache_level,
3349 obj->gtt_space->color);
3350 err++;
3351 continue;
3352 }
3353
3354 if (!i915_gem_valid_gtt_space(dev,
3355 obj->gtt_space,
3356 obj->cache_level)) {
3357 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003358 i915_gem_obj_ggtt_offset(obj),
3359 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003360 obj->cache_level);
3361 err++;
3362 continue;
3363 }
3364 }
3365
3366 WARN_ON(err);
3367#endif
3368}
3369
Jesse Barnesde151cf2008-11-12 10:03:55 -08003370/**
Eric Anholt673a3942008-07-30 12:06:12 -07003371 * Finds free space in the GTT aperture and binds the object there.
3372 */
Daniel Vetter262de142014-02-14 14:01:20 +01003373static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003374i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3375 struct i915_address_space *vm,
3376 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003377 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003378{
Chris Wilson05394f32010-11-08 19:18:58 +00003379 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003380 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003381 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003382 unsigned long start =
3383 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3384 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003385 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003386 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003387 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003388
Chris Wilsone28f8712011-07-18 13:11:49 -07003389 fence_size = i915_gem_get_gtt_size(dev,
3390 obj->base.size,
3391 obj->tiling_mode);
3392 fence_alignment = i915_gem_get_gtt_alignment(dev,
3393 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003394 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003395 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003396 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003397 obj->base.size,
3398 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003399
Eric Anholt673a3942008-07-30 12:06:12 -07003400 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003401 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003402 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003403 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003404 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003405 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003406 }
3407
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003408 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003409
Chris Wilson654fc602010-05-27 13:18:21 +01003410 /* If the object is bigger than the entire aperture, reject it early
3411 * before evicting everything in a vain attempt to find space.
3412 */
Chris Wilsond23db882014-05-23 08:48:08 +02003413 if (obj->base.size > end) {
3414 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003415 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003416 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003417 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003418 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003419 }
3420
Chris Wilson37e680a2012-06-07 15:38:42 +01003421 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003422 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003423 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003424
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003425 i915_gem_object_pin_pages(obj);
3426
Ben Widawskyaccfef22013-08-14 11:38:35 +02003427 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003428 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003429 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003430
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003431search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003432 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003433 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003434 obj->cache_level,
3435 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003436 DRM_MM_SEARCH_DEFAULT,
3437 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003438 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003439 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003440 obj->cache_level,
3441 start, end,
3442 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003443 if (ret == 0)
3444 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003445
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003446 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003447 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003448 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003449 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003450 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003451 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003452 }
3453
Daniel Vetter74163902012-02-15 23:50:21 +01003454 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003455 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003456 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003457
Ben Widawsky35c20a62013-05-31 11:28:48 -07003458 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003459 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003460
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003461 if (i915_is_ggtt(vm)) {
3462 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003463
Daniel Vetter49987092013-08-14 10:21:23 +02003464 fenceable = (vma->node.size == fence_size &&
3465 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003466
Daniel Vetter49987092013-08-14 10:21:23 +02003467 mappable = (vma->node.start + obj->base.size <=
3468 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003469
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003470 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003471 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003472
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003473 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003474
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003475 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003476 vma->bind_vma(vma, obj->cache_level,
3477 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3478
Chris Wilson42d6ab42012-07-26 11:49:32 +01003479 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003480 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003481
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003482err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003483 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003484err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003485 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003486 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003487err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003488 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003489 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003490}
3491
Chris Wilson000433b2013-08-08 14:41:09 +01003492bool
Chris Wilson2c225692013-08-09 12:26:45 +01003493i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3494 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003495{
Eric Anholt673a3942008-07-30 12:06:12 -07003496 /* If we don't have a page list set up, then we're not pinned
3497 * to GPU, and we can ignore the cache flush because it'll happen
3498 * again at bind time.
3499 */
Chris Wilson05394f32010-11-08 19:18:58 +00003500 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003501 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003502
Imre Deak769ce462013-02-13 21:56:05 +02003503 /*
3504 * Stolen memory is always coherent with the GPU as it is explicitly
3505 * marked as wc by the system, or the system is cache-coherent.
3506 */
3507 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003508 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003509
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003510 /* If the GPU is snooping the contents of the CPU cache,
3511 * we do not need to manually clear the CPU cache lines. However,
3512 * the caches are only snooped when the render cache is
3513 * flushed/invalidated. As we always have to emit invalidations
3514 * and flushes when moving into and out of the RENDER domain, correct
3515 * snooping behaviour occurs naturally as the result of our domain
3516 * tracking.
3517 */
Chris Wilson2c225692013-08-09 12:26:45 +01003518 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003519 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003520
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003521 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003522 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003523
3524 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003525}
3526
3527/** Flushes the GTT write domain for the object if it's dirty. */
3528static void
Chris Wilson05394f32010-11-08 19:18:58 +00003529i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003530{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003531 uint32_t old_write_domain;
3532
Chris Wilson05394f32010-11-08 19:18:58 +00003533 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003534 return;
3535
Chris Wilson63256ec2011-01-04 18:42:07 +00003536 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003537 * to it immediately go to main memory as far as we know, so there's
3538 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003539 *
3540 * However, we do have to enforce the order so that all writes through
3541 * the GTT land before any writes to the device, such as updates to
3542 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003543 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003544 wmb();
3545
Chris Wilson05394f32010-11-08 19:18:58 +00003546 old_write_domain = obj->base.write_domain;
3547 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003548
Daniel Vetterf99d7062014-06-19 16:01:59 +02003549 intel_fb_obj_flush(obj, false);
3550
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003551 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003552 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003553 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003554}
3555
3556/** Flushes the CPU write domain for the object if it's dirty. */
3557static void
Chris Wilson2c225692013-08-09 12:26:45 +01003558i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3559 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003560{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003561 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003562
Chris Wilson05394f32010-11-08 19:18:58 +00003563 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003564 return;
3565
Chris Wilson000433b2013-08-08 14:41:09 +01003566 if (i915_gem_clflush_object(obj, force))
3567 i915_gem_chipset_flush(obj->base.dev);
3568
Chris Wilson05394f32010-11-08 19:18:58 +00003569 old_write_domain = obj->base.write_domain;
3570 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003571
Daniel Vetterf99d7062014-06-19 16:01:59 +02003572 intel_fb_obj_flush(obj, false);
3573
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003574 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003575 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003576 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003577}
3578
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003579/**
3580 * Moves a single object to the GTT read, and possibly write domain.
3581 *
3582 * This function returns when the move is complete, including waiting on
3583 * flushes to occur.
3584 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003585int
Chris Wilson20217462010-11-23 15:26:33 +00003586i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003587{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003588 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003589 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003590 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003591
Eric Anholt02354392008-11-26 13:58:13 -08003592 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003593 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003594 return -EINVAL;
3595
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003596 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3597 return 0;
3598
Chris Wilson0201f1e2012-07-20 12:41:01 +01003599 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003600 if (ret)
3601 return ret;
3602
Chris Wilsonc8725f32014-03-17 12:21:55 +00003603 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003604 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003605
Chris Wilsond0a57782012-10-09 19:24:37 +01003606 /* Serialise direct access to this object with the barriers for
3607 * coherent writes from the GPU, by effectively invalidating the
3608 * GTT domain upon first access.
3609 */
3610 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3611 mb();
3612
Chris Wilson05394f32010-11-08 19:18:58 +00003613 old_write_domain = obj->base.write_domain;
3614 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003615
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003616 /* It should now be out of any other write domains, and we can update
3617 * the domain values for our changes.
3618 */
Chris Wilson05394f32010-11-08 19:18:58 +00003619 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3620 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003621 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003622 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3623 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3624 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003625 }
3626
Daniel Vetterf99d7062014-06-19 16:01:59 +02003627 if (write)
3628 intel_fb_obj_invalidate(obj, NULL);
3629
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003630 trace_i915_gem_object_change_domain(obj,
3631 old_read_domains,
3632 old_write_domain);
3633
Chris Wilson8325a092012-04-24 15:52:35 +01003634 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003635 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003636 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003637 if (vma)
3638 list_move_tail(&vma->mm_list,
3639 &dev_priv->gtt.base.inactive_list);
3640
3641 }
Chris Wilson8325a092012-04-24 15:52:35 +01003642
Eric Anholte47c68e2008-11-14 13:35:19 -08003643 return 0;
3644}
3645
Chris Wilsone4ffd172011-04-04 09:44:39 +01003646int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3647 enum i915_cache_level cache_level)
3648{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003649 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003650 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003651 int ret;
3652
3653 if (obj->cache_level == cache_level)
3654 return 0;
3655
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003656 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003657 DRM_DEBUG("can not change the cache level of pinned objects\n");
3658 return -EBUSY;
3659 }
3660
Chris Wilsondf6f7832014-03-21 07:40:56 +00003661 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003662 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003663 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003664 if (ret)
3665 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003666 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003667 }
3668
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003669 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003670 ret = i915_gem_object_finish_gpu(obj);
3671 if (ret)
3672 return ret;
3673
3674 i915_gem_object_finish_gtt(obj);
3675
3676 /* Before SandyBridge, you could not use tiling or fence
3677 * registers with snooped memory, so relinquish any fences
3678 * currently pointing to our region in the aperture.
3679 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003680 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003681 ret = i915_gem_object_put_fence(obj);
3682 if (ret)
3683 return ret;
3684 }
3685
Ben Widawsky6f65e292013-12-06 14:10:56 -08003686 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003687 if (drm_mm_node_allocated(&vma->node))
3688 vma->bind_vma(vma, cache_level,
3689 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003690 }
3691
Chris Wilson2c225692013-08-09 12:26:45 +01003692 list_for_each_entry(vma, &obj->vma_list, vma_link)
3693 vma->node.color = cache_level;
3694 obj->cache_level = cache_level;
3695
3696 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003697 u32 old_read_domains, old_write_domain;
3698
3699 /* If we're coming from LLC cached, then we haven't
3700 * actually been tracking whether the data is in the
3701 * CPU cache or not, since we only allow one bit set
3702 * in obj->write_domain and have been skipping the clflushes.
3703 * Just set it to the CPU cache for now.
3704 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003705 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003706 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003707
3708 old_read_domains = obj->base.read_domains;
3709 old_write_domain = obj->base.write_domain;
3710
3711 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3712 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3713
3714 trace_i915_gem_object_change_domain(obj,
3715 old_read_domains,
3716 old_write_domain);
3717 }
3718
Chris Wilson42d6ab42012-07-26 11:49:32 +01003719 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003720 return 0;
3721}
3722
Ben Widawsky199adf42012-09-21 17:01:20 -07003723int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3724 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003725{
Ben Widawsky199adf42012-09-21 17:01:20 -07003726 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003727 struct drm_i915_gem_object *obj;
3728 int ret;
3729
3730 ret = i915_mutex_lock_interruptible(dev);
3731 if (ret)
3732 return ret;
3733
3734 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3735 if (&obj->base == NULL) {
3736 ret = -ENOENT;
3737 goto unlock;
3738 }
3739
Chris Wilson651d7942013-08-08 14:41:10 +01003740 switch (obj->cache_level) {
3741 case I915_CACHE_LLC:
3742 case I915_CACHE_L3_LLC:
3743 args->caching = I915_CACHING_CACHED;
3744 break;
3745
Chris Wilson4257d3b2013-08-08 14:41:11 +01003746 case I915_CACHE_WT:
3747 args->caching = I915_CACHING_DISPLAY;
3748 break;
3749
Chris Wilson651d7942013-08-08 14:41:10 +01003750 default:
3751 args->caching = I915_CACHING_NONE;
3752 break;
3753 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003754
3755 drm_gem_object_unreference(&obj->base);
3756unlock:
3757 mutex_unlock(&dev->struct_mutex);
3758 return ret;
3759}
3760
Ben Widawsky199adf42012-09-21 17:01:20 -07003761int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3762 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003763{
Ben Widawsky199adf42012-09-21 17:01:20 -07003764 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003765 struct drm_i915_gem_object *obj;
3766 enum i915_cache_level level;
3767 int ret;
3768
Ben Widawsky199adf42012-09-21 17:01:20 -07003769 switch (args->caching) {
3770 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003771 level = I915_CACHE_NONE;
3772 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003773 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003774 level = I915_CACHE_LLC;
3775 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003776 case I915_CACHING_DISPLAY:
3777 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3778 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003779 default:
3780 return -EINVAL;
3781 }
3782
Ben Widawsky3bc29132012-09-26 16:15:20 -07003783 ret = i915_mutex_lock_interruptible(dev);
3784 if (ret)
3785 return ret;
3786
Chris Wilsone6994ae2012-07-10 10:27:08 +01003787 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3788 if (&obj->base == NULL) {
3789 ret = -ENOENT;
3790 goto unlock;
3791 }
3792
3793 ret = i915_gem_object_set_cache_level(obj, level);
3794
3795 drm_gem_object_unreference(&obj->base);
3796unlock:
3797 mutex_unlock(&dev->struct_mutex);
3798 return ret;
3799}
3800
Chris Wilsoncc98b412013-08-09 12:25:09 +01003801static bool is_pin_display(struct drm_i915_gem_object *obj)
3802{
Oscar Mateo19656432014-05-16 14:20:43 +01003803 struct i915_vma *vma;
3804
3805 if (list_empty(&obj->vma_list))
3806 return false;
3807
3808 vma = i915_gem_obj_to_ggtt(obj);
3809 if (!vma)
3810 return false;
3811
Chris Wilsoncc98b412013-08-09 12:25:09 +01003812 /* There are 3 sources that pin objects:
3813 * 1. The display engine (scanouts, sprites, cursors);
3814 * 2. Reservations for execbuffer;
3815 * 3. The user.
3816 *
3817 * We can ignore reservations as we hold the struct_mutex and
3818 * are only called outside of the reservation path. The user
3819 * can only increment pin_count once, and so if after
3820 * subtracting the potential reference by the user, any pin_count
3821 * remains, it must be due to another use by the display engine.
3822 */
Oscar Mateo19656432014-05-16 14:20:43 +01003823 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003824}
3825
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003826/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003827 * Prepare buffer for display plane (scanout, cursors, etc).
3828 * Can be called from an uninterruptible phase (modesetting) and allows
3829 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003830 */
3831int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003832i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3833 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003834 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003835{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003836 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003837 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003838 int ret;
3839
Chris Wilson0be73282010-12-06 14:36:27 +00003840 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003841 ret = i915_gem_object_sync(obj, pipelined);
3842 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003843 return ret;
3844 }
3845
Chris Wilsoncc98b412013-08-09 12:25:09 +01003846 /* Mark the pin_display early so that we account for the
3847 * display coherency whilst setting up the cache domains.
3848 */
Oscar Mateo19656432014-05-16 14:20:43 +01003849 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003850 obj->pin_display = true;
3851
Eric Anholta7ef0642011-03-29 16:59:54 -07003852 /* The display engine is not coherent with the LLC cache on gen6. As
3853 * a result, we make sure that the pinning that is about to occur is
3854 * done with uncached PTEs. This is lowest common denominator for all
3855 * chipsets.
3856 *
3857 * However for gen6+, we could do better by using the GFDT bit instead
3858 * of uncaching, which would allow us to flush all the LLC-cached data
3859 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3860 */
Chris Wilson651d7942013-08-08 14:41:10 +01003861 ret = i915_gem_object_set_cache_level(obj,
3862 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003863 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003864 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003865
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003866 /* As the user may map the buffer once pinned in the display plane
3867 * (e.g. libkms for the bootup splash), we have to ensure that we
3868 * always use map_and_fenceable for all scanout buffers.
3869 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003870 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003871 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003872 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003873
Chris Wilson2c225692013-08-09 12:26:45 +01003874 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003875
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003876 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003877 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003878
3879 /* It should now be out of any other write domains, and we can update
3880 * the domain values for our changes.
3881 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003882 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003883 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003884
3885 trace_i915_gem_object_change_domain(obj,
3886 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003887 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003888
3889 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003890
3891err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003892 WARN_ON(was_pin_display != is_pin_display(obj));
3893 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003894 return ret;
3895}
3896
3897void
3898i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3899{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003900 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003901 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003902}
3903
Chris Wilson85345512010-11-13 09:49:11 +00003904int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003905i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003906{
Chris Wilson88241782011-01-07 17:09:48 +00003907 int ret;
3908
Chris Wilsona8198ee2011-04-13 22:04:09 +01003909 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003910 return 0;
3911
Chris Wilson0201f1e2012-07-20 12:41:01 +01003912 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003913 if (ret)
3914 return ret;
3915
Chris Wilsona8198ee2011-04-13 22:04:09 +01003916 /* Ensure that we invalidate the GPU's caches and TLBs. */
3917 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003918 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003919}
3920
Eric Anholte47c68e2008-11-14 13:35:19 -08003921/**
3922 * Moves a single object to the CPU read, and possibly write domain.
3923 *
3924 * This function returns when the move is complete, including waiting on
3925 * flushes to occur.
3926 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003927int
Chris Wilson919926a2010-11-12 13:42:53 +00003928i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003929{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003930 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003931 int ret;
3932
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003933 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3934 return 0;
3935
Chris Wilson0201f1e2012-07-20 12:41:01 +01003936 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003937 if (ret)
3938 return ret;
3939
Chris Wilsonc8725f32014-03-17 12:21:55 +00003940 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003941 i915_gem_object_flush_gtt_write_domain(obj);
3942
Chris Wilson05394f32010-11-08 19:18:58 +00003943 old_write_domain = obj->base.write_domain;
3944 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003945
Eric Anholte47c68e2008-11-14 13:35:19 -08003946 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003947 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003948 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003949
Chris Wilson05394f32010-11-08 19:18:58 +00003950 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003951 }
3952
3953 /* It should now be out of any other write domains, and we can update
3954 * the domain values for our changes.
3955 */
Chris Wilson05394f32010-11-08 19:18:58 +00003956 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003957
3958 /* If we're writing through the CPU, then the GPU read domains will
3959 * need to be invalidated at next use.
3960 */
3961 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003962 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3963 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003964 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003965
Daniel Vetterf99d7062014-06-19 16:01:59 +02003966 if (write)
3967 intel_fb_obj_invalidate(obj, NULL);
3968
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003969 trace_i915_gem_object_change_domain(obj,
3970 old_read_domains,
3971 old_write_domain);
3972
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003973 return 0;
3974}
3975
Eric Anholt673a3942008-07-30 12:06:12 -07003976/* Throttle our rendering by waiting until the ring has completed our requests
3977 * emitted over 20 msec ago.
3978 *
Eric Anholtb9624422009-06-03 07:27:35 +00003979 * Note that if we were to use the current jiffies each time around the loop,
3980 * we wouldn't escape the function with any frames outstanding if the time to
3981 * render a frame was over 20ms.
3982 *
Eric Anholt673a3942008-07-30 12:06:12 -07003983 * This should get us reasonable parallelism between CPU and GPU but also
3984 * relatively low latency when blocking on a particular request to finish.
3985 */
3986static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003987i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003988{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003989 struct drm_i915_private *dev_priv = dev->dev_private;
3990 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003991 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003992 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003993 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003994 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003995 u32 seqno = 0;
3996 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003997
Daniel Vetter308887a2012-11-14 17:14:06 +01003998 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3999 if (ret)
4000 return ret;
4001
4002 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4003 if (ret)
4004 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004005
Chris Wilson1c255952010-09-26 11:03:27 +01004006 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004007 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004008 if (time_after_eq(request->emitted_jiffies, recent_enough))
4009 break;
4010
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004011 ring = request->ring;
4012 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004013 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004014 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004015 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004016
4017 if (seqno == 0)
4018 return 0;
4019
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004020 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004021 if (ret == 0)
4022 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004023
Eric Anholt673a3942008-07-30 12:06:12 -07004024 return ret;
4025}
4026
Chris Wilsond23db882014-05-23 08:48:08 +02004027static bool
4028i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4029{
4030 struct drm_i915_gem_object *obj = vma->obj;
4031
4032 if (alignment &&
4033 vma->node.start & (alignment - 1))
4034 return true;
4035
4036 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4037 return true;
4038
4039 if (flags & PIN_OFFSET_BIAS &&
4040 vma->node.start < (flags & PIN_OFFSET_MASK))
4041 return true;
4042
4043 return false;
4044}
4045
Eric Anholt673a3942008-07-30 12:06:12 -07004046int
Chris Wilson05394f32010-11-08 19:18:58 +00004047i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004048 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004049 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004050 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004051{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004052 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004053 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004054 int ret;
4055
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004056 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4057 return -ENODEV;
4058
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004059 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004060 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004061
4062 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004063 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004064 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4065 return -EBUSY;
4066
Chris Wilsond23db882014-05-23 08:48:08 +02004067 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004068 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004069 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004070 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004071 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004072 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004073 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004074 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004075 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004076 if (ret)
4077 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004078
4079 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004080 }
4081 }
4082
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004083 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004084 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4085 if (IS_ERR(vma))
4086 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004087 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004088
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004089 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4090 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004091
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004092 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004093 if (flags & PIN_MAPPABLE)
4094 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004095
4096 return 0;
4097}
4098
4099void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004100i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004101{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004102 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004103
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004104 BUG_ON(!vma);
4105 BUG_ON(vma->pin_count == 0);
4106 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4107
4108 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004109 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004110}
4111
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004112bool
4113i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4114{
4115 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4116 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4117 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4118
4119 WARN_ON(!ggtt_vma ||
4120 dev_priv->fence_regs[obj->fence_reg].pin_count >
4121 ggtt_vma->pin_count);
4122 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4123 return true;
4124 } else
4125 return false;
4126}
4127
4128void
4129i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4130{
4131 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4132 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4133 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4134 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4135 }
4136}
4137
Eric Anholt673a3942008-07-30 12:06:12 -07004138int
4139i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004140 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004141{
4142 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004143 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004144 int ret;
4145
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004146 if (INTEL_INFO(dev)->gen >= 6)
4147 return -ENODEV;
4148
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004149 ret = i915_mutex_lock_interruptible(dev);
4150 if (ret)
4151 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004152
Chris Wilson05394f32010-11-08 19:18:58 +00004153 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004154 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004155 ret = -ENOENT;
4156 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004157 }
Eric Anholt673a3942008-07-30 12:06:12 -07004158
Chris Wilson05394f32010-11-08 19:18:58 +00004159 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004160 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004161 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004162 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004163 }
4164
Chris Wilson05394f32010-11-08 19:18:58 +00004165 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004166 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004167 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004168 ret = -EINVAL;
4169 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004170 }
4171
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004172 if (obj->user_pin_count == ULONG_MAX) {
4173 ret = -EBUSY;
4174 goto out;
4175 }
4176
Chris Wilson93be8782013-01-02 10:31:22 +00004177 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004178 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004179 if (ret)
4180 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004181 }
4182
Chris Wilson93be8782013-01-02 10:31:22 +00004183 obj->user_pin_count++;
4184 obj->pin_filp = file;
4185
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004186 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004187out:
Chris Wilson05394f32010-11-08 19:18:58 +00004188 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004189unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004190 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004191 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004192}
4193
4194int
4195i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004196 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004197{
4198 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004199 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004200 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004201
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004202 ret = i915_mutex_lock_interruptible(dev);
4203 if (ret)
4204 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004205
Chris Wilson05394f32010-11-08 19:18:58 +00004206 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004207 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004208 ret = -ENOENT;
4209 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004210 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004211
Chris Wilson05394f32010-11-08 19:18:58 +00004212 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004213 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004214 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004215 ret = -EINVAL;
4216 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004217 }
Chris Wilson05394f32010-11-08 19:18:58 +00004218 obj->user_pin_count--;
4219 if (obj->user_pin_count == 0) {
4220 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004221 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004222 }
Eric Anholt673a3942008-07-30 12:06:12 -07004223
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004224out:
Chris Wilson05394f32010-11-08 19:18:58 +00004225 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004226unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004227 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004228 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004229}
4230
4231int
4232i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004233 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004234{
4235 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004236 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004237 int ret;
4238
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004239 ret = i915_mutex_lock_interruptible(dev);
4240 if (ret)
4241 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004242
Chris Wilson05394f32010-11-08 19:18:58 +00004243 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004244 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004245 ret = -ENOENT;
4246 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004247 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004248
Chris Wilson0be555b2010-08-04 15:36:30 +01004249 /* Count all active objects as busy, even if they are currently not used
4250 * by the gpu. Users of this interface expect objects to eventually
4251 * become non-busy without any further actions, therefore emit any
4252 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004253 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004254 ret = i915_gem_object_flush_active(obj);
4255
Chris Wilson05394f32010-11-08 19:18:58 +00004256 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004257 if (obj->ring) {
4258 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4259 args->busy |= intel_ring_flag(obj->ring) << 16;
4260 }
Eric Anholt673a3942008-07-30 12:06:12 -07004261
Chris Wilson05394f32010-11-08 19:18:58 +00004262 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004263unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004264 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004265 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004266}
4267
4268int
4269i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4270 struct drm_file *file_priv)
4271{
Akshay Joshi0206e352011-08-16 15:34:10 -04004272 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004273}
4274
Chris Wilson3ef94da2009-09-14 16:50:29 +01004275int
4276i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4277 struct drm_file *file_priv)
4278{
4279 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004280 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004281 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004282
4283 switch (args->madv) {
4284 case I915_MADV_DONTNEED:
4285 case I915_MADV_WILLNEED:
4286 break;
4287 default:
4288 return -EINVAL;
4289 }
4290
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004291 ret = i915_mutex_lock_interruptible(dev);
4292 if (ret)
4293 return ret;
4294
Chris Wilson05394f32010-11-08 19:18:58 +00004295 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004296 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004297 ret = -ENOENT;
4298 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004299 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004300
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004301 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004302 ret = -EINVAL;
4303 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004304 }
4305
Chris Wilson05394f32010-11-08 19:18:58 +00004306 if (obj->madv != __I915_MADV_PURGED)
4307 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004308
Chris Wilson6c085a72012-08-20 11:40:46 +02004309 /* if the object is no longer attached, discard its backing storage */
4310 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004311 i915_gem_object_truncate(obj);
4312
Chris Wilson05394f32010-11-08 19:18:58 +00004313 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004314
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004315out:
Chris Wilson05394f32010-11-08 19:18:58 +00004316 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004317unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004318 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004319 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004320}
4321
Chris Wilson37e680a2012-06-07 15:38:42 +01004322void i915_gem_object_init(struct drm_i915_gem_object *obj,
4323 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004324{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004325 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004326 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004327 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004328 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004329
Chris Wilson37e680a2012-06-07 15:38:42 +01004330 obj->ops = ops;
4331
Chris Wilson0327d6b2012-08-11 15:41:06 +01004332 obj->fence_reg = I915_FENCE_REG_NONE;
4333 obj->madv = I915_MADV_WILLNEED;
4334 /* Avoid an unnecessary call to unbind on the first bind. */
4335 obj->map_and_fenceable = true;
4336
4337 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4338}
4339
Chris Wilson37e680a2012-06-07 15:38:42 +01004340static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4341 .get_pages = i915_gem_object_get_pages_gtt,
4342 .put_pages = i915_gem_object_put_pages_gtt,
4343};
4344
Chris Wilson05394f32010-11-08 19:18:58 +00004345struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4346 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004347{
Daniel Vetterc397b902010-04-09 19:05:07 +00004348 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004349 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004350 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004351
Chris Wilson42dcedd2012-11-15 11:32:30 +00004352 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004353 if (obj == NULL)
4354 return NULL;
4355
4356 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004357 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004358 return NULL;
4359 }
4360
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004361 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4362 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4363 /* 965gm cannot relocate objects above 4GiB. */
4364 mask &= ~__GFP_HIGHMEM;
4365 mask |= __GFP_DMA32;
4366 }
4367
Al Viro496ad9a2013-01-23 17:07:38 -05004368 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004369 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004370
Chris Wilson37e680a2012-06-07 15:38:42 +01004371 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004372
Daniel Vetterc397b902010-04-09 19:05:07 +00004373 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4374 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4375
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004376 if (HAS_LLC(dev)) {
4377 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004378 * cache) for about a 10% performance improvement
4379 * compared to uncached. Graphics requests other than
4380 * display scanout are coherent with the CPU in
4381 * accessing this cache. This means in this mode we
4382 * don't need to clflush on the CPU side, and on the
4383 * GPU side we only need to flush internal caches to
4384 * get data visible to the CPU.
4385 *
4386 * However, we maintain the display planes as UC, and so
4387 * need to rebind when first used as such.
4388 */
4389 obj->cache_level = I915_CACHE_LLC;
4390 } else
4391 obj->cache_level = I915_CACHE_NONE;
4392
Daniel Vetterd861e332013-07-24 23:25:03 +02004393 trace_i915_gem_object_create(obj);
4394
Chris Wilson05394f32010-11-08 19:18:58 +00004395 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004396}
4397
Chris Wilson340fbd82014-05-22 09:16:52 +01004398static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4399{
4400 /* If we are the last user of the backing storage (be it shmemfs
4401 * pages or stolen etc), we know that the pages are going to be
4402 * immediately released. In this case, we can then skip copying
4403 * back the contents from the GPU.
4404 */
4405
4406 if (obj->madv != I915_MADV_WILLNEED)
4407 return false;
4408
4409 if (obj->base.filp == NULL)
4410 return true;
4411
4412 /* At first glance, this looks racy, but then again so would be
4413 * userspace racing mmap against close. However, the first external
4414 * reference to the filp can only be obtained through the
4415 * i915_gem_mmap_ioctl() which safeguards us against the user
4416 * acquiring such a reference whilst we are in the middle of
4417 * freeing the object.
4418 */
4419 return atomic_long_read(&obj->base.filp->f_count) == 1;
4420}
4421
Chris Wilson1488fc02012-04-24 15:47:31 +01004422void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004423{
Chris Wilson1488fc02012-04-24 15:47:31 +01004424 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004425 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004426 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004427 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004428
Paulo Zanonif65c9162013-11-27 18:20:34 -02004429 intel_runtime_pm_get(dev_priv);
4430
Chris Wilson26e12f892011-03-20 11:20:19 +00004431 trace_i915_gem_object_destroy(obj);
4432
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004433 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004434 int ret;
4435
4436 vma->pin_count = 0;
4437 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004438 if (WARN_ON(ret == -ERESTARTSYS)) {
4439 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004440
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004441 was_interruptible = dev_priv->mm.interruptible;
4442 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004443
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004444 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004445
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004446 dev_priv->mm.interruptible = was_interruptible;
4447 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004448 }
4449
Chris Wilson00731152014-05-21 12:42:56 +01004450 i915_gem_object_detach_phys(obj);
4451
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004452 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4453 * before progressing. */
4454 if (obj->stolen)
4455 i915_gem_object_unpin_pages(obj);
4456
Daniel Vettera071fa02014-06-18 23:28:09 +02004457 WARN_ON(obj->frontbuffer_bits);
4458
Ben Widawsky401c29f2013-05-31 11:28:47 -07004459 if (WARN_ON(obj->pages_pin_count))
4460 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004461 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004462 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004463 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004464 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004465
Chris Wilson9da3da62012-06-01 15:20:22 +01004466 BUG_ON(obj->pages);
4467
Chris Wilson2f745ad2012-09-04 21:02:58 +01004468 if (obj->base.import_attach)
4469 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004470
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004471 if (obj->ops->release)
4472 obj->ops->release(obj);
4473
Chris Wilson05394f32010-11-08 19:18:58 +00004474 drm_gem_object_release(&obj->base);
4475 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004476
Chris Wilson05394f32010-11-08 19:18:58 +00004477 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004478 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004479
4480 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004481}
4482
Daniel Vettere656a6c2013-08-14 14:14:04 +02004483struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004484 struct i915_address_space *vm)
4485{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004486 struct i915_vma *vma;
4487 list_for_each_entry(vma, &obj->vma_list, vma_link)
4488 if (vma->vm == vm)
4489 return vma;
4490
4491 return NULL;
4492}
4493
Ben Widawsky2f633152013-07-17 12:19:03 -07004494void i915_gem_vma_destroy(struct i915_vma *vma)
4495{
4496 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004497
4498 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4499 if (!list_empty(&vma->exec_list))
4500 return;
4501
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004502 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004503
Ben Widawsky2f633152013-07-17 12:19:03 -07004504 kfree(vma);
4505}
4506
Chris Wilsone3efda42014-04-09 09:19:41 +01004507static void
4508i915_gem_stop_ringbuffers(struct drm_device *dev)
4509{
4510 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004511 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004512 int i;
4513
4514 for_each_ring(ring, dev_priv, i)
4515 intel_stop_ring_buffer(ring);
4516}
4517
Jesse Barnes5669fca2009-02-17 15:13:31 -08004518int
Chris Wilson45c5f202013-10-16 11:50:01 +01004519i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004520{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004521 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004522 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004523
Chris Wilson45c5f202013-10-16 11:50:01 +01004524 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004525 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004526 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004527
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004528 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004529 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004530 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004531
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004532 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004533
Chris Wilson29105cc2010-01-07 10:39:13 +00004534 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004535 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004536 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004537
Chris Wilson29105cc2010-01-07 10:39:13 +00004538 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004539 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004540
Chris Wilson45c5f202013-10-16 11:50:01 +01004541 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4542 * We need to replace this with a semaphore, or something.
4543 * And not confound ums.mm_suspended!
4544 */
4545 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4546 DRIVER_MODESET);
4547 mutex_unlock(&dev->struct_mutex);
4548
4549 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004550 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004551 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004552
Eric Anholt673a3942008-07-30 12:06:12 -07004553 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004554
4555err:
4556 mutex_unlock(&dev->struct_mutex);
4557 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004558}
4559
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004560int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004561{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004562 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004563 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004564 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4565 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004566 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004567
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004568 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004569 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004570
Ben Widawskyc3787e22013-09-17 21:12:44 -07004571 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4572 if (ret)
4573 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004574
Ben Widawskyc3787e22013-09-17 21:12:44 -07004575 /*
4576 * Note: We do not worry about the concurrent register cacheline hang
4577 * here because no other code should access these registers other than
4578 * at initialization time.
4579 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004580 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004581 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4582 intel_ring_emit(ring, reg_base + i);
4583 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004584 }
4585
Ben Widawskyc3787e22013-09-17 21:12:44 -07004586 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004587
Ben Widawskyc3787e22013-09-17 21:12:44 -07004588 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004589}
4590
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004591void i915_gem_init_swizzling(struct drm_device *dev)
4592{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004593 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004594
Daniel Vetter11782b02012-01-31 16:47:55 +01004595 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004596 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4597 return;
4598
4599 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4600 DISP_TILE_SURFACE_SWIZZLING);
4601
Daniel Vetter11782b02012-01-31 16:47:55 +01004602 if (IS_GEN5(dev))
4603 return;
4604
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004605 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4606 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004607 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004608 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004609 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004610 else if (IS_GEN8(dev))
4611 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004612 else
4613 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004614}
Daniel Vettere21af882012-02-09 20:53:27 +01004615
Chris Wilson67b1b572012-07-05 23:49:40 +01004616static bool
4617intel_enable_blt(struct drm_device *dev)
4618{
4619 if (!HAS_BLT(dev))
4620 return false;
4621
4622 /* The blitter was dysfunctional on early prototypes */
4623 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4624 DRM_INFO("BLT not supported on this pre-production hardware;"
4625 " graphics performance will be degraded.\n");
4626 return false;
4627 }
4628
4629 return true;
4630}
4631
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004632static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004633{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004634 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004635 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004636
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004637 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004638 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004639 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004640
4641 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004642 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004643 if (ret)
4644 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004645 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004646
Chris Wilson67b1b572012-07-05 23:49:40 +01004647 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004648 ret = intel_init_blt_ring_buffer(dev);
4649 if (ret)
4650 goto cleanup_bsd_ring;
4651 }
4652
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004653 if (HAS_VEBOX(dev)) {
4654 ret = intel_init_vebox_ring_buffer(dev);
4655 if (ret)
4656 goto cleanup_blt_ring;
4657 }
4658
Zhao Yakui845f74a2014-04-17 10:37:37 +08004659 if (HAS_BSD2(dev)) {
4660 ret = intel_init_bsd2_ring_buffer(dev);
4661 if (ret)
4662 goto cleanup_vebox_ring;
4663 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004664
Mika Kuoppala99433932013-01-22 14:12:17 +02004665 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4666 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004667 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004668
4669 return 0;
4670
Zhao Yakui845f74a2014-04-17 10:37:37 +08004671cleanup_bsd2_ring:
4672 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004673cleanup_vebox_ring:
4674 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004675cleanup_blt_ring:
4676 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4677cleanup_bsd_ring:
4678 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4679cleanup_render_ring:
4680 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4681
4682 return ret;
4683}
4684
4685int
4686i915_gem_init_hw(struct drm_device *dev)
4687{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004688 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004689 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004690
4691 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4692 return -EIO;
4693
Ben Widawsky59124502013-07-04 11:02:05 -07004694 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004695 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004696
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004697 if (IS_HASWELL(dev))
4698 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4699 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004700
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004701 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004702 if (IS_IVYBRIDGE(dev)) {
4703 u32 temp = I915_READ(GEN7_MSG_CTL);
4704 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4705 I915_WRITE(GEN7_MSG_CTL, temp);
4706 } else if (INTEL_INFO(dev)->gen >= 7) {
4707 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4708 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4709 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4710 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004711 }
4712
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004713 i915_gem_init_swizzling(dev);
4714
4715 ret = i915_gem_init_rings(dev);
4716 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004717 return ret;
4718
Ben Widawskyc3787e22013-09-17 21:12:44 -07004719 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4720 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4721
Ben Widawsky254f9652012-06-04 14:42:42 -07004722 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004723 * XXX: Contexts should only be initialized once. Doing a switch to the
4724 * default context switch however is something we'd like to do after
4725 * reset or thaw (the latter may not actually be necessary for HW, but
4726 * goes with our code better). Context switching requires rings (for
4727 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004728 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004729 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004730 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004731 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004732 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004733 }
Daniel Vettere21af882012-02-09 20:53:27 +01004734
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004735 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004736}
4737
Chris Wilson1070a422012-04-24 15:47:41 +01004738int i915_gem_init(struct drm_device *dev)
4739{
4740 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004741 int ret;
4742
Chris Wilson1070a422012-04-24 15:47:41 +01004743 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004744
4745 if (IS_VALLEYVIEW(dev)) {
4746 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004747 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4748 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4749 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004750 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4751 }
4752
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004753 i915_gem_init_userptr(dev);
Ben Widawskyd7e50082012-12-18 10:31:25 -08004754 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004755
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004756 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004757 if (ret) {
4758 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004759 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004760 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004761
Chris Wilson1070a422012-04-24 15:47:41 +01004762 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004763 if (ret == -EIO) {
4764 /* Allow ring initialisation to fail by marking the GPU as
4765 * wedged. But we only want to do this where the GPU is angry,
4766 * for all other failure, such as an allocation failure, bail.
4767 */
4768 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4769 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4770 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004771 }
Chris Wilson60990322014-04-09 09:19:42 +01004772 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004773
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004774 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4775 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4776 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004777 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004778}
4779
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004780void
4781i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4782{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004783 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004784 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004785 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004786
Chris Wilsonb4519512012-05-11 14:29:30 +01004787 for_each_ring(ring, dev_priv, i)
4788 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004789}
4790
4791int
Eric Anholt673a3942008-07-30 12:06:12 -07004792i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4793 struct drm_file *file_priv)
4794{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004795 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004796 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004797
Jesse Barnes79e53942008-11-07 14:24:08 -08004798 if (drm_core_check_feature(dev, DRIVER_MODESET))
4799 return 0;
4800
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004801 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004802 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004803 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004804 }
4805
Eric Anholt673a3942008-07-30 12:06:12 -07004806 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004807 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004808
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004809 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004810 if (ret != 0) {
4811 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004812 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004813 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004814
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004815 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004816
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004817 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004818 if (ret)
4819 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004820 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004821
Eric Anholt673a3942008-07-30 12:06:12 -07004822 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004823
4824cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004825 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004826 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004827 mutex_unlock(&dev->struct_mutex);
4828
4829 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004830}
4831
4832int
4833i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4834 struct drm_file *file_priv)
4835{
Jesse Barnes79e53942008-11-07 14:24:08 -08004836 if (drm_core_check_feature(dev, DRIVER_MODESET))
4837 return 0;
4838
Daniel Vettere090c532013-11-03 20:27:05 +01004839 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004840 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004841 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004842
Chris Wilson45c5f202013-10-16 11:50:01 +01004843 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004844}
4845
4846void
4847i915_gem_lastclose(struct drm_device *dev)
4848{
4849 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004850
Eric Anholte806b492009-01-22 09:56:58 -08004851 if (drm_core_check_feature(dev, DRIVER_MODESET))
4852 return;
4853
Chris Wilson45c5f202013-10-16 11:50:01 +01004854 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004855 if (ret)
4856 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004857}
4858
Chris Wilson64193402010-10-24 12:38:05 +01004859static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004860init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004861{
4862 INIT_LIST_HEAD(&ring->active_list);
4863 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004864}
4865
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004866void i915_init_vm(struct drm_i915_private *dev_priv,
4867 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004868{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004869 if (!i915_is_ggtt(vm))
4870 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004871 vm->dev = dev_priv->dev;
4872 INIT_LIST_HEAD(&vm->active_list);
4873 INIT_LIST_HEAD(&vm->inactive_list);
4874 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004875 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004876}
4877
Eric Anholt673a3942008-07-30 12:06:12 -07004878void
4879i915_gem_load(struct drm_device *dev)
4880{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004881 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004882 int i;
4883
4884 dev_priv->slab =
4885 kmem_cache_create("i915_gem_object",
4886 sizeof(struct drm_i915_gem_object), 0,
4887 SLAB_HWCACHE_ALIGN,
4888 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004889
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004890 INIT_LIST_HEAD(&dev_priv->vm_list);
4891 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4892
Ben Widawskya33afea2013-09-17 21:12:45 -07004893 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004894 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4895 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004896 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004897 for (i = 0; i < I915_NUM_RINGS; i++)
4898 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004899 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004900 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004901 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4902 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004903 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4904 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004905 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004906
Dave Airlie94400122010-07-20 13:15:31 +10004907 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004908 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004909 I915_WRITE(MI_ARB_STATE,
4910 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004911 }
4912
Chris Wilson72bfa192010-12-19 11:42:05 +00004913 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4914
Jesse Barnesde151cf2008-11-12 10:03:55 -08004915 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004916 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4917 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004918
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004919 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4920 dev_priv->num_fence_regs = 32;
4921 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004922 dev_priv->num_fence_regs = 16;
4923 else
4924 dev_priv->num_fence_regs = 8;
4925
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004926 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004927 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4928 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004929
Eric Anholt673a3942008-07-30 12:06:12 -07004930 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004931 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004932
Chris Wilsonce453d82011-02-21 14:43:56 +00004933 dev_priv->mm.interruptible = true;
4934
Chris Wilsonceabbba52014-03-25 13:23:04 +00004935 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4936 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4937 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4938 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004939
4940 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4941 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004942
4943 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004944}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004945
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004946void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004947{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004948 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004949
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004950 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4951
Eric Anholtb9624422009-06-03 07:27:35 +00004952 /* Clean up our request list when the client is going away, so that
4953 * later retire_requests won't dereference our soon-to-be-gone
4954 * file_priv.
4955 */
Chris Wilson1c255952010-09-26 11:03:27 +01004956 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004957 while (!list_empty(&file_priv->mm.request_list)) {
4958 struct drm_i915_gem_request *request;
4959
4960 request = list_first_entry(&file_priv->mm.request_list,
4961 struct drm_i915_gem_request,
4962 client_list);
4963 list_del(&request->client_list);
4964 request->file_priv = NULL;
4965 }
Chris Wilson1c255952010-09-26 11:03:27 +01004966 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004967}
Chris Wilson31169712009-09-14 16:50:28 +01004968
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004969static void
4970i915_gem_file_idle_work_handler(struct work_struct *work)
4971{
4972 struct drm_i915_file_private *file_priv =
4973 container_of(work, typeof(*file_priv), mm.idle_work.work);
4974
4975 atomic_set(&file_priv->rps_wait_boost, false);
4976}
4977
4978int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4979{
4980 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004981 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004982
4983 DRM_DEBUG_DRIVER("\n");
4984
4985 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4986 if (!file_priv)
4987 return -ENOMEM;
4988
4989 file->driver_priv = file_priv;
4990 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004991 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004992
4993 spin_lock_init(&file_priv->mm.lock);
4994 INIT_LIST_HEAD(&file_priv->mm.request_list);
4995 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4996 i915_gem_file_idle_work_handler);
4997
Ben Widawskye422b882013-12-06 14:10:58 -08004998 ret = i915_gem_context_open(dev, file);
4999 if (ret)
5000 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005001
Ben Widawskye422b882013-12-06 14:10:58 -08005002 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005003}
5004
Daniel Vettera071fa02014-06-18 23:28:09 +02005005void i915_gem_track_fb(struct drm_i915_gem_object *old,
5006 struct drm_i915_gem_object *new,
5007 unsigned frontbuffer_bits)
5008{
5009 if (old) {
5010 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5011 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5012 old->frontbuffer_bits &= ~frontbuffer_bits;
5013 }
5014
5015 if (new) {
5016 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5017 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5018 new->frontbuffer_bits |= frontbuffer_bits;
5019 }
5020}
5021
Chris Wilson57745062012-11-21 13:04:04 +00005022static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5023{
5024 if (!mutex_is_locked(mutex))
5025 return false;
5026
5027#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5028 return mutex->owner == task;
5029#else
5030 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5031 return false;
5032#endif
5033}
5034
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005035static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5036{
5037 if (!mutex_trylock(&dev->struct_mutex)) {
5038 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5039 return false;
5040
5041 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5042 return false;
5043
5044 *unlock = false;
5045 } else
5046 *unlock = true;
5047
5048 return true;
5049}
5050
Chris Wilsonceabbba52014-03-25 13:23:04 +00005051static int num_vma_bound(struct drm_i915_gem_object *obj)
5052{
5053 struct i915_vma *vma;
5054 int count = 0;
5055
5056 list_for_each_entry(vma, &obj->vma_list, vma_link)
5057 if (drm_mm_node_allocated(&vma->node))
5058 count++;
5059
5060 return count;
5061}
5062
Dave Chinner7dc19d52013-08-28 10:18:11 +10005063static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005064i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005065{
Chris Wilson17250b72010-10-28 12:51:39 +01005066 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005067 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005068 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005069 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005070 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005071 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005072
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005073 if (!i915_gem_shrinker_lock(dev, &unlock))
5074 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005075
Dave Chinner7dc19d52013-08-28 10:18:11 +10005076 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005077 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005078 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005079 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005080
5081 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005082 if (!i915_gem_obj_is_pinned(obj) &&
5083 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005084 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005085 }
Chris Wilson31169712009-09-14 16:50:28 +01005086
Chris Wilson57745062012-11-21 13:04:04 +00005087 if (unlock)
5088 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005089
Dave Chinner7dc19d52013-08-28 10:18:11 +10005090 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005091}
Ben Widawskya70a3142013-07-31 16:59:56 -07005092
5093/* All the new VM stuff */
5094unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5095 struct i915_address_space *vm)
5096{
5097 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5098 struct i915_vma *vma;
5099
Ben Widawsky6f425322013-12-06 14:10:48 -08005100 if (!dev_priv->mm.aliasing_ppgtt ||
5101 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005102 vm = &dev_priv->gtt.base;
5103
Ben Widawskya70a3142013-07-31 16:59:56 -07005104 list_for_each_entry(vma, &o->vma_list, vma_link) {
5105 if (vma->vm == vm)
5106 return vma->node.start;
5107
5108 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005109 WARN(1, "%s vma for this object not found.\n",
5110 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005111 return -1;
5112}
5113
5114bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5115 struct i915_address_space *vm)
5116{
5117 struct i915_vma *vma;
5118
5119 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005120 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005121 return true;
5122
5123 return false;
5124}
5125
5126bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5127{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005128 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005129
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005130 list_for_each_entry(vma, &o->vma_list, vma_link)
5131 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005132 return true;
5133
5134 return false;
5135}
5136
5137unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5138 struct i915_address_space *vm)
5139{
5140 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5141 struct i915_vma *vma;
5142
Ben Widawsky6f425322013-12-06 14:10:48 -08005143 if (!dev_priv->mm.aliasing_ppgtt ||
5144 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005145 vm = &dev_priv->gtt.base;
5146
5147 BUG_ON(list_empty(&o->vma_list));
5148
5149 list_for_each_entry(vma, &o->vma_list, vma_link)
5150 if (vma->vm == vm)
5151 return vma->node.size;
5152
5153 return 0;
5154}
5155
Dave Chinner7dc19d52013-08-28 10:18:11 +10005156static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005157i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005158{
5159 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005160 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005161 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005162 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005163 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005164
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005165 if (!i915_gem_shrinker_lock(dev, &unlock))
5166 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005167
Chris Wilsond9973b42013-10-04 10:33:00 +01005168 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5169 if (freed < sc->nr_to_scan)
5170 freed += __i915_gem_shrink(dev_priv,
5171 sc->nr_to_scan - freed,
5172 false);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005173 if (unlock)
5174 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005175
Dave Chinner7dc19d52013-08-28 10:18:11 +10005176 return freed;
5177}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005178
Chris Wilson2cfcd322014-05-20 08:28:43 +01005179static int
5180i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5181{
5182 struct drm_i915_private *dev_priv =
5183 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5184 struct drm_device *dev = dev_priv->dev;
5185 struct drm_i915_gem_object *obj;
5186 unsigned long timeout = msecs_to_jiffies(5000) + 1;
5187 unsigned long pinned, bound, unbound, freed;
5188 bool was_interruptible;
5189 bool unlock;
5190
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005191 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005192 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005193 if (fatal_signal_pending(current))
5194 return NOTIFY_DONE;
5195 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005196 if (timeout == 0) {
5197 pr_err("Unable to purge GPU memory due lock contention.\n");
5198 return NOTIFY_DONE;
5199 }
5200
5201 was_interruptible = dev_priv->mm.interruptible;
5202 dev_priv->mm.interruptible = false;
5203
5204 freed = i915_gem_shrink_all(dev_priv);
5205
5206 dev_priv->mm.interruptible = was_interruptible;
5207
5208 /* Because we may be allocating inside our own driver, we cannot
5209 * assert that there are no objects with pinned pages that are not
5210 * being pointed to by hardware.
5211 */
5212 unbound = bound = pinned = 0;
5213 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5214 if (!obj->base.filp) /* not backed by a freeable object */
5215 continue;
5216
5217 if (obj->pages_pin_count)
5218 pinned += obj->base.size;
5219 else
5220 unbound += obj->base.size;
5221 }
5222 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5223 if (!obj->base.filp)
5224 continue;
5225
5226 if (obj->pages_pin_count)
5227 pinned += obj->base.size;
5228 else
5229 bound += obj->base.size;
5230 }
5231
5232 if (unlock)
5233 mutex_unlock(&dev->struct_mutex);
5234
5235 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5236 freed, pinned);
5237 if (unbound || bound)
5238 pr_err("%lu and %lu bytes still available in the "
5239 "bound and unbound GPU page lists.\n",
5240 bound, unbound);
5241
5242 *(unsigned long *)ptr += freed;
5243 return NOTIFY_DONE;
5244}
5245
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005246struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5247{
5248 struct i915_vma *vma;
5249
Oscar Mateo19656432014-05-16 14:20:43 +01005250 /* This WARN has probably outlived its usefulness (callers already
5251 * WARN if they don't find the GGTT vma they expect). When removing,
5252 * remember to remove the pre-check in is_pin_display() as well */
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005253 if (WARN_ON(list_empty(&obj->vma_list)))
5254 return NULL;
5255
5256 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005257 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005258 return NULL;
5259
5260 return vma;
5261}