blob: da5d9ca98024d018ae2e12851726ca083f77d3dd [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Dave Chinner7dc19d52013-08-28 10:18:11 +100057static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
58 struct shrink_control *sc);
59static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
60 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010061static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
62static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010063static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Damien Lespiaucb216aa2014-03-03 17:42:36 +000064static void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson42dcedd2012-11-15 11:32:30 +0000212void *i915_gem_object_alloc(struct drm_device *dev)
213{
214 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700215 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000216}
217
218void i915_gem_object_free(struct drm_i915_gem_object *obj)
219{
220 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
221 kmem_cache_free(dev_priv->slab, obj);
222}
223
Dave Airlieff72145b2011-02-07 12:16:14 +1000224static int
225i915_gem_create(struct drm_file *file,
226 struct drm_device *dev,
227 uint64_t size,
228 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700229{
Chris Wilson05394f32010-11-08 19:18:58 +0000230 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300231 int ret;
232 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700233
Dave Airlieff72145b2011-02-07 12:16:14 +1000234 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200235 if (size == 0)
236 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700237
238 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700240 if (obj == NULL)
241 return -ENOMEM;
242
Chris Wilson05394f32010-11-08 19:18:58 +0000243 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100244 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200245 drm_gem_object_unreference_unlocked(&obj->base);
246 if (ret)
247 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100248
Dave Airlieff72145b2011-02-07 12:16:14 +1000249 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700250 return 0;
251}
252
Dave Airlieff72145b2011-02-07 12:16:14 +1000253int
254i915_gem_dumb_create(struct drm_file *file,
255 struct drm_device *dev,
256 struct drm_mode_create_dumb *args)
257{
258 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300259 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000260 args->size = args->pitch * args->height;
261 return i915_gem_create(file, dev,
262 args->size, &args->handle);
263}
264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265/**
266 * Creates a new mm object and returns a handle to it.
267 */
268int
269i915_gem_create_ioctl(struct drm_device *dev, void *data,
270 struct drm_file *file)
271{
272 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200273
Dave Airlieff72145b2011-02-07 12:16:14 +1000274 return i915_gem_create(file, dev,
275 args->size, &args->handle);
276}
277
Daniel Vetter8c599672011-12-14 13:57:31 +0100278static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100279__copy_to_user_swizzled(char __user *cpu_vaddr,
280 const char *gpu_vaddr, int gpu_offset,
281 int length)
282{
283 int ret, cpu_offset = 0;
284
285 while (length > 0) {
286 int cacheline_end = ALIGN(gpu_offset + 1, 64);
287 int this_length = min(cacheline_end - gpu_offset, length);
288 int swizzled_gpu_offset = gpu_offset ^ 64;
289
290 ret = __copy_to_user(cpu_vaddr + cpu_offset,
291 gpu_vaddr + swizzled_gpu_offset,
292 this_length);
293 if (ret)
294 return ret + length;
295
296 cpu_offset += this_length;
297 gpu_offset += this_length;
298 length -= this_length;
299 }
300
301 return 0;
302}
303
304static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700305__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
306 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100307 int length)
308{
309 int ret, cpu_offset = 0;
310
311 while (length > 0) {
312 int cacheline_end = ALIGN(gpu_offset + 1, 64);
313 int this_length = min(cacheline_end - gpu_offset, length);
314 int swizzled_gpu_offset = gpu_offset ^ 64;
315
316 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
317 cpu_vaddr + cpu_offset,
318 this_length);
319 if (ret)
320 return ret + length;
321
322 cpu_offset += this_length;
323 gpu_offset += this_length;
324 length -= this_length;
325 }
326
327 return 0;
328}
329
Brad Volkin4c914c02014-02-18 10:15:45 -0800330/*
331 * Pins the specified object's pages and synchronizes the object with
332 * GPU accesses. Sets needs_clflush to non-zero if the caller should
333 * flush the object from the CPU cache.
334 */
335int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
336 int *needs_clflush)
337{
338 int ret;
339
340 *needs_clflush = 0;
341
342 if (!obj->base.filp)
343 return -EINVAL;
344
345 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
346 /* If we're not in the cpu read domain, set ourself into the gtt
347 * read domain and manually flush cachelines (if required). This
348 * optimizes for the case when the gpu will dirty the data
349 * anyway again before the next pread happens. */
350 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
351 obj->cache_level);
352 ret = i915_gem_object_wait_rendering(obj, true);
353 if (ret)
354 return ret;
355 }
356
357 ret = i915_gem_object_get_pages(obj);
358 if (ret)
359 return ret;
360
361 i915_gem_object_pin_pages(obj);
362
363 return ret;
364}
365
Daniel Vetterd174bd62012-03-25 19:47:40 +0200366/* Per-page copy function for the shmem pread fastpath.
367 * Flushes invalid cachelines before reading the target if
368 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700369static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
371 char __user *user_data,
372 bool page_do_bit17_swizzling, bool needs_clflush)
373{
374 char *vaddr;
375 int ret;
376
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200377 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200378 return -EINVAL;
379
380 vaddr = kmap_atomic(page);
381 if (needs_clflush)
382 drm_clflush_virt_range(vaddr + shmem_page_offset,
383 page_length);
384 ret = __copy_to_user_inatomic(user_data,
385 vaddr + shmem_page_offset,
386 page_length);
387 kunmap_atomic(vaddr);
388
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100389 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200390}
391
Daniel Vetter23c18c72012-03-25 19:47:42 +0200392static void
393shmem_clflush_swizzled_range(char *addr, unsigned long length,
394 bool swizzled)
395{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200396 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200397 unsigned long start = (unsigned long) addr;
398 unsigned long end = (unsigned long) addr + length;
399
400 /* For swizzling simply ensure that we always flush both
401 * channels. Lame, but simple and it works. Swizzled
402 * pwrite/pread is far from a hotpath - current userspace
403 * doesn't use it at all. */
404 start = round_down(start, 128);
405 end = round_up(end, 128);
406
407 drm_clflush_virt_range((void *)start, end - start);
408 } else {
409 drm_clflush_virt_range(addr, length);
410 }
411
412}
413
Daniel Vetterd174bd62012-03-25 19:47:40 +0200414/* Only difference to the fast-path function is that this can handle bit17
415 * and uses non-atomic copy and kmap functions. */
416static int
417shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
418 char __user *user_data,
419 bool page_do_bit17_swizzling, bool needs_clflush)
420{
421 char *vaddr;
422 int ret;
423
424 vaddr = kmap(page);
425 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200426 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
427 page_length,
428 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200429
430 if (page_do_bit17_swizzling)
431 ret = __copy_to_user_swizzled(user_data,
432 vaddr, shmem_page_offset,
433 page_length);
434 else
435 ret = __copy_to_user(user_data,
436 vaddr + shmem_page_offset,
437 page_length);
438 kunmap(page);
439
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100440 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200441}
442
Eric Anholteb014592009-03-10 11:44:52 -0700443static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200444i915_gem_shmem_pread(struct drm_device *dev,
445 struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pread *args,
447 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700448{
Daniel Vetter8461d222011-12-14 13:57:32 +0100449 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700450 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100451 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100452 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100453 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200454 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200455 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200456 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700457
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200458 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700459 remain = args->size;
460
Daniel Vetter8461d222011-12-14 13:57:32 +0100461 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700462
Brad Volkin4c914c02014-02-18 10:15:45 -0800463 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100464 if (ret)
465 return ret;
466
Eric Anholteb014592009-03-10 11:44:52 -0700467 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100468
Imre Deak67d5a502013-02-18 19:28:02 +0200469 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
470 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200471 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100472
473 if (remain <= 0)
474 break;
475
Eric Anholteb014592009-03-10 11:44:52 -0700476 /* Operation in this page
477 *
Eric Anholteb014592009-03-10 11:44:52 -0700478 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700479 * page_length = bytes to copy for this page
480 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100481 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700482 page_length = remain;
483 if ((shmem_page_offset + page_length) > PAGE_SIZE)
484 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700485
Daniel Vetter8461d222011-12-14 13:57:32 +0100486 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
487 (page_to_phys(page) & (1 << 17)) != 0;
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
492 if (ret == 0)
493 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495 mutex_unlock(&dev->struct_mutex);
496
Jani Nikulad330a952014-01-21 11:24:25 +0200497 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200498 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200499 /* Userspace is tricking us, but we've already clobbered
500 * its pages with the prefault and promised to write the
501 * data up to the first fault. Hence ignore any errors
502 * and just continue. */
503 (void)ret;
504 prefaulted = 1;
505 }
506
Daniel Vetterd174bd62012-03-25 19:47:40 +0200507 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
508 user_data, page_do_bit17_swizzling,
509 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700510
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200511 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100514 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100515
Chris Wilson17793c92014-03-07 08:30:36 +0000516next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700517 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100518 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700519 offset += page_length;
520 }
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100523 i915_gem_object_unpin_pages(obj);
524
Eric Anholteb014592009-03-10 11:44:52 -0700525 return ret;
526}
527
Eric Anholt673a3942008-07-30 12:06:12 -0700528/**
529 * Reads data from the object referenced by handle.
530 *
531 * On error, the contents of *data are undefined.
532 */
533int
534i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000535 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700536{
537 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000538 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100539 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700540
Chris Wilson51311d02010-11-17 09:10:42 +0000541 if (args->size == 0)
542 return 0;
543
544 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200545 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000546 args->size))
547 return -EFAULT;
548
Chris Wilson4f27b752010-10-14 15:26:45 +0100549 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100550 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100551 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700552
Chris Wilson05394f32010-11-08 19:18:58 +0000553 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000554 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100555 ret = -ENOENT;
556 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100557 }
Eric Anholt673a3942008-07-30 12:06:12 -0700558
Chris Wilson7dcd2492010-09-26 20:21:44 +0100559 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000560 if (args->offset > obj->base.size ||
561 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100562 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100563 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100564 }
565
Daniel Vetter1286ff72012-05-10 15:25:09 +0200566 /* prime objects have no backing filp to GEM pread/pwrite
567 * pages from.
568 */
569 if (!obj->base.filp) {
570 ret = -EINVAL;
571 goto out;
572 }
573
Chris Wilsondb53a302011-02-03 11:57:46 +0000574 trace_i915_gem_object_pread(obj, args->offset, args->size);
575
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200576 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700577
Chris Wilson35b62a82010-09-26 20:23:38 +0100578out:
Chris Wilson05394f32010-11-08 19:18:58 +0000579 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100580unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100581 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700582 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700583}
584
Keith Packard0839ccb2008-10-30 19:38:48 -0700585/* This is the fast write path which cannot handle
586 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700587 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700588
Keith Packard0839ccb2008-10-30 19:38:48 -0700589static inline int
590fast_user_write(struct io_mapping *mapping,
591 loff_t page_base, int page_offset,
592 char __user *user_data,
593 int length)
594{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700595 void __iomem *vaddr_atomic;
596 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700597 unsigned long unwritten;
598
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700599 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700600 /* We can use the cpu mem copy function because this is X86. */
601 vaddr = (void __force*)vaddr_atomic + page_offset;
602 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700604 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100605 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700606}
607
Eric Anholt3de09aa2009-03-09 09:42:23 -0700608/**
609 * This is the fast pwrite path, where we copy the data directly from the
610 * user into the GTT, uncached.
611 */
Eric Anholt673a3942008-07-30 12:06:12 -0700612static int
Chris Wilson05394f32010-11-08 19:18:58 +0000613i915_gem_gtt_pwrite_fast(struct drm_device *dev,
614 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700615 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000616 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700617{
Keith Packard0839ccb2008-10-30 19:38:48 -0700618 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700619 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700620 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700621 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200622 int page_offset, page_length, ret;
623
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100624 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200625 if (ret)
626 goto out;
627
628 ret = i915_gem_object_set_to_gtt_domain(obj, true);
629 if (ret)
630 goto out_unpin;
631
632 ret = i915_gem_object_put_fence(obj);
633 if (ret)
634 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200636 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700637 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700638
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700639 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
641 while (remain > 0) {
642 /* Operation in this page
643 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 * page_base = page offset within aperture
645 * page_offset = offset within page
646 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700647 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100648 page_base = offset & PAGE_MASK;
649 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 page_length = remain;
651 if ((page_offset + remain) > PAGE_SIZE)
652 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700653
Keith Packard0839ccb2008-10-30 19:38:48 -0700654 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655 * source page isn't available. Return the error and we'll
656 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700657 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800658 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200659 page_offset, user_data, page_length)) {
660 ret = -EFAULT;
661 goto out_unpin;
662 }
Eric Anholt673a3942008-07-30 12:06:12 -0700663
Keith Packard0839ccb2008-10-30 19:38:48 -0700664 remain -= page_length;
665 user_data += page_length;
666 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700667 }
Eric Anholt673a3942008-07-30 12:06:12 -0700668
Daniel Vetter935aaa62012-03-25 19:47:35 +0200669out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800670 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200671out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700673}
674
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675/* Per-page copy function for the shmem pwrite fastpath.
676 * Flushes invalid cachelines before writing to the target if
677 * needs_clflush_before is set and flushes out any written cachelines after
678 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700679static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
681 char __user *user_data,
682 bool page_do_bit17_swizzling,
683 bool needs_clflush_before,
684 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700685{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200689 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200690 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap_atomic(page);
693 if (needs_clflush_before)
694 drm_clflush_virt_range(vaddr + shmem_page_offset,
695 page_length);
696 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
697 user_data,
698 page_length);
699 if (needs_clflush_after)
700 drm_clflush_virt_range(vaddr + shmem_page_offset,
701 page_length);
702 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700703
Chris Wilson755d2212012-09-04 21:02:55 +0100704 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700705}
706
Daniel Vetterd174bd62012-03-25 19:47:40 +0200707/* Only difference to the fast-path function is that this can handle bit17
708 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700709static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
711 char __user *user_data,
712 bool page_do_bit17_swizzling,
713 bool needs_clflush_before,
714 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700715{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716 char *vaddr;
717 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700718
Daniel Vetterd174bd62012-03-25 19:47:40 +0200719 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200720 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200721 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
722 page_length,
723 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200724 if (page_do_bit17_swizzling)
725 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100726 user_data,
727 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200728 else
729 ret = __copy_from_user(vaddr + shmem_page_offset,
730 user_data,
731 page_length);
732 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200733 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
734 page_length,
735 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200736 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100737
Chris Wilson755d2212012-09-04 21:02:55 +0100738 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700739}
740
Eric Anholt40123c12009-03-09 13:42:30 -0700741static int
Daniel Vettere244a442012-03-25 19:47:28 +0200742i915_gem_shmem_pwrite(struct drm_device *dev,
743 struct drm_i915_gem_object *obj,
744 struct drm_i915_gem_pwrite *args,
745 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700746{
Eric Anholt40123c12009-03-09 13:42:30 -0700747 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100748 loff_t offset;
749 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100750 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100751 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200752 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200753 int needs_clflush_after = 0;
754 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200755 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700756
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200757 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700758 remain = args->size;
759
Daniel Vetter8c599672011-12-14 13:57:31 +0100760 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700761
Daniel Vetter58642882012-03-25 19:47:37 +0200762 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
763 /* If we're not in the cpu write domain, set ourself into the gtt
764 * write domain and manually flush cachelines (if required). This
765 * optimizes for the case when the gpu will use the data
766 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100767 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700768 ret = i915_gem_object_wait_rendering(obj, false);
769 if (ret)
770 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200771 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100772 /* Same trick applies to invalidate partially written cachelines read
773 * before writing. */
774 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
775 needs_clflush_before =
776 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200777
Chris Wilson755d2212012-09-04 21:02:55 +0100778 ret = i915_gem_object_get_pages(obj);
779 if (ret)
780 return ret;
781
782 i915_gem_object_pin_pages(obj);
783
Eric Anholt40123c12009-03-09 13:42:30 -0700784 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000785 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700786
Imre Deak67d5a502013-02-18 19:28:02 +0200787 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
788 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200789 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200790 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100791
Chris Wilson9da3da62012-06-01 15:20:22 +0100792 if (remain <= 0)
793 break;
794
Eric Anholt40123c12009-03-09 13:42:30 -0700795 /* Operation in this page
796 *
Eric Anholt40123c12009-03-09 13:42:30 -0700797 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700798 * page_length = bytes to copy for this page
799 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100800 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700801
802 page_length = remain;
803 if ((shmem_page_offset + page_length) > PAGE_SIZE)
804 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vetter58642882012-03-25 19:47:37 +0200806 /* If we don't overwrite a cacheline completely we need to be
807 * careful to have up-to-date data by first clflushing. Don't
808 * overcomplicate things and flush the entire patch. */
809 partial_cacheline_write = needs_clflush_before &&
810 ((shmem_page_offset | page_length)
811 & (boot_cpu_data.x86_clflush_size - 1));
812
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
814 (page_to_phys(page) & (1 << 17)) != 0;
815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
817 user_data, page_do_bit17_swizzling,
818 partial_cacheline_write,
819 needs_clflush_after);
820 if (ret == 0)
821 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200824 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200825 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
826 user_data, page_do_bit17_swizzling,
827 partial_cacheline_write,
828 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700829
Daniel Vettere244a442012-03-25 19:47:28 +0200830 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100831
Chris Wilson755d2212012-09-04 21:02:55 +0100832 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100833 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100834
Chris Wilson17793c92014-03-07 08:30:36 +0000835next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700836 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100837 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700838 offset += page_length;
839 }
840
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100841out:
Chris Wilson755d2212012-09-04 21:02:55 +0100842 i915_gem_object_unpin_pages(obj);
843
Daniel Vettere244a442012-03-25 19:47:28 +0200844 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100845 /*
846 * Fixup: Flush cpu caches in case we didn't flush the dirty
847 * cachelines in-line while writing and the object moved
848 * out of the cpu write domain while we've dropped the lock.
849 */
850 if (!needs_clflush_after &&
851 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100852 if (i915_gem_clflush_object(obj, obj->pin_display))
853 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200854 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100855 }
Eric Anholt40123c12009-03-09 13:42:30 -0700856
Daniel Vetter58642882012-03-25 19:47:37 +0200857 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800858 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200859
Eric Anholt40123c12009-03-09 13:42:30 -0700860 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700861}
862
863/**
864 * Writes data to the object referenced by handle.
865 *
866 * On error, the contents of the buffer that were to be modified are undefined.
867 */
868int
869i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100870 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700871{
872 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000873 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000874 int ret;
875
876 if (args->size == 0)
877 return 0;
878
879 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000881 args->size))
882 return -EFAULT;
883
Jani Nikulad330a952014-01-21 11:24:25 +0200884 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800885 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
886 args->size);
887 if (ret)
888 return -EFAULT;
889 }
Eric Anholt673a3942008-07-30 12:06:12 -0700890
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100891 ret = i915_mutex_lock_interruptible(dev);
892 if (ret)
893 return ret;
894
Chris Wilson05394f32010-11-08 19:18:58 +0000895 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000896 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100897 ret = -ENOENT;
898 goto unlock;
899 }
Eric Anholt673a3942008-07-30 12:06:12 -0700900
Chris Wilson7dcd2492010-09-26 20:21:44 +0100901 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000902 if (args->offset > obj->base.size ||
903 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100904 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100905 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100906 }
907
Daniel Vetter1286ff72012-05-10 15:25:09 +0200908 /* prime objects have no backing filp to GEM pread/pwrite
909 * pages from.
910 */
911 if (!obj->base.filp) {
912 ret = -EINVAL;
913 goto out;
914 }
915
Chris Wilsondb53a302011-02-03 11:57:46 +0000916 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
917
Daniel Vetter935aaa62012-03-25 19:47:35 +0200918 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700919 /* We can only do the GTT pwrite on untiled buffers, as otherwise
920 * it would end up going through the fenced access, and we'll get
921 * different detiling behavior between reading and writing.
922 * pread/pwrite currently are reading and writing from the CPU
923 * perspective, requiring manual detiling by the client.
924 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927 goto out;
928 }
929
Chris Wilson2c225692013-08-09 12:26:45 +0100930 if (obj->tiling_mode == I915_TILING_NONE &&
931 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
932 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100933 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200934 /* Note that the gtt paths might fail with non-page-backed user
935 * pointers (e.g. gtt mappings when moving data between
936 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700937 }
Eric Anholt673a3942008-07-30 12:06:12 -0700938
Chris Wilson86a1ee22012-08-11 15:41:04 +0100939 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200940 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100941
Chris Wilson35b62a82010-09-26 20:23:38 +0100942out:
Chris Wilson05394f32010-11-08 19:18:58 +0000943 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100944unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100945 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700946 return ret;
947}
948
Chris Wilsonb3612372012-08-24 09:35:08 +0100949int
Daniel Vetter33196de2012-11-14 17:14:05 +0100950i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100951 bool interruptible)
952{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100953 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100954 /* Non-interruptible callers can't handle -EAGAIN, hence return
955 * -EIO unconditionally for these. */
956 if (!interruptible)
957 return -EIO;
958
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100959 /* Recovery complete, but the reset failed ... */
960 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100961 return -EIO;
962
963 return -EAGAIN;
964 }
965
966 return 0;
967}
968
969/*
970 * Compare seqno against outstanding lazy request. Emit a request if they are
971 * equal.
972 */
973static int
974i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
975{
976 int ret;
977
978 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
979
980 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100981 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300982 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100983
984 return ret;
985}
986
Chris Wilson094f9a52013-09-25 17:34:55 +0100987static void fake_irq(unsigned long data)
988{
989 wake_up_process((struct task_struct *)data);
990}
991
992static bool missed_irq(struct drm_i915_private *dev_priv,
993 struct intel_ring_buffer *ring)
994{
995 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
996}
997
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100998static bool can_wait_boost(struct drm_i915_file_private *file_priv)
999{
1000 if (file_priv == NULL)
1001 return true;
1002
1003 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1004}
1005
Chris Wilsonb3612372012-08-24 09:35:08 +01001006/**
1007 * __wait_seqno - wait until execution of seqno has finished
1008 * @ring: the ring expected to report seqno
1009 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001010 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001011 * @interruptible: do an interruptible wait (normally yes)
1012 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1013 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001014 * Note: It is of utmost importance that the passed in seqno and reset_counter
1015 * values have been read by the caller in an smp safe manner. Where read-side
1016 * locks are involved, it is sufficient to read the reset_counter before
1017 * unlocking the lock that protects the seqno. For lockless tricks, the
1018 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1019 * inserted.
1020 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001021 * Returns 0 if the seqno was found within the alloted time. Else returns the
1022 * errno with remaining time filled in timeout argument.
1023 */
1024static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001025 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001026 bool interruptible,
1027 struct timespec *timeout,
1028 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001029{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001030 struct drm_device *dev = ring->dev;
1031 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001032 const bool irq_test_in_progress =
1033 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001034 struct timespec before, now;
1035 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001036 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001037 int ret;
1038
Paulo Zanonic67a4702013-08-19 13:18:09 -03001039 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1040
Chris Wilsonb3612372012-08-24 09:35:08 +01001041 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1042 return 0;
1043
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001044 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001045
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001046 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001047 gen6_rps_boost(dev_priv);
1048 if (file_priv)
1049 mod_delayed_work(dev_priv->wq,
1050 &file_priv->mm.idle_work,
1051 msecs_to_jiffies(100));
1052 }
1053
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001054 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001055 return -ENODEV;
1056
Chris Wilson094f9a52013-09-25 17:34:55 +01001057 /* Record current time in case interrupted by signal, or wedged */
1058 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001059 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001060 for (;;) {
1061 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001062
Chris Wilson094f9a52013-09-25 17:34:55 +01001063 prepare_to_wait(&ring->irq_queue, &wait,
1064 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001065
Daniel Vetterf69061b2012-12-06 09:01:42 +01001066 /* We need to check whether any gpu reset happened in between
1067 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001068 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1069 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1070 * is truely gone. */
1071 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1072 if (ret == 0)
1073 ret = -EAGAIN;
1074 break;
1075 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001076
Chris Wilson094f9a52013-09-25 17:34:55 +01001077 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1078 ret = 0;
1079 break;
1080 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001081
Chris Wilson094f9a52013-09-25 17:34:55 +01001082 if (interruptible && signal_pending(current)) {
1083 ret = -ERESTARTSYS;
1084 break;
1085 }
1086
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001087 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001088 ret = -ETIME;
1089 break;
1090 }
1091
1092 timer.function = NULL;
1093 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001094 unsigned long expire;
1095
Chris Wilson094f9a52013-09-25 17:34:55 +01001096 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001097 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001098 mod_timer(&timer, expire);
1099 }
1100
Chris Wilson5035c272013-10-04 09:58:46 +01001101 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001102
Chris Wilson094f9a52013-09-25 17:34:55 +01001103 if (timer.function) {
1104 del_singleshot_timer_sync(&timer);
1105 destroy_timer_on_stack(&timer);
1106 }
1107 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001108 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001109 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001110
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001111 if (!irq_test_in_progress)
1112 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001113
1114 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001115
1116 if (timeout) {
1117 struct timespec sleep_time = timespec_sub(now, before);
1118 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001119 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1120 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001121 }
1122
Chris Wilson094f9a52013-09-25 17:34:55 +01001123 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001124}
1125
1126/**
1127 * Waits for a sequence number to be signaled, and cleans up the
1128 * request and object lists appropriately for that event.
1129 */
1130int
1131i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1132{
1133 struct drm_device *dev = ring->dev;
1134 struct drm_i915_private *dev_priv = dev->dev_private;
1135 bool interruptible = dev_priv->mm.interruptible;
1136 int ret;
1137
1138 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1139 BUG_ON(seqno == 0);
1140
Daniel Vetter33196de2012-11-14 17:14:05 +01001141 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001142 if (ret)
1143 return ret;
1144
1145 ret = i915_gem_check_olr(ring, seqno);
1146 if (ret)
1147 return ret;
1148
Daniel Vetterf69061b2012-12-06 09:01:42 +01001149 return __wait_seqno(ring, seqno,
1150 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001151 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001152}
1153
Chris Wilsond26e3af2013-06-29 22:05:26 +01001154static int
1155i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1156 struct intel_ring_buffer *ring)
1157{
1158 i915_gem_retire_requests_ring(ring);
1159
1160 /* Manually manage the write flush as we may have not yet
1161 * retired the buffer.
1162 *
1163 * Note that the last_write_seqno is always the earlier of
1164 * the two (read/write) seqno, so if we haved successfully waited,
1165 * we know we have passed the last write.
1166 */
1167 obj->last_write_seqno = 0;
1168 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1169
1170 return 0;
1171}
1172
Chris Wilsonb3612372012-08-24 09:35:08 +01001173/**
1174 * Ensures that all rendering to the object has completed and the object is
1175 * safe to unbind from the GTT or access from the CPU.
1176 */
1177static __must_check int
1178i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1179 bool readonly)
1180{
1181 struct intel_ring_buffer *ring = obj->ring;
1182 u32 seqno;
1183 int ret;
1184
1185 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1186 if (seqno == 0)
1187 return 0;
1188
1189 ret = i915_wait_seqno(ring, seqno);
1190 if (ret)
1191 return ret;
1192
Chris Wilsond26e3af2013-06-29 22:05:26 +01001193 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001194}
1195
Chris Wilson3236f572012-08-24 09:35:09 +01001196/* A nonblocking variant of the above wait. This is a highly dangerous routine
1197 * as the object state may change during this call.
1198 */
1199static __must_check int
1200i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001201 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001202 bool readonly)
1203{
1204 struct drm_device *dev = obj->base.dev;
1205 struct drm_i915_private *dev_priv = dev->dev_private;
1206 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001207 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001208 u32 seqno;
1209 int ret;
1210
1211 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1212 BUG_ON(!dev_priv->mm.interruptible);
1213
1214 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1215 if (seqno == 0)
1216 return 0;
1217
Daniel Vetter33196de2012-11-14 17:14:05 +01001218 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001219 if (ret)
1220 return ret;
1221
1222 ret = i915_gem_check_olr(ring, seqno);
1223 if (ret)
1224 return ret;
1225
Daniel Vetterf69061b2012-12-06 09:01:42 +01001226 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001227 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001228 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001229 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001230 if (ret)
1231 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001232
Chris Wilsond26e3af2013-06-29 22:05:26 +01001233 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001234}
1235
Eric Anholt673a3942008-07-30 12:06:12 -07001236/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001237 * Called when user space prepares to use an object with the CPU, either
1238 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001239 */
1240int
1241i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001242 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001243{
1244 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001245 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001246 uint32_t read_domains = args->read_domains;
1247 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001248 int ret;
1249
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001250 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001251 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001252 return -EINVAL;
1253
Chris Wilson21d509e2009-06-06 09:46:02 +01001254 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001255 return -EINVAL;
1256
1257 /* Having something in the write domain implies it's in the read
1258 * domain, and only that read domain. Enforce that in the request.
1259 */
1260 if (write_domain != 0 && read_domains != write_domain)
1261 return -EINVAL;
1262
Chris Wilson76c1dec2010-09-25 11:22:51 +01001263 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001265 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001266
Chris Wilson05394f32010-11-08 19:18:58 +00001267 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001268 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001269 ret = -ENOENT;
1270 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001271 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001272
Chris Wilson3236f572012-08-24 09:35:09 +01001273 /* Try to flush the object off the GPU without holding the lock.
1274 * We will repeat the flush holding the lock in the normal manner
1275 * to catch cases where we are gazumped.
1276 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001277 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1278 file->driver_priv,
1279 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001280 if (ret)
1281 goto unref;
1282
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001283 if (read_domains & I915_GEM_DOMAIN_GTT) {
1284 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001285
1286 /* Silently promote "you're not bound, there was nothing to do"
1287 * to success, since the client was just asking us to
1288 * make sure everything was done.
1289 */
1290 if (ret == -EINVAL)
1291 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001292 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001293 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001294 }
1295
Chris Wilson3236f572012-08-24 09:35:09 +01001296unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001297 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001298unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001299 mutex_unlock(&dev->struct_mutex);
1300 return ret;
1301}
1302
1303/**
1304 * Called when user space has done writes to this buffer
1305 */
1306int
1307i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001308 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001309{
1310 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001311 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001312 int ret = 0;
1313
Chris Wilson76c1dec2010-09-25 11:22:51 +01001314 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001315 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001316 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001317
Chris Wilson05394f32010-11-08 19:18:58 +00001318 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001319 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320 ret = -ENOENT;
1321 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001322 }
1323
Eric Anholt673a3942008-07-30 12:06:12 -07001324 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001325 if (obj->pin_display)
1326 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001327
Chris Wilson05394f32010-11-08 19:18:58 +00001328 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001329unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001330 mutex_unlock(&dev->struct_mutex);
1331 return ret;
1332}
1333
1334/**
1335 * Maps the contents of an object, returning the address it is mapped
1336 * into.
1337 *
1338 * While the mapping holds a reference on the contents of the object, it doesn't
1339 * imply a ref on the object itself.
1340 */
1341int
1342i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001343 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001344{
1345 struct drm_i915_gem_mmap *args = data;
1346 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001347 unsigned long addr;
1348
Chris Wilson05394f32010-11-08 19:18:58 +00001349 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001350 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001351 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001352
Daniel Vetter1286ff72012-05-10 15:25:09 +02001353 /* prime objects have no backing filp to GEM mmap
1354 * pages from.
1355 */
1356 if (!obj->filp) {
1357 drm_gem_object_unreference_unlocked(obj);
1358 return -EINVAL;
1359 }
1360
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001361 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001362 PROT_READ | PROT_WRITE, MAP_SHARED,
1363 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001364 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001365 if (IS_ERR((void *)addr))
1366 return addr;
1367
1368 args->addr_ptr = (uint64_t) addr;
1369
1370 return 0;
1371}
1372
Jesse Barnesde151cf2008-11-12 10:03:55 -08001373/**
1374 * i915_gem_fault - fault a page into the GTT
1375 * vma: VMA in question
1376 * vmf: fault info
1377 *
1378 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1379 * from userspace. The fault handler takes care of binding the object to
1380 * the GTT (if needed), allocating and programming a fence register (again,
1381 * only if needed based on whether the old reg is still valid or the object
1382 * is tiled) and inserting a new PTE into the faulting process.
1383 *
1384 * Note that the faulting process may involve evicting existing objects
1385 * from the GTT and/or fence registers to make room. So performance may
1386 * suffer if the GTT working set is large or there are few fence registers
1387 * left.
1388 */
1389int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1390{
Chris Wilson05394f32010-11-08 19:18:58 +00001391 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1392 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001393 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001394 pgoff_t page_offset;
1395 unsigned long pfn;
1396 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001397 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398
Paulo Zanonif65c9162013-11-27 18:20:34 -02001399 intel_runtime_pm_get(dev_priv);
1400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 /* We don't use vmf->pgoff since that has the fake offset */
1402 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1403 PAGE_SHIFT;
1404
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001405 ret = i915_mutex_lock_interruptible(dev);
1406 if (ret)
1407 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001408
Chris Wilsondb53a302011-02-03 11:57:46 +00001409 trace_i915_gem_object_fault(obj, page_offset, true, write);
1410
Chris Wilson6e4930f2014-02-07 18:37:06 -02001411 /* Try to flush the object off the GPU first without holding the lock.
1412 * Upon reacquiring the lock, we will perform our sanity checks and then
1413 * repeat the flush holding the lock in the normal manner to catch cases
1414 * where we are gazumped.
1415 */
1416 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1417 if (ret)
1418 goto unlock;
1419
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001420 /* Access to snoopable pages through the GTT is incoherent. */
1421 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1422 ret = -EINVAL;
1423 goto unlock;
1424 }
1425
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001426 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001427 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001428 if (ret)
1429 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001430
Chris Wilsonc9839302012-11-20 10:45:17 +00001431 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1432 if (ret)
1433 goto unpin;
1434
1435 ret = i915_gem_object_get_fence(obj);
1436 if (ret)
1437 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001438
Chris Wilson6299f992010-11-24 12:23:44 +00001439 obj->fault_mappable = true;
1440
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001441 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1442 pfn >>= PAGE_SHIFT;
1443 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001444
1445 /* Finally, remap it using the new GTT offset */
1446 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001447unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001448 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001449unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001450 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001451out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001452 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001453 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001454 /* If this -EIO is due to a gpu hang, give the reset code a
1455 * chance to clean up the mess. Otherwise return the proper
1456 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001457 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1458 ret = VM_FAULT_SIGBUS;
1459 break;
1460 }
Chris Wilson045e7692010-11-07 09:18:22 +00001461 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001462 /*
1463 * EAGAIN means the gpu is hung and we'll wait for the error
1464 * handler to reset everything when re-faulting in
1465 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001466 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001467 case 0:
1468 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001469 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001470 case -EBUSY:
1471 /*
1472 * EBUSY is ok: this just means that another thread
1473 * already did the job.
1474 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001475 ret = VM_FAULT_NOPAGE;
1476 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001478 ret = VM_FAULT_OOM;
1479 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001480 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001481 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001482 ret = VM_FAULT_SIGBUS;
1483 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001484 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001485 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001486 ret = VM_FAULT_SIGBUS;
1487 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001488 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001489
1490 intel_runtime_pm_put(dev_priv);
1491 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001492}
1493
Paulo Zanoni48018a52013-12-13 15:22:31 -02001494void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1495{
1496 struct i915_vma *vma;
1497
1498 /*
1499 * Only the global gtt is relevant for gtt memory mappings, so restrict
1500 * list traversal to objects bound into the global address space. Note
1501 * that the active list should be empty, but better safe than sorry.
1502 */
1503 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1504 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1505 i915_gem_release_mmap(vma->obj);
1506 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1507 i915_gem_release_mmap(vma->obj);
1508}
1509
Jesse Barnesde151cf2008-11-12 10:03:55 -08001510/**
Chris Wilson901782b2009-07-10 08:18:50 +01001511 * i915_gem_release_mmap - remove physical page mappings
1512 * @obj: obj in question
1513 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001514 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001515 * relinquish ownership of the pages back to the system.
1516 *
1517 * It is vital that we remove the page mapping if we have mapped a tiled
1518 * object through the GTT and then lose the fence register due to
1519 * resource pressure. Similarly if the object has been moved out of the
1520 * aperture, than pages mapped into userspace must be revoked. Removing the
1521 * mapping will then trigger a page fault on the next user access, allowing
1522 * fixup by i915_gem_fault().
1523 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001524void
Chris Wilson05394f32010-11-08 19:18:58 +00001525i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001526{
Chris Wilson6299f992010-11-24 12:23:44 +00001527 if (!obj->fault_mappable)
1528 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001529
David Herrmann51335df2013-07-24 21:10:03 +02001530 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001531 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001532}
1533
Imre Deak0fa87792013-01-07 21:47:35 +02001534uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001535i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001536{
Chris Wilsone28f8712011-07-18 13:11:49 -07001537 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001538
1539 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001540 tiling_mode == I915_TILING_NONE)
1541 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001542
1543 /* Previous chips need a power-of-two fence region when tiling */
1544 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001545 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001546 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001547 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001548
Chris Wilsone28f8712011-07-18 13:11:49 -07001549 while (gtt_size < size)
1550 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001551
Chris Wilsone28f8712011-07-18 13:11:49 -07001552 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001553}
1554
Jesse Barnesde151cf2008-11-12 10:03:55 -08001555/**
1556 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1557 * @obj: object to check
1558 *
1559 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001560 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561 */
Imre Deakd8651102013-01-07 21:47:33 +02001562uint32_t
1563i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1564 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566 /*
1567 * Minimum alignment is 4k (GTT page size), but might be greater
1568 * if a fence register is needed for the object.
1569 */
Imre Deakd8651102013-01-07 21:47:33 +02001570 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001571 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001572 return 4096;
1573
1574 /*
1575 * Previous chips need to be aligned to the size of the smallest
1576 * fence register that can contain the object.
1577 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001578 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001579}
1580
Chris Wilsond8cb5082012-08-11 15:41:03 +01001581static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1582{
1583 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1584 int ret;
1585
David Herrmann0de23972013-07-24 21:07:52 +02001586 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001587 return 0;
1588
Daniel Vetterda494d72012-12-20 15:11:16 +01001589 dev_priv->mm.shrinker_no_lock_stealing = true;
1590
Chris Wilsond8cb5082012-08-11 15:41:03 +01001591 ret = drm_gem_create_mmap_offset(&obj->base);
1592 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001593 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001594
1595 /* Badly fragmented mmap space? The only way we can recover
1596 * space is by destroying unwanted objects. We can't randomly release
1597 * mmap_offsets as userspace expects them to be persistent for the
1598 * lifetime of the objects. The closest we can is to release the
1599 * offsets on purgeable objects by truncating it and marking it purged,
1600 * which prevents userspace from ever using that object again.
1601 */
1602 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1603 ret = drm_gem_create_mmap_offset(&obj->base);
1604 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001605 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001606
1607 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001608 ret = drm_gem_create_mmap_offset(&obj->base);
1609out:
1610 dev_priv->mm.shrinker_no_lock_stealing = false;
1611
1612 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001613}
1614
1615static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1616{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001617 drm_gem_free_mmap_offset(&obj->base);
1618}
1619
Jesse Barnesde151cf2008-11-12 10:03:55 -08001620int
Dave Airlieff72145b2011-02-07 12:16:14 +10001621i915_gem_mmap_gtt(struct drm_file *file,
1622 struct drm_device *dev,
1623 uint32_t handle,
1624 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001625{
Chris Wilsonda761a62010-10-27 17:37:08 +01001626 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001627 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628 int ret;
1629
Chris Wilson76c1dec2010-09-25 11:22:51 +01001630 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001631 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001632 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001633
Dave Airlieff72145b2011-02-07 12:16:14 +10001634 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001635 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001636 ret = -ENOENT;
1637 goto unlock;
1638 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001639
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001640 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001641 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001642 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001643 }
1644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001646 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001647 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001648 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001649 }
1650
Chris Wilsond8cb5082012-08-11 15:41:03 +01001651 ret = i915_gem_object_create_mmap_offset(obj);
1652 if (ret)
1653 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001654
David Herrmann0de23972013-07-24 21:07:52 +02001655 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001656
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001657out:
Chris Wilson05394f32010-11-08 19:18:58 +00001658 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001659unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001660 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001661 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001662}
1663
Dave Airlieff72145b2011-02-07 12:16:14 +10001664/**
1665 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1666 * @dev: DRM device
1667 * @data: GTT mapping ioctl data
1668 * @file: GEM object info
1669 *
1670 * Simply returns the fake offset to userspace so it can mmap it.
1671 * The mmap call will end up in drm_gem_mmap(), which will set things
1672 * up so we can get faults in the handler above.
1673 *
1674 * The fault handler will take care of binding the object into the GTT
1675 * (since it may have been evicted to make room for something), allocating
1676 * a fence register, and mapping the appropriate aperture address into
1677 * userspace.
1678 */
1679int
1680i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1681 struct drm_file *file)
1682{
1683 struct drm_i915_gem_mmap_gtt *args = data;
1684
Dave Airlieff72145b2011-02-07 12:16:14 +10001685 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1686}
1687
Daniel Vetter225067e2012-08-20 10:23:20 +02001688/* Immediately discard the backing storage */
1689static void
1690i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001691{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001692 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001693
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001694 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001695
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001696 if (obj->base.filp == NULL)
1697 return;
1698
Daniel Vetter225067e2012-08-20 10:23:20 +02001699 /* Our goal here is to return as much of the memory as
1700 * is possible back to the system as we are called from OOM.
1701 * To do this we must instruct the shmfs to drop all of its
1702 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001703 */
Al Viro496ad9a2013-01-23 17:07:38 -05001704 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001705 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001706
Daniel Vetter225067e2012-08-20 10:23:20 +02001707 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001708}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001709
Daniel Vetter225067e2012-08-20 10:23:20 +02001710static inline int
1711i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1712{
1713 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001714}
1715
Chris Wilson5cdf5882010-09-27 15:51:07 +01001716static void
Chris Wilson05394f32010-11-08 19:18:58 +00001717i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001718{
Imre Deak90797e62013-02-18 19:28:03 +02001719 struct sg_page_iter sg_iter;
1720 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001721
Chris Wilson05394f32010-11-08 19:18:58 +00001722 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001723
Chris Wilson6c085a72012-08-20 11:40:46 +02001724 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1725 if (ret) {
1726 /* In the event of a disaster, abandon all caches and
1727 * hope for the best.
1728 */
1729 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001730 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001731 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1732 }
1733
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001734 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001735 i915_gem_object_save_bit_17_swizzle(obj);
1736
Chris Wilson05394f32010-11-08 19:18:58 +00001737 if (obj->madv == I915_MADV_DONTNEED)
1738 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001739
Imre Deak90797e62013-02-18 19:28:03 +02001740 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001741 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001742
Chris Wilson05394f32010-11-08 19:18:58 +00001743 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001744 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001745
Chris Wilson05394f32010-11-08 19:18:58 +00001746 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001747 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001748
Chris Wilson9da3da62012-06-01 15:20:22 +01001749 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001750 }
Chris Wilson05394f32010-11-08 19:18:58 +00001751 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Chris Wilson9da3da62012-06-01 15:20:22 +01001753 sg_free_table(obj->pages);
1754 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001755}
1756
Chris Wilsondd624af2013-01-15 12:39:35 +00001757int
Chris Wilson37e680a2012-06-07 15:38:42 +01001758i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1759{
1760 const struct drm_i915_gem_object_ops *ops = obj->ops;
1761
Chris Wilson2f745ad2012-09-04 21:02:58 +01001762 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001763 return 0;
1764
Chris Wilsona5570172012-09-04 21:02:54 +01001765 if (obj->pages_pin_count)
1766 return -EBUSY;
1767
Ben Widawsky98438772013-07-31 17:00:12 -07001768 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001769
Chris Wilsona2165e32012-12-03 11:49:00 +00001770 /* ->put_pages might need to allocate memory for the bit17 swizzle
1771 * array, hence protect them from being reaped by removing them from gtt
1772 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001773 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001774
Chris Wilson37e680a2012-06-07 15:38:42 +01001775 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001776 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001777
Chris Wilson6c085a72012-08-20 11:40:46 +02001778 if (i915_gem_object_is_purgeable(obj))
1779 i915_gem_object_truncate(obj);
1780
1781 return 0;
1782}
1783
Chris Wilsond9973b42013-10-04 10:33:00 +01001784static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001785__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1786 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001787{
Chris Wilson57094f82013-09-04 10:45:50 +01001788 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001789 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001790 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001791
1792 list_for_each_entry_safe(obj, next,
1793 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001794 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001795 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001796 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001797 count += obj->base.size >> PAGE_SHIFT;
1798 if (count >= target)
1799 return count;
1800 }
1801 }
1802
Chris Wilson57094f82013-09-04 10:45:50 +01001803 /*
1804 * As we may completely rewrite the bound list whilst unbinding
1805 * (due to retiring requests) we have to strictly process only
1806 * one element of the list at the time, and recheck the list
1807 * on every iteration.
1808 */
1809 INIT_LIST_HEAD(&still_bound_list);
1810 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001811 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001812
Chris Wilson57094f82013-09-04 10:45:50 +01001813 obj = list_first_entry(&dev_priv->mm.bound_list,
1814 typeof(*obj), global_list);
1815 list_move_tail(&obj->global_list, &still_bound_list);
1816
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001817 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1818 continue;
1819
Chris Wilson57094f82013-09-04 10:45:50 +01001820 /*
1821 * Hold a reference whilst we unbind this object, as we may
1822 * end up waiting for and retiring requests. This might
1823 * release the final reference (held by the active list)
1824 * and result in the object being freed from under us.
1825 * in this object being freed.
1826 *
1827 * Note 1: Shrinking the bound list is special since only active
1828 * (and hence bound objects) can contain such limbo objects, so
1829 * we don't need special tricks for shrinking the unbound list.
1830 * The only other place where we have to be careful with active
1831 * objects suddenly disappearing due to retiring requests is the
1832 * eviction code.
1833 *
1834 * Note 2: Even though the bound list doesn't hold a reference
1835 * to the object we can safely grab one here: The final object
1836 * unreferencing and the bound_list are both protected by the
1837 * dev->struct_mutex and so we won't ever be able to observe an
1838 * object on the bound_list with a reference count equals 0.
1839 */
1840 drm_gem_object_reference(&obj->base);
1841
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001842 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1843 if (i915_vma_unbind(vma))
1844 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001845
Chris Wilson57094f82013-09-04 10:45:50 +01001846 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001847 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001848
1849 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001850 }
Chris Wilson57094f82013-09-04 10:45:50 +01001851 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001852
1853 return count;
1854}
1855
Chris Wilsond9973b42013-10-04 10:33:00 +01001856static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001857i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1858{
1859 return __i915_gem_shrink(dev_priv, target, true);
1860}
1861
Chris Wilsond9973b42013-10-04 10:33:00 +01001862static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001863i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1864{
1865 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001866 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001867
1868 i915_gem_evict_everything(dev_priv->dev);
1869
Ben Widawsky35c20a62013-05-31 11:28:48 -07001870 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001871 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001872 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001873 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001874 }
1875 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001876}
1877
Chris Wilson37e680a2012-06-07 15:38:42 +01001878static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001879i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001880{
Chris Wilson6c085a72012-08-20 11:40:46 +02001881 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001882 int page_count, i;
1883 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001884 struct sg_table *st;
1885 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001886 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001887 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001888 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001889 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001890
Chris Wilson6c085a72012-08-20 11:40:46 +02001891 /* Assert that the object is not currently in any GPU domain. As it
1892 * wasn't in the GTT, there shouldn't be any way it could have been in
1893 * a GPU cache
1894 */
1895 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1896 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1897
Chris Wilson9da3da62012-06-01 15:20:22 +01001898 st = kmalloc(sizeof(*st), GFP_KERNEL);
1899 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001900 return -ENOMEM;
1901
Chris Wilson9da3da62012-06-01 15:20:22 +01001902 page_count = obj->base.size / PAGE_SIZE;
1903 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001904 kfree(st);
1905 return -ENOMEM;
1906 }
1907
1908 /* Get the list of pages out of our struct file. They'll be pinned
1909 * at this point until we release them.
1910 *
1911 * Fail silently without starting the shrinker
1912 */
Al Viro496ad9a2013-01-23 17:07:38 -05001913 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001914 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001915 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001916 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001917 sg = st->sgl;
1918 st->nents = 0;
1919 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001920 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1921 if (IS_ERR(page)) {
1922 i915_gem_purge(dev_priv, page_count);
1923 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1924 }
1925 if (IS_ERR(page)) {
1926 /* We've tried hard to allocate the memory by reaping
1927 * our own buffer, now let the real VM do its job and
1928 * go down in flames if truly OOM.
1929 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001930 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001931 gfp |= __GFP_IO | __GFP_WAIT;
1932
1933 i915_gem_shrink_all(dev_priv);
1934 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1935 if (IS_ERR(page))
1936 goto err_pages;
1937
Linus Torvaldscaf49192012-12-10 10:51:16 -08001938 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001939 gfp &= ~(__GFP_IO | __GFP_WAIT);
1940 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001941#ifdef CONFIG_SWIOTLB
1942 if (swiotlb_nr_tbl()) {
1943 st->nents++;
1944 sg_set_page(sg, page, PAGE_SIZE, 0);
1945 sg = sg_next(sg);
1946 continue;
1947 }
1948#endif
Imre Deak90797e62013-02-18 19:28:03 +02001949 if (!i || page_to_pfn(page) != last_pfn + 1) {
1950 if (i)
1951 sg = sg_next(sg);
1952 st->nents++;
1953 sg_set_page(sg, page, PAGE_SIZE, 0);
1954 } else {
1955 sg->length += PAGE_SIZE;
1956 }
1957 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001958
1959 /* Check that the i965g/gm workaround works. */
1960 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001961 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001962#ifdef CONFIG_SWIOTLB
1963 if (!swiotlb_nr_tbl())
1964#endif
1965 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001966 obj->pages = st;
1967
Eric Anholt673a3942008-07-30 12:06:12 -07001968 if (i915_gem_object_needs_bit17_swizzle(obj))
1969 i915_gem_object_do_bit_17_swizzle(obj);
1970
1971 return 0;
1972
1973err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001974 sg_mark_end(sg);
1975 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001976 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001977 sg_free_table(st);
1978 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001979 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001980}
1981
Chris Wilson37e680a2012-06-07 15:38:42 +01001982/* Ensure that the associated pages are gathered from the backing storage
1983 * and pinned into our object. i915_gem_object_get_pages() may be called
1984 * multiple times before they are released by a single call to
1985 * i915_gem_object_put_pages() - once the pages are no longer referenced
1986 * either as a result of memory pressure (reaping pages under the shrinker)
1987 * or as the object is itself released.
1988 */
1989int
1990i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1991{
1992 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1993 const struct drm_i915_gem_object_ops *ops = obj->ops;
1994 int ret;
1995
Chris Wilson2f745ad2012-09-04 21:02:58 +01001996 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001997 return 0;
1998
Chris Wilson43e28f02013-01-08 10:53:09 +00001999 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002000 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002001 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002002 }
2003
Chris Wilsona5570172012-09-04 21:02:54 +01002004 BUG_ON(obj->pages_pin_count);
2005
Chris Wilson37e680a2012-06-07 15:38:42 +01002006 ret = ops->get_pages(obj);
2007 if (ret)
2008 return ret;
2009
Ben Widawsky35c20a62013-05-31 11:28:48 -07002010 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002011 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002012}
2013
Ben Widawskye2d05a82013-09-24 09:57:58 -07002014static void
Chris Wilson05394f32010-11-08 19:18:58 +00002015i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00002016 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002017{
Chris Wilson05394f32010-11-08 19:18:58 +00002018 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002019 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002020 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002021
Zou Nan hai852835f2010-05-21 09:08:56 +08002022 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002023 if (obj->ring != ring && obj->last_write_seqno) {
2024 /* Keep the seqno relative to the current ring */
2025 obj->last_write_seqno = seqno;
2026 }
Chris Wilson05394f32010-11-08 19:18:58 +00002027 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002028
2029 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002030 if (!obj->active) {
2031 drm_gem_object_reference(&obj->base);
2032 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002033 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002034
Chris Wilson05394f32010-11-08 19:18:58 +00002035 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002036
Chris Wilson0201f1e2012-07-20 12:41:01 +01002037 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002038
Chris Wilsoncaea7472010-11-12 13:53:37 +00002039 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002040 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002041
Chris Wilson7dd49062012-03-21 10:48:18 +00002042 /* Bump MRU to take account of the delayed flush */
2043 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2044 struct drm_i915_fence_reg *reg;
2045
2046 reg = &dev_priv->fence_regs[obj->fence_reg];
2047 list_move_tail(&reg->lru_list,
2048 &dev_priv->mm.fence_list);
2049 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002050 }
2051}
2052
Ben Widawskye2d05a82013-09-24 09:57:58 -07002053void i915_vma_move_to_active(struct i915_vma *vma,
2054 struct intel_ring_buffer *ring)
2055{
2056 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2057 return i915_gem_object_move_to_active(vma->obj, ring);
2058}
2059
Chris Wilsoncaea7472010-11-12 13:53:37 +00002060static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002061i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2062{
Ben Widawskyca191b12013-07-31 17:00:14 -07002063 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002064 struct i915_address_space *vm;
2065 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002066
Chris Wilson65ce3022012-07-20 12:41:02 +01002067 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002068 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002069
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002070 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2071 vma = i915_gem_obj_to_vma(obj, vm);
2072 if (vma && !list_empty(&vma->mm_list))
2073 list_move_tail(&vma->mm_list, &vm->inactive_list);
2074 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002075
Chris Wilson65ce3022012-07-20 12:41:02 +01002076 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002077 obj->ring = NULL;
2078
Chris Wilson65ce3022012-07-20 12:41:02 +01002079 obj->last_read_seqno = 0;
2080 obj->last_write_seqno = 0;
2081 obj->base.write_domain = 0;
2082
2083 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002084 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002085
2086 obj->active = 0;
2087 drm_gem_object_unreference(&obj->base);
2088
2089 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002090}
Eric Anholt673a3942008-07-30 12:06:12 -07002091
Chris Wilson9d7730912012-11-27 16:22:52 +00002092static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002093i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002094{
Chris Wilson9d7730912012-11-27 16:22:52 +00002095 struct drm_i915_private *dev_priv = dev->dev_private;
2096 struct intel_ring_buffer *ring;
2097 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002098
Chris Wilson107f27a52012-12-10 13:56:17 +02002099 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002100 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002101 ret = intel_ring_idle(ring);
2102 if (ret)
2103 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002104 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002105 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002106
2107 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002108 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002109 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002110
Chris Wilson9d7730912012-11-27 16:22:52 +00002111 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2112 ring->sync_seqno[j] = 0;
2113 }
2114
2115 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002116}
2117
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002118int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2119{
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 int ret;
2122
2123 if (seqno == 0)
2124 return -EINVAL;
2125
2126 /* HWS page needs to be set less than what we
2127 * will inject to ring
2128 */
2129 ret = i915_gem_init_seqno(dev, seqno - 1);
2130 if (ret)
2131 return ret;
2132
2133 /* Carefully set the last_seqno value so that wrap
2134 * detection still works
2135 */
2136 dev_priv->next_seqno = seqno;
2137 dev_priv->last_seqno = seqno - 1;
2138 if (dev_priv->last_seqno == 0)
2139 dev_priv->last_seqno--;
2140
2141 return 0;
2142}
2143
Chris Wilson9d7730912012-11-27 16:22:52 +00002144int
2145i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002146{
Chris Wilson9d7730912012-11-27 16:22:52 +00002147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002148
Chris Wilson9d7730912012-11-27 16:22:52 +00002149 /* reserve 0 for non-seqno */
2150 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002151 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002152 if (ret)
2153 return ret;
2154
2155 dev_priv->next_seqno = 1;
2156 }
2157
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002158 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002159 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002160}
2161
Mika Kuoppala0025c072013-06-12 12:35:30 +03002162int __i915_add_request(struct intel_ring_buffer *ring,
2163 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002164 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002165 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002166{
Chris Wilsondb53a302011-02-03 11:57:46 +00002167 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002168 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002169 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002170 int ret;
2171
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002172 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002173 /*
2174 * Emit any outstanding flushes - execbuf can fail to emit the flush
2175 * after having emitted the batchbuffer command. Hence we need to fix
2176 * things up similar to emitting the lazy request. The difference here
2177 * is that the flush _must_ happen before the next request, no matter
2178 * what.
2179 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002180 ret = intel_ring_flush_all_caches(ring);
2181 if (ret)
2182 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002183
Chris Wilson3c0e2342013-09-04 10:45:52 +01002184 request = ring->preallocated_lazy_request;
2185 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002186 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002187
Chris Wilsona71d8d92012-02-15 11:25:36 +00002188 /* Record the position of the start of the request so that
2189 * should we detect the updated seqno part-way through the
2190 * GPU processing the request, we never over-estimate the
2191 * position of the head.
2192 */
2193 request_ring_position = intel_ring_get_tail(ring);
2194
Chris Wilson9d7730912012-11-27 16:22:52 +00002195 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002196 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002197 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002198
Chris Wilson9d7730912012-11-27 16:22:52 +00002199 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002200 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002201 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002202 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002203
2204 /* Whilst this request exists, batch_obj will be on the
2205 * active_list, and so will hold the active reference. Only when this
2206 * request is retired will the the batch_obj be moved onto the
2207 * inactive_list and lose its active reference. Hence we do not need
2208 * to explicitly hold another reference here.
2209 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002210 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002211
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002212 /* Hold a reference to the current context so that we can inspect
2213 * it later in case a hangcheck error event fires.
2214 */
2215 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002216 if (request->ctx)
2217 i915_gem_context_reference(request->ctx);
2218
Eric Anholt673a3942008-07-30 12:06:12 -07002219 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002220 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002221 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002222
Chris Wilsondb53a302011-02-03 11:57:46 +00002223 if (file) {
2224 struct drm_i915_file_private *file_priv = file->driver_priv;
2225
Chris Wilson1c255952010-09-26 11:03:27 +01002226 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002227 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002228 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002229 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002230 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002231 }
Eric Anholt673a3942008-07-30 12:06:12 -07002232
Chris Wilson9d7730912012-11-27 16:22:52 +00002233 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002234 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002235 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002236
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002237 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002238 i915_queue_hangcheck(ring->dev);
2239
Chris Wilsonf62a0072014-02-21 17:55:39 +00002240 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2241 queue_delayed_work(dev_priv->wq,
2242 &dev_priv->mm.retire_work,
2243 round_jiffies_up_relative(HZ));
2244 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002245 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002246
Chris Wilsonacb868d2012-09-26 13:47:30 +01002247 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002248 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002249 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002250}
2251
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002252static inline void
2253i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002254{
Chris Wilson1c255952010-09-26 11:03:27 +01002255 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002256
Chris Wilson1c255952010-09-26 11:03:27 +01002257 if (!file_priv)
2258 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002259
Chris Wilson1c255952010-09-26 11:03:27 +01002260 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002261 list_del(&request->client_list);
2262 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002263 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002264}
2265
Mika Kuoppala939fd762014-01-30 19:04:44 +02002266static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002267 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002268{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002269 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002270
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002271 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2272
2273 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002274 return true;
2275
2276 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002277 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002278 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002279 return true;
2280 } else if (dev_priv->gpu_error.stop_rings == 0) {
2281 DRM_ERROR("gpu hanging too fast, banning!\n");
2282 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002283 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002284 }
2285
2286 return false;
2287}
2288
Mika Kuoppala939fd762014-01-30 19:04:44 +02002289static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2290 struct i915_hw_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002291 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002292{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002293 struct i915_ctx_hang_stats *hs;
2294
2295 if (WARN_ON(!ctx))
2296 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002297
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002298 hs = &ctx->hang_stats;
2299
2300 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002301 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002302 hs->batch_active++;
2303 hs->guilty_ts = get_seconds();
2304 } else {
2305 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002306 }
2307}
2308
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002309static void i915_gem_free_request(struct drm_i915_gem_request *request)
2310{
2311 list_del(&request->list);
2312 i915_gem_request_remove_from_client(request);
2313
2314 if (request->ctx)
2315 i915_gem_context_unreference(request->ctx);
2316
2317 kfree(request);
2318}
2319
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002320struct drm_i915_gem_request *
2321i915_gem_find_active_request(struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002322{
Chris Wilson4db080f2013-12-04 11:37:09 +00002323 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002324 u32 completed_seqno;
2325
2326 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002327
Chris Wilson4db080f2013-12-04 11:37:09 +00002328 list_for_each_entry(request, &ring->request_list, list) {
2329 if (i915_seqno_passed(completed_seqno, request->seqno))
2330 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002331
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002332 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002333 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002334
2335 return NULL;
2336}
2337
2338static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2339 struct intel_ring_buffer *ring)
2340{
2341 struct drm_i915_gem_request *request;
2342 bool ring_hung;
2343
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002344 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002345
2346 if (request == NULL)
2347 return;
2348
2349 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2350
Mika Kuoppala939fd762014-01-30 19:04:44 +02002351 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002352
2353 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002354 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002355}
2356
2357static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2358 struct intel_ring_buffer *ring)
2359{
Chris Wilsondfaae392010-09-22 10:31:52 +01002360 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002361 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002362
Chris Wilson05394f32010-11-08 19:18:58 +00002363 obj = list_first_entry(&ring->active_list,
2364 struct drm_i915_gem_object,
2365 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002366
Chris Wilson05394f32010-11-08 19:18:58 +00002367 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002368 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002369
2370 /*
2371 * We must free the requests after all the corresponding objects have
2372 * been moved off active lists. Which is the same order as the normal
2373 * retire_requests function does. This is important if object hold
2374 * implicit references on things like e.g. ppgtt address spaces through
2375 * the request.
2376 */
2377 while (!list_empty(&ring->request_list)) {
2378 struct drm_i915_gem_request *request;
2379
2380 request = list_first_entry(&ring->request_list,
2381 struct drm_i915_gem_request,
2382 list);
2383
2384 i915_gem_free_request(request);
2385 }
Eric Anholt673a3942008-07-30 12:06:12 -07002386}
2387
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002388void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002389{
2390 struct drm_i915_private *dev_priv = dev->dev_private;
2391 int i;
2392
Daniel Vetter4b9de732011-10-09 21:52:02 +02002393 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002394 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002395
Daniel Vetter94a335d2013-07-17 14:51:28 +02002396 /*
2397 * Commit delayed tiling changes if we have an object still
2398 * attached to the fence, otherwise just clear the fence.
2399 */
2400 if (reg->obj) {
2401 i915_gem_object_update_fence(reg->obj, reg,
2402 reg->obj->tiling_mode);
2403 } else {
2404 i915_gem_write_fence(dev, i, NULL);
2405 }
Chris Wilson312817a2010-11-22 11:50:11 +00002406 }
2407}
2408
Chris Wilson069efc12010-09-30 16:53:18 +01002409void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002410{
Chris Wilsondfaae392010-09-22 10:31:52 +01002411 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002412 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002413 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002414
Chris Wilson4db080f2013-12-04 11:37:09 +00002415 /*
2416 * Before we free the objects from the requests, we need to inspect
2417 * them for finding the guilty party. As the requests only borrow
2418 * their reference to the objects, the inspection must be done first.
2419 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002420 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002421 i915_gem_reset_ring_status(dev_priv, ring);
2422
2423 for_each_ring(ring, dev_priv, i)
2424 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002425
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07002426 i915_gem_cleanup_ringbuffer(dev);
2427
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002428 i915_gem_context_reset(dev);
2429
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002430 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002431}
2432
2433/**
2434 * This function clears the request list as sequence numbers are passed.
2435 */
Damien Lespiaucb216aa2014-03-03 17:42:36 +00002436static void
Chris Wilsondb53a302011-02-03 11:57:46 +00002437i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002438{
Eric Anholt673a3942008-07-30 12:06:12 -07002439 uint32_t seqno;
2440
Chris Wilsondb53a302011-02-03 11:57:46 +00002441 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002442 return;
2443
Chris Wilsondb53a302011-02-03 11:57:46 +00002444 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002445
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002446 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002447
Chris Wilsone9103032014-01-07 11:45:14 +00002448 /* Move any buffers on the active list that are no longer referenced
2449 * by the ringbuffer to the flushing/inactive lists as appropriate,
2450 * before we free the context associated with the requests.
2451 */
2452 while (!list_empty(&ring->active_list)) {
2453 struct drm_i915_gem_object *obj;
2454
2455 obj = list_first_entry(&ring->active_list,
2456 struct drm_i915_gem_object,
2457 ring_list);
2458
2459 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2460 break;
2461
2462 i915_gem_object_move_to_inactive(obj);
2463 }
2464
2465
Zou Nan hai852835f2010-05-21 09:08:56 +08002466 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002467 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002468
Zou Nan hai852835f2010-05-21 09:08:56 +08002469 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002470 struct drm_i915_gem_request,
2471 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002472
Chris Wilsondfaae392010-09-22 10:31:52 +01002473 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002474 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002475
Chris Wilsondb53a302011-02-03 11:57:46 +00002476 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002477 /* We know the GPU must have read the request to have
2478 * sent us the seqno + interrupt, so use the position
2479 * of tail of the request to update the last known position
2480 * of the GPU head.
2481 */
2482 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002483
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002484 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002485 }
2486
Chris Wilsondb53a302011-02-03 11:57:46 +00002487 if (unlikely(ring->trace_irq_seqno &&
2488 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002489 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002490 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002491 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002492
Chris Wilsondb53a302011-02-03 11:57:46 +00002493 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002494}
2495
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002496bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002497i915_gem_retire_requests(struct drm_device *dev)
2498{
2499 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002500 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002501 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002502 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002503
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002504 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002505 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002506 idle &= list_empty(&ring->request_list);
2507 }
2508
2509 if (idle)
2510 mod_delayed_work(dev_priv->wq,
2511 &dev_priv->mm.idle_work,
2512 msecs_to_jiffies(100));
2513
2514 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002515}
2516
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002517static void
Eric Anholt673a3942008-07-30 12:06:12 -07002518i915_gem_retire_work_handler(struct work_struct *work)
2519{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002520 struct drm_i915_private *dev_priv =
2521 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2522 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002523 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002524
Chris Wilson891b48c2010-09-29 12:26:37 +01002525 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002526 idle = false;
2527 if (mutex_trylock(&dev->struct_mutex)) {
2528 idle = i915_gem_retire_requests(dev);
2529 mutex_unlock(&dev->struct_mutex);
2530 }
2531 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002532 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2533 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002534}
Chris Wilson891b48c2010-09-29 12:26:37 +01002535
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002536static void
2537i915_gem_idle_work_handler(struct work_struct *work)
2538{
2539 struct drm_i915_private *dev_priv =
2540 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002541
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002542 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002543}
2544
Ben Widawsky5816d642012-04-11 11:18:19 -07002545/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002546 * Ensures that an object will eventually get non-busy by flushing any required
2547 * write domains, emitting any outstanding lazy request and retiring and
2548 * completed requests.
2549 */
2550static int
2551i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2552{
2553 int ret;
2554
2555 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002556 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002557 if (ret)
2558 return ret;
2559
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002560 i915_gem_retire_requests_ring(obj->ring);
2561 }
2562
2563 return 0;
2564}
2565
2566/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002567 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2568 * @DRM_IOCTL_ARGS: standard ioctl arguments
2569 *
2570 * Returns 0 if successful, else an error is returned with the remaining time in
2571 * the timeout parameter.
2572 * -ETIME: object is still busy after timeout
2573 * -ERESTARTSYS: signal interrupted the wait
2574 * -ENONENT: object doesn't exist
2575 * Also possible, but rare:
2576 * -EAGAIN: GPU wedged
2577 * -ENOMEM: damn
2578 * -ENODEV: Internal IRQ fail
2579 * -E?: The add request failed
2580 *
2581 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2582 * non-zero timeout parameter the wait ioctl will wait for the given number of
2583 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2584 * without holding struct_mutex the object may become re-busied before this
2585 * function completes. A similar but shorter * race condition exists in the busy
2586 * ioctl
2587 */
2588int
2589i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2590{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002591 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002592 struct drm_i915_gem_wait *args = data;
2593 struct drm_i915_gem_object *obj;
2594 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002595 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002596 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002597 u32 seqno = 0;
2598 int ret = 0;
2599
Ben Widawskyeac1f142012-06-05 15:24:24 -07002600 if (args->timeout_ns >= 0) {
2601 timeout_stack = ns_to_timespec(args->timeout_ns);
2602 timeout = &timeout_stack;
2603 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002604
2605 ret = i915_mutex_lock_interruptible(dev);
2606 if (ret)
2607 return ret;
2608
2609 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2610 if (&obj->base == NULL) {
2611 mutex_unlock(&dev->struct_mutex);
2612 return -ENOENT;
2613 }
2614
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002615 /* Need to make sure the object gets inactive eventually. */
2616 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002617 if (ret)
2618 goto out;
2619
2620 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002621 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002622 ring = obj->ring;
2623 }
2624
2625 if (seqno == 0)
2626 goto out;
2627
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002628 /* Do this after OLR check to make sure we make forward progress polling
2629 * on this IOCTL with a 0 timeout (like busy ioctl)
2630 */
2631 if (!args->timeout_ns) {
2632 ret = -ETIME;
2633 goto out;
2634 }
2635
2636 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002637 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002638 mutex_unlock(&dev->struct_mutex);
2639
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002640 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002641 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002642 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002643 return ret;
2644
2645out:
2646 drm_gem_object_unreference(&obj->base);
2647 mutex_unlock(&dev->struct_mutex);
2648 return ret;
2649}
2650
2651/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002652 * i915_gem_object_sync - sync an object to a ring.
2653 *
2654 * @obj: object which may be in use on another ring.
2655 * @to: ring we wish to use the object on. May be NULL.
2656 *
2657 * This code is meant to abstract object synchronization with the GPU.
2658 * Calling with NULL implies synchronizing the object with the CPU
2659 * rather than a particular GPU ring.
2660 *
2661 * Returns 0 if successful, else propagates up the lower layer error.
2662 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002663int
2664i915_gem_object_sync(struct drm_i915_gem_object *obj,
2665 struct intel_ring_buffer *to)
2666{
2667 struct intel_ring_buffer *from = obj->ring;
2668 u32 seqno;
2669 int ret, idx;
2670
2671 if (from == NULL || to == from)
2672 return 0;
2673
Ben Widawsky5816d642012-04-11 11:18:19 -07002674 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002675 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002676
2677 idx = intel_ring_sync_index(from, to);
2678
Chris Wilson0201f1e2012-07-20 12:41:01 +01002679 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002680 if (seqno <= from->sync_seqno[idx])
2681 return 0;
2682
Ben Widawskyb4aca012012-04-25 20:50:12 -07002683 ret = i915_gem_check_olr(obj->ring, seqno);
2684 if (ret)
2685 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002686
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002687 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002688 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002689 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002690 /* We use last_read_seqno because sync_to()
2691 * might have just caused seqno wrap under
2692 * the radar.
2693 */
2694 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002695
Ben Widawskye3a5a222012-04-11 11:18:20 -07002696 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002697}
2698
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002699static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2700{
2701 u32 old_write_domain, old_read_domains;
2702
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002703 /* Force a pagefault for domain tracking on next user access */
2704 i915_gem_release_mmap(obj);
2705
Keith Packardb97c3d92011-06-24 21:02:59 -07002706 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2707 return;
2708
Chris Wilson97c809fd2012-10-09 19:24:38 +01002709 /* Wait for any direct GTT access to complete */
2710 mb();
2711
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002712 old_read_domains = obj->base.read_domains;
2713 old_write_domain = obj->base.write_domain;
2714
2715 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2716 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2717
2718 trace_i915_gem_object_change_domain(obj,
2719 old_read_domains,
2720 old_write_domain);
2721}
2722
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002723int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002724{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002725 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002726 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002727 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002728
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002729 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002730 return 0;
2731
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002732 if (!drm_mm_node_allocated(&vma->node)) {
2733 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002734 return 0;
2735 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002736
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002737 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002738 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002739
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002740 BUG_ON(obj->pages == NULL);
2741
Chris Wilsona8198ee2011-04-13 22:04:09 +01002742 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002743 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002744 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002745 /* Continue on if we fail due to EIO, the GPU is hung so we
2746 * should be safe and we need to cleanup or else we might
2747 * cause memory corruption through use-after-free.
2748 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002749
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002750 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002751
Daniel Vetter96b47b62009-12-15 17:50:00 +01002752 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002753 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002754 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002755 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002756
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002757 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002758
Ben Widawsky6f65e292013-12-06 14:10:56 -08002759 vma->unbind_vma(vma);
2760
Daniel Vetter74163902012-02-15 23:50:21 +01002761 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002762
Chris Wilson64bf9302014-02-25 14:23:28 +00002763 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002764 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002765 if (i915_is_ggtt(vma->vm))
2766 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002767
Ben Widawsky2f633152013-07-17 12:19:03 -07002768 drm_mm_remove_node(&vma->node);
2769 i915_gem_vma_destroy(vma);
2770
2771 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002772 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002773 if (list_empty(&obj->vma_list))
2774 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002775
Chris Wilson70903c32013-12-04 09:59:09 +00002776 /* And finally now the object is completely decoupled from this vma,
2777 * we can drop its hold on the backing storage and allow it to be
2778 * reaped by the shrinker.
2779 */
2780 i915_gem_object_unpin_pages(obj);
2781
Chris Wilson88241782011-01-07 17:09:48 +00002782 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002783}
2784
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002785int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002786{
2787 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002788 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002789 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002790
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002791 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002792 for_each_ring(ring, dev_priv, i) {
Ben Widawsky41bde552013-12-06 14:11:21 -08002793 ret = i915_switch_context(ring, NULL, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002794 if (ret)
2795 return ret;
2796
Chris Wilson3e960502012-11-27 16:22:54 +00002797 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002798 if (ret)
2799 return ret;
2800 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002801
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002802 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002803}
2804
Chris Wilson9ce079e2012-04-17 15:31:30 +01002805static void i965_write_fence_reg(struct drm_device *dev, int reg,
2806 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002807{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002808 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002809 int fence_reg;
2810 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002811
Imre Deak56c844e2013-01-07 21:47:34 +02002812 if (INTEL_INFO(dev)->gen >= 6) {
2813 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2814 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2815 } else {
2816 fence_reg = FENCE_REG_965_0;
2817 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2818 }
2819
Chris Wilsond18b9612013-07-10 13:36:23 +01002820 fence_reg += reg * 8;
2821
2822 /* To w/a incoherency with non-atomic 64-bit register updates,
2823 * we split the 64-bit update into two 32-bit writes. In order
2824 * for a partial fence not to be evaluated between writes, we
2825 * precede the update with write to turn off the fence register,
2826 * and only enable the fence as the last step.
2827 *
2828 * For extra levels of paranoia, we make sure each step lands
2829 * before applying the next step.
2830 */
2831 I915_WRITE(fence_reg, 0);
2832 POSTING_READ(fence_reg);
2833
Chris Wilson9ce079e2012-04-17 15:31:30 +01002834 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002835 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002836 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002837
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002838 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002839 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002840 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002841 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002842 if (obj->tiling_mode == I915_TILING_Y)
2843 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2844 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002845
Chris Wilsond18b9612013-07-10 13:36:23 +01002846 I915_WRITE(fence_reg + 4, val >> 32);
2847 POSTING_READ(fence_reg + 4);
2848
2849 I915_WRITE(fence_reg + 0, val);
2850 POSTING_READ(fence_reg);
2851 } else {
2852 I915_WRITE(fence_reg + 4, 0);
2853 POSTING_READ(fence_reg + 4);
2854 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002855}
2856
Chris Wilson9ce079e2012-04-17 15:31:30 +01002857static void i915_write_fence_reg(struct drm_device *dev, int reg,
2858 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002859{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002860 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002861 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002862
Chris Wilson9ce079e2012-04-17 15:31:30 +01002863 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002864 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002865 int pitch_val;
2866 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002867
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002868 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002869 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002870 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2871 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2872 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002873
2874 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2875 tile_width = 128;
2876 else
2877 tile_width = 512;
2878
2879 /* Note: pitch better be a power of two tile widths */
2880 pitch_val = obj->stride / tile_width;
2881 pitch_val = ffs(pitch_val) - 1;
2882
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002883 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002884 if (obj->tiling_mode == I915_TILING_Y)
2885 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2886 val |= I915_FENCE_SIZE_BITS(size);
2887 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2888 val |= I830_FENCE_REG_VALID;
2889 } else
2890 val = 0;
2891
2892 if (reg < 8)
2893 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002894 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002895 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002896
Chris Wilson9ce079e2012-04-17 15:31:30 +01002897 I915_WRITE(reg, val);
2898 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002899}
2900
Chris Wilson9ce079e2012-04-17 15:31:30 +01002901static void i830_write_fence_reg(struct drm_device *dev, int reg,
2902 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002903{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002905 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002906
Chris Wilson9ce079e2012-04-17 15:31:30 +01002907 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002908 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002909 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002910
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002911 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002912 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002913 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2914 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2915 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002916
Chris Wilson9ce079e2012-04-17 15:31:30 +01002917 pitch_val = obj->stride / 128;
2918 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002919
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002920 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002921 if (obj->tiling_mode == I915_TILING_Y)
2922 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2923 val |= I830_FENCE_SIZE_BITS(size);
2924 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2925 val |= I830_FENCE_REG_VALID;
2926 } else
2927 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002928
Chris Wilson9ce079e2012-04-17 15:31:30 +01002929 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2930 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2931}
2932
Chris Wilsond0a57782012-10-09 19:24:37 +01002933inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2934{
2935 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2936}
2937
Chris Wilson9ce079e2012-04-17 15:31:30 +01002938static void i915_gem_write_fence(struct drm_device *dev, int reg,
2939 struct drm_i915_gem_object *obj)
2940{
Chris Wilsond0a57782012-10-09 19:24:37 +01002941 struct drm_i915_private *dev_priv = dev->dev_private;
2942
2943 /* Ensure that all CPU reads are completed before installing a fence
2944 * and all writes before removing the fence.
2945 */
2946 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2947 mb();
2948
Daniel Vetter94a335d2013-07-17 14:51:28 +02002949 WARN(obj && (!obj->stride || !obj->tiling_mode),
2950 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2951 obj->stride, obj->tiling_mode);
2952
Chris Wilson9ce079e2012-04-17 15:31:30 +01002953 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002954 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002955 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002956 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002957 case 5:
2958 case 4: i965_write_fence_reg(dev, reg, obj); break;
2959 case 3: i915_write_fence_reg(dev, reg, obj); break;
2960 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002961 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002962 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002963
2964 /* And similarly be paranoid that no direct access to this region
2965 * is reordered to before the fence is installed.
2966 */
2967 if (i915_gem_object_needs_mb(obj))
2968 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002969}
2970
Chris Wilson61050802012-04-17 15:31:31 +01002971static inline int fence_number(struct drm_i915_private *dev_priv,
2972 struct drm_i915_fence_reg *fence)
2973{
2974 return fence - dev_priv->fence_regs;
2975}
2976
2977static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2978 struct drm_i915_fence_reg *fence,
2979 bool enable)
2980{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002981 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002982 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002983
Chris Wilson46a0b632013-07-10 13:36:24 +01002984 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002985
2986 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002987 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002988 fence->obj = obj;
2989 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2990 } else {
2991 obj->fence_reg = I915_FENCE_REG_NONE;
2992 fence->obj = NULL;
2993 list_del_init(&fence->lru_list);
2994 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002995 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002996}
2997
Chris Wilsond9e86c02010-11-10 16:40:20 +00002998static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002999i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003000{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003001 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003002 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003003 if (ret)
3004 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003005
3006 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003007 }
3008
Chris Wilson86d5bc32012-07-20 12:41:04 +01003009 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003010 return 0;
3011}
3012
3013int
3014i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3015{
Chris Wilson61050802012-04-17 15:31:31 +01003016 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003017 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003018 int ret;
3019
Chris Wilsond0a57782012-10-09 19:24:37 +01003020 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003021 if (ret)
3022 return ret;
3023
Chris Wilson61050802012-04-17 15:31:31 +01003024 if (obj->fence_reg == I915_FENCE_REG_NONE)
3025 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003026
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003027 fence = &dev_priv->fence_regs[obj->fence_reg];
3028
Chris Wilson61050802012-04-17 15:31:31 +01003029 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003030 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003031
3032 return 0;
3033}
3034
3035static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003036i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003037{
Daniel Vetterae3db242010-02-19 11:51:58 +01003038 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003039 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003040 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003041
3042 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003043 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003044 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3045 reg = &dev_priv->fence_regs[i];
3046 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003047 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003048
Chris Wilson1690e1e2011-12-14 13:57:08 +01003049 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003050 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003051 }
3052
Chris Wilsond9e86c02010-11-10 16:40:20 +00003053 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003054 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003055
3056 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003057 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003058 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003059 continue;
3060
Chris Wilson8fe301a2012-04-17 15:31:28 +01003061 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003062 }
3063
Chris Wilson5dce5b932014-01-20 10:17:36 +00003064deadlock:
3065 /* Wait for completion of pending flips which consume fences */
3066 if (intel_has_pending_fb_unpin(dev))
3067 return ERR_PTR(-EAGAIN);
3068
3069 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003070}
3071
Jesse Barnesde151cf2008-11-12 10:03:55 -08003072/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003073 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003074 * @obj: object to map through a fence reg
3075 *
3076 * When mapping objects through the GTT, userspace wants to be able to write
3077 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003078 * This function walks the fence regs looking for a free one for @obj,
3079 * stealing one if it can't find any.
3080 *
3081 * It then sets up the reg based on the object's properties: address, pitch
3082 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003083 *
3084 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003085 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003086int
Chris Wilson06d98132012-04-17 15:31:24 +01003087i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003088{
Chris Wilson05394f32010-11-08 19:18:58 +00003089 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003090 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003091 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003092 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003093 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003094
Chris Wilson14415742012-04-17 15:31:33 +01003095 /* Have we updated the tiling parameters upon the object and so
3096 * will need to serialise the write to the associated fence register?
3097 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003098 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003099 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003100 if (ret)
3101 return ret;
3102 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003103
Chris Wilsond9e86c02010-11-10 16:40:20 +00003104 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003105 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3106 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003107 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003108 list_move_tail(&reg->lru_list,
3109 &dev_priv->mm.fence_list);
3110 return 0;
3111 }
3112 } else if (enable) {
3113 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003114 if (IS_ERR(reg))
3115 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003116
Chris Wilson14415742012-04-17 15:31:33 +01003117 if (reg->obj) {
3118 struct drm_i915_gem_object *old = reg->obj;
3119
Chris Wilsond0a57782012-10-09 19:24:37 +01003120 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003121 if (ret)
3122 return ret;
3123
Chris Wilson14415742012-04-17 15:31:33 +01003124 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003125 }
Chris Wilson14415742012-04-17 15:31:33 +01003126 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003127 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003128
Chris Wilson14415742012-04-17 15:31:33 +01003129 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003130
Chris Wilson9ce079e2012-04-17 15:31:30 +01003131 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003132}
3133
Chris Wilson42d6ab42012-07-26 11:49:32 +01003134static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3135 struct drm_mm_node *gtt_space,
3136 unsigned long cache_level)
3137{
3138 struct drm_mm_node *other;
3139
3140 /* On non-LLC machines we have to be careful when putting differing
3141 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003142 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003143 */
3144 if (HAS_LLC(dev))
3145 return true;
3146
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003147 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003148 return true;
3149
3150 if (list_empty(&gtt_space->node_list))
3151 return true;
3152
3153 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3154 if (other->allocated && !other->hole_follows && other->color != cache_level)
3155 return false;
3156
3157 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3158 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3159 return false;
3160
3161 return true;
3162}
3163
3164static void i915_gem_verify_gtt(struct drm_device *dev)
3165{
3166#if WATCH_GTT
3167 struct drm_i915_private *dev_priv = dev->dev_private;
3168 struct drm_i915_gem_object *obj;
3169 int err = 0;
3170
Ben Widawsky35c20a62013-05-31 11:28:48 -07003171 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003172 if (obj->gtt_space == NULL) {
3173 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3174 err++;
3175 continue;
3176 }
3177
3178 if (obj->cache_level != obj->gtt_space->color) {
3179 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003180 i915_gem_obj_ggtt_offset(obj),
3181 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003182 obj->cache_level,
3183 obj->gtt_space->color);
3184 err++;
3185 continue;
3186 }
3187
3188 if (!i915_gem_valid_gtt_space(dev,
3189 obj->gtt_space,
3190 obj->cache_level)) {
3191 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003192 i915_gem_obj_ggtt_offset(obj),
3193 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003194 obj->cache_level);
3195 err++;
3196 continue;
3197 }
3198 }
3199
3200 WARN_ON(err);
3201#endif
3202}
3203
Jesse Barnesde151cf2008-11-12 10:03:55 -08003204/**
Eric Anholt673a3942008-07-30 12:06:12 -07003205 * Finds free space in the GTT aperture and binds the object there.
3206 */
Daniel Vetter262de142014-02-14 14:01:20 +01003207static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003208i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3209 struct i915_address_space *vm,
3210 unsigned alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003211 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003212{
Chris Wilson05394f32010-11-08 19:18:58 +00003213 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003214 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003215 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003216 size_t gtt_max =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003217 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003218 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003219 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003220
Chris Wilsone28f8712011-07-18 13:11:49 -07003221 fence_size = i915_gem_get_gtt_size(dev,
3222 obj->base.size,
3223 obj->tiling_mode);
3224 fence_alignment = i915_gem_get_gtt_alignment(dev,
3225 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003226 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003227 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003228 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003229 obj->base.size,
3230 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003231
Eric Anholt673a3942008-07-30 12:06:12 -07003232 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003233 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003234 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003235 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003236 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003237 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003238 }
3239
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003240 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003241
Chris Wilson654fc602010-05-27 13:18:21 +01003242 /* If the object is bigger than the entire aperture, reject it early
3243 * before evicting everything in a vain attempt to find space.
3244 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003245 if (obj->base.size > gtt_max) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003246 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003247 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003248 flags & PIN_MAPPABLE ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003249 gtt_max);
Daniel Vetter262de142014-02-14 14:01:20 +01003250 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003251 }
3252
Chris Wilson37e680a2012-06-07 15:38:42 +01003253 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003254 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003255 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003256
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003257 i915_gem_object_pin_pages(obj);
3258
Ben Widawskyaccfef22013-08-14 11:38:35 +02003259 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003260 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003261 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003262
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003263search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003264 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003265 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003266 obj->cache_level, 0, gtt_max,
3267 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003268 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003269 ret = i915_gem_evict_something(dev, vm, size, alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003270 obj->cache_level, flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003271 if (ret == 0)
3272 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003273
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003274 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003275 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003276 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003277 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003278 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003279 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003280 }
3281
Daniel Vetter74163902012-02-15 23:50:21 +01003282 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003283 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003284 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003285
Ben Widawsky35c20a62013-05-31 11:28:48 -07003286 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003287 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003288
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003289 if (i915_is_ggtt(vm)) {
3290 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003291
Daniel Vetter49987092013-08-14 10:21:23 +02003292 fenceable = (vma->node.size == fence_size &&
3293 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003294
Daniel Vetter49987092013-08-14 10:21:23 +02003295 mappable = (vma->node.start + obj->base.size <=
3296 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003297
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003298 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003299 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003300
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003301 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003302
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003303 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003304 vma->bind_vma(vma, obj->cache_level,
3305 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3306
Chris Wilson42d6ab42012-07-26 11:49:32 +01003307 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003308 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003309
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003310err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003311 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003312err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003313 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003314 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003315err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003316 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003317 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003318}
3319
Chris Wilson000433b2013-08-08 14:41:09 +01003320bool
Chris Wilson2c225692013-08-09 12:26:45 +01003321i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3322 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003323{
Eric Anholt673a3942008-07-30 12:06:12 -07003324 /* If we don't have a page list set up, then we're not pinned
3325 * to GPU, and we can ignore the cache flush because it'll happen
3326 * again at bind time.
3327 */
Chris Wilson05394f32010-11-08 19:18:58 +00003328 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003329 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003330
Imre Deak769ce462013-02-13 21:56:05 +02003331 /*
3332 * Stolen memory is always coherent with the GPU as it is explicitly
3333 * marked as wc by the system, or the system is cache-coherent.
3334 */
3335 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003336 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003337
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003338 /* If the GPU is snooping the contents of the CPU cache,
3339 * we do not need to manually clear the CPU cache lines. However,
3340 * the caches are only snooped when the render cache is
3341 * flushed/invalidated. As we always have to emit invalidations
3342 * and flushes when moving into and out of the RENDER domain, correct
3343 * snooping behaviour occurs naturally as the result of our domain
3344 * tracking.
3345 */
Chris Wilson2c225692013-08-09 12:26:45 +01003346 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003347 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003348
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003349 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003350 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003351
3352 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003353}
3354
3355/** Flushes the GTT write domain for the object if it's dirty. */
3356static void
Chris Wilson05394f32010-11-08 19:18:58 +00003357i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003358{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003359 uint32_t old_write_domain;
3360
Chris Wilson05394f32010-11-08 19:18:58 +00003361 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003362 return;
3363
Chris Wilson63256ec2011-01-04 18:42:07 +00003364 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003365 * to it immediately go to main memory as far as we know, so there's
3366 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003367 *
3368 * However, we do have to enforce the order so that all writes through
3369 * the GTT land before any writes to the device, such as updates to
3370 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003371 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003372 wmb();
3373
Chris Wilson05394f32010-11-08 19:18:58 +00003374 old_write_domain = obj->base.write_domain;
3375 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003376
3377 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003378 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003379 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003380}
3381
3382/** Flushes the CPU write domain for the object if it's dirty. */
3383static void
Chris Wilson2c225692013-08-09 12:26:45 +01003384i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3385 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003386{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003387 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003388
Chris Wilson05394f32010-11-08 19:18:58 +00003389 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003390 return;
3391
Chris Wilson000433b2013-08-08 14:41:09 +01003392 if (i915_gem_clflush_object(obj, force))
3393 i915_gem_chipset_flush(obj->base.dev);
3394
Chris Wilson05394f32010-11-08 19:18:58 +00003395 old_write_domain = obj->base.write_domain;
3396 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003397
3398 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003399 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003400 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003401}
3402
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003403/**
3404 * Moves a single object to the GTT read, and possibly write domain.
3405 *
3406 * This function returns when the move is complete, including waiting on
3407 * flushes to occur.
3408 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003409int
Chris Wilson20217462010-11-23 15:26:33 +00003410i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003411{
Chris Wilson8325a092012-04-24 15:52:35 +01003412 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003413 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003414 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003415
Eric Anholt02354392008-11-26 13:58:13 -08003416 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003417 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003418 return -EINVAL;
3419
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003420 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3421 return 0;
3422
Chris Wilson0201f1e2012-07-20 12:41:01 +01003423 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003424 if (ret)
3425 return ret;
3426
Chris Wilson2c225692013-08-09 12:26:45 +01003427 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003428
Chris Wilsond0a57782012-10-09 19:24:37 +01003429 /* Serialise direct access to this object with the barriers for
3430 * coherent writes from the GPU, by effectively invalidating the
3431 * GTT domain upon first access.
3432 */
3433 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3434 mb();
3435
Chris Wilson05394f32010-11-08 19:18:58 +00003436 old_write_domain = obj->base.write_domain;
3437 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003438
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003439 /* It should now be out of any other write domains, and we can update
3440 * the domain values for our changes.
3441 */
Chris Wilson05394f32010-11-08 19:18:58 +00003442 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3443 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003444 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003445 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3446 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3447 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003448 }
3449
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003450 trace_i915_gem_object_change_domain(obj,
3451 old_read_domains,
3452 old_write_domain);
3453
Chris Wilson8325a092012-04-24 15:52:35 +01003454 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003455 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003456 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003457 if (vma)
3458 list_move_tail(&vma->mm_list,
3459 &dev_priv->gtt.base.inactive_list);
3460
3461 }
Chris Wilson8325a092012-04-24 15:52:35 +01003462
Eric Anholte47c68e2008-11-14 13:35:19 -08003463 return 0;
3464}
3465
Chris Wilsone4ffd172011-04-04 09:44:39 +01003466int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3467 enum i915_cache_level cache_level)
3468{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003469 struct drm_device *dev = obj->base.dev;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003470 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003471 int ret;
3472
3473 if (obj->cache_level == cache_level)
3474 return 0;
3475
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003476 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003477 DRM_DEBUG("can not change the cache level of pinned objects\n");
3478 return -EBUSY;
3479 }
3480
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003481 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3482 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003483 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003484 if (ret)
3485 return ret;
3486
3487 break;
3488 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003489 }
3490
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003491 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003492 ret = i915_gem_object_finish_gpu(obj);
3493 if (ret)
3494 return ret;
3495
3496 i915_gem_object_finish_gtt(obj);
3497
3498 /* Before SandyBridge, you could not use tiling or fence
3499 * registers with snooped memory, so relinquish any fences
3500 * currently pointing to our region in the aperture.
3501 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003502 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003503 ret = i915_gem_object_put_fence(obj);
3504 if (ret)
3505 return ret;
3506 }
3507
Ben Widawsky6f65e292013-12-06 14:10:56 -08003508 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003509 if (drm_mm_node_allocated(&vma->node))
3510 vma->bind_vma(vma, cache_level,
3511 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003512 }
3513
Chris Wilson2c225692013-08-09 12:26:45 +01003514 list_for_each_entry(vma, &obj->vma_list, vma_link)
3515 vma->node.color = cache_level;
3516 obj->cache_level = cache_level;
3517
3518 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003519 u32 old_read_domains, old_write_domain;
3520
3521 /* If we're coming from LLC cached, then we haven't
3522 * actually been tracking whether the data is in the
3523 * CPU cache or not, since we only allow one bit set
3524 * in obj->write_domain and have been skipping the clflushes.
3525 * Just set it to the CPU cache for now.
3526 */
3527 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003528
3529 old_read_domains = obj->base.read_domains;
3530 old_write_domain = obj->base.write_domain;
3531
3532 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3533 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3534
3535 trace_i915_gem_object_change_domain(obj,
3536 old_read_domains,
3537 old_write_domain);
3538 }
3539
Chris Wilson42d6ab42012-07-26 11:49:32 +01003540 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003541 return 0;
3542}
3543
Ben Widawsky199adf42012-09-21 17:01:20 -07003544int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3545 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003546{
Ben Widawsky199adf42012-09-21 17:01:20 -07003547 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003548 struct drm_i915_gem_object *obj;
3549 int ret;
3550
3551 ret = i915_mutex_lock_interruptible(dev);
3552 if (ret)
3553 return ret;
3554
3555 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3556 if (&obj->base == NULL) {
3557 ret = -ENOENT;
3558 goto unlock;
3559 }
3560
Chris Wilson651d7942013-08-08 14:41:10 +01003561 switch (obj->cache_level) {
3562 case I915_CACHE_LLC:
3563 case I915_CACHE_L3_LLC:
3564 args->caching = I915_CACHING_CACHED;
3565 break;
3566
Chris Wilson4257d3b2013-08-08 14:41:11 +01003567 case I915_CACHE_WT:
3568 args->caching = I915_CACHING_DISPLAY;
3569 break;
3570
Chris Wilson651d7942013-08-08 14:41:10 +01003571 default:
3572 args->caching = I915_CACHING_NONE;
3573 break;
3574 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003575
3576 drm_gem_object_unreference(&obj->base);
3577unlock:
3578 mutex_unlock(&dev->struct_mutex);
3579 return ret;
3580}
3581
Ben Widawsky199adf42012-09-21 17:01:20 -07003582int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3583 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003584{
Ben Widawsky199adf42012-09-21 17:01:20 -07003585 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003586 struct drm_i915_gem_object *obj;
3587 enum i915_cache_level level;
3588 int ret;
3589
Ben Widawsky199adf42012-09-21 17:01:20 -07003590 switch (args->caching) {
3591 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003592 level = I915_CACHE_NONE;
3593 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003594 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003595 level = I915_CACHE_LLC;
3596 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003597 case I915_CACHING_DISPLAY:
3598 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3599 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003600 default:
3601 return -EINVAL;
3602 }
3603
Ben Widawsky3bc29132012-09-26 16:15:20 -07003604 ret = i915_mutex_lock_interruptible(dev);
3605 if (ret)
3606 return ret;
3607
Chris Wilsone6994ae2012-07-10 10:27:08 +01003608 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3609 if (&obj->base == NULL) {
3610 ret = -ENOENT;
3611 goto unlock;
3612 }
3613
3614 ret = i915_gem_object_set_cache_level(obj, level);
3615
3616 drm_gem_object_unreference(&obj->base);
3617unlock:
3618 mutex_unlock(&dev->struct_mutex);
3619 return ret;
3620}
3621
Chris Wilsoncc98b412013-08-09 12:25:09 +01003622static bool is_pin_display(struct drm_i915_gem_object *obj)
3623{
3624 /* There are 3 sources that pin objects:
3625 * 1. The display engine (scanouts, sprites, cursors);
3626 * 2. Reservations for execbuffer;
3627 * 3. The user.
3628 *
3629 * We can ignore reservations as we hold the struct_mutex and
3630 * are only called outside of the reservation path. The user
3631 * can only increment pin_count once, and so if after
3632 * subtracting the potential reference by the user, any pin_count
3633 * remains, it must be due to another use by the display engine.
3634 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003635 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003636}
3637
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003638/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003639 * Prepare buffer for display plane (scanout, cursors, etc).
3640 * Can be called from an uninterruptible phase (modesetting) and allows
3641 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003642 */
3643int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003644i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3645 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003646 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003647{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003648 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003649 int ret;
3650
Chris Wilson0be73282010-12-06 14:36:27 +00003651 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003652 ret = i915_gem_object_sync(obj, pipelined);
3653 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003654 return ret;
3655 }
3656
Chris Wilsoncc98b412013-08-09 12:25:09 +01003657 /* Mark the pin_display early so that we account for the
3658 * display coherency whilst setting up the cache domains.
3659 */
3660 obj->pin_display = true;
3661
Eric Anholta7ef0642011-03-29 16:59:54 -07003662 /* The display engine is not coherent with the LLC cache on gen6. As
3663 * a result, we make sure that the pinning that is about to occur is
3664 * done with uncached PTEs. This is lowest common denominator for all
3665 * chipsets.
3666 *
3667 * However for gen6+, we could do better by using the GFDT bit instead
3668 * of uncaching, which would allow us to flush all the LLC-cached data
3669 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3670 */
Chris Wilson651d7942013-08-08 14:41:10 +01003671 ret = i915_gem_object_set_cache_level(obj,
3672 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003673 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003674 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003675
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003676 /* As the user may map the buffer once pinned in the display plane
3677 * (e.g. libkms for the bootup splash), we have to ensure that we
3678 * always use map_and_fenceable for all scanout buffers.
3679 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003680 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003681 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003682 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003683
Chris Wilson2c225692013-08-09 12:26:45 +01003684 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003685
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003686 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003687 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003688
3689 /* It should now be out of any other write domains, and we can update
3690 * the domain values for our changes.
3691 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003692 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003693 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003694
3695 trace_i915_gem_object_change_domain(obj,
3696 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003697 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003698
3699 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003700
3701err_unpin_display:
3702 obj->pin_display = is_pin_display(obj);
3703 return ret;
3704}
3705
3706void
3707i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3708{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003709 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003710 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003711}
3712
Chris Wilson85345512010-11-13 09:49:11 +00003713int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003714i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003715{
Chris Wilson88241782011-01-07 17:09:48 +00003716 int ret;
3717
Chris Wilsona8198ee2011-04-13 22:04:09 +01003718 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003719 return 0;
3720
Chris Wilson0201f1e2012-07-20 12:41:01 +01003721 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003722 if (ret)
3723 return ret;
3724
Chris Wilsona8198ee2011-04-13 22:04:09 +01003725 /* Ensure that we invalidate the GPU's caches and TLBs. */
3726 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003727 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003728}
3729
Eric Anholte47c68e2008-11-14 13:35:19 -08003730/**
3731 * Moves a single object to the CPU read, and possibly write domain.
3732 *
3733 * This function returns when the move is complete, including waiting on
3734 * flushes to occur.
3735 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003736int
Chris Wilson919926a2010-11-12 13:42:53 +00003737i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003738{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003739 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003740 int ret;
3741
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003742 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3743 return 0;
3744
Chris Wilson0201f1e2012-07-20 12:41:01 +01003745 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003746 if (ret)
3747 return ret;
3748
Eric Anholte47c68e2008-11-14 13:35:19 -08003749 i915_gem_object_flush_gtt_write_domain(obj);
3750
Chris Wilson05394f32010-11-08 19:18:58 +00003751 old_write_domain = obj->base.write_domain;
3752 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003753
Eric Anholte47c68e2008-11-14 13:35:19 -08003754 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003755 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003756 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003757
Chris Wilson05394f32010-11-08 19:18:58 +00003758 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003759 }
3760
3761 /* It should now be out of any other write domains, and we can update
3762 * the domain values for our changes.
3763 */
Chris Wilson05394f32010-11-08 19:18:58 +00003764 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003765
3766 /* If we're writing through the CPU, then the GPU read domains will
3767 * need to be invalidated at next use.
3768 */
3769 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003770 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3771 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003772 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003773
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003774 trace_i915_gem_object_change_domain(obj,
3775 old_read_domains,
3776 old_write_domain);
3777
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003778 return 0;
3779}
3780
Eric Anholt673a3942008-07-30 12:06:12 -07003781/* Throttle our rendering by waiting until the ring has completed our requests
3782 * emitted over 20 msec ago.
3783 *
Eric Anholtb9624422009-06-03 07:27:35 +00003784 * Note that if we were to use the current jiffies each time around the loop,
3785 * we wouldn't escape the function with any frames outstanding if the time to
3786 * render a frame was over 20ms.
3787 *
Eric Anholt673a3942008-07-30 12:06:12 -07003788 * This should get us reasonable parallelism between CPU and GPU but also
3789 * relatively low latency when blocking on a particular request to finish.
3790 */
3791static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003792i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003793{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003794 struct drm_i915_private *dev_priv = dev->dev_private;
3795 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003796 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003797 struct drm_i915_gem_request *request;
3798 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003799 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003800 u32 seqno = 0;
3801 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003802
Daniel Vetter308887a2012-11-14 17:14:06 +01003803 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3804 if (ret)
3805 return ret;
3806
3807 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3808 if (ret)
3809 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003810
Chris Wilson1c255952010-09-26 11:03:27 +01003811 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003812 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003813 if (time_after_eq(request->emitted_jiffies, recent_enough))
3814 break;
3815
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003816 ring = request->ring;
3817 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003818 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003819 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003820 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003821
3822 if (seqno == 0)
3823 return 0;
3824
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003825 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003826 if (ret == 0)
3827 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003828
Eric Anholt673a3942008-07-30 12:06:12 -07003829 return ret;
3830}
3831
Eric Anholt673a3942008-07-30 12:06:12 -07003832int
Chris Wilson05394f32010-11-08 19:18:58 +00003833i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003834 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003835 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003836 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003837{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003838 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003839 int ret;
3840
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003841 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003842 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003843
3844 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003845 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003846 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3847 return -EBUSY;
3848
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003849 if ((alignment &&
3850 vma->node.start & (alignment - 1)) ||
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003851 (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003852 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003853 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003854 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003855 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003856 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003857 flags & PIN_MAPPABLE,
Chris Wilson05394f32010-11-08 19:18:58 +00003858 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003859 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003860 if (ret)
3861 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003862
3863 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003864 }
3865 }
3866
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003867 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01003868 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
3869 if (IS_ERR(vma))
3870 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00003871 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003872
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003873 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
3874 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01003875
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003876 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003877 if (flags & PIN_MAPPABLE)
3878 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07003879
3880 return 0;
3881}
3882
3883void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003884i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003885{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003886 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003887
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003888 BUG_ON(!vma);
3889 BUG_ON(vma->pin_count == 0);
3890 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3891
3892 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003893 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003894}
3895
3896int
3897i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003898 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003899{
3900 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003901 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003902 int ret;
3903
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003904 if (INTEL_INFO(dev)->gen >= 6)
3905 return -ENODEV;
3906
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003907 ret = i915_mutex_lock_interruptible(dev);
3908 if (ret)
3909 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003910
Chris Wilson05394f32010-11-08 19:18:58 +00003911 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003912 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003913 ret = -ENOENT;
3914 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003915 }
Eric Anholt673a3942008-07-30 12:06:12 -07003916
Chris Wilson05394f32010-11-08 19:18:58 +00003917 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003918 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00003919 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003920 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003921 }
3922
Chris Wilson05394f32010-11-08 19:18:58 +00003923 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003924 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003925 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003926 ret = -EINVAL;
3927 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003928 }
3929
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003930 if (obj->user_pin_count == ULONG_MAX) {
3931 ret = -EBUSY;
3932 goto out;
3933 }
3934
Chris Wilson93be8782013-01-02 10:31:22 +00003935 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003936 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003937 if (ret)
3938 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003939 }
3940
Chris Wilson93be8782013-01-02 10:31:22 +00003941 obj->user_pin_count++;
3942 obj->pin_filp = file;
3943
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003944 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003945out:
Chris Wilson05394f32010-11-08 19:18:58 +00003946 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003947unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003948 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003949 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003950}
3951
3952int
3953i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003954 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003955{
3956 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003957 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003958 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003959
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003960 ret = i915_mutex_lock_interruptible(dev);
3961 if (ret)
3962 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003963
Chris Wilson05394f32010-11-08 19:18:58 +00003964 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003965 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003966 ret = -ENOENT;
3967 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003968 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003969
Chris Wilson05394f32010-11-08 19:18:58 +00003970 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003971 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003972 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003973 ret = -EINVAL;
3974 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003975 }
Chris Wilson05394f32010-11-08 19:18:58 +00003976 obj->user_pin_count--;
3977 if (obj->user_pin_count == 0) {
3978 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003979 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08003980 }
Eric Anholt673a3942008-07-30 12:06:12 -07003981
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003982out:
Chris Wilson05394f32010-11-08 19:18:58 +00003983 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003984unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003985 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003986 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003987}
3988
3989int
3990i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003991 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003992{
3993 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003994 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003995 int ret;
3996
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003997 ret = i915_mutex_lock_interruptible(dev);
3998 if (ret)
3999 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004000
Chris Wilson05394f32010-11-08 19:18:58 +00004001 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004002 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004003 ret = -ENOENT;
4004 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004005 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004006
Chris Wilson0be555b2010-08-04 15:36:30 +01004007 /* Count all active objects as busy, even if they are currently not used
4008 * by the gpu. Users of this interface expect objects to eventually
4009 * become non-busy without any further actions, therefore emit any
4010 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004011 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004012 ret = i915_gem_object_flush_active(obj);
4013
Chris Wilson05394f32010-11-08 19:18:58 +00004014 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004015 if (obj->ring) {
4016 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4017 args->busy |= intel_ring_flag(obj->ring) << 16;
4018 }
Eric Anholt673a3942008-07-30 12:06:12 -07004019
Chris Wilson05394f32010-11-08 19:18:58 +00004020 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004021unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004022 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004023 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004024}
4025
4026int
4027i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4028 struct drm_file *file_priv)
4029{
Akshay Joshi0206e352011-08-16 15:34:10 -04004030 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004031}
4032
Chris Wilson3ef94da2009-09-14 16:50:29 +01004033int
4034i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4035 struct drm_file *file_priv)
4036{
4037 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004038 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004039 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004040
4041 switch (args->madv) {
4042 case I915_MADV_DONTNEED:
4043 case I915_MADV_WILLNEED:
4044 break;
4045 default:
4046 return -EINVAL;
4047 }
4048
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004049 ret = i915_mutex_lock_interruptible(dev);
4050 if (ret)
4051 return ret;
4052
Chris Wilson05394f32010-11-08 19:18:58 +00004053 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004054 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004055 ret = -ENOENT;
4056 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004057 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004058
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004059 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004060 ret = -EINVAL;
4061 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004062 }
4063
Chris Wilson05394f32010-11-08 19:18:58 +00004064 if (obj->madv != __I915_MADV_PURGED)
4065 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004066
Chris Wilson6c085a72012-08-20 11:40:46 +02004067 /* if the object is no longer attached, discard its backing storage */
4068 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004069 i915_gem_object_truncate(obj);
4070
Chris Wilson05394f32010-11-08 19:18:58 +00004071 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004072
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004073out:
Chris Wilson05394f32010-11-08 19:18:58 +00004074 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004075unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004076 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004077 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004078}
4079
Chris Wilson37e680a2012-06-07 15:38:42 +01004080void i915_gem_object_init(struct drm_i915_gem_object *obj,
4081 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004082{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004083 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004084 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004085 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004086 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004087
Chris Wilson37e680a2012-06-07 15:38:42 +01004088 obj->ops = ops;
4089
Chris Wilson0327d6b2012-08-11 15:41:06 +01004090 obj->fence_reg = I915_FENCE_REG_NONE;
4091 obj->madv = I915_MADV_WILLNEED;
4092 /* Avoid an unnecessary call to unbind on the first bind. */
4093 obj->map_and_fenceable = true;
4094
4095 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4096}
4097
Chris Wilson37e680a2012-06-07 15:38:42 +01004098static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4099 .get_pages = i915_gem_object_get_pages_gtt,
4100 .put_pages = i915_gem_object_put_pages_gtt,
4101};
4102
Chris Wilson05394f32010-11-08 19:18:58 +00004103struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4104 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004105{
Daniel Vetterc397b902010-04-09 19:05:07 +00004106 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004107 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004108 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004109
Chris Wilson42dcedd2012-11-15 11:32:30 +00004110 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004111 if (obj == NULL)
4112 return NULL;
4113
4114 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004115 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004116 return NULL;
4117 }
4118
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004119 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4120 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4121 /* 965gm cannot relocate objects above 4GiB. */
4122 mask &= ~__GFP_HIGHMEM;
4123 mask |= __GFP_DMA32;
4124 }
4125
Al Viro496ad9a2013-01-23 17:07:38 -05004126 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004127 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004128
Chris Wilson37e680a2012-06-07 15:38:42 +01004129 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004130
Daniel Vetterc397b902010-04-09 19:05:07 +00004131 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4132 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4133
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004134 if (HAS_LLC(dev)) {
4135 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004136 * cache) for about a 10% performance improvement
4137 * compared to uncached. Graphics requests other than
4138 * display scanout are coherent with the CPU in
4139 * accessing this cache. This means in this mode we
4140 * don't need to clflush on the CPU side, and on the
4141 * GPU side we only need to flush internal caches to
4142 * get data visible to the CPU.
4143 *
4144 * However, we maintain the display planes as UC, and so
4145 * need to rebind when first used as such.
4146 */
4147 obj->cache_level = I915_CACHE_LLC;
4148 } else
4149 obj->cache_level = I915_CACHE_NONE;
4150
Daniel Vetterd861e332013-07-24 23:25:03 +02004151 trace_i915_gem_object_create(obj);
4152
Chris Wilson05394f32010-11-08 19:18:58 +00004153 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004154}
4155
Chris Wilson1488fc02012-04-24 15:47:31 +01004156void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004157{
Chris Wilson1488fc02012-04-24 15:47:31 +01004158 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004159 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004160 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004161 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004162
Paulo Zanonif65c9162013-11-27 18:20:34 -02004163 intel_runtime_pm_get(dev_priv);
4164
Chris Wilson26e12f892011-03-20 11:20:19 +00004165 trace_i915_gem_object_destroy(obj);
4166
Chris Wilson1488fc02012-04-24 15:47:31 +01004167 if (obj->phys_obj)
4168 i915_gem_detach_phys_object(dev, obj);
4169
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004170 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004171 int ret;
4172
4173 vma->pin_count = 0;
4174 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004175 if (WARN_ON(ret == -ERESTARTSYS)) {
4176 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004177
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004178 was_interruptible = dev_priv->mm.interruptible;
4179 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004180
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004181 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004182
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004183 dev_priv->mm.interruptible = was_interruptible;
4184 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004185 }
4186
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004187 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4188 * before progressing. */
4189 if (obj->stolen)
4190 i915_gem_object_unpin_pages(obj);
4191
Ben Widawsky401c29f2013-05-31 11:28:47 -07004192 if (WARN_ON(obj->pages_pin_count))
4193 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004194 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004195 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004196 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004197
Chris Wilson9da3da62012-06-01 15:20:22 +01004198 BUG_ON(obj->pages);
4199
Chris Wilson2f745ad2012-09-04 21:02:58 +01004200 if (obj->base.import_attach)
4201 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004202
Chris Wilson05394f32010-11-08 19:18:58 +00004203 drm_gem_object_release(&obj->base);
4204 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004205
Chris Wilson05394f32010-11-08 19:18:58 +00004206 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004207 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004208
4209 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004210}
4211
Daniel Vettere656a6c2013-08-14 14:14:04 +02004212struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004213 struct i915_address_space *vm)
4214{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004215 struct i915_vma *vma;
4216 list_for_each_entry(vma, &obj->vma_list, vma_link)
4217 if (vma->vm == vm)
4218 return vma;
4219
4220 return NULL;
4221}
4222
Ben Widawsky2f633152013-07-17 12:19:03 -07004223void i915_gem_vma_destroy(struct i915_vma *vma)
4224{
4225 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004226
4227 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4228 if (!list_empty(&vma->exec_list))
4229 return;
4230
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004231 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004232
Ben Widawsky2f633152013-07-17 12:19:03 -07004233 kfree(vma);
4234}
4235
Jesse Barnes5669fca2009-02-17 15:13:31 -08004236int
Chris Wilson45c5f202013-10-16 11:50:01 +01004237i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004238{
4239 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004240 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004241
Chris Wilson45c5f202013-10-16 11:50:01 +01004242 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004243 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004244 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004245
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004246 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004247 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004248 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004249
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004250 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004251
Chris Wilson29105cc2010-01-07 10:39:13 +00004252 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004253 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004254 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004255
Chris Wilson29105cc2010-01-07 10:39:13 +00004256 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004257 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004258
Chris Wilson45c5f202013-10-16 11:50:01 +01004259 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4260 * We need to replace this with a semaphore, or something.
4261 * And not confound ums.mm_suspended!
4262 */
4263 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4264 DRIVER_MODESET);
4265 mutex_unlock(&dev->struct_mutex);
4266
4267 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004268 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004269 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004270
Eric Anholt673a3942008-07-30 12:06:12 -07004271 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004272
4273err:
4274 mutex_unlock(&dev->struct_mutex);
4275 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004276}
4277
Ben Widawskyc3787e22013-09-17 21:12:44 -07004278int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004279{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004280 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004281 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004282 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4283 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004284 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004285
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004286 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004287 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004288
Ben Widawskyc3787e22013-09-17 21:12:44 -07004289 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4290 if (ret)
4291 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004292
Ben Widawskyc3787e22013-09-17 21:12:44 -07004293 /*
4294 * Note: We do not worry about the concurrent register cacheline hang
4295 * here because no other code should access these registers other than
4296 * at initialization time.
4297 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004298 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004299 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4300 intel_ring_emit(ring, reg_base + i);
4301 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004302 }
4303
Ben Widawskyc3787e22013-09-17 21:12:44 -07004304 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004305
Ben Widawskyc3787e22013-09-17 21:12:44 -07004306 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004307}
4308
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004309void i915_gem_init_swizzling(struct drm_device *dev)
4310{
4311 drm_i915_private_t *dev_priv = dev->dev_private;
4312
Daniel Vetter11782b02012-01-31 16:47:55 +01004313 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004314 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4315 return;
4316
4317 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4318 DISP_TILE_SURFACE_SWIZZLING);
4319
Daniel Vetter11782b02012-01-31 16:47:55 +01004320 if (IS_GEN5(dev))
4321 return;
4322
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004323 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4324 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004325 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004326 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004327 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004328 else if (IS_GEN8(dev))
4329 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004330 else
4331 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004332}
Daniel Vettere21af882012-02-09 20:53:27 +01004333
Chris Wilson67b1b572012-07-05 23:49:40 +01004334static bool
4335intel_enable_blt(struct drm_device *dev)
4336{
4337 if (!HAS_BLT(dev))
4338 return false;
4339
4340 /* The blitter was dysfunctional on early prototypes */
4341 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4342 DRM_INFO("BLT not supported on this pre-production hardware;"
4343 " graphics performance will be degraded.\n");
4344 return false;
4345 }
4346
4347 return true;
4348}
4349
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004350static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004351{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004352 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004353 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004354
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004355 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004356 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004357 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004358
4359 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004360 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004361 if (ret)
4362 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004363 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004364
Chris Wilson67b1b572012-07-05 23:49:40 +01004365 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004366 ret = intel_init_blt_ring_buffer(dev);
4367 if (ret)
4368 goto cleanup_bsd_ring;
4369 }
4370
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004371 if (HAS_VEBOX(dev)) {
4372 ret = intel_init_vebox_ring_buffer(dev);
4373 if (ret)
4374 goto cleanup_blt_ring;
4375 }
4376
4377
Mika Kuoppala99433932013-01-22 14:12:17 +02004378 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4379 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004380 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004381
4382 return 0;
4383
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004384cleanup_vebox_ring:
4385 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004386cleanup_blt_ring:
4387 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4388cleanup_bsd_ring:
4389 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4390cleanup_render_ring:
4391 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4392
4393 return ret;
4394}
4395
4396int
4397i915_gem_init_hw(struct drm_device *dev)
4398{
4399 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004400 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004401
4402 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4403 return -EIO;
4404
Ben Widawsky59124502013-07-04 11:02:05 -07004405 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004406 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004407
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004408 if (IS_HASWELL(dev))
4409 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4410 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004411
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004412 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004413 if (IS_IVYBRIDGE(dev)) {
4414 u32 temp = I915_READ(GEN7_MSG_CTL);
4415 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4416 I915_WRITE(GEN7_MSG_CTL, temp);
4417 } else if (INTEL_INFO(dev)->gen >= 7) {
4418 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4419 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4420 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4421 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004422 }
4423
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004424 i915_gem_init_swizzling(dev);
4425
4426 ret = i915_gem_init_rings(dev);
4427 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004428 return ret;
4429
Ben Widawskyc3787e22013-09-17 21:12:44 -07004430 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4431 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4432
Ben Widawsky254f9652012-06-04 14:42:42 -07004433 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004434 * XXX: Contexts should only be initialized once. Doing a switch to the
4435 * default context switch however is something we'd like to do after
4436 * reset or thaw (the latter may not actually be necessary for HW, but
4437 * goes with our code better). Context switching requires rings (for
4438 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004439 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004440 ret = i915_gem_context_enable(dev_priv);
Ben Widawsky8245be32013-11-06 13:56:29 -02004441 if (ret) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004442 DRM_ERROR("Context enable failed %d\n", ret);
4443 goto err_out;
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004444 }
Daniel Vettere21af882012-02-09 20:53:27 +01004445
Chris Wilson68f95ba2010-05-27 13:18:22 +01004446 return 0;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004447
4448err_out:
4449 i915_gem_cleanup_ringbuffer(dev);
4450 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004451}
4452
Chris Wilson1070a422012-04-24 15:47:41 +01004453int i915_gem_init(struct drm_device *dev)
4454{
4455 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004456 int ret;
4457
Chris Wilson1070a422012-04-24 15:47:41 +01004458 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004459
4460 if (IS_VALLEYVIEW(dev)) {
4461 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4462 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4463 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4464 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4465 }
4466
Ben Widawskyd7e50082012-12-18 10:31:25 -08004467 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004468
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004469 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004470 if (ret) {
4471 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004472 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004473 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004474
Chris Wilson1070a422012-04-24 15:47:41 +01004475 ret = i915_gem_init_hw(dev);
4476 mutex_unlock(&dev->struct_mutex);
4477 if (ret) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -08004478 WARN_ON(dev_priv->mm.aliasing_ppgtt);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004479 i915_gem_context_fini(dev);
Ben Widawskyc39538a2013-12-06 14:10:50 -08004480 drm_mm_takedown(&dev_priv->gtt.base.mm);
Chris Wilson1070a422012-04-24 15:47:41 +01004481 return ret;
4482 }
4483
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004484 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4485 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4486 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004487 return 0;
4488}
4489
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004490void
4491i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4492{
4493 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004494 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004495 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004496
Chris Wilsonb4519512012-05-11 14:29:30 +01004497 for_each_ring(ring, dev_priv, i)
4498 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004499}
4500
4501int
Eric Anholt673a3942008-07-30 12:06:12 -07004502i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4503 struct drm_file *file_priv)
4504{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004506 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004507
Jesse Barnes79e53942008-11-07 14:24:08 -08004508 if (drm_core_check_feature(dev, DRIVER_MODESET))
4509 return 0;
4510
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004511 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004512 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004513 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004514 }
4515
Eric Anholt673a3942008-07-30 12:06:12 -07004516 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004517 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004518
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004519 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004520 if (ret != 0) {
4521 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004522 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004523 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004524
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004525 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004526 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004527
Chris Wilson5f353082010-06-07 14:03:03 +01004528 ret = drm_irq_install(dev);
4529 if (ret)
4530 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004531
Eric Anholt673a3942008-07-30 12:06:12 -07004532 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004533
4534cleanup_ringbuffer:
4535 mutex_lock(&dev->struct_mutex);
4536 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004537 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004538 mutex_unlock(&dev->struct_mutex);
4539
4540 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004541}
4542
4543int
4544i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4545 struct drm_file *file_priv)
4546{
Jesse Barnes79e53942008-11-07 14:24:08 -08004547 if (drm_core_check_feature(dev, DRIVER_MODESET))
4548 return 0;
4549
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004550 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004551
Chris Wilson45c5f202013-10-16 11:50:01 +01004552 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004553}
4554
4555void
4556i915_gem_lastclose(struct drm_device *dev)
4557{
4558 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004559
Eric Anholte806b492009-01-22 09:56:58 -08004560 if (drm_core_check_feature(dev, DRIVER_MODESET))
4561 return;
4562
Chris Wilson45c5f202013-10-16 11:50:01 +01004563 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004564 if (ret)
4565 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004566}
4567
Chris Wilson64193402010-10-24 12:38:05 +01004568static void
4569init_ring_lists(struct intel_ring_buffer *ring)
4570{
4571 INIT_LIST_HEAD(&ring->active_list);
4572 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004573}
4574
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004575void i915_init_vm(struct drm_i915_private *dev_priv,
4576 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004577{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004578 if (!i915_is_ggtt(vm))
4579 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004580 vm->dev = dev_priv->dev;
4581 INIT_LIST_HEAD(&vm->active_list);
4582 INIT_LIST_HEAD(&vm->inactive_list);
4583 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004584 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004585}
4586
Eric Anholt673a3942008-07-30 12:06:12 -07004587void
4588i915_gem_load(struct drm_device *dev)
4589{
4590 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004591 int i;
4592
4593 dev_priv->slab =
4594 kmem_cache_create("i915_gem_object",
4595 sizeof(struct drm_i915_gem_object), 0,
4596 SLAB_HWCACHE_ALIGN,
4597 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004598
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004599 INIT_LIST_HEAD(&dev_priv->vm_list);
4600 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4601
Ben Widawskya33afea2013-09-17 21:12:45 -07004602 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004603 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4604 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004605 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004606 for (i = 0; i < I915_NUM_RINGS; i++)
4607 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004608 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004609 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004610 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4611 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004612 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4613 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004614 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004615
Dave Airlie94400122010-07-20 13:15:31 +10004616 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4617 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004618 I915_WRITE(MI_ARB_STATE,
4619 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004620 }
4621
Chris Wilson72bfa192010-12-19 11:42:05 +00004622 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4623
Jesse Barnesde151cf2008-11-12 10:03:55 -08004624 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004625 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4626 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004627
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004628 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4629 dev_priv->num_fence_regs = 32;
4630 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004631 dev_priv->num_fence_regs = 16;
4632 else
4633 dev_priv->num_fence_regs = 8;
4634
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004635 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004636 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4637 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004638
Eric Anholt673a3942008-07-30 12:06:12 -07004639 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004640 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004641
Chris Wilsonce453d82011-02-21 14:43:56 +00004642 dev_priv->mm.interruptible = true;
4643
Dave Chinner7dc19d52013-08-28 10:18:11 +10004644 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4645 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004646 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4647 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004648}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004649
4650/*
4651 * Create a physically contiguous memory object for this object
4652 * e.g. for cursor + overlay regs
4653 */
Chris Wilson995b6762010-08-20 13:23:26 +01004654static int i915_gem_init_phys_object(struct drm_device *dev,
4655 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004656{
4657 drm_i915_private_t *dev_priv = dev->dev_private;
4658 struct drm_i915_gem_phys_object *phys_obj;
4659 int ret;
4660
4661 if (dev_priv->mm.phys_objs[id - 1] || !size)
4662 return 0;
4663
Daniel Vetterb14c5672013-09-19 12:18:32 +02004664 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004665 if (!phys_obj)
4666 return -ENOMEM;
4667
4668 phys_obj->id = id;
4669
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004670 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004671 if (!phys_obj->handle) {
4672 ret = -ENOMEM;
4673 goto kfree_obj;
4674 }
4675#ifdef CONFIG_X86
4676 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4677#endif
4678
4679 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4680
4681 return 0;
4682kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004683 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004684 return ret;
4685}
4686
Chris Wilson995b6762010-08-20 13:23:26 +01004687static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004688{
4689 drm_i915_private_t *dev_priv = dev->dev_private;
4690 struct drm_i915_gem_phys_object *phys_obj;
4691
4692 if (!dev_priv->mm.phys_objs[id - 1])
4693 return;
4694
4695 phys_obj = dev_priv->mm.phys_objs[id - 1];
4696 if (phys_obj->cur_obj) {
4697 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4698 }
4699
4700#ifdef CONFIG_X86
4701 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4702#endif
4703 drm_pci_free(dev, phys_obj->handle);
4704 kfree(phys_obj);
4705 dev_priv->mm.phys_objs[id - 1] = NULL;
4706}
4707
4708void i915_gem_free_all_phys_object(struct drm_device *dev)
4709{
4710 int i;
4711
Dave Airlie260883c2009-01-22 17:58:49 +10004712 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004713 i915_gem_free_phys_object(dev, i);
4714}
4715
4716void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004717 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004718{
Al Viro496ad9a2013-01-23 17:07:38 -05004719 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004720 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004721 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004722 int page_count;
4723
Chris Wilson05394f32010-11-08 19:18:58 +00004724 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004725 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004726 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004727
Chris Wilson05394f32010-11-08 19:18:58 +00004728 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004729 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004730 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004731 if (!IS_ERR(page)) {
4732 char *dst = kmap_atomic(page);
4733 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4734 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004735
Chris Wilsone5281cc2010-10-28 13:45:36 +01004736 drm_clflush_pages(&page, 1);
4737
4738 set_page_dirty(page);
4739 mark_page_accessed(page);
4740 page_cache_release(page);
4741 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004742 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004743 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004744
Chris Wilson05394f32010-11-08 19:18:58 +00004745 obj->phys_obj->cur_obj = NULL;
4746 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004747}
4748
4749int
4750i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004751 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004752 int id,
4753 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004754{
Al Viro496ad9a2013-01-23 17:07:38 -05004755 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004756 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004757 int ret = 0;
4758 int page_count;
4759 int i;
4760
4761 if (id > I915_MAX_PHYS_OBJECT)
4762 return -EINVAL;
4763
Chris Wilson05394f32010-11-08 19:18:58 +00004764 if (obj->phys_obj) {
4765 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004766 return 0;
4767 i915_gem_detach_phys_object(dev, obj);
4768 }
4769
Dave Airlie71acb5e2008-12-30 20:31:46 +10004770 /* create a new object */
4771 if (!dev_priv->mm.phys_objs[id - 1]) {
4772 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004773 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004774 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004775 DRM_ERROR("failed to init phys object %d size: %zu\n",
4776 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004777 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004778 }
4779 }
4780
4781 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004782 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4783 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004784
Chris Wilson05394f32010-11-08 19:18:58 +00004785 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004786
4787 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004788 struct page *page;
4789 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004790
Hugh Dickins5949eac2011-06-27 16:18:18 -07004791 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004792 if (IS_ERR(page))
4793 return PTR_ERR(page);
4794
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004795 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004796 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004797 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004798 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004799
4800 mark_page_accessed(page);
4801 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004802 }
4803
4804 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004805}
4806
4807static int
Chris Wilson05394f32010-11-08 19:18:58 +00004808i915_gem_phys_pwrite(struct drm_device *dev,
4809 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004810 struct drm_i915_gem_pwrite *args,
4811 struct drm_file *file_priv)
4812{
Chris Wilson05394f32010-11-08 19:18:58 +00004813 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004814 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004815
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004816 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4817 unsigned long unwritten;
4818
4819 /* The physical object once assigned is fixed for the lifetime
4820 * of the obj, so we can safely drop the lock and continue
4821 * to access vaddr.
4822 */
4823 mutex_unlock(&dev->struct_mutex);
4824 unwritten = copy_from_user(vaddr, user_data, args->size);
4825 mutex_lock(&dev->struct_mutex);
4826 if (unwritten)
4827 return -EFAULT;
4828 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004829
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004830 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004831 return 0;
4832}
Eric Anholtb9624422009-06-03 07:27:35 +00004833
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004834void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004835{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004836 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004837
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004838 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4839
Eric Anholtb9624422009-06-03 07:27:35 +00004840 /* Clean up our request list when the client is going away, so that
4841 * later retire_requests won't dereference our soon-to-be-gone
4842 * file_priv.
4843 */
Chris Wilson1c255952010-09-26 11:03:27 +01004844 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004845 while (!list_empty(&file_priv->mm.request_list)) {
4846 struct drm_i915_gem_request *request;
4847
4848 request = list_first_entry(&file_priv->mm.request_list,
4849 struct drm_i915_gem_request,
4850 client_list);
4851 list_del(&request->client_list);
4852 request->file_priv = NULL;
4853 }
Chris Wilson1c255952010-09-26 11:03:27 +01004854 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004855}
Chris Wilson31169712009-09-14 16:50:28 +01004856
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004857static void
4858i915_gem_file_idle_work_handler(struct work_struct *work)
4859{
4860 struct drm_i915_file_private *file_priv =
4861 container_of(work, typeof(*file_priv), mm.idle_work.work);
4862
4863 atomic_set(&file_priv->rps_wait_boost, false);
4864}
4865
4866int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4867{
4868 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004869 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004870
4871 DRM_DEBUG_DRIVER("\n");
4872
4873 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4874 if (!file_priv)
4875 return -ENOMEM;
4876
4877 file->driver_priv = file_priv;
4878 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004879 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004880
4881 spin_lock_init(&file_priv->mm.lock);
4882 INIT_LIST_HEAD(&file_priv->mm.request_list);
4883 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4884 i915_gem_file_idle_work_handler);
4885
Ben Widawskye422b882013-12-06 14:10:58 -08004886 ret = i915_gem_context_open(dev, file);
4887 if (ret)
4888 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004889
Ben Widawskye422b882013-12-06 14:10:58 -08004890 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004891}
4892
Chris Wilson57745062012-11-21 13:04:04 +00004893static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4894{
4895 if (!mutex_is_locked(mutex))
4896 return false;
4897
4898#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4899 return mutex->owner == task;
4900#else
4901 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4902 return false;
4903#endif
4904}
4905
Dave Chinner7dc19d52013-08-28 10:18:11 +10004906static unsigned long
4907i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004908{
Chris Wilson17250b72010-10-28 12:51:39 +01004909 struct drm_i915_private *dev_priv =
4910 container_of(shrinker,
4911 struct drm_i915_private,
4912 mm.inactive_shrinker);
4913 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004914 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004915 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004916 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004917
Chris Wilson57745062012-11-21 13:04:04 +00004918 if (!mutex_trylock(&dev->struct_mutex)) {
4919 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004920 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004921
Daniel Vetter677feac2012-12-19 14:33:45 +01004922 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004923 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004924
Chris Wilson57745062012-11-21 13:04:04 +00004925 unlock = false;
4926 }
Chris Wilson31169712009-09-14 16:50:28 +01004927
Dave Chinner7dc19d52013-08-28 10:18:11 +10004928 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004929 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004930 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004931 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004932
4933 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4934 if (obj->active)
4935 continue;
4936
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004937 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004938 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004939 }
Chris Wilson31169712009-09-14 16:50:28 +01004940
Chris Wilson57745062012-11-21 13:04:04 +00004941 if (unlock)
4942 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004943
Dave Chinner7dc19d52013-08-28 10:18:11 +10004944 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004945}
Ben Widawskya70a3142013-07-31 16:59:56 -07004946
4947/* All the new VM stuff */
4948unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4949 struct i915_address_space *vm)
4950{
4951 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4952 struct i915_vma *vma;
4953
Ben Widawsky6f425322013-12-06 14:10:48 -08004954 if (!dev_priv->mm.aliasing_ppgtt ||
4955 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004956 vm = &dev_priv->gtt.base;
4957
4958 BUG_ON(list_empty(&o->vma_list));
4959 list_for_each_entry(vma, &o->vma_list, vma_link) {
4960 if (vma->vm == vm)
4961 return vma->node.start;
4962
4963 }
4964 return -1;
4965}
4966
4967bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4968 struct i915_address_space *vm)
4969{
4970 struct i915_vma *vma;
4971
4972 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004973 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004974 return true;
4975
4976 return false;
4977}
4978
4979bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4980{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004981 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004982
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004983 list_for_each_entry(vma, &o->vma_list, vma_link)
4984 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004985 return true;
4986
4987 return false;
4988}
4989
4990unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4991 struct i915_address_space *vm)
4992{
4993 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4994 struct i915_vma *vma;
4995
Ben Widawsky6f425322013-12-06 14:10:48 -08004996 if (!dev_priv->mm.aliasing_ppgtt ||
4997 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004998 vm = &dev_priv->gtt.base;
4999
5000 BUG_ON(list_empty(&o->vma_list));
5001
5002 list_for_each_entry(vma, &o->vma_list, vma_link)
5003 if (vma->vm == vm)
5004 return vma->node.size;
5005
5006 return 0;
5007}
5008
Dave Chinner7dc19d52013-08-28 10:18:11 +10005009static unsigned long
5010i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5011{
5012 struct drm_i915_private *dev_priv =
5013 container_of(shrinker,
5014 struct drm_i915_private,
5015 mm.inactive_shrinker);
5016 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005017 unsigned long freed;
5018 bool unlock = true;
5019
5020 if (!mutex_trylock(&dev->struct_mutex)) {
5021 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005022 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005023
5024 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005025 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005026
5027 unlock = false;
5028 }
5029
Chris Wilsond9973b42013-10-04 10:33:00 +01005030 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5031 if (freed < sc->nr_to_scan)
5032 freed += __i915_gem_shrink(dev_priv,
5033 sc->nr_to_scan - freed,
5034 false);
5035 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005036 freed += i915_gem_shrink_all(dev_priv);
5037
5038 if (unlock)
5039 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005040
Dave Chinner7dc19d52013-08-28 10:18:11 +10005041 return freed;
5042}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005043
5044struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5045{
5046 struct i915_vma *vma;
5047
5048 if (WARN_ON(list_empty(&obj->vma_list)))
5049 return NULL;
5050
5051 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005052 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005053 return NULL;
5054
5055 return vma;
5056}