blob: f128ed8d6f65d7b40f325d60014f975bc1df9284 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000046static void
47i915_gem_object_retire(struct drm_i915_gem_object *obj);
48
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200353 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000521
522 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800523 }
524
525 ret = i915_gem_object_get_pages(obj);
526 if (ret)
527 return ret;
528
529 i915_gem_object_pin_pages(obj);
530
531 return ret;
532}
533
Daniel Vetterd174bd62012-03-25 19:47:40 +0200534/* Per-page copy function for the shmem pread fastpath.
535 * Flushes invalid cachelines before reading the target if
536 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700537static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
539 char __user *user_data,
540 bool page_do_bit17_swizzling, bool needs_clflush)
541{
542 char *vaddr;
543 int ret;
544
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200545 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546 return -EINVAL;
547
548 vaddr = kmap_atomic(page);
549 if (needs_clflush)
550 drm_clflush_virt_range(vaddr + shmem_page_offset,
551 page_length);
552 ret = __copy_to_user_inatomic(user_data,
553 vaddr + shmem_page_offset,
554 page_length);
555 kunmap_atomic(vaddr);
556
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100557 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558}
559
Daniel Vetter23c18c72012-03-25 19:47:42 +0200560static void
561shmem_clflush_swizzled_range(char *addr, unsigned long length,
562 bool swizzled)
563{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200564 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200565 unsigned long start = (unsigned long) addr;
566 unsigned long end = (unsigned long) addr + length;
567
568 /* For swizzling simply ensure that we always flush both
569 * channels. Lame, but simple and it works. Swizzled
570 * pwrite/pread is far from a hotpath - current userspace
571 * doesn't use it at all. */
572 start = round_down(start, 128);
573 end = round_up(end, 128);
574
575 drm_clflush_virt_range((void *)start, end - start);
576 } else {
577 drm_clflush_virt_range(addr, length);
578 }
579
580}
581
Daniel Vetterd174bd62012-03-25 19:47:40 +0200582/* Only difference to the fast-path function is that this can handle bit17
583 * and uses non-atomic copy and kmap functions. */
584static int
585shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
586 char __user *user_data,
587 bool page_do_bit17_swizzling, bool needs_clflush)
588{
589 char *vaddr;
590 int ret;
591
592 vaddr = kmap(page);
593 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200594 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
595 page_length,
596 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200597
598 if (page_do_bit17_swizzling)
599 ret = __copy_to_user_swizzled(user_data,
600 vaddr, shmem_page_offset,
601 page_length);
602 else
603 ret = __copy_to_user(user_data,
604 vaddr + shmem_page_offset,
605 page_length);
606 kunmap(page);
607
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100608 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609}
610
Eric Anholteb014592009-03-10 11:44:52 -0700611static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200612i915_gem_shmem_pread(struct drm_device *dev,
613 struct drm_i915_gem_object *obj,
614 struct drm_i915_gem_pread *args,
615 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700616{
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700618 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100620 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100621 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200622 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200623 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200624 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700625
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200626 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700627 remain = args->size;
628
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700630
Brad Volkin4c914c02014-02-18 10:15:45 -0800631 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100632 if (ret)
633 return ret;
634
Eric Anholteb014592009-03-10 11:44:52 -0700635 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100636
Imre Deak67d5a502013-02-18 19:28:02 +0200637 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
638 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200639 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100640
641 if (remain <= 0)
642 break;
643
Eric Anholteb014592009-03-10 11:44:52 -0700644 /* Operation in this page
645 *
Eric Anholteb014592009-03-10 11:44:52 -0700646 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700647 * page_length = bytes to copy for this page
648 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100649 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700650 page_length = remain;
651 if ((shmem_page_offset + page_length) > PAGE_SIZE)
652 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700653
Daniel Vetter8461d222011-12-14 13:57:32 +0100654 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
655 (page_to_phys(page) & (1 << 17)) != 0;
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
660 if (ret == 0)
661 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700662
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200663 mutex_unlock(&dev->struct_mutex);
664
Jani Nikulad330a952014-01-21 11:24:25 +0200665 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200666 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200667 /* Userspace is tricking us, but we've already clobbered
668 * its pages with the prefault and promised to write the
669 * data up to the first fault. Hence ignore any errors
670 * and just continue. */
671 (void)ret;
672 prefaulted = 1;
673 }
674
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
676 user_data, page_do_bit17_swizzling,
677 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700678
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200679 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100680
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100681 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100682 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100683
Chris Wilson17793c92014-03-07 08:30:36 +0000684next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700685 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100686 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700687 offset += page_length;
688 }
689
Chris Wilson4f27b752010-10-14 15:26:45 +0100690out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100691 i915_gem_object_unpin_pages(obj);
692
Eric Anholteb014592009-03-10 11:44:52 -0700693 return ret;
694}
695
Eric Anholt673a3942008-07-30 12:06:12 -0700696/**
697 * Reads data from the object referenced by handle.
698 *
699 * On error, the contents of *data are undefined.
700 */
701int
702i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000703 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700704{
705 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000706 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100707 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson51311d02010-11-17 09:10:42 +0000709 if (args->size == 0)
710 return 0;
711
712 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200713 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000714 args->size))
715 return -EFAULT;
716
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100718 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100719 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson05394f32010-11-08 19:18:58 +0000721 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000722 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100723 ret = -ENOENT;
724 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100725 }
Eric Anholt673a3942008-07-30 12:06:12 -0700726
Chris Wilson7dcd2492010-09-26 20:21:44 +0100727 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000728 if (args->offset > obj->base.size ||
729 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100731 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100732 }
733
Daniel Vetter1286ff72012-05-10 15:25:09 +0200734 /* prime objects have no backing filp to GEM pread/pwrite
735 * pages from.
736 */
737 if (!obj->base.filp) {
738 ret = -EINVAL;
739 goto out;
740 }
741
Chris Wilsondb53a302011-02-03 11:57:46 +0000742 trace_i915_gem_object_pread(obj, args->offset, args->size);
743
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200744 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700745
Chris Wilson35b62a82010-09-26 20:23:38 +0100746out:
Chris Wilson05394f32010-11-08 19:18:58 +0000747 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100748unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100749 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700750 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700751}
752
Keith Packard0839ccb2008-10-30 19:38:48 -0700753/* This is the fast write path which cannot handle
754 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700755 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700756
Keith Packard0839ccb2008-10-30 19:38:48 -0700757static inline int
758fast_user_write(struct io_mapping *mapping,
759 loff_t page_base, int page_offset,
760 char __user *user_data,
761 int length)
762{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700763 void __iomem *vaddr_atomic;
764 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700765 unsigned long unwritten;
766
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700767 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700768 /* We can use the cpu mem copy function because this is X86. */
769 vaddr = (void __force*)vaddr_atomic + page_offset;
770 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700771 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700772 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100773 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700774}
775
Eric Anholt3de09aa2009-03-09 09:42:23 -0700776/**
777 * This is the fast pwrite path, where we copy the data directly from the
778 * user into the GTT, uncached.
779 */
Eric Anholt673a3942008-07-30 12:06:12 -0700780static int
Chris Wilson05394f32010-11-08 19:18:58 +0000781i915_gem_gtt_pwrite_fast(struct drm_device *dev,
782 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700783 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000784 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700785{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300786 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700789 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200790 int page_offset, page_length, ret;
791
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100792 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793 if (ret)
794 goto out;
795
796 ret = i915_gem_object_set_to_gtt_domain(obj, true);
797 if (ret)
798 goto out_unpin;
799
800 ret = i915_gem_object_put_fence(obj);
801 if (ret)
802 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700803
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200804 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700805 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700807 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700808
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
810
Eric Anholt673a3942008-07-30 12:06:12 -0700811 while (remain > 0) {
812 /* Operation in this page
813 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700814 * page_base = page offset within aperture
815 * page_offset = offset within page
816 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700817 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100818 page_base = offset & PAGE_MASK;
819 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700820 page_length = remain;
821 if ((page_offset + remain) > PAGE_SIZE)
822 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700823
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700825 * source page isn't available. Return the error and we'll
826 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700827 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800828 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200829 page_offset, user_data, page_length)) {
830 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200831 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200832 }
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 remain -= page_length;
835 user_data += page_length;
836 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700837 }
Eric Anholt673a3942008-07-30 12:06:12 -0700838
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200839out_flush:
840 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800842 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200843out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700844 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700845}
846
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847/* Per-page copy function for the shmem pwrite fastpath.
848 * Flushes invalid cachelines before writing to the target if
849 * needs_clflush_before is set and flushes out any written cachelines after
850 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700851static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
853 char __user *user_data,
854 bool page_do_bit17_swizzling,
855 bool needs_clflush_before,
856 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700857{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200858 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700859 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700860
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200861 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700863
Daniel Vetterd174bd62012-03-25 19:47:40 +0200864 vaddr = kmap_atomic(page);
865 if (needs_clflush_before)
866 drm_clflush_virt_range(vaddr + shmem_page_offset,
867 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000868 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
869 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 if (needs_clflush_after)
871 drm_clflush_virt_range(vaddr + shmem_page_offset,
872 page_length);
873 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874
Chris Wilson755d2212012-09-04 21:02:55 +0100875 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700876}
877
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878/* Only difference to the fast-path function is that this can handle bit17
879 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700880static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
882 char __user *user_data,
883 bool page_do_bit17_swizzling,
884 bool needs_clflush_before,
885 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700886{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200887 char *vaddr;
888 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700889
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200891 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200892 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
893 page_length,
894 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 if (page_do_bit17_swizzling)
896 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100897 user_data,
898 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200899 else
900 ret = __copy_from_user(vaddr + shmem_page_offset,
901 user_data,
902 page_length);
903 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200904 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
905 page_length,
906 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100908
Chris Wilson755d2212012-09-04 21:02:55 +0100909 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700910}
911
Eric Anholt40123c12009-03-09 13:42:30 -0700912static int
Daniel Vettere244a442012-03-25 19:47:28 +0200913i915_gem_shmem_pwrite(struct drm_device *dev,
914 struct drm_i915_gem_object *obj,
915 struct drm_i915_gem_pwrite *args,
916 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700917{
Eric Anholt40123c12009-03-09 13:42:30 -0700918 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100919 loff_t offset;
920 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100921 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100922 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200923 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 int needs_clflush_after = 0;
925 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200926 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700927
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200928 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700929 remain = args->size;
930
Daniel Vetter8c599672011-12-14 13:57:31 +0100931 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700932
Daniel Vetter58642882012-03-25 19:47:37 +0200933 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
934 /* If we're not in the cpu write domain, set ourself into the gtt
935 * write domain and manually flush cachelines (if required). This
936 * optimizes for the case when the gpu will use the data
937 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100938 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700939 ret = i915_gem_object_wait_rendering(obj, false);
940 if (ret)
941 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000942
943 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200944 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100945 /* Same trick applies to invalidate partially written cachelines read
946 * before writing. */
947 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
948 needs_clflush_before =
949 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200950
Chris Wilson755d2212012-09-04 21:02:55 +0100951 ret = i915_gem_object_get_pages(obj);
952 if (ret)
953 return ret;
954
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200955 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 i915_gem_object_pin_pages(obj);
958
Eric Anholt40123c12009-03-09 13:42:30 -0700959 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000960 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700961
Imre Deak67d5a502013-02-18 19:28:02 +0200962 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
963 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200964 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200965 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 if (remain <= 0)
968 break;
969
Eric Anholt40123c12009-03-09 13:42:30 -0700970 /* Operation in this page
971 *
Eric Anholt40123c12009-03-09 13:42:30 -0700972 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700973 * page_length = bytes to copy for this page
974 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100975 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700976
977 page_length = remain;
978 if ((shmem_page_offset + page_length) > PAGE_SIZE)
979 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 /* If we don't overwrite a cacheline completely we need to be
982 * careful to have up-to-date data by first clflushing. Don't
983 * overcomplicate things and flush the entire patch. */
984 partial_cacheline_write = needs_clflush_before &&
985 ((shmem_page_offset | page_length)
986 & (boot_cpu_data.x86_clflush_size - 1));
987
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
989 (page_to_phys(page) & (1 << 17)) != 0;
990
Daniel Vetterd174bd62012-03-25 19:47:40 +0200991 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
992 user_data, page_do_bit17_swizzling,
993 partial_cacheline_write,
994 needs_clflush_after);
995 if (ret == 0)
996 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700997
Daniel Vettere244a442012-03-25 19:47:28 +0200998 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200999 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001000 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1001 user_data, page_do_bit17_swizzling,
1002 partial_cacheline_write,
1003 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001004
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001006
Chris Wilson755d2212012-09-04 21:02:55 +01001007 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001009
Chris Wilson17793c92014-03-07 08:30:36 +00001010next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001011 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001012 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001013 offset += page_length;
1014 }
1015
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001016out:
Chris Wilson755d2212012-09-04 21:02:55 +01001017 i915_gem_object_unpin_pages(obj);
1018
Daniel Vettere244a442012-03-25 19:47:28 +02001019 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001020 /*
1021 * Fixup: Flush cpu caches in case we didn't flush the dirty
1022 * cachelines in-line while writing and the object moved
1023 * out of the cpu write domain while we've dropped the lock.
1024 */
1025 if (!needs_clflush_after &&
1026 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001027 if (i915_gem_clflush_object(obj, obj->pin_display))
1028 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001029 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001030 }
Eric Anholt40123c12009-03-09 13:42:30 -07001031
Daniel Vetter58642882012-03-25 19:47:37 +02001032 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001033 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001034
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001035 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001036 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001037}
1038
1039/**
1040 * Writes data to the object referenced by handle.
1041 *
1042 * On error, the contents of the buffer that were to be modified are undefined.
1043 */
1044int
1045i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001046 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001047{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001048 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001049 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001050 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001051 int ret;
1052
1053 if (args->size == 0)
1054 return 0;
1055
1056 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001057 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001058 args->size))
1059 return -EFAULT;
1060
Jani Nikulad330a952014-01-21 11:24:25 +02001061 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001062 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1063 args->size);
1064 if (ret)
1065 return -EFAULT;
1066 }
Eric Anholt673a3942008-07-30 12:06:12 -07001067
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 intel_runtime_pm_get(dev_priv);
1069
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001070 ret = i915_mutex_lock_interruptible(dev);
1071 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001072 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001073
Chris Wilson05394f32010-11-08 19:18:58 +00001074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001075 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001076 ret = -ENOENT;
1077 goto unlock;
1078 }
Eric Anholt673a3942008-07-30 12:06:12 -07001079
Chris Wilson7dcd2492010-09-26 20:21:44 +01001080 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001081 if (args->offset > obj->base.size ||
1082 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001083 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001084 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 }
1086
Daniel Vetter1286ff72012-05-10 15:25:09 +02001087 /* prime objects have no backing filp to GEM pread/pwrite
1088 * pages from.
1089 */
1090 if (!obj->base.filp) {
1091 ret = -EINVAL;
1092 goto out;
1093 }
1094
Chris Wilsondb53a302011-02-03 11:57:46 +00001095 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1096
Daniel Vetter935aaa62012-03-25 19:47:35 +02001097 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001098 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1099 * it would end up going through the fenced access, and we'll get
1100 * different detiling behavior between reading and writing.
1101 * pread/pwrite currently are reading and writing from the CPU
1102 * perspective, requiring manual detiling by the client.
1103 */
Chris Wilson2c225692013-08-09 12:26:45 +01001104 if (obj->tiling_mode == I915_TILING_NONE &&
1105 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1106 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001107 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001108 /* Note that the gtt paths might fail with non-page-backed user
1109 * pointers (e.g. gtt mappings when moving data between
1110 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001111 }
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Chris Wilson6a2c4232014-11-04 04:51:40 -08001113 if (ret == -EFAULT || ret == -ENOSPC) {
1114 if (obj->phys_handle)
1115 ret = i915_gem_phys_pwrite(obj, args, file);
1116 else
1117 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1118 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001119
Chris Wilson35b62a82010-09-26 20:23:38 +01001120out:
Chris Wilson05394f32010-11-08 19:18:58 +00001121 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001122unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001123 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001124put_rpm:
1125 intel_runtime_pm_put(dev_priv);
1126
Eric Anholt673a3942008-07-30 12:06:12 -07001127 return ret;
1128}
1129
Chris Wilsonb3612372012-08-24 09:35:08 +01001130int
Daniel Vetter33196de2012-11-14 17:14:05 +01001131i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001132 bool interruptible)
1133{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001134 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001135 /* Non-interruptible callers can't handle -EAGAIN, hence return
1136 * -EIO unconditionally for these. */
1137 if (!interruptible)
1138 return -EIO;
1139
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001140 /* Recovery complete, but the reset failed ... */
1141 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001142 return -EIO;
1143
McAulay, Alistair6689c162014-08-15 18:51:35 +01001144 /*
1145 * Check if GPU Reset is in progress - we need intel_ring_begin
1146 * to work properly to reinit the hw state while the gpu is
1147 * still marked as reset-in-progress. Handle this with a flag.
1148 */
1149 if (!error->reload_in_reset)
1150 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 }
1152
1153 return 0;
1154}
1155
1156/*
John Harrisonb6660d52014-11-24 18:49:30 +00001157 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001158 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301159int
John Harrisonb6660d52014-11-24 18:49:30 +00001160i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001161{
1162 int ret;
1163
John Harrisonb6660d52014-11-24 18:49:30 +00001164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001165
1166 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001167 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001168 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001169
1170 return ret;
1171}
1172
Chris Wilson094f9a52013-09-25 17:34:55 +01001173static void fake_irq(unsigned long data)
1174{
1175 wake_up_process((struct task_struct *)data);
1176}
1177
1178static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001179 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001180{
1181 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1182}
1183
Chris Wilson2def4ad92015-04-07 16:20:41 +01001184static int __i915_spin_request(struct drm_i915_gem_request *rq)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001185{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001186 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001187
Chris Wilson2def4ad92015-04-07 16:20:41 +01001188 if (i915_gem_request_get_ring(rq)->irq_refcount)
1189 return -EBUSY;
1190
1191 timeout = jiffies + 1;
1192 while (!need_resched()) {
1193 if (i915_gem_request_completed(rq, true))
1194 return 0;
1195
1196 if (time_after_eq(jiffies, timeout))
1197 break;
1198
1199 cpu_relax_lowlatency();
1200 }
1201 if (i915_gem_request_completed(rq, false))
1202 return 0;
1203
1204 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001205}
1206
Chris Wilsonb3612372012-08-24 09:35:08 +01001207/**
John Harrison9c654812014-11-24 18:49:35 +00001208 * __i915_wait_request - wait until execution of request has finished
1209 * @req: duh!
1210 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001211 * @interruptible: do an interruptible wait (normally yes)
1212 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1213 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001214 * Note: It is of utmost importance that the passed in seqno and reset_counter
1215 * values have been read by the caller in an smp safe manner. Where read-side
1216 * locks are involved, it is sufficient to read the reset_counter before
1217 * unlocking the lock that protects the seqno. For lockless tricks, the
1218 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1219 * inserted.
1220 *
John Harrison9c654812014-11-24 18:49:35 +00001221 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001222 * errno with remaining time filled in timeout argument.
1223 */
John Harrison9c654812014-11-24 18:49:35 +00001224int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001225 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001226 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001227 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001228 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001229{
John Harrison9c654812014-11-24 18:49:35 +00001230 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001231 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001232 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001233 const bool irq_test_in_progress =
1234 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001235 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001236 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001237 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001238 int ret;
1239
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001240 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001241
John Harrison1b5a4332014-11-24 18:49:42 +00001242 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001243 return 0;
1244
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001245 timeout_expire = timeout ?
1246 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001247
Chris Wilson7c27f522015-04-07 16:20:33 +01001248 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilson1854d5c2015-04-07 16:20:32 +01001249 gen6_rps_boost(dev_priv, file_priv);
Chris Wilsonb3612372012-08-24 09:35:08 +01001250
Chris Wilson094f9a52013-09-25 17:34:55 +01001251 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001252 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001253 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001254
1255 /* Optimistic spin for the next jiffie before touching IRQs */
1256 ret = __i915_spin_request(req);
1257 if (ret == 0)
1258 goto out;
1259
1260 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1261 ret = -ENODEV;
1262 goto out;
1263 }
1264
Chris Wilson094f9a52013-09-25 17:34:55 +01001265 for (;;) {
1266 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001267
Chris Wilson094f9a52013-09-25 17:34:55 +01001268 prepare_to_wait(&ring->irq_queue, &wait,
1269 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001270
Daniel Vetterf69061b2012-12-06 09:01:42 +01001271 /* We need to check whether any gpu reset happened in between
1272 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001273 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1274 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1275 * is truely gone. */
1276 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1277 if (ret == 0)
1278 ret = -EAGAIN;
1279 break;
1280 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001281
John Harrison1b5a4332014-11-24 18:49:42 +00001282 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 ret = 0;
1284 break;
1285 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001286
Chris Wilson094f9a52013-09-25 17:34:55 +01001287 if (interruptible && signal_pending(current)) {
1288 ret = -ERESTARTSYS;
1289 break;
1290 }
1291
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001292 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001293 ret = -ETIME;
1294 break;
1295 }
1296
1297 timer.function = NULL;
1298 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001299 unsigned long expire;
1300
Chris Wilson094f9a52013-09-25 17:34:55 +01001301 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001302 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001303 mod_timer(&timer, expire);
1304 }
1305
Chris Wilson5035c272013-10-04 09:58:46 +01001306 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001307
Chris Wilson094f9a52013-09-25 17:34:55 +01001308 if (timer.function) {
1309 del_singleshot_timer_sync(&timer);
1310 destroy_timer_on_stack(&timer);
1311 }
1312 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001313 if (!irq_test_in_progress)
1314 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001315
1316 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001317
Chris Wilson2def4ad92015-04-07 16:20:41 +01001318out:
1319 now = ktime_get_raw_ns();
1320 trace_i915_gem_request_wait_end(req);
1321
Chris Wilsonb3612372012-08-24 09:35:08 +01001322 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001323 s64 tres = *timeout - (now - before);
1324
1325 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001326
1327 /*
1328 * Apparently ktime isn't accurate enough and occasionally has a
1329 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1330 * things up to make the test happy. We allow up to 1 jiffy.
1331 *
1332 * This is a regrssion from the timespec->ktime conversion.
1333 */
1334 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1335 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001336 }
1337
Chris Wilson094f9a52013-09-25 17:34:55 +01001338 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001339}
1340
1341/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001342 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001343 * request and object lists appropriately for that event.
1344 */
1345int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001346i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001347{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001348 struct drm_device *dev;
1349 struct drm_i915_private *dev_priv;
1350 bool interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001351 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001352 int ret;
1353
Daniel Vettera4b3a572014-11-26 14:17:05 +01001354 BUG_ON(req == NULL);
1355
1356 dev = req->ring->dev;
1357 dev_priv = dev->dev_private;
1358 interruptible = dev_priv->mm.interruptible;
1359
Chris Wilsonb3612372012-08-24 09:35:08 +01001360 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001361
Daniel Vetter33196de2012-11-14 17:14:05 +01001362 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001363 if (ret)
1364 return ret;
1365
Daniel Vettera4b3a572014-11-26 14:17:05 +01001366 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001367 if (ret)
1368 return ret;
1369
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001370 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001371 i915_gem_request_reference(req);
John Harrison9c654812014-11-24 18:49:35 +00001372 ret = __i915_wait_request(req, reset_counter,
1373 interruptible, NULL, NULL);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001374 i915_gem_request_unreference(req);
1375 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001376}
1377
Chris Wilsond26e3af2013-06-29 22:05:26 +01001378static int
John Harrison8e6395492014-10-30 18:40:53 +00001379i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001380{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001381 if (!obj->active)
1382 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001383
1384 /* Manually manage the write flush as we may have not yet
1385 * retired the buffer.
1386 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001387 * Note that the last_write_req is always the earlier of
1388 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001389 * we know we have passed the last write.
1390 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001391 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001392
1393 return 0;
1394}
1395
Chris Wilsonb3612372012-08-24 09:35:08 +01001396/**
1397 * Ensures that all rendering to the object has completed and the object is
1398 * safe to unbind from the GTT or access from the CPU.
1399 */
1400static __must_check int
1401i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1402 bool readonly)
1403{
John Harrison97b2a6a2014-11-24 18:49:26 +00001404 struct drm_i915_gem_request *req;
Chris Wilsonb3612372012-08-24 09:35:08 +01001405 int ret;
1406
John Harrison97b2a6a2014-11-24 18:49:26 +00001407 req = readonly ? obj->last_write_req : obj->last_read_req;
1408 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001409 return 0;
1410
Daniel Vettera4b3a572014-11-26 14:17:05 +01001411 ret = i915_wait_request(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 if (ret)
1413 return ret;
1414
John Harrison8e6395492014-10-30 18:40:53 +00001415 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001416}
1417
Chris Wilson3236f572012-08-24 09:35:09 +01001418/* A nonblocking variant of the above wait. This is a highly dangerous routine
1419 * as the object state may change during this call.
1420 */
1421static __must_check int
1422i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001423 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001424 bool readonly)
1425{
John Harrison97b2a6a2014-11-24 18:49:26 +00001426 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001427 struct drm_device *dev = obj->base.dev;
1428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001429 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001430 int ret;
1431
1432 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1433 BUG_ON(!dev_priv->mm.interruptible);
1434
John Harrison97b2a6a2014-11-24 18:49:26 +00001435 req = readonly ? obj->last_write_req : obj->last_read_req;
1436 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001437 return 0;
1438
Daniel Vetter33196de2012-11-14 17:14:05 +01001439 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001440 if (ret)
1441 return ret;
1442
John Harrisonb6660d52014-11-24 18:49:30 +00001443 ret = i915_gem_check_olr(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001444 if (ret)
1445 return ret;
1446
Daniel Vetterf69061b2012-12-06 09:01:42 +01001447 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00001448 i915_gem_request_reference(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001449 mutex_unlock(&dev->struct_mutex);
John Harrison9c654812014-11-24 18:49:35 +00001450 ret = __i915_wait_request(req, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001451 mutex_lock(&dev->struct_mutex);
John Harrisonff865882014-11-24 18:49:28 +00001452 i915_gem_request_unreference(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001453 if (ret)
1454 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001455
John Harrison8e6395492014-10-30 18:40:53 +00001456 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001457}
1458
Eric Anholt673a3942008-07-30 12:06:12 -07001459/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001460 * Called when user space prepares to use an object with the CPU, either
1461 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001462 */
1463int
1464i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001465 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001466{
1467 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001468 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001469 uint32_t read_domains = args->read_domains;
1470 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001471 int ret;
1472
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001473 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001474 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001475 return -EINVAL;
1476
Chris Wilson21d509e2009-06-06 09:46:02 +01001477 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001478 return -EINVAL;
1479
1480 /* Having something in the write domain implies it's in the read
1481 * domain, and only that read domain. Enforce that in the request.
1482 */
1483 if (write_domain != 0 && read_domains != write_domain)
1484 return -EINVAL;
1485
Chris Wilson76c1dec2010-09-25 11:22:51 +01001486 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001487 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001488 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001489
Chris Wilson05394f32010-11-08 19:18:58 +00001490 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001491 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001492 ret = -ENOENT;
1493 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001494 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001495
Chris Wilson3236f572012-08-24 09:35:09 +01001496 /* Try to flush the object off the GPU without holding the lock.
1497 * We will repeat the flush holding the lock in the normal manner
1498 * to catch cases where we are gazumped.
1499 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001500 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1501 file->driver_priv,
1502 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001503 if (ret)
1504 goto unref;
1505
Chris Wilson43566de2015-01-02 16:29:29 +05301506 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001507 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301508 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001509 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001510
Chris Wilson3236f572012-08-24 09:35:09 +01001511unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001512 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001513unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001514 mutex_unlock(&dev->struct_mutex);
1515 return ret;
1516}
1517
1518/**
1519 * Called when user space has done writes to this buffer
1520 */
1521int
1522i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001523 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001524{
1525 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001526 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001527 int ret = 0;
1528
Chris Wilson76c1dec2010-09-25 11:22:51 +01001529 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001530 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001531 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001532
Chris Wilson05394f32010-11-08 19:18:58 +00001533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001534 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001535 ret = -ENOENT;
1536 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001537 }
1538
Eric Anholt673a3942008-07-30 12:06:12 -07001539 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001540 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001541 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001542
Chris Wilson05394f32010-11-08 19:18:58 +00001543 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001544unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001545 mutex_unlock(&dev->struct_mutex);
1546 return ret;
1547}
1548
1549/**
1550 * Maps the contents of an object, returning the address it is mapped
1551 * into.
1552 *
1553 * While the mapping holds a reference on the contents of the object, it doesn't
1554 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001555 *
1556 * IMPORTANT:
1557 *
1558 * DRM driver writers who look a this function as an example for how to do GEM
1559 * mmap support, please don't implement mmap support like here. The modern way
1560 * to implement DRM mmap support is with an mmap offset ioctl (like
1561 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1562 * That way debug tooling like valgrind will understand what's going on, hiding
1563 * the mmap call in a driver private ioctl will break that. The i915 driver only
1564 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001565 */
1566int
1567i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001568 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001569{
1570 struct drm_i915_gem_mmap *args = data;
1571 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001572 unsigned long addr;
1573
Akash Goel1816f922015-01-02 16:29:30 +05301574 if (args->flags & ~(I915_MMAP_WC))
1575 return -EINVAL;
1576
1577 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1578 return -ENODEV;
1579
Chris Wilson05394f32010-11-08 19:18:58 +00001580 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001581 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001582 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001583
Daniel Vetter1286ff72012-05-10 15:25:09 +02001584 /* prime objects have no backing filp to GEM mmap
1585 * pages from.
1586 */
1587 if (!obj->filp) {
1588 drm_gem_object_unreference_unlocked(obj);
1589 return -EINVAL;
1590 }
1591
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001592 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001593 PROT_READ | PROT_WRITE, MAP_SHARED,
1594 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301595 if (args->flags & I915_MMAP_WC) {
1596 struct mm_struct *mm = current->mm;
1597 struct vm_area_struct *vma;
1598
1599 down_write(&mm->mmap_sem);
1600 vma = find_vma(mm, addr);
1601 if (vma)
1602 vma->vm_page_prot =
1603 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1604 else
1605 addr = -ENOMEM;
1606 up_write(&mm->mmap_sem);
1607 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001608 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001609 if (IS_ERR((void *)addr))
1610 return addr;
1611
1612 args->addr_ptr = (uint64_t) addr;
1613
1614 return 0;
1615}
1616
Jesse Barnesde151cf2008-11-12 10:03:55 -08001617/**
1618 * i915_gem_fault - fault a page into the GTT
1619 * vma: VMA in question
1620 * vmf: fault info
1621 *
1622 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1623 * from userspace. The fault handler takes care of binding the object to
1624 * the GTT (if needed), allocating and programming a fence register (again,
1625 * only if needed based on whether the old reg is still valid or the object
1626 * is tiled) and inserting a new PTE into the faulting process.
1627 *
1628 * Note that the faulting process may involve evicting existing objects
1629 * from the GTT and/or fence registers to make room. So performance may
1630 * suffer if the GTT working set is large or there are few fence registers
1631 * left.
1632 */
1633int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1634{
Chris Wilson05394f32010-11-08 19:18:58 +00001635 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1636 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001637 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001638 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001639 pgoff_t page_offset;
1640 unsigned long pfn;
1641 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001642 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001643
Paulo Zanonif65c9162013-11-27 18:20:34 -02001644 intel_runtime_pm_get(dev_priv);
1645
Jesse Barnesde151cf2008-11-12 10:03:55 -08001646 /* We don't use vmf->pgoff since that has the fake offset */
1647 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1648 PAGE_SHIFT;
1649
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001650 ret = i915_mutex_lock_interruptible(dev);
1651 if (ret)
1652 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001653
Chris Wilsondb53a302011-02-03 11:57:46 +00001654 trace_i915_gem_object_fault(obj, page_offset, true, write);
1655
Chris Wilson6e4930f2014-02-07 18:37:06 -02001656 /* Try to flush the object off the GPU first without holding the lock.
1657 * Upon reacquiring the lock, we will perform our sanity checks and then
1658 * repeat the flush holding the lock in the normal manner to catch cases
1659 * where we are gazumped.
1660 */
1661 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1662 if (ret)
1663 goto unlock;
1664
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001665 /* Access to snoopable pages through the GTT is incoherent. */
1666 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001667 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001668 goto unlock;
1669 }
1670
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001671 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001672 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1673 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001674 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001675
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001676 memset(&view, 0, sizeof(view));
1677 view.type = I915_GGTT_VIEW_PARTIAL;
1678 view.params.partial.offset = rounddown(page_offset, chunk_size);
1679 view.params.partial.size =
1680 min_t(unsigned int,
1681 chunk_size,
1682 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1683 view.params.partial.offset);
1684 }
1685
1686 /* Now pin it into the GTT if needed */
1687 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001688 if (ret)
1689 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001690
Chris Wilsonc9839302012-11-20 10:45:17 +00001691 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1692 if (ret)
1693 goto unpin;
1694
1695 ret = i915_gem_object_get_fence(obj);
1696 if (ret)
1697 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001698
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001699 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001700 pfn = dev_priv->gtt.mappable_base +
1701 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001702 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001703
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001704 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1705 /* Overriding existing pages in partial view does not cause
1706 * us any trouble as TLBs are still valid because the fault
1707 * is due to userspace losing part of the mapping or never
1708 * having accessed it before (at this partials' range).
1709 */
1710 unsigned long base = vma->vm_start +
1711 (view.params.partial.offset << PAGE_SHIFT);
1712 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001713
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001714 for (i = 0; i < view.params.partial.size; i++) {
1715 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001716 if (ret)
1717 break;
1718 }
1719
1720 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001721 } else {
1722 if (!obj->fault_mappable) {
1723 unsigned long size = min_t(unsigned long,
1724 vma->vm_end - vma->vm_start,
1725 obj->base.size);
1726 int i;
1727
1728 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1729 ret = vm_insert_pfn(vma,
1730 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1731 pfn + i);
1732 if (ret)
1733 break;
1734 }
1735
1736 obj->fault_mappable = true;
1737 } else
1738 ret = vm_insert_pfn(vma,
1739 (unsigned long)vmf->virtual_address,
1740 pfn + page_offset);
1741 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001742unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001743 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001744unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001745 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001746out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001747 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001748 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001749 /*
1750 * We eat errors when the gpu is terminally wedged to avoid
1751 * userspace unduly crashing (gl has no provisions for mmaps to
1752 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1753 * and so needs to be reported.
1754 */
1755 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001756 ret = VM_FAULT_SIGBUS;
1757 break;
1758 }
Chris Wilson045e7692010-11-07 09:18:22 +00001759 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001760 /*
1761 * EAGAIN means the gpu is hung and we'll wait for the error
1762 * handler to reset everything when re-faulting in
1763 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001764 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001765 case 0:
1766 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001767 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001768 case -EBUSY:
1769 /*
1770 * EBUSY is ok: this just means that another thread
1771 * already did the job.
1772 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001773 ret = VM_FAULT_NOPAGE;
1774 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001776 ret = VM_FAULT_OOM;
1777 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001778 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001779 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001780 ret = VM_FAULT_SIGBUS;
1781 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001783 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001784 ret = VM_FAULT_SIGBUS;
1785 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001786 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001787
1788 intel_runtime_pm_put(dev_priv);
1789 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790}
1791
1792/**
Chris Wilson901782b2009-07-10 08:18:50 +01001793 * i915_gem_release_mmap - remove physical page mappings
1794 * @obj: obj in question
1795 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001796 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001797 * relinquish ownership of the pages back to the system.
1798 *
1799 * It is vital that we remove the page mapping if we have mapped a tiled
1800 * object through the GTT and then lose the fence register due to
1801 * resource pressure. Similarly if the object has been moved out of the
1802 * aperture, than pages mapped into userspace must be revoked. Removing the
1803 * mapping will then trigger a page fault on the next user access, allowing
1804 * fixup by i915_gem_fault().
1805 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001806void
Chris Wilson05394f32010-11-08 19:18:58 +00001807i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001808{
Chris Wilson6299f992010-11-24 12:23:44 +00001809 if (!obj->fault_mappable)
1810 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001811
David Herrmann6796cb12014-01-03 14:24:19 +01001812 drm_vma_node_unmap(&obj->base.vma_node,
1813 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001814 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001815}
1816
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001817void
1818i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1819{
1820 struct drm_i915_gem_object *obj;
1821
1822 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1823 i915_gem_release_mmap(obj);
1824}
1825
Imre Deak0fa87792013-01-07 21:47:35 +02001826uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001827i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001828{
Chris Wilsone28f8712011-07-18 13:11:49 -07001829 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001830
1831 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001832 tiling_mode == I915_TILING_NONE)
1833 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001834
1835 /* Previous chips need a power-of-two fence region when tiling */
1836 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001837 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001838 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001839 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001840
Chris Wilsone28f8712011-07-18 13:11:49 -07001841 while (gtt_size < size)
1842 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001843
Chris Wilsone28f8712011-07-18 13:11:49 -07001844 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001845}
1846
Jesse Barnesde151cf2008-11-12 10:03:55 -08001847/**
1848 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1849 * @obj: object to check
1850 *
1851 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001852 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001853 */
Imre Deakd8651102013-01-07 21:47:33 +02001854uint32_t
1855i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1856 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001858 /*
1859 * Minimum alignment is 4k (GTT page size), but might be greater
1860 * if a fence register is needed for the object.
1861 */
Imre Deakd8651102013-01-07 21:47:33 +02001862 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001863 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001864 return 4096;
1865
1866 /*
1867 * Previous chips need to be aligned to the size of the smallest
1868 * fence register that can contain the object.
1869 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001870 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001871}
1872
Chris Wilsond8cb5082012-08-11 15:41:03 +01001873static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1874{
1875 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1876 int ret;
1877
David Herrmann0de23972013-07-24 21:07:52 +02001878 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001879 return 0;
1880
Daniel Vetterda494d72012-12-20 15:11:16 +01001881 dev_priv->mm.shrinker_no_lock_stealing = true;
1882
Chris Wilsond8cb5082012-08-11 15:41:03 +01001883 ret = drm_gem_create_mmap_offset(&obj->base);
1884 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001885 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001886
1887 /* Badly fragmented mmap space? The only way we can recover
1888 * space is by destroying unwanted objects. We can't randomly release
1889 * mmap_offsets as userspace expects them to be persistent for the
1890 * lifetime of the objects. The closest we can is to release the
1891 * offsets on purgeable objects by truncating it and marking it purged,
1892 * which prevents userspace from ever using that object again.
1893 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001894 i915_gem_shrink(dev_priv,
1895 obj->base.size >> PAGE_SHIFT,
1896 I915_SHRINK_BOUND |
1897 I915_SHRINK_UNBOUND |
1898 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001899 ret = drm_gem_create_mmap_offset(&obj->base);
1900 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001901 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001902
1903 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001904 ret = drm_gem_create_mmap_offset(&obj->base);
1905out:
1906 dev_priv->mm.shrinker_no_lock_stealing = false;
1907
1908 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001909}
1910
1911static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1912{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001913 drm_gem_free_mmap_offset(&obj->base);
1914}
1915
Dave Airlieda6b51d2014-12-24 13:11:17 +10001916int
Dave Airlieff72145b2011-02-07 12:16:14 +10001917i915_gem_mmap_gtt(struct drm_file *file,
1918 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001919 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001920 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001921{
Chris Wilsonda761a62010-10-27 17:37:08 +01001922 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001923 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001924 int ret;
1925
Chris Wilson76c1dec2010-09-25 11:22:51 +01001926 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001927 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001928 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001929
Dave Airlieff72145b2011-02-07 12:16:14 +10001930 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001931 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001932 ret = -ENOENT;
1933 goto unlock;
1934 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001935
Chris Wilson05394f32010-11-08 19:18:58 +00001936 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001937 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001938 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001939 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001940 }
1941
Chris Wilsond8cb5082012-08-11 15:41:03 +01001942 ret = i915_gem_object_create_mmap_offset(obj);
1943 if (ret)
1944 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945
David Herrmann0de23972013-07-24 21:07:52 +02001946 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001947
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001948out:
Chris Wilson05394f32010-11-08 19:18:58 +00001949 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001950unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001951 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001952 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001953}
1954
Dave Airlieff72145b2011-02-07 12:16:14 +10001955/**
1956 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1957 * @dev: DRM device
1958 * @data: GTT mapping ioctl data
1959 * @file: GEM object info
1960 *
1961 * Simply returns the fake offset to userspace so it can mmap it.
1962 * The mmap call will end up in drm_gem_mmap(), which will set things
1963 * up so we can get faults in the handler above.
1964 *
1965 * The fault handler will take care of binding the object into the GTT
1966 * (since it may have been evicted to make room for something), allocating
1967 * a fence register, and mapping the appropriate aperture address into
1968 * userspace.
1969 */
1970int
1971i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1972 struct drm_file *file)
1973{
1974 struct drm_i915_gem_mmap_gtt *args = data;
1975
Dave Airlieda6b51d2014-12-24 13:11:17 +10001976 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001977}
1978
Daniel Vetter225067e2012-08-20 10:23:20 +02001979/* Immediately discard the backing storage */
1980static void
1981i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001982{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001983 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001984
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001985 if (obj->base.filp == NULL)
1986 return;
1987
Daniel Vetter225067e2012-08-20 10:23:20 +02001988 /* Our goal here is to return as much of the memory as
1989 * is possible back to the system as we are called from OOM.
1990 * To do this we must instruct the shmfs to drop all of its
1991 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001992 */
Chris Wilson55372522014-03-25 13:23:06 +00001993 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001994 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001995}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001996
Chris Wilson55372522014-03-25 13:23:06 +00001997/* Try to discard unwanted pages */
1998static void
1999i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002000{
Chris Wilson55372522014-03-25 13:23:06 +00002001 struct address_space *mapping;
2002
2003 switch (obj->madv) {
2004 case I915_MADV_DONTNEED:
2005 i915_gem_object_truncate(obj);
2006 case __I915_MADV_PURGED:
2007 return;
2008 }
2009
2010 if (obj->base.filp == NULL)
2011 return;
2012
2013 mapping = file_inode(obj->base.filp)->i_mapping,
2014 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002015}
2016
Chris Wilson5cdf5882010-09-27 15:51:07 +01002017static void
Chris Wilson05394f32010-11-08 19:18:58 +00002018i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002019{
Imre Deak90797e62013-02-18 19:28:03 +02002020 struct sg_page_iter sg_iter;
2021 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002022
Chris Wilson05394f32010-11-08 19:18:58 +00002023 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002024
Chris Wilson6c085a72012-08-20 11:40:46 +02002025 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2026 if (ret) {
2027 /* In the event of a disaster, abandon all caches and
2028 * hope for the best.
2029 */
2030 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002031 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002032 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2033 }
2034
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002035 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002036 i915_gem_object_save_bit_17_swizzle(obj);
2037
Chris Wilson05394f32010-11-08 19:18:58 +00002038 if (obj->madv == I915_MADV_DONTNEED)
2039 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002040
Imre Deak90797e62013-02-18 19:28:03 +02002041 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002042 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002043
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002045 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002046
Chris Wilson05394f32010-11-08 19:18:58 +00002047 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002048 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002049
Chris Wilson9da3da62012-06-01 15:20:22 +01002050 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002051 }
Chris Wilson05394f32010-11-08 19:18:58 +00002052 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002053
Chris Wilson9da3da62012-06-01 15:20:22 +01002054 sg_free_table(obj->pages);
2055 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002056}
2057
Chris Wilsondd624af2013-01-15 12:39:35 +00002058int
Chris Wilson37e680a2012-06-07 15:38:42 +01002059i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2060{
2061 const struct drm_i915_gem_object_ops *ops = obj->ops;
2062
Chris Wilson2f745ad2012-09-04 21:02:58 +01002063 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002064 return 0;
2065
Chris Wilsona5570172012-09-04 21:02:54 +01002066 if (obj->pages_pin_count)
2067 return -EBUSY;
2068
Ben Widawsky98438772013-07-31 17:00:12 -07002069 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002070
Chris Wilsona2165e32012-12-03 11:49:00 +00002071 /* ->put_pages might need to allocate memory for the bit17 swizzle
2072 * array, hence protect them from being reaped by removing them from gtt
2073 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002074 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002075
Chris Wilson37e680a2012-06-07 15:38:42 +01002076 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002077 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002078
Chris Wilson55372522014-03-25 13:23:06 +00002079 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002080
2081 return 0;
2082}
2083
Chris Wilson37e680a2012-06-07 15:38:42 +01002084static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002085i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002086{
Chris Wilson6c085a72012-08-20 11:40:46 +02002087 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002088 int page_count, i;
2089 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002090 struct sg_table *st;
2091 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002092 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002093 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002094 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002095 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002096
Chris Wilson6c085a72012-08-20 11:40:46 +02002097 /* Assert that the object is not currently in any GPU domain. As it
2098 * wasn't in the GTT, there shouldn't be any way it could have been in
2099 * a GPU cache
2100 */
2101 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2102 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2103
Chris Wilson9da3da62012-06-01 15:20:22 +01002104 st = kmalloc(sizeof(*st), GFP_KERNEL);
2105 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002106 return -ENOMEM;
2107
Chris Wilson9da3da62012-06-01 15:20:22 +01002108 page_count = obj->base.size / PAGE_SIZE;
2109 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002110 kfree(st);
2111 return -ENOMEM;
2112 }
2113
2114 /* Get the list of pages out of our struct file. They'll be pinned
2115 * at this point until we release them.
2116 *
2117 * Fail silently without starting the shrinker
2118 */
Al Viro496ad9a2013-01-23 17:07:38 -05002119 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002120 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002121 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002122 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002123 sg = st->sgl;
2124 st->nents = 0;
2125 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002126 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2127 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002128 i915_gem_shrink(dev_priv,
2129 page_count,
2130 I915_SHRINK_BOUND |
2131 I915_SHRINK_UNBOUND |
2132 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002133 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2134 }
2135 if (IS_ERR(page)) {
2136 /* We've tried hard to allocate the memory by reaping
2137 * our own buffer, now let the real VM do its job and
2138 * go down in flames if truly OOM.
2139 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002140 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002141 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002142 if (IS_ERR(page))
2143 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002144 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002145#ifdef CONFIG_SWIOTLB
2146 if (swiotlb_nr_tbl()) {
2147 st->nents++;
2148 sg_set_page(sg, page, PAGE_SIZE, 0);
2149 sg = sg_next(sg);
2150 continue;
2151 }
2152#endif
Imre Deak90797e62013-02-18 19:28:03 +02002153 if (!i || page_to_pfn(page) != last_pfn + 1) {
2154 if (i)
2155 sg = sg_next(sg);
2156 st->nents++;
2157 sg_set_page(sg, page, PAGE_SIZE, 0);
2158 } else {
2159 sg->length += PAGE_SIZE;
2160 }
2161 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002162
2163 /* Check that the i965g/gm workaround works. */
2164 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002165 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002166#ifdef CONFIG_SWIOTLB
2167 if (!swiotlb_nr_tbl())
2168#endif
2169 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002170 obj->pages = st;
2171
Eric Anholt673a3942008-07-30 12:06:12 -07002172 if (i915_gem_object_needs_bit17_swizzle(obj))
2173 i915_gem_object_do_bit_17_swizzle(obj);
2174
Daniel Vetter656bfa32014-11-20 09:26:30 +01002175 if (obj->tiling_mode != I915_TILING_NONE &&
2176 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2177 i915_gem_object_pin_pages(obj);
2178
Eric Anholt673a3942008-07-30 12:06:12 -07002179 return 0;
2180
2181err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002182 sg_mark_end(sg);
2183 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002184 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002185 sg_free_table(st);
2186 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002187
2188 /* shmemfs first checks if there is enough memory to allocate the page
2189 * and reports ENOSPC should there be insufficient, along with the usual
2190 * ENOMEM for a genuine allocation failure.
2191 *
2192 * We use ENOSPC in our driver to mean that we have run out of aperture
2193 * space and so want to translate the error from shmemfs back to our
2194 * usual understanding of ENOMEM.
2195 */
2196 if (PTR_ERR(page) == -ENOSPC)
2197 return -ENOMEM;
2198 else
2199 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002200}
2201
Chris Wilson37e680a2012-06-07 15:38:42 +01002202/* Ensure that the associated pages are gathered from the backing storage
2203 * and pinned into our object. i915_gem_object_get_pages() may be called
2204 * multiple times before they are released by a single call to
2205 * i915_gem_object_put_pages() - once the pages are no longer referenced
2206 * either as a result of memory pressure (reaping pages under the shrinker)
2207 * or as the object is itself released.
2208 */
2209int
2210i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2211{
2212 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2213 const struct drm_i915_gem_object_ops *ops = obj->ops;
2214 int ret;
2215
Chris Wilson2f745ad2012-09-04 21:02:58 +01002216 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002217 return 0;
2218
Chris Wilson43e28f02013-01-08 10:53:09 +00002219 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002220 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002221 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002222 }
2223
Chris Wilsona5570172012-09-04 21:02:54 +01002224 BUG_ON(obj->pages_pin_count);
2225
Chris Wilson37e680a2012-06-07 15:38:42 +01002226 ret = ops->get_pages(obj);
2227 if (ret)
2228 return ret;
2229
Ben Widawsky35c20a62013-05-31 11:28:48 -07002230 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002231
2232 obj->get_page.sg = obj->pages->sgl;
2233 obj->get_page.last = 0;
2234
Chris Wilson37e680a2012-06-07 15:38:42 +01002235 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002236}
2237
Ben Widawskye2d05a82013-09-24 09:57:58 -07002238static void
Chris Wilson05394f32010-11-08 19:18:58 +00002239i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002240 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002241{
John Harrison41c52412014-11-24 18:49:43 +00002242 struct drm_i915_gem_request *req;
2243 struct intel_engine_cs *old_ring;
Daniel Vetter617dbe22010-02-11 22:16:02 +01002244
Zou Nan hai852835f2010-05-21 09:08:56 +08002245 BUG_ON(ring == NULL);
John Harrison41c52412014-11-24 18:49:43 +00002246
2247 req = intel_ring_get_request(ring);
2248 old_ring = i915_gem_request_get_ring(obj->last_read_req);
2249
2250 if (old_ring != ring && obj->last_write_req) {
John Harrison97b2a6a2014-11-24 18:49:26 +00002251 /* Keep the request relative to the current ring */
2252 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002253 }
Eric Anholt673a3942008-07-30 12:06:12 -07002254
2255 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002256 if (!obj->active) {
2257 drm_gem_object_reference(&obj->base);
2258 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002259 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002260
Chris Wilson05394f32010-11-08 19:18:58 +00002261 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002262
John Harrison97b2a6a2014-11-24 18:49:26 +00002263 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002264}
2265
Ben Widawskye2d05a82013-09-24 09:57:58 -07002266void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002267 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002268{
2269 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2270 return i915_gem_object_move_to_active(vma->obj, ring);
2271}
2272
Chris Wilsoncaea7472010-11-12 13:53:37 +00002273static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002274i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2275{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002276 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002277
Chris Wilson65ce3022012-07-20 12:41:02 +01002278 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002279 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002280
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002281 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2282 if (!list_empty(&vma->mm_list))
2283 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002284 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002285
Daniel Vetterf99d7062014-06-19 16:01:59 +02002286 intel_fb_obj_flush(obj, true);
2287
Chris Wilson65ce3022012-07-20 12:41:02 +01002288 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002289
John Harrison97b2a6a2014-11-24 18:49:26 +00002290 i915_gem_request_assign(&obj->last_read_req, NULL);
2291 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002292 obj->base.write_domain = 0;
2293
John Harrison97b2a6a2014-11-24 18:49:26 +00002294 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002295
2296 obj->active = 0;
2297 drm_gem_object_unreference(&obj->base);
2298
2299 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002300}
Eric Anholt673a3942008-07-30 12:06:12 -07002301
Chris Wilsonc8725f32014-03-17 12:21:55 +00002302static void
2303i915_gem_object_retire(struct drm_i915_gem_object *obj)
2304{
John Harrison41c52412014-11-24 18:49:43 +00002305 if (obj->last_read_req == NULL)
Chris Wilsonc8725f32014-03-17 12:21:55 +00002306 return;
2307
John Harrison1b5a4332014-11-24 18:49:42 +00002308 if (i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002309 i915_gem_object_move_to_inactive(obj);
2310}
2311
Chris Wilson9d7730912012-11-27 16:22:52 +00002312static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002313i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002314{
Chris Wilson9d7730912012-11-27 16:22:52 +00002315 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002316 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002317 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002318
Chris Wilson107f27a52012-12-10 13:56:17 +02002319 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002320 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002321 ret = intel_ring_idle(ring);
2322 if (ret)
2323 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002324 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002325 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002326
2327 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002328 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002329 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002330
Ben Widawskyebc348b2014-04-29 14:52:28 -07002331 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2332 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002333 }
2334
2335 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002336}
2337
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002338int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2339{
2340 struct drm_i915_private *dev_priv = dev->dev_private;
2341 int ret;
2342
2343 if (seqno == 0)
2344 return -EINVAL;
2345
2346 /* HWS page needs to be set less than what we
2347 * will inject to ring
2348 */
2349 ret = i915_gem_init_seqno(dev, seqno - 1);
2350 if (ret)
2351 return ret;
2352
2353 /* Carefully set the last_seqno value so that wrap
2354 * detection still works
2355 */
2356 dev_priv->next_seqno = seqno;
2357 dev_priv->last_seqno = seqno - 1;
2358 if (dev_priv->last_seqno == 0)
2359 dev_priv->last_seqno--;
2360
2361 return 0;
2362}
2363
Chris Wilson9d7730912012-11-27 16:22:52 +00002364int
2365i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002366{
Chris Wilson9d7730912012-11-27 16:22:52 +00002367 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002368
Chris Wilson9d7730912012-11-27 16:22:52 +00002369 /* reserve 0 for non-seqno */
2370 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002371 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002372 if (ret)
2373 return ret;
2374
2375 dev_priv->next_seqno = 1;
2376 }
2377
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002378 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002379 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002380}
2381
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002382int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002383 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002384 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002385{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002386 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002387 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002388 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002389 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002390 int ret;
2391
John Harrison6259cea2014-11-24 18:49:29 +00002392 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002393 if (WARN_ON(request == NULL))
2394 return -ENOMEM;
2395
2396 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002397 ringbuf = request->ctx->engine[ring->id].ringbuf;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002398 } else
2399 ringbuf = ring->buffer;
2400
2401 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002402 /*
2403 * Emit any outstanding flushes - execbuf can fail to emit the flush
2404 * after having emitted the batchbuffer command. Hence we need to fix
2405 * things up similar to emitting the lazy request. The difference here
2406 * is that the flush _must_ happen before the next request, no matter
2407 * what.
2408 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002409 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002410 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002411 if (ret)
2412 return ret;
2413 } else {
2414 ret = intel_ring_flush_all_caches(ring);
2415 if (ret)
2416 return ret;
2417 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002418
Chris Wilsona71d8d92012-02-15 11:25:36 +00002419 /* Record the position of the start of the request so that
2420 * should we detect the updated seqno part-way through the
2421 * GPU processing the request, we never over-estimate the
2422 * position of the head.
2423 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002424 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002425
Oscar Mateo48e29f52014-07-24 17:04:29 +01002426 if (i915.enable_execlists) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002427 ret = ring->emit_request(ringbuf, request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002428 if (ret)
2429 return ret;
2430 } else {
2431 ret = ring->add_request(ring);
2432 if (ret)
2433 return ret;
Michel Thierry53292cd2015-04-15 18:11:33 +01002434
2435 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002436 }
Eric Anholt673a3942008-07-30 12:06:12 -07002437
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002438 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002439
2440 /* Whilst this request exists, batch_obj will be on the
2441 * active_list, and so will hold the active reference. Only when this
2442 * request is retired will the the batch_obj be moved onto the
2443 * inactive_list and lose its active reference. Hence we do not need
2444 * to explicitly hold another reference here.
2445 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002446 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002447
Oscar Mateo48e29f52014-07-24 17:04:29 +01002448 if (!i915.enable_execlists) {
2449 /* Hold a reference to the current context so that we can inspect
2450 * it later in case a hangcheck error event fires.
2451 */
2452 request->ctx = ring->last_context;
2453 if (request->ctx)
2454 i915_gem_context_reference(request->ctx);
2455 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002456
Eric Anholt673a3942008-07-30 12:06:12 -07002457 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002458 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002459 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002460
Chris Wilsondb53a302011-02-03 11:57:46 +00002461 if (file) {
2462 struct drm_i915_file_private *file_priv = file->driver_priv;
2463
Chris Wilson1c255952010-09-26 11:03:27 +01002464 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002465 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002466 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002467 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002468 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002469
2470 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002471 }
Eric Anholt673a3942008-07-30 12:06:12 -07002472
John Harrison74328ee2014-11-24 18:49:38 +00002473 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002474 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002475
Daniel Vetter87255482014-11-19 20:36:48 +01002476 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002477
Daniel Vetter87255482014-11-19 20:36:48 +01002478 queue_delayed_work(dev_priv->wq,
2479 &dev_priv->mm.retire_work,
2480 round_jiffies_up_relative(HZ));
2481 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002482
Chris Wilson3cce4692010-10-27 16:11:02 +01002483 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002484}
2485
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002486static inline void
2487i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002488{
Chris Wilson1c255952010-09-26 11:03:27 +01002489 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002490
Chris Wilson1c255952010-09-26 11:03:27 +01002491 if (!file_priv)
2492 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002493
Chris Wilson1c255952010-09-26 11:03:27 +01002494 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002495 list_del(&request->client_list);
2496 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002497 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002498}
2499
Mika Kuoppala939fd762014-01-30 19:04:44 +02002500static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002501 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002502{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002503 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002504
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002505 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2506
2507 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002508 return true;
2509
Chris Wilson676fa572014-12-24 08:13:39 -08002510 if (ctx->hang_stats.ban_period_seconds &&
2511 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002512 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002513 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002514 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002515 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2516 if (i915_stop_ring_allow_warn(dev_priv))
2517 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002518 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002519 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002520 }
2521
2522 return false;
2523}
2524
Mika Kuoppala939fd762014-01-30 19:04:44 +02002525static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002526 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002527 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002528{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002529 struct i915_ctx_hang_stats *hs;
2530
2531 if (WARN_ON(!ctx))
2532 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002533
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002534 hs = &ctx->hang_stats;
2535
2536 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002537 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002538 hs->batch_active++;
2539 hs->guilty_ts = get_seconds();
2540 } else {
2541 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002542 }
2543}
2544
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002545static void i915_gem_free_request(struct drm_i915_gem_request *request)
2546{
2547 list_del(&request->list);
2548 i915_gem_request_remove_from_client(request);
2549
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002550 put_pid(request->pid);
2551
John Harrisonabfe2622014-11-24 18:49:24 +00002552 i915_gem_request_unreference(request);
2553}
2554
2555void i915_gem_request_free(struct kref *req_ref)
2556{
2557 struct drm_i915_gem_request *req = container_of(req_ref,
2558 typeof(*req), ref);
2559 struct intel_context *ctx = req->ctx;
2560
Thomas Daniel0794aed2014-11-25 10:39:25 +00002561 if (ctx) {
2562 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002563 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002564
Thomas Daniel0794aed2014-11-25 10:39:25 +00002565 if (ctx != ring->default_context)
2566 intel_lr_context_unpin(ring, ctx);
2567 }
John Harrisonabfe2622014-11-24 18:49:24 +00002568
Oscar Mateodcb4c122014-11-13 10:28:10 +00002569 i915_gem_context_unreference(ctx);
2570 }
John Harrisonabfe2622014-11-24 18:49:24 +00002571
Chris Wilsonefab6d82015-04-07 16:20:57 +01002572 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002573}
2574
John Harrison6689cb22015-03-19 12:30:08 +00002575int i915_gem_request_alloc(struct intel_engine_cs *ring,
2576 struct intel_context *ctx)
2577{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002578 struct drm_i915_private *dev_priv = to_i915(ring->dev);
2579 struct drm_i915_gem_request *rq;
John Harrison6689cb22015-03-19 12:30:08 +00002580 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002581
2582 if (ring->outstanding_lazy_request)
2583 return 0;
2584
Chris Wilsonefab6d82015-04-07 16:20:57 +01002585 rq = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2586 if (rq == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002587 return -ENOMEM;
2588
Chris Wilsonefab6d82015-04-07 16:20:57 +01002589 kref_init(&rq->ref);
2590 rq->i915 = dev_priv;
2591
2592 ret = i915_gem_get_seqno(ring->dev, &rq->seqno);
John Harrison6689cb22015-03-19 12:30:08 +00002593 if (ret) {
Chris Wilsonefab6d82015-04-07 16:20:57 +01002594 kfree(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002595 return ret;
2596 }
2597
Chris Wilsonefab6d82015-04-07 16:20:57 +01002598 rq->ring = ring;
John Harrison6689cb22015-03-19 12:30:08 +00002599
2600 if (i915.enable_execlists)
Chris Wilsonefab6d82015-04-07 16:20:57 +01002601 ret = intel_logical_ring_alloc_request_extras(rq, ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002602 else
Chris Wilsonefab6d82015-04-07 16:20:57 +01002603 ret = intel_ring_alloc_request_extras(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002604 if (ret) {
Chris Wilsonefab6d82015-04-07 16:20:57 +01002605 kfree(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002606 return ret;
2607 }
2608
Chris Wilsonefab6d82015-04-07 16:20:57 +01002609 ring->outstanding_lazy_request = rq;
John Harrison6689cb22015-03-19 12:30:08 +00002610 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002611}
2612
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002613struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002614i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002615{
Chris Wilson4db080f2013-12-04 11:37:09 +00002616 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002617
Chris Wilson4db080f2013-12-04 11:37:09 +00002618 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002619 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002620 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002621
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002622 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002623 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002624
2625 return NULL;
2626}
2627
2628static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002629 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002630{
2631 struct drm_i915_gem_request *request;
2632 bool ring_hung;
2633
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002634 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002635
2636 if (request == NULL)
2637 return;
2638
2639 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2640
Mika Kuoppala939fd762014-01-30 19:04:44 +02002641 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002642
2643 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002644 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002645}
2646
2647static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002648 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002649{
Chris Wilsondfaae392010-09-22 10:31:52 +01002650 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002651 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002652
Chris Wilson05394f32010-11-08 19:18:58 +00002653 obj = list_first_entry(&ring->active_list,
2654 struct drm_i915_gem_object,
2655 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002656
Chris Wilson05394f32010-11-08 19:18:58 +00002657 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002658 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002659
2660 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002661 * Clear the execlists queue up before freeing the requests, as those
2662 * are the ones that keep the context and ringbuffer backing objects
2663 * pinned in place.
2664 */
2665 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002666 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002667
2668 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002669 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002670 execlist_link);
2671 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002672
2673 if (submit_req->ctx != ring->default_context)
2674 intel_lr_context_unpin(ring, submit_req->ctx);
2675
Nick Hoathb3a38992015-02-19 16:30:47 +00002676 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002677 }
2678
2679 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002680 * We must free the requests after all the corresponding objects have
2681 * been moved off active lists. Which is the same order as the normal
2682 * retire_requests function does. This is important if object hold
2683 * implicit references on things like e.g. ppgtt address spaces through
2684 * the request.
2685 */
2686 while (!list_empty(&ring->request_list)) {
2687 struct drm_i915_gem_request *request;
2688
2689 request = list_first_entry(&ring->request_list,
2690 struct drm_i915_gem_request,
2691 list);
2692
2693 i915_gem_free_request(request);
2694 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002695
John Harrison6259cea2014-11-24 18:49:29 +00002696 /* This may not have been flushed before the reset, so clean it now */
2697 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002698}
2699
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002700void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002701{
2702 struct drm_i915_private *dev_priv = dev->dev_private;
2703 int i;
2704
Daniel Vetter4b9de732011-10-09 21:52:02 +02002705 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002706 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002707
Daniel Vetter94a335d2013-07-17 14:51:28 +02002708 /*
2709 * Commit delayed tiling changes if we have an object still
2710 * attached to the fence, otherwise just clear the fence.
2711 */
2712 if (reg->obj) {
2713 i915_gem_object_update_fence(reg->obj, reg,
2714 reg->obj->tiling_mode);
2715 } else {
2716 i915_gem_write_fence(dev, i, NULL);
2717 }
Chris Wilson312817a2010-11-22 11:50:11 +00002718 }
2719}
2720
Chris Wilson069efc12010-09-30 16:53:18 +01002721void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002722{
Chris Wilsondfaae392010-09-22 10:31:52 +01002723 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002724 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002725 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002726
Chris Wilson4db080f2013-12-04 11:37:09 +00002727 /*
2728 * Before we free the objects from the requests, we need to inspect
2729 * them for finding the guilty party. As the requests only borrow
2730 * their reference to the objects, the inspection must be done first.
2731 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002732 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002733 i915_gem_reset_ring_status(dev_priv, ring);
2734
2735 for_each_ring(ring, dev_priv, i)
2736 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002737
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002738 i915_gem_context_reset(dev);
2739
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002740 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002741}
2742
2743/**
2744 * This function clears the request list as sequence numbers are passed.
2745 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002746void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002747i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002748{
Chris Wilsondb53a302011-02-03 11:57:46 +00002749 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002750 return;
2751
Chris Wilsondb53a302011-02-03 11:57:46 +00002752 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002753
Chris Wilson832a3aa2015-03-18 18:19:22 +00002754 /* Retire requests first as we use it above for the early return.
2755 * If we retire requests last, we may use a later seqno and so clear
2756 * the requests lists without clearing the active list, leading to
2757 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002758 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002759 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002760 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002761
Zou Nan hai852835f2010-05-21 09:08:56 +08002762 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002763 struct drm_i915_gem_request,
2764 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002765
John Harrison1b5a4332014-11-24 18:49:42 +00002766 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002767 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002768
John Harrison74328ee2014-11-24 18:49:38 +00002769 trace_i915_gem_request_retire(request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002770
Chris Wilsona71d8d92012-02-15 11:25:36 +00002771 /* We know the GPU must have read the request to have
2772 * sent us the seqno + interrupt, so use the position
2773 * of tail of the request to update the last known position
2774 * of the GPU head.
2775 */
John Harrison98e1bd42015-02-13 11:48:12 +00002776 request->ringbuf->last_retired_head = request->postfix;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002777
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002778 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002779 }
2780
Chris Wilson832a3aa2015-03-18 18:19:22 +00002781 /* Move any buffers on the active list that are no longer referenced
2782 * by the ringbuffer to the flushing/inactive lists as appropriate,
2783 * before we free the context associated with the requests.
2784 */
2785 while (!list_empty(&ring->active_list)) {
2786 struct drm_i915_gem_object *obj;
2787
2788 obj = list_first_entry(&ring->active_list,
2789 struct drm_i915_gem_object,
2790 ring_list);
2791
2792 if (!i915_gem_request_completed(obj->last_read_req, true))
2793 break;
2794
2795 i915_gem_object_move_to_inactive(obj);
2796 }
2797
John Harrison581c26e82014-11-24 18:49:39 +00002798 if (unlikely(ring->trace_irq_req &&
2799 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002800 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002801 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002802 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002803
Chris Wilsondb53a302011-02-03 11:57:46 +00002804 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002805}
2806
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002807bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002808i915_gem_retire_requests(struct drm_device *dev)
2809{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002810 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002811 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002812 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002813 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002814
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002815 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002816 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002817 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002818 if (i915.enable_execlists) {
2819 unsigned long flags;
2820
2821 spin_lock_irqsave(&ring->execlist_lock, flags);
2822 idle &= list_empty(&ring->execlist_queue);
2823 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2824
2825 intel_execlists_retire_requests(ring);
2826 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002827 }
2828
2829 if (idle)
2830 mod_delayed_work(dev_priv->wq,
2831 &dev_priv->mm.idle_work,
2832 msecs_to_jiffies(100));
2833
2834 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002835}
2836
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002837static void
Eric Anholt673a3942008-07-30 12:06:12 -07002838i915_gem_retire_work_handler(struct work_struct *work)
2839{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002840 struct drm_i915_private *dev_priv =
2841 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2842 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002843 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002844
Chris Wilson891b48c2010-09-29 12:26:37 +01002845 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002846 idle = false;
2847 if (mutex_trylock(&dev->struct_mutex)) {
2848 idle = i915_gem_retire_requests(dev);
2849 mutex_unlock(&dev->struct_mutex);
2850 }
2851 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002852 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2853 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002854}
Chris Wilson891b48c2010-09-29 12:26:37 +01002855
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002856static void
2857i915_gem_idle_work_handler(struct work_struct *work)
2858{
2859 struct drm_i915_private *dev_priv =
2860 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002861 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002862 struct intel_engine_cs *ring;
2863 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002864
Chris Wilson423795c2015-04-07 16:21:08 +01002865 for_each_ring(ring, dev_priv, i)
2866 if (!list_empty(&ring->request_list))
2867 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002868
Chris Wilson35c94182015-04-07 16:20:37 +01002869 intel_mark_idle(dev);
2870
2871 if (mutex_trylock(&dev->struct_mutex)) {
2872 struct intel_engine_cs *ring;
2873 int i;
2874
2875 for_each_ring(ring, dev_priv, i)
2876 i915_gem_batch_pool_fini(&ring->batch_pool);
2877
2878 mutex_unlock(&dev->struct_mutex);
2879 }
Eric Anholt673a3942008-07-30 12:06:12 -07002880}
2881
Ben Widawsky5816d642012-04-11 11:18:19 -07002882/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002883 * Ensures that an object will eventually get non-busy by flushing any required
2884 * write domains, emitting any outstanding lazy request and retiring and
2885 * completed requests.
2886 */
2887static int
2888i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2889{
John Harrison41c52412014-11-24 18:49:43 +00002890 struct intel_engine_cs *ring;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002891 int ret;
2892
2893 if (obj->active) {
John Harrison41c52412014-11-24 18:49:43 +00002894 ring = i915_gem_request_get_ring(obj->last_read_req);
2895
John Harrisonb6660d52014-11-24 18:49:30 +00002896 ret = i915_gem_check_olr(obj->last_read_req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002897 if (ret)
2898 return ret;
2899
John Harrison41c52412014-11-24 18:49:43 +00002900 i915_gem_retire_requests_ring(ring);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002901 }
2902
2903 return 0;
2904}
2905
2906/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002907 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2908 * @DRM_IOCTL_ARGS: standard ioctl arguments
2909 *
2910 * Returns 0 if successful, else an error is returned with the remaining time in
2911 * the timeout parameter.
2912 * -ETIME: object is still busy after timeout
2913 * -ERESTARTSYS: signal interrupted the wait
2914 * -ENONENT: object doesn't exist
2915 * Also possible, but rare:
2916 * -EAGAIN: GPU wedged
2917 * -ENOMEM: damn
2918 * -ENODEV: Internal IRQ fail
2919 * -E?: The add request failed
2920 *
2921 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2922 * non-zero timeout parameter the wait ioctl will wait for the given number of
2923 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2924 * without holding struct_mutex the object may become re-busied before this
2925 * function completes. A similar but shorter * race condition exists in the busy
2926 * ioctl
2927 */
2928int
2929i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2930{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002931 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002932 struct drm_i915_gem_wait *args = data;
2933 struct drm_i915_gem_object *obj;
John Harrisonff865882014-11-24 18:49:28 +00002934 struct drm_i915_gem_request *req;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002935 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002936 int ret = 0;
2937
Daniel Vetter11b5d512014-09-29 15:31:26 +02002938 if (args->flags != 0)
2939 return -EINVAL;
2940
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002941 ret = i915_mutex_lock_interruptible(dev);
2942 if (ret)
2943 return ret;
2944
2945 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2946 if (&obj->base == NULL) {
2947 mutex_unlock(&dev->struct_mutex);
2948 return -ENOENT;
2949 }
2950
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002951 /* Need to make sure the object gets inactive eventually. */
2952 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002953 if (ret)
2954 goto out;
2955
John Harrison97b2a6a2014-11-24 18:49:26 +00002956 if (!obj->active || !obj->last_read_req)
2957 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002958
John Harrisonff865882014-11-24 18:49:28 +00002959 req = obj->last_read_req;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002960
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002961 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00002962 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002963 */
Chris Wilson762e4582015-03-04 18:09:26 +00002964 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002965 ret = -ETIME;
2966 goto out;
2967 }
2968
2969 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002970 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00002971 i915_gem_request_reference(req);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002972 mutex_unlock(&dev->struct_mutex);
2973
Chris Wilson762e4582015-03-04 18:09:26 +00002974 ret = __i915_wait_request(req, reset_counter, true,
2975 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
John Harrison9c654812014-11-24 18:49:35 +00002976 file->driver_priv);
Chris Wilson41037f92015-03-27 11:01:36 +00002977 i915_gem_request_unreference__unlocked(req);
John Harrisonff865882014-11-24 18:49:28 +00002978 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002979
2980out:
2981 drm_gem_object_unreference(&obj->base);
2982 mutex_unlock(&dev->struct_mutex);
2983 return ret;
2984}
2985
2986/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002987 * i915_gem_object_sync - sync an object to a ring.
2988 *
2989 * @obj: object which may be in use on another ring.
2990 * @to: ring we wish to use the object on. May be NULL.
2991 *
2992 * This code is meant to abstract object synchronization with the GPU.
2993 * Calling with NULL implies synchronizing the object with the CPU
2994 * rather than a particular GPU ring.
2995 *
2996 * Returns 0 if successful, else propagates up the lower layer error.
2997 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002998int
2999i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003000 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07003001{
John Harrison41c52412014-11-24 18:49:43 +00003002 struct intel_engine_cs *from;
Ben Widawsky2911a352012-04-05 14:47:36 -07003003 u32 seqno;
3004 int ret, idx;
3005
John Harrison41c52412014-11-24 18:49:43 +00003006 from = i915_gem_request_get_ring(obj->last_read_req);
3007
Ben Widawsky2911a352012-04-05 14:47:36 -07003008 if (from == NULL || to == from)
3009 return 0;
3010
Ben Widawsky5816d642012-04-11 11:18:19 -07003011 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01003012 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07003013
3014 idx = intel_ring_sync_index(from, to);
3015
John Harrison97b2a6a2014-11-24 18:49:26 +00003016 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07003017 /* Optimization: Avoid semaphore sync when we are sure we already
3018 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07003019 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07003020 return 0;
3021
John Harrisonb6660d52014-11-24 18:49:30 +00003022 ret = i915_gem_check_olr(obj->last_read_req);
Ben Widawskyb4aca012012-04-25 20:50:12 -07003023 if (ret)
3024 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003025
John Harrison74328ee2014-11-24 18:49:38 +00003026 trace_i915_gem_ring_sync_to(from, to, obj->last_read_req);
Ben Widawskyebc348b2014-04-29 14:52:28 -07003027 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07003028 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00003029 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02003030 * might have just caused seqno wrap under
3031 * the radar.
3032 */
John Harrison97b2a6a2014-11-24 18:49:26 +00003033 from->semaphore.sync_seqno[idx] =
3034 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07003035
Ben Widawskye3a5a222012-04-11 11:18:20 -07003036 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003037}
3038
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003039static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3040{
3041 u32 old_write_domain, old_read_domains;
3042
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003043 /* Force a pagefault for domain tracking on next user access */
3044 i915_gem_release_mmap(obj);
3045
Keith Packardb97c3d92011-06-24 21:02:59 -07003046 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3047 return;
3048
Chris Wilson97c809fd2012-10-09 19:24:38 +01003049 /* Wait for any direct GTT access to complete */
3050 mb();
3051
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003052 old_read_domains = obj->base.read_domains;
3053 old_write_domain = obj->base.write_domain;
3054
3055 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3056 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3057
3058 trace_i915_gem_object_change_domain(obj,
3059 old_read_domains,
3060 old_write_domain);
3061}
3062
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003063int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003064{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003065 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003066 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003067 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003068
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003069 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003070 return 0;
3071
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003072 if (!drm_mm_node_allocated(&vma->node)) {
3073 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003074 return 0;
3075 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003076
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003077 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003078 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003079
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003080 BUG_ON(obj->pages == NULL);
3081
Chris Wilsona8198ee2011-04-13 22:04:09 +01003082 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003083 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003084 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003085 /* Continue on if we fail due to EIO, the GPU is hung so we
3086 * should be safe and we need to cleanup or else we might
3087 * cause memory corruption through use-after-free.
3088 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003089
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003090 if (i915_is_ggtt(vma->vm) &&
3091 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003092 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003093
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003094 /* release the fence reg _after_ flushing */
3095 ret = i915_gem_object_put_fence(obj);
3096 if (ret)
3097 return ret;
3098 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003099
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003100 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003101
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003102 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003103 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003104
Chris Wilson64bf9302014-02-25 14:23:28 +00003105 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003106 if (i915_is_ggtt(vma->vm)) {
3107 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3108 obj->map_and_fenceable = false;
3109 } else if (vma->ggtt_view.pages) {
3110 sg_free_table(vma->ggtt_view.pages);
3111 kfree(vma->ggtt_view.pages);
3112 vma->ggtt_view.pages = NULL;
3113 }
3114 }
Eric Anholt673a3942008-07-30 12:06:12 -07003115
Ben Widawsky2f633152013-07-17 12:19:03 -07003116 drm_mm_remove_node(&vma->node);
3117 i915_gem_vma_destroy(vma);
3118
3119 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003120 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003121 if (list_empty(&obj->vma_list)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003122 /* Throw away the active reference before
3123 * moving to the unbound list. */
3124 i915_gem_object_retire(obj);
3125
Armin Reese9490edb2014-07-11 10:20:07 -07003126 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003127 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003128 }
Eric Anholt673a3942008-07-30 12:06:12 -07003129
Chris Wilson70903c32013-12-04 09:59:09 +00003130 /* And finally now the object is completely decoupled from this vma,
3131 * we can drop its hold on the backing storage and allow it to be
3132 * reaped by the shrinker.
3133 */
3134 i915_gem_object_unpin_pages(obj);
3135
Chris Wilson88241782011-01-07 17:09:48 +00003136 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003137}
3138
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003139int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003140{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003141 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003142 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003143 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003144
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003145 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003146 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003147 if (!i915.enable_execlists) {
3148 ret = i915_switch_context(ring, ring->default_context);
3149 if (ret)
3150 return ret;
3151 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003152
Chris Wilson3e960502012-11-27 16:22:54 +00003153 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003154 if (ret)
3155 return ret;
3156 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003157
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003158 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003159}
3160
Chris Wilson9ce079e2012-04-17 15:31:30 +01003161static void i965_write_fence_reg(struct drm_device *dev, int reg,
3162 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003163{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003164 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003165 int fence_reg;
3166 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003167
Imre Deak56c844e2013-01-07 21:47:34 +02003168 if (INTEL_INFO(dev)->gen >= 6) {
3169 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3170 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3171 } else {
3172 fence_reg = FENCE_REG_965_0;
3173 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3174 }
3175
Chris Wilsond18b9612013-07-10 13:36:23 +01003176 fence_reg += reg * 8;
3177
3178 /* To w/a incoherency with non-atomic 64-bit register updates,
3179 * we split the 64-bit update into two 32-bit writes. In order
3180 * for a partial fence not to be evaluated between writes, we
3181 * precede the update with write to turn off the fence register,
3182 * and only enable the fence as the last step.
3183 *
3184 * For extra levels of paranoia, we make sure each step lands
3185 * before applying the next step.
3186 */
3187 I915_WRITE(fence_reg, 0);
3188 POSTING_READ(fence_reg);
3189
Chris Wilson9ce079e2012-04-17 15:31:30 +01003190 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003191 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003192 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003193
Bob Paauweaf1a7302014-12-18 09:51:26 -08003194 /* Adjust fence size to match tiled area */
3195 if (obj->tiling_mode != I915_TILING_NONE) {
3196 uint32_t row_size = obj->stride *
3197 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3198 size = (size / row_size) * row_size;
3199 }
3200
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003201 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003202 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003203 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003204 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003205 if (obj->tiling_mode == I915_TILING_Y)
3206 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3207 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003208
Chris Wilsond18b9612013-07-10 13:36:23 +01003209 I915_WRITE(fence_reg + 4, val >> 32);
3210 POSTING_READ(fence_reg + 4);
3211
3212 I915_WRITE(fence_reg + 0, val);
3213 POSTING_READ(fence_reg);
3214 } else {
3215 I915_WRITE(fence_reg + 4, 0);
3216 POSTING_READ(fence_reg + 4);
3217 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003218}
3219
Chris Wilson9ce079e2012-04-17 15:31:30 +01003220static void i915_write_fence_reg(struct drm_device *dev, int reg,
3221 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003222{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003223 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003224 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003225
Chris Wilson9ce079e2012-04-17 15:31:30 +01003226 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003227 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003228 int pitch_val;
3229 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003230
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003231 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003232 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003233 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3234 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3235 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003236
3237 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3238 tile_width = 128;
3239 else
3240 tile_width = 512;
3241
3242 /* Note: pitch better be a power of two tile widths */
3243 pitch_val = obj->stride / tile_width;
3244 pitch_val = ffs(pitch_val) - 1;
3245
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003246 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003247 if (obj->tiling_mode == I915_TILING_Y)
3248 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3249 val |= I915_FENCE_SIZE_BITS(size);
3250 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3251 val |= I830_FENCE_REG_VALID;
3252 } else
3253 val = 0;
3254
3255 if (reg < 8)
3256 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003257 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003258 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003259
Chris Wilson9ce079e2012-04-17 15:31:30 +01003260 I915_WRITE(reg, val);
3261 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003262}
3263
Chris Wilson9ce079e2012-04-17 15:31:30 +01003264static void i830_write_fence_reg(struct drm_device *dev, int reg,
3265 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003266{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003267 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003268 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003269
Chris Wilson9ce079e2012-04-17 15:31:30 +01003270 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003271 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003272 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003273
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003274 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003275 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003276 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3277 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3278 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003279
Chris Wilson9ce079e2012-04-17 15:31:30 +01003280 pitch_val = obj->stride / 128;
3281 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003282
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003283 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003284 if (obj->tiling_mode == I915_TILING_Y)
3285 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3286 val |= I830_FENCE_SIZE_BITS(size);
3287 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3288 val |= I830_FENCE_REG_VALID;
3289 } else
3290 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003291
Chris Wilson9ce079e2012-04-17 15:31:30 +01003292 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3293 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3294}
3295
Chris Wilsond0a57782012-10-09 19:24:37 +01003296inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3297{
3298 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3299}
3300
Chris Wilson9ce079e2012-04-17 15:31:30 +01003301static void i915_gem_write_fence(struct drm_device *dev, int reg,
3302 struct drm_i915_gem_object *obj)
3303{
Chris Wilsond0a57782012-10-09 19:24:37 +01003304 struct drm_i915_private *dev_priv = dev->dev_private;
3305
3306 /* Ensure that all CPU reads are completed before installing a fence
3307 * and all writes before removing the fence.
3308 */
3309 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3310 mb();
3311
Daniel Vetter94a335d2013-07-17 14:51:28 +02003312 WARN(obj && (!obj->stride || !obj->tiling_mode),
3313 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3314 obj->stride, obj->tiling_mode);
3315
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003316 if (IS_GEN2(dev))
3317 i830_write_fence_reg(dev, reg, obj);
3318 else if (IS_GEN3(dev))
3319 i915_write_fence_reg(dev, reg, obj);
3320 else if (INTEL_INFO(dev)->gen >= 4)
3321 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003322
3323 /* And similarly be paranoid that no direct access to this region
3324 * is reordered to before the fence is installed.
3325 */
3326 if (i915_gem_object_needs_mb(obj))
3327 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003328}
3329
Chris Wilson61050802012-04-17 15:31:31 +01003330static inline int fence_number(struct drm_i915_private *dev_priv,
3331 struct drm_i915_fence_reg *fence)
3332{
3333 return fence - dev_priv->fence_regs;
3334}
3335
3336static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3337 struct drm_i915_fence_reg *fence,
3338 bool enable)
3339{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003340 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003341 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003342
Chris Wilson46a0b632013-07-10 13:36:24 +01003343 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003344
3345 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003346 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003347 fence->obj = obj;
3348 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3349 } else {
3350 obj->fence_reg = I915_FENCE_REG_NONE;
3351 fence->obj = NULL;
3352 list_del_init(&fence->lru_list);
3353 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003354 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003355}
3356
Chris Wilsond9e86c02010-11-10 16:40:20 +00003357static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003358i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003359{
John Harrison97b2a6a2014-11-24 18:49:26 +00003360 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003361 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003362 if (ret)
3363 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003364
John Harrison97b2a6a2014-11-24 18:49:26 +00003365 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003366 }
3367
3368 return 0;
3369}
3370
3371int
3372i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3373{
Chris Wilson61050802012-04-17 15:31:31 +01003374 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003375 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003376 int ret;
3377
Chris Wilsond0a57782012-10-09 19:24:37 +01003378 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003379 if (ret)
3380 return ret;
3381
Chris Wilson61050802012-04-17 15:31:31 +01003382 if (obj->fence_reg == I915_FENCE_REG_NONE)
3383 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003384
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003385 fence = &dev_priv->fence_regs[obj->fence_reg];
3386
Daniel Vetteraff10b302014-02-14 14:06:05 +01003387 if (WARN_ON(fence->pin_count))
3388 return -EBUSY;
3389
Chris Wilson61050802012-04-17 15:31:31 +01003390 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003391 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003392
3393 return 0;
3394}
3395
3396static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003397i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003398{
Daniel Vetterae3db242010-02-19 11:51:58 +01003399 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003400 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003401 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003402
3403 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003404 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003405 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3406 reg = &dev_priv->fence_regs[i];
3407 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003408 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003409
Chris Wilson1690e1e2011-12-14 13:57:08 +01003410 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003411 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003412 }
3413
Chris Wilsond9e86c02010-11-10 16:40:20 +00003414 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003415 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003416
3417 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003418 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003419 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003420 continue;
3421
Chris Wilson8fe301a2012-04-17 15:31:28 +01003422 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003423 }
3424
Chris Wilson5dce5b932014-01-20 10:17:36 +00003425deadlock:
3426 /* Wait for completion of pending flips which consume fences */
3427 if (intel_has_pending_fb_unpin(dev))
3428 return ERR_PTR(-EAGAIN);
3429
3430 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003431}
3432
Jesse Barnesde151cf2008-11-12 10:03:55 -08003433/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003434 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003435 * @obj: object to map through a fence reg
3436 *
3437 * When mapping objects through the GTT, userspace wants to be able to write
3438 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003439 * This function walks the fence regs looking for a free one for @obj,
3440 * stealing one if it can't find any.
3441 *
3442 * It then sets up the reg based on the object's properties: address, pitch
3443 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003444 *
3445 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003446 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003447int
Chris Wilson06d98132012-04-17 15:31:24 +01003448i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003449{
Chris Wilson05394f32010-11-08 19:18:58 +00003450 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003451 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003452 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003453 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003454 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003455
Chris Wilson14415742012-04-17 15:31:33 +01003456 /* Have we updated the tiling parameters upon the object and so
3457 * will need to serialise the write to the associated fence register?
3458 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003459 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003460 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003461 if (ret)
3462 return ret;
3463 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003464
Chris Wilsond9e86c02010-11-10 16:40:20 +00003465 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003466 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3467 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003468 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003469 list_move_tail(&reg->lru_list,
3470 &dev_priv->mm.fence_list);
3471 return 0;
3472 }
3473 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003474 if (WARN_ON(!obj->map_and_fenceable))
3475 return -EINVAL;
3476
Chris Wilson14415742012-04-17 15:31:33 +01003477 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003478 if (IS_ERR(reg))
3479 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003480
Chris Wilson14415742012-04-17 15:31:33 +01003481 if (reg->obj) {
3482 struct drm_i915_gem_object *old = reg->obj;
3483
Chris Wilsond0a57782012-10-09 19:24:37 +01003484 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003485 if (ret)
3486 return ret;
3487
Chris Wilson14415742012-04-17 15:31:33 +01003488 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003489 }
Chris Wilson14415742012-04-17 15:31:33 +01003490 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003491 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003492
Chris Wilson14415742012-04-17 15:31:33 +01003493 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003494
Chris Wilson9ce079e2012-04-17 15:31:30 +01003495 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003496}
3497
Chris Wilson4144f9b2014-09-11 08:43:48 +01003498static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003499 unsigned long cache_level)
3500{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003501 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003502 struct drm_mm_node *other;
3503
Chris Wilson4144f9b2014-09-11 08:43:48 +01003504 /*
3505 * On some machines we have to be careful when putting differing types
3506 * of snoopable memory together to avoid the prefetcher crossing memory
3507 * domains and dying. During vm initialisation, we decide whether or not
3508 * these constraints apply and set the drm_mm.color_adjust
3509 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003510 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003511 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003512 return true;
3513
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003514 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003515 return true;
3516
3517 if (list_empty(&gtt_space->node_list))
3518 return true;
3519
3520 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3521 if (other->allocated && !other->hole_follows && other->color != cache_level)
3522 return false;
3523
3524 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3525 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3526 return false;
3527
3528 return true;
3529}
3530
Jesse Barnesde151cf2008-11-12 10:03:55 -08003531/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003532 * Finds free space in the GTT aperture and binds the object or a view of it
3533 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003534 */
Daniel Vetter262de142014-02-14 14:01:20 +01003535static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003536i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3537 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003538 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003539 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003540 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003541{
Chris Wilson05394f32010-11-08 19:18:58 +00003542 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003543 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003544 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003545 unsigned long start =
3546 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3547 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003548 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003549 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003550 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003551
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003552 if (i915_is_ggtt(vm)) {
3553 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003554
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003555 if (WARN_ON(!ggtt_view))
3556 return ERR_PTR(-EINVAL);
3557
3558 view_size = i915_ggtt_view_size(obj, ggtt_view);
3559
3560 fence_size = i915_gem_get_gtt_size(dev,
3561 view_size,
3562 obj->tiling_mode);
3563 fence_alignment = i915_gem_get_gtt_alignment(dev,
3564 view_size,
3565 obj->tiling_mode,
3566 true);
3567 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3568 view_size,
3569 obj->tiling_mode,
3570 false);
3571 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3572 } else {
3573 fence_size = i915_gem_get_gtt_size(dev,
3574 obj->base.size,
3575 obj->tiling_mode);
3576 fence_alignment = i915_gem_get_gtt_alignment(dev,
3577 obj->base.size,
3578 obj->tiling_mode,
3579 true);
3580 unfenced_alignment =
3581 i915_gem_get_gtt_alignment(dev,
3582 obj->base.size,
3583 obj->tiling_mode,
3584 false);
3585 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3586 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003587
Eric Anholt673a3942008-07-30 12:06:12 -07003588 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003589 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003590 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003591 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003592 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3593 ggtt_view ? ggtt_view->type : 0,
3594 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003595 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003596 }
3597
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003598 /* If binding the object/GGTT view requires more space than the entire
3599 * aperture has, reject it early before evicting everything in a vain
3600 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003601 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003602 if (size > end) {
3603 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3604 ggtt_view ? ggtt_view->type : 0,
3605 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003606 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003607 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003608 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003609 }
3610
Chris Wilson37e680a2012-06-07 15:38:42 +01003611 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003612 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003613 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003614
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003615 i915_gem_object_pin_pages(obj);
3616
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003617 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3618 i915_gem_obj_lookup_or_create_vma(obj, vm);
3619
Daniel Vetter262de142014-02-14 14:01:20 +01003620 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003621 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003622
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003623search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003624 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003625 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003626 obj->cache_level,
3627 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003628 DRM_MM_SEARCH_DEFAULT,
3629 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003630 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003631 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003632 obj->cache_level,
3633 start, end,
3634 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003635 if (ret == 0)
3636 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003637
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003638 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003639 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003640 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003641 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003642 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003643 }
3644
Daniel Vetter74163902012-02-15 23:50:21 +01003645 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003646 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003647 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003648
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003649 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003650 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003651 if (ret)
3652 goto err_finish_gtt;
3653
Ben Widawsky35c20a62013-05-31 11:28:48 -07003654 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003655 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003656
Daniel Vetter262de142014-02-14 14:01:20 +01003657 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003658
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003659err_finish_gtt:
3660 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003661err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003662 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003663err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003664 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003665 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003666err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003667 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003668 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003669}
3670
Chris Wilson000433b2013-08-08 14:41:09 +01003671bool
Chris Wilson2c225692013-08-09 12:26:45 +01003672i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3673 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003674{
Eric Anholt673a3942008-07-30 12:06:12 -07003675 /* If we don't have a page list set up, then we're not pinned
3676 * to GPU, and we can ignore the cache flush because it'll happen
3677 * again at bind time.
3678 */
Chris Wilson05394f32010-11-08 19:18:58 +00003679 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003680 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003681
Imre Deak769ce462013-02-13 21:56:05 +02003682 /*
3683 * Stolen memory is always coherent with the GPU as it is explicitly
3684 * marked as wc by the system, or the system is cache-coherent.
3685 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003686 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003687 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003688
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003689 /* If the GPU is snooping the contents of the CPU cache,
3690 * we do not need to manually clear the CPU cache lines. However,
3691 * the caches are only snooped when the render cache is
3692 * flushed/invalidated. As we always have to emit invalidations
3693 * and flushes when moving into and out of the RENDER domain, correct
3694 * snooping behaviour occurs naturally as the result of our domain
3695 * tracking.
3696 */
Chris Wilson0f719792015-01-13 13:32:52 +00003697 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3698 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003699 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003700 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003701
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003702 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003703 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003704 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003705
3706 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003707}
3708
3709/** Flushes the GTT write domain for the object if it's dirty. */
3710static void
Chris Wilson05394f32010-11-08 19:18:58 +00003711i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003712{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003713 uint32_t old_write_domain;
3714
Chris Wilson05394f32010-11-08 19:18:58 +00003715 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003716 return;
3717
Chris Wilson63256ec2011-01-04 18:42:07 +00003718 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003719 * to it immediately go to main memory as far as we know, so there's
3720 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003721 *
3722 * However, we do have to enforce the order so that all writes through
3723 * the GTT land before any writes to the device, such as updates to
3724 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003725 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003726 wmb();
3727
Chris Wilson05394f32010-11-08 19:18:58 +00003728 old_write_domain = obj->base.write_domain;
3729 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003730
Daniel Vetterf99d7062014-06-19 16:01:59 +02003731 intel_fb_obj_flush(obj, false);
3732
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003733 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003734 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003735 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003736}
3737
3738/** Flushes the CPU write domain for the object if it's dirty. */
3739static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003740i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003741{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003742 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003743
Chris Wilson05394f32010-11-08 19:18:58 +00003744 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003745 return;
3746
Daniel Vettere62b59e2015-01-21 14:53:48 +01003747 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003748 i915_gem_chipset_flush(obj->base.dev);
3749
Chris Wilson05394f32010-11-08 19:18:58 +00003750 old_write_domain = obj->base.write_domain;
3751 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003752
Daniel Vetterf99d7062014-06-19 16:01:59 +02003753 intel_fb_obj_flush(obj, false);
3754
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003755 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003756 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003757 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003758}
3759
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003760/**
3761 * Moves a single object to the GTT read, and possibly write domain.
3762 *
3763 * This function returns when the move is complete, including waiting on
3764 * flushes to occur.
3765 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003766int
Chris Wilson20217462010-11-23 15:26:33 +00003767i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003768{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003769 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303770 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003771 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003772
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003773 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3774 return 0;
3775
Chris Wilson0201f1e2012-07-20 12:41:01 +01003776 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003777 if (ret)
3778 return ret;
3779
Chris Wilsonc8725f32014-03-17 12:21:55 +00003780 i915_gem_object_retire(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303781
3782 /* Flush and acquire obj->pages so that we are coherent through
3783 * direct access in memory with previous cached writes through
3784 * shmemfs and that our cache domain tracking remains valid.
3785 * For example, if the obj->filp was moved to swap without us
3786 * being notified and releasing the pages, we would mistakenly
3787 * continue to assume that the obj remained out of the CPU cached
3788 * domain.
3789 */
3790 ret = i915_gem_object_get_pages(obj);
3791 if (ret)
3792 return ret;
3793
Daniel Vettere62b59e2015-01-21 14:53:48 +01003794 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003795
Chris Wilsond0a57782012-10-09 19:24:37 +01003796 /* Serialise direct access to this object with the barriers for
3797 * coherent writes from the GPU, by effectively invalidating the
3798 * GTT domain upon first access.
3799 */
3800 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3801 mb();
3802
Chris Wilson05394f32010-11-08 19:18:58 +00003803 old_write_domain = obj->base.write_domain;
3804 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003805
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003806 /* It should now be out of any other write domains, and we can update
3807 * the domain values for our changes.
3808 */
Chris Wilson05394f32010-11-08 19:18:58 +00003809 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3810 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003811 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003812 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3813 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3814 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003815 }
3816
Daniel Vetterf99d7062014-06-19 16:01:59 +02003817 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02003818 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003819
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003820 trace_i915_gem_object_change_domain(obj,
3821 old_read_domains,
3822 old_write_domain);
3823
Chris Wilson8325a092012-04-24 15:52:35 +01003824 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303825 vma = i915_gem_obj_to_ggtt(obj);
3826 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003827 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303828 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003829
Eric Anholte47c68e2008-11-14 13:35:19 -08003830 return 0;
3831}
3832
Chris Wilsone4ffd172011-04-04 09:44:39 +01003833int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3834 enum i915_cache_level cache_level)
3835{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003836 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003837 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003838 int ret;
3839
3840 if (obj->cache_level == cache_level)
3841 return 0;
3842
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003843 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003844 DRM_DEBUG("can not change the cache level of pinned objects\n");
3845 return -EBUSY;
3846 }
3847
Chris Wilsondf6f7832014-03-21 07:40:56 +00003848 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003849 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003850 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003851 if (ret)
3852 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003853 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003854 }
3855
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003856 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003857 ret = i915_gem_object_finish_gpu(obj);
3858 if (ret)
3859 return ret;
3860
3861 i915_gem_object_finish_gtt(obj);
3862
3863 /* Before SandyBridge, you could not use tiling or fence
3864 * registers with snooped memory, so relinquish any fences
3865 * currently pointing to our region in the aperture.
3866 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003867 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003868 ret = i915_gem_object_put_fence(obj);
3869 if (ret)
3870 return ret;
3871 }
3872
Ben Widawsky6f65e292013-12-06 14:10:56 -08003873 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003874 if (drm_mm_node_allocated(&vma->node)) {
3875 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07003876 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003877 if (ret)
3878 return ret;
3879 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003880 }
3881
Chris Wilson2c225692013-08-09 12:26:45 +01003882 list_for_each_entry(vma, &obj->vma_list, vma_link)
3883 vma->node.color = cache_level;
3884 obj->cache_level = cache_level;
3885
Chris Wilson0f719792015-01-13 13:32:52 +00003886 if (obj->cache_dirty &&
3887 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3888 cpu_write_needs_clflush(obj)) {
3889 if (i915_gem_clflush_object(obj, true))
3890 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003891 }
3892
Chris Wilsone4ffd172011-04-04 09:44:39 +01003893 return 0;
3894}
3895
Ben Widawsky199adf42012-09-21 17:01:20 -07003896int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3897 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003898{
Ben Widawsky199adf42012-09-21 17:01:20 -07003899 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003900 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003901
3902 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003903 if (&obj->base == NULL)
3904 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003905
Chris Wilson651d7942013-08-08 14:41:10 +01003906 switch (obj->cache_level) {
3907 case I915_CACHE_LLC:
3908 case I915_CACHE_L3_LLC:
3909 args->caching = I915_CACHING_CACHED;
3910 break;
3911
Chris Wilson4257d3b2013-08-08 14:41:11 +01003912 case I915_CACHE_WT:
3913 args->caching = I915_CACHING_DISPLAY;
3914 break;
3915
Chris Wilson651d7942013-08-08 14:41:10 +01003916 default:
3917 args->caching = I915_CACHING_NONE;
3918 break;
3919 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003920
Chris Wilson432be692015-05-07 12:14:55 +01003921 drm_gem_object_unreference_unlocked(&obj->base);
3922 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003923}
3924
Ben Widawsky199adf42012-09-21 17:01:20 -07003925int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3926 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003927{
Ben Widawsky199adf42012-09-21 17:01:20 -07003928 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003929 struct drm_i915_gem_object *obj;
3930 enum i915_cache_level level;
3931 int ret;
3932
Ben Widawsky199adf42012-09-21 17:01:20 -07003933 switch (args->caching) {
3934 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003935 level = I915_CACHE_NONE;
3936 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003937 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003938 level = I915_CACHE_LLC;
3939 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003940 case I915_CACHING_DISPLAY:
3941 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3942 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003943 default:
3944 return -EINVAL;
3945 }
3946
Ben Widawsky3bc29132012-09-26 16:15:20 -07003947 ret = i915_mutex_lock_interruptible(dev);
3948 if (ret)
3949 return ret;
3950
Chris Wilsone6994ae2012-07-10 10:27:08 +01003951 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3952 if (&obj->base == NULL) {
3953 ret = -ENOENT;
3954 goto unlock;
3955 }
3956
3957 ret = i915_gem_object_set_cache_level(obj, level);
3958
3959 drm_gem_object_unreference(&obj->base);
3960unlock:
3961 mutex_unlock(&dev->struct_mutex);
3962 return ret;
3963}
3964
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003965/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003966 * Prepare buffer for display plane (scanout, cursors, etc).
3967 * Can be called from an uninterruptible phase (modesetting) and allows
3968 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003969 */
3970int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003971i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3972 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003973 struct intel_engine_cs *pipelined,
3974 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003975{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003976 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003977 int ret;
3978
John Harrison41c52412014-11-24 18:49:43 +00003979 if (pipelined != i915_gem_request_get_ring(obj->last_read_req)) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003980 ret = i915_gem_object_sync(obj, pipelined);
3981 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003982 return ret;
3983 }
3984
Chris Wilsoncc98b412013-08-09 12:25:09 +01003985 /* Mark the pin_display early so that we account for the
3986 * display coherency whilst setting up the cache domains.
3987 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003988 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003989
Eric Anholta7ef0642011-03-29 16:59:54 -07003990 /* The display engine is not coherent with the LLC cache on gen6. As
3991 * a result, we make sure that the pinning that is about to occur is
3992 * done with uncached PTEs. This is lowest common denominator for all
3993 * chipsets.
3994 *
3995 * However for gen6+, we could do better by using the GFDT bit instead
3996 * of uncaching, which would allow us to flush all the LLC-cached data
3997 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3998 */
Chris Wilson651d7942013-08-08 14:41:10 +01003999 ret = i915_gem_object_set_cache_level(obj,
4000 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004001 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004002 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004003
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004004 /* As the user may map the buffer once pinned in the display plane
4005 * (e.g. libkms for the bootup splash), we have to ensure that we
4006 * always use map_and_fenceable for all scanout buffers.
4007 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004008 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4009 view->type == I915_GGTT_VIEW_NORMAL ?
4010 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004011 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004012 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004013
Daniel Vettere62b59e2015-01-21 14:53:48 +01004014 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004015
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004016 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004017 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004018
4019 /* It should now be out of any other write domains, and we can update
4020 * the domain values for our changes.
4021 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004022 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004023 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004024
4025 trace_i915_gem_object_change_domain(obj,
4026 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004027 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004028
4029 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004030
4031err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004032 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004033 return ret;
4034}
4035
4036void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004037i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4038 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004039{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004040 if (WARN_ON(obj->pin_display == 0))
4041 return;
4042
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004043 i915_gem_object_ggtt_unpin_view(obj, view);
4044
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004045 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004046}
4047
Chris Wilson85345512010-11-13 09:49:11 +00004048int
Chris Wilsona8198ee2011-04-13 22:04:09 +01004049i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00004050{
Chris Wilson88241782011-01-07 17:09:48 +00004051 int ret;
4052
Chris Wilsona8198ee2011-04-13 22:04:09 +01004053 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00004054 return 0;
4055
Chris Wilson0201f1e2012-07-20 12:41:01 +01004056 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004057 if (ret)
4058 return ret;
4059
Chris Wilsona8198ee2011-04-13 22:04:09 +01004060 /* Ensure that we invalidate the GPU's caches and TLBs. */
4061 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004062 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004063}
4064
Eric Anholte47c68e2008-11-14 13:35:19 -08004065/**
4066 * Moves a single object to the CPU read, and possibly write domain.
4067 *
4068 * This function returns when the move is complete, including waiting on
4069 * flushes to occur.
4070 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004071int
Chris Wilson919926a2010-11-12 13:42:53 +00004072i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004073{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004074 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004075 int ret;
4076
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004077 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4078 return 0;
4079
Chris Wilson0201f1e2012-07-20 12:41:01 +01004080 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004081 if (ret)
4082 return ret;
4083
Chris Wilsonc8725f32014-03-17 12:21:55 +00004084 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004085 i915_gem_object_flush_gtt_write_domain(obj);
4086
Chris Wilson05394f32010-11-08 19:18:58 +00004087 old_write_domain = obj->base.write_domain;
4088 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004089
Eric Anholte47c68e2008-11-14 13:35:19 -08004090 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004091 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004092 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004093
Chris Wilson05394f32010-11-08 19:18:58 +00004094 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004095 }
4096
4097 /* It should now be out of any other write domains, and we can update
4098 * the domain values for our changes.
4099 */
Chris Wilson05394f32010-11-08 19:18:58 +00004100 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004101
4102 /* If we're writing through the CPU, then the GPU read domains will
4103 * need to be invalidated at next use.
4104 */
4105 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004106 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4107 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004108 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004109
Daniel Vetterf99d7062014-06-19 16:01:59 +02004110 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02004111 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004112
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004113 trace_i915_gem_object_change_domain(obj,
4114 old_read_domains,
4115 old_write_domain);
4116
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004117 return 0;
4118}
4119
Eric Anholt673a3942008-07-30 12:06:12 -07004120/* Throttle our rendering by waiting until the ring has completed our requests
4121 * emitted over 20 msec ago.
4122 *
Eric Anholtb9624422009-06-03 07:27:35 +00004123 * Note that if we were to use the current jiffies each time around the loop,
4124 * we wouldn't escape the function with any frames outstanding if the time to
4125 * render a frame was over 20ms.
4126 *
Eric Anholt673a3942008-07-30 12:06:12 -07004127 * This should get us reasonable parallelism between CPU and GPU but also
4128 * relatively low latency when blocking on a particular request to finish.
4129 */
4130static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004131i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004132{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004133 struct drm_i915_private *dev_priv = dev->dev_private;
4134 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004135 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004136 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004137 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004138 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004139
Daniel Vetter308887a2012-11-14 17:14:06 +01004140 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4141 if (ret)
4142 return ret;
4143
4144 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4145 if (ret)
4146 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004147
Chris Wilson1c255952010-09-26 11:03:27 +01004148 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004149 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004150 if (time_after_eq(request->emitted_jiffies, recent_enough))
4151 break;
4152
John Harrison54fb2412014-11-24 18:49:27 +00004153 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004154 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004155 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004156 if (target)
4157 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004158 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004159
John Harrison54fb2412014-11-24 18:49:27 +00004160 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004161 return 0;
4162
John Harrison9c654812014-11-24 18:49:35 +00004163 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004164 if (ret == 0)
4165 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004166
Chris Wilson41037f92015-03-27 11:01:36 +00004167 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004168
Eric Anholt673a3942008-07-30 12:06:12 -07004169 return ret;
4170}
4171
Chris Wilsond23db882014-05-23 08:48:08 +02004172static bool
4173i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4174{
4175 struct drm_i915_gem_object *obj = vma->obj;
4176
4177 if (alignment &&
4178 vma->node.start & (alignment - 1))
4179 return true;
4180
4181 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4182 return true;
4183
4184 if (flags & PIN_OFFSET_BIAS &&
4185 vma->node.start < (flags & PIN_OFFSET_MASK))
4186 return true;
4187
4188 return false;
4189}
4190
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004191static int
4192i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4193 struct i915_address_space *vm,
4194 const struct i915_ggtt_view *ggtt_view,
4195 uint32_t alignment,
4196 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004197{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004199 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004200 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004201 int ret;
4202
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004203 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4204 return -ENODEV;
4205
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004206 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004207 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004208
Chris Wilsonc826c442014-10-31 13:53:53 +00004209 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4210 return -EINVAL;
4211
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004212 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4213 return -EINVAL;
4214
4215 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4216 i915_gem_obj_to_vma(obj, vm);
4217
4218 if (IS_ERR(vma))
4219 return PTR_ERR(vma);
4220
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004221 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004222 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4223 return -EBUSY;
4224
Chris Wilsond23db882014-05-23 08:48:08 +02004225 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004226 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004227 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004228 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004229 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004230 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004231 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004232 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004233 ggtt_view ? "ggtt" : "ppgtt",
4234 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004235 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004236 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004237 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004238 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004239 if (ret)
4240 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004241
4242 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004243 }
4244 }
4245
Chris Wilsonef79e172014-10-31 13:53:52 +00004246 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004247 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004248 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4249 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004250 if (IS_ERR(vma))
4251 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004252 } else {
4253 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004254 if (ret)
4255 return ret;
4256 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004257
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004258 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4259 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004260 bool mappable, fenceable;
4261 u32 fence_size, fence_alignment;
4262
4263 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4264 obj->base.size,
4265 obj->tiling_mode);
4266 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4267 obj->base.size,
4268 obj->tiling_mode,
4269 true);
4270
4271 fenceable = (vma->node.size == fence_size &&
4272 (vma->node.start & (fence_alignment - 1)) == 0);
4273
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004274 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004275 dev_priv->gtt.mappable_end);
4276
4277 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004278
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004279 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4280 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004281
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004282 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004283 return 0;
4284}
4285
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004286int
4287i915_gem_object_pin(struct drm_i915_gem_object *obj,
4288 struct i915_address_space *vm,
4289 uint32_t alignment,
4290 uint64_t flags)
4291{
4292 return i915_gem_object_do_pin(obj, vm,
4293 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4294 alignment, flags);
4295}
4296
4297int
4298i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4299 const struct i915_ggtt_view *view,
4300 uint32_t alignment,
4301 uint64_t flags)
4302{
4303 if (WARN_ONCE(!view, "no view specified"))
4304 return -EINVAL;
4305
4306 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004307 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004308}
4309
Eric Anholt673a3942008-07-30 12:06:12 -07004310void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004311i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4312 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004313{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004314 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004315
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004316 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004317 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004318 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004319
Chris Wilson30154652015-04-07 17:28:24 +01004320 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004321}
4322
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004323bool
4324i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4325{
4326 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4327 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4328 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4329
4330 WARN_ON(!ggtt_vma ||
4331 dev_priv->fence_regs[obj->fence_reg].pin_count >
4332 ggtt_vma->pin_count);
4333 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4334 return true;
4335 } else
4336 return false;
4337}
4338
4339void
4340i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4341{
4342 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4343 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4344 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4345 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4346 }
4347}
4348
Eric Anholt673a3942008-07-30 12:06:12 -07004349int
Eric Anholt673a3942008-07-30 12:06:12 -07004350i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004351 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004352{
4353 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004354 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004355 int ret;
4356
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004357 ret = i915_mutex_lock_interruptible(dev);
4358 if (ret)
4359 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004360
Chris Wilson05394f32010-11-08 19:18:58 +00004361 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004362 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004363 ret = -ENOENT;
4364 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004365 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004366
Chris Wilson0be555b2010-08-04 15:36:30 +01004367 /* Count all active objects as busy, even if they are currently not used
4368 * by the gpu. Users of this interface expect objects to eventually
4369 * become non-busy without any further actions, therefore emit any
4370 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004371 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004372 ret = i915_gem_object_flush_active(obj);
4373
Chris Wilson05394f32010-11-08 19:18:58 +00004374 args->busy = obj->active;
John Harrison41c52412014-11-24 18:49:43 +00004375 if (obj->last_read_req) {
4376 struct intel_engine_cs *ring;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004377 BUILD_BUG_ON(I915_NUM_RINGS > 16);
John Harrison41c52412014-11-24 18:49:43 +00004378 ring = i915_gem_request_get_ring(obj->last_read_req);
4379 args->busy |= intel_ring_flag(ring) << 16;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004380 }
Eric Anholt673a3942008-07-30 12:06:12 -07004381
Chris Wilson05394f32010-11-08 19:18:58 +00004382 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004383unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004384 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004385 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004386}
4387
4388int
4389i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4390 struct drm_file *file_priv)
4391{
Akshay Joshi0206e352011-08-16 15:34:10 -04004392 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004393}
4394
Chris Wilson3ef94da2009-09-14 16:50:29 +01004395int
4396i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4397 struct drm_file *file_priv)
4398{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004399 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004400 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004401 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004402 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004403
4404 switch (args->madv) {
4405 case I915_MADV_DONTNEED:
4406 case I915_MADV_WILLNEED:
4407 break;
4408 default:
4409 return -EINVAL;
4410 }
4411
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004412 ret = i915_mutex_lock_interruptible(dev);
4413 if (ret)
4414 return ret;
4415
Chris Wilson05394f32010-11-08 19:18:58 +00004416 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004417 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004418 ret = -ENOENT;
4419 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004420 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004421
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004422 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004423 ret = -EINVAL;
4424 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004425 }
4426
Daniel Vetter656bfa32014-11-20 09:26:30 +01004427 if (obj->pages &&
4428 obj->tiling_mode != I915_TILING_NONE &&
4429 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4430 if (obj->madv == I915_MADV_WILLNEED)
4431 i915_gem_object_unpin_pages(obj);
4432 if (args->madv == I915_MADV_WILLNEED)
4433 i915_gem_object_pin_pages(obj);
4434 }
4435
Chris Wilson05394f32010-11-08 19:18:58 +00004436 if (obj->madv != __I915_MADV_PURGED)
4437 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004438
Chris Wilson6c085a72012-08-20 11:40:46 +02004439 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004440 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004441 i915_gem_object_truncate(obj);
4442
Chris Wilson05394f32010-11-08 19:18:58 +00004443 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004444
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004445out:
Chris Wilson05394f32010-11-08 19:18:58 +00004446 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004447unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004448 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004449 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004450}
4451
Chris Wilson37e680a2012-06-07 15:38:42 +01004452void i915_gem_object_init(struct drm_i915_gem_object *obj,
4453 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004454{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004455 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004456 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004457 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004458 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004459 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004460
Chris Wilson37e680a2012-06-07 15:38:42 +01004461 obj->ops = ops;
4462
Chris Wilson0327d6b2012-08-11 15:41:06 +01004463 obj->fence_reg = I915_FENCE_REG_NONE;
4464 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004465
4466 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4467}
4468
Chris Wilson37e680a2012-06-07 15:38:42 +01004469static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4470 .get_pages = i915_gem_object_get_pages_gtt,
4471 .put_pages = i915_gem_object_put_pages_gtt,
4472};
4473
Chris Wilson05394f32010-11-08 19:18:58 +00004474struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4475 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004476{
Daniel Vetterc397b902010-04-09 19:05:07 +00004477 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004478 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004479 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004480
Chris Wilson42dcedd2012-11-15 11:32:30 +00004481 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004482 if (obj == NULL)
4483 return NULL;
4484
4485 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004486 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004487 return NULL;
4488 }
4489
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004490 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4491 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4492 /* 965gm cannot relocate objects above 4GiB. */
4493 mask &= ~__GFP_HIGHMEM;
4494 mask |= __GFP_DMA32;
4495 }
4496
Al Viro496ad9a2013-01-23 17:07:38 -05004497 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004498 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004499
Chris Wilson37e680a2012-06-07 15:38:42 +01004500 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004501
Daniel Vetterc397b902010-04-09 19:05:07 +00004502 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4503 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4504
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004505 if (HAS_LLC(dev)) {
4506 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004507 * cache) for about a 10% performance improvement
4508 * compared to uncached. Graphics requests other than
4509 * display scanout are coherent with the CPU in
4510 * accessing this cache. This means in this mode we
4511 * don't need to clflush on the CPU side, and on the
4512 * GPU side we only need to flush internal caches to
4513 * get data visible to the CPU.
4514 *
4515 * However, we maintain the display planes as UC, and so
4516 * need to rebind when first used as such.
4517 */
4518 obj->cache_level = I915_CACHE_LLC;
4519 } else
4520 obj->cache_level = I915_CACHE_NONE;
4521
Daniel Vetterd861e332013-07-24 23:25:03 +02004522 trace_i915_gem_object_create(obj);
4523
Chris Wilson05394f32010-11-08 19:18:58 +00004524 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004525}
4526
Chris Wilson340fbd82014-05-22 09:16:52 +01004527static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4528{
4529 /* If we are the last user of the backing storage (be it shmemfs
4530 * pages or stolen etc), we know that the pages are going to be
4531 * immediately released. In this case, we can then skip copying
4532 * back the contents from the GPU.
4533 */
4534
4535 if (obj->madv != I915_MADV_WILLNEED)
4536 return false;
4537
4538 if (obj->base.filp == NULL)
4539 return true;
4540
4541 /* At first glance, this looks racy, but then again so would be
4542 * userspace racing mmap against close. However, the first external
4543 * reference to the filp can only be obtained through the
4544 * i915_gem_mmap_ioctl() which safeguards us against the user
4545 * acquiring such a reference whilst we are in the middle of
4546 * freeing the object.
4547 */
4548 return atomic_long_read(&obj->base.filp->f_count) == 1;
4549}
4550
Chris Wilson1488fc02012-04-24 15:47:31 +01004551void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004552{
Chris Wilson1488fc02012-04-24 15:47:31 +01004553 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004554 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004555 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004556 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004557
Paulo Zanonif65c9162013-11-27 18:20:34 -02004558 intel_runtime_pm_get(dev_priv);
4559
Chris Wilson26e12f892011-03-20 11:20:19 +00004560 trace_i915_gem_object_destroy(obj);
4561
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004562 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004563 int ret;
4564
4565 vma->pin_count = 0;
4566 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004567 if (WARN_ON(ret == -ERESTARTSYS)) {
4568 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004569
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004570 was_interruptible = dev_priv->mm.interruptible;
4571 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004572
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004573 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004574
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004575 dev_priv->mm.interruptible = was_interruptible;
4576 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004577 }
4578
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004579 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4580 * before progressing. */
4581 if (obj->stolen)
4582 i915_gem_object_unpin_pages(obj);
4583
Daniel Vettera071fa02014-06-18 23:28:09 +02004584 WARN_ON(obj->frontbuffer_bits);
4585
Daniel Vetter656bfa32014-11-20 09:26:30 +01004586 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4587 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4588 obj->tiling_mode != I915_TILING_NONE)
4589 i915_gem_object_unpin_pages(obj);
4590
Ben Widawsky401c29f2013-05-31 11:28:47 -07004591 if (WARN_ON(obj->pages_pin_count))
4592 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004593 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004594 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004595 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004596 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004597
Chris Wilson9da3da62012-06-01 15:20:22 +01004598 BUG_ON(obj->pages);
4599
Chris Wilson2f745ad2012-09-04 21:02:58 +01004600 if (obj->base.import_attach)
4601 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004602
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004603 if (obj->ops->release)
4604 obj->ops->release(obj);
4605
Chris Wilson05394f32010-11-08 19:18:58 +00004606 drm_gem_object_release(&obj->base);
4607 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004608
Chris Wilson05394f32010-11-08 19:18:58 +00004609 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004610 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004611
4612 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004613}
4614
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004615struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4616 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004617{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004618 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004619 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4620 if (i915_is_ggtt(vma->vm) &&
4621 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4622 continue;
4623 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004624 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004625 }
4626 return NULL;
4627}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004628
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004629struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4630 const struct i915_ggtt_view *view)
4631{
4632 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4633 struct i915_vma *vma;
4634
4635 if (WARN_ONCE(!view, "no view specified"))
4636 return ERR_PTR(-EINVAL);
4637
4638 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004639 if (vma->vm == ggtt &&
4640 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004641 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004642 return NULL;
4643}
4644
Ben Widawsky2f633152013-07-17 12:19:03 -07004645void i915_gem_vma_destroy(struct i915_vma *vma)
4646{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004647 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004648 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004649
4650 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4651 if (!list_empty(&vma->exec_list))
4652 return;
4653
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004654 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004655
Daniel Vetter841cd772014-08-06 15:04:48 +02004656 if (!i915_is_ggtt(vm))
4657 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004658
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004659 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004660
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004661 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004662}
4663
Chris Wilsone3efda42014-04-09 09:19:41 +01004664static void
4665i915_gem_stop_ringbuffers(struct drm_device *dev)
4666{
4667 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004668 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004669 int i;
4670
4671 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004672 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004673}
4674
Jesse Barnes5669fca2009-02-17 15:13:31 -08004675int
Chris Wilson45c5f202013-10-16 11:50:01 +01004676i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004677{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004678 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004679 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004680
Chris Wilson45c5f202013-10-16 11:50:01 +01004681 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004682 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004683 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004684 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004685
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004686 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004687
Chris Wilsone3efda42014-04-09 09:19:41 +01004688 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004689 mutex_unlock(&dev->struct_mutex);
4690
Chris Wilson737b1502015-01-26 18:03:03 +02004691 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004692 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004693 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004694
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004695 /* Assert that we sucessfully flushed all the work and
4696 * reset the GPU back to its idle, low power state.
4697 */
4698 WARN_ON(dev_priv->mm.busy);
4699
Eric Anholt673a3942008-07-30 12:06:12 -07004700 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004701
4702err:
4703 mutex_unlock(&dev->struct_mutex);
4704 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004705}
4706
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004707int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004708{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004709 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004710 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004711 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4712 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004713 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004714
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004715 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004716 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004717
Ben Widawskyc3787e22013-09-17 21:12:44 -07004718 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4719 if (ret)
4720 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004721
Ben Widawskyc3787e22013-09-17 21:12:44 -07004722 /*
4723 * Note: We do not worry about the concurrent register cacheline hang
4724 * here because no other code should access these registers other than
4725 * at initialization time.
4726 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004727 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004728 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4729 intel_ring_emit(ring, reg_base + i);
4730 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004731 }
4732
Ben Widawskyc3787e22013-09-17 21:12:44 -07004733 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004734
Ben Widawskyc3787e22013-09-17 21:12:44 -07004735 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004736}
4737
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004738void i915_gem_init_swizzling(struct drm_device *dev)
4739{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004740 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004741
Daniel Vetter11782b02012-01-31 16:47:55 +01004742 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004743 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4744 return;
4745
4746 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4747 DISP_TILE_SURFACE_SWIZZLING);
4748
Daniel Vetter11782b02012-01-31 16:47:55 +01004749 if (IS_GEN5(dev))
4750 return;
4751
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004752 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4753 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004754 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004755 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004756 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004757 else if (IS_GEN8(dev))
4758 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004759 else
4760 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004761}
Daniel Vettere21af882012-02-09 20:53:27 +01004762
Chris Wilson67b1b572012-07-05 23:49:40 +01004763static bool
4764intel_enable_blt(struct drm_device *dev)
4765{
4766 if (!HAS_BLT(dev))
4767 return false;
4768
4769 /* The blitter was dysfunctional on early prototypes */
4770 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4771 DRM_INFO("BLT not supported on this pre-production hardware;"
4772 " graphics performance will be degraded.\n");
4773 return false;
4774 }
4775
4776 return true;
4777}
4778
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004779static void init_unused_ring(struct drm_device *dev, u32 base)
4780{
4781 struct drm_i915_private *dev_priv = dev->dev_private;
4782
4783 I915_WRITE(RING_CTL(base), 0);
4784 I915_WRITE(RING_HEAD(base), 0);
4785 I915_WRITE(RING_TAIL(base), 0);
4786 I915_WRITE(RING_START(base), 0);
4787}
4788
4789static void init_unused_rings(struct drm_device *dev)
4790{
4791 if (IS_I830(dev)) {
4792 init_unused_ring(dev, PRB1_BASE);
4793 init_unused_ring(dev, SRB0_BASE);
4794 init_unused_ring(dev, SRB1_BASE);
4795 init_unused_ring(dev, SRB2_BASE);
4796 init_unused_ring(dev, SRB3_BASE);
4797 } else if (IS_GEN2(dev)) {
4798 init_unused_ring(dev, SRB0_BASE);
4799 init_unused_ring(dev, SRB1_BASE);
4800 } else if (IS_GEN3(dev)) {
4801 init_unused_ring(dev, PRB1_BASE);
4802 init_unused_ring(dev, PRB2_BASE);
4803 }
4804}
4805
Oscar Mateoa83014d2014-07-24 17:04:21 +01004806int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004807{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004808 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004809 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004810
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004811 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004812 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004813 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004814
4815 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004816 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004817 if (ret)
4818 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004819 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004820
Chris Wilson67b1b572012-07-05 23:49:40 +01004821 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004822 ret = intel_init_blt_ring_buffer(dev);
4823 if (ret)
4824 goto cleanup_bsd_ring;
4825 }
4826
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004827 if (HAS_VEBOX(dev)) {
4828 ret = intel_init_vebox_ring_buffer(dev);
4829 if (ret)
4830 goto cleanup_blt_ring;
4831 }
4832
Zhao Yakui845f74a2014-04-17 10:37:37 +08004833 if (HAS_BSD2(dev)) {
4834 ret = intel_init_bsd2_ring_buffer(dev);
4835 if (ret)
4836 goto cleanup_vebox_ring;
4837 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004838
Mika Kuoppala99433932013-01-22 14:12:17 +02004839 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4840 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004841 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004842
4843 return 0;
4844
Zhao Yakui845f74a2014-04-17 10:37:37 +08004845cleanup_bsd2_ring:
4846 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004847cleanup_vebox_ring:
4848 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004849cleanup_blt_ring:
4850 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4851cleanup_bsd_ring:
4852 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4853cleanup_render_ring:
4854 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4855
4856 return ret;
4857}
4858
4859int
4860i915_gem_init_hw(struct drm_device *dev)
4861{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004862 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004863 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004864 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004865
4866 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4867 return -EIO;
4868
Chris Wilson5e4f5182015-02-13 14:35:59 +00004869 /* Double layer security blanket, see i915_gem_init() */
4870 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4871
Ben Widawsky59124502013-07-04 11:02:05 -07004872 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004873 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004874
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004875 if (IS_HASWELL(dev))
4876 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4877 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004878
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004879 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004880 if (IS_IVYBRIDGE(dev)) {
4881 u32 temp = I915_READ(GEN7_MSG_CTL);
4882 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4883 I915_WRITE(GEN7_MSG_CTL, temp);
4884 } else if (INTEL_INFO(dev)->gen >= 7) {
4885 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4886 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4887 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4888 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004889 }
4890
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004891 i915_gem_init_swizzling(dev);
4892
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004893 /*
4894 * At least 830 can leave some of the unused rings
4895 * "active" (ie. head != tail) after resume which
4896 * will prevent c3 entry. Makes sure all unused rings
4897 * are totally idle.
4898 */
4899 init_unused_rings(dev);
4900
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004901 for_each_ring(ring, dev_priv, i) {
4902 ret = ring->init_hw(ring);
4903 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004904 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004905 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004906
Ben Widawskyc3787e22013-09-17 21:12:44 -07004907 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4908 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4909
David Woodhousef48a0162015-01-20 17:21:42 +00004910 ret = i915_ppgtt_init_hw(dev);
4911 if (ret && ret != -EIO) {
4912 DRM_ERROR("PPGTT enable failed %d\n", ret);
4913 i915_gem_cleanup_ringbuffer(dev);
4914 }
4915
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004916 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004917 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004918 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004919 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004920
Chris Wilson5e4f5182015-02-13 14:35:59 +00004921 goto out;
Daniel Vetter82460d92014-08-06 20:19:53 +02004922 }
4923
Chris Wilson5e4f5182015-02-13 14:35:59 +00004924out:
4925 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004926 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004927}
4928
Chris Wilson1070a422012-04-24 15:47:41 +01004929int i915_gem_init(struct drm_device *dev)
4930{
4931 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004932 int ret;
4933
Oscar Mateo127f1002014-07-24 17:04:11 +01004934 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4935 i915.enable_execlists);
4936
Chris Wilson1070a422012-04-24 15:47:41 +01004937 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004938
4939 if (IS_VALLEYVIEW(dev)) {
4940 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004941 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4942 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4943 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004944 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4945 }
4946
Oscar Mateoa83014d2014-07-24 17:04:21 +01004947 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004948 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004949 dev_priv->gt.init_rings = i915_gem_init_rings;
4950 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4951 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004952 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004953 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004954 dev_priv->gt.init_rings = intel_logical_rings_init;
4955 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4956 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004957 }
4958
Chris Wilson5e4f5182015-02-13 14:35:59 +00004959 /* This is just a security blanket to placate dragons.
4960 * On some systems, we very sporadically observe that the first TLBs
4961 * used by the CS may be stale, despite us poking the TLB reset. If
4962 * we hold the forcewake during initialisation these problems
4963 * just magically go away.
4964 */
4965 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4966
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004967 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004968 if (ret)
4969 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004970
Ben Widawskyd7e50082012-12-18 10:31:25 -08004971 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004972
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004973 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004974 if (ret)
4975 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004976
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004977 ret = dev_priv->gt.init_rings(dev);
4978 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004979 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004980
4981 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004982 if (ret == -EIO) {
4983 /* Allow ring initialisation to fail by marking the GPU as
4984 * wedged. But we only want to do this where the GPU is angry,
4985 * for all other failure, such as an allocation failure, bail.
4986 */
4987 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4988 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4989 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004990 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004991
4992out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004993 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004994 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004995
Chris Wilson60990322014-04-09 09:19:42 +01004996 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004997}
4998
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004999void
5000i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5001{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005002 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005003 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005004 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005005
Chris Wilsonb4519512012-05-11 14:29:30 +01005006 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005007 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005008}
5009
Chris Wilson64193402010-10-24 12:38:05 +01005010static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005011init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005012{
5013 INIT_LIST_HEAD(&ring->active_list);
5014 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005015}
5016
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005017void i915_init_vm(struct drm_i915_private *dev_priv,
5018 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005019{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005020 if (!i915_is_ggtt(vm))
5021 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005022 vm->dev = dev_priv->dev;
5023 INIT_LIST_HEAD(&vm->active_list);
5024 INIT_LIST_HEAD(&vm->inactive_list);
5025 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005026 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005027}
5028
Eric Anholt673a3942008-07-30 12:06:12 -07005029void
5030i915_gem_load(struct drm_device *dev)
5031{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005032 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005033 int i;
5034
Chris Wilsonefab6d82015-04-07 16:20:57 +01005035 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005036 kmem_cache_create("i915_gem_object",
5037 sizeof(struct drm_i915_gem_object), 0,
5038 SLAB_HWCACHE_ALIGN,
5039 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005040 dev_priv->vmas =
5041 kmem_cache_create("i915_gem_vma",
5042 sizeof(struct i915_vma), 0,
5043 SLAB_HWCACHE_ALIGN,
5044 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005045 dev_priv->requests =
5046 kmem_cache_create("i915_gem_request",
5047 sizeof(struct drm_i915_gem_request), 0,
5048 SLAB_HWCACHE_ALIGN,
5049 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005050
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005051 INIT_LIST_HEAD(&dev_priv->vm_list);
5052 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5053
Ben Widawskya33afea2013-09-17 21:12:45 -07005054 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005055 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5056 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005057 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005058 for (i = 0; i < I915_NUM_RINGS; i++)
5059 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005060 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005061 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005062 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5063 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005064 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5065 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005066 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005067
Chris Wilson72bfa192010-12-19 11:42:05 +00005068 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5069
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005070 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5071 dev_priv->num_fence_regs = 32;
5072 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005073 dev_priv->num_fence_regs = 16;
5074 else
5075 dev_priv->num_fence_regs = 8;
5076
Yu Zhangeb822892015-02-10 19:05:49 +08005077 if (intel_vgpu_active(dev))
5078 dev_priv->num_fence_regs =
5079 I915_READ(vgtif_reg(avail_rs.fence_num));
5080
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005081 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005082 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5083 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005084
Eric Anholt673a3942008-07-30 12:06:12 -07005085 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005086 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005087
Chris Wilsonce453d82011-02-21 14:43:56 +00005088 dev_priv->mm.interruptible = true;
5089
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005090 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005091
5092 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005093}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005094
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005095void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005096{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005097 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005098
5099 /* Clean up our request list when the client is going away, so that
5100 * later retire_requests won't dereference our soon-to-be-gone
5101 * file_priv.
5102 */
Chris Wilson1c255952010-09-26 11:03:27 +01005103 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005104 while (!list_empty(&file_priv->mm.request_list)) {
5105 struct drm_i915_gem_request *request;
5106
5107 request = list_first_entry(&file_priv->mm.request_list,
5108 struct drm_i915_gem_request,
5109 client_list);
5110 list_del(&request->client_list);
5111 request->file_priv = NULL;
5112 }
Chris Wilson1c255952010-09-26 11:03:27 +01005113 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005114
Chris Wilson1854d5c2015-04-07 16:20:32 +01005115 if (!list_empty(&file_priv->rps_boost)) {
5116 mutex_lock(&to_i915(dev)->rps.hw_lock);
5117 list_del(&file_priv->rps_boost);
5118 mutex_unlock(&to_i915(dev)->rps.hw_lock);
5119 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005120}
5121
5122int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5123{
5124 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005125 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005126
5127 DRM_DEBUG_DRIVER("\n");
5128
5129 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5130 if (!file_priv)
5131 return -ENOMEM;
5132
5133 file->driver_priv = file_priv;
5134 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005135 file_priv->file = file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005136 INIT_LIST_HEAD(&file_priv->rps_boost);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005137
5138 spin_lock_init(&file_priv->mm.lock);
5139 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005140
Ben Widawskye422b882013-12-06 14:10:58 -08005141 ret = i915_gem_context_open(dev, file);
5142 if (ret)
5143 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005144
Ben Widawskye422b882013-12-06 14:10:58 -08005145 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005146}
5147
Daniel Vetterb680c372014-09-19 18:27:27 +02005148/**
5149 * i915_gem_track_fb - update frontbuffer tracking
5150 * old: current GEM buffer for the frontbuffer slots
5151 * new: new GEM buffer for the frontbuffer slots
5152 * frontbuffer_bits: bitmask of frontbuffer slots
5153 *
5154 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5155 * from @old and setting them in @new. Both @old and @new can be NULL.
5156 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005157void i915_gem_track_fb(struct drm_i915_gem_object *old,
5158 struct drm_i915_gem_object *new,
5159 unsigned frontbuffer_bits)
5160{
5161 if (old) {
5162 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5163 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5164 old->frontbuffer_bits &= ~frontbuffer_bits;
5165 }
5166
5167 if (new) {
5168 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5169 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5170 new->frontbuffer_bits |= frontbuffer_bits;
5171 }
5172}
5173
Ben Widawskya70a3142013-07-31 16:59:56 -07005174/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005175unsigned long
5176i915_gem_obj_offset(struct drm_i915_gem_object *o,
5177 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005178{
5179 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5180 struct i915_vma *vma;
5181
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005182 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005183
Ben Widawskya70a3142013-07-31 16:59:56 -07005184 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005185 if (i915_is_ggtt(vma->vm) &&
5186 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5187 continue;
5188 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005189 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005190 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005191
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005192 WARN(1, "%s vma for this object not found.\n",
5193 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005194 return -1;
5195}
5196
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005197unsigned long
5198i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005199 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005200{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005201 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005202 struct i915_vma *vma;
5203
5204 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005205 if (vma->vm == ggtt &&
5206 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005207 return vma->node.start;
5208
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005209 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005210 return -1;
5211}
5212
5213bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5214 struct i915_address_space *vm)
5215{
5216 struct i915_vma *vma;
5217
5218 list_for_each_entry(vma, &o->vma_list, vma_link) {
5219 if (i915_is_ggtt(vma->vm) &&
5220 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5221 continue;
5222 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5223 return true;
5224 }
5225
5226 return false;
5227}
5228
5229bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005230 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005231{
5232 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5233 struct i915_vma *vma;
5234
5235 list_for_each_entry(vma, &o->vma_list, vma_link)
5236 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005237 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005238 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005239 return true;
5240
5241 return false;
5242}
5243
5244bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5245{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005246 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005247
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005248 list_for_each_entry(vma, &o->vma_list, vma_link)
5249 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005250 return true;
5251
5252 return false;
5253}
5254
5255unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5256 struct i915_address_space *vm)
5257{
5258 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5259 struct i915_vma *vma;
5260
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005261 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005262
5263 BUG_ON(list_empty(&o->vma_list));
5264
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005265 list_for_each_entry(vma, &o->vma_list, vma_link) {
5266 if (i915_is_ggtt(vma->vm) &&
5267 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5268 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005269 if (vma->vm == vm)
5270 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005271 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005272 return 0;
5273}
5274
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005275bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005276{
5277 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005278 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005279 if (vma->pin_count > 0)
5280 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005281
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005282 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005283}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005284