blob: 928e15bb2cf756271935b7fde8dec8bf4677ebcc [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Dave Chinner7dc19d52013-08-28 10:18:11 +100057static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
58 struct shrink_control *sc);
59static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
60 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010061static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
62static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010063static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
163i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700165{
Ben Widawsky93d18792013-01-17 12:45:17 -0800166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700167 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000168
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200169 if (drm_core_check_feature(dev, DRIVER_MODESET))
170 return -ENODEV;
171
Chris Wilson20217462010-11-23 15:26:33 +0000172 if (args->gtt_start >= args->gtt_end ||
173 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
174 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700175
Daniel Vetterf534bc02012-03-26 22:37:04 +0200176 /* GEM with user mode setting was never supported on ilk and later. */
177 if (INTEL_INFO(dev)->gen >= 5)
178 return -ENODEV;
179
Eric Anholt673a3942008-07-30 12:06:12 -0700180 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800181 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
182 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800183 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700184 mutex_unlock(&dev->struct_mutex);
185
Chris Wilson20217462010-11-23 15:26:33 +0000186 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700187}
188
Eric Anholt5a125c32008-10-22 21:40:13 -0700189int
190i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700192{
Chris Wilson73aa8082010-09-30 11:46:12 +0100193 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700194 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000195 struct drm_i915_gem_object *obj;
196 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700197
Chris Wilson6299f992010-11-24 12:23:44 +0000198 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700200 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800201 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700202 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100203 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700204
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700205 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208 return 0;
209}
210
Chris Wilson42dcedd2012-11-15 11:32:30 +0000211void *i915_gem_object_alloc(struct drm_device *dev)
212{
213 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700214 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000215}
216
217void i915_gem_object_free(struct drm_i915_gem_object *obj)
218{
219 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
220 kmem_cache_free(dev_priv->slab, obj);
221}
222
Dave Airlieff72145b2011-02-07 12:16:14 +1000223static int
224i915_gem_create(struct drm_file *file,
225 struct drm_device *dev,
226 uint64_t size,
227 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700228{
Chris Wilson05394f32010-11-08 19:18:58 +0000229 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300230 int ret;
231 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200234 if (size == 0)
235 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700236
237 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700239 if (obj == NULL)
240 return -ENOMEM;
241
Chris Wilson05394f32010-11-08 19:18:58 +0000242 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100243 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200244 drm_gem_object_unreference_unlocked(&obj->base);
245 if (ret)
246 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100247
Dave Airlieff72145b2011-02-07 12:16:14 +1000248 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700249 return 0;
250}
251
Dave Airlieff72145b2011-02-07 12:16:14 +1000252int
253i915_gem_dumb_create(struct drm_file *file,
254 struct drm_device *dev,
255 struct drm_mode_create_dumb *args)
256{
257 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300258 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 args->size = args->pitch * args->height;
260 return i915_gem_create(file, dev,
261 args->size, &args->handle);
262}
263
Dave Airlieff72145b2011-02-07 12:16:14 +1000264/**
265 * Creates a new mm object and returns a handle to it.
266 */
267int
268i915_gem_create_ioctl(struct drm_device *dev, void *data,
269 struct drm_file *file)
270{
271 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200272
Dave Airlieff72145b2011-02-07 12:16:14 +1000273 return i915_gem_create(file, dev,
274 args->size, &args->handle);
275}
276
Daniel Vetter8c599672011-12-14 13:57:31 +0100277static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100278__copy_to_user_swizzled(char __user *cpu_vaddr,
279 const char *gpu_vaddr, int gpu_offset,
280 int length)
281{
282 int ret, cpu_offset = 0;
283
284 while (length > 0) {
285 int cacheline_end = ALIGN(gpu_offset + 1, 64);
286 int this_length = min(cacheline_end - gpu_offset, length);
287 int swizzled_gpu_offset = gpu_offset ^ 64;
288
289 ret = __copy_to_user(cpu_vaddr + cpu_offset,
290 gpu_vaddr + swizzled_gpu_offset,
291 this_length);
292 if (ret)
293 return ret + length;
294
295 cpu_offset += this_length;
296 gpu_offset += this_length;
297 length -= this_length;
298 }
299
300 return 0;
301}
302
303static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700304__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
305 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100306 int length)
307{
308 int ret, cpu_offset = 0;
309
310 while (length > 0) {
311 int cacheline_end = ALIGN(gpu_offset + 1, 64);
312 int this_length = min(cacheline_end - gpu_offset, length);
313 int swizzled_gpu_offset = gpu_offset ^ 64;
314
315 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
316 cpu_vaddr + cpu_offset,
317 this_length);
318 if (ret)
319 return ret + length;
320
321 cpu_offset += this_length;
322 gpu_offset += this_length;
323 length -= this_length;
324 }
325
326 return 0;
327}
328
Daniel Vetterd174bd62012-03-25 19:47:40 +0200329/* Per-page copy function for the shmem pread fastpath.
330 * Flushes invalid cachelines before reading the target if
331 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700332static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
334 char __user *user_data,
335 bool page_do_bit17_swizzling, bool needs_clflush)
336{
337 char *vaddr;
338 int ret;
339
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200340 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200341 return -EINVAL;
342
343 vaddr = kmap_atomic(page);
344 if (needs_clflush)
345 drm_clflush_virt_range(vaddr + shmem_page_offset,
346 page_length);
347 ret = __copy_to_user_inatomic(user_data,
348 vaddr + shmem_page_offset,
349 page_length);
350 kunmap_atomic(vaddr);
351
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100352 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200353}
354
Daniel Vetter23c18c72012-03-25 19:47:42 +0200355static void
356shmem_clflush_swizzled_range(char *addr, unsigned long length,
357 bool swizzled)
358{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200359 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200360 unsigned long start = (unsigned long) addr;
361 unsigned long end = (unsigned long) addr + length;
362
363 /* For swizzling simply ensure that we always flush both
364 * channels. Lame, but simple and it works. Swizzled
365 * pwrite/pread is far from a hotpath - current userspace
366 * doesn't use it at all. */
367 start = round_down(start, 128);
368 end = round_up(end, 128);
369
370 drm_clflush_virt_range((void *)start, end - start);
371 } else {
372 drm_clflush_virt_range(addr, length);
373 }
374
375}
376
Daniel Vetterd174bd62012-03-25 19:47:40 +0200377/* Only difference to the fast-path function is that this can handle bit17
378 * and uses non-atomic copy and kmap functions. */
379static int
380shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
381 char __user *user_data,
382 bool page_do_bit17_swizzling, bool needs_clflush)
383{
384 char *vaddr;
385 int ret;
386
387 vaddr = kmap(page);
388 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200389 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
390 page_length,
391 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200392
393 if (page_do_bit17_swizzling)
394 ret = __copy_to_user_swizzled(user_data,
395 vaddr, shmem_page_offset,
396 page_length);
397 else
398 ret = __copy_to_user(user_data,
399 vaddr + shmem_page_offset,
400 page_length);
401 kunmap(page);
402
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100403 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200404}
405
Eric Anholteb014592009-03-10 11:44:52 -0700406static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200407i915_gem_shmem_pread(struct drm_device *dev,
408 struct drm_i915_gem_object *obj,
409 struct drm_i915_gem_pread *args,
410 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700411{
Daniel Vetter8461d222011-12-14 13:57:32 +0100412 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700413 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100414 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100415 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200417 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200418 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200419 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700420
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200421 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700422 remain = args->size;
423
Daniel Vetter8461d222011-12-14 13:57:32 +0100424 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700425
Daniel Vetter84897312012-03-25 19:47:31 +0200426 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
427 /* If we're not in the cpu read domain, set ourself into the gtt
428 * read domain and manually flush cachelines (if required). This
429 * optimizes for the case when the gpu will dirty the data
430 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100431 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700432 ret = i915_gem_object_wait_rendering(obj, true);
433 if (ret)
434 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200435 }
Eric Anholteb014592009-03-10 11:44:52 -0700436
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100437 ret = i915_gem_object_get_pages(obj);
438 if (ret)
439 return ret;
440
441 i915_gem_object_pin_pages(obj);
442
Eric Anholteb014592009-03-10 11:44:52 -0700443 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100444
Imre Deak67d5a502013-02-18 19:28:02 +0200445 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
446 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200447 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100448
449 if (remain <= 0)
450 break;
451
Eric Anholteb014592009-03-10 11:44:52 -0700452 /* Operation in this page
453 *
Eric Anholteb014592009-03-10 11:44:52 -0700454 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700455 * page_length = bytes to copy for this page
456 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100457 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700458 page_length = remain;
459 if ((shmem_page_offset + page_length) > PAGE_SIZE)
460 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700461
Daniel Vetter8461d222011-12-14 13:57:32 +0100462 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
463 (page_to_phys(page) & (1 << 17)) != 0;
464
Daniel Vetterd174bd62012-03-25 19:47:40 +0200465 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
466 user_data, page_do_bit17_swizzling,
467 needs_clflush);
468 if (ret == 0)
469 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700470
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200471 mutex_unlock(&dev->struct_mutex);
472
Jani Nikulad330a952014-01-21 11:24:25 +0200473 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200474 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 /* Userspace is tricking us, but we've already clobbered
476 * its pages with the prefault and promised to write the
477 * data up to the first fault. Hence ignore any errors
478 * and just continue. */
479 (void)ret;
480 prefaulted = 1;
481 }
482
Daniel Vetterd174bd62012-03-25 19:47:40 +0200483 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
484 user_data, page_do_bit17_swizzling,
485 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700486
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200487 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100490 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100491
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100492 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100493 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100494
Eric Anholteb014592009-03-10 11:44:52 -0700495 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700497 offset += page_length;
498 }
499
Chris Wilson4f27b752010-10-14 15:26:45 +0100500out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100501 i915_gem_object_unpin_pages(obj);
502
Eric Anholteb014592009-03-10 11:44:52 -0700503 return ret;
504}
505
Eric Anholt673a3942008-07-30 12:06:12 -0700506/**
507 * Reads data from the object referenced by handle.
508 *
509 * On error, the contents of *data are undefined.
510 */
511int
512i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000513 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700514{
515 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000516 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100517 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700518
Chris Wilson51311d02010-11-17 09:10:42 +0000519 if (args->size == 0)
520 return 0;
521
522 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200523 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000524 args->size))
525 return -EFAULT;
526
Chris Wilson4f27b752010-10-14 15:26:45 +0100527 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100529 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700530
Chris Wilson05394f32010-11-08 19:18:58 +0000531 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000532 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100533 ret = -ENOENT;
534 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 }
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson7dcd2492010-09-26 20:21:44 +0100537 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000538 if (args->offset > obj->base.size ||
539 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100540 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100541 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100542 }
543
Daniel Vetter1286ff72012-05-10 15:25:09 +0200544 /* prime objects have no backing filp to GEM pread/pwrite
545 * pages from.
546 */
547 if (!obj->base.filp) {
548 ret = -EINVAL;
549 goto out;
550 }
551
Chris Wilsondb53a302011-02-03 11:57:46 +0000552 trace_i915_gem_object_pread(obj, args->offset, args->size);
553
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200554 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700555
Chris Wilson35b62a82010-09-26 20:23:38 +0100556out:
Chris Wilson05394f32010-11-08 19:18:58 +0000557 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100558unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100559 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700560 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700561}
562
Keith Packard0839ccb2008-10-30 19:38:48 -0700563/* This is the fast write path which cannot handle
564 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700565 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700566
Keith Packard0839ccb2008-10-30 19:38:48 -0700567static inline int
568fast_user_write(struct io_mapping *mapping,
569 loff_t page_base, int page_offset,
570 char __user *user_data,
571 int length)
572{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 void __iomem *vaddr_atomic;
574 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700575 unsigned long unwritten;
576
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700578 /* We can use the cpu mem copy function because this is X86. */
579 vaddr = (void __force*)vaddr_atomic + page_offset;
580 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700582 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100583 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700584}
585
Eric Anholt3de09aa2009-03-09 09:42:23 -0700586/**
587 * This is the fast pwrite path, where we copy the data directly from the
588 * user into the GTT, uncached.
589 */
Eric Anholt673a3942008-07-30 12:06:12 -0700590static int
Chris Wilson05394f32010-11-08 19:18:58 +0000591i915_gem_gtt_pwrite_fast(struct drm_device *dev,
592 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700593 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000594 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700595{
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700597 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700598 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700599 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200600 int page_offset, page_length, ret;
601
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100602 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200603 if (ret)
604 goto out;
605
606 ret = i915_gem_object_set_to_gtt_domain(obj, true);
607 if (ret)
608 goto out_unpin;
609
610 ret = i915_gem_object_put_fence(obj);
611 if (ret)
612 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200614 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700615 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700616
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700617 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700618
619 while (remain > 0) {
620 /* Operation in this page
621 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 * page_base = page offset within aperture
623 * page_offset = offset within page
624 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700625 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100626 page_base = offset & PAGE_MASK;
627 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 page_length = remain;
629 if ((page_offset + remain) > PAGE_SIZE)
630 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700631
Keith Packard0839ccb2008-10-30 19:38:48 -0700632 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700633 * source page isn't available. Return the error and we'll
634 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700635 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800636 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200637 page_offset, user_data, page_length)) {
638 ret = -EFAULT;
639 goto out_unpin;
640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Keith Packard0839ccb2008-10-30 19:38:48 -0700642 remain -= page_length;
643 user_data += page_length;
644 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700645 }
Eric Anholt673a3942008-07-30 12:06:12 -0700646
Daniel Vetter935aaa62012-03-25 19:47:35 +0200647out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800648 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200649out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700650 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700651}
652
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653/* Per-page copy function for the shmem pwrite fastpath.
654 * Flushes invalid cachelines before writing to the target if
655 * needs_clflush_before is set and flushes out any written cachelines after
656 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700657static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200658shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
659 char __user *user_data,
660 bool page_do_bit17_swizzling,
661 bool needs_clflush_before,
662 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700663{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700665 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700666
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200667 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200668 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700669
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 vaddr = kmap_atomic(page);
671 if (needs_clflush_before)
672 drm_clflush_virt_range(vaddr + shmem_page_offset,
673 page_length);
674 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
675 user_data,
676 page_length);
677 if (needs_clflush_after)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700681
Chris Wilson755d2212012-09-04 21:02:55 +0100682 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700683}
684
Daniel Vetterd174bd62012-03-25 19:47:40 +0200685/* Only difference to the fast-path function is that this can handle bit17
686 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700687static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200688shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
689 char __user *user_data,
690 bool page_do_bit17_swizzling,
691 bool needs_clflush_before,
692 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700693{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694 char *vaddr;
695 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700696
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200698 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200699 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
700 page_length,
701 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200702 if (page_do_bit17_swizzling)
703 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100704 user_data,
705 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 else
707 ret = __copy_from_user(vaddr + shmem_page_offset,
708 user_data,
709 page_length);
710 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200711 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
712 page_length,
713 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200714 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100715
Chris Wilson755d2212012-09-04 21:02:55 +0100716 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700717}
718
Eric Anholt40123c12009-03-09 13:42:30 -0700719static int
Daniel Vettere244a442012-03-25 19:47:28 +0200720i915_gem_shmem_pwrite(struct drm_device *dev,
721 struct drm_i915_gem_object *obj,
722 struct drm_i915_gem_pwrite *args,
723 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700724{
Eric Anholt40123c12009-03-09 13:42:30 -0700725 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100726 loff_t offset;
727 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100728 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100729 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200730 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200731 int needs_clflush_after = 0;
732 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200733 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200735 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700736 remain = args->size;
737
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700739
Daniel Vetter58642882012-03-25 19:47:37 +0200740 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
741 /* If we're not in the cpu write domain, set ourself into the gtt
742 * write domain and manually flush cachelines (if required). This
743 * optimizes for the case when the gpu will use the data
744 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100745 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700746 ret = i915_gem_object_wait_rendering(obj, false);
747 if (ret)
748 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200749 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100750 /* Same trick applies to invalidate partially written cachelines read
751 * before writing. */
752 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
753 needs_clflush_before =
754 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200755
Chris Wilson755d2212012-09-04 21:02:55 +0100756 ret = i915_gem_object_get_pages(obj);
757 if (ret)
758 return ret;
759
760 i915_gem_object_pin_pages(obj);
761
Eric Anholt40123c12009-03-09 13:42:30 -0700762 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000763 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700764
Imre Deak67d5a502013-02-18 19:28:02 +0200765 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
766 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200767 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200768 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100769
Chris Wilson9da3da62012-06-01 15:20:22 +0100770 if (remain <= 0)
771 break;
772
Eric Anholt40123c12009-03-09 13:42:30 -0700773 /* Operation in this page
774 *
Eric Anholt40123c12009-03-09 13:42:30 -0700775 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700776 * page_length = bytes to copy for this page
777 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100778 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700779
780 page_length = remain;
781 if ((shmem_page_offset + page_length) > PAGE_SIZE)
782 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700783
Daniel Vetter58642882012-03-25 19:47:37 +0200784 /* If we don't overwrite a cacheline completely we need to be
785 * careful to have up-to-date data by first clflushing. Don't
786 * overcomplicate things and flush the entire patch. */
787 partial_cacheline_write = needs_clflush_before &&
788 ((shmem_page_offset | page_length)
789 & (boot_cpu_data.x86_clflush_size - 1));
790
Daniel Vetter8c599672011-12-14 13:57:31 +0100791 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
792 (page_to_phys(page) & (1 << 17)) != 0;
793
Daniel Vetterd174bd62012-03-25 19:47:40 +0200794 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
795 user_data, page_do_bit17_swizzling,
796 partial_cacheline_write,
797 needs_clflush_after);
798 if (ret == 0)
799 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700800
Daniel Vettere244a442012-03-25 19:47:28 +0200801 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200802 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200803 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
804 user_data, page_do_bit17_swizzling,
805 partial_cacheline_write,
806 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700807
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100809
Daniel Vettere244a442012-03-25 19:47:28 +0200810next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811 set_page_dirty(page);
812 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100813
Chris Wilson755d2212012-09-04 21:02:55 +0100814 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100815 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816
Eric Anholt40123c12009-03-09 13:42:30 -0700817 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100818 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700819 offset += page_length;
820 }
821
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100822out:
Chris Wilson755d2212012-09-04 21:02:55 +0100823 i915_gem_object_unpin_pages(obj);
824
Daniel Vettere244a442012-03-25 19:47:28 +0200825 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100826 /*
827 * Fixup: Flush cpu caches in case we didn't flush the dirty
828 * cachelines in-line while writing and the object moved
829 * out of the cpu write domain while we've dropped the lock.
830 */
831 if (!needs_clflush_after &&
832 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100833 if (i915_gem_clflush_object(obj, obj->pin_display))
834 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200835 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100836 }
Eric Anholt40123c12009-03-09 13:42:30 -0700837
Daniel Vetter58642882012-03-25 19:47:37 +0200838 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800839 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200840
Eric Anholt40123c12009-03-09 13:42:30 -0700841 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700842}
843
844/**
845 * Writes data to the object referenced by handle.
846 *
847 * On error, the contents of the buffer that were to be modified are undefined.
848 */
849int
850i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100851 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700852{
853 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000854 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000855 int ret;
856
857 if (args->size == 0)
858 return 0;
859
860 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200861 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000862 args->size))
863 return -EFAULT;
864
Jani Nikulad330a952014-01-21 11:24:25 +0200865 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800866 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
867 args->size);
868 if (ret)
869 return -EFAULT;
870 }
Eric Anholt673a3942008-07-30 12:06:12 -0700871
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100872 ret = i915_mutex_lock_interruptible(dev);
873 if (ret)
874 return ret;
875
Chris Wilson05394f32010-11-08 19:18:58 +0000876 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000877 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = -ENOENT;
879 goto unlock;
880 }
Eric Anholt673a3942008-07-30 12:06:12 -0700881
Chris Wilson7dcd2492010-09-26 20:21:44 +0100882 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000883 if (args->offset > obj->base.size ||
884 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100885 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100886 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100887 }
888
Daniel Vetter1286ff72012-05-10 15:25:09 +0200889 /* prime objects have no backing filp to GEM pread/pwrite
890 * pages from.
891 */
892 if (!obj->base.filp) {
893 ret = -EINVAL;
894 goto out;
895 }
896
Chris Wilsondb53a302011-02-03 11:57:46 +0000897 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
898
Daniel Vetter935aaa62012-03-25 19:47:35 +0200899 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700900 /* We can only do the GTT pwrite on untiled buffers, as otherwise
901 * it would end up going through the fenced access, and we'll get
902 * different detiling behavior between reading and writing.
903 * pread/pwrite currently are reading and writing from the CPU
904 * perspective, requiring manual detiling by the client.
905 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100906 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100907 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100908 goto out;
909 }
910
Chris Wilson2c225692013-08-09 12:26:45 +0100911 if (obj->tiling_mode == I915_TILING_NONE &&
912 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
913 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100914 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200915 /* Note that the gtt paths might fail with non-page-backed user
916 * pointers (e.g. gtt mappings when moving data between
917 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700918 }
Eric Anholt673a3942008-07-30 12:06:12 -0700919
Chris Wilson86a1ee22012-08-11 15:41:04 +0100920 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100922
Chris Wilson35b62a82010-09-26 20:23:38 +0100923out:
Chris Wilson05394f32010-11-08 19:18:58 +0000924 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100925unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700927 return ret;
928}
929
Chris Wilsonb3612372012-08-24 09:35:08 +0100930int
Daniel Vetter33196de2012-11-14 17:14:05 +0100931i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100932 bool interruptible)
933{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100934 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100935 /* Non-interruptible callers can't handle -EAGAIN, hence return
936 * -EIO unconditionally for these. */
937 if (!interruptible)
938 return -EIO;
939
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 /* Recovery complete, but the reset failed ... */
941 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100942 return -EIO;
943
944 return -EAGAIN;
945 }
946
947 return 0;
948}
949
950/*
951 * Compare seqno against outstanding lazy request. Emit a request if they are
952 * equal.
953 */
954static int
955i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
956{
957 int ret;
958
959 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
960
961 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100962 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300963 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100964
965 return ret;
966}
967
Chris Wilson094f9a52013-09-25 17:34:55 +0100968static void fake_irq(unsigned long data)
969{
970 wake_up_process((struct task_struct *)data);
971}
972
973static bool missed_irq(struct drm_i915_private *dev_priv,
974 struct intel_ring_buffer *ring)
975{
976 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
977}
978
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100979static bool can_wait_boost(struct drm_i915_file_private *file_priv)
980{
981 if (file_priv == NULL)
982 return true;
983
984 return !atomic_xchg(&file_priv->rps_wait_boost, true);
985}
986
Chris Wilsonb3612372012-08-24 09:35:08 +0100987/**
988 * __wait_seqno - wait until execution of seqno has finished
989 * @ring: the ring expected to report seqno
990 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100991 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100992 * @interruptible: do an interruptible wait (normally yes)
993 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
994 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100995 * Note: It is of utmost importance that the passed in seqno and reset_counter
996 * values have been read by the caller in an smp safe manner. Where read-side
997 * locks are involved, it is sufficient to read the reset_counter before
998 * unlocking the lock that protects the seqno. For lockless tricks, the
999 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1000 * inserted.
1001 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001002 * Returns 0 if the seqno was found within the alloted time. Else returns the
1003 * errno with remaining time filled in timeout argument.
1004 */
1005static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001006 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001007 bool interruptible,
1008 struct timespec *timeout,
1009 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001010{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001011 struct drm_device *dev = ring->dev;
1012 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001013 const bool irq_test_in_progress =
1014 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001015 struct timespec before, now;
1016 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001017 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001018 int ret;
1019
Paulo Zanonic67a4702013-08-19 13:18:09 -03001020 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1021
Chris Wilsonb3612372012-08-24 09:35:08 +01001022 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1023 return 0;
1024
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001025 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001026
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001027 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001028 gen6_rps_boost(dev_priv);
1029 if (file_priv)
1030 mod_delayed_work(dev_priv->wq,
1031 &file_priv->mm.idle_work,
1032 msecs_to_jiffies(100));
1033 }
1034
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001035 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001036 return -ENODEV;
1037
Chris Wilson094f9a52013-09-25 17:34:55 +01001038 /* Record current time in case interrupted by signal, or wedged */
1039 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001040 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001041 for (;;) {
1042 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001043
Chris Wilson094f9a52013-09-25 17:34:55 +01001044 prepare_to_wait(&ring->irq_queue, &wait,
1045 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001046
Daniel Vetterf69061b2012-12-06 09:01:42 +01001047 /* We need to check whether any gpu reset happened in between
1048 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001049 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1050 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1051 * is truely gone. */
1052 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1053 if (ret == 0)
1054 ret = -EAGAIN;
1055 break;
1056 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001057
Chris Wilson094f9a52013-09-25 17:34:55 +01001058 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1059 ret = 0;
1060 break;
1061 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001062
Chris Wilson094f9a52013-09-25 17:34:55 +01001063 if (interruptible && signal_pending(current)) {
1064 ret = -ERESTARTSYS;
1065 break;
1066 }
1067
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001068 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001069 ret = -ETIME;
1070 break;
1071 }
1072
1073 timer.function = NULL;
1074 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001075 unsigned long expire;
1076
Chris Wilson094f9a52013-09-25 17:34:55 +01001077 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001078 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001079 mod_timer(&timer, expire);
1080 }
1081
Chris Wilson5035c272013-10-04 09:58:46 +01001082 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001083
Chris Wilson094f9a52013-09-25 17:34:55 +01001084 if (timer.function) {
1085 del_singleshot_timer_sync(&timer);
1086 destroy_timer_on_stack(&timer);
1087 }
1088 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001089 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001090 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001091
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001092 if (!irq_test_in_progress)
1093 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001094
1095 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001096
1097 if (timeout) {
1098 struct timespec sleep_time = timespec_sub(now, before);
1099 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001100 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1101 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001102 }
1103
Chris Wilson094f9a52013-09-25 17:34:55 +01001104 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001105}
1106
1107/**
1108 * Waits for a sequence number to be signaled, and cleans up the
1109 * request and object lists appropriately for that event.
1110 */
1111int
1112i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1113{
1114 struct drm_device *dev = ring->dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116 bool interruptible = dev_priv->mm.interruptible;
1117 int ret;
1118
1119 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1120 BUG_ON(seqno == 0);
1121
Daniel Vetter33196de2012-11-14 17:14:05 +01001122 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001123 if (ret)
1124 return ret;
1125
1126 ret = i915_gem_check_olr(ring, seqno);
1127 if (ret)
1128 return ret;
1129
Daniel Vetterf69061b2012-12-06 09:01:42 +01001130 return __wait_seqno(ring, seqno,
1131 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001132 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001133}
1134
Chris Wilsond26e3af2013-06-29 22:05:26 +01001135static int
1136i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1137 struct intel_ring_buffer *ring)
1138{
1139 i915_gem_retire_requests_ring(ring);
1140
1141 /* Manually manage the write flush as we may have not yet
1142 * retired the buffer.
1143 *
1144 * Note that the last_write_seqno is always the earlier of
1145 * the two (read/write) seqno, so if we haved successfully waited,
1146 * we know we have passed the last write.
1147 */
1148 obj->last_write_seqno = 0;
1149 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1150
1151 return 0;
1152}
1153
Chris Wilsonb3612372012-08-24 09:35:08 +01001154/**
1155 * Ensures that all rendering to the object has completed and the object is
1156 * safe to unbind from the GTT or access from the CPU.
1157 */
1158static __must_check int
1159i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1160 bool readonly)
1161{
1162 struct intel_ring_buffer *ring = obj->ring;
1163 u32 seqno;
1164 int ret;
1165
1166 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1167 if (seqno == 0)
1168 return 0;
1169
1170 ret = i915_wait_seqno(ring, seqno);
1171 if (ret)
1172 return ret;
1173
Chris Wilsond26e3af2013-06-29 22:05:26 +01001174 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001175}
1176
Chris Wilson3236f572012-08-24 09:35:09 +01001177/* A nonblocking variant of the above wait. This is a highly dangerous routine
1178 * as the object state may change during this call.
1179 */
1180static __must_check int
1181i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001182 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001183 bool readonly)
1184{
1185 struct drm_device *dev = obj->base.dev;
1186 struct drm_i915_private *dev_priv = dev->dev_private;
1187 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001188 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001189 u32 seqno;
1190 int ret;
1191
1192 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1193 BUG_ON(!dev_priv->mm.interruptible);
1194
1195 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1196 if (seqno == 0)
1197 return 0;
1198
Daniel Vetter33196de2012-11-14 17:14:05 +01001199 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001200 if (ret)
1201 return ret;
1202
1203 ret = i915_gem_check_olr(ring, seqno);
1204 if (ret)
1205 return ret;
1206
Daniel Vetterf69061b2012-12-06 09:01:42 +01001207 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001208 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001209 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001210 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001211 if (ret)
1212 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001213
Chris Wilsond26e3af2013-06-29 22:05:26 +01001214 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001215}
1216
Eric Anholt673a3942008-07-30 12:06:12 -07001217/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 * Called when user space prepares to use an object with the CPU, either
1219 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001220 */
1221int
1222i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001223 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001224{
1225 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001226 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 uint32_t read_domains = args->read_domains;
1228 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001229 int ret;
1230
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001231 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001232 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001233 return -EINVAL;
1234
Chris Wilson21d509e2009-06-06 09:46:02 +01001235 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 return -EINVAL;
1237
1238 /* Having something in the write domain implies it's in the read
1239 * domain, and only that read domain. Enforce that in the request.
1240 */
1241 if (write_domain != 0 && read_domains != write_domain)
1242 return -EINVAL;
1243
Chris Wilson76c1dec2010-09-25 11:22:51 +01001244 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001245 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001246 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001247
Chris Wilson05394f32010-11-08 19:18:58 +00001248 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001249 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 ret = -ENOENT;
1251 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001252 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001253
Chris Wilson3236f572012-08-24 09:35:09 +01001254 /* Try to flush the object off the GPU without holding the lock.
1255 * We will repeat the flush holding the lock in the normal manner
1256 * to catch cases where we are gazumped.
1257 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001258 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1259 file->driver_priv,
1260 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001261 if (ret)
1262 goto unref;
1263
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001264 if (read_domains & I915_GEM_DOMAIN_GTT) {
1265 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001266
1267 /* Silently promote "you're not bound, there was nothing to do"
1268 * to success, since the client was just asking us to
1269 * make sure everything was done.
1270 */
1271 if (ret == -EINVAL)
1272 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001273 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001274 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001275 }
1276
Chris Wilson3236f572012-08-24 09:35:09 +01001277unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001278 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001279unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001280 mutex_unlock(&dev->struct_mutex);
1281 return ret;
1282}
1283
1284/**
1285 * Called when user space has done writes to this buffer
1286 */
1287int
1288i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001289 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001290{
1291 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001292 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001293 int ret = 0;
1294
Chris Wilson76c1dec2010-09-25 11:22:51 +01001295 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001296 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001297 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001298
Chris Wilson05394f32010-11-08 19:18:58 +00001299 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001300 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301 ret = -ENOENT;
1302 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001303 }
1304
Eric Anholt673a3942008-07-30 12:06:12 -07001305 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001306 if (obj->pin_display)
1307 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001308
Chris Wilson05394f32010-11-08 19:18:58 +00001309 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001310unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001311 mutex_unlock(&dev->struct_mutex);
1312 return ret;
1313}
1314
1315/**
1316 * Maps the contents of an object, returning the address it is mapped
1317 * into.
1318 *
1319 * While the mapping holds a reference on the contents of the object, it doesn't
1320 * imply a ref on the object itself.
1321 */
1322int
1323i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001324 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001325{
1326 struct drm_i915_gem_mmap *args = data;
1327 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001328 unsigned long addr;
1329
Chris Wilson05394f32010-11-08 19:18:58 +00001330 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001331 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001332 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001333
Daniel Vetter1286ff72012-05-10 15:25:09 +02001334 /* prime objects have no backing filp to GEM mmap
1335 * pages from.
1336 */
1337 if (!obj->filp) {
1338 drm_gem_object_unreference_unlocked(obj);
1339 return -EINVAL;
1340 }
1341
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001342 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001343 PROT_READ | PROT_WRITE, MAP_SHARED,
1344 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001345 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001346 if (IS_ERR((void *)addr))
1347 return addr;
1348
1349 args->addr_ptr = (uint64_t) addr;
1350
1351 return 0;
1352}
1353
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354/**
1355 * i915_gem_fault - fault a page into the GTT
1356 * vma: VMA in question
1357 * vmf: fault info
1358 *
1359 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1360 * from userspace. The fault handler takes care of binding the object to
1361 * the GTT (if needed), allocating and programming a fence register (again,
1362 * only if needed based on whether the old reg is still valid or the object
1363 * is tiled) and inserting a new PTE into the faulting process.
1364 *
1365 * Note that the faulting process may involve evicting existing objects
1366 * from the GTT and/or fence registers to make room. So performance may
1367 * suffer if the GTT working set is large or there are few fence registers
1368 * left.
1369 */
1370int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1371{
Chris Wilson05394f32010-11-08 19:18:58 +00001372 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1373 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001374 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375 pgoff_t page_offset;
1376 unsigned long pfn;
1377 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001378 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001379
Paulo Zanonif65c9162013-11-27 18:20:34 -02001380 intel_runtime_pm_get(dev_priv);
1381
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 /* We don't use vmf->pgoff since that has the fake offset */
1383 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1384 PAGE_SHIFT;
1385
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001386 ret = i915_mutex_lock_interruptible(dev);
1387 if (ret)
1388 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001389
Chris Wilsondb53a302011-02-03 11:57:46 +00001390 trace_i915_gem_object_fault(obj, page_offset, true, write);
1391
Chris Wilson6e4930f2014-02-07 18:37:06 -02001392 /* Try to flush the object off the GPU first without holding the lock.
1393 * Upon reacquiring the lock, we will perform our sanity checks and then
1394 * repeat the flush holding the lock in the normal manner to catch cases
1395 * where we are gazumped.
1396 */
1397 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1398 if (ret)
1399 goto unlock;
1400
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001401 /* Access to snoopable pages through the GTT is incoherent. */
1402 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1403 ret = -EINVAL;
1404 goto unlock;
1405 }
1406
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001407 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001408 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001409 if (ret)
1410 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001411
Chris Wilsonc9839302012-11-20 10:45:17 +00001412 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1413 if (ret)
1414 goto unpin;
1415
1416 ret = i915_gem_object_get_fence(obj);
1417 if (ret)
1418 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001419
Chris Wilson6299f992010-11-24 12:23:44 +00001420 obj->fault_mappable = true;
1421
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001422 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1423 pfn >>= PAGE_SHIFT;
1424 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001425
1426 /* Finally, remap it using the new GTT offset */
1427 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001428unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001429 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001430unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001431 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001432out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001433 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001434 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001435 /* If this -EIO is due to a gpu hang, give the reset code a
1436 * chance to clean up the mess. Otherwise return the proper
1437 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001438 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1439 ret = VM_FAULT_SIGBUS;
1440 break;
1441 }
Chris Wilson045e7692010-11-07 09:18:22 +00001442 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001443 /*
1444 * EAGAIN means the gpu is hung and we'll wait for the error
1445 * handler to reset everything when re-faulting in
1446 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001447 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001448 case 0:
1449 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001450 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001451 case -EBUSY:
1452 /*
1453 * EBUSY is ok: this just means that another thread
1454 * already did the job.
1455 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001456 ret = VM_FAULT_NOPAGE;
1457 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001459 ret = VM_FAULT_OOM;
1460 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001461 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001462 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001463 ret = VM_FAULT_SIGBUS;
1464 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001466 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001467 ret = VM_FAULT_SIGBUS;
1468 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001470
1471 intel_runtime_pm_put(dev_priv);
1472 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001473}
1474
Paulo Zanoni48018a52013-12-13 15:22:31 -02001475void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1476{
1477 struct i915_vma *vma;
1478
1479 /*
1480 * Only the global gtt is relevant for gtt memory mappings, so restrict
1481 * list traversal to objects bound into the global address space. Note
1482 * that the active list should be empty, but better safe than sorry.
1483 */
1484 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1485 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1486 i915_gem_release_mmap(vma->obj);
1487 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1488 i915_gem_release_mmap(vma->obj);
1489}
1490
Jesse Barnesde151cf2008-11-12 10:03:55 -08001491/**
Chris Wilson901782b2009-07-10 08:18:50 +01001492 * i915_gem_release_mmap - remove physical page mappings
1493 * @obj: obj in question
1494 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001495 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001496 * relinquish ownership of the pages back to the system.
1497 *
1498 * It is vital that we remove the page mapping if we have mapped a tiled
1499 * object through the GTT and then lose the fence register due to
1500 * resource pressure. Similarly if the object has been moved out of the
1501 * aperture, than pages mapped into userspace must be revoked. Removing the
1502 * mapping will then trigger a page fault on the next user access, allowing
1503 * fixup by i915_gem_fault().
1504 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001505void
Chris Wilson05394f32010-11-08 19:18:58 +00001506i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001507{
Chris Wilson6299f992010-11-24 12:23:44 +00001508 if (!obj->fault_mappable)
1509 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001510
David Herrmann6796cb12014-01-03 14:24:19 +01001511 drm_vma_node_unmap(&obj->base.vma_node,
1512 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001513 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001514}
1515
Imre Deak0fa87792013-01-07 21:47:35 +02001516uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001517i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001518{
Chris Wilsone28f8712011-07-18 13:11:49 -07001519 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001520
1521 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001522 tiling_mode == I915_TILING_NONE)
1523 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001524
1525 /* Previous chips need a power-of-two fence region when tiling */
1526 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001527 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001528 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001529 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001530
Chris Wilsone28f8712011-07-18 13:11:49 -07001531 while (gtt_size < size)
1532 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001533
Chris Wilsone28f8712011-07-18 13:11:49 -07001534 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001535}
1536
Jesse Barnesde151cf2008-11-12 10:03:55 -08001537/**
1538 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1539 * @obj: object to check
1540 *
1541 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001542 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001543 */
Imre Deakd8651102013-01-07 21:47:33 +02001544uint32_t
1545i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1546 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548 /*
1549 * Minimum alignment is 4k (GTT page size), but might be greater
1550 * if a fence register is needed for the object.
1551 */
Imre Deakd8651102013-01-07 21:47:33 +02001552 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001553 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001554 return 4096;
1555
1556 /*
1557 * Previous chips need to be aligned to the size of the smallest
1558 * fence register that can contain the object.
1559 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001560 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001561}
1562
Chris Wilsond8cb5082012-08-11 15:41:03 +01001563static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1564{
1565 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1566 int ret;
1567
David Herrmann0de23972013-07-24 21:07:52 +02001568 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001569 return 0;
1570
Daniel Vetterda494d72012-12-20 15:11:16 +01001571 dev_priv->mm.shrinker_no_lock_stealing = true;
1572
Chris Wilsond8cb5082012-08-11 15:41:03 +01001573 ret = drm_gem_create_mmap_offset(&obj->base);
1574 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001575 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001576
1577 /* Badly fragmented mmap space? The only way we can recover
1578 * space is by destroying unwanted objects. We can't randomly release
1579 * mmap_offsets as userspace expects them to be persistent for the
1580 * lifetime of the objects. The closest we can is to release the
1581 * offsets on purgeable objects by truncating it and marking it purged,
1582 * which prevents userspace from ever using that object again.
1583 */
1584 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1585 ret = drm_gem_create_mmap_offset(&obj->base);
1586 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001587 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001588
1589 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001590 ret = drm_gem_create_mmap_offset(&obj->base);
1591out:
1592 dev_priv->mm.shrinker_no_lock_stealing = false;
1593
1594 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001595}
1596
1597static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1598{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001599 drm_gem_free_mmap_offset(&obj->base);
1600}
1601
Jesse Barnesde151cf2008-11-12 10:03:55 -08001602int
Dave Airlieff72145b2011-02-07 12:16:14 +10001603i915_gem_mmap_gtt(struct drm_file *file,
1604 struct drm_device *dev,
1605 uint32_t handle,
1606 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001607{
Chris Wilsonda761a62010-10-27 17:37:08 +01001608 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001609 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001610 int ret;
1611
Chris Wilson76c1dec2010-09-25 11:22:51 +01001612 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001613 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001614 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001615
Dave Airlieff72145b2011-02-07 12:16:14 +10001616 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001617 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001618 ret = -ENOENT;
1619 goto unlock;
1620 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001621
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001622 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001623 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001624 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001625 }
1626
Chris Wilson05394f32010-11-08 19:18:58 +00001627 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001628 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001629 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001630 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001631 }
1632
Chris Wilsond8cb5082012-08-11 15:41:03 +01001633 ret = i915_gem_object_create_mmap_offset(obj);
1634 if (ret)
1635 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001636
David Herrmann0de23972013-07-24 21:07:52 +02001637 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001638
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001639out:
Chris Wilson05394f32010-11-08 19:18:58 +00001640 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001641unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001642 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001643 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001644}
1645
Dave Airlieff72145b2011-02-07 12:16:14 +10001646/**
1647 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1648 * @dev: DRM device
1649 * @data: GTT mapping ioctl data
1650 * @file: GEM object info
1651 *
1652 * Simply returns the fake offset to userspace so it can mmap it.
1653 * The mmap call will end up in drm_gem_mmap(), which will set things
1654 * up so we can get faults in the handler above.
1655 *
1656 * The fault handler will take care of binding the object into the GTT
1657 * (since it may have been evicted to make room for something), allocating
1658 * a fence register, and mapping the appropriate aperture address into
1659 * userspace.
1660 */
1661int
1662i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1663 struct drm_file *file)
1664{
1665 struct drm_i915_gem_mmap_gtt *args = data;
1666
Dave Airlieff72145b2011-02-07 12:16:14 +10001667 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1668}
1669
Daniel Vetter225067e2012-08-20 10:23:20 +02001670/* Immediately discard the backing storage */
1671static void
1672i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001673{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001674 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001675
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001676 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001677
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001678 if (obj->base.filp == NULL)
1679 return;
1680
Daniel Vetter225067e2012-08-20 10:23:20 +02001681 /* Our goal here is to return as much of the memory as
1682 * is possible back to the system as we are called from OOM.
1683 * To do this we must instruct the shmfs to drop all of its
1684 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001685 */
Al Viro496ad9a2013-01-23 17:07:38 -05001686 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001687 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001688
Daniel Vetter225067e2012-08-20 10:23:20 +02001689 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001690}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001691
Daniel Vetter225067e2012-08-20 10:23:20 +02001692static inline int
1693i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1694{
1695 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001696}
1697
Chris Wilson5cdf5882010-09-27 15:51:07 +01001698static void
Chris Wilson05394f32010-11-08 19:18:58 +00001699i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001700{
Imre Deak90797e62013-02-18 19:28:03 +02001701 struct sg_page_iter sg_iter;
1702 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001703
Chris Wilson05394f32010-11-08 19:18:58 +00001704 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001705
Chris Wilson6c085a72012-08-20 11:40:46 +02001706 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1707 if (ret) {
1708 /* In the event of a disaster, abandon all caches and
1709 * hope for the best.
1710 */
1711 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001712 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1714 }
1715
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001716 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001717 i915_gem_object_save_bit_17_swizzle(obj);
1718
Chris Wilson05394f32010-11-08 19:18:58 +00001719 if (obj->madv == I915_MADV_DONTNEED)
1720 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001721
Imre Deak90797e62013-02-18 19:28:03 +02001722 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001723 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001724
Chris Wilson05394f32010-11-08 19:18:58 +00001725 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001726 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001727
Chris Wilson05394f32010-11-08 19:18:58 +00001728 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001729 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001730
Chris Wilson9da3da62012-06-01 15:20:22 +01001731 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001732 }
Chris Wilson05394f32010-11-08 19:18:58 +00001733 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001734
Chris Wilson9da3da62012-06-01 15:20:22 +01001735 sg_free_table(obj->pages);
1736 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001737}
1738
Chris Wilsondd624af2013-01-15 12:39:35 +00001739int
Chris Wilson37e680a2012-06-07 15:38:42 +01001740i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1741{
1742 const struct drm_i915_gem_object_ops *ops = obj->ops;
1743
Chris Wilson2f745ad2012-09-04 21:02:58 +01001744 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001745 return 0;
1746
Chris Wilsona5570172012-09-04 21:02:54 +01001747 if (obj->pages_pin_count)
1748 return -EBUSY;
1749
Ben Widawsky98438772013-07-31 17:00:12 -07001750 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001751
Chris Wilsona2165e32012-12-03 11:49:00 +00001752 /* ->put_pages might need to allocate memory for the bit17 swizzle
1753 * array, hence protect them from being reaped by removing them from gtt
1754 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001755 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001756
Chris Wilson37e680a2012-06-07 15:38:42 +01001757 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001758 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001759
Chris Wilson6c085a72012-08-20 11:40:46 +02001760 if (i915_gem_object_is_purgeable(obj))
1761 i915_gem_object_truncate(obj);
1762
1763 return 0;
1764}
1765
Chris Wilsond9973b42013-10-04 10:33:00 +01001766static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001767__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1768 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001769{
Chris Wilson57094f82013-09-04 10:45:50 +01001770 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001771 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001772 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001773
1774 list_for_each_entry_safe(obj, next,
1775 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001776 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001777 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001778 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 count += obj->base.size >> PAGE_SHIFT;
1780 if (count >= target)
1781 return count;
1782 }
1783 }
1784
Chris Wilson57094f82013-09-04 10:45:50 +01001785 /*
1786 * As we may completely rewrite the bound list whilst unbinding
1787 * (due to retiring requests) we have to strictly process only
1788 * one element of the list at the time, and recheck the list
1789 * on every iteration.
1790 */
1791 INIT_LIST_HEAD(&still_bound_list);
1792 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001793 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001794
Chris Wilson57094f82013-09-04 10:45:50 +01001795 obj = list_first_entry(&dev_priv->mm.bound_list,
1796 typeof(*obj), global_list);
1797 list_move_tail(&obj->global_list, &still_bound_list);
1798
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001799 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1800 continue;
1801
Chris Wilson57094f82013-09-04 10:45:50 +01001802 /*
1803 * Hold a reference whilst we unbind this object, as we may
1804 * end up waiting for and retiring requests. This might
1805 * release the final reference (held by the active list)
1806 * and result in the object being freed from under us.
1807 * in this object being freed.
1808 *
1809 * Note 1: Shrinking the bound list is special since only active
1810 * (and hence bound objects) can contain such limbo objects, so
1811 * we don't need special tricks for shrinking the unbound list.
1812 * The only other place where we have to be careful with active
1813 * objects suddenly disappearing due to retiring requests is the
1814 * eviction code.
1815 *
1816 * Note 2: Even though the bound list doesn't hold a reference
1817 * to the object we can safely grab one here: The final object
1818 * unreferencing and the bound_list are both protected by the
1819 * dev->struct_mutex and so we won't ever be able to observe an
1820 * object on the bound_list with a reference count equals 0.
1821 */
1822 drm_gem_object_reference(&obj->base);
1823
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001824 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1825 if (i915_vma_unbind(vma))
1826 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001827
Chris Wilson57094f82013-09-04 10:45:50 +01001828 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001829 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001830
1831 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001832 }
Chris Wilson57094f82013-09-04 10:45:50 +01001833 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001834
1835 return count;
1836}
1837
Chris Wilsond9973b42013-10-04 10:33:00 +01001838static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001839i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1840{
1841 return __i915_gem_shrink(dev_priv, target, true);
1842}
1843
Chris Wilsond9973b42013-10-04 10:33:00 +01001844static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001845i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1846{
1847 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001848 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001849
1850 i915_gem_evict_everything(dev_priv->dev);
1851
Ben Widawsky35c20a62013-05-31 11:28:48 -07001852 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001853 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001854 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001855 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001856 }
1857 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001858}
1859
Chris Wilson37e680a2012-06-07 15:38:42 +01001860static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001861i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001862{
Chris Wilson6c085a72012-08-20 11:40:46 +02001863 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001864 int page_count, i;
1865 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001866 struct sg_table *st;
1867 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001868 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001869 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001870 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001871 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001872
Chris Wilson6c085a72012-08-20 11:40:46 +02001873 /* Assert that the object is not currently in any GPU domain. As it
1874 * wasn't in the GTT, there shouldn't be any way it could have been in
1875 * a GPU cache
1876 */
1877 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1878 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1879
Chris Wilson9da3da62012-06-01 15:20:22 +01001880 st = kmalloc(sizeof(*st), GFP_KERNEL);
1881 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001882 return -ENOMEM;
1883
Chris Wilson9da3da62012-06-01 15:20:22 +01001884 page_count = obj->base.size / PAGE_SIZE;
1885 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001886 kfree(st);
1887 return -ENOMEM;
1888 }
1889
1890 /* Get the list of pages out of our struct file. They'll be pinned
1891 * at this point until we release them.
1892 *
1893 * Fail silently without starting the shrinker
1894 */
Al Viro496ad9a2013-01-23 17:07:38 -05001895 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001896 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001897 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001898 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001899 sg = st->sgl;
1900 st->nents = 0;
1901 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001902 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1903 if (IS_ERR(page)) {
1904 i915_gem_purge(dev_priv, page_count);
1905 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1906 }
1907 if (IS_ERR(page)) {
1908 /* We've tried hard to allocate the memory by reaping
1909 * our own buffer, now let the real VM do its job and
1910 * go down in flames if truly OOM.
1911 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001912 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001913 gfp |= __GFP_IO | __GFP_WAIT;
1914
1915 i915_gem_shrink_all(dev_priv);
1916 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1917 if (IS_ERR(page))
1918 goto err_pages;
1919
Linus Torvaldscaf49192012-12-10 10:51:16 -08001920 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001921 gfp &= ~(__GFP_IO | __GFP_WAIT);
1922 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001923#ifdef CONFIG_SWIOTLB
1924 if (swiotlb_nr_tbl()) {
1925 st->nents++;
1926 sg_set_page(sg, page, PAGE_SIZE, 0);
1927 sg = sg_next(sg);
1928 continue;
1929 }
1930#endif
Imre Deak90797e62013-02-18 19:28:03 +02001931 if (!i || page_to_pfn(page) != last_pfn + 1) {
1932 if (i)
1933 sg = sg_next(sg);
1934 st->nents++;
1935 sg_set_page(sg, page, PAGE_SIZE, 0);
1936 } else {
1937 sg->length += PAGE_SIZE;
1938 }
1939 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001940
1941 /* Check that the i965g/gm workaround works. */
1942 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001943 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001944#ifdef CONFIG_SWIOTLB
1945 if (!swiotlb_nr_tbl())
1946#endif
1947 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001948 obj->pages = st;
1949
Eric Anholt673a3942008-07-30 12:06:12 -07001950 if (i915_gem_object_needs_bit17_swizzle(obj))
1951 i915_gem_object_do_bit_17_swizzle(obj);
1952
1953 return 0;
1954
1955err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001956 sg_mark_end(sg);
1957 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001958 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001959 sg_free_table(st);
1960 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001961 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001962}
1963
Chris Wilson37e680a2012-06-07 15:38:42 +01001964/* Ensure that the associated pages are gathered from the backing storage
1965 * and pinned into our object. i915_gem_object_get_pages() may be called
1966 * multiple times before they are released by a single call to
1967 * i915_gem_object_put_pages() - once the pages are no longer referenced
1968 * either as a result of memory pressure (reaping pages under the shrinker)
1969 * or as the object is itself released.
1970 */
1971int
1972i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1973{
1974 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1975 const struct drm_i915_gem_object_ops *ops = obj->ops;
1976 int ret;
1977
Chris Wilson2f745ad2012-09-04 21:02:58 +01001978 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001979 return 0;
1980
Chris Wilson43e28f02013-01-08 10:53:09 +00001981 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001982 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001983 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00001984 }
1985
Chris Wilsona5570172012-09-04 21:02:54 +01001986 BUG_ON(obj->pages_pin_count);
1987
Chris Wilson37e680a2012-06-07 15:38:42 +01001988 ret = ops->get_pages(obj);
1989 if (ret)
1990 return ret;
1991
Ben Widawsky35c20a62013-05-31 11:28:48 -07001992 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001993 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001994}
1995
Ben Widawskye2d05a82013-09-24 09:57:58 -07001996static void
Chris Wilson05394f32010-11-08 19:18:58 +00001997i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001998 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001999{
Chris Wilson05394f32010-11-08 19:18:58 +00002000 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002001 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002002 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002003
Zou Nan hai852835f2010-05-21 09:08:56 +08002004 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002005 if (obj->ring != ring && obj->last_write_seqno) {
2006 /* Keep the seqno relative to the current ring */
2007 obj->last_write_seqno = seqno;
2008 }
Chris Wilson05394f32010-11-08 19:18:58 +00002009 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002010
2011 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002012 if (!obj->active) {
2013 drm_gem_object_reference(&obj->base);
2014 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002015 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002016
Chris Wilson05394f32010-11-08 19:18:58 +00002017 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002018
Chris Wilson0201f1e2012-07-20 12:41:01 +01002019 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002020
Chris Wilsoncaea7472010-11-12 13:53:37 +00002021 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002022 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002023
Chris Wilson7dd49062012-03-21 10:48:18 +00002024 /* Bump MRU to take account of the delayed flush */
2025 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2026 struct drm_i915_fence_reg *reg;
2027
2028 reg = &dev_priv->fence_regs[obj->fence_reg];
2029 list_move_tail(&reg->lru_list,
2030 &dev_priv->mm.fence_list);
2031 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002032 }
2033}
2034
Ben Widawskye2d05a82013-09-24 09:57:58 -07002035void i915_vma_move_to_active(struct i915_vma *vma,
2036 struct intel_ring_buffer *ring)
2037{
2038 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2039 return i915_gem_object_move_to_active(vma->obj, ring);
2040}
2041
Chris Wilsoncaea7472010-11-12 13:53:37 +00002042static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002043i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2044{
Ben Widawskyca191b12013-07-31 17:00:14 -07002045 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002046 struct i915_address_space *vm;
2047 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002048
Chris Wilson65ce3022012-07-20 12:41:02 +01002049 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002050 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002051
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002052 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2053 vma = i915_gem_obj_to_vma(obj, vm);
2054 if (vma && !list_empty(&vma->mm_list))
2055 list_move_tail(&vma->mm_list, &vm->inactive_list);
2056 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002057
Chris Wilson65ce3022012-07-20 12:41:02 +01002058 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002059 obj->ring = NULL;
2060
Chris Wilson65ce3022012-07-20 12:41:02 +01002061 obj->last_read_seqno = 0;
2062 obj->last_write_seqno = 0;
2063 obj->base.write_domain = 0;
2064
2065 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002066 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002067
2068 obj->active = 0;
2069 drm_gem_object_unreference(&obj->base);
2070
2071 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002072}
Eric Anholt673a3942008-07-30 12:06:12 -07002073
Chris Wilson9d7730912012-11-27 16:22:52 +00002074static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002075i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002076{
Chris Wilson9d7730912012-11-27 16:22:52 +00002077 struct drm_i915_private *dev_priv = dev->dev_private;
2078 struct intel_ring_buffer *ring;
2079 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002080
Chris Wilson107f27a52012-12-10 13:56:17 +02002081 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002082 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002083 ret = intel_ring_idle(ring);
2084 if (ret)
2085 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002086 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002087 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002088
2089 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002090 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002091 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002092
Chris Wilson9d7730912012-11-27 16:22:52 +00002093 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2094 ring->sync_seqno[j] = 0;
2095 }
2096
2097 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002098}
2099
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002100int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2101{
2102 struct drm_i915_private *dev_priv = dev->dev_private;
2103 int ret;
2104
2105 if (seqno == 0)
2106 return -EINVAL;
2107
2108 /* HWS page needs to be set less than what we
2109 * will inject to ring
2110 */
2111 ret = i915_gem_init_seqno(dev, seqno - 1);
2112 if (ret)
2113 return ret;
2114
2115 /* Carefully set the last_seqno value so that wrap
2116 * detection still works
2117 */
2118 dev_priv->next_seqno = seqno;
2119 dev_priv->last_seqno = seqno - 1;
2120 if (dev_priv->last_seqno == 0)
2121 dev_priv->last_seqno--;
2122
2123 return 0;
2124}
2125
Chris Wilson9d7730912012-11-27 16:22:52 +00002126int
2127i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002128{
Chris Wilson9d7730912012-11-27 16:22:52 +00002129 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002130
Chris Wilson9d7730912012-11-27 16:22:52 +00002131 /* reserve 0 for non-seqno */
2132 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002133 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002134 if (ret)
2135 return ret;
2136
2137 dev_priv->next_seqno = 1;
2138 }
2139
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002140 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002141 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002142}
2143
Mika Kuoppala0025c072013-06-12 12:35:30 +03002144int __i915_add_request(struct intel_ring_buffer *ring,
2145 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002146 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002147 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002148{
Chris Wilsondb53a302011-02-03 11:57:46 +00002149 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002150 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002151 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002152 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002153 int ret;
2154
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002155 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002156 /*
2157 * Emit any outstanding flushes - execbuf can fail to emit the flush
2158 * after having emitted the batchbuffer command. Hence we need to fix
2159 * things up similar to emitting the lazy request. The difference here
2160 * is that the flush _must_ happen before the next request, no matter
2161 * what.
2162 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002163 ret = intel_ring_flush_all_caches(ring);
2164 if (ret)
2165 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002166
Chris Wilson3c0e2342013-09-04 10:45:52 +01002167 request = ring->preallocated_lazy_request;
2168 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002169 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002170
Chris Wilsona71d8d92012-02-15 11:25:36 +00002171 /* Record the position of the start of the request so that
2172 * should we detect the updated seqno part-way through the
2173 * GPU processing the request, we never over-estimate the
2174 * position of the head.
2175 */
2176 request_ring_position = intel_ring_get_tail(ring);
2177
Chris Wilson9d7730912012-11-27 16:22:52 +00002178 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002179 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002180 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002181
Chris Wilson9d7730912012-11-27 16:22:52 +00002182 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002183 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002184 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002185 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002186
2187 /* Whilst this request exists, batch_obj will be on the
2188 * active_list, and so will hold the active reference. Only when this
2189 * request is retired will the the batch_obj be moved onto the
2190 * inactive_list and lose its active reference. Hence we do not need
2191 * to explicitly hold another reference here.
2192 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002193 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002194
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002195 /* Hold a reference to the current context so that we can inspect
2196 * it later in case a hangcheck error event fires.
2197 */
2198 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002199 if (request->ctx)
2200 i915_gem_context_reference(request->ctx);
2201
Eric Anholt673a3942008-07-30 12:06:12 -07002202 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002203 was_empty = list_empty(&ring->request_list);
2204 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002205 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002206
Chris Wilsondb53a302011-02-03 11:57:46 +00002207 if (file) {
2208 struct drm_i915_file_private *file_priv = file->driver_priv;
2209
Chris Wilson1c255952010-09-26 11:03:27 +01002210 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002211 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002212 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002213 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002214 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002215 }
Eric Anholt673a3942008-07-30 12:06:12 -07002216
Chris Wilson9d7730912012-11-27 16:22:52 +00002217 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002218 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002219 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002220
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002221 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002222 i915_queue_hangcheck(ring->dev);
2223
Chris Wilsonf047e392012-07-21 12:31:41 +01002224 if (was_empty) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002225 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002226 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002227 &dev_priv->mm.retire_work,
2228 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002229 intel_mark_busy(dev_priv->dev);
2230 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002231 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002232
Chris Wilsonacb868d2012-09-26 13:47:30 +01002233 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002234 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002235 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002236}
2237
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002238static inline void
2239i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002240{
Chris Wilson1c255952010-09-26 11:03:27 +01002241 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002242
Chris Wilson1c255952010-09-26 11:03:27 +01002243 if (!file_priv)
2244 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002245
Chris Wilson1c255952010-09-26 11:03:27 +01002246 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002247 list_del(&request->client_list);
2248 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002249 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002250}
2251
Mika Kuoppala939fd762014-01-30 19:04:44 +02002252static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002253 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002254{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002255 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002256
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002257 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2258
2259 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002260 return true;
2261
2262 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002263 if (dev_priv->gpu_error.stop_rings == 0 &&
2264 i915_gem_context_is_default(ctx)) {
2265 DRM_ERROR("gpu hanging too fast, banning!\n");
2266 } else {
2267 DRM_DEBUG("context hanging too fast, banning!\n");
2268 }
2269
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002270 return true;
2271 }
2272
2273 return false;
2274}
2275
Mika Kuoppala939fd762014-01-30 19:04:44 +02002276static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2277 struct i915_hw_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002278 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002279{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002280 struct i915_ctx_hang_stats *hs;
2281
2282 if (WARN_ON(!ctx))
2283 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002284
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002285 hs = &ctx->hang_stats;
2286
2287 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002288 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002289 hs->batch_active++;
2290 hs->guilty_ts = get_seconds();
2291 } else {
2292 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002293 }
2294}
2295
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002296static void i915_gem_free_request(struct drm_i915_gem_request *request)
2297{
2298 list_del(&request->list);
2299 i915_gem_request_remove_from_client(request);
2300
2301 if (request->ctx)
2302 i915_gem_context_unreference(request->ctx);
2303
2304 kfree(request);
2305}
2306
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002307static struct drm_i915_gem_request *
2308i915_gem_find_first_non_complete(struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002309{
Chris Wilson4db080f2013-12-04 11:37:09 +00002310 struct drm_i915_gem_request *request;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002311 const u32 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002312
Chris Wilson4db080f2013-12-04 11:37:09 +00002313 list_for_each_entry(request, &ring->request_list, list) {
2314 if (i915_seqno_passed(completed_seqno, request->seqno))
2315 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002316
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002317 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002318 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002319
2320 return NULL;
2321}
2322
2323static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2324 struct intel_ring_buffer *ring)
2325{
2326 struct drm_i915_gem_request *request;
2327 bool ring_hung;
2328
2329 request = i915_gem_find_first_non_complete(ring);
2330
2331 if (request == NULL)
2332 return;
2333
2334 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2335
Mika Kuoppala939fd762014-01-30 19:04:44 +02002336 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002337
2338 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002339 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002340}
2341
2342static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2343 struct intel_ring_buffer *ring)
2344{
Chris Wilsondfaae392010-09-22 10:31:52 +01002345 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002346 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002347
Chris Wilson05394f32010-11-08 19:18:58 +00002348 obj = list_first_entry(&ring->active_list,
2349 struct drm_i915_gem_object,
2350 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002351
Chris Wilson05394f32010-11-08 19:18:58 +00002352 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002353 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002354
2355 /*
2356 * We must free the requests after all the corresponding objects have
2357 * been moved off active lists. Which is the same order as the normal
2358 * retire_requests function does. This is important if object hold
2359 * implicit references on things like e.g. ppgtt address spaces through
2360 * the request.
2361 */
2362 while (!list_empty(&ring->request_list)) {
2363 struct drm_i915_gem_request *request;
2364
2365 request = list_first_entry(&ring->request_list,
2366 struct drm_i915_gem_request,
2367 list);
2368
2369 i915_gem_free_request(request);
2370 }
Eric Anholt673a3942008-07-30 12:06:12 -07002371}
2372
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002373void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002374{
2375 struct drm_i915_private *dev_priv = dev->dev_private;
2376 int i;
2377
Daniel Vetter4b9de732011-10-09 21:52:02 +02002378 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002379 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002380
Daniel Vetter94a335d2013-07-17 14:51:28 +02002381 /*
2382 * Commit delayed tiling changes if we have an object still
2383 * attached to the fence, otherwise just clear the fence.
2384 */
2385 if (reg->obj) {
2386 i915_gem_object_update_fence(reg->obj, reg,
2387 reg->obj->tiling_mode);
2388 } else {
2389 i915_gem_write_fence(dev, i, NULL);
2390 }
Chris Wilson312817a2010-11-22 11:50:11 +00002391 }
2392}
2393
Chris Wilson069efc12010-09-30 16:53:18 +01002394void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002395{
Chris Wilsondfaae392010-09-22 10:31:52 +01002396 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002397 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002398 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002399
Chris Wilson4db080f2013-12-04 11:37:09 +00002400 /*
2401 * Before we free the objects from the requests, we need to inspect
2402 * them for finding the guilty party. As the requests only borrow
2403 * their reference to the objects, the inspection must be done first.
2404 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002405 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002406 i915_gem_reset_ring_status(dev_priv, ring);
2407
2408 for_each_ring(ring, dev_priv, i)
2409 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002410
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07002411 i915_gem_cleanup_ringbuffer(dev);
2412
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002413 i915_gem_context_reset(dev);
2414
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002415 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002416}
2417
2418/**
2419 * This function clears the request list as sequence numbers are passed.
2420 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002421void
Chris Wilsondb53a302011-02-03 11:57:46 +00002422i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002423{
Eric Anholt673a3942008-07-30 12:06:12 -07002424 uint32_t seqno;
2425
Chris Wilsondb53a302011-02-03 11:57:46 +00002426 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002427 return;
2428
Chris Wilsondb53a302011-02-03 11:57:46 +00002429 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002430
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002431 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002432
Chris Wilsone9103032014-01-07 11:45:14 +00002433 /* Move any buffers on the active list that are no longer referenced
2434 * by the ringbuffer to the flushing/inactive lists as appropriate,
2435 * before we free the context associated with the requests.
2436 */
2437 while (!list_empty(&ring->active_list)) {
2438 struct drm_i915_gem_object *obj;
2439
2440 obj = list_first_entry(&ring->active_list,
2441 struct drm_i915_gem_object,
2442 ring_list);
2443
2444 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2445 break;
2446
2447 i915_gem_object_move_to_inactive(obj);
2448 }
2449
2450
Zou Nan hai852835f2010-05-21 09:08:56 +08002451 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002452 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002453
Zou Nan hai852835f2010-05-21 09:08:56 +08002454 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002455 struct drm_i915_gem_request,
2456 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002457
Chris Wilsondfaae392010-09-22 10:31:52 +01002458 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002459 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002460
Chris Wilsondb53a302011-02-03 11:57:46 +00002461 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002462 /* We know the GPU must have read the request to have
2463 * sent us the seqno + interrupt, so use the position
2464 * of tail of the request to update the last known position
2465 * of the GPU head.
2466 */
2467 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002468
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002469 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002470 }
2471
Chris Wilsondb53a302011-02-03 11:57:46 +00002472 if (unlikely(ring->trace_irq_seqno &&
2473 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002474 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002475 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002476 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002477
Chris Wilsondb53a302011-02-03 11:57:46 +00002478 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002479}
2480
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002481bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002482i915_gem_retire_requests(struct drm_device *dev)
2483{
2484 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002485 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002486 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002487 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002488
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002489 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002490 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002491 idle &= list_empty(&ring->request_list);
2492 }
2493
2494 if (idle)
2495 mod_delayed_work(dev_priv->wq,
2496 &dev_priv->mm.idle_work,
2497 msecs_to_jiffies(100));
2498
2499 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002500}
2501
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002502static void
Eric Anholt673a3942008-07-30 12:06:12 -07002503i915_gem_retire_work_handler(struct work_struct *work)
2504{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002505 struct drm_i915_private *dev_priv =
2506 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2507 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002508 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002509
Chris Wilson891b48c2010-09-29 12:26:37 +01002510 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002511 idle = false;
2512 if (mutex_trylock(&dev->struct_mutex)) {
2513 idle = i915_gem_retire_requests(dev);
2514 mutex_unlock(&dev->struct_mutex);
2515 }
2516 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002517 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2518 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002519}
Chris Wilson891b48c2010-09-29 12:26:37 +01002520
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002521static void
2522i915_gem_idle_work_handler(struct work_struct *work)
2523{
2524 struct drm_i915_private *dev_priv =
2525 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002526
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002527 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002528}
2529
Ben Widawsky5816d642012-04-11 11:18:19 -07002530/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002531 * Ensures that an object will eventually get non-busy by flushing any required
2532 * write domains, emitting any outstanding lazy request and retiring and
2533 * completed requests.
2534 */
2535static int
2536i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2537{
2538 int ret;
2539
2540 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002541 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002542 if (ret)
2543 return ret;
2544
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002545 i915_gem_retire_requests_ring(obj->ring);
2546 }
2547
2548 return 0;
2549}
2550
2551/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002552 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2553 * @DRM_IOCTL_ARGS: standard ioctl arguments
2554 *
2555 * Returns 0 if successful, else an error is returned with the remaining time in
2556 * the timeout parameter.
2557 * -ETIME: object is still busy after timeout
2558 * -ERESTARTSYS: signal interrupted the wait
2559 * -ENONENT: object doesn't exist
2560 * Also possible, but rare:
2561 * -EAGAIN: GPU wedged
2562 * -ENOMEM: damn
2563 * -ENODEV: Internal IRQ fail
2564 * -E?: The add request failed
2565 *
2566 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2567 * non-zero timeout parameter the wait ioctl will wait for the given number of
2568 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2569 * without holding struct_mutex the object may become re-busied before this
2570 * function completes. A similar but shorter * race condition exists in the busy
2571 * ioctl
2572 */
2573int
2574i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2575{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002576 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002577 struct drm_i915_gem_wait *args = data;
2578 struct drm_i915_gem_object *obj;
2579 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002580 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002581 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002582 u32 seqno = 0;
2583 int ret = 0;
2584
Ben Widawskyeac1f142012-06-05 15:24:24 -07002585 if (args->timeout_ns >= 0) {
2586 timeout_stack = ns_to_timespec(args->timeout_ns);
2587 timeout = &timeout_stack;
2588 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002589
2590 ret = i915_mutex_lock_interruptible(dev);
2591 if (ret)
2592 return ret;
2593
2594 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2595 if (&obj->base == NULL) {
2596 mutex_unlock(&dev->struct_mutex);
2597 return -ENOENT;
2598 }
2599
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002600 /* Need to make sure the object gets inactive eventually. */
2601 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002602 if (ret)
2603 goto out;
2604
2605 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002606 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002607 ring = obj->ring;
2608 }
2609
2610 if (seqno == 0)
2611 goto out;
2612
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002613 /* Do this after OLR check to make sure we make forward progress polling
2614 * on this IOCTL with a 0 timeout (like busy ioctl)
2615 */
2616 if (!args->timeout_ns) {
2617 ret = -ETIME;
2618 goto out;
2619 }
2620
2621 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002622 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002623 mutex_unlock(&dev->struct_mutex);
2624
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002625 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002626 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002627 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002628 return ret;
2629
2630out:
2631 drm_gem_object_unreference(&obj->base);
2632 mutex_unlock(&dev->struct_mutex);
2633 return ret;
2634}
2635
2636/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002637 * i915_gem_object_sync - sync an object to a ring.
2638 *
2639 * @obj: object which may be in use on another ring.
2640 * @to: ring we wish to use the object on. May be NULL.
2641 *
2642 * This code is meant to abstract object synchronization with the GPU.
2643 * Calling with NULL implies synchronizing the object with the CPU
2644 * rather than a particular GPU ring.
2645 *
2646 * Returns 0 if successful, else propagates up the lower layer error.
2647 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002648int
2649i915_gem_object_sync(struct drm_i915_gem_object *obj,
2650 struct intel_ring_buffer *to)
2651{
2652 struct intel_ring_buffer *from = obj->ring;
2653 u32 seqno;
2654 int ret, idx;
2655
2656 if (from == NULL || to == from)
2657 return 0;
2658
Ben Widawsky5816d642012-04-11 11:18:19 -07002659 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002660 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002661
2662 idx = intel_ring_sync_index(from, to);
2663
Chris Wilson0201f1e2012-07-20 12:41:01 +01002664 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002665 if (seqno <= from->sync_seqno[idx])
2666 return 0;
2667
Ben Widawskyb4aca012012-04-25 20:50:12 -07002668 ret = i915_gem_check_olr(obj->ring, seqno);
2669 if (ret)
2670 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002671
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002672 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002673 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002674 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002675 /* We use last_read_seqno because sync_to()
2676 * might have just caused seqno wrap under
2677 * the radar.
2678 */
2679 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002680
Ben Widawskye3a5a222012-04-11 11:18:20 -07002681 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002682}
2683
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002684static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2685{
2686 u32 old_write_domain, old_read_domains;
2687
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002688 /* Force a pagefault for domain tracking on next user access */
2689 i915_gem_release_mmap(obj);
2690
Keith Packardb97c3d92011-06-24 21:02:59 -07002691 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2692 return;
2693
Chris Wilson97c809fd2012-10-09 19:24:38 +01002694 /* Wait for any direct GTT access to complete */
2695 mb();
2696
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002697 old_read_domains = obj->base.read_domains;
2698 old_write_domain = obj->base.write_domain;
2699
2700 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2701 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2702
2703 trace_i915_gem_object_change_domain(obj,
2704 old_read_domains,
2705 old_write_domain);
2706}
2707
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002708int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002709{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002710 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002711 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002712 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002713
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002714 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002715 return 0;
2716
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002717 if (!drm_mm_node_allocated(&vma->node)) {
2718 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002719 return 0;
2720 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002721
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002722 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002723 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002724
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002725 BUG_ON(obj->pages == NULL);
2726
Chris Wilsona8198ee2011-04-13 22:04:09 +01002727 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002728 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002729 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002730 /* Continue on if we fail due to EIO, the GPU is hung so we
2731 * should be safe and we need to cleanup or else we might
2732 * cause memory corruption through use-after-free.
2733 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002734
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002735 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002736
Daniel Vetter96b47b62009-12-15 17:50:00 +01002737 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002738 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002739 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002740 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002741
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002742 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002743
Ben Widawsky6f65e292013-12-06 14:10:56 -08002744 vma->unbind_vma(vma);
2745
Daniel Vetter74163902012-02-15 23:50:21 +01002746 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002747
Ben Widawskyca191b12013-07-31 17:00:14 -07002748 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002749 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002750 if (i915_is_ggtt(vma->vm))
2751 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002752
Ben Widawsky2f633152013-07-17 12:19:03 -07002753 drm_mm_remove_node(&vma->node);
2754 i915_gem_vma_destroy(vma);
2755
2756 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002757 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002758 if (list_empty(&obj->vma_list))
2759 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002760
Chris Wilson70903c32013-12-04 09:59:09 +00002761 /* And finally now the object is completely decoupled from this vma,
2762 * we can drop its hold on the backing storage and allow it to be
2763 * reaped by the shrinker.
2764 */
2765 i915_gem_object_unpin_pages(obj);
2766
Chris Wilson88241782011-01-07 17:09:48 +00002767 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002768}
2769
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002770int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002771{
2772 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002773 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002774 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002775
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002776 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002777 for_each_ring(ring, dev_priv, i) {
Ben Widawsky41bde552013-12-06 14:11:21 -08002778 ret = i915_switch_context(ring, NULL, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002779 if (ret)
2780 return ret;
2781
Chris Wilson3e960502012-11-27 16:22:54 +00002782 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002783 if (ret)
2784 return ret;
2785 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002786
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002787 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002788}
2789
Chris Wilson9ce079e2012-04-17 15:31:30 +01002790static void i965_write_fence_reg(struct drm_device *dev, int reg,
2791 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002792{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002793 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002794 int fence_reg;
2795 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002796
Imre Deak56c844e2013-01-07 21:47:34 +02002797 if (INTEL_INFO(dev)->gen >= 6) {
2798 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2799 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2800 } else {
2801 fence_reg = FENCE_REG_965_0;
2802 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2803 }
2804
Chris Wilsond18b9612013-07-10 13:36:23 +01002805 fence_reg += reg * 8;
2806
2807 /* To w/a incoherency with non-atomic 64-bit register updates,
2808 * we split the 64-bit update into two 32-bit writes. In order
2809 * for a partial fence not to be evaluated between writes, we
2810 * precede the update with write to turn off the fence register,
2811 * and only enable the fence as the last step.
2812 *
2813 * For extra levels of paranoia, we make sure each step lands
2814 * before applying the next step.
2815 */
2816 I915_WRITE(fence_reg, 0);
2817 POSTING_READ(fence_reg);
2818
Chris Wilson9ce079e2012-04-17 15:31:30 +01002819 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002820 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002821 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002822
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002823 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002824 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002825 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002826 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002827 if (obj->tiling_mode == I915_TILING_Y)
2828 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2829 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002830
Chris Wilsond18b9612013-07-10 13:36:23 +01002831 I915_WRITE(fence_reg + 4, val >> 32);
2832 POSTING_READ(fence_reg + 4);
2833
2834 I915_WRITE(fence_reg + 0, val);
2835 POSTING_READ(fence_reg);
2836 } else {
2837 I915_WRITE(fence_reg + 4, 0);
2838 POSTING_READ(fence_reg + 4);
2839 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002840}
2841
Chris Wilson9ce079e2012-04-17 15:31:30 +01002842static void i915_write_fence_reg(struct drm_device *dev, int reg,
2843 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002844{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002845 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002846 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002847
Chris Wilson9ce079e2012-04-17 15:31:30 +01002848 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002849 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002850 int pitch_val;
2851 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002852
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002853 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002854 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002855 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2856 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2857 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002858
2859 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2860 tile_width = 128;
2861 else
2862 tile_width = 512;
2863
2864 /* Note: pitch better be a power of two tile widths */
2865 pitch_val = obj->stride / tile_width;
2866 pitch_val = ffs(pitch_val) - 1;
2867
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002868 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002869 if (obj->tiling_mode == I915_TILING_Y)
2870 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2871 val |= I915_FENCE_SIZE_BITS(size);
2872 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2873 val |= I830_FENCE_REG_VALID;
2874 } else
2875 val = 0;
2876
2877 if (reg < 8)
2878 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002879 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002880 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002881
Chris Wilson9ce079e2012-04-17 15:31:30 +01002882 I915_WRITE(reg, val);
2883 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002884}
2885
Chris Wilson9ce079e2012-04-17 15:31:30 +01002886static void i830_write_fence_reg(struct drm_device *dev, int reg,
2887 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002888{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002889 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002890 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002891
Chris Wilson9ce079e2012-04-17 15:31:30 +01002892 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002893 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002894 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002895
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002896 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002897 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002898 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2899 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2900 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002901
Chris Wilson9ce079e2012-04-17 15:31:30 +01002902 pitch_val = obj->stride / 128;
2903 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002905 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002906 if (obj->tiling_mode == I915_TILING_Y)
2907 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2908 val |= I830_FENCE_SIZE_BITS(size);
2909 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2910 val |= I830_FENCE_REG_VALID;
2911 } else
2912 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002913
Chris Wilson9ce079e2012-04-17 15:31:30 +01002914 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2915 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2916}
2917
Chris Wilsond0a57782012-10-09 19:24:37 +01002918inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2919{
2920 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2921}
2922
Chris Wilson9ce079e2012-04-17 15:31:30 +01002923static void i915_gem_write_fence(struct drm_device *dev, int reg,
2924 struct drm_i915_gem_object *obj)
2925{
Chris Wilsond0a57782012-10-09 19:24:37 +01002926 struct drm_i915_private *dev_priv = dev->dev_private;
2927
2928 /* Ensure that all CPU reads are completed before installing a fence
2929 * and all writes before removing the fence.
2930 */
2931 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2932 mb();
2933
Daniel Vetter94a335d2013-07-17 14:51:28 +02002934 WARN(obj && (!obj->stride || !obj->tiling_mode),
2935 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2936 obj->stride, obj->tiling_mode);
2937
Chris Wilson9ce079e2012-04-17 15:31:30 +01002938 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002939 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002940 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002941 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002942 case 5:
2943 case 4: i965_write_fence_reg(dev, reg, obj); break;
2944 case 3: i915_write_fence_reg(dev, reg, obj); break;
2945 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002946 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002947 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002948
2949 /* And similarly be paranoid that no direct access to this region
2950 * is reordered to before the fence is installed.
2951 */
2952 if (i915_gem_object_needs_mb(obj))
2953 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002954}
2955
Chris Wilson61050802012-04-17 15:31:31 +01002956static inline int fence_number(struct drm_i915_private *dev_priv,
2957 struct drm_i915_fence_reg *fence)
2958{
2959 return fence - dev_priv->fence_regs;
2960}
2961
2962static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2963 struct drm_i915_fence_reg *fence,
2964 bool enable)
2965{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002966 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002967 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002968
Chris Wilson46a0b632013-07-10 13:36:24 +01002969 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002970
2971 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002972 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002973 fence->obj = obj;
2974 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2975 } else {
2976 obj->fence_reg = I915_FENCE_REG_NONE;
2977 fence->obj = NULL;
2978 list_del_init(&fence->lru_list);
2979 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002980 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002981}
2982
Chris Wilsond9e86c02010-11-10 16:40:20 +00002983static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002984i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002985{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002986 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002987 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002988 if (ret)
2989 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002990
2991 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002992 }
2993
Chris Wilson86d5bc32012-07-20 12:41:04 +01002994 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002995 return 0;
2996}
2997
2998int
2999i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3000{
Chris Wilson61050802012-04-17 15:31:31 +01003001 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003002 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003003 int ret;
3004
Chris Wilsond0a57782012-10-09 19:24:37 +01003005 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003006 if (ret)
3007 return ret;
3008
Chris Wilson61050802012-04-17 15:31:31 +01003009 if (obj->fence_reg == I915_FENCE_REG_NONE)
3010 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003011
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003012 fence = &dev_priv->fence_regs[obj->fence_reg];
3013
Chris Wilson61050802012-04-17 15:31:31 +01003014 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003015 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003016
3017 return 0;
3018}
3019
3020static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003021i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003022{
Daniel Vetterae3db242010-02-19 11:51:58 +01003023 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003024 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003025 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003026
3027 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003028 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003029 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3030 reg = &dev_priv->fence_regs[i];
3031 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003032 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003033
Chris Wilson1690e1e2011-12-14 13:57:08 +01003034 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003035 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003036 }
3037
Chris Wilsond9e86c02010-11-10 16:40:20 +00003038 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003039 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003040
3041 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003042 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003043 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003044 continue;
3045
Chris Wilson8fe301a2012-04-17 15:31:28 +01003046 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003047 }
3048
Chris Wilson5dce5b932014-01-20 10:17:36 +00003049deadlock:
3050 /* Wait for completion of pending flips which consume fences */
3051 if (intel_has_pending_fb_unpin(dev))
3052 return ERR_PTR(-EAGAIN);
3053
3054 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003055}
3056
Jesse Barnesde151cf2008-11-12 10:03:55 -08003057/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003058 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003059 * @obj: object to map through a fence reg
3060 *
3061 * When mapping objects through the GTT, userspace wants to be able to write
3062 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003063 * This function walks the fence regs looking for a free one for @obj,
3064 * stealing one if it can't find any.
3065 *
3066 * It then sets up the reg based on the object's properties: address, pitch
3067 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003068 *
3069 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003070 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003071int
Chris Wilson06d98132012-04-17 15:31:24 +01003072i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003073{
Chris Wilson05394f32010-11-08 19:18:58 +00003074 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003075 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003076 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003077 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003078 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003079
Chris Wilson14415742012-04-17 15:31:33 +01003080 /* Have we updated the tiling parameters upon the object and so
3081 * will need to serialise the write to the associated fence register?
3082 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003083 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003084 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003085 if (ret)
3086 return ret;
3087 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003088
Chris Wilsond9e86c02010-11-10 16:40:20 +00003089 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003090 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3091 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003092 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003093 list_move_tail(&reg->lru_list,
3094 &dev_priv->mm.fence_list);
3095 return 0;
3096 }
3097 } else if (enable) {
3098 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003099 if (IS_ERR(reg))
3100 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003101
Chris Wilson14415742012-04-17 15:31:33 +01003102 if (reg->obj) {
3103 struct drm_i915_gem_object *old = reg->obj;
3104
Chris Wilsond0a57782012-10-09 19:24:37 +01003105 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003106 if (ret)
3107 return ret;
3108
Chris Wilson14415742012-04-17 15:31:33 +01003109 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003110 }
Chris Wilson14415742012-04-17 15:31:33 +01003111 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003112 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003113
Chris Wilson14415742012-04-17 15:31:33 +01003114 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003115
Chris Wilson9ce079e2012-04-17 15:31:30 +01003116 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003117}
3118
Chris Wilson42d6ab42012-07-26 11:49:32 +01003119static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3120 struct drm_mm_node *gtt_space,
3121 unsigned long cache_level)
3122{
3123 struct drm_mm_node *other;
3124
3125 /* On non-LLC machines we have to be careful when putting differing
3126 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003127 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003128 */
3129 if (HAS_LLC(dev))
3130 return true;
3131
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003132 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003133 return true;
3134
3135 if (list_empty(&gtt_space->node_list))
3136 return true;
3137
3138 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3139 if (other->allocated && !other->hole_follows && other->color != cache_level)
3140 return false;
3141
3142 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3143 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3144 return false;
3145
3146 return true;
3147}
3148
3149static void i915_gem_verify_gtt(struct drm_device *dev)
3150{
3151#if WATCH_GTT
3152 struct drm_i915_private *dev_priv = dev->dev_private;
3153 struct drm_i915_gem_object *obj;
3154 int err = 0;
3155
Ben Widawsky35c20a62013-05-31 11:28:48 -07003156 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003157 if (obj->gtt_space == NULL) {
3158 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3159 err++;
3160 continue;
3161 }
3162
3163 if (obj->cache_level != obj->gtt_space->color) {
3164 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003165 i915_gem_obj_ggtt_offset(obj),
3166 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003167 obj->cache_level,
3168 obj->gtt_space->color);
3169 err++;
3170 continue;
3171 }
3172
3173 if (!i915_gem_valid_gtt_space(dev,
3174 obj->gtt_space,
3175 obj->cache_level)) {
3176 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003177 i915_gem_obj_ggtt_offset(obj),
3178 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003179 obj->cache_level);
3180 err++;
3181 continue;
3182 }
3183 }
3184
3185 WARN_ON(err);
3186#endif
3187}
3188
Jesse Barnesde151cf2008-11-12 10:03:55 -08003189/**
Eric Anholt673a3942008-07-30 12:06:12 -07003190 * Finds free space in the GTT aperture and binds the object there.
3191 */
Daniel Vetter262de142014-02-14 14:01:20 +01003192static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003193i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3194 struct i915_address_space *vm,
3195 unsigned alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003196 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003197{
Chris Wilson05394f32010-11-08 19:18:58 +00003198 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003199 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003200 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003201 size_t gtt_max =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003202 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003203 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003204 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003205
Chris Wilsone28f8712011-07-18 13:11:49 -07003206 fence_size = i915_gem_get_gtt_size(dev,
3207 obj->base.size,
3208 obj->tiling_mode);
3209 fence_alignment = i915_gem_get_gtt_alignment(dev,
3210 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003211 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003212 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003213 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003214 obj->base.size,
3215 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003216
Eric Anholt673a3942008-07-30 12:06:12 -07003217 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003218 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003219 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003220 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003221 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003222 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003223 }
3224
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003225 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003226
Chris Wilson654fc602010-05-27 13:18:21 +01003227 /* If the object is bigger than the entire aperture, reject it early
3228 * before evicting everything in a vain attempt to find space.
3229 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003230 if (obj->base.size > gtt_max) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003231 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003232 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003233 flags & PIN_MAPPABLE ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003234 gtt_max);
Daniel Vetter262de142014-02-14 14:01:20 +01003235 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003236 }
3237
Chris Wilson37e680a2012-06-07 15:38:42 +01003238 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003239 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003240 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003241
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003242 i915_gem_object_pin_pages(obj);
3243
Ben Widawskyaccfef22013-08-14 11:38:35 +02003244 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003245 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003246 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003247
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003248search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003249 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003250 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003251 obj->cache_level, 0, gtt_max,
3252 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003253 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003254 ret = i915_gem_evict_something(dev, vm, size, alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003255 obj->cache_level, flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003256 if (ret == 0)
3257 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003258
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003259 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003260 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003261 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003262 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003263 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003264 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003265 }
3266
Daniel Vetter74163902012-02-15 23:50:21 +01003267 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003268 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003269 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003270
Ben Widawsky35c20a62013-05-31 11:28:48 -07003271 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003272 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003273
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003274 if (i915_is_ggtt(vm)) {
3275 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003276
Daniel Vetter49987092013-08-14 10:21:23 +02003277 fenceable = (vma->node.size == fence_size &&
3278 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003279
Daniel Vetter49987092013-08-14 10:21:23 +02003280 mappable = (vma->node.start + obj->base.size <=
3281 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003282
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003283 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003284 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003285
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003286 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003287
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003288 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003289 vma->bind_vma(vma, obj->cache_level,
3290 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3291
Chris Wilson42d6ab42012-07-26 11:49:32 +01003292 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003293 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003294
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003295err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003296 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003297err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003298 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003299 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003300err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003301 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003302 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003303}
3304
Chris Wilson000433b2013-08-08 14:41:09 +01003305bool
Chris Wilson2c225692013-08-09 12:26:45 +01003306i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3307 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003308{
Eric Anholt673a3942008-07-30 12:06:12 -07003309 /* If we don't have a page list set up, then we're not pinned
3310 * to GPU, and we can ignore the cache flush because it'll happen
3311 * again at bind time.
3312 */
Chris Wilson05394f32010-11-08 19:18:58 +00003313 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003314 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003315
Imre Deak769ce462013-02-13 21:56:05 +02003316 /*
3317 * Stolen memory is always coherent with the GPU as it is explicitly
3318 * marked as wc by the system, or the system is cache-coherent.
3319 */
3320 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003321 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003322
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003323 /* If the GPU is snooping the contents of the CPU cache,
3324 * we do not need to manually clear the CPU cache lines. However,
3325 * the caches are only snooped when the render cache is
3326 * flushed/invalidated. As we always have to emit invalidations
3327 * and flushes when moving into and out of the RENDER domain, correct
3328 * snooping behaviour occurs naturally as the result of our domain
3329 * tracking.
3330 */
Chris Wilson2c225692013-08-09 12:26:45 +01003331 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003332 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003333
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003334 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003335 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003336
3337 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003338}
3339
3340/** Flushes the GTT write domain for the object if it's dirty. */
3341static void
Chris Wilson05394f32010-11-08 19:18:58 +00003342i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003343{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003344 uint32_t old_write_domain;
3345
Chris Wilson05394f32010-11-08 19:18:58 +00003346 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003347 return;
3348
Chris Wilson63256ec2011-01-04 18:42:07 +00003349 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003350 * to it immediately go to main memory as far as we know, so there's
3351 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003352 *
3353 * However, we do have to enforce the order so that all writes through
3354 * the GTT land before any writes to the device, such as updates to
3355 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003356 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003357 wmb();
3358
Chris Wilson05394f32010-11-08 19:18:58 +00003359 old_write_domain = obj->base.write_domain;
3360 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003361
3362 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003363 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003364 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003365}
3366
3367/** Flushes the CPU write domain for the object if it's dirty. */
3368static void
Chris Wilson2c225692013-08-09 12:26:45 +01003369i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3370 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003371{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003372 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003373
Chris Wilson05394f32010-11-08 19:18:58 +00003374 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003375 return;
3376
Chris Wilson000433b2013-08-08 14:41:09 +01003377 if (i915_gem_clflush_object(obj, force))
3378 i915_gem_chipset_flush(obj->base.dev);
3379
Chris Wilson05394f32010-11-08 19:18:58 +00003380 old_write_domain = obj->base.write_domain;
3381 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003382
3383 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003384 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003385 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003386}
3387
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003388/**
3389 * Moves a single object to the GTT read, and possibly write domain.
3390 *
3391 * This function returns when the move is complete, including waiting on
3392 * flushes to occur.
3393 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003394int
Chris Wilson20217462010-11-23 15:26:33 +00003395i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003396{
Chris Wilson8325a092012-04-24 15:52:35 +01003397 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003398 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003399 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003400
Eric Anholt02354392008-11-26 13:58:13 -08003401 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003402 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003403 return -EINVAL;
3404
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003405 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3406 return 0;
3407
Chris Wilson0201f1e2012-07-20 12:41:01 +01003408 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003409 if (ret)
3410 return ret;
3411
Chris Wilson2c225692013-08-09 12:26:45 +01003412 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003413
Chris Wilsond0a57782012-10-09 19:24:37 +01003414 /* Serialise direct access to this object with the barriers for
3415 * coherent writes from the GPU, by effectively invalidating the
3416 * GTT domain upon first access.
3417 */
3418 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3419 mb();
3420
Chris Wilson05394f32010-11-08 19:18:58 +00003421 old_write_domain = obj->base.write_domain;
3422 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003423
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003424 /* It should now be out of any other write domains, and we can update
3425 * the domain values for our changes.
3426 */
Chris Wilson05394f32010-11-08 19:18:58 +00003427 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3428 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003429 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003430 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3431 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3432 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003433 }
3434
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003435 trace_i915_gem_object_change_domain(obj,
3436 old_read_domains,
3437 old_write_domain);
3438
Chris Wilson8325a092012-04-24 15:52:35 +01003439 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003440 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003441 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003442 if (vma)
3443 list_move_tail(&vma->mm_list,
3444 &dev_priv->gtt.base.inactive_list);
3445
3446 }
Chris Wilson8325a092012-04-24 15:52:35 +01003447
Eric Anholte47c68e2008-11-14 13:35:19 -08003448 return 0;
3449}
3450
Chris Wilsone4ffd172011-04-04 09:44:39 +01003451int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3452 enum i915_cache_level cache_level)
3453{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003454 struct drm_device *dev = obj->base.dev;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003455 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003456 int ret;
3457
3458 if (obj->cache_level == cache_level)
3459 return 0;
3460
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003461 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003462 DRM_DEBUG("can not change the cache level of pinned objects\n");
3463 return -EBUSY;
3464 }
3465
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003466 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3467 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003468 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003469 if (ret)
3470 return ret;
3471
3472 break;
3473 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003474 }
3475
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003476 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003477 ret = i915_gem_object_finish_gpu(obj);
3478 if (ret)
3479 return ret;
3480
3481 i915_gem_object_finish_gtt(obj);
3482
3483 /* Before SandyBridge, you could not use tiling or fence
3484 * registers with snooped memory, so relinquish any fences
3485 * currently pointing to our region in the aperture.
3486 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003487 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003488 ret = i915_gem_object_put_fence(obj);
3489 if (ret)
3490 return ret;
3491 }
3492
Ben Widawsky6f65e292013-12-06 14:10:56 -08003493 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003494 if (drm_mm_node_allocated(&vma->node))
3495 vma->bind_vma(vma, cache_level,
3496 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003497 }
3498
Chris Wilson2c225692013-08-09 12:26:45 +01003499 list_for_each_entry(vma, &obj->vma_list, vma_link)
3500 vma->node.color = cache_level;
3501 obj->cache_level = cache_level;
3502
3503 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003504 u32 old_read_domains, old_write_domain;
3505
3506 /* If we're coming from LLC cached, then we haven't
3507 * actually been tracking whether the data is in the
3508 * CPU cache or not, since we only allow one bit set
3509 * in obj->write_domain and have been skipping the clflushes.
3510 * Just set it to the CPU cache for now.
3511 */
3512 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003513
3514 old_read_domains = obj->base.read_domains;
3515 old_write_domain = obj->base.write_domain;
3516
3517 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3518 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3519
3520 trace_i915_gem_object_change_domain(obj,
3521 old_read_domains,
3522 old_write_domain);
3523 }
3524
Chris Wilson42d6ab42012-07-26 11:49:32 +01003525 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003526 return 0;
3527}
3528
Ben Widawsky199adf42012-09-21 17:01:20 -07003529int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3530 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003531{
Ben Widawsky199adf42012-09-21 17:01:20 -07003532 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003533 struct drm_i915_gem_object *obj;
3534 int ret;
3535
3536 ret = i915_mutex_lock_interruptible(dev);
3537 if (ret)
3538 return ret;
3539
3540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3541 if (&obj->base == NULL) {
3542 ret = -ENOENT;
3543 goto unlock;
3544 }
3545
Chris Wilson651d7942013-08-08 14:41:10 +01003546 switch (obj->cache_level) {
3547 case I915_CACHE_LLC:
3548 case I915_CACHE_L3_LLC:
3549 args->caching = I915_CACHING_CACHED;
3550 break;
3551
Chris Wilson4257d3b2013-08-08 14:41:11 +01003552 case I915_CACHE_WT:
3553 args->caching = I915_CACHING_DISPLAY;
3554 break;
3555
Chris Wilson651d7942013-08-08 14:41:10 +01003556 default:
3557 args->caching = I915_CACHING_NONE;
3558 break;
3559 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003560
3561 drm_gem_object_unreference(&obj->base);
3562unlock:
3563 mutex_unlock(&dev->struct_mutex);
3564 return ret;
3565}
3566
Ben Widawsky199adf42012-09-21 17:01:20 -07003567int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3568 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003569{
Ben Widawsky199adf42012-09-21 17:01:20 -07003570 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003571 struct drm_i915_gem_object *obj;
3572 enum i915_cache_level level;
3573 int ret;
3574
Ben Widawsky199adf42012-09-21 17:01:20 -07003575 switch (args->caching) {
3576 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003577 level = I915_CACHE_NONE;
3578 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003579 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003580 level = I915_CACHE_LLC;
3581 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003582 case I915_CACHING_DISPLAY:
3583 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3584 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003585 default:
3586 return -EINVAL;
3587 }
3588
Ben Widawsky3bc29132012-09-26 16:15:20 -07003589 ret = i915_mutex_lock_interruptible(dev);
3590 if (ret)
3591 return ret;
3592
Chris Wilsone6994ae2012-07-10 10:27:08 +01003593 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3594 if (&obj->base == NULL) {
3595 ret = -ENOENT;
3596 goto unlock;
3597 }
3598
3599 ret = i915_gem_object_set_cache_level(obj, level);
3600
3601 drm_gem_object_unreference(&obj->base);
3602unlock:
3603 mutex_unlock(&dev->struct_mutex);
3604 return ret;
3605}
3606
Chris Wilsoncc98b412013-08-09 12:25:09 +01003607static bool is_pin_display(struct drm_i915_gem_object *obj)
3608{
3609 /* There are 3 sources that pin objects:
3610 * 1. The display engine (scanouts, sprites, cursors);
3611 * 2. Reservations for execbuffer;
3612 * 3. The user.
3613 *
3614 * We can ignore reservations as we hold the struct_mutex and
3615 * are only called outside of the reservation path. The user
3616 * can only increment pin_count once, and so if after
3617 * subtracting the potential reference by the user, any pin_count
3618 * remains, it must be due to another use by the display engine.
3619 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003620 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003621}
3622
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003623/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003624 * Prepare buffer for display plane (scanout, cursors, etc).
3625 * Can be called from an uninterruptible phase (modesetting) and allows
3626 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003627 */
3628int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003629i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3630 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003631 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003632{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003633 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003634 int ret;
3635
Chris Wilson0be73282010-12-06 14:36:27 +00003636 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003637 ret = i915_gem_object_sync(obj, pipelined);
3638 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003639 return ret;
3640 }
3641
Chris Wilsoncc98b412013-08-09 12:25:09 +01003642 /* Mark the pin_display early so that we account for the
3643 * display coherency whilst setting up the cache domains.
3644 */
3645 obj->pin_display = true;
3646
Eric Anholta7ef0642011-03-29 16:59:54 -07003647 /* The display engine is not coherent with the LLC cache on gen6. As
3648 * a result, we make sure that the pinning that is about to occur is
3649 * done with uncached PTEs. This is lowest common denominator for all
3650 * chipsets.
3651 *
3652 * However for gen6+, we could do better by using the GFDT bit instead
3653 * of uncaching, which would allow us to flush all the LLC-cached data
3654 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3655 */
Chris Wilson651d7942013-08-08 14:41:10 +01003656 ret = i915_gem_object_set_cache_level(obj,
3657 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003658 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003659 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003660
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003661 /* As the user may map the buffer once pinned in the display plane
3662 * (e.g. libkms for the bootup splash), we have to ensure that we
3663 * always use map_and_fenceable for all scanout buffers.
3664 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003665 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003666 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003667 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003668
Chris Wilson2c225692013-08-09 12:26:45 +01003669 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003670
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003671 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003672 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003673
3674 /* It should now be out of any other write domains, and we can update
3675 * the domain values for our changes.
3676 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003677 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003678 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003679
3680 trace_i915_gem_object_change_domain(obj,
3681 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003682 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003683
3684 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003685
3686err_unpin_display:
3687 obj->pin_display = is_pin_display(obj);
3688 return ret;
3689}
3690
3691void
3692i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3693{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003694 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003695 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003696}
3697
Chris Wilson85345512010-11-13 09:49:11 +00003698int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003699i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003700{
Chris Wilson88241782011-01-07 17:09:48 +00003701 int ret;
3702
Chris Wilsona8198ee2011-04-13 22:04:09 +01003703 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003704 return 0;
3705
Chris Wilson0201f1e2012-07-20 12:41:01 +01003706 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003707 if (ret)
3708 return ret;
3709
Chris Wilsona8198ee2011-04-13 22:04:09 +01003710 /* Ensure that we invalidate the GPU's caches and TLBs. */
3711 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003712 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003713}
3714
Eric Anholte47c68e2008-11-14 13:35:19 -08003715/**
3716 * Moves a single object to the CPU read, and possibly write domain.
3717 *
3718 * This function returns when the move is complete, including waiting on
3719 * flushes to occur.
3720 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003721int
Chris Wilson919926a2010-11-12 13:42:53 +00003722i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003723{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003724 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003725 int ret;
3726
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003727 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3728 return 0;
3729
Chris Wilson0201f1e2012-07-20 12:41:01 +01003730 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003731 if (ret)
3732 return ret;
3733
Eric Anholte47c68e2008-11-14 13:35:19 -08003734 i915_gem_object_flush_gtt_write_domain(obj);
3735
Chris Wilson05394f32010-11-08 19:18:58 +00003736 old_write_domain = obj->base.write_domain;
3737 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003738
Eric Anholte47c68e2008-11-14 13:35:19 -08003739 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003740 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003741 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003742
Chris Wilson05394f32010-11-08 19:18:58 +00003743 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003744 }
3745
3746 /* It should now be out of any other write domains, and we can update
3747 * the domain values for our changes.
3748 */
Chris Wilson05394f32010-11-08 19:18:58 +00003749 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003750
3751 /* If we're writing through the CPU, then the GPU read domains will
3752 * need to be invalidated at next use.
3753 */
3754 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003755 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3756 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003757 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003758
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003759 trace_i915_gem_object_change_domain(obj,
3760 old_read_domains,
3761 old_write_domain);
3762
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003763 return 0;
3764}
3765
Eric Anholt673a3942008-07-30 12:06:12 -07003766/* Throttle our rendering by waiting until the ring has completed our requests
3767 * emitted over 20 msec ago.
3768 *
Eric Anholtb9624422009-06-03 07:27:35 +00003769 * Note that if we were to use the current jiffies each time around the loop,
3770 * we wouldn't escape the function with any frames outstanding if the time to
3771 * render a frame was over 20ms.
3772 *
Eric Anholt673a3942008-07-30 12:06:12 -07003773 * This should get us reasonable parallelism between CPU and GPU but also
3774 * relatively low latency when blocking on a particular request to finish.
3775 */
3776static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003777i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003778{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003779 struct drm_i915_private *dev_priv = dev->dev_private;
3780 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003781 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003782 struct drm_i915_gem_request *request;
3783 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003784 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003785 u32 seqno = 0;
3786 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003787
Daniel Vetter308887a2012-11-14 17:14:06 +01003788 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3789 if (ret)
3790 return ret;
3791
3792 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3793 if (ret)
3794 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003795
Chris Wilson1c255952010-09-26 11:03:27 +01003796 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003797 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003798 if (time_after_eq(request->emitted_jiffies, recent_enough))
3799 break;
3800
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003801 ring = request->ring;
3802 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003803 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003804 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003805 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003806
3807 if (seqno == 0)
3808 return 0;
3809
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003810 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003811 if (ret == 0)
3812 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003813
Eric Anholt673a3942008-07-30 12:06:12 -07003814 return ret;
3815}
3816
Eric Anholt673a3942008-07-30 12:06:12 -07003817int
Chris Wilson05394f32010-11-08 19:18:58 +00003818i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003819 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003820 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003821 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003822{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003823 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003824 int ret;
3825
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003826 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003827 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003828
3829 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003830 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003831 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3832 return -EBUSY;
3833
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003834 if ((alignment &&
3835 vma->node.start & (alignment - 1)) ||
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003836 (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003837 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003838 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003839 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003840 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003841 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003842 flags & PIN_MAPPABLE,
Chris Wilson05394f32010-11-08 19:18:58 +00003843 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003844 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003845 if (ret)
3846 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003847
3848 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003849 }
3850 }
3851
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003852 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01003853 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
3854 if (IS_ERR(vma))
3855 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00003856 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003857
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003858 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
3859 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01003860
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003861 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003862 if (flags & PIN_MAPPABLE)
3863 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07003864
3865 return 0;
3866}
3867
3868void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003869i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003870{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003871 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003872
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003873 BUG_ON(!vma);
3874 BUG_ON(vma->pin_count == 0);
3875 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3876
3877 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003878 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003879}
3880
3881int
3882i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003883 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003884{
3885 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003886 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003887 int ret;
3888
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003889 if (INTEL_INFO(dev)->gen >= 6)
3890 return -ENODEV;
3891
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003892 ret = i915_mutex_lock_interruptible(dev);
3893 if (ret)
3894 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003895
Chris Wilson05394f32010-11-08 19:18:58 +00003896 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003897 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003898 ret = -ENOENT;
3899 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003900 }
Eric Anholt673a3942008-07-30 12:06:12 -07003901
Chris Wilson05394f32010-11-08 19:18:58 +00003902 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003903 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00003904 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003905 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003906 }
3907
Chris Wilson05394f32010-11-08 19:18:58 +00003908 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003909 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003910 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003911 ret = -EINVAL;
3912 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003913 }
3914
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003915 if (obj->user_pin_count == ULONG_MAX) {
3916 ret = -EBUSY;
3917 goto out;
3918 }
3919
Chris Wilson93be8782013-01-02 10:31:22 +00003920 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003921 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003922 if (ret)
3923 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003924 }
3925
Chris Wilson93be8782013-01-02 10:31:22 +00003926 obj->user_pin_count++;
3927 obj->pin_filp = file;
3928
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003929 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003930out:
Chris Wilson05394f32010-11-08 19:18:58 +00003931 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003932unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003933 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003934 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003935}
3936
3937int
3938i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003939 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003940{
3941 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003942 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003943 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003944
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003945 ret = i915_mutex_lock_interruptible(dev);
3946 if (ret)
3947 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003948
Chris Wilson05394f32010-11-08 19:18:58 +00003949 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003950 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003951 ret = -ENOENT;
3952 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003953 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003954
Chris Wilson05394f32010-11-08 19:18:58 +00003955 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003956 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003957 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003958 ret = -EINVAL;
3959 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003960 }
Chris Wilson05394f32010-11-08 19:18:58 +00003961 obj->user_pin_count--;
3962 if (obj->user_pin_count == 0) {
3963 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003964 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08003965 }
Eric Anholt673a3942008-07-30 12:06:12 -07003966
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003967out:
Chris Wilson05394f32010-11-08 19:18:58 +00003968 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003969unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003970 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003971 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003972}
3973
3974int
3975i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003976 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003977{
3978 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003979 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003980 int ret;
3981
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003982 ret = i915_mutex_lock_interruptible(dev);
3983 if (ret)
3984 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003985
Chris Wilson05394f32010-11-08 19:18:58 +00003986 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003987 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003988 ret = -ENOENT;
3989 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003990 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003991
Chris Wilson0be555b2010-08-04 15:36:30 +01003992 /* Count all active objects as busy, even if they are currently not used
3993 * by the gpu. Users of this interface expect objects to eventually
3994 * become non-busy without any further actions, therefore emit any
3995 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003996 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003997 ret = i915_gem_object_flush_active(obj);
3998
Chris Wilson05394f32010-11-08 19:18:58 +00003999 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004000 if (obj->ring) {
4001 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4002 args->busy |= intel_ring_flag(obj->ring) << 16;
4003 }
Eric Anholt673a3942008-07-30 12:06:12 -07004004
Chris Wilson05394f32010-11-08 19:18:58 +00004005 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004006unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004007 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004008 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004009}
4010
4011int
4012i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4013 struct drm_file *file_priv)
4014{
Akshay Joshi0206e352011-08-16 15:34:10 -04004015 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004016}
4017
Chris Wilson3ef94da2009-09-14 16:50:29 +01004018int
4019i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4020 struct drm_file *file_priv)
4021{
4022 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004023 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004024 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004025
4026 switch (args->madv) {
4027 case I915_MADV_DONTNEED:
4028 case I915_MADV_WILLNEED:
4029 break;
4030 default:
4031 return -EINVAL;
4032 }
4033
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004034 ret = i915_mutex_lock_interruptible(dev);
4035 if (ret)
4036 return ret;
4037
Chris Wilson05394f32010-11-08 19:18:58 +00004038 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004039 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004040 ret = -ENOENT;
4041 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004042 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004043
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004044 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004045 ret = -EINVAL;
4046 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004047 }
4048
Chris Wilson05394f32010-11-08 19:18:58 +00004049 if (obj->madv != __I915_MADV_PURGED)
4050 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004051
Chris Wilson6c085a72012-08-20 11:40:46 +02004052 /* if the object is no longer attached, discard its backing storage */
4053 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004054 i915_gem_object_truncate(obj);
4055
Chris Wilson05394f32010-11-08 19:18:58 +00004056 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004057
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004058out:
Chris Wilson05394f32010-11-08 19:18:58 +00004059 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004060unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004061 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004062 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004063}
4064
Chris Wilson37e680a2012-06-07 15:38:42 +01004065void i915_gem_object_init(struct drm_i915_gem_object *obj,
4066 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004067{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004068 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004069 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004070 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004071 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004072
Chris Wilson37e680a2012-06-07 15:38:42 +01004073 obj->ops = ops;
4074
Chris Wilson0327d6b2012-08-11 15:41:06 +01004075 obj->fence_reg = I915_FENCE_REG_NONE;
4076 obj->madv = I915_MADV_WILLNEED;
4077 /* Avoid an unnecessary call to unbind on the first bind. */
4078 obj->map_and_fenceable = true;
4079
4080 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4081}
4082
Chris Wilson37e680a2012-06-07 15:38:42 +01004083static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4084 .get_pages = i915_gem_object_get_pages_gtt,
4085 .put_pages = i915_gem_object_put_pages_gtt,
4086};
4087
Chris Wilson05394f32010-11-08 19:18:58 +00004088struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4089 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004090{
Daniel Vetterc397b902010-04-09 19:05:07 +00004091 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004092 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004093 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004094
Chris Wilson42dcedd2012-11-15 11:32:30 +00004095 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004096 if (obj == NULL)
4097 return NULL;
4098
4099 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004100 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004101 return NULL;
4102 }
4103
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004104 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4105 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4106 /* 965gm cannot relocate objects above 4GiB. */
4107 mask &= ~__GFP_HIGHMEM;
4108 mask |= __GFP_DMA32;
4109 }
4110
Al Viro496ad9a2013-01-23 17:07:38 -05004111 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004112 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004113
Chris Wilson37e680a2012-06-07 15:38:42 +01004114 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004115
Daniel Vetterc397b902010-04-09 19:05:07 +00004116 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4117 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4118
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004119 if (HAS_LLC(dev)) {
4120 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004121 * cache) for about a 10% performance improvement
4122 * compared to uncached. Graphics requests other than
4123 * display scanout are coherent with the CPU in
4124 * accessing this cache. This means in this mode we
4125 * don't need to clflush on the CPU side, and on the
4126 * GPU side we only need to flush internal caches to
4127 * get data visible to the CPU.
4128 *
4129 * However, we maintain the display planes as UC, and so
4130 * need to rebind when first used as such.
4131 */
4132 obj->cache_level = I915_CACHE_LLC;
4133 } else
4134 obj->cache_level = I915_CACHE_NONE;
4135
Daniel Vetterd861e332013-07-24 23:25:03 +02004136 trace_i915_gem_object_create(obj);
4137
Chris Wilson05394f32010-11-08 19:18:58 +00004138 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004139}
4140
Chris Wilson1488fc02012-04-24 15:47:31 +01004141void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004142{
Chris Wilson1488fc02012-04-24 15:47:31 +01004143 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004144 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004145 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004146 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004147
Paulo Zanonif65c9162013-11-27 18:20:34 -02004148 intel_runtime_pm_get(dev_priv);
4149
Chris Wilson26e12f892011-03-20 11:20:19 +00004150 trace_i915_gem_object_destroy(obj);
4151
Chris Wilson1488fc02012-04-24 15:47:31 +01004152 if (obj->phys_obj)
4153 i915_gem_detach_phys_object(dev, obj);
4154
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004155 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004156 int ret;
4157
4158 vma->pin_count = 0;
4159 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004160 if (WARN_ON(ret == -ERESTARTSYS)) {
4161 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004162
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004163 was_interruptible = dev_priv->mm.interruptible;
4164 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004165
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004166 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004167
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004168 dev_priv->mm.interruptible = was_interruptible;
4169 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004170 }
4171
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004172 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4173 * before progressing. */
4174 if (obj->stolen)
4175 i915_gem_object_unpin_pages(obj);
4176
Ben Widawsky401c29f2013-05-31 11:28:47 -07004177 if (WARN_ON(obj->pages_pin_count))
4178 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004179 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004180 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004181 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004182
Chris Wilson9da3da62012-06-01 15:20:22 +01004183 BUG_ON(obj->pages);
4184
Chris Wilson2f745ad2012-09-04 21:02:58 +01004185 if (obj->base.import_attach)
4186 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004187
Chris Wilson05394f32010-11-08 19:18:58 +00004188 drm_gem_object_release(&obj->base);
4189 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004190
Chris Wilson05394f32010-11-08 19:18:58 +00004191 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004192 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004193
4194 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004195}
4196
Daniel Vettere656a6c2013-08-14 14:14:04 +02004197struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004198 struct i915_address_space *vm)
4199{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004200 struct i915_vma *vma;
4201 list_for_each_entry(vma, &obj->vma_list, vma_link)
4202 if (vma->vm == vm)
4203 return vma;
4204
4205 return NULL;
4206}
4207
Ben Widawsky2f633152013-07-17 12:19:03 -07004208void i915_gem_vma_destroy(struct i915_vma *vma)
4209{
4210 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004211
4212 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4213 if (!list_empty(&vma->exec_list))
4214 return;
4215
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004216 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004217
Ben Widawsky2f633152013-07-17 12:19:03 -07004218 kfree(vma);
4219}
4220
Jesse Barnes5669fca2009-02-17 15:13:31 -08004221int
Chris Wilson45c5f202013-10-16 11:50:01 +01004222i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004223{
4224 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004225 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004226
Chris Wilson45c5f202013-10-16 11:50:01 +01004227 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004228 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004229 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004230
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004231 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004232 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004233 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004234
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004235 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004236
Chris Wilson29105cc2010-01-07 10:39:13 +00004237 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004238 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004239 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004240
Chris Wilson29105cc2010-01-07 10:39:13 +00004241 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004242 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004243
Chris Wilson45c5f202013-10-16 11:50:01 +01004244 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4245 * We need to replace this with a semaphore, or something.
4246 * And not confound ums.mm_suspended!
4247 */
4248 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4249 DRIVER_MODESET);
4250 mutex_unlock(&dev->struct_mutex);
4251
4252 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004253 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004254 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004255
Eric Anholt673a3942008-07-30 12:06:12 -07004256 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004257
4258err:
4259 mutex_unlock(&dev->struct_mutex);
4260 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004261}
4262
Ben Widawskyc3787e22013-09-17 21:12:44 -07004263int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004264{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004265 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004266 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004267 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4268 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004269 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004270
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004271 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004272 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004273
Ben Widawskyc3787e22013-09-17 21:12:44 -07004274 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4275 if (ret)
4276 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004277
Ben Widawskyc3787e22013-09-17 21:12:44 -07004278 /*
4279 * Note: We do not worry about the concurrent register cacheline hang
4280 * here because no other code should access these registers other than
4281 * at initialization time.
4282 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004283 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004284 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4285 intel_ring_emit(ring, reg_base + i);
4286 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004287 }
4288
Ben Widawskyc3787e22013-09-17 21:12:44 -07004289 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004290
Ben Widawskyc3787e22013-09-17 21:12:44 -07004291 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004292}
4293
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004294void i915_gem_init_swizzling(struct drm_device *dev)
4295{
4296 drm_i915_private_t *dev_priv = dev->dev_private;
4297
Daniel Vetter11782b02012-01-31 16:47:55 +01004298 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004299 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4300 return;
4301
4302 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4303 DISP_TILE_SURFACE_SWIZZLING);
4304
Daniel Vetter11782b02012-01-31 16:47:55 +01004305 if (IS_GEN5(dev))
4306 return;
4307
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004308 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4309 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004310 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004311 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004312 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004313 else if (IS_GEN8(dev))
4314 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004315 else
4316 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004317}
Daniel Vettere21af882012-02-09 20:53:27 +01004318
Chris Wilson67b1b572012-07-05 23:49:40 +01004319static bool
4320intel_enable_blt(struct drm_device *dev)
4321{
4322 if (!HAS_BLT(dev))
4323 return false;
4324
4325 /* The blitter was dysfunctional on early prototypes */
4326 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4327 DRM_INFO("BLT not supported on this pre-production hardware;"
4328 " graphics performance will be degraded.\n");
4329 return false;
4330 }
4331
4332 return true;
4333}
4334
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004335static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004336{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004337 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004338 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004339
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004340 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004341 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004342 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004343
4344 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004345 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004346 if (ret)
4347 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004348 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004349
Chris Wilson67b1b572012-07-05 23:49:40 +01004350 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004351 ret = intel_init_blt_ring_buffer(dev);
4352 if (ret)
4353 goto cleanup_bsd_ring;
4354 }
4355
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004356 if (HAS_VEBOX(dev)) {
4357 ret = intel_init_vebox_ring_buffer(dev);
4358 if (ret)
4359 goto cleanup_blt_ring;
4360 }
4361
4362
Mika Kuoppala99433932013-01-22 14:12:17 +02004363 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4364 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004365 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004366
4367 return 0;
4368
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004369cleanup_vebox_ring:
4370 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004371cleanup_blt_ring:
4372 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4373cleanup_bsd_ring:
4374 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4375cleanup_render_ring:
4376 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4377
4378 return ret;
4379}
4380
4381int
4382i915_gem_init_hw(struct drm_device *dev)
4383{
4384 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004385 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004386
4387 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4388 return -EIO;
4389
Ben Widawsky59124502013-07-04 11:02:05 -07004390 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004391 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004392
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004393 if (IS_HASWELL(dev))
4394 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4395 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004396
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004397 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004398 if (IS_IVYBRIDGE(dev)) {
4399 u32 temp = I915_READ(GEN7_MSG_CTL);
4400 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4401 I915_WRITE(GEN7_MSG_CTL, temp);
4402 } else if (INTEL_INFO(dev)->gen >= 7) {
4403 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4404 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4405 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4406 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004407 }
4408
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004409 i915_gem_init_swizzling(dev);
4410
4411 ret = i915_gem_init_rings(dev);
4412 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004413 return ret;
4414
Ben Widawskyc3787e22013-09-17 21:12:44 -07004415 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4416 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4417
Ben Widawsky254f9652012-06-04 14:42:42 -07004418 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004419 * XXX: Contexts should only be initialized once. Doing a switch to the
4420 * default context switch however is something we'd like to do after
4421 * reset or thaw (the latter may not actually be necessary for HW, but
4422 * goes with our code better). Context switching requires rings (for
4423 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004424 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004425 ret = i915_gem_context_enable(dev_priv);
Ben Widawsky8245be32013-11-06 13:56:29 -02004426 if (ret) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004427 DRM_ERROR("Context enable failed %d\n", ret);
4428 goto err_out;
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004429 }
Daniel Vettere21af882012-02-09 20:53:27 +01004430
Chris Wilson68f95ba2010-05-27 13:18:22 +01004431 return 0;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004432
4433err_out:
4434 i915_gem_cleanup_ringbuffer(dev);
4435 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004436}
4437
Chris Wilson1070a422012-04-24 15:47:41 +01004438int i915_gem_init(struct drm_device *dev)
4439{
4440 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004441 int ret;
4442
Chris Wilson1070a422012-04-24 15:47:41 +01004443 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004444
4445 if (IS_VALLEYVIEW(dev)) {
4446 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4447 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4448 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4449 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4450 }
4451
Ben Widawskyd7e50082012-12-18 10:31:25 -08004452 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004453
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004454 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004455 if (ret) {
4456 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004457 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004458 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004459
Chris Wilson1070a422012-04-24 15:47:41 +01004460 ret = i915_gem_init_hw(dev);
4461 mutex_unlock(&dev->struct_mutex);
4462 if (ret) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -08004463 WARN_ON(dev_priv->mm.aliasing_ppgtt);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004464 i915_gem_context_fini(dev);
Ben Widawskyc39538a2013-12-06 14:10:50 -08004465 drm_mm_takedown(&dev_priv->gtt.base.mm);
Chris Wilson1070a422012-04-24 15:47:41 +01004466 return ret;
4467 }
4468
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004469 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4470 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4471 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004472 return 0;
4473}
4474
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004475void
4476i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4477{
4478 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004479 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004480 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004481
Chris Wilsonb4519512012-05-11 14:29:30 +01004482 for_each_ring(ring, dev_priv, i)
4483 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004484}
4485
4486int
Eric Anholt673a3942008-07-30 12:06:12 -07004487i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4488 struct drm_file *file_priv)
4489{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004490 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004491 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004492
Jesse Barnes79e53942008-11-07 14:24:08 -08004493 if (drm_core_check_feature(dev, DRIVER_MODESET))
4494 return 0;
4495
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004496 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004497 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004498 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004499 }
4500
Eric Anholt673a3942008-07-30 12:06:12 -07004501 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004502 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004503
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004504 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004505 if (ret != 0) {
4506 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004507 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004508 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004509
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004510 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004511 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004512
Chris Wilson5f353082010-06-07 14:03:03 +01004513 ret = drm_irq_install(dev);
4514 if (ret)
4515 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004516
Eric Anholt673a3942008-07-30 12:06:12 -07004517 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004518
4519cleanup_ringbuffer:
4520 mutex_lock(&dev->struct_mutex);
4521 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004522 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004523 mutex_unlock(&dev->struct_mutex);
4524
4525 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004526}
4527
4528int
4529i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4530 struct drm_file *file_priv)
4531{
Jesse Barnes79e53942008-11-07 14:24:08 -08004532 if (drm_core_check_feature(dev, DRIVER_MODESET))
4533 return 0;
4534
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004535 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004536
Chris Wilson45c5f202013-10-16 11:50:01 +01004537 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004538}
4539
4540void
4541i915_gem_lastclose(struct drm_device *dev)
4542{
4543 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004544
Eric Anholte806b492009-01-22 09:56:58 -08004545 if (drm_core_check_feature(dev, DRIVER_MODESET))
4546 return;
4547
Chris Wilson45c5f202013-10-16 11:50:01 +01004548 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004549 if (ret)
4550 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004551}
4552
Chris Wilson64193402010-10-24 12:38:05 +01004553static void
4554init_ring_lists(struct intel_ring_buffer *ring)
4555{
4556 INIT_LIST_HEAD(&ring->active_list);
4557 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004558}
4559
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004560void i915_init_vm(struct drm_i915_private *dev_priv,
4561 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004562{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004563 if (!i915_is_ggtt(vm))
4564 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004565 vm->dev = dev_priv->dev;
4566 INIT_LIST_HEAD(&vm->active_list);
4567 INIT_LIST_HEAD(&vm->inactive_list);
4568 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004569 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004570}
4571
Eric Anholt673a3942008-07-30 12:06:12 -07004572void
4573i915_gem_load(struct drm_device *dev)
4574{
4575 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004576 int i;
4577
4578 dev_priv->slab =
4579 kmem_cache_create("i915_gem_object",
4580 sizeof(struct drm_i915_gem_object), 0,
4581 SLAB_HWCACHE_ALIGN,
4582 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004583
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004584 INIT_LIST_HEAD(&dev_priv->vm_list);
4585 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4586
Ben Widawskya33afea2013-09-17 21:12:45 -07004587 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004588 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4589 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004590 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004591 for (i = 0; i < I915_NUM_RINGS; i++)
4592 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004593 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004594 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004595 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4596 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004597 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4598 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004599 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004600
Dave Airlie94400122010-07-20 13:15:31 +10004601 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4602 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004603 I915_WRITE(MI_ARB_STATE,
4604 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004605 }
4606
Chris Wilson72bfa192010-12-19 11:42:05 +00004607 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4608
Jesse Barnesde151cf2008-11-12 10:03:55 -08004609 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004610 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4611 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004612
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004613 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4614 dev_priv->num_fence_regs = 32;
4615 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004616 dev_priv->num_fence_regs = 16;
4617 else
4618 dev_priv->num_fence_regs = 8;
4619
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004620 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004621 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4622 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004623
Eric Anholt673a3942008-07-30 12:06:12 -07004624 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004625 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004626
Chris Wilsonce453d82011-02-21 14:43:56 +00004627 dev_priv->mm.interruptible = true;
4628
Dave Chinner7dc19d52013-08-28 10:18:11 +10004629 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4630 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004631 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4632 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004633}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004634
4635/*
4636 * Create a physically contiguous memory object for this object
4637 * e.g. for cursor + overlay regs
4638 */
Chris Wilson995b6762010-08-20 13:23:26 +01004639static int i915_gem_init_phys_object(struct drm_device *dev,
4640 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004641{
4642 drm_i915_private_t *dev_priv = dev->dev_private;
4643 struct drm_i915_gem_phys_object *phys_obj;
4644 int ret;
4645
4646 if (dev_priv->mm.phys_objs[id - 1] || !size)
4647 return 0;
4648
Daniel Vetterb14c5672013-09-19 12:18:32 +02004649 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004650 if (!phys_obj)
4651 return -ENOMEM;
4652
4653 phys_obj->id = id;
4654
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004655 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004656 if (!phys_obj->handle) {
4657 ret = -ENOMEM;
4658 goto kfree_obj;
4659 }
4660#ifdef CONFIG_X86
4661 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4662#endif
4663
4664 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4665
4666 return 0;
4667kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004668 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004669 return ret;
4670}
4671
Chris Wilson995b6762010-08-20 13:23:26 +01004672static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004673{
4674 drm_i915_private_t *dev_priv = dev->dev_private;
4675 struct drm_i915_gem_phys_object *phys_obj;
4676
4677 if (!dev_priv->mm.phys_objs[id - 1])
4678 return;
4679
4680 phys_obj = dev_priv->mm.phys_objs[id - 1];
4681 if (phys_obj->cur_obj) {
4682 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4683 }
4684
4685#ifdef CONFIG_X86
4686 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4687#endif
4688 drm_pci_free(dev, phys_obj->handle);
4689 kfree(phys_obj);
4690 dev_priv->mm.phys_objs[id - 1] = NULL;
4691}
4692
4693void i915_gem_free_all_phys_object(struct drm_device *dev)
4694{
4695 int i;
4696
Dave Airlie260883c2009-01-22 17:58:49 +10004697 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004698 i915_gem_free_phys_object(dev, i);
4699}
4700
4701void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004702 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004703{
Al Viro496ad9a2013-01-23 17:07:38 -05004704 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004705 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004706 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004707 int page_count;
4708
Chris Wilson05394f32010-11-08 19:18:58 +00004709 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004710 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004711 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004712
Chris Wilson05394f32010-11-08 19:18:58 +00004713 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004714 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004715 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004716 if (!IS_ERR(page)) {
4717 char *dst = kmap_atomic(page);
4718 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4719 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004720
Chris Wilsone5281cc2010-10-28 13:45:36 +01004721 drm_clflush_pages(&page, 1);
4722
4723 set_page_dirty(page);
4724 mark_page_accessed(page);
4725 page_cache_release(page);
4726 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004727 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004728 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004729
Chris Wilson05394f32010-11-08 19:18:58 +00004730 obj->phys_obj->cur_obj = NULL;
4731 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004732}
4733
4734int
4735i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004736 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004737 int id,
4738 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004739{
Al Viro496ad9a2013-01-23 17:07:38 -05004740 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004741 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004742 int ret = 0;
4743 int page_count;
4744 int i;
4745
4746 if (id > I915_MAX_PHYS_OBJECT)
4747 return -EINVAL;
4748
Chris Wilson05394f32010-11-08 19:18:58 +00004749 if (obj->phys_obj) {
4750 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004751 return 0;
4752 i915_gem_detach_phys_object(dev, obj);
4753 }
4754
Dave Airlie71acb5e2008-12-30 20:31:46 +10004755 /* create a new object */
4756 if (!dev_priv->mm.phys_objs[id - 1]) {
4757 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004758 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004759 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004760 DRM_ERROR("failed to init phys object %d size: %zu\n",
4761 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004762 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004763 }
4764 }
4765
4766 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004767 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4768 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004769
Chris Wilson05394f32010-11-08 19:18:58 +00004770 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004771
4772 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004773 struct page *page;
4774 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004775
Hugh Dickins5949eac2011-06-27 16:18:18 -07004776 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004777 if (IS_ERR(page))
4778 return PTR_ERR(page);
4779
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004780 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004781 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004782 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004783 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004784
4785 mark_page_accessed(page);
4786 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004787 }
4788
4789 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004790}
4791
4792static int
Chris Wilson05394f32010-11-08 19:18:58 +00004793i915_gem_phys_pwrite(struct drm_device *dev,
4794 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004795 struct drm_i915_gem_pwrite *args,
4796 struct drm_file *file_priv)
4797{
Chris Wilson05394f32010-11-08 19:18:58 +00004798 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004799 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004800
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004801 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4802 unsigned long unwritten;
4803
4804 /* The physical object once assigned is fixed for the lifetime
4805 * of the obj, so we can safely drop the lock and continue
4806 * to access vaddr.
4807 */
4808 mutex_unlock(&dev->struct_mutex);
4809 unwritten = copy_from_user(vaddr, user_data, args->size);
4810 mutex_lock(&dev->struct_mutex);
4811 if (unwritten)
4812 return -EFAULT;
4813 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004814
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004815 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004816 return 0;
4817}
Eric Anholtb9624422009-06-03 07:27:35 +00004818
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004819void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004820{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004821 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004822
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004823 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4824
Eric Anholtb9624422009-06-03 07:27:35 +00004825 /* Clean up our request list when the client is going away, so that
4826 * later retire_requests won't dereference our soon-to-be-gone
4827 * file_priv.
4828 */
Chris Wilson1c255952010-09-26 11:03:27 +01004829 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004830 while (!list_empty(&file_priv->mm.request_list)) {
4831 struct drm_i915_gem_request *request;
4832
4833 request = list_first_entry(&file_priv->mm.request_list,
4834 struct drm_i915_gem_request,
4835 client_list);
4836 list_del(&request->client_list);
4837 request->file_priv = NULL;
4838 }
Chris Wilson1c255952010-09-26 11:03:27 +01004839 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004840}
Chris Wilson31169712009-09-14 16:50:28 +01004841
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004842static void
4843i915_gem_file_idle_work_handler(struct work_struct *work)
4844{
4845 struct drm_i915_file_private *file_priv =
4846 container_of(work, typeof(*file_priv), mm.idle_work.work);
4847
4848 atomic_set(&file_priv->rps_wait_boost, false);
4849}
4850
4851int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4852{
4853 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004854 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004855
4856 DRM_DEBUG_DRIVER("\n");
4857
4858 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4859 if (!file_priv)
4860 return -ENOMEM;
4861
4862 file->driver_priv = file_priv;
4863 file_priv->dev_priv = dev->dev_private;
4864
4865 spin_lock_init(&file_priv->mm.lock);
4866 INIT_LIST_HEAD(&file_priv->mm.request_list);
4867 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4868 i915_gem_file_idle_work_handler);
4869
Ben Widawskye422b882013-12-06 14:10:58 -08004870 ret = i915_gem_context_open(dev, file);
4871 if (ret)
4872 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004873
Ben Widawskye422b882013-12-06 14:10:58 -08004874 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004875}
4876
Chris Wilson57745062012-11-21 13:04:04 +00004877static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4878{
4879 if (!mutex_is_locked(mutex))
4880 return false;
4881
4882#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4883 return mutex->owner == task;
4884#else
4885 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4886 return false;
4887#endif
4888}
4889
Dave Chinner7dc19d52013-08-28 10:18:11 +10004890static unsigned long
4891i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004892{
Chris Wilson17250b72010-10-28 12:51:39 +01004893 struct drm_i915_private *dev_priv =
4894 container_of(shrinker,
4895 struct drm_i915_private,
4896 mm.inactive_shrinker);
4897 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004898 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004899 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004900 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004901
Chris Wilson57745062012-11-21 13:04:04 +00004902 if (!mutex_trylock(&dev->struct_mutex)) {
4903 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004904 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004905
Daniel Vetter677feac2012-12-19 14:33:45 +01004906 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004907 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004908
Chris Wilson57745062012-11-21 13:04:04 +00004909 unlock = false;
4910 }
Chris Wilson31169712009-09-14 16:50:28 +01004911
Dave Chinner7dc19d52013-08-28 10:18:11 +10004912 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004913 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004914 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004915 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004916
4917 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4918 if (obj->active)
4919 continue;
4920
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004921 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004922 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004923 }
Chris Wilson31169712009-09-14 16:50:28 +01004924
Chris Wilson57745062012-11-21 13:04:04 +00004925 if (unlock)
4926 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004927
Dave Chinner7dc19d52013-08-28 10:18:11 +10004928 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004929}
Ben Widawskya70a3142013-07-31 16:59:56 -07004930
4931/* All the new VM stuff */
4932unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4933 struct i915_address_space *vm)
4934{
4935 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4936 struct i915_vma *vma;
4937
Ben Widawsky6f425322013-12-06 14:10:48 -08004938 if (!dev_priv->mm.aliasing_ppgtt ||
4939 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004940 vm = &dev_priv->gtt.base;
4941
4942 BUG_ON(list_empty(&o->vma_list));
4943 list_for_each_entry(vma, &o->vma_list, vma_link) {
4944 if (vma->vm == vm)
4945 return vma->node.start;
4946
4947 }
4948 return -1;
4949}
4950
4951bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4952 struct i915_address_space *vm)
4953{
4954 struct i915_vma *vma;
4955
4956 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004957 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004958 return true;
4959
4960 return false;
4961}
4962
4963bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4964{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004965 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004966
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004967 list_for_each_entry(vma, &o->vma_list, vma_link)
4968 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004969 return true;
4970
4971 return false;
4972}
4973
4974unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4975 struct i915_address_space *vm)
4976{
4977 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4978 struct i915_vma *vma;
4979
Ben Widawsky6f425322013-12-06 14:10:48 -08004980 if (!dev_priv->mm.aliasing_ppgtt ||
4981 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004982 vm = &dev_priv->gtt.base;
4983
4984 BUG_ON(list_empty(&o->vma_list));
4985
4986 list_for_each_entry(vma, &o->vma_list, vma_link)
4987 if (vma->vm == vm)
4988 return vma->node.size;
4989
4990 return 0;
4991}
4992
Dave Chinner7dc19d52013-08-28 10:18:11 +10004993static unsigned long
4994i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
4995{
4996 struct drm_i915_private *dev_priv =
4997 container_of(shrinker,
4998 struct drm_i915_private,
4999 mm.inactive_shrinker);
5000 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005001 unsigned long freed;
5002 bool unlock = true;
5003
5004 if (!mutex_trylock(&dev->struct_mutex)) {
5005 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005006 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005007
5008 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005009 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005010
5011 unlock = false;
5012 }
5013
Chris Wilsond9973b42013-10-04 10:33:00 +01005014 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5015 if (freed < sc->nr_to_scan)
5016 freed += __i915_gem_shrink(dev_priv,
5017 sc->nr_to_scan - freed,
5018 false);
5019 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005020 freed += i915_gem_shrink_all(dev_priv);
5021
5022 if (unlock)
5023 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005024
Dave Chinner7dc19d52013-08-28 10:18:11 +10005025 return freed;
5026}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005027
5028struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5029{
5030 struct i915_vma *vma;
5031
5032 if (WARN_ON(list_empty(&obj->vma_list)))
5033 return NULL;
5034
5035 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005036 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005037 return NULL;
5038
5039 return vma;
5040}