blob: 8ec07853b35c5f8a2c753087b9d25ea57c88df09 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
Eric Anholt5a125c32008-10-22 21:40:13 -0700163i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700165{
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000168 struct drm_i915_gem_object *obj;
169 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700170
Chris Wilson6299f992010-11-24 12:23:44 +0000171 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700173 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800174 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700175 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700177
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700178 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000180
Eric Anholt5a125c32008-10-22 21:40:13 -0700181 return 0;
182}
183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184static int
185i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100186{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800187 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
188 char *vaddr = obj->phys_handle->vaddr;
189 struct sg_table *st;
190 struct scatterlist *sg;
191 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100192
Chris Wilson6a2c4232014-11-04 04:51:40 -0800193 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
194 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100195
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
197 struct page *page;
198 char *src;
199
200 page = shmem_read_mapping_page(mapping, i);
201 if (IS_ERR(page))
202 return PTR_ERR(page);
203
204 src = kmap_atomic(page);
205 memcpy(vaddr, src, PAGE_SIZE);
206 drm_clflush_virt_range(vaddr, PAGE_SIZE);
207 kunmap_atomic(src);
208
209 page_cache_release(page);
210 vaddr += PAGE_SIZE;
211 }
212
213 i915_gem_chipset_flush(obj->base.dev);
214
215 st = kmalloc(sizeof(*st), GFP_KERNEL);
216 if (st == NULL)
217 return -ENOMEM;
218
219 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
220 kfree(st);
221 return -ENOMEM;
222 }
223
224 sg = st->sgl;
225 sg->offset = 0;
226 sg->length = obj->base.size;
227
228 sg_dma_address(sg) = obj->phys_handle->busaddr;
229 sg_dma_len(sg) = obj->base.size;
230
231 obj->pages = st;
232 obj->has_dma_mapping = true;
233 return 0;
234}
235
236static void
237i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
238{
239 int ret;
240
241 BUG_ON(obj->madv == __I915_MADV_PURGED);
242
243 ret = i915_gem_object_set_to_cpu_domain(obj, true);
244 if (ret) {
245 /* In the event of a disaster, abandon all caches and
246 * hope for the best.
247 */
248 WARN_ON(ret != -EIO);
249 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
250 }
251
252 if (obj->madv == I915_MADV_DONTNEED)
253 obj->dirty = 0;
254
255 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100256 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800257 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100258 int i;
259
260 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800261 struct page *page;
262 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100263
Chris Wilson6a2c4232014-11-04 04:51:40 -0800264 page = shmem_read_mapping_page(mapping, i);
265 if (IS_ERR(page))
266 continue;
267
268 dst = kmap_atomic(page);
269 drm_clflush_virt_range(vaddr, PAGE_SIZE);
270 memcpy(dst, vaddr, PAGE_SIZE);
271 kunmap_atomic(dst);
272
273 set_page_dirty(page);
274 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100275 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100277 vaddr += PAGE_SIZE;
278 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100280 }
281
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282 sg_free_table(obj->pages);
283 kfree(obj->pages);
284
285 obj->has_dma_mapping = false;
286}
287
288static void
289i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
290{
291 drm_pci_free(obj->base.dev, obj->phys_handle);
292}
293
294static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
295 .get_pages = i915_gem_object_get_pages_phys,
296 .put_pages = i915_gem_object_put_pages_phys,
297 .release = i915_gem_object_release_phys,
298};
299
300static int
301drop_pages(struct drm_i915_gem_object *obj)
302{
303 struct i915_vma *vma, *next;
304 int ret;
305
306 drm_gem_object_reference(&obj->base);
307 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
308 if (i915_vma_unbind(vma))
309 break;
310
311 ret = i915_gem_object_put_pages(obj);
312 drm_gem_object_unreference(&obj->base);
313
314 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100315}
316
317int
318i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
319 int align)
320{
321 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800322 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100323
324 if (obj->phys_handle) {
325 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
326 return -EBUSY;
327
328 return 0;
329 }
330
331 if (obj->madv != I915_MADV_WILLNEED)
332 return -EFAULT;
333
334 if (obj->base.filp == NULL)
335 return -EINVAL;
336
Chris Wilson6a2c4232014-11-04 04:51:40 -0800337 ret = drop_pages(obj);
338 if (ret)
339 return ret;
340
Chris Wilson00731152014-05-21 12:42:56 +0100341 /* create a new object */
342 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
343 if (!phys)
344 return -ENOMEM;
345
Chris Wilson00731152014-05-21 12:42:56 +0100346 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800347 obj->ops = &i915_gem_phys_ops;
348
349 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100350}
351
352static int
353i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
354 struct drm_i915_gem_pwrite *args,
355 struct drm_file *file_priv)
356{
357 struct drm_device *dev = obj->base.dev;
358 void *vaddr = obj->phys_handle->vaddr + args->offset;
359 char __user *user_data = to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800360 int ret;
361
362 /* We manually control the domain here and pretend that it
363 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
364 */
365 ret = i915_gem_object_wait_rendering(obj, false);
366 if (ret)
367 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100368
369 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
370 unsigned long unwritten;
371
372 /* The physical object once assigned is fixed for the lifetime
373 * of the obj, so we can safely drop the lock and continue
374 * to access vaddr.
375 */
376 mutex_unlock(&dev->struct_mutex);
377 unwritten = copy_from_user(vaddr, user_data, args->size);
378 mutex_lock(&dev->struct_mutex);
379 if (unwritten)
380 return -EFAULT;
381 }
382
Chris Wilson6a2c4232014-11-04 04:51:40 -0800383 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100384 i915_gem_chipset_flush(dev);
385 return 0;
386}
387
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388void *i915_gem_object_alloc(struct drm_device *dev)
389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700391 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000392}
393
394void i915_gem_object_free(struct drm_i915_gem_object *obj)
395{
396 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
397 kmem_cache_free(dev_priv->slab, obj);
398}
399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400static int
401i915_gem_create(struct drm_file *file,
402 struct drm_device *dev,
403 uint64_t size,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100404 bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700406{
Chris Wilson05394f32010-11-08 19:18:58 +0000407 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300408 int ret;
409 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700410
Dave Airlieff72145b2011-02-07 12:16:14 +1000411 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200412 if (size == 0)
413 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700414
415 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000416 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700417 if (obj == NULL)
418 return -ENOMEM;
419
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100420 obj->base.dumb = dumb;
Chris Wilson05394f32010-11-08 19:18:58 +0000421 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100422 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200423 drm_gem_object_unreference_unlocked(&obj->base);
424 if (ret)
425 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100426
Dave Airlieff72145b2011-02-07 12:16:14 +1000427 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700428 return 0;
429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431int
432i915_gem_dumb_create(struct drm_file *file,
433 struct drm_device *dev,
434 struct drm_mode_create_dumb *args)
435{
436 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300437 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000438 args->size = args->pitch * args->height;
439 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100440 args->size, true, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000441}
442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443/**
444 * Creates a new mm object and returns a handle to it.
445 */
446int
447i915_gem_create_ioctl(struct drm_device *dev, void *data,
448 struct drm_file *file)
449{
450 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200451
Dave Airlieff72145b2011-02-07 12:16:14 +1000452 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100453 args->size, false, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000454}
455
Daniel Vetter8c599672011-12-14 13:57:31 +0100456static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100457__copy_to_user_swizzled(char __user *cpu_vaddr,
458 const char *gpu_vaddr, int gpu_offset,
459 int length)
460{
461 int ret, cpu_offset = 0;
462
463 while (length > 0) {
464 int cacheline_end = ALIGN(gpu_offset + 1, 64);
465 int this_length = min(cacheline_end - gpu_offset, length);
466 int swizzled_gpu_offset = gpu_offset ^ 64;
467
468 ret = __copy_to_user(cpu_vaddr + cpu_offset,
469 gpu_vaddr + swizzled_gpu_offset,
470 this_length);
471 if (ret)
472 return ret + length;
473
474 cpu_offset += this_length;
475 gpu_offset += this_length;
476 length -= this_length;
477 }
478
479 return 0;
480}
481
482static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700483__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
484 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100485 int length)
486{
487 int ret, cpu_offset = 0;
488
489 while (length > 0) {
490 int cacheline_end = ALIGN(gpu_offset + 1, 64);
491 int this_length = min(cacheline_end - gpu_offset, length);
492 int swizzled_gpu_offset = gpu_offset ^ 64;
493
494 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
495 cpu_vaddr + cpu_offset,
496 this_length);
497 if (ret)
498 return ret + length;
499
500 cpu_offset += this_length;
501 gpu_offset += this_length;
502 length -= this_length;
503 }
504
505 return 0;
506}
507
Brad Volkin4c914c02014-02-18 10:15:45 -0800508/*
509 * Pins the specified object's pages and synchronizes the object with
510 * GPU accesses. Sets needs_clflush to non-zero if the caller should
511 * flush the object from the CPU cache.
512 */
513int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
514 int *needs_clflush)
515{
516 int ret;
517
518 *needs_clflush = 0;
519
520 if (!obj->base.filp)
521 return -EINVAL;
522
523 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
524 /* If we're not in the cpu read domain, set ourself into the gtt
525 * read domain and manually flush cachelines (if required). This
526 * optimizes for the case when the gpu will dirty the data
527 * anyway again before the next pread happens. */
528 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
529 obj->cache_level);
530 ret = i915_gem_object_wait_rendering(obj, true);
531 if (ret)
532 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000533
534 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800535 }
536
537 ret = i915_gem_object_get_pages(obj);
538 if (ret)
539 return ret;
540
541 i915_gem_object_pin_pages(obj);
542
543 return ret;
544}
545
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546/* Per-page copy function for the shmem pread fastpath.
547 * Flushes invalid cachelines before reading the target if
548 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700549static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200550shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
551 char __user *user_data,
552 bool page_do_bit17_swizzling, bool needs_clflush)
553{
554 char *vaddr;
555 int ret;
556
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200557 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558 return -EINVAL;
559
560 vaddr = kmap_atomic(page);
561 if (needs_clflush)
562 drm_clflush_virt_range(vaddr + shmem_page_offset,
563 page_length);
564 ret = __copy_to_user_inatomic(user_data,
565 vaddr + shmem_page_offset,
566 page_length);
567 kunmap_atomic(vaddr);
568
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100569 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200570}
571
Daniel Vetter23c18c72012-03-25 19:47:42 +0200572static void
573shmem_clflush_swizzled_range(char *addr, unsigned long length,
574 bool swizzled)
575{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200576 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200577 unsigned long start = (unsigned long) addr;
578 unsigned long end = (unsigned long) addr + length;
579
580 /* For swizzling simply ensure that we always flush both
581 * channels. Lame, but simple and it works. Swizzled
582 * pwrite/pread is far from a hotpath - current userspace
583 * doesn't use it at all. */
584 start = round_down(start, 128);
585 end = round_up(end, 128);
586
587 drm_clflush_virt_range((void *)start, end - start);
588 } else {
589 drm_clflush_virt_range(addr, length);
590 }
591
592}
593
Daniel Vetterd174bd62012-03-25 19:47:40 +0200594/* Only difference to the fast-path function is that this can handle bit17
595 * and uses non-atomic copy and kmap functions. */
596static int
597shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
598 char __user *user_data,
599 bool page_do_bit17_swizzling, bool needs_clflush)
600{
601 char *vaddr;
602 int ret;
603
604 vaddr = kmap(page);
605 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200606 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
607 page_length,
608 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609
610 if (page_do_bit17_swizzling)
611 ret = __copy_to_user_swizzled(user_data,
612 vaddr, shmem_page_offset,
613 page_length);
614 else
615 ret = __copy_to_user(user_data,
616 vaddr + shmem_page_offset,
617 page_length);
618 kunmap(page);
619
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100620 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200621}
622
Eric Anholteb014592009-03-10 11:44:52 -0700623static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200624i915_gem_shmem_pread(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
626 struct drm_i915_gem_pread *args,
627 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700628{
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700630 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100632 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100633 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200634 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200635 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200636 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700637
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200638 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700639 remain = args->size;
640
Daniel Vetter8461d222011-12-14 13:57:32 +0100641 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700642
Brad Volkin4c914c02014-02-18 10:15:45 -0800643 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100644 if (ret)
645 return ret;
646
Eric Anholteb014592009-03-10 11:44:52 -0700647 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100648
Imre Deak67d5a502013-02-18 19:28:02 +0200649 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
650 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200651 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100652
653 if (remain <= 0)
654 break;
655
Eric Anholteb014592009-03-10 11:44:52 -0700656 /* Operation in this page
657 *
Eric Anholteb014592009-03-10 11:44:52 -0700658 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700659 * page_length = bytes to copy for this page
660 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100661 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700662 page_length = remain;
663 if ((shmem_page_offset + page_length) > PAGE_SIZE)
664 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700665
Daniel Vetter8461d222011-12-14 13:57:32 +0100666 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
667 (page_to_phys(page) & (1 << 17)) != 0;
668
Daniel Vetterd174bd62012-03-25 19:47:40 +0200669 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
670 user_data, page_do_bit17_swizzling,
671 needs_clflush);
672 if (ret == 0)
673 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700674
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200675 mutex_unlock(&dev->struct_mutex);
676
Jani Nikulad330a952014-01-21 11:24:25 +0200677 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200678 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200679 /* Userspace is tricking us, but we've already clobbered
680 * its pages with the prefault and promised to write the
681 * data up to the first fault. Hence ignore any errors
682 * and just continue. */
683 (void)ret;
684 prefaulted = 1;
685 }
686
Daniel Vetterd174bd62012-03-25 19:47:40 +0200687 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
688 user_data, page_do_bit17_swizzling,
689 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700690
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200691 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100692
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100693 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100694 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100695
Chris Wilson17793c92014-03-07 08:30:36 +0000696next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700697 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100698 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700699 offset += page_length;
700 }
701
Chris Wilson4f27b752010-10-14 15:26:45 +0100702out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100703 i915_gem_object_unpin_pages(obj);
704
Eric Anholteb014592009-03-10 11:44:52 -0700705 return ret;
706}
707
Eric Anholt673a3942008-07-30 12:06:12 -0700708/**
709 * Reads data from the object referenced by handle.
710 *
711 * On error, the contents of *data are undefined.
712 */
713int
714i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000715 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700716{
717 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000718 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100719 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson51311d02010-11-17 09:10:42 +0000721 if (args->size == 0)
722 return 0;
723
724 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200725 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000726 args->size))
727 return -EFAULT;
728
Chris Wilson4f27b752010-10-14 15:26:45 +0100729 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Chris Wilson05394f32010-11-08 19:18:58 +0000733 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000734 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100735 ret = -ENOENT;
736 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100737 }
Eric Anholt673a3942008-07-30 12:06:12 -0700738
Chris Wilson7dcd2492010-09-26 20:21:44 +0100739 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000740 if (args->offset > obj->base.size ||
741 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100742 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100743 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100744 }
745
Daniel Vetter1286ff72012-05-10 15:25:09 +0200746 /* prime objects have no backing filp to GEM pread/pwrite
747 * pages from.
748 */
749 if (!obj->base.filp) {
750 ret = -EINVAL;
751 goto out;
752 }
753
Chris Wilsondb53a302011-02-03 11:57:46 +0000754 trace_i915_gem_object_pread(obj, args->offset, args->size);
755
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200756 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700757
Chris Wilson35b62a82010-09-26 20:23:38 +0100758out:
Chris Wilson05394f32010-11-08 19:18:58 +0000759 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100760unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100761 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700762 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700763}
764
Keith Packard0839ccb2008-10-30 19:38:48 -0700765/* This is the fast write path which cannot handle
766 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700767 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700768
Keith Packard0839ccb2008-10-30 19:38:48 -0700769static inline int
770fast_user_write(struct io_mapping *mapping,
771 loff_t page_base, int page_offset,
772 char __user *user_data,
773 int length)
774{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700775 void __iomem *vaddr_atomic;
776 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 unsigned long unwritten;
778
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700779 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700780 /* We can use the cpu mem copy function because this is X86. */
781 vaddr = (void __force*)vaddr_atomic + page_offset;
782 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700783 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700784 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100785 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786}
787
Eric Anholt3de09aa2009-03-09 09:42:23 -0700788/**
789 * This is the fast pwrite path, where we copy the data directly from the
790 * user into the GTT, uncached.
791 */
Eric Anholt673a3942008-07-30 12:06:12 -0700792static int
Chris Wilson05394f32010-11-08 19:18:58 +0000793i915_gem_gtt_pwrite_fast(struct drm_device *dev,
794 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700795 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000796 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700797{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700799 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700800 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700801 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200802 int page_offset, page_length, ret;
803
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100804 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200805 if (ret)
806 goto out;
807
808 ret = i915_gem_object_set_to_gtt_domain(obj, true);
809 if (ret)
810 goto out_unpin;
811
812 ret = i915_gem_object_put_fence(obj);
813 if (ret)
814 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200816 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700817 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700818
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700819 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700820
821 while (remain > 0) {
822 /* Operation in this page
823 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 * page_base = page offset within aperture
825 * page_offset = offset within page
826 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700827 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100828 page_base = offset & PAGE_MASK;
829 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700830 page_length = remain;
831 if ((page_offset + remain) > PAGE_SIZE)
832 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700835 * source page isn't available. Return the error and we'll
836 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700837 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800838 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839 page_offset, user_data, page_length)) {
840 ret = -EFAULT;
841 goto out_unpin;
842 }
Eric Anholt673a3942008-07-30 12:06:12 -0700843
Keith Packard0839ccb2008-10-30 19:38:48 -0700844 remain -= page_length;
845 user_data += page_length;
846 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700847 }
Eric Anholt673a3942008-07-30 12:06:12 -0700848
Daniel Vetter935aaa62012-03-25 19:47:35 +0200849out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800850 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200851out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700853}
854
Daniel Vetterd174bd62012-03-25 19:47:40 +0200855/* Per-page copy function for the shmem pwrite fastpath.
856 * Flushes invalid cachelines before writing to the target if
857 * needs_clflush_before is set and flushes out any written cachelines after
858 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700859static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
861 char __user *user_data,
862 bool page_do_bit17_swizzling,
863 bool needs_clflush_before,
864 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700865{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200866 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700867 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700868
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap_atomic(page);
873 if (needs_clflush_before)
874 drm_clflush_virt_range(vaddr + shmem_page_offset,
875 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000876 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
877 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878 if (needs_clflush_after)
879 drm_clflush_virt_range(vaddr + shmem_page_offset,
880 page_length);
881 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700882
Chris Wilson755d2212012-09-04 21:02:55 +0100883 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700884}
885
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886/* Only difference to the fast-path function is that this can handle bit17
887 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700888static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
890 char __user *user_data,
891 bool page_do_bit17_swizzling,
892 bool needs_clflush_before,
893 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700894{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 char *vaddr;
896 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700897
Daniel Vetterd174bd62012-03-25 19:47:40 +0200898 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200899 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200900 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
901 page_length,
902 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903 if (page_do_bit17_swizzling)
904 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100905 user_data,
906 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 else
908 ret = __copy_from_user(vaddr + shmem_page_offset,
909 user_data,
910 page_length);
911 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200912 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
913 page_length,
914 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson755d2212012-09-04 21:02:55 +0100917 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700918}
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920static int
Daniel Vettere244a442012-03-25 19:47:28 +0200921i915_gem_shmem_pwrite(struct drm_device *dev,
922 struct drm_i915_gem_object *obj,
923 struct drm_i915_gem_pwrite *args,
924 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700925{
Eric Anholt40123c12009-03-09 13:42:30 -0700926 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100927 loff_t offset;
928 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100929 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100930 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200931 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200932 int needs_clflush_after = 0;
933 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200934 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700935
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200936 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700937 remain = args->size;
938
Daniel Vetter8c599672011-12-14 13:57:31 +0100939 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700940
Daniel Vetter58642882012-03-25 19:47:37 +0200941 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
942 /* If we're not in the cpu write domain, set ourself into the gtt
943 * write domain and manually flush cachelines (if required). This
944 * optimizes for the case when the gpu will use the data
945 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100946 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700947 ret = i915_gem_object_wait_rendering(obj, false);
948 if (ret)
949 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000950
951 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200952 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100953 /* Same trick applies to invalidate partially written cachelines read
954 * before writing. */
955 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
956 needs_clflush_before =
957 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200958
Chris Wilson755d2212012-09-04 21:02:55 +0100959 ret = i915_gem_object_get_pages(obj);
960 if (ret)
961 return ret;
962
963 i915_gem_object_pin_pages(obj);
964
Eric Anholt40123c12009-03-09 13:42:30 -0700965 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000966 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700967
Imre Deak67d5a502013-02-18 19:28:02 +0200968 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
969 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200970 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200971 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100972
Chris Wilson9da3da62012-06-01 15:20:22 +0100973 if (remain <= 0)
974 break;
975
Eric Anholt40123c12009-03-09 13:42:30 -0700976 /* Operation in this page
977 *
Eric Anholt40123c12009-03-09 13:42:30 -0700978 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700979 * page_length = bytes to copy for this page
980 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100981 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700982
983 page_length = remain;
984 if ((shmem_page_offset + page_length) > PAGE_SIZE)
985 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700986
Daniel Vetter58642882012-03-25 19:47:37 +0200987 /* If we don't overwrite a cacheline completely we need to be
988 * careful to have up-to-date data by first clflushing. Don't
989 * overcomplicate things and flush the entire patch. */
990 partial_cacheline_write = needs_clflush_before &&
991 ((shmem_page_offset | page_length)
992 & (boot_cpu_data.x86_clflush_size - 1));
993
Daniel Vetter8c599672011-12-14 13:57:31 +0100994 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
995 (page_to_phys(page) & (1 << 17)) != 0;
996
Daniel Vetterd174bd62012-03-25 19:47:40 +0200997 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
998 user_data, page_do_bit17_swizzling,
999 partial_cacheline_write,
1000 needs_clflush_after);
1001 if (ret == 0)
1002 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001003
Daniel Vettere244a442012-03-25 19:47:28 +02001004 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001006 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1007 user_data, page_do_bit17_swizzling,
1008 partial_cacheline_write,
1009 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001010
Daniel Vettere244a442012-03-25 19:47:28 +02001011 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001012
Chris Wilson755d2212012-09-04 21:02:55 +01001013 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001014 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001015
Chris Wilson17793c92014-03-07 08:30:36 +00001016next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001017 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001018 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001019 offset += page_length;
1020 }
1021
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001022out:
Chris Wilson755d2212012-09-04 21:02:55 +01001023 i915_gem_object_unpin_pages(obj);
1024
Daniel Vettere244a442012-03-25 19:47:28 +02001025 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001026 /*
1027 * Fixup: Flush cpu caches in case we didn't flush the dirty
1028 * cachelines in-line while writing and the object moved
1029 * out of the cpu write domain while we've dropped the lock.
1030 */
1031 if (!needs_clflush_after &&
1032 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001033 if (i915_gem_clflush_object(obj, obj->pin_display))
1034 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001035 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001036 }
Eric Anholt40123c12009-03-09 13:42:30 -07001037
Daniel Vetter58642882012-03-25 19:47:37 +02001038 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001039 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001040
Eric Anholt40123c12009-03-09 13:42:30 -07001041 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001042}
1043
1044/**
1045 * Writes data to the object referenced by handle.
1046 *
1047 * On error, the contents of the buffer that were to be modified are undefined.
1048 */
1049int
1050i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001051 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001052{
1053 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001054 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001055 int ret;
1056
1057 if (args->size == 0)
1058 return 0;
1059
1060 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001061 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001062 args->size))
1063 return -EFAULT;
1064
Jani Nikulad330a952014-01-21 11:24:25 +02001065 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001066 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1067 args->size);
1068 if (ret)
1069 return -EFAULT;
1070 }
Eric Anholt673a3942008-07-30 12:06:12 -07001071
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = i915_mutex_lock_interruptible(dev);
1073 if (ret)
1074 return ret;
1075
Chris Wilson05394f32010-11-08 19:18:58 +00001076 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001077 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001078 ret = -ENOENT;
1079 goto unlock;
1080 }
Eric Anholt673a3942008-07-30 12:06:12 -07001081
Chris Wilson7dcd2492010-09-26 20:21:44 +01001082 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001083 if (args->offset > obj->base.size ||
1084 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001086 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001087 }
1088
Daniel Vetter1286ff72012-05-10 15:25:09 +02001089 /* prime objects have no backing filp to GEM pread/pwrite
1090 * pages from.
1091 */
1092 if (!obj->base.filp) {
1093 ret = -EINVAL;
1094 goto out;
1095 }
1096
Chris Wilsondb53a302011-02-03 11:57:46 +00001097 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1098
Daniel Vetter935aaa62012-03-25 19:47:35 +02001099 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001100 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1101 * it would end up going through the fenced access, and we'll get
1102 * different detiling behavior between reading and writing.
1103 * pread/pwrite currently are reading and writing from the CPU
1104 * perspective, requiring manual detiling by the client.
1105 */
Chris Wilson2c225692013-08-09 12:26:45 +01001106 if (obj->tiling_mode == I915_TILING_NONE &&
1107 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1108 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001109 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001110 /* Note that the gtt paths might fail with non-page-backed user
1111 * pointers (e.g. gtt mappings when moving data between
1112 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001113 }
Eric Anholt673a3942008-07-30 12:06:12 -07001114
Chris Wilson6a2c4232014-11-04 04:51:40 -08001115 if (ret == -EFAULT || ret == -ENOSPC) {
1116 if (obj->phys_handle)
1117 ret = i915_gem_phys_pwrite(obj, args, file);
1118 else
1119 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1120 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001121
Chris Wilson35b62a82010-09-26 20:23:38 +01001122out:
Chris Wilson05394f32010-11-08 19:18:58 +00001123 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001124unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001125 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001126 return ret;
1127}
1128
Chris Wilsonb3612372012-08-24 09:35:08 +01001129int
Daniel Vetter33196de2012-11-14 17:14:05 +01001130i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 bool interruptible)
1132{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001133 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001134 /* Non-interruptible callers can't handle -EAGAIN, hence return
1135 * -EIO unconditionally for these. */
1136 if (!interruptible)
1137 return -EIO;
1138
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001139 /* Recovery complete, but the reset failed ... */
1140 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 return -EIO;
1142
McAulay, Alistair6689c162014-08-15 18:51:35 +01001143 /*
1144 * Check if GPU Reset is in progress - we need intel_ring_begin
1145 * to work properly to reinit the hw state while the gpu is
1146 * still marked as reset-in-progress. Handle this with a flag.
1147 */
1148 if (!error->reload_in_reset)
1149 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001150 }
1151
1152 return 0;
1153}
1154
1155/*
1156 * Compare seqno against outstanding lazy request. Emit a request if they are
1157 * equal.
1158 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301159int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001160i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001161{
1162 int ret;
1163
1164 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1165
1166 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001167 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001168 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001169
1170 return ret;
1171}
1172
Chris Wilson094f9a52013-09-25 17:34:55 +01001173static void fake_irq(unsigned long data)
1174{
1175 wake_up_process((struct task_struct *)data);
1176}
1177
1178static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001179 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001180{
1181 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1182}
1183
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001184static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1185{
1186 if (file_priv == NULL)
1187 return true;
1188
1189 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1190}
1191
Chris Wilsonb3612372012-08-24 09:35:08 +01001192/**
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001193 * __i915_wait_seqno - wait until execution of seqno has finished
Chris Wilsonb3612372012-08-24 09:35:08 +01001194 * @ring: the ring expected to report seqno
1195 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001196 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001197 * @interruptible: do an interruptible wait (normally yes)
1198 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1199 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001200 * Note: It is of utmost importance that the passed in seqno and reset_counter
1201 * values have been read by the caller in an smp safe manner. Where read-side
1202 * locks are involved, it is sufficient to read the reset_counter before
1203 * unlocking the lock that protects the seqno. For lockless tricks, the
1204 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1205 * inserted.
1206 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001207 * Returns 0 if the seqno was found within the alloted time. Else returns the
1208 * errno with remaining time filled in timeout argument.
1209 */
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001210int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001211 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001212 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001213 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001214 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001215{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001216 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001217 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001218 const bool irq_test_in_progress =
1219 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001220 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001221 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001222 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001223 int ret;
1224
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001225 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001226
Chris Wilsonb3612372012-08-24 09:35:08 +01001227 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1228 return 0;
1229
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001230 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001231
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001232 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001233 gen6_rps_boost(dev_priv);
1234 if (file_priv)
1235 mod_delayed_work(dev_priv->wq,
1236 &file_priv->mm.idle_work,
1237 msecs_to_jiffies(100));
1238 }
1239
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001240 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001241 return -ENODEV;
1242
Chris Wilson094f9a52013-09-25 17:34:55 +01001243 /* Record current time in case interrupted by signal, or wedged */
1244 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001245 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001246 for (;;) {
1247 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001248
Chris Wilson094f9a52013-09-25 17:34:55 +01001249 prepare_to_wait(&ring->irq_queue, &wait,
1250 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001251
Daniel Vetterf69061b2012-12-06 09:01:42 +01001252 /* We need to check whether any gpu reset happened in between
1253 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001254 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1255 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1256 * is truely gone. */
1257 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1258 if (ret == 0)
1259 ret = -EAGAIN;
1260 break;
1261 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001262
Chris Wilson094f9a52013-09-25 17:34:55 +01001263 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1264 ret = 0;
1265 break;
1266 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001267
Chris Wilson094f9a52013-09-25 17:34:55 +01001268 if (interruptible && signal_pending(current)) {
1269 ret = -ERESTARTSYS;
1270 break;
1271 }
1272
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001273 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001274 ret = -ETIME;
1275 break;
1276 }
1277
1278 timer.function = NULL;
1279 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001280 unsigned long expire;
1281
Chris Wilson094f9a52013-09-25 17:34:55 +01001282 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001283 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001284 mod_timer(&timer, expire);
1285 }
1286
Chris Wilson5035c272013-10-04 09:58:46 +01001287 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001288
Chris Wilson094f9a52013-09-25 17:34:55 +01001289 if (timer.function) {
1290 del_singleshot_timer_sync(&timer);
1291 destroy_timer_on_stack(&timer);
1292 }
1293 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001294 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001295 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001296
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001297 if (!irq_test_in_progress)
1298 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001299
1300 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001301
1302 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001303 s64 tres = *timeout - (now - before);
1304
1305 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001306 }
1307
Chris Wilson094f9a52013-09-25 17:34:55 +01001308 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001309}
1310
1311/**
1312 * Waits for a sequence number to be signaled, and cleans up the
1313 * request and object lists appropriately for that event.
1314 */
1315int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001316i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001317{
1318 struct drm_device *dev = ring->dev;
1319 struct drm_i915_private *dev_priv = dev->dev_private;
1320 bool interruptible = dev_priv->mm.interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001321 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001322 int ret;
1323
1324 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1325 BUG_ON(seqno == 0);
1326
Daniel Vetter33196de2012-11-14 17:14:05 +01001327 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001328 if (ret)
1329 return ret;
1330
1331 ret = i915_gem_check_olr(ring, seqno);
1332 if (ret)
1333 return ret;
1334
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001335 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1336 return __i915_wait_seqno(ring, seqno, reset_counter, interruptible,
1337 NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001338}
1339
Chris Wilsond26e3af2013-06-29 22:05:26 +01001340static int
John Harrison8e6395492014-10-30 18:40:53 +00001341i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001342{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001343 if (!obj->active)
1344 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001345
1346 /* Manually manage the write flush as we may have not yet
1347 * retired the buffer.
1348 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001349 * Note that the last_write_req is always the earlier of
1350 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001351 * we know we have passed the last write.
1352 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001353 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001354
1355 return 0;
1356}
1357
Chris Wilsonb3612372012-08-24 09:35:08 +01001358/**
1359 * Ensures that all rendering to the object has completed and the object is
1360 * safe to unbind from the GTT or access from the CPU.
1361 */
1362static __must_check int
1363i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1364 bool readonly)
1365{
John Harrison97b2a6a2014-11-24 18:49:26 +00001366 struct drm_i915_gem_request *req;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001367 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001368 u32 seqno;
1369 int ret;
1370
John Harrison97b2a6a2014-11-24 18:49:26 +00001371 req = readonly ? obj->last_write_req : obj->last_read_req;
1372 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001373 return 0;
1374
John Harrison97b2a6a2014-11-24 18:49:26 +00001375 seqno = i915_gem_request_get_seqno(req);
1376 WARN_ON(seqno == 0);
1377
Chris Wilsonb3612372012-08-24 09:35:08 +01001378 ret = i915_wait_seqno(ring, seqno);
1379 if (ret)
1380 return ret;
1381
John Harrison8e6395492014-10-30 18:40:53 +00001382 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001383}
1384
Chris Wilson3236f572012-08-24 09:35:09 +01001385/* A nonblocking variant of the above wait. This is a highly dangerous routine
1386 * as the object state may change during this call.
1387 */
1388static __must_check int
1389i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001390 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001391 bool readonly)
1392{
John Harrison97b2a6a2014-11-24 18:49:26 +00001393 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001394 struct drm_device *dev = obj->base.dev;
1395 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001396 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001397 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001398 u32 seqno;
1399 int ret;
1400
1401 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1402 BUG_ON(!dev_priv->mm.interruptible);
1403
John Harrison97b2a6a2014-11-24 18:49:26 +00001404 req = readonly ? obj->last_write_req : obj->last_read_req;
1405 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001406 return 0;
1407
John Harrison97b2a6a2014-11-24 18:49:26 +00001408 seqno = i915_gem_request_get_seqno(req);
1409 WARN_ON(seqno == 0);
1410
Daniel Vetter33196de2012-11-14 17:14:05 +01001411 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001412 if (ret)
1413 return ret;
1414
1415 ret = i915_gem_check_olr(ring, seqno);
1416 if (ret)
1417 return ret;
1418
Daniel Vetterf69061b2012-12-06 09:01:42 +01001419 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00001420 i915_gem_request_reference(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001421 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001422 ret = __i915_wait_seqno(ring, seqno, reset_counter, true, NULL,
1423 file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001424 mutex_lock(&dev->struct_mutex);
John Harrisonff865882014-11-24 18:49:28 +00001425 i915_gem_request_unreference(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001426 if (ret)
1427 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001428
John Harrison8e6395492014-10-30 18:40:53 +00001429 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001430}
1431
Eric Anholt673a3942008-07-30 12:06:12 -07001432/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001433 * Called when user space prepares to use an object with the CPU, either
1434 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001435 */
1436int
1437i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001438 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001439{
1440 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001441 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001442 uint32_t read_domains = args->read_domains;
1443 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001444 int ret;
1445
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001446 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001447 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001448 return -EINVAL;
1449
Chris Wilson21d509e2009-06-06 09:46:02 +01001450 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001451 return -EINVAL;
1452
1453 /* Having something in the write domain implies it's in the read
1454 * domain, and only that read domain. Enforce that in the request.
1455 */
1456 if (write_domain != 0 && read_domains != write_domain)
1457 return -EINVAL;
1458
Chris Wilson76c1dec2010-09-25 11:22:51 +01001459 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001460 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001461 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001462
Chris Wilson05394f32010-11-08 19:18:58 +00001463 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001464 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001465 ret = -ENOENT;
1466 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001467 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001468
Chris Wilson3236f572012-08-24 09:35:09 +01001469 /* Try to flush the object off the GPU without holding the lock.
1470 * We will repeat the flush holding the lock in the normal manner
1471 * to catch cases where we are gazumped.
1472 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001473 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1474 file->driver_priv,
1475 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001476 if (ret)
1477 goto unref;
1478
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001479 if (read_domains & I915_GEM_DOMAIN_GTT) {
1480 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001481
1482 /* Silently promote "you're not bound, there was nothing to do"
1483 * to success, since the client was just asking us to
1484 * make sure everything was done.
1485 */
1486 if (ret == -EINVAL)
1487 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001488 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001489 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001490 }
1491
Chris Wilson3236f572012-08-24 09:35:09 +01001492unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001493 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001494unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001495 mutex_unlock(&dev->struct_mutex);
1496 return ret;
1497}
1498
1499/**
1500 * Called when user space has done writes to this buffer
1501 */
1502int
1503i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001504 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001505{
1506 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001508 int ret = 0;
1509
Chris Wilson76c1dec2010-09-25 11:22:51 +01001510 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001511 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001512 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001513
Chris Wilson05394f32010-11-08 19:18:58 +00001514 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001515 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001516 ret = -ENOENT;
1517 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001518 }
1519
Eric Anholt673a3942008-07-30 12:06:12 -07001520 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001521 if (obj->pin_display)
1522 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001523
Chris Wilson05394f32010-11-08 19:18:58 +00001524 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001525unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001526 mutex_unlock(&dev->struct_mutex);
1527 return ret;
1528}
1529
1530/**
1531 * Maps the contents of an object, returning the address it is mapped
1532 * into.
1533 *
1534 * While the mapping holds a reference on the contents of the object, it doesn't
1535 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001536 *
1537 * IMPORTANT:
1538 *
1539 * DRM driver writers who look a this function as an example for how to do GEM
1540 * mmap support, please don't implement mmap support like here. The modern way
1541 * to implement DRM mmap support is with an mmap offset ioctl (like
1542 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1543 * That way debug tooling like valgrind will understand what's going on, hiding
1544 * the mmap call in a driver private ioctl will break that. The i915 driver only
1545 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001546 */
1547int
1548i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001549 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001550{
1551 struct drm_i915_gem_mmap *args = data;
1552 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001553 unsigned long addr;
1554
Chris Wilson05394f32010-11-08 19:18:58 +00001555 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001556 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001557 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001558
Daniel Vetter1286ff72012-05-10 15:25:09 +02001559 /* prime objects have no backing filp to GEM mmap
1560 * pages from.
1561 */
1562 if (!obj->filp) {
1563 drm_gem_object_unreference_unlocked(obj);
1564 return -EINVAL;
1565 }
1566
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001567 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001568 PROT_READ | PROT_WRITE, MAP_SHARED,
1569 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001570 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001571 if (IS_ERR((void *)addr))
1572 return addr;
1573
1574 args->addr_ptr = (uint64_t) addr;
1575
1576 return 0;
1577}
1578
Jesse Barnesde151cf2008-11-12 10:03:55 -08001579/**
1580 * i915_gem_fault - fault a page into the GTT
1581 * vma: VMA in question
1582 * vmf: fault info
1583 *
1584 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1585 * from userspace. The fault handler takes care of binding the object to
1586 * the GTT (if needed), allocating and programming a fence register (again,
1587 * only if needed based on whether the old reg is still valid or the object
1588 * is tiled) and inserting a new PTE into the faulting process.
1589 *
1590 * Note that the faulting process may involve evicting existing objects
1591 * from the GTT and/or fence registers to make room. So performance may
1592 * suffer if the GTT working set is large or there are few fence registers
1593 * left.
1594 */
1595int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1596{
Chris Wilson05394f32010-11-08 19:18:58 +00001597 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1598 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001600 pgoff_t page_offset;
1601 unsigned long pfn;
1602 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001603 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001604
Paulo Zanonif65c9162013-11-27 18:20:34 -02001605 intel_runtime_pm_get(dev_priv);
1606
Jesse Barnesde151cf2008-11-12 10:03:55 -08001607 /* We don't use vmf->pgoff since that has the fake offset */
1608 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1609 PAGE_SHIFT;
1610
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001611 ret = i915_mutex_lock_interruptible(dev);
1612 if (ret)
1613 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001614
Chris Wilsondb53a302011-02-03 11:57:46 +00001615 trace_i915_gem_object_fault(obj, page_offset, true, write);
1616
Chris Wilson6e4930f2014-02-07 18:37:06 -02001617 /* Try to flush the object off the GPU first without holding the lock.
1618 * Upon reacquiring the lock, we will perform our sanity checks and then
1619 * repeat the flush holding the lock in the normal manner to catch cases
1620 * where we are gazumped.
1621 */
1622 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1623 if (ret)
1624 goto unlock;
1625
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001626 /* Access to snoopable pages through the GTT is incoherent. */
1627 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001628 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001629 goto unlock;
1630 }
1631
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001632 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001633 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001634 if (ret)
1635 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001636
Chris Wilsonc9839302012-11-20 10:45:17 +00001637 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1638 if (ret)
1639 goto unpin;
1640
1641 ret = i915_gem_object_get_fence(obj);
1642 if (ret)
1643 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001644
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001645 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001646 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1647 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001648
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001649 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001650 unsigned long size = min_t(unsigned long,
1651 vma->vm_end - vma->vm_start,
1652 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001653 int i;
1654
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001655 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001656 ret = vm_insert_pfn(vma,
1657 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1658 pfn + i);
1659 if (ret)
1660 break;
1661 }
1662
1663 obj->fault_mappable = true;
1664 } else
1665 ret = vm_insert_pfn(vma,
1666 (unsigned long)vmf->virtual_address,
1667 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001668unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001669 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001670unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001671 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001672out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001673 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001674 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001675 /*
1676 * We eat errors when the gpu is terminally wedged to avoid
1677 * userspace unduly crashing (gl has no provisions for mmaps to
1678 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1679 * and so needs to be reported.
1680 */
1681 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001682 ret = VM_FAULT_SIGBUS;
1683 break;
1684 }
Chris Wilson045e7692010-11-07 09:18:22 +00001685 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001686 /*
1687 * EAGAIN means the gpu is hung and we'll wait for the error
1688 * handler to reset everything when re-faulting in
1689 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001690 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001691 case 0:
1692 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001693 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001694 case -EBUSY:
1695 /*
1696 * EBUSY is ok: this just means that another thread
1697 * already did the job.
1698 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001699 ret = VM_FAULT_NOPAGE;
1700 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001701 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001702 ret = VM_FAULT_OOM;
1703 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001704 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001705 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001706 ret = VM_FAULT_SIGBUS;
1707 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001708 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001709 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001710 ret = VM_FAULT_SIGBUS;
1711 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001712 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001713
1714 intel_runtime_pm_put(dev_priv);
1715 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001716}
1717
1718/**
Chris Wilson901782b2009-07-10 08:18:50 +01001719 * i915_gem_release_mmap - remove physical page mappings
1720 * @obj: obj in question
1721 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001722 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001723 * relinquish ownership of the pages back to the system.
1724 *
1725 * It is vital that we remove the page mapping if we have mapped a tiled
1726 * object through the GTT and then lose the fence register due to
1727 * resource pressure. Similarly if the object has been moved out of the
1728 * aperture, than pages mapped into userspace must be revoked. Removing the
1729 * mapping will then trigger a page fault on the next user access, allowing
1730 * fixup by i915_gem_fault().
1731 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001732void
Chris Wilson05394f32010-11-08 19:18:58 +00001733i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001734{
Chris Wilson6299f992010-11-24 12:23:44 +00001735 if (!obj->fault_mappable)
1736 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001737
David Herrmann6796cb12014-01-03 14:24:19 +01001738 drm_vma_node_unmap(&obj->base.vma_node,
1739 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001740 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001741}
1742
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001743void
1744i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1745{
1746 struct drm_i915_gem_object *obj;
1747
1748 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1749 i915_gem_release_mmap(obj);
1750}
1751
Imre Deak0fa87792013-01-07 21:47:35 +02001752uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001753i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001754{
Chris Wilsone28f8712011-07-18 13:11:49 -07001755 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001756
1757 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001758 tiling_mode == I915_TILING_NONE)
1759 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001760
1761 /* Previous chips need a power-of-two fence region when tiling */
1762 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001763 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001764 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001765 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001766
Chris Wilsone28f8712011-07-18 13:11:49 -07001767 while (gtt_size < size)
1768 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001769
Chris Wilsone28f8712011-07-18 13:11:49 -07001770 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001771}
1772
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773/**
1774 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1775 * @obj: object to check
1776 *
1777 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001778 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001779 */
Imre Deakd8651102013-01-07 21:47:33 +02001780uint32_t
1781i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1782 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001783{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001784 /*
1785 * Minimum alignment is 4k (GTT page size), but might be greater
1786 * if a fence register is needed for the object.
1787 */
Imre Deakd8651102013-01-07 21:47:33 +02001788 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001789 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790 return 4096;
1791
1792 /*
1793 * Previous chips need to be aligned to the size of the smallest
1794 * fence register that can contain the object.
1795 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001796 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001797}
1798
Chris Wilsond8cb5082012-08-11 15:41:03 +01001799static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1800{
1801 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1802 int ret;
1803
David Herrmann0de23972013-07-24 21:07:52 +02001804 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001805 return 0;
1806
Daniel Vetterda494d72012-12-20 15:11:16 +01001807 dev_priv->mm.shrinker_no_lock_stealing = true;
1808
Chris Wilsond8cb5082012-08-11 15:41:03 +01001809 ret = drm_gem_create_mmap_offset(&obj->base);
1810 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001811 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001812
1813 /* Badly fragmented mmap space? The only way we can recover
1814 * space is by destroying unwanted objects. We can't randomly release
1815 * mmap_offsets as userspace expects them to be persistent for the
1816 * lifetime of the objects. The closest we can is to release the
1817 * offsets on purgeable objects by truncating it and marking it purged,
1818 * which prevents userspace from ever using that object again.
1819 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001820 i915_gem_shrink(dev_priv,
1821 obj->base.size >> PAGE_SHIFT,
1822 I915_SHRINK_BOUND |
1823 I915_SHRINK_UNBOUND |
1824 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001825 ret = drm_gem_create_mmap_offset(&obj->base);
1826 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001827 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001828
1829 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001830 ret = drm_gem_create_mmap_offset(&obj->base);
1831out:
1832 dev_priv->mm.shrinker_no_lock_stealing = false;
1833
1834 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001835}
1836
1837static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1838{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001839 drm_gem_free_mmap_offset(&obj->base);
1840}
1841
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001842static int
Dave Airlieff72145b2011-02-07 12:16:14 +10001843i915_gem_mmap_gtt(struct drm_file *file,
1844 struct drm_device *dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001845 uint32_t handle, bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +10001846 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001847{
Chris Wilsonda761a62010-10-27 17:37:08 +01001848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001849 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850 int ret;
1851
Chris Wilson76c1dec2010-09-25 11:22:51 +01001852 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001853 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001854 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001855
Dave Airlieff72145b2011-02-07 12:16:14 +10001856 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001857 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001858 ret = -ENOENT;
1859 goto unlock;
1860 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001861
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001862 /*
1863 * We don't allow dumb mmaps on objects created using another
1864 * interface.
1865 */
1866 WARN_ONCE(dumb && !(obj->base.dumb || obj->base.import_attach),
1867 "Illegal dumb map of accelerated buffer.\n");
1868
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001869 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001870 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001871 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001872 }
1873
Chris Wilson05394f32010-11-08 19:18:58 +00001874 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001875 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001876 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001877 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001878 }
1879
Chris Wilsond8cb5082012-08-11 15:41:03 +01001880 ret = i915_gem_object_create_mmap_offset(obj);
1881 if (ret)
1882 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883
David Herrmann0de23972013-07-24 21:07:52 +02001884 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001885
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001886out:
Chris Wilson05394f32010-11-08 19:18:58 +00001887 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001888unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001890 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891}
1892
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001893int
1894i915_gem_dumb_map_offset(struct drm_file *file,
1895 struct drm_device *dev,
1896 uint32_t handle,
1897 uint64_t *offset)
1898{
1899 return i915_gem_mmap_gtt(file, dev, handle, true, offset);
1900}
1901
Dave Airlieff72145b2011-02-07 12:16:14 +10001902/**
1903 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1904 * @dev: DRM device
1905 * @data: GTT mapping ioctl data
1906 * @file: GEM object info
1907 *
1908 * Simply returns the fake offset to userspace so it can mmap it.
1909 * The mmap call will end up in drm_gem_mmap(), which will set things
1910 * up so we can get faults in the handler above.
1911 *
1912 * The fault handler will take care of binding the object into the GTT
1913 * (since it may have been evicted to make room for something), allocating
1914 * a fence register, and mapping the appropriate aperture address into
1915 * userspace.
1916 */
1917int
1918i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1919 struct drm_file *file)
1920{
1921 struct drm_i915_gem_mmap_gtt *args = data;
1922
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001923 return i915_gem_mmap_gtt(file, dev, args->handle, false, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001924}
1925
Chris Wilson55372522014-03-25 13:23:06 +00001926static inline int
1927i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1928{
1929 return obj->madv == I915_MADV_DONTNEED;
1930}
1931
Daniel Vetter225067e2012-08-20 10:23:20 +02001932/* Immediately discard the backing storage */
1933static void
1934i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001935{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001936 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001937
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001938 if (obj->base.filp == NULL)
1939 return;
1940
Daniel Vetter225067e2012-08-20 10:23:20 +02001941 /* Our goal here is to return as much of the memory as
1942 * is possible back to the system as we are called from OOM.
1943 * To do this we must instruct the shmfs to drop all of its
1944 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001945 */
Chris Wilson55372522014-03-25 13:23:06 +00001946 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001947 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001948}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001949
Chris Wilson55372522014-03-25 13:23:06 +00001950/* Try to discard unwanted pages */
1951static void
1952i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001953{
Chris Wilson55372522014-03-25 13:23:06 +00001954 struct address_space *mapping;
1955
1956 switch (obj->madv) {
1957 case I915_MADV_DONTNEED:
1958 i915_gem_object_truncate(obj);
1959 case __I915_MADV_PURGED:
1960 return;
1961 }
1962
1963 if (obj->base.filp == NULL)
1964 return;
1965
1966 mapping = file_inode(obj->base.filp)->i_mapping,
1967 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001968}
1969
Chris Wilson5cdf5882010-09-27 15:51:07 +01001970static void
Chris Wilson05394f32010-11-08 19:18:58 +00001971i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001972{
Imre Deak90797e62013-02-18 19:28:03 +02001973 struct sg_page_iter sg_iter;
1974 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001975
Chris Wilson05394f32010-11-08 19:18:58 +00001976 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001977
Chris Wilson6c085a72012-08-20 11:40:46 +02001978 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1979 if (ret) {
1980 /* In the event of a disaster, abandon all caches and
1981 * hope for the best.
1982 */
1983 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001984 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001985 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1986 }
1987
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001988 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001989 i915_gem_object_save_bit_17_swizzle(obj);
1990
Chris Wilson05394f32010-11-08 19:18:58 +00001991 if (obj->madv == I915_MADV_DONTNEED)
1992 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001993
Imre Deak90797e62013-02-18 19:28:03 +02001994 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001995 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001996
Chris Wilson05394f32010-11-08 19:18:58 +00001997 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001998 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001999
Chris Wilson05394f32010-11-08 19:18:58 +00002000 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002001 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002002
Chris Wilson9da3da62012-06-01 15:20:22 +01002003 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002004 }
Chris Wilson05394f32010-11-08 19:18:58 +00002005 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002006
Chris Wilson9da3da62012-06-01 15:20:22 +01002007 sg_free_table(obj->pages);
2008 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002009}
2010
Chris Wilsondd624af2013-01-15 12:39:35 +00002011int
Chris Wilson37e680a2012-06-07 15:38:42 +01002012i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2013{
2014 const struct drm_i915_gem_object_ops *ops = obj->ops;
2015
Chris Wilson2f745ad2012-09-04 21:02:58 +01002016 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002017 return 0;
2018
Chris Wilsona5570172012-09-04 21:02:54 +01002019 if (obj->pages_pin_count)
2020 return -EBUSY;
2021
Ben Widawsky98438772013-07-31 17:00:12 -07002022 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002023
Chris Wilsona2165e32012-12-03 11:49:00 +00002024 /* ->put_pages might need to allocate memory for the bit17 swizzle
2025 * array, hence protect them from being reaped by removing them from gtt
2026 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002027 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002028
Chris Wilson37e680a2012-06-07 15:38:42 +01002029 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002030 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002031
Chris Wilson55372522014-03-25 13:23:06 +00002032 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002033
2034 return 0;
2035}
2036
Chris Wilson21ab4e72014-09-09 11:16:08 +01002037unsigned long
2038i915_gem_shrink(struct drm_i915_private *dev_priv,
2039 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02002040{
Chris Wilson60a53722014-10-03 10:29:51 +01002041 const struct {
2042 struct list_head *list;
2043 unsigned int bit;
2044 } phases[] = {
2045 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
2046 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
2047 { NULL, 0 },
2048 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01002049 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02002050
Chris Wilson57094f82013-09-04 10:45:50 +01002051 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00002052 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01002053 * (due to retiring requests) we have to strictly process only
2054 * one element of the list at the time, and recheck the list
2055 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00002056 *
2057 * In particular, we must hold a reference whilst removing the
2058 * object as we may end up waiting for and/or retiring the objects.
2059 * This might release the final reference (held by the active list)
2060 * and result in the object being freed from under us. This is
2061 * similar to the precautions the eviction code must take whilst
2062 * removing objects.
2063 *
2064 * Also note that although these lists do not hold a reference to
2065 * the object we can safely grab one here: The final object
2066 * unreferencing and the bound_list are both protected by the
2067 * dev->struct_mutex and so we won't ever be able to observe an
2068 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01002069 */
Chris Wilson60a53722014-10-03 10:29:51 +01002070 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002071 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002072
Chris Wilson60a53722014-10-03 10:29:51 +01002073 if ((flags & phase->bit) == 0)
2074 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002075
Chris Wilson21ab4e72014-09-09 11:16:08 +01002076 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01002077 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002078 struct drm_i915_gem_object *obj;
2079 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01002080
Chris Wilson60a53722014-10-03 10:29:51 +01002081 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01002082 typeof(*obj), global_list);
2083 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002084
Chris Wilson60a53722014-10-03 10:29:51 +01002085 if (flags & I915_SHRINK_PURGEABLE &&
2086 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01002087 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01002088
Chris Wilson21ab4e72014-09-09 11:16:08 +01002089 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002090
Chris Wilson60a53722014-10-03 10:29:51 +01002091 /* For the unbound phase, this should be a no-op! */
2092 list_for_each_entry_safe(vma, v,
2093 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002094 if (i915_vma_unbind(vma))
2095 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002096
Chris Wilson21ab4e72014-09-09 11:16:08 +01002097 if (i915_gem_object_put_pages(obj) == 0)
2098 count += obj->base.size >> PAGE_SHIFT;
2099
2100 drm_gem_object_unreference(&obj->base);
2101 }
Chris Wilson60a53722014-10-03 10:29:51 +01002102 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002103 }
2104
2105 return count;
2106}
2107
Chris Wilsond9973b42013-10-04 10:33:00 +01002108static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002109i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2110{
Chris Wilson6c085a72012-08-20 11:40:46 +02002111 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002112 return i915_gem_shrink(dev_priv, LONG_MAX,
2113 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002114}
2115
Chris Wilson37e680a2012-06-07 15:38:42 +01002116static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002117i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002118{
Chris Wilson6c085a72012-08-20 11:40:46 +02002119 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002120 int page_count, i;
2121 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002122 struct sg_table *st;
2123 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002124 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002125 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002126 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002127 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002128
Chris Wilson6c085a72012-08-20 11:40:46 +02002129 /* Assert that the object is not currently in any GPU domain. As it
2130 * wasn't in the GTT, there shouldn't be any way it could have been in
2131 * a GPU cache
2132 */
2133 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2134 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2135
Chris Wilson9da3da62012-06-01 15:20:22 +01002136 st = kmalloc(sizeof(*st), GFP_KERNEL);
2137 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002138 return -ENOMEM;
2139
Chris Wilson9da3da62012-06-01 15:20:22 +01002140 page_count = obj->base.size / PAGE_SIZE;
2141 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002142 kfree(st);
2143 return -ENOMEM;
2144 }
2145
2146 /* Get the list of pages out of our struct file. They'll be pinned
2147 * at this point until we release them.
2148 *
2149 * Fail silently without starting the shrinker
2150 */
Al Viro496ad9a2013-01-23 17:07:38 -05002151 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002152 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002153 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002154 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002155 sg = st->sgl;
2156 st->nents = 0;
2157 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002158 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2159 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002160 i915_gem_shrink(dev_priv,
2161 page_count,
2162 I915_SHRINK_BOUND |
2163 I915_SHRINK_UNBOUND |
2164 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002165 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2166 }
2167 if (IS_ERR(page)) {
2168 /* We've tried hard to allocate the memory by reaping
2169 * our own buffer, now let the real VM do its job and
2170 * go down in flames if truly OOM.
2171 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002172 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002173 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002174 if (IS_ERR(page))
2175 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002176 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002177#ifdef CONFIG_SWIOTLB
2178 if (swiotlb_nr_tbl()) {
2179 st->nents++;
2180 sg_set_page(sg, page, PAGE_SIZE, 0);
2181 sg = sg_next(sg);
2182 continue;
2183 }
2184#endif
Imre Deak90797e62013-02-18 19:28:03 +02002185 if (!i || page_to_pfn(page) != last_pfn + 1) {
2186 if (i)
2187 sg = sg_next(sg);
2188 st->nents++;
2189 sg_set_page(sg, page, PAGE_SIZE, 0);
2190 } else {
2191 sg->length += PAGE_SIZE;
2192 }
2193 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002194
2195 /* Check that the i965g/gm workaround works. */
2196 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002197 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002198#ifdef CONFIG_SWIOTLB
2199 if (!swiotlb_nr_tbl())
2200#endif
2201 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002202 obj->pages = st;
2203
Eric Anholt673a3942008-07-30 12:06:12 -07002204 if (i915_gem_object_needs_bit17_swizzle(obj))
2205 i915_gem_object_do_bit_17_swizzle(obj);
2206
Daniel Vetter656bfa32014-11-20 09:26:30 +01002207 if (obj->tiling_mode != I915_TILING_NONE &&
2208 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2209 i915_gem_object_pin_pages(obj);
2210
Eric Anholt673a3942008-07-30 12:06:12 -07002211 return 0;
2212
2213err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002214 sg_mark_end(sg);
2215 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002216 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002217 sg_free_table(st);
2218 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002219
2220 /* shmemfs first checks if there is enough memory to allocate the page
2221 * and reports ENOSPC should there be insufficient, along with the usual
2222 * ENOMEM for a genuine allocation failure.
2223 *
2224 * We use ENOSPC in our driver to mean that we have run out of aperture
2225 * space and so want to translate the error from shmemfs back to our
2226 * usual understanding of ENOMEM.
2227 */
2228 if (PTR_ERR(page) == -ENOSPC)
2229 return -ENOMEM;
2230 else
2231 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002232}
2233
Chris Wilson37e680a2012-06-07 15:38:42 +01002234/* Ensure that the associated pages are gathered from the backing storage
2235 * and pinned into our object. i915_gem_object_get_pages() may be called
2236 * multiple times before they are released by a single call to
2237 * i915_gem_object_put_pages() - once the pages are no longer referenced
2238 * either as a result of memory pressure (reaping pages under the shrinker)
2239 * or as the object is itself released.
2240 */
2241int
2242i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2243{
2244 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2245 const struct drm_i915_gem_object_ops *ops = obj->ops;
2246 int ret;
2247
Chris Wilson2f745ad2012-09-04 21:02:58 +01002248 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002249 return 0;
2250
Chris Wilson43e28f02013-01-08 10:53:09 +00002251 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002252 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002253 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002254 }
2255
Chris Wilsona5570172012-09-04 21:02:54 +01002256 BUG_ON(obj->pages_pin_count);
2257
Chris Wilson37e680a2012-06-07 15:38:42 +01002258 ret = ops->get_pages(obj);
2259 if (ret)
2260 return ret;
2261
Ben Widawsky35c20a62013-05-31 11:28:48 -07002262 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002263 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002264}
2265
Ben Widawskye2d05a82013-09-24 09:57:58 -07002266static void
Chris Wilson05394f32010-11-08 19:18:58 +00002267i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002268 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002269{
John Harrison97b2a6a2014-11-24 18:49:26 +00002270 struct drm_i915_gem_request *req = intel_ring_get_request(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002271
Zou Nan hai852835f2010-05-21 09:08:56 +08002272 BUG_ON(ring == NULL);
John Harrison97b2a6a2014-11-24 18:49:26 +00002273 if (obj->ring != ring && obj->last_write_req) {
2274 /* Keep the request relative to the current ring */
2275 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002276 }
Chris Wilson05394f32010-11-08 19:18:58 +00002277 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002278
2279 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002280 if (!obj->active) {
2281 drm_gem_object_reference(&obj->base);
2282 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002283 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002284
Chris Wilson05394f32010-11-08 19:18:58 +00002285 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002286
John Harrison97b2a6a2014-11-24 18:49:26 +00002287 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002288}
2289
Ben Widawskye2d05a82013-09-24 09:57:58 -07002290void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002291 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002292{
2293 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2294 return i915_gem_object_move_to_active(vma->obj, ring);
2295}
2296
Chris Wilsoncaea7472010-11-12 13:53:37 +00002297static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002298i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2299{
Ben Widawskyca191b12013-07-31 17:00:14 -07002300 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002301 struct i915_address_space *vm;
2302 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002303
Chris Wilson65ce3022012-07-20 12:41:02 +01002304 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002305 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002306
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002307 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2308 vma = i915_gem_obj_to_vma(obj, vm);
2309 if (vma && !list_empty(&vma->mm_list))
2310 list_move_tail(&vma->mm_list, &vm->inactive_list);
2311 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002312
Daniel Vetterf99d7062014-06-19 16:01:59 +02002313 intel_fb_obj_flush(obj, true);
2314
Chris Wilson65ce3022012-07-20 12:41:02 +01002315 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002316 obj->ring = NULL;
2317
John Harrison97b2a6a2014-11-24 18:49:26 +00002318 i915_gem_request_assign(&obj->last_read_req, NULL);
2319 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002320 obj->base.write_domain = 0;
2321
John Harrison97b2a6a2014-11-24 18:49:26 +00002322 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002323
2324 obj->active = 0;
2325 drm_gem_object_unreference(&obj->base);
2326
2327 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002328}
Eric Anholt673a3942008-07-30 12:06:12 -07002329
Chris Wilsonc8725f32014-03-17 12:21:55 +00002330static void
2331i915_gem_object_retire(struct drm_i915_gem_object *obj)
2332{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002333 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002334
2335 if (ring == NULL)
2336 return;
2337
2338 if (i915_seqno_passed(ring->get_seqno(ring, true),
John Harrison97b2a6a2014-11-24 18:49:26 +00002339 i915_gem_request_get_seqno(obj->last_read_req)))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002340 i915_gem_object_move_to_inactive(obj);
2341}
2342
Chris Wilson9d7730912012-11-27 16:22:52 +00002343static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002344i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002345{
Chris Wilson9d7730912012-11-27 16:22:52 +00002346 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002347 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002348 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002349
Chris Wilson107f27a52012-12-10 13:56:17 +02002350 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002351 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002352 ret = intel_ring_idle(ring);
2353 if (ret)
2354 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002355 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002356 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002357
2358 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002359 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002360 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002361
Ben Widawskyebc348b2014-04-29 14:52:28 -07002362 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2363 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002364 }
2365
2366 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002367}
2368
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002369int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2370{
2371 struct drm_i915_private *dev_priv = dev->dev_private;
2372 int ret;
2373
2374 if (seqno == 0)
2375 return -EINVAL;
2376
2377 /* HWS page needs to be set less than what we
2378 * will inject to ring
2379 */
2380 ret = i915_gem_init_seqno(dev, seqno - 1);
2381 if (ret)
2382 return ret;
2383
2384 /* Carefully set the last_seqno value so that wrap
2385 * detection still works
2386 */
2387 dev_priv->next_seqno = seqno;
2388 dev_priv->last_seqno = seqno - 1;
2389 if (dev_priv->last_seqno == 0)
2390 dev_priv->last_seqno--;
2391
2392 return 0;
2393}
2394
Chris Wilson9d7730912012-11-27 16:22:52 +00002395int
2396i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002397{
Chris Wilson9d7730912012-11-27 16:22:52 +00002398 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002399
Chris Wilson9d7730912012-11-27 16:22:52 +00002400 /* reserve 0 for non-seqno */
2401 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002402 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002403 if (ret)
2404 return ret;
2405
2406 dev_priv->next_seqno = 1;
2407 }
2408
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002409 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002410 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002411}
2412
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002413int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002414 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002415 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002416 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002417{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002418 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002419 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002420 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002421 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002422 int ret;
2423
Oscar Mateo48e29f52014-07-24 17:04:29 +01002424 request = ring->preallocated_lazy_request;
2425 if (WARN_ON(request == NULL))
2426 return -ENOMEM;
2427
2428 if (i915.enable_execlists) {
2429 struct intel_context *ctx = request->ctx;
2430 ringbuf = ctx->engine[ring->id].ringbuf;
2431 } else
2432 ringbuf = ring->buffer;
2433
2434 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002435 /*
2436 * Emit any outstanding flushes - execbuf can fail to emit the flush
2437 * after having emitted the batchbuffer command. Hence we need to fix
2438 * things up similar to emitting the lazy request. The difference here
2439 * is that the flush _must_ happen before the next request, no matter
2440 * what.
2441 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002442 if (i915.enable_execlists) {
2443 ret = logical_ring_flush_all_caches(ringbuf);
2444 if (ret)
2445 return ret;
2446 } else {
2447 ret = intel_ring_flush_all_caches(ring);
2448 if (ret)
2449 return ret;
2450 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002451
Chris Wilsona71d8d92012-02-15 11:25:36 +00002452 /* Record the position of the start of the request so that
2453 * should we detect the updated seqno part-way through the
2454 * GPU processing the request, we never over-estimate the
2455 * position of the head.
2456 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002457 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002458
Oscar Mateo48e29f52014-07-24 17:04:29 +01002459 if (i915.enable_execlists) {
2460 ret = ring->emit_request(ringbuf);
2461 if (ret)
2462 return ret;
2463 } else {
2464 ret = ring->add_request(ring);
2465 if (ret)
2466 return ret;
2467 }
Eric Anholt673a3942008-07-30 12:06:12 -07002468
Chris Wilson9d7730912012-11-27 16:22:52 +00002469 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002470 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002471 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002472 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002473
2474 /* Whilst this request exists, batch_obj will be on the
2475 * active_list, and so will hold the active reference. Only when this
2476 * request is retired will the the batch_obj be moved onto the
2477 * inactive_list and lose its active reference. Hence we do not need
2478 * to explicitly hold another reference here.
2479 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002480 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002481
Oscar Mateo48e29f52014-07-24 17:04:29 +01002482 if (!i915.enable_execlists) {
2483 /* Hold a reference to the current context so that we can inspect
2484 * it later in case a hangcheck error event fires.
2485 */
2486 request->ctx = ring->last_context;
2487 if (request->ctx)
2488 i915_gem_context_reference(request->ctx);
2489 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002490
Eric Anholt673a3942008-07-30 12:06:12 -07002491 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002492 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002493 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002494
Chris Wilsondb53a302011-02-03 11:57:46 +00002495 if (file) {
2496 struct drm_i915_file_private *file_priv = file->driver_priv;
2497
Chris Wilson1c255952010-09-26 11:03:27 +01002498 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002499 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002500 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002501 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002502 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002503 }
Eric Anholt673a3942008-07-30 12:06:12 -07002504
Chris Wilson9d7730912012-11-27 16:22:52 +00002505 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002506 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002507 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002508
Daniel Vetter87255482014-11-19 20:36:48 +01002509 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002510
Daniel Vetter87255482014-11-19 20:36:48 +01002511 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2512 queue_delayed_work(dev_priv->wq,
2513 &dev_priv->mm.retire_work,
2514 round_jiffies_up_relative(HZ));
2515 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002516
Chris Wilsonacb868d2012-09-26 13:47:30 +01002517 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002518 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002519 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002520}
2521
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002522static inline void
2523i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002524{
Chris Wilson1c255952010-09-26 11:03:27 +01002525 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002526
Chris Wilson1c255952010-09-26 11:03:27 +01002527 if (!file_priv)
2528 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002529
Chris Wilson1c255952010-09-26 11:03:27 +01002530 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002531 list_del(&request->client_list);
2532 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002533 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002534}
2535
Mika Kuoppala939fd762014-01-30 19:04:44 +02002536static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002537 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002538{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002539 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002540
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002541 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2542
2543 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002544 return true;
2545
2546 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002547 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002548 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002549 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002550 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2551 if (i915_stop_ring_allow_warn(dev_priv))
2552 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002553 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002554 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002555 }
2556
2557 return false;
2558}
2559
Mika Kuoppala939fd762014-01-30 19:04:44 +02002560static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002561 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002562 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002563{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002564 struct i915_ctx_hang_stats *hs;
2565
2566 if (WARN_ON(!ctx))
2567 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002568
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002569 hs = &ctx->hang_stats;
2570
2571 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002572 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002573 hs->batch_active++;
2574 hs->guilty_ts = get_seconds();
2575 } else {
2576 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002577 }
2578}
2579
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002580static void i915_gem_free_request(struct drm_i915_gem_request *request)
2581{
2582 list_del(&request->list);
2583 i915_gem_request_remove_from_client(request);
2584
John Harrisonabfe2622014-11-24 18:49:24 +00002585 i915_gem_request_unreference(request);
2586}
2587
2588void i915_gem_request_free(struct kref *req_ref)
2589{
2590 struct drm_i915_gem_request *req = container_of(req_ref,
2591 typeof(*req), ref);
2592 struct intel_context *ctx = req->ctx;
2593
Thomas Daniel0794aed2014-11-25 10:39:25 +00002594 if (ctx) {
2595 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002596 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002597
Thomas Daniel0794aed2014-11-25 10:39:25 +00002598 if (ctx != ring->default_context)
2599 intel_lr_context_unpin(ring, ctx);
2600 }
John Harrisonabfe2622014-11-24 18:49:24 +00002601
Oscar Mateodcb4c122014-11-13 10:28:10 +00002602 i915_gem_context_unreference(ctx);
2603 }
John Harrisonabfe2622014-11-24 18:49:24 +00002604
2605 kfree(req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002606}
2607
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002608struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002609i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002610{
Chris Wilson4db080f2013-12-04 11:37:09 +00002611 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002612 u32 completed_seqno;
2613
2614 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002615
Chris Wilson4db080f2013-12-04 11:37:09 +00002616 list_for_each_entry(request, &ring->request_list, list) {
2617 if (i915_seqno_passed(completed_seqno, request->seqno))
2618 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002619
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002620 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002621 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002622
2623 return NULL;
2624}
2625
2626static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002627 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002628{
2629 struct drm_i915_gem_request *request;
2630 bool ring_hung;
2631
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002632 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002633
2634 if (request == NULL)
2635 return;
2636
2637 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2638
Mika Kuoppala939fd762014-01-30 19:04:44 +02002639 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002640
2641 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002642 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002643}
2644
2645static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002646 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002647{
Chris Wilsondfaae392010-09-22 10:31:52 +01002648 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002649 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002650
Chris Wilson05394f32010-11-08 19:18:58 +00002651 obj = list_first_entry(&ring->active_list,
2652 struct drm_i915_gem_object,
2653 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002654
Chris Wilson05394f32010-11-08 19:18:58 +00002655 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002656 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002657
2658 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002659 * Clear the execlists queue up before freeing the requests, as those
2660 * are the ones that keep the context and ringbuffer backing objects
2661 * pinned in place.
2662 */
2663 while (!list_empty(&ring->execlist_queue)) {
2664 struct intel_ctx_submit_request *submit_req;
2665
2666 submit_req = list_first_entry(&ring->execlist_queue,
2667 struct intel_ctx_submit_request,
2668 execlist_link);
2669 list_del(&submit_req->execlist_link);
2670 intel_runtime_pm_put(dev_priv);
2671 i915_gem_context_unreference(submit_req->ctx);
2672 kfree(submit_req);
2673 }
2674
2675 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002676 * We must free the requests after all the corresponding objects have
2677 * been moved off active lists. Which is the same order as the normal
2678 * retire_requests function does. This is important if object hold
2679 * implicit references on things like e.g. ppgtt address spaces through
2680 * the request.
2681 */
2682 while (!list_empty(&ring->request_list)) {
2683 struct drm_i915_gem_request *request;
2684
2685 request = list_first_entry(&ring->request_list,
2686 struct drm_i915_gem_request,
2687 list);
2688
2689 i915_gem_free_request(request);
2690 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002691
2692 /* These may not have been flush before the reset, do so now */
John Harrisonabfe2622014-11-24 18:49:24 +00002693 i915_gem_request_assign(&ring->preallocated_lazy_request, NULL);
Chris Wilsone3efda42014-04-09 09:19:41 +01002694 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002695}
2696
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002697void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002698{
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 int i;
2701
Daniel Vetter4b9de732011-10-09 21:52:02 +02002702 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002703 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002704
Daniel Vetter94a335d2013-07-17 14:51:28 +02002705 /*
2706 * Commit delayed tiling changes if we have an object still
2707 * attached to the fence, otherwise just clear the fence.
2708 */
2709 if (reg->obj) {
2710 i915_gem_object_update_fence(reg->obj, reg,
2711 reg->obj->tiling_mode);
2712 } else {
2713 i915_gem_write_fence(dev, i, NULL);
2714 }
Chris Wilson312817a2010-11-22 11:50:11 +00002715 }
2716}
2717
Chris Wilson069efc12010-09-30 16:53:18 +01002718void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002719{
Chris Wilsondfaae392010-09-22 10:31:52 +01002720 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002721 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002722 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002723
Chris Wilson4db080f2013-12-04 11:37:09 +00002724 /*
2725 * Before we free the objects from the requests, we need to inspect
2726 * them for finding the guilty party. As the requests only borrow
2727 * their reference to the objects, the inspection must be done first.
2728 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002729 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002730 i915_gem_reset_ring_status(dev_priv, ring);
2731
2732 for_each_ring(ring, dev_priv, i)
2733 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002734
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002735 i915_gem_context_reset(dev);
2736
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002737 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002738}
2739
2740/**
2741 * This function clears the request list as sequence numbers are passed.
2742 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002743void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002744i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002745{
Eric Anholt673a3942008-07-30 12:06:12 -07002746 uint32_t seqno;
2747
Chris Wilsondb53a302011-02-03 11:57:46 +00002748 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002749 return;
2750
Chris Wilsondb53a302011-02-03 11:57:46 +00002751 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002752
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002753 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002754
Chris Wilsone9103032014-01-07 11:45:14 +00002755 /* Move any buffers on the active list that are no longer referenced
2756 * by the ringbuffer to the flushing/inactive lists as appropriate,
2757 * before we free the context associated with the requests.
2758 */
2759 while (!list_empty(&ring->active_list)) {
2760 struct drm_i915_gem_object *obj;
2761
2762 obj = list_first_entry(&ring->active_list,
2763 struct drm_i915_gem_object,
2764 ring_list);
2765
John Harrison97b2a6a2014-11-24 18:49:26 +00002766 if (!i915_seqno_passed(seqno,
2767 i915_gem_request_get_seqno(obj->last_read_req)))
Chris Wilsone9103032014-01-07 11:45:14 +00002768 break;
2769
2770 i915_gem_object_move_to_inactive(obj);
2771 }
2772
2773
Zou Nan hai852835f2010-05-21 09:08:56 +08002774 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002775 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002776 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002777
Zou Nan hai852835f2010-05-21 09:08:56 +08002778 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002779 struct drm_i915_gem_request,
2780 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002781
Chris Wilsondfaae392010-09-22 10:31:52 +01002782 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002783 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002784
Chris Wilsondb53a302011-02-03 11:57:46 +00002785 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002786
2787 /* This is one of the few common intersection points
2788 * between legacy ringbuffer submission and execlists:
2789 * we need to tell them apart in order to find the correct
2790 * ringbuffer to which the request belongs to.
2791 */
2792 if (i915.enable_execlists) {
2793 struct intel_context *ctx = request->ctx;
2794 ringbuf = ctx->engine[ring->id].ringbuf;
2795 } else
2796 ringbuf = ring->buffer;
2797
Chris Wilsona71d8d92012-02-15 11:25:36 +00002798 /* We know the GPU must have read the request to have
2799 * sent us the seqno + interrupt, so use the position
2800 * of tail of the request to update the last known position
2801 * of the GPU head.
2802 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002803 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002804
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002805 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002806 }
2807
Chris Wilsondb53a302011-02-03 11:57:46 +00002808 if (unlikely(ring->trace_irq_seqno &&
2809 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002810 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002811 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002812 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002813
Chris Wilsondb53a302011-02-03 11:57:46 +00002814 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002815}
2816
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002817bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002818i915_gem_retire_requests(struct drm_device *dev)
2819{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002820 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002821 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002822 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002823 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002824
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002825 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002826 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002827 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002828 if (i915.enable_execlists) {
2829 unsigned long flags;
2830
2831 spin_lock_irqsave(&ring->execlist_lock, flags);
2832 idle &= list_empty(&ring->execlist_queue);
2833 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2834
2835 intel_execlists_retire_requests(ring);
2836 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002837 }
2838
2839 if (idle)
2840 mod_delayed_work(dev_priv->wq,
2841 &dev_priv->mm.idle_work,
2842 msecs_to_jiffies(100));
2843
2844 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002845}
2846
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002847static void
Eric Anholt673a3942008-07-30 12:06:12 -07002848i915_gem_retire_work_handler(struct work_struct *work)
2849{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002850 struct drm_i915_private *dev_priv =
2851 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2852 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002853 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002854
Chris Wilson891b48c2010-09-29 12:26:37 +01002855 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002856 idle = false;
2857 if (mutex_trylock(&dev->struct_mutex)) {
2858 idle = i915_gem_retire_requests(dev);
2859 mutex_unlock(&dev->struct_mutex);
2860 }
2861 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002862 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2863 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002864}
Chris Wilson891b48c2010-09-29 12:26:37 +01002865
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002866static void
2867i915_gem_idle_work_handler(struct work_struct *work)
2868{
2869 struct drm_i915_private *dev_priv =
2870 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002871
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002872 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002873}
2874
Ben Widawsky5816d642012-04-11 11:18:19 -07002875/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002876 * Ensures that an object will eventually get non-busy by flushing any required
2877 * write domains, emitting any outstanding lazy request and retiring and
2878 * completed requests.
2879 */
2880static int
2881i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2882{
2883 int ret;
2884
2885 if (obj->active) {
John Harrison97b2a6a2014-11-24 18:49:26 +00002886 ret = i915_gem_check_olr(obj->ring,
2887 i915_gem_request_get_seqno(obj->last_read_req));
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002888 if (ret)
2889 return ret;
2890
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002891 i915_gem_retire_requests_ring(obj->ring);
2892 }
2893
2894 return 0;
2895}
2896
2897/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002898 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2899 * @DRM_IOCTL_ARGS: standard ioctl arguments
2900 *
2901 * Returns 0 if successful, else an error is returned with the remaining time in
2902 * the timeout parameter.
2903 * -ETIME: object is still busy after timeout
2904 * -ERESTARTSYS: signal interrupted the wait
2905 * -ENONENT: object doesn't exist
2906 * Also possible, but rare:
2907 * -EAGAIN: GPU wedged
2908 * -ENOMEM: damn
2909 * -ENODEV: Internal IRQ fail
2910 * -E?: The add request failed
2911 *
2912 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2913 * non-zero timeout parameter the wait ioctl will wait for the given number of
2914 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2915 * without holding struct_mutex the object may become re-busied before this
2916 * function completes. A similar but shorter * race condition exists in the busy
2917 * ioctl
2918 */
2919int
2920i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2921{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002922 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002923 struct drm_i915_gem_wait *args = data;
2924 struct drm_i915_gem_object *obj;
John Harrisonff865882014-11-24 18:49:28 +00002925 struct drm_i915_gem_request *req;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002926 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002927 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002928 u32 seqno = 0;
2929 int ret = 0;
2930
Daniel Vetter11b5d512014-09-29 15:31:26 +02002931 if (args->flags != 0)
2932 return -EINVAL;
2933
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002934 ret = i915_mutex_lock_interruptible(dev);
2935 if (ret)
2936 return ret;
2937
2938 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2939 if (&obj->base == NULL) {
2940 mutex_unlock(&dev->struct_mutex);
2941 return -ENOENT;
2942 }
2943
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002944 /* Need to make sure the object gets inactive eventually. */
2945 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002946 if (ret)
2947 goto out;
2948
John Harrison97b2a6a2014-11-24 18:49:26 +00002949 if (!obj->active || !obj->last_read_req)
2950 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002951
John Harrisonff865882014-11-24 18:49:28 +00002952 req = obj->last_read_req;
2953 seqno = i915_gem_request_get_seqno(req);
John Harrison97b2a6a2014-11-24 18:49:26 +00002954 WARN_ON(seqno == 0);
2955 ring = obj->ring;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002956
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002957 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002958 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002959 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002960 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002961 ret = -ETIME;
2962 goto out;
2963 }
2964
2965 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002966 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00002967 i915_gem_request_reference(req);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002968 mutex_unlock(&dev->struct_mutex);
2969
John Harrisonff865882014-11-24 18:49:28 +00002970 ret = __i915_wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2971 file->driver_priv);
2972 mutex_lock(&dev->struct_mutex);
2973 i915_gem_request_unreference(req);
2974 mutex_unlock(&dev->struct_mutex);
2975 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002976
2977out:
2978 drm_gem_object_unreference(&obj->base);
2979 mutex_unlock(&dev->struct_mutex);
2980 return ret;
2981}
2982
2983/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002984 * i915_gem_object_sync - sync an object to a ring.
2985 *
2986 * @obj: object which may be in use on another ring.
2987 * @to: ring we wish to use the object on. May be NULL.
2988 *
2989 * This code is meant to abstract object synchronization with the GPU.
2990 * Calling with NULL implies synchronizing the object with the CPU
2991 * rather than a particular GPU ring.
2992 *
2993 * Returns 0 if successful, else propagates up the lower layer error.
2994 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002995int
2996i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002997 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002998{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002999 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07003000 u32 seqno;
3001 int ret, idx;
3002
3003 if (from == NULL || to == from)
3004 return 0;
3005
Ben Widawsky5816d642012-04-11 11:18:19 -07003006 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01003007 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07003008
3009 idx = intel_ring_sync_index(from, to);
3010
John Harrison97b2a6a2014-11-24 18:49:26 +00003011 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07003012 /* Optimization: Avoid semaphore sync when we are sure we already
3013 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07003014 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07003015 return 0;
3016
Ben Widawskyb4aca012012-04-25 20:50:12 -07003017 ret = i915_gem_check_olr(obj->ring, seqno);
3018 if (ret)
3019 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003020
Chris Wilsonb52b89d2013-09-25 11:43:28 +01003021 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07003022 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07003023 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00003024 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02003025 * might have just caused seqno wrap under
3026 * the radar.
3027 */
John Harrison97b2a6a2014-11-24 18:49:26 +00003028 from->semaphore.sync_seqno[idx] =
3029 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07003030
Ben Widawskye3a5a222012-04-11 11:18:20 -07003031 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003032}
3033
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003034static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3035{
3036 u32 old_write_domain, old_read_domains;
3037
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003038 /* Force a pagefault for domain tracking on next user access */
3039 i915_gem_release_mmap(obj);
3040
Keith Packardb97c3d92011-06-24 21:02:59 -07003041 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3042 return;
3043
Chris Wilson97c809fd2012-10-09 19:24:38 +01003044 /* Wait for any direct GTT access to complete */
3045 mb();
3046
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003047 old_read_domains = obj->base.read_domains;
3048 old_write_domain = obj->base.write_domain;
3049
3050 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3051 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3052
3053 trace_i915_gem_object_change_domain(obj,
3054 old_read_domains,
3055 old_write_domain);
3056}
3057
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003058int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003059{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003060 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003061 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003062 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003063
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003064 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003065 return 0;
3066
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003067 if (!drm_mm_node_allocated(&vma->node)) {
3068 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003069 return 0;
3070 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003071
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003072 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003073 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003074
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003075 BUG_ON(obj->pages == NULL);
3076
Chris Wilsona8198ee2011-04-13 22:04:09 +01003077 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003078 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003079 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003080 /* Continue on if we fail due to EIO, the GPU is hung so we
3081 * should be safe and we need to cleanup or else we might
3082 * cause memory corruption through use-after-free.
3083 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003084
Chris Wilson1d1ef21d2014-09-09 07:02:43 +01003085 /* Throw away the active reference before moving to the unbound list */
3086 i915_gem_object_retire(obj);
3087
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003088 if (i915_is_ggtt(vma->vm)) {
3089 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003090
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003091 /* release the fence reg _after_ flushing */
3092 ret = i915_gem_object_put_fence(obj);
3093 if (ret)
3094 return ret;
3095 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003096
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003097 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003098
Ben Widawsky6f65e292013-12-06 14:10:56 -08003099 vma->unbind_vma(vma);
3100
Chris Wilson64bf9302014-02-25 14:23:28 +00003101 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003102 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02003103 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003104
Ben Widawsky2f633152013-07-17 12:19:03 -07003105 drm_mm_remove_node(&vma->node);
3106 i915_gem_vma_destroy(vma);
3107
3108 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003109 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003110 if (list_empty(&obj->vma_list)) {
3111 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003112 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003113 }
Eric Anholt673a3942008-07-30 12:06:12 -07003114
Chris Wilson70903c32013-12-04 09:59:09 +00003115 /* And finally now the object is completely decoupled from this vma,
3116 * we can drop its hold on the backing storage and allow it to be
3117 * reaped by the shrinker.
3118 */
3119 i915_gem_object_unpin_pages(obj);
3120
Chris Wilson88241782011-01-07 17:09:48 +00003121 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003122}
3123
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003124int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003125{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003126 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003127 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003128 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003129
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003130 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003131 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003132 if (!i915.enable_execlists) {
3133 ret = i915_switch_context(ring, ring->default_context);
3134 if (ret)
3135 return ret;
3136 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003137
Chris Wilson3e960502012-11-27 16:22:54 +00003138 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003139 if (ret)
3140 return ret;
3141 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003142
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003143 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003144}
3145
Chris Wilson9ce079e2012-04-17 15:31:30 +01003146static void i965_write_fence_reg(struct drm_device *dev, int reg,
3147 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003148{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003149 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003150 int fence_reg;
3151 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003152
Imre Deak56c844e2013-01-07 21:47:34 +02003153 if (INTEL_INFO(dev)->gen >= 6) {
3154 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3155 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3156 } else {
3157 fence_reg = FENCE_REG_965_0;
3158 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3159 }
3160
Chris Wilsond18b9612013-07-10 13:36:23 +01003161 fence_reg += reg * 8;
3162
3163 /* To w/a incoherency with non-atomic 64-bit register updates,
3164 * we split the 64-bit update into two 32-bit writes. In order
3165 * for a partial fence not to be evaluated between writes, we
3166 * precede the update with write to turn off the fence register,
3167 * and only enable the fence as the last step.
3168 *
3169 * For extra levels of paranoia, we make sure each step lands
3170 * before applying the next step.
3171 */
3172 I915_WRITE(fence_reg, 0);
3173 POSTING_READ(fence_reg);
3174
Chris Wilson9ce079e2012-04-17 15:31:30 +01003175 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003176 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003177 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003178
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003179 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003180 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003181 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003182 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003183 if (obj->tiling_mode == I915_TILING_Y)
3184 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3185 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003186
Chris Wilsond18b9612013-07-10 13:36:23 +01003187 I915_WRITE(fence_reg + 4, val >> 32);
3188 POSTING_READ(fence_reg + 4);
3189
3190 I915_WRITE(fence_reg + 0, val);
3191 POSTING_READ(fence_reg);
3192 } else {
3193 I915_WRITE(fence_reg + 4, 0);
3194 POSTING_READ(fence_reg + 4);
3195 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003196}
3197
Chris Wilson9ce079e2012-04-17 15:31:30 +01003198static void i915_write_fence_reg(struct drm_device *dev, int reg,
3199 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003200{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003201 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003202 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003203
Chris Wilson9ce079e2012-04-17 15:31:30 +01003204 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003205 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003206 int pitch_val;
3207 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003208
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003209 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003210 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003211 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3212 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3213 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003214
3215 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3216 tile_width = 128;
3217 else
3218 tile_width = 512;
3219
3220 /* Note: pitch better be a power of two tile widths */
3221 pitch_val = obj->stride / tile_width;
3222 pitch_val = ffs(pitch_val) - 1;
3223
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003224 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003225 if (obj->tiling_mode == I915_TILING_Y)
3226 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3227 val |= I915_FENCE_SIZE_BITS(size);
3228 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3229 val |= I830_FENCE_REG_VALID;
3230 } else
3231 val = 0;
3232
3233 if (reg < 8)
3234 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003235 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003236 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003237
Chris Wilson9ce079e2012-04-17 15:31:30 +01003238 I915_WRITE(reg, val);
3239 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003240}
3241
Chris Wilson9ce079e2012-04-17 15:31:30 +01003242static void i830_write_fence_reg(struct drm_device *dev, int reg,
3243 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003244{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003245 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003246 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003247
Chris Wilson9ce079e2012-04-17 15:31:30 +01003248 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003249 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003250 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003251
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003252 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003253 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003254 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3255 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3256 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003257
Chris Wilson9ce079e2012-04-17 15:31:30 +01003258 pitch_val = obj->stride / 128;
3259 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003260
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003261 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003262 if (obj->tiling_mode == I915_TILING_Y)
3263 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3264 val |= I830_FENCE_SIZE_BITS(size);
3265 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3266 val |= I830_FENCE_REG_VALID;
3267 } else
3268 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003269
Chris Wilson9ce079e2012-04-17 15:31:30 +01003270 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3271 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3272}
3273
Chris Wilsond0a57782012-10-09 19:24:37 +01003274inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3275{
3276 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3277}
3278
Chris Wilson9ce079e2012-04-17 15:31:30 +01003279static void i915_gem_write_fence(struct drm_device *dev, int reg,
3280 struct drm_i915_gem_object *obj)
3281{
Chris Wilsond0a57782012-10-09 19:24:37 +01003282 struct drm_i915_private *dev_priv = dev->dev_private;
3283
3284 /* Ensure that all CPU reads are completed before installing a fence
3285 * and all writes before removing the fence.
3286 */
3287 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3288 mb();
3289
Daniel Vetter94a335d2013-07-17 14:51:28 +02003290 WARN(obj && (!obj->stride || !obj->tiling_mode),
3291 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3292 obj->stride, obj->tiling_mode);
3293
Chris Wilson9ce079e2012-04-17 15:31:30 +01003294 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003295 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003296 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003297 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003298 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003299 case 5:
3300 case 4: i965_write_fence_reg(dev, reg, obj); break;
3301 case 3: i915_write_fence_reg(dev, reg, obj); break;
3302 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003303 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003304 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003305
3306 /* And similarly be paranoid that no direct access to this region
3307 * is reordered to before the fence is installed.
3308 */
3309 if (i915_gem_object_needs_mb(obj))
3310 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003311}
3312
Chris Wilson61050802012-04-17 15:31:31 +01003313static inline int fence_number(struct drm_i915_private *dev_priv,
3314 struct drm_i915_fence_reg *fence)
3315{
3316 return fence - dev_priv->fence_regs;
3317}
3318
3319static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3320 struct drm_i915_fence_reg *fence,
3321 bool enable)
3322{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003323 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003324 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003325
Chris Wilson46a0b632013-07-10 13:36:24 +01003326 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003327
3328 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003329 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003330 fence->obj = obj;
3331 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3332 } else {
3333 obj->fence_reg = I915_FENCE_REG_NONE;
3334 fence->obj = NULL;
3335 list_del_init(&fence->lru_list);
3336 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003337 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003338}
3339
Chris Wilsond9e86c02010-11-10 16:40:20 +00003340static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003341i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003342{
John Harrison97b2a6a2014-11-24 18:49:26 +00003343 if (obj->last_fenced_req) {
3344 int ret = i915_wait_seqno(obj->ring,
3345 i915_gem_request_get_seqno(obj->last_fenced_req));
Chris Wilson18991842012-04-17 15:31:29 +01003346 if (ret)
3347 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003348
John Harrison97b2a6a2014-11-24 18:49:26 +00003349 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003350 }
3351
3352 return 0;
3353}
3354
3355int
3356i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3357{
Chris Wilson61050802012-04-17 15:31:31 +01003358 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003359 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003360 int ret;
3361
Chris Wilsond0a57782012-10-09 19:24:37 +01003362 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003363 if (ret)
3364 return ret;
3365
Chris Wilson61050802012-04-17 15:31:31 +01003366 if (obj->fence_reg == I915_FENCE_REG_NONE)
3367 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003368
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003369 fence = &dev_priv->fence_regs[obj->fence_reg];
3370
Daniel Vetteraff10b302014-02-14 14:06:05 +01003371 if (WARN_ON(fence->pin_count))
3372 return -EBUSY;
3373
Chris Wilson61050802012-04-17 15:31:31 +01003374 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003375 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003376
3377 return 0;
3378}
3379
3380static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003381i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003382{
Daniel Vetterae3db242010-02-19 11:51:58 +01003383 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003384 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003385 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003386
3387 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003388 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003389 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3390 reg = &dev_priv->fence_regs[i];
3391 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003392 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003393
Chris Wilson1690e1e2011-12-14 13:57:08 +01003394 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003395 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003396 }
3397
Chris Wilsond9e86c02010-11-10 16:40:20 +00003398 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003399 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003400
3401 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003402 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003403 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003404 continue;
3405
Chris Wilson8fe301a2012-04-17 15:31:28 +01003406 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003407 }
3408
Chris Wilson5dce5b932014-01-20 10:17:36 +00003409deadlock:
3410 /* Wait for completion of pending flips which consume fences */
3411 if (intel_has_pending_fb_unpin(dev))
3412 return ERR_PTR(-EAGAIN);
3413
3414 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003415}
3416
Jesse Barnesde151cf2008-11-12 10:03:55 -08003417/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003418 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003419 * @obj: object to map through a fence reg
3420 *
3421 * When mapping objects through the GTT, userspace wants to be able to write
3422 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003423 * This function walks the fence regs looking for a free one for @obj,
3424 * stealing one if it can't find any.
3425 *
3426 * It then sets up the reg based on the object's properties: address, pitch
3427 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003428 *
3429 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003430 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003431int
Chris Wilson06d98132012-04-17 15:31:24 +01003432i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003433{
Chris Wilson05394f32010-11-08 19:18:58 +00003434 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003436 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003437 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003438 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003439
Chris Wilson14415742012-04-17 15:31:33 +01003440 /* Have we updated the tiling parameters upon the object and so
3441 * will need to serialise the write to the associated fence register?
3442 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003443 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003444 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003445 if (ret)
3446 return ret;
3447 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003448
Chris Wilsond9e86c02010-11-10 16:40:20 +00003449 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003450 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3451 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003452 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003453 list_move_tail(&reg->lru_list,
3454 &dev_priv->mm.fence_list);
3455 return 0;
3456 }
3457 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003458 if (WARN_ON(!obj->map_and_fenceable))
3459 return -EINVAL;
3460
Chris Wilson14415742012-04-17 15:31:33 +01003461 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003462 if (IS_ERR(reg))
3463 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003464
Chris Wilson14415742012-04-17 15:31:33 +01003465 if (reg->obj) {
3466 struct drm_i915_gem_object *old = reg->obj;
3467
Chris Wilsond0a57782012-10-09 19:24:37 +01003468 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003469 if (ret)
3470 return ret;
3471
Chris Wilson14415742012-04-17 15:31:33 +01003472 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003473 }
Chris Wilson14415742012-04-17 15:31:33 +01003474 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003475 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003476
Chris Wilson14415742012-04-17 15:31:33 +01003477 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003478
Chris Wilson9ce079e2012-04-17 15:31:30 +01003479 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003480}
3481
Chris Wilson4144f9b2014-09-11 08:43:48 +01003482static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003483 unsigned long cache_level)
3484{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003485 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003486 struct drm_mm_node *other;
3487
Chris Wilson4144f9b2014-09-11 08:43:48 +01003488 /*
3489 * On some machines we have to be careful when putting differing types
3490 * of snoopable memory together to avoid the prefetcher crossing memory
3491 * domains and dying. During vm initialisation, we decide whether or not
3492 * these constraints apply and set the drm_mm.color_adjust
3493 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003494 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003495 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003496 return true;
3497
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003498 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003499 return true;
3500
3501 if (list_empty(&gtt_space->node_list))
3502 return true;
3503
3504 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3505 if (other->allocated && !other->hole_follows && other->color != cache_level)
3506 return false;
3507
3508 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3509 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3510 return false;
3511
3512 return true;
3513}
3514
Jesse Barnesde151cf2008-11-12 10:03:55 -08003515/**
Eric Anholt673a3942008-07-30 12:06:12 -07003516 * Finds free space in the GTT aperture and binds the object there.
3517 */
Daniel Vetter262de142014-02-14 14:01:20 +01003518static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003519i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3520 struct i915_address_space *vm,
3521 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003522 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003523{
Chris Wilson05394f32010-11-08 19:18:58 +00003524 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003525 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003526 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003527 unsigned long start =
3528 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3529 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003530 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003531 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003532 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003533
Chris Wilsone28f8712011-07-18 13:11:49 -07003534 fence_size = i915_gem_get_gtt_size(dev,
3535 obj->base.size,
3536 obj->tiling_mode);
3537 fence_alignment = i915_gem_get_gtt_alignment(dev,
3538 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003539 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003540 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003541 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003542 obj->base.size,
3543 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003544
Eric Anholt673a3942008-07-30 12:06:12 -07003545 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003546 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003547 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003548 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003549 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003550 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003551 }
3552
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003553 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003554
Chris Wilson654fc602010-05-27 13:18:21 +01003555 /* If the object is bigger than the entire aperture, reject it early
3556 * before evicting everything in a vain attempt to find space.
3557 */
Chris Wilsond23db882014-05-23 08:48:08 +02003558 if (obj->base.size > end) {
3559 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003560 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003561 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003562 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003563 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003564 }
3565
Chris Wilson37e680a2012-06-07 15:38:42 +01003566 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003567 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003568 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003569
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003570 i915_gem_object_pin_pages(obj);
3571
Ben Widawskyaccfef22013-08-14 11:38:35 +02003572 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003573 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003574 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003575
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003576search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003577 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003578 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003579 obj->cache_level,
3580 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003581 DRM_MM_SEARCH_DEFAULT,
3582 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003583 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003584 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003585 obj->cache_level,
3586 start, end,
3587 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003588 if (ret == 0)
3589 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003590
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003591 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003592 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003593 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003594 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003595 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003596 }
3597
Daniel Vetter74163902012-02-15 23:50:21 +01003598 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003599 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003600 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003601
Ben Widawsky35c20a62013-05-31 11:28:48 -07003602 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003603 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003604
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003605 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003606 vma->bind_vma(vma, obj->cache_level,
Chris Wilsonc826c442014-10-31 13:53:53 +00003607 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003608
Daniel Vetter262de142014-02-14 14:01:20 +01003609 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003610
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003611err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003612 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003613err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003614 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003615 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003616err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003617 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003618 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003619}
3620
Chris Wilson000433b2013-08-08 14:41:09 +01003621bool
Chris Wilson2c225692013-08-09 12:26:45 +01003622i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3623 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003624{
Eric Anholt673a3942008-07-30 12:06:12 -07003625 /* If we don't have a page list set up, then we're not pinned
3626 * to GPU, and we can ignore the cache flush because it'll happen
3627 * again at bind time.
3628 */
Chris Wilson05394f32010-11-08 19:18:58 +00003629 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003630 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003631
Imre Deak769ce462013-02-13 21:56:05 +02003632 /*
3633 * Stolen memory is always coherent with the GPU as it is explicitly
3634 * marked as wc by the system, or the system is cache-coherent.
3635 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003636 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003637 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003638
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003639 /* If the GPU is snooping the contents of the CPU cache,
3640 * we do not need to manually clear the CPU cache lines. However,
3641 * the caches are only snooped when the render cache is
3642 * flushed/invalidated. As we always have to emit invalidations
3643 * and flushes when moving into and out of the RENDER domain, correct
3644 * snooping behaviour occurs naturally as the result of our domain
3645 * tracking.
3646 */
Chris Wilson2c225692013-08-09 12:26:45 +01003647 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003648 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003649
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003650 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003651 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003652
3653 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003654}
3655
3656/** Flushes the GTT write domain for the object if it's dirty. */
3657static void
Chris Wilson05394f32010-11-08 19:18:58 +00003658i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003659{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003660 uint32_t old_write_domain;
3661
Chris Wilson05394f32010-11-08 19:18:58 +00003662 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003663 return;
3664
Chris Wilson63256ec2011-01-04 18:42:07 +00003665 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003666 * to it immediately go to main memory as far as we know, so there's
3667 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003668 *
3669 * However, we do have to enforce the order so that all writes through
3670 * the GTT land before any writes to the device, such as updates to
3671 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003672 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003673 wmb();
3674
Chris Wilson05394f32010-11-08 19:18:58 +00003675 old_write_domain = obj->base.write_domain;
3676 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003677
Daniel Vetterf99d7062014-06-19 16:01:59 +02003678 intel_fb_obj_flush(obj, false);
3679
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003680 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003681 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003682 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003683}
3684
3685/** Flushes the CPU write domain for the object if it's dirty. */
3686static void
Chris Wilson2c225692013-08-09 12:26:45 +01003687i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3688 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003689{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003690 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003691
Chris Wilson05394f32010-11-08 19:18:58 +00003692 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003693 return;
3694
Chris Wilson000433b2013-08-08 14:41:09 +01003695 if (i915_gem_clflush_object(obj, force))
3696 i915_gem_chipset_flush(obj->base.dev);
3697
Chris Wilson05394f32010-11-08 19:18:58 +00003698 old_write_domain = obj->base.write_domain;
3699 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003700
Daniel Vetterf99d7062014-06-19 16:01:59 +02003701 intel_fb_obj_flush(obj, false);
3702
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003703 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003704 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003705 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003706}
3707
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003708/**
3709 * Moves a single object to the GTT read, and possibly write domain.
3710 *
3711 * This function returns when the move is complete, including waiting on
3712 * flushes to occur.
3713 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003714int
Chris Wilson20217462010-11-23 15:26:33 +00003715i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003716{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003717 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003718 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003719 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003720 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003721
Eric Anholt02354392008-11-26 13:58:13 -08003722 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003723 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003724 return -EINVAL;
3725
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003726 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3727 return 0;
3728
Chris Wilson0201f1e2012-07-20 12:41:01 +01003729 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003730 if (ret)
3731 return ret;
3732
Chris Wilsonc8725f32014-03-17 12:21:55 +00003733 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003734 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003735
Chris Wilsond0a57782012-10-09 19:24:37 +01003736 /* Serialise direct access to this object with the barriers for
3737 * coherent writes from the GPU, by effectively invalidating the
3738 * GTT domain upon first access.
3739 */
3740 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3741 mb();
3742
Chris Wilson05394f32010-11-08 19:18:58 +00003743 old_write_domain = obj->base.write_domain;
3744 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003745
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003746 /* It should now be out of any other write domains, and we can update
3747 * the domain values for our changes.
3748 */
Chris Wilson05394f32010-11-08 19:18:58 +00003749 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3750 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003751 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003752 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3753 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3754 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003755 }
3756
Daniel Vetterf99d7062014-06-19 16:01:59 +02003757 if (write)
3758 intel_fb_obj_invalidate(obj, NULL);
3759
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003760 trace_i915_gem_object_change_domain(obj,
3761 old_read_domains,
3762 old_write_domain);
3763
Chris Wilson8325a092012-04-24 15:52:35 +01003764 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003765 if (i915_gem_object_is_inactive(obj))
3766 list_move_tail(&vma->mm_list,
3767 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003768
Eric Anholte47c68e2008-11-14 13:35:19 -08003769 return 0;
3770}
3771
Chris Wilsone4ffd172011-04-04 09:44:39 +01003772int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3773 enum i915_cache_level cache_level)
3774{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003775 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003776 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003777 int ret;
3778
3779 if (obj->cache_level == cache_level)
3780 return 0;
3781
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003782 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003783 DRM_DEBUG("can not change the cache level of pinned objects\n");
3784 return -EBUSY;
3785 }
3786
Chris Wilsondf6f7832014-03-21 07:40:56 +00003787 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003788 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003789 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003790 if (ret)
3791 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003792 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003793 }
3794
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003795 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003796 ret = i915_gem_object_finish_gpu(obj);
3797 if (ret)
3798 return ret;
3799
3800 i915_gem_object_finish_gtt(obj);
3801
3802 /* Before SandyBridge, you could not use tiling or fence
3803 * registers with snooped memory, so relinquish any fences
3804 * currently pointing to our region in the aperture.
3805 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003806 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003807 ret = i915_gem_object_put_fence(obj);
3808 if (ret)
3809 return ret;
3810 }
3811
Ben Widawsky6f65e292013-12-06 14:10:56 -08003812 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003813 if (drm_mm_node_allocated(&vma->node))
3814 vma->bind_vma(vma, cache_level,
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01003815 vma->bound & GLOBAL_BIND);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003816 }
3817
Chris Wilson2c225692013-08-09 12:26:45 +01003818 list_for_each_entry(vma, &obj->vma_list, vma_link)
3819 vma->node.color = cache_level;
3820 obj->cache_level = cache_level;
3821
3822 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003823 u32 old_read_domains, old_write_domain;
3824
3825 /* If we're coming from LLC cached, then we haven't
3826 * actually been tracking whether the data is in the
3827 * CPU cache or not, since we only allow one bit set
3828 * in obj->write_domain and have been skipping the clflushes.
3829 * Just set it to the CPU cache for now.
3830 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003831 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003832 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003833
3834 old_read_domains = obj->base.read_domains;
3835 old_write_domain = obj->base.write_domain;
3836
3837 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3838 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3839
3840 trace_i915_gem_object_change_domain(obj,
3841 old_read_domains,
3842 old_write_domain);
3843 }
3844
Chris Wilsone4ffd172011-04-04 09:44:39 +01003845 return 0;
3846}
3847
Ben Widawsky199adf42012-09-21 17:01:20 -07003848int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3849 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003850{
Ben Widawsky199adf42012-09-21 17:01:20 -07003851 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003852 struct drm_i915_gem_object *obj;
3853 int ret;
3854
3855 ret = i915_mutex_lock_interruptible(dev);
3856 if (ret)
3857 return ret;
3858
3859 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3860 if (&obj->base == NULL) {
3861 ret = -ENOENT;
3862 goto unlock;
3863 }
3864
Chris Wilson651d7942013-08-08 14:41:10 +01003865 switch (obj->cache_level) {
3866 case I915_CACHE_LLC:
3867 case I915_CACHE_L3_LLC:
3868 args->caching = I915_CACHING_CACHED;
3869 break;
3870
Chris Wilson4257d3b2013-08-08 14:41:11 +01003871 case I915_CACHE_WT:
3872 args->caching = I915_CACHING_DISPLAY;
3873 break;
3874
Chris Wilson651d7942013-08-08 14:41:10 +01003875 default:
3876 args->caching = I915_CACHING_NONE;
3877 break;
3878 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003879
3880 drm_gem_object_unreference(&obj->base);
3881unlock:
3882 mutex_unlock(&dev->struct_mutex);
3883 return ret;
3884}
3885
Ben Widawsky199adf42012-09-21 17:01:20 -07003886int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3887 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003888{
Ben Widawsky199adf42012-09-21 17:01:20 -07003889 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003890 struct drm_i915_gem_object *obj;
3891 enum i915_cache_level level;
3892 int ret;
3893
Ben Widawsky199adf42012-09-21 17:01:20 -07003894 switch (args->caching) {
3895 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003896 level = I915_CACHE_NONE;
3897 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003898 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003899 level = I915_CACHE_LLC;
3900 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003901 case I915_CACHING_DISPLAY:
3902 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3903 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003904 default:
3905 return -EINVAL;
3906 }
3907
Ben Widawsky3bc29132012-09-26 16:15:20 -07003908 ret = i915_mutex_lock_interruptible(dev);
3909 if (ret)
3910 return ret;
3911
Chris Wilsone6994ae2012-07-10 10:27:08 +01003912 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3913 if (&obj->base == NULL) {
3914 ret = -ENOENT;
3915 goto unlock;
3916 }
3917
3918 ret = i915_gem_object_set_cache_level(obj, level);
3919
3920 drm_gem_object_unreference(&obj->base);
3921unlock:
3922 mutex_unlock(&dev->struct_mutex);
3923 return ret;
3924}
3925
Chris Wilsoncc98b412013-08-09 12:25:09 +01003926static bool is_pin_display(struct drm_i915_gem_object *obj)
3927{
Oscar Mateo19656432014-05-16 14:20:43 +01003928 struct i915_vma *vma;
3929
Oscar Mateo19656432014-05-16 14:20:43 +01003930 vma = i915_gem_obj_to_ggtt(obj);
3931 if (!vma)
3932 return false;
3933
Daniel Vetter4feb7652014-11-24 11:21:52 +01003934 /* There are 2 sources that pin objects:
Chris Wilsoncc98b412013-08-09 12:25:09 +01003935 * 1. The display engine (scanouts, sprites, cursors);
3936 * 2. Reservations for execbuffer;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003937 *
3938 * We can ignore reservations as we hold the struct_mutex and
Daniel Vetter4feb7652014-11-24 11:21:52 +01003939 * are only called outside of the reservation path.
Chris Wilsoncc98b412013-08-09 12:25:09 +01003940 */
Daniel Vetter4feb7652014-11-24 11:21:52 +01003941 return vma->pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003942}
3943
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003944/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003945 * Prepare buffer for display plane (scanout, cursors, etc).
3946 * Can be called from an uninterruptible phase (modesetting) and allows
3947 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003948 */
3949int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003950i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3951 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003952 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003953{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003954 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003955 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003956 int ret;
3957
Chris Wilson0be73282010-12-06 14:36:27 +00003958 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003959 ret = i915_gem_object_sync(obj, pipelined);
3960 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003961 return ret;
3962 }
3963
Chris Wilsoncc98b412013-08-09 12:25:09 +01003964 /* Mark the pin_display early so that we account for the
3965 * display coherency whilst setting up the cache domains.
3966 */
Oscar Mateo19656432014-05-16 14:20:43 +01003967 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003968 obj->pin_display = true;
3969
Eric Anholta7ef0642011-03-29 16:59:54 -07003970 /* The display engine is not coherent with the LLC cache on gen6. As
3971 * a result, we make sure that the pinning that is about to occur is
3972 * done with uncached PTEs. This is lowest common denominator for all
3973 * chipsets.
3974 *
3975 * However for gen6+, we could do better by using the GFDT bit instead
3976 * of uncaching, which would allow us to flush all the LLC-cached data
3977 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3978 */
Chris Wilson651d7942013-08-08 14:41:10 +01003979 ret = i915_gem_object_set_cache_level(obj,
3980 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003981 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003982 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003983
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003984 /* As the user may map the buffer once pinned in the display plane
3985 * (e.g. libkms for the bootup splash), we have to ensure that we
3986 * always use map_and_fenceable for all scanout buffers.
3987 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003988 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003989 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003990 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003991
Chris Wilson2c225692013-08-09 12:26:45 +01003992 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003993
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003994 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003995 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003996
3997 /* It should now be out of any other write domains, and we can update
3998 * the domain values for our changes.
3999 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004000 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004001 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004002
4003 trace_i915_gem_object_change_domain(obj,
4004 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004005 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004006
4007 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004008
4009err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01004010 WARN_ON(was_pin_display != is_pin_display(obj));
4011 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004012 return ret;
4013}
4014
4015void
4016i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
4017{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004018 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01004019 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004020}
4021
Chris Wilson85345512010-11-13 09:49:11 +00004022int
Chris Wilsona8198ee2011-04-13 22:04:09 +01004023i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00004024{
Chris Wilson88241782011-01-07 17:09:48 +00004025 int ret;
4026
Chris Wilsona8198ee2011-04-13 22:04:09 +01004027 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00004028 return 0;
4029
Chris Wilson0201f1e2012-07-20 12:41:01 +01004030 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004031 if (ret)
4032 return ret;
4033
Chris Wilsona8198ee2011-04-13 22:04:09 +01004034 /* Ensure that we invalidate the GPU's caches and TLBs. */
4035 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004036 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004037}
4038
Eric Anholte47c68e2008-11-14 13:35:19 -08004039/**
4040 * Moves a single object to the CPU read, and possibly write domain.
4041 *
4042 * This function returns when the move is complete, including waiting on
4043 * flushes to occur.
4044 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004045int
Chris Wilson919926a2010-11-12 13:42:53 +00004046i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004047{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004048 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004049 int ret;
4050
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004051 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4052 return 0;
4053
Chris Wilson0201f1e2012-07-20 12:41:01 +01004054 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004055 if (ret)
4056 return ret;
4057
Chris Wilsonc8725f32014-03-17 12:21:55 +00004058 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004059 i915_gem_object_flush_gtt_write_domain(obj);
4060
Chris Wilson05394f32010-11-08 19:18:58 +00004061 old_write_domain = obj->base.write_domain;
4062 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004063
Eric Anholte47c68e2008-11-14 13:35:19 -08004064 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004065 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004066 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004067
Chris Wilson05394f32010-11-08 19:18:58 +00004068 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004069 }
4070
4071 /* It should now be out of any other write domains, and we can update
4072 * the domain values for our changes.
4073 */
Chris Wilson05394f32010-11-08 19:18:58 +00004074 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004075
4076 /* If we're writing through the CPU, then the GPU read domains will
4077 * need to be invalidated at next use.
4078 */
4079 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004080 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4081 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004082 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004083
Daniel Vetterf99d7062014-06-19 16:01:59 +02004084 if (write)
4085 intel_fb_obj_invalidate(obj, NULL);
4086
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004087 trace_i915_gem_object_change_domain(obj,
4088 old_read_domains,
4089 old_write_domain);
4090
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004091 return 0;
4092}
4093
Eric Anholt673a3942008-07-30 12:06:12 -07004094/* Throttle our rendering by waiting until the ring has completed our requests
4095 * emitted over 20 msec ago.
4096 *
Eric Anholtb9624422009-06-03 07:27:35 +00004097 * Note that if we were to use the current jiffies each time around the loop,
4098 * we wouldn't escape the function with any frames outstanding if the time to
4099 * render a frame was over 20ms.
4100 *
Eric Anholt673a3942008-07-30 12:06:12 -07004101 * This should get us reasonable parallelism between CPU and GPU but also
4102 * relatively low latency when blocking on a particular request to finish.
4103 */
4104static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004105i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004106{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004107 struct drm_i915_private *dev_priv = dev->dev_private;
4108 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004109 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004110 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004111 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004112 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004113
Daniel Vetter308887a2012-11-14 17:14:06 +01004114 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4115 if (ret)
4116 return ret;
4117
4118 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4119 if (ret)
4120 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004121
Chris Wilson1c255952010-09-26 11:03:27 +01004122 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004123 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004124 if (time_after_eq(request->emitted_jiffies, recent_enough))
4125 break;
4126
John Harrison54fb2412014-11-24 18:49:27 +00004127 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004128 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004129 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004130 if (target)
4131 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004132 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004133
John Harrison54fb2412014-11-24 18:49:27 +00004134 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004135 return 0;
4136
John Harrison54fb2412014-11-24 18:49:27 +00004137 ret = __i915_wait_seqno(i915_gem_request_get_ring(target),
4138 i915_gem_request_get_seqno(target),
4139 reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004140 if (ret == 0)
4141 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004142
John Harrisonff865882014-11-24 18:49:28 +00004143 mutex_lock(&dev->struct_mutex);
4144 i915_gem_request_unreference(target);
4145 mutex_unlock(&dev->struct_mutex);
4146
Eric Anholt673a3942008-07-30 12:06:12 -07004147 return ret;
4148}
4149
Chris Wilsond23db882014-05-23 08:48:08 +02004150static bool
4151i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4152{
4153 struct drm_i915_gem_object *obj = vma->obj;
4154
4155 if (alignment &&
4156 vma->node.start & (alignment - 1))
4157 return true;
4158
4159 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4160 return true;
4161
4162 if (flags & PIN_OFFSET_BIAS &&
4163 vma->node.start < (flags & PIN_OFFSET_MASK))
4164 return true;
4165
4166 return false;
4167}
4168
Eric Anholt673a3942008-07-30 12:06:12 -07004169int
Chris Wilson05394f32010-11-08 19:18:58 +00004170i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004171 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004172 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004173 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004174{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004175 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004176 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004177 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004178 int ret;
4179
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004180 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4181 return -ENODEV;
4182
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004183 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004184 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004185
Chris Wilsonc826c442014-10-31 13:53:53 +00004186 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4187 return -EINVAL;
4188
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004189 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004190 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004191 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4192 return -EBUSY;
4193
Chris Wilsond23db882014-05-23 08:48:08 +02004194 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004195 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004196 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004197 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004198 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004199 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004200 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004201 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004202 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004203 if (ret)
4204 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004205
4206 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004207 }
4208 }
4209
Chris Wilsonef79e172014-10-31 13:53:52 +00004210 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004211 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004212 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4213 if (IS_ERR(vma))
4214 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004215 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004216
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01004217 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND))
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004218 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004219
Chris Wilsonef79e172014-10-31 13:53:52 +00004220 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4221 bool mappable, fenceable;
4222 u32 fence_size, fence_alignment;
4223
4224 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4225 obj->base.size,
4226 obj->tiling_mode);
4227 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4228 obj->base.size,
4229 obj->tiling_mode,
4230 true);
4231
4232 fenceable = (vma->node.size == fence_size &&
4233 (vma->node.start & (fence_alignment - 1)) == 0);
4234
4235 mappable = (vma->node.start + obj->base.size <=
4236 dev_priv->gtt.mappable_end);
4237
4238 obj->map_and_fenceable = mappable && fenceable;
4239 }
4240
4241 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4242
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004243 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004244 if (flags & PIN_MAPPABLE)
4245 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004246
4247 return 0;
4248}
4249
4250void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004251i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004252{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004253 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004254
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004255 BUG_ON(!vma);
4256 BUG_ON(vma->pin_count == 0);
4257 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4258
4259 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004260 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004261}
4262
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004263bool
4264i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4265{
4266 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4267 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4268 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4269
4270 WARN_ON(!ggtt_vma ||
4271 dev_priv->fence_regs[obj->fence_reg].pin_count >
4272 ggtt_vma->pin_count);
4273 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4274 return true;
4275 } else
4276 return false;
4277}
4278
4279void
4280i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4281{
4282 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4284 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4285 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4286 }
4287}
4288
Eric Anholt673a3942008-07-30 12:06:12 -07004289int
Eric Anholt673a3942008-07-30 12:06:12 -07004290i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004291 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004292{
4293 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004294 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004295 int ret;
4296
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004297 ret = i915_mutex_lock_interruptible(dev);
4298 if (ret)
4299 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004300
Chris Wilson05394f32010-11-08 19:18:58 +00004301 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004302 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004303 ret = -ENOENT;
4304 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004305 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004306
Chris Wilson0be555b2010-08-04 15:36:30 +01004307 /* Count all active objects as busy, even if they are currently not used
4308 * by the gpu. Users of this interface expect objects to eventually
4309 * become non-busy without any further actions, therefore emit any
4310 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004311 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004312 ret = i915_gem_object_flush_active(obj);
4313
Chris Wilson05394f32010-11-08 19:18:58 +00004314 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004315 if (obj->ring) {
4316 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4317 args->busy |= intel_ring_flag(obj->ring) << 16;
4318 }
Eric Anholt673a3942008-07-30 12:06:12 -07004319
Chris Wilson05394f32010-11-08 19:18:58 +00004320 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004321unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004322 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004323 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004324}
4325
4326int
4327i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4328 struct drm_file *file_priv)
4329{
Akshay Joshi0206e352011-08-16 15:34:10 -04004330 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004331}
4332
Chris Wilson3ef94da2009-09-14 16:50:29 +01004333int
4334i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4335 struct drm_file *file_priv)
4336{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004337 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004338 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004339 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004340 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004341
4342 switch (args->madv) {
4343 case I915_MADV_DONTNEED:
4344 case I915_MADV_WILLNEED:
4345 break;
4346 default:
4347 return -EINVAL;
4348 }
4349
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004350 ret = i915_mutex_lock_interruptible(dev);
4351 if (ret)
4352 return ret;
4353
Chris Wilson05394f32010-11-08 19:18:58 +00004354 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004355 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004356 ret = -ENOENT;
4357 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004358 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004359
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004360 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004361 ret = -EINVAL;
4362 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004363 }
4364
Daniel Vetter656bfa32014-11-20 09:26:30 +01004365 if (obj->pages &&
4366 obj->tiling_mode != I915_TILING_NONE &&
4367 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4368 if (obj->madv == I915_MADV_WILLNEED)
4369 i915_gem_object_unpin_pages(obj);
4370 if (args->madv == I915_MADV_WILLNEED)
4371 i915_gem_object_pin_pages(obj);
4372 }
4373
Chris Wilson05394f32010-11-08 19:18:58 +00004374 if (obj->madv != __I915_MADV_PURGED)
4375 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004376
Chris Wilson6c085a72012-08-20 11:40:46 +02004377 /* if the object is no longer attached, discard its backing storage */
4378 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004379 i915_gem_object_truncate(obj);
4380
Chris Wilson05394f32010-11-08 19:18:58 +00004381 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004382
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004383out:
Chris Wilson05394f32010-11-08 19:18:58 +00004384 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004385unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004386 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004387 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004388}
4389
Chris Wilson37e680a2012-06-07 15:38:42 +01004390void i915_gem_object_init(struct drm_i915_gem_object *obj,
4391 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004392{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004393 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004394 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004395 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004396 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004397
Chris Wilson37e680a2012-06-07 15:38:42 +01004398 obj->ops = ops;
4399
Chris Wilson0327d6b2012-08-11 15:41:06 +01004400 obj->fence_reg = I915_FENCE_REG_NONE;
4401 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004402
4403 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4404}
4405
Chris Wilson37e680a2012-06-07 15:38:42 +01004406static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4407 .get_pages = i915_gem_object_get_pages_gtt,
4408 .put_pages = i915_gem_object_put_pages_gtt,
4409};
4410
Chris Wilson05394f32010-11-08 19:18:58 +00004411struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4412 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004413{
Daniel Vetterc397b902010-04-09 19:05:07 +00004414 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004415 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004416 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004417
Chris Wilson42dcedd2012-11-15 11:32:30 +00004418 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004419 if (obj == NULL)
4420 return NULL;
4421
4422 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004423 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004424 return NULL;
4425 }
4426
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004427 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4428 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4429 /* 965gm cannot relocate objects above 4GiB. */
4430 mask &= ~__GFP_HIGHMEM;
4431 mask |= __GFP_DMA32;
4432 }
4433
Al Viro496ad9a2013-01-23 17:07:38 -05004434 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004435 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004436
Chris Wilson37e680a2012-06-07 15:38:42 +01004437 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004438
Daniel Vetterc397b902010-04-09 19:05:07 +00004439 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4440 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4441
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004442 if (HAS_LLC(dev)) {
4443 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004444 * cache) for about a 10% performance improvement
4445 * compared to uncached. Graphics requests other than
4446 * display scanout are coherent with the CPU in
4447 * accessing this cache. This means in this mode we
4448 * don't need to clflush on the CPU side, and on the
4449 * GPU side we only need to flush internal caches to
4450 * get data visible to the CPU.
4451 *
4452 * However, we maintain the display planes as UC, and so
4453 * need to rebind when first used as such.
4454 */
4455 obj->cache_level = I915_CACHE_LLC;
4456 } else
4457 obj->cache_level = I915_CACHE_NONE;
4458
Daniel Vetterd861e332013-07-24 23:25:03 +02004459 trace_i915_gem_object_create(obj);
4460
Chris Wilson05394f32010-11-08 19:18:58 +00004461 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004462}
4463
Chris Wilson340fbd82014-05-22 09:16:52 +01004464static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4465{
4466 /* If we are the last user of the backing storage (be it shmemfs
4467 * pages or stolen etc), we know that the pages are going to be
4468 * immediately released. In this case, we can then skip copying
4469 * back the contents from the GPU.
4470 */
4471
4472 if (obj->madv != I915_MADV_WILLNEED)
4473 return false;
4474
4475 if (obj->base.filp == NULL)
4476 return true;
4477
4478 /* At first glance, this looks racy, but then again so would be
4479 * userspace racing mmap against close. However, the first external
4480 * reference to the filp can only be obtained through the
4481 * i915_gem_mmap_ioctl() which safeguards us against the user
4482 * acquiring such a reference whilst we are in the middle of
4483 * freeing the object.
4484 */
4485 return atomic_long_read(&obj->base.filp->f_count) == 1;
4486}
4487
Chris Wilson1488fc02012-04-24 15:47:31 +01004488void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004489{
Chris Wilson1488fc02012-04-24 15:47:31 +01004490 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004491 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004492 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004493 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004494
Paulo Zanonif65c9162013-11-27 18:20:34 -02004495 intel_runtime_pm_get(dev_priv);
4496
Chris Wilson26e12f892011-03-20 11:20:19 +00004497 trace_i915_gem_object_destroy(obj);
4498
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004499 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004500 int ret;
4501
4502 vma->pin_count = 0;
4503 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004504 if (WARN_ON(ret == -ERESTARTSYS)) {
4505 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004506
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004507 was_interruptible = dev_priv->mm.interruptible;
4508 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004509
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004510 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004511
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004512 dev_priv->mm.interruptible = was_interruptible;
4513 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004514 }
4515
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004516 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4517 * before progressing. */
4518 if (obj->stolen)
4519 i915_gem_object_unpin_pages(obj);
4520
Daniel Vettera071fa02014-06-18 23:28:09 +02004521 WARN_ON(obj->frontbuffer_bits);
4522
Daniel Vetter656bfa32014-11-20 09:26:30 +01004523 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4524 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4525 obj->tiling_mode != I915_TILING_NONE)
4526 i915_gem_object_unpin_pages(obj);
4527
Ben Widawsky401c29f2013-05-31 11:28:47 -07004528 if (WARN_ON(obj->pages_pin_count))
4529 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004530 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004531 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004532 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004533 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004534
Chris Wilson9da3da62012-06-01 15:20:22 +01004535 BUG_ON(obj->pages);
4536
Chris Wilson2f745ad2012-09-04 21:02:58 +01004537 if (obj->base.import_attach)
4538 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004539
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004540 if (obj->ops->release)
4541 obj->ops->release(obj);
4542
Chris Wilson05394f32010-11-08 19:18:58 +00004543 drm_gem_object_release(&obj->base);
4544 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004545
Chris Wilson05394f32010-11-08 19:18:58 +00004546 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004547 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004548
4549 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004550}
4551
Daniel Vettere656a6c2013-08-14 14:14:04 +02004552struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004553 struct i915_address_space *vm)
4554{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004555 struct i915_vma *vma;
4556 list_for_each_entry(vma, &obj->vma_list, vma_link)
4557 if (vma->vm == vm)
4558 return vma;
4559
4560 return NULL;
4561}
4562
Ben Widawsky2f633152013-07-17 12:19:03 -07004563void i915_gem_vma_destroy(struct i915_vma *vma)
4564{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004565 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004566 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004567
4568 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4569 if (!list_empty(&vma->exec_list))
4570 return;
4571
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004572 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004573
Daniel Vetter841cd772014-08-06 15:04:48 +02004574 if (!i915_is_ggtt(vm))
4575 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004576
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004577 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004578
Ben Widawsky2f633152013-07-17 12:19:03 -07004579 kfree(vma);
4580}
4581
Chris Wilsone3efda42014-04-09 09:19:41 +01004582static void
4583i915_gem_stop_ringbuffers(struct drm_device *dev)
4584{
4585 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004586 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004587 int i;
4588
4589 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004590 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004591}
4592
Jesse Barnes5669fca2009-02-17 15:13:31 -08004593int
Chris Wilson45c5f202013-10-16 11:50:01 +01004594i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004595{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004596 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004597 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004598
Chris Wilson45c5f202013-10-16 11:50:01 +01004599 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004600 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004601 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004602 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004603
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004604 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004605
Chris Wilson29105cc2010-01-07 10:39:13 +00004606 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004607 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004608 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004609
Chris Wilsone3efda42014-04-09 09:19:41 +01004610 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004611 mutex_unlock(&dev->struct_mutex);
4612
4613 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004614 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004615 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004616
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004617 /* Assert that we sucessfully flushed all the work and
4618 * reset the GPU back to its idle, low power state.
4619 */
4620 WARN_ON(dev_priv->mm.busy);
4621
Eric Anholt673a3942008-07-30 12:06:12 -07004622 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004623
4624err:
4625 mutex_unlock(&dev->struct_mutex);
4626 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004627}
4628
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004629int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004630{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004631 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004632 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004633 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4634 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004635 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004636
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004637 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004638 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004639
Ben Widawskyc3787e22013-09-17 21:12:44 -07004640 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4641 if (ret)
4642 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004643
Ben Widawskyc3787e22013-09-17 21:12:44 -07004644 /*
4645 * Note: We do not worry about the concurrent register cacheline hang
4646 * here because no other code should access these registers other than
4647 * at initialization time.
4648 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004649 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004650 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4651 intel_ring_emit(ring, reg_base + i);
4652 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004653 }
4654
Ben Widawskyc3787e22013-09-17 21:12:44 -07004655 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004656
Ben Widawskyc3787e22013-09-17 21:12:44 -07004657 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004658}
4659
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004660void i915_gem_init_swizzling(struct drm_device *dev)
4661{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004662 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004663
Daniel Vetter11782b02012-01-31 16:47:55 +01004664 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004665 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4666 return;
4667
4668 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4669 DISP_TILE_SURFACE_SWIZZLING);
4670
Daniel Vetter11782b02012-01-31 16:47:55 +01004671 if (IS_GEN5(dev))
4672 return;
4673
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004674 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4675 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004676 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004677 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004678 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004679 else if (IS_GEN8(dev))
4680 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004681 else
4682 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004683}
Daniel Vettere21af882012-02-09 20:53:27 +01004684
Chris Wilson67b1b572012-07-05 23:49:40 +01004685static bool
4686intel_enable_blt(struct drm_device *dev)
4687{
4688 if (!HAS_BLT(dev))
4689 return false;
4690
4691 /* The blitter was dysfunctional on early prototypes */
4692 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4693 DRM_INFO("BLT not supported on this pre-production hardware;"
4694 " graphics performance will be degraded.\n");
4695 return false;
4696 }
4697
4698 return true;
4699}
4700
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004701static void init_unused_ring(struct drm_device *dev, u32 base)
4702{
4703 struct drm_i915_private *dev_priv = dev->dev_private;
4704
4705 I915_WRITE(RING_CTL(base), 0);
4706 I915_WRITE(RING_HEAD(base), 0);
4707 I915_WRITE(RING_TAIL(base), 0);
4708 I915_WRITE(RING_START(base), 0);
4709}
4710
4711static void init_unused_rings(struct drm_device *dev)
4712{
4713 if (IS_I830(dev)) {
4714 init_unused_ring(dev, PRB1_BASE);
4715 init_unused_ring(dev, SRB0_BASE);
4716 init_unused_ring(dev, SRB1_BASE);
4717 init_unused_ring(dev, SRB2_BASE);
4718 init_unused_ring(dev, SRB3_BASE);
4719 } else if (IS_GEN2(dev)) {
4720 init_unused_ring(dev, SRB0_BASE);
4721 init_unused_ring(dev, SRB1_BASE);
4722 } else if (IS_GEN3(dev)) {
4723 init_unused_ring(dev, PRB1_BASE);
4724 init_unused_ring(dev, PRB2_BASE);
4725 }
4726}
4727
Oscar Mateoa83014d2014-07-24 17:04:21 +01004728int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004729{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004730 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004731 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004732
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004733 /*
4734 * At least 830 can leave some of the unused rings
4735 * "active" (ie. head != tail) after resume which
4736 * will prevent c3 entry. Makes sure all unused rings
4737 * are totally idle.
4738 */
4739 init_unused_rings(dev);
4740
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004741 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004742 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004743 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004744
4745 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004746 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004747 if (ret)
4748 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004749 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004750
Chris Wilson67b1b572012-07-05 23:49:40 +01004751 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004752 ret = intel_init_blt_ring_buffer(dev);
4753 if (ret)
4754 goto cleanup_bsd_ring;
4755 }
4756
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004757 if (HAS_VEBOX(dev)) {
4758 ret = intel_init_vebox_ring_buffer(dev);
4759 if (ret)
4760 goto cleanup_blt_ring;
4761 }
4762
Zhao Yakui845f74a2014-04-17 10:37:37 +08004763 if (HAS_BSD2(dev)) {
4764 ret = intel_init_bsd2_ring_buffer(dev);
4765 if (ret)
4766 goto cleanup_vebox_ring;
4767 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004768
Mika Kuoppala99433932013-01-22 14:12:17 +02004769 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4770 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004771 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004772
4773 return 0;
4774
Zhao Yakui845f74a2014-04-17 10:37:37 +08004775cleanup_bsd2_ring:
4776 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004777cleanup_vebox_ring:
4778 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004779cleanup_blt_ring:
4780 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4781cleanup_bsd_ring:
4782 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4783cleanup_render_ring:
4784 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4785
4786 return ret;
4787}
4788
4789int
4790i915_gem_init_hw(struct drm_device *dev)
4791{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004792 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004793 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004794
4795 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4796 return -EIO;
4797
Ben Widawsky59124502013-07-04 11:02:05 -07004798 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004799 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004800
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004801 if (IS_HASWELL(dev))
4802 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4803 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004804
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004805 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004806 if (IS_IVYBRIDGE(dev)) {
4807 u32 temp = I915_READ(GEN7_MSG_CTL);
4808 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4809 I915_WRITE(GEN7_MSG_CTL, temp);
4810 } else if (INTEL_INFO(dev)->gen >= 7) {
4811 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4812 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4813 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4814 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004815 }
4816
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004817 i915_gem_init_swizzling(dev);
4818
Oscar Mateoa83014d2014-07-24 17:04:21 +01004819 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004820 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004821 return ret;
4822
Ben Widawskyc3787e22013-09-17 21:12:44 -07004823 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4824 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4825
Ben Widawsky254f9652012-06-04 14:42:42 -07004826 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004827 * XXX: Contexts should only be initialized once. Doing a switch to the
4828 * default context switch however is something we'd like to do after
4829 * reset or thaw (the latter may not actually be necessary for HW, but
4830 * goes with our code better). Context switching requires rings (for
4831 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004832 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004833 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004834 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004835 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004836 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004837
4838 return ret;
4839 }
4840
4841 ret = i915_ppgtt_init_hw(dev);
4842 if (ret && ret != -EIO) {
4843 DRM_ERROR("PPGTT enable failed %d\n", ret);
4844 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004845 }
Daniel Vettere21af882012-02-09 20:53:27 +01004846
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004847 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004848}
4849
Chris Wilson1070a422012-04-24 15:47:41 +01004850int i915_gem_init(struct drm_device *dev)
4851{
4852 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004853 int ret;
4854
Oscar Mateo127f1002014-07-24 17:04:11 +01004855 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4856 i915.enable_execlists);
4857
Chris Wilson1070a422012-04-24 15:47:41 +01004858 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004859
4860 if (IS_VALLEYVIEW(dev)) {
4861 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004862 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4863 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4864 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004865 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4866 }
4867
Oscar Mateoa83014d2014-07-24 17:04:21 +01004868 if (!i915.enable_execlists) {
4869 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4870 dev_priv->gt.init_rings = i915_gem_init_rings;
4871 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4872 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004873 } else {
4874 dev_priv->gt.do_execbuf = intel_execlists_submission;
4875 dev_priv->gt.init_rings = intel_logical_rings_init;
4876 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4877 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004878 }
4879
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004880 ret = i915_gem_init_userptr(dev);
4881 if (ret) {
4882 mutex_unlock(&dev->struct_mutex);
4883 return ret;
4884 }
4885
Ben Widawskyd7e50082012-12-18 10:31:25 -08004886 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004887
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004888 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004889 if (ret) {
4890 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004891 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004892 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004893
Chris Wilson1070a422012-04-24 15:47:41 +01004894 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004895 if (ret == -EIO) {
4896 /* Allow ring initialisation to fail by marking the GPU as
4897 * wedged. But we only want to do this where the GPU is angry,
4898 * for all other failure, such as an allocation failure, bail.
4899 */
4900 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4901 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4902 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004903 }
Chris Wilson60990322014-04-09 09:19:42 +01004904 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004905
Chris Wilson60990322014-04-09 09:19:42 +01004906 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004907}
4908
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004909void
4910i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4911{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004912 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004913 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004914 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004915
Chris Wilsonb4519512012-05-11 14:29:30 +01004916 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004917 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004918}
4919
Chris Wilson64193402010-10-24 12:38:05 +01004920static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004921init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004922{
4923 INIT_LIST_HEAD(&ring->active_list);
4924 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004925}
4926
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004927void i915_init_vm(struct drm_i915_private *dev_priv,
4928 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004929{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004930 if (!i915_is_ggtt(vm))
4931 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004932 vm->dev = dev_priv->dev;
4933 INIT_LIST_HEAD(&vm->active_list);
4934 INIT_LIST_HEAD(&vm->inactive_list);
4935 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004936 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004937}
4938
Eric Anholt673a3942008-07-30 12:06:12 -07004939void
4940i915_gem_load(struct drm_device *dev)
4941{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004942 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004943 int i;
4944
4945 dev_priv->slab =
4946 kmem_cache_create("i915_gem_object",
4947 sizeof(struct drm_i915_gem_object), 0,
4948 SLAB_HWCACHE_ALIGN,
4949 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004950
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004951 INIT_LIST_HEAD(&dev_priv->vm_list);
4952 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4953
Ben Widawskya33afea2013-09-17 21:12:45 -07004954 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004955 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4956 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004957 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004958 for (i = 0; i < I915_NUM_RINGS; i++)
4959 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004960 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004961 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004962 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4963 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004964 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4965 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004966 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004967
Dave Airlie94400122010-07-20 13:15:31 +10004968 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004969 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004970 I915_WRITE(MI_ARB_STATE,
4971 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004972 }
4973
Chris Wilson72bfa192010-12-19 11:42:05 +00004974 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4975
Jesse Barnesde151cf2008-11-12 10:03:55 -08004976 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004977 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4978 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004979
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004980 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4981 dev_priv->num_fence_regs = 32;
4982 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004983 dev_priv->num_fence_regs = 16;
4984 else
4985 dev_priv->num_fence_regs = 8;
4986
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004987 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004988 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4989 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004990
Eric Anholt673a3942008-07-30 12:06:12 -07004991 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004992 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004993
Chris Wilsonce453d82011-02-21 14:43:56 +00004994 dev_priv->mm.interruptible = true;
4995
Chris Wilsonceabbba52014-03-25 13:23:04 +00004996 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4997 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4998 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4999 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005000
5001 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
5002 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005003
5004 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005005}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005006
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005007void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005008{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005009 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005010
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005011 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5012
Eric Anholtb9624422009-06-03 07:27:35 +00005013 /* Clean up our request list when the client is going away, so that
5014 * later retire_requests won't dereference our soon-to-be-gone
5015 * file_priv.
5016 */
Chris Wilson1c255952010-09-26 11:03:27 +01005017 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005018 while (!list_empty(&file_priv->mm.request_list)) {
5019 struct drm_i915_gem_request *request;
5020
5021 request = list_first_entry(&file_priv->mm.request_list,
5022 struct drm_i915_gem_request,
5023 client_list);
5024 list_del(&request->client_list);
5025 request->file_priv = NULL;
5026 }
Chris Wilson1c255952010-09-26 11:03:27 +01005027 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005028}
Chris Wilson31169712009-09-14 16:50:28 +01005029
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005030static void
5031i915_gem_file_idle_work_handler(struct work_struct *work)
5032{
5033 struct drm_i915_file_private *file_priv =
5034 container_of(work, typeof(*file_priv), mm.idle_work.work);
5035
5036 atomic_set(&file_priv->rps_wait_boost, false);
5037}
5038
5039int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5040{
5041 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005042 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005043
5044 DRM_DEBUG_DRIVER("\n");
5045
5046 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5047 if (!file_priv)
5048 return -ENOMEM;
5049
5050 file->driver_priv = file_priv;
5051 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005052 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005053
5054 spin_lock_init(&file_priv->mm.lock);
5055 INIT_LIST_HEAD(&file_priv->mm.request_list);
5056 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5057 i915_gem_file_idle_work_handler);
5058
Ben Widawskye422b882013-12-06 14:10:58 -08005059 ret = i915_gem_context_open(dev, file);
5060 if (ret)
5061 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005062
Ben Widawskye422b882013-12-06 14:10:58 -08005063 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005064}
5065
Daniel Vetterb680c372014-09-19 18:27:27 +02005066/**
5067 * i915_gem_track_fb - update frontbuffer tracking
5068 * old: current GEM buffer for the frontbuffer slots
5069 * new: new GEM buffer for the frontbuffer slots
5070 * frontbuffer_bits: bitmask of frontbuffer slots
5071 *
5072 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5073 * from @old and setting them in @new. Both @old and @new can be NULL.
5074 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005075void i915_gem_track_fb(struct drm_i915_gem_object *old,
5076 struct drm_i915_gem_object *new,
5077 unsigned frontbuffer_bits)
5078{
5079 if (old) {
5080 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5081 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5082 old->frontbuffer_bits &= ~frontbuffer_bits;
5083 }
5084
5085 if (new) {
5086 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5087 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5088 new->frontbuffer_bits |= frontbuffer_bits;
5089 }
5090}
5091
Chris Wilson57745062012-11-21 13:04:04 +00005092static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5093{
5094 if (!mutex_is_locked(mutex))
5095 return false;
5096
5097#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5098 return mutex->owner == task;
5099#else
5100 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5101 return false;
5102#endif
5103}
5104
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005105static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5106{
5107 if (!mutex_trylock(&dev->struct_mutex)) {
5108 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5109 return false;
5110
5111 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5112 return false;
5113
5114 *unlock = false;
5115 } else
5116 *unlock = true;
5117
5118 return true;
5119}
5120
Chris Wilsonceabbba52014-03-25 13:23:04 +00005121static int num_vma_bound(struct drm_i915_gem_object *obj)
5122{
5123 struct i915_vma *vma;
5124 int count = 0;
5125
5126 list_for_each_entry(vma, &obj->vma_list, vma_link)
5127 if (drm_mm_node_allocated(&vma->node))
5128 count++;
5129
5130 return count;
5131}
5132
Dave Chinner7dc19d52013-08-28 10:18:11 +10005133static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005134i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005135{
Chris Wilson17250b72010-10-28 12:51:39 +01005136 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005137 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005138 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005139 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005140 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005141 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005142
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005143 if (!i915_gem_shrinker_lock(dev, &unlock))
5144 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005145
Dave Chinner7dc19d52013-08-28 10:18:11 +10005146 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005147 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005148 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005149 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005150
5151 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005152 if (!i915_gem_obj_is_pinned(obj) &&
5153 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005154 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005155 }
Chris Wilson31169712009-09-14 16:50:28 +01005156
Chris Wilson57745062012-11-21 13:04:04 +00005157 if (unlock)
5158 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005159
Dave Chinner7dc19d52013-08-28 10:18:11 +10005160 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005161}
Ben Widawskya70a3142013-07-31 16:59:56 -07005162
5163/* All the new VM stuff */
5164unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5165 struct i915_address_space *vm)
5166{
5167 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5168 struct i915_vma *vma;
5169
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005170 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005171
Ben Widawskya70a3142013-07-31 16:59:56 -07005172 list_for_each_entry(vma, &o->vma_list, vma_link) {
5173 if (vma->vm == vm)
5174 return vma->node.start;
5175
5176 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005177 WARN(1, "%s vma for this object not found.\n",
5178 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005179 return -1;
5180}
5181
5182bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5183 struct i915_address_space *vm)
5184{
5185 struct i915_vma *vma;
5186
5187 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005188 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005189 return true;
5190
5191 return false;
5192}
5193
5194bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5195{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005196 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005197
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005198 list_for_each_entry(vma, &o->vma_list, vma_link)
5199 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005200 return true;
5201
5202 return false;
5203}
5204
5205unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5206 struct i915_address_space *vm)
5207{
5208 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5209 struct i915_vma *vma;
5210
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005211 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005212
5213 BUG_ON(list_empty(&o->vma_list));
5214
5215 list_for_each_entry(vma, &o->vma_list, vma_link)
5216 if (vma->vm == vm)
5217 return vma->node.size;
5218
5219 return 0;
5220}
5221
Dave Chinner7dc19d52013-08-28 10:18:11 +10005222static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005223i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005224{
5225 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005226 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005227 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005228 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005229 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005230
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005231 if (!i915_gem_shrinker_lock(dev, &unlock))
5232 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005233
Chris Wilson21ab4e72014-09-09 11:16:08 +01005234 freed = i915_gem_shrink(dev_priv,
5235 sc->nr_to_scan,
5236 I915_SHRINK_BOUND |
5237 I915_SHRINK_UNBOUND |
5238 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005239 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005240 freed += i915_gem_shrink(dev_priv,
5241 sc->nr_to_scan - freed,
5242 I915_SHRINK_BOUND |
5243 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005244 if (unlock)
5245 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005246
Dave Chinner7dc19d52013-08-28 10:18:11 +10005247 return freed;
5248}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005249
Chris Wilson2cfcd322014-05-20 08:28:43 +01005250static int
5251i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5252{
5253 struct drm_i915_private *dev_priv =
5254 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5255 struct drm_device *dev = dev_priv->dev;
5256 struct drm_i915_gem_object *obj;
5257 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005258 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005259 bool was_interruptible;
5260 bool unlock;
5261
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005262 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005263 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005264 if (fatal_signal_pending(current))
5265 return NOTIFY_DONE;
5266 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005267 if (timeout == 0) {
5268 pr_err("Unable to purge GPU memory due lock contention.\n");
5269 return NOTIFY_DONE;
5270 }
5271
5272 was_interruptible = dev_priv->mm.interruptible;
5273 dev_priv->mm.interruptible = false;
5274
Chris Wilson005445c2014-10-08 11:25:16 +01005275 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005276
5277 dev_priv->mm.interruptible = was_interruptible;
5278
5279 /* Because we may be allocating inside our own driver, we cannot
5280 * assert that there are no objects with pinned pages that are not
5281 * being pointed to by hardware.
5282 */
5283 unbound = bound = pinned = 0;
5284 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5285 if (!obj->base.filp) /* not backed by a freeable object */
5286 continue;
5287
5288 if (obj->pages_pin_count)
5289 pinned += obj->base.size;
5290 else
5291 unbound += obj->base.size;
5292 }
5293 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5294 if (!obj->base.filp)
5295 continue;
5296
5297 if (obj->pages_pin_count)
5298 pinned += obj->base.size;
5299 else
5300 bound += obj->base.size;
5301 }
5302
5303 if (unlock)
5304 mutex_unlock(&dev->struct_mutex);
5305
Chris Wilsonbb9059d2014-10-08 11:25:17 +01005306 if (freed_pages || unbound || bound)
5307 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5308 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005309 if (unbound || bound)
5310 pr_err("%lu and %lu bytes still available in the "
5311 "bound and unbound GPU page lists.\n",
5312 bound, unbound);
5313
Chris Wilson005445c2014-10-08 11:25:16 +01005314 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005315 return NOTIFY_DONE;
5316}
5317
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005318struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5319{
5320 struct i915_vma *vma;
5321
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005322 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005323 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005324 return NULL;
5325
5326 return vma;
5327}