blob: 7f6879cc82fb82bfb480b63c68a73ff3baecf6b0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
67insert_mappable_node(struct drm_i915_private *i915,
68 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
72 size, 0, 0, 0,
73 i915->ggtt.mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
86 size_t size)
87{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
95 size_t size)
96{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilsond98c52c2016-04-13 17:35:05 +0100108 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return 0;
110
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 /*
112 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
113 * userspace. If it takes that long something really bad is going on and
114 * we should simply try to bail out and fail as gracefully as possible.
115 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 if (ret == 0) {
120 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
121 return -EIO;
122 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100124 } else {
125 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300166 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300197 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 vaddr += PAGE_SIZE;
199 }
200
Chris Wilsonc0336662016-05-06 15:40:21 +0100201 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
229
230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100231 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
236 }
237
238 if (obj->madv == I915_MADV_DONTNEED)
239 obj->dirty = 0;
240
241 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100242 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100244 int i;
245
246 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 struct page *page;
248 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100249
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250 page = shmem_read_mapping_page(mapping, i);
251 if (IS_ERR(page))
252 continue;
253
254 dst = kmap_atomic(page);
255 drm_clflush_virt_range(vaddr, PAGE_SIZE);
256 memcpy(dst, vaddr, PAGE_SIZE);
257 kunmap_atomic(dst);
258
259 set_page_dirty(page);
260 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100261 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300262 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100263 vaddr += PAGE_SIZE;
264 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100266 }
267
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268 sg_free_table(obj->pages);
269 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000291 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300343 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100371 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700374 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100405 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100406 if (IS_ERR(obj))
407 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000436 */
437int
438i915_gem_create_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *file)
440{
441 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000444 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000445}
446
Daniel Vetter8c599672011-12-14 13:57:31 +0100447static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100448__copy_to_user_swizzled(char __user *cpu_vaddr,
449 const char *gpu_vaddr, int gpu_offset,
450 int length)
451{
452 int ret, cpu_offset = 0;
453
454 while (length > 0) {
455 int cacheline_end = ALIGN(gpu_offset + 1, 64);
456 int this_length = min(cacheline_end - gpu_offset, length);
457 int swizzled_gpu_offset = gpu_offset ^ 64;
458
459 ret = __copy_to_user(cpu_vaddr + cpu_offset,
460 gpu_vaddr + swizzled_gpu_offset,
461 this_length);
462 if (ret)
463 return ret + length;
464
465 cpu_offset += this_length;
466 gpu_offset += this_length;
467 length -= this_length;
468 }
469
470 return 0;
471}
472
473static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700474__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
475 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100476 int length)
477{
478 int ret, cpu_offset = 0;
479
480 while (length > 0) {
481 int cacheline_end = ALIGN(gpu_offset + 1, 64);
482 int this_length = min(cacheline_end - gpu_offset, length);
483 int swizzled_gpu_offset = gpu_offset ^ 64;
484
485 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
486 cpu_vaddr + cpu_offset,
487 this_length);
488 if (ret)
489 return ret + length;
490
491 cpu_offset += this_length;
492 gpu_offset += this_length;
493 length -= this_length;
494 }
495
496 return 0;
497}
498
Brad Volkin4c914c02014-02-18 10:15:45 -0800499/*
500 * Pins the specified object's pages and synchronizes the object with
501 * GPU accesses. Sets needs_clflush to non-zero if the caller should
502 * flush the object from the CPU cache.
503 */
504int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
505 int *needs_clflush)
506{
507 int ret;
508
509 *needs_clflush = 0;
510
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100511 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800512 return -EINVAL;
513
514 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
515 /* If we're not in the cpu read domain, set ourself into the gtt
516 * read domain and manually flush cachelines (if required). This
517 * optimizes for the case when the gpu will dirty the data
518 * anyway again before the next pread happens. */
519 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
520 obj->cache_level);
521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524 }
525
526 ret = i915_gem_object_get_pages(obj);
527 if (ret)
528 return ret;
529
530 i915_gem_object_pin_pages(obj);
531
532 return ret;
533}
534
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535/* Per-page copy function for the shmem pread fastpath.
536 * Flushes invalid cachelines before reading the target if
537 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700538static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200539shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
540 char __user *user_data,
541 bool page_do_bit17_swizzling, bool needs_clflush)
542{
543 char *vaddr;
544 int ret;
545
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547 return -EINVAL;
548
549 vaddr = kmap_atomic(page);
550 if (needs_clflush)
551 drm_clflush_virt_range(vaddr + shmem_page_offset,
552 page_length);
553 ret = __copy_to_user_inatomic(user_data,
554 vaddr + shmem_page_offset,
555 page_length);
556 kunmap_atomic(vaddr);
557
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100558 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559}
560
Daniel Vetter23c18c72012-03-25 19:47:42 +0200561static void
562shmem_clflush_swizzled_range(char *addr, unsigned long length,
563 bool swizzled)
564{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200565 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200566 unsigned long start = (unsigned long) addr;
567 unsigned long end = (unsigned long) addr + length;
568
569 /* For swizzling simply ensure that we always flush both
570 * channels. Lame, but simple and it works. Swizzled
571 * pwrite/pread is far from a hotpath - current userspace
572 * doesn't use it at all. */
573 start = round_down(start, 128);
574 end = round_up(end, 128);
575
576 drm_clflush_virt_range((void *)start, end - start);
577 } else {
578 drm_clflush_virt_range(addr, length);
579 }
580
581}
582
Daniel Vetterd174bd62012-03-25 19:47:40 +0200583/* Only difference to the fast-path function is that this can handle bit17
584 * and uses non-atomic copy and kmap functions. */
585static int
586shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
587 char __user *user_data,
588 bool page_do_bit17_swizzling, bool needs_clflush)
589{
590 char *vaddr;
591 int ret;
592
593 vaddr = kmap(page);
594 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200595 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
596 page_length,
597 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200598
599 if (page_do_bit17_swizzling)
600 ret = __copy_to_user_swizzled(user_data,
601 vaddr, shmem_page_offset,
602 page_length);
603 else
604 ret = __copy_to_user(user_data,
605 vaddr + shmem_page_offset,
606 page_length);
607 kunmap(page);
608
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200610}
611
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530612static inline unsigned long
613slow_user_access(struct io_mapping *mapping,
614 uint64_t page_base, int page_offset,
615 char __user *user_data,
616 unsigned long length, bool pwrite)
617{
618 void __iomem *ioaddr;
619 void *vaddr;
620 uint64_t unwritten;
621
622 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
623 /* We can use the cpu mem copy function because this is X86. */
624 vaddr = (void __force *)ioaddr + page_offset;
625 if (pwrite)
626 unwritten = __copy_from_user(vaddr, user_data, length);
627 else
628 unwritten = __copy_to_user(user_data, vaddr, length);
629
630 io_mapping_unmap(ioaddr);
631 return unwritten;
632}
633
634static int
635i915_gem_gtt_pread(struct drm_device *dev,
636 struct drm_i915_gem_object *obj, uint64_t size,
637 uint64_t data_offset, uint64_t data_ptr)
638{
639 struct drm_i915_private *dev_priv = dev->dev_private;
640 struct i915_ggtt *ggtt = &dev_priv->ggtt;
641 struct drm_mm_node node;
642 char __user *user_data;
643 uint64_t remain;
644 uint64_t offset;
645 int ret;
646
647 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
648 if (ret) {
649 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
650 if (ret)
651 goto out;
652
653 ret = i915_gem_object_get_pages(obj);
654 if (ret) {
655 remove_mappable_node(&node);
656 goto out;
657 }
658
659 i915_gem_object_pin_pages(obj);
660 } else {
661 node.start = i915_gem_obj_ggtt_offset(obj);
662 node.allocated = false;
663 ret = i915_gem_object_put_fence(obj);
664 if (ret)
665 goto out_unpin;
666 }
667
668 ret = i915_gem_object_set_to_gtt_domain(obj, false);
669 if (ret)
670 goto out_unpin;
671
672 user_data = u64_to_user_ptr(data_ptr);
673 remain = size;
674 offset = data_offset;
675
676 mutex_unlock(&dev->struct_mutex);
677 if (likely(!i915.prefault_disable)) {
678 ret = fault_in_multipages_writeable(user_data, remain);
679 if (ret) {
680 mutex_lock(&dev->struct_mutex);
681 goto out_unpin;
682 }
683 }
684
685 while (remain > 0) {
686 /* Operation in this page
687 *
688 * page_base = page offset within aperture
689 * page_offset = offset within page
690 * page_length = bytes to copy for this page
691 */
692 u32 page_base = node.start;
693 unsigned page_offset = offset_in_page(offset);
694 unsigned page_length = PAGE_SIZE - page_offset;
695 page_length = remain < page_length ? remain : page_length;
696 if (node.allocated) {
697 wmb();
698 ggtt->base.insert_page(&ggtt->base,
699 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
700 node.start,
701 I915_CACHE_NONE, 0);
702 wmb();
703 } else {
704 page_base += offset & PAGE_MASK;
705 }
706 /* This is a slow read/write as it tries to read from
707 * and write to user memory which may result into page
708 * faults, and so we cannot perform this under struct_mutex.
709 */
710 if (slow_user_access(ggtt->mappable, page_base,
711 page_offset, user_data,
712 page_length, false)) {
713 ret = -EFAULT;
714 break;
715 }
716
717 remain -= page_length;
718 user_data += page_length;
719 offset += page_length;
720 }
721
722 mutex_lock(&dev->struct_mutex);
723 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
724 /* The user has modified the object whilst we tried
725 * reading from it, and we now have no idea what domain
726 * the pages should be in. As we have just been touching
727 * them directly, flush everything back to the GTT
728 * domain.
729 */
730 ret = i915_gem_object_set_to_gtt_domain(obj, false);
731 }
732
733out_unpin:
734 if (node.allocated) {
735 wmb();
736 ggtt->base.clear_range(&ggtt->base,
737 node.start, node.size,
738 true);
739 i915_gem_object_unpin_pages(obj);
740 remove_mappable_node(&node);
741 } else {
742 i915_gem_object_ggtt_unpin(obj);
743 }
744out:
745 return ret;
746}
747
Eric Anholteb014592009-03-10 11:44:52 -0700748static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200749i915_gem_shmem_pread(struct drm_device *dev,
750 struct drm_i915_gem_object *obj,
751 struct drm_i915_gem_pread *args,
752 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700753{
Daniel Vetter8461d222011-12-14 13:57:32 +0100754 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700755 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100756 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100757 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100758 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200759 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200760 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200761 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700762
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530763 if (!obj->base.filp)
764 return -ENODEV;
765
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300766 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700767 remain = args->size;
768
Daniel Vetter8461d222011-12-14 13:57:32 +0100769 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700770
Brad Volkin4c914c02014-02-18 10:15:45 -0800771 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100772 if (ret)
773 return ret;
774
Eric Anholteb014592009-03-10 11:44:52 -0700775 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100776
Imre Deak67d5a502013-02-18 19:28:02 +0200777 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
778 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200779 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100780
781 if (remain <= 0)
782 break;
783
Eric Anholteb014592009-03-10 11:44:52 -0700784 /* Operation in this page
785 *
Eric Anholteb014592009-03-10 11:44:52 -0700786 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700787 * page_length = bytes to copy for this page
788 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100789 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700793
Daniel Vetter8461d222011-12-14 13:57:32 +0100794 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
795 (page_to_phys(page) & (1 << 17)) != 0;
796
Daniel Vetterd174bd62012-03-25 19:47:40 +0200797 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 needs_clflush);
800 if (ret == 0)
801 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700802
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200803 mutex_unlock(&dev->struct_mutex);
804
Jani Nikulad330a952014-01-21 11:24:25 +0200805 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200806 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200807 /* Userspace is tricking us, but we've already clobbered
808 * its pages with the prefault and promised to write the
809 * data up to the first fault. Hence ignore any errors
810 * and just continue. */
811 (void)ret;
812 prefaulted = 1;
813 }
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700818
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100820
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100821 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100822 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100823
Chris Wilson17793c92014-03-07 08:30:36 +0000824next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700825 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100826 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700827 offset += page_length;
828 }
829
Chris Wilson4f27b752010-10-14 15:26:45 +0100830out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100831 i915_gem_object_unpin_pages(obj);
832
Eric Anholteb014592009-03-10 11:44:52 -0700833 return ret;
834}
835
Eric Anholt673a3942008-07-30 12:06:12 -0700836/**
837 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100838 * @dev: drm device pointer
839 * @data: ioctl data blob
840 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700841 *
842 * On error, the contents of *data are undefined.
843 */
844int
845i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000846 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700847{
848 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100850 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700851
Chris Wilson51311d02010-11-17 09:10:42 +0000852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300856 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000857 args->size))
858 return -EFAULT;
859
Chris Wilson4f27b752010-10-14 15:26:45 +0100860 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100861 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000865 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = -ENOENT;
867 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson7dcd2492010-09-26 20:21:44 +0100870 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000871 if (args->offset > obj->base.size ||
872 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100873 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100874 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100875 }
876
Chris Wilsondb53a302011-02-03 11:57:46 +0000877 trace_i915_gem_object_pread(obj, args->offset, args->size);
878
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200879 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530881 /* pread for non shmem backed objects */
882 if (ret == -EFAULT || ret == -ENODEV)
883 ret = i915_gem_gtt_pread(dev, obj, args->size,
884 args->offset, args->data_ptr);
885
Chris Wilson35b62a82010-09-26 20:23:38 +0100886out:
Chris Wilson05394f32010-11-08 19:18:58 +0000887 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100888unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100889 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700890 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700891}
892
Keith Packard0839ccb2008-10-30 19:38:48 -0700893/* This is the fast write path which cannot handle
894 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700895 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700896
Keith Packard0839ccb2008-10-30 19:38:48 -0700897static inline int
898fast_user_write(struct io_mapping *mapping,
899 loff_t page_base, int page_offset,
900 char __user *user_data,
901 int length)
902{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700903 void __iomem *vaddr_atomic;
904 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700905 unsigned long unwritten;
906
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700907 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700908 /* We can use the cpu mem copy function because this is X86. */
909 vaddr = (void __force*)vaddr_atomic + page_offset;
910 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700911 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700912 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700914}
915
Eric Anholt3de09aa2009-03-09 09:42:23 -0700916/**
917 * This is the fast pwrite path, where we copy the data directly from the
918 * user into the GTT, uncached.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100919 * @dev: drm device pointer
920 * @obj: i915 gem object
921 * @args: pwrite arguments structure
922 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700923 */
Eric Anholt673a3942008-07-30 12:06:12 -0700924static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530925i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000926 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000928 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700929{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530930 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530931 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530932 struct drm_mm_node node;
933 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700934 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530935 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530936 bool hit_slow_path = false;
937
938 if (obj->tiling_mode != I915_TILING_NONE)
939 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200940
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100941 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530942 if (ret) {
943 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
944 if (ret)
945 goto out;
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret) {
949 remove_mappable_node(&node);
950 goto out;
951 }
952
953 i915_gem_object_pin_pages(obj);
954 } else {
955 node.start = i915_gem_obj_ggtt_offset(obj);
956 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530957 ret = i915_gem_object_put_fence(obj);
958 if (ret)
959 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530960 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200961
962 ret = i915_gem_object_set_to_gtt_domain(obj, true);
963 if (ret)
964 goto out_unpin;
965
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700966 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530967 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200968
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530969 user_data = u64_to_user_ptr(args->data_ptr);
970 offset = args->offset;
971 remain = args->size;
972 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700973 /* Operation in this page
974 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700975 * page_base = page offset within aperture
976 * page_offset = offset within page
977 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530979 u32 page_base = node.start;
980 unsigned page_offset = offset_in_page(offset);
981 unsigned page_length = PAGE_SIZE - page_offset;
982 page_length = remain < page_length ? remain : page_length;
983 if (node.allocated) {
984 wmb(); /* flush the write before we modify the GGTT */
985 ggtt->base.insert_page(&ggtt->base,
986 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
987 node.start, I915_CACHE_NONE, 0);
988 wmb(); /* flush modifications to the GGTT (insert_page) */
989 } else {
990 page_base += offset & PAGE_MASK;
991 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700992 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700993 * source page isn't available. Return the error and we'll
994 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 * If the object is non-shmem backed, we retry again with the
996 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -0700997 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300998 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200999 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 hit_slow_path = true;
1001 mutex_unlock(&dev->struct_mutex);
1002 if (slow_user_access(ggtt->mappable,
1003 page_base,
1004 page_offset, user_data,
1005 page_length, true)) {
1006 ret = -EFAULT;
1007 mutex_lock(&dev->struct_mutex);
1008 goto out_flush;
1009 }
1010
1011 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001012 }
Eric Anholt673a3942008-07-30 12:06:12 -07001013
Keith Packard0839ccb2008-10-30 19:38:48 -07001014 remain -= page_length;
1015 user_data += page_length;
1016 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001017 }
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001019out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 if (hit_slow_path) {
1021 if (ret == 0 &&
1022 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1023 /* The user has modified the object whilst we tried
1024 * reading from it, and we now have no idea what domain
1025 * the pages should be in. As we have just been touching
1026 * them directly, flush everything back to the GTT
1027 * domain.
1028 */
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 }
1031 }
1032
Rodrigo Vivide152b62015-07-07 16:28:51 -07001033 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001034out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301035 if (node.allocated) {
1036 wmb();
1037 ggtt->base.clear_range(&ggtt->base,
1038 node.start, node.size,
1039 true);
1040 i915_gem_object_unpin_pages(obj);
1041 remove_mappable_node(&node);
1042 } else {
1043 i915_gem_object_ggtt_unpin(obj);
1044 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001046 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001047}
1048
Daniel Vetterd174bd62012-03-25 19:47:40 +02001049/* Per-page copy function for the shmem pwrite fastpath.
1050 * Flushes invalid cachelines before writing to the target if
1051 * needs_clflush_before is set and flushes out any written cachelines after
1052 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001053static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001054shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1055 char __user *user_data,
1056 bool page_do_bit17_swizzling,
1057 bool needs_clflush_before,
1058 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001059{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001061 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001062
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001063 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001064 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001065
Daniel Vetterd174bd62012-03-25 19:47:40 +02001066 vaddr = kmap_atomic(page);
1067 if (needs_clflush_before)
1068 drm_clflush_virt_range(vaddr + shmem_page_offset,
1069 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001070 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1071 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 if (needs_clflush_after)
1073 drm_clflush_virt_range(vaddr + shmem_page_offset,
1074 page_length);
1075 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Chris Wilson755d2212012-09-04 21:02:55 +01001077 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001078}
1079
Daniel Vetterd174bd62012-03-25 19:47:40 +02001080/* Only difference to the fast-path function is that this can handle bit17
1081 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001082static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1084 char __user *user_data,
1085 bool page_do_bit17_swizzling,
1086 bool needs_clflush_before,
1087 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001088{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001089 char *vaddr;
1090 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001091
Daniel Vetterd174bd62012-03-25 19:47:40 +02001092 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001093 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001094 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1095 page_length,
1096 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001097 if (page_do_bit17_swizzling)
1098 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001099 user_data,
1100 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001101 else
1102 ret = __copy_from_user(vaddr + shmem_page_offset,
1103 user_data,
1104 page_length);
1105 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001106 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1107 page_length,
1108 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001109 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110
Chris Wilson755d2212012-09-04 21:02:55 +01001111 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001112}
1113
Eric Anholt40123c12009-03-09 13:42:30 -07001114static int
Daniel Vettere244a442012-03-25 19:47:28 +02001115i915_gem_shmem_pwrite(struct drm_device *dev,
1116 struct drm_i915_gem_object *obj,
1117 struct drm_i915_gem_pwrite *args,
1118 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001119{
Eric Anholt40123c12009-03-09 13:42:30 -07001120 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001121 loff_t offset;
1122 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001123 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001124 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001125 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001126 int needs_clflush_after = 0;
1127 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001128 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001129
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001130 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001131 remain = args->size;
1132
Daniel Vetter8c599672011-12-14 13:57:31 +01001133 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001134
Daniel Vetter58642882012-03-25 19:47:37 +02001135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1136 /* If we're not in the cpu write domain, set ourself into the gtt
1137 * write domain and manually flush cachelines (if required). This
1138 * optimizes for the case when the gpu will use the data
1139 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001140 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -07001141 ret = i915_gem_object_wait_rendering(obj, false);
1142 if (ret)
1143 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +02001144 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001145 /* Same trick applies to invalidate partially written cachelines read
1146 * before writing. */
1147 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1148 needs_clflush_before =
1149 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001150
Chris Wilson755d2212012-09-04 21:02:55 +01001151 ret = i915_gem_object_get_pages(obj);
1152 if (ret)
1153 return ret;
1154
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001155 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001156
Chris Wilson755d2212012-09-04 21:02:55 +01001157 i915_gem_object_pin_pages(obj);
1158
Eric Anholt40123c12009-03-09 13:42:30 -07001159 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001160 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001161
Imre Deak67d5a502013-02-18 19:28:02 +02001162 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1163 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001164 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001165 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001166
Chris Wilson9da3da62012-06-01 15:20:22 +01001167 if (remain <= 0)
1168 break;
1169
Eric Anholt40123c12009-03-09 13:42:30 -07001170 /* Operation in this page
1171 *
Eric Anholt40123c12009-03-09 13:42:30 -07001172 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001173 * page_length = bytes to copy for this page
1174 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001175 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001176
1177 page_length = remain;
1178 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1179 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001180
Daniel Vetter58642882012-03-25 19:47:37 +02001181 /* If we don't overwrite a cacheline completely we need to be
1182 * careful to have up-to-date data by first clflushing. Don't
1183 * overcomplicate things and flush the entire patch. */
1184 partial_cacheline_write = needs_clflush_before &&
1185 ((shmem_page_offset | page_length)
1186 & (boot_cpu_data.x86_clflush_size - 1));
1187
Daniel Vetter8c599672011-12-14 13:57:31 +01001188 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1189 (page_to_phys(page) & (1 << 17)) != 0;
1190
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1192 user_data, page_do_bit17_swizzling,
1193 partial_cacheline_write,
1194 needs_clflush_after);
1195 if (ret == 0)
1196 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001197
Daniel Vettere244a442012-03-25 19:47:28 +02001198 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001199 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001204
Daniel Vettere244a442012-03-25 19:47:28 +02001205 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001206
Chris Wilson755d2212012-09-04 21:02:55 +01001207 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001208 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001209
Chris Wilson17793c92014-03-07 08:30:36 +00001210next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001211 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001213 offset += page_length;
1214 }
1215
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001216out:
Chris Wilson755d2212012-09-04 21:02:55 +01001217 i915_gem_object_unpin_pages(obj);
1218
Daniel Vettere244a442012-03-25 19:47:28 +02001219 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001220 /*
1221 * Fixup: Flush cpu caches in case we didn't flush the dirty
1222 * cachelines in-line while writing and the object moved
1223 * out of the cpu write domain while we've dropped the lock.
1224 */
1225 if (!needs_clflush_after &&
1226 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001227 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001228 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001229 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001230 }
Eric Anholt40123c12009-03-09 13:42:30 -07001231
Daniel Vetter58642882012-03-25 19:47:37 +02001232 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001234 else
1235 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001236
Rodrigo Vivide152b62015-07-07 16:28:51 -07001237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
1241/**
1242 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001243 * @dev: drm device
1244 * @data: ioctl data blob
1245 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001246 *
1247 * On error, the contents of the buffer that were to be modified are undefined.
1248 */
1249int
1250i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001251 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001253 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001254 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001256 int ret;
1257
1258 if (args->size == 0)
1259 return 0;
1260
1261 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001262 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001263 args->size))
1264 return -EFAULT;
1265
Jani Nikulad330a952014-01-21 11:24:25 +02001266 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001267 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001268 args->size);
1269 if (ret)
1270 return -EFAULT;
1271 }
Eric Anholt673a3942008-07-30 12:06:12 -07001272
Imre Deak5d77d9c2014-11-12 16:40:35 +02001273 intel_runtime_pm_get(dev_priv);
1274
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001275 ret = i915_mutex_lock_interruptible(dev);
1276 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001277 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001278
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001280 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001281 ret = -ENOENT;
1282 goto unlock;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Chris Wilson7dcd2492010-09-26 20:21:44 +01001285 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001286 if (args->offset > obj->base.size ||
1287 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001288 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001289 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001290 }
1291
Chris Wilsondb53a302011-02-03 11:57:46 +00001292 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1293
Daniel Vetter935aaa62012-03-25 19:47:35 +02001294 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001295 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1296 * it would end up going through the fenced access, and we'll get
1297 * different detiling behavior between reading and writing.
1298 * pread/pwrite currently are reading and writing from the CPU
1299 * perspective, requiring manual detiling by the client.
1300 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301301 if (!obj->base.filp || cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301302 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001303 /* Note that the gtt paths might fail with non-page-backed user
1304 * pointers (e.g. gtt mappings when moving data between
1305 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001306 }
Eric Anholt673a3942008-07-30 12:06:12 -07001307
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301308 if (ret == -EFAULT) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001309 if (obj->phys_handle)
1310 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301311 else if (obj->base.filp)
Chris Wilson6a2c4232014-11-04 04:51:40 -08001312 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301313 else
1314 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001315 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001316
Chris Wilson35b62a82010-09-26 20:23:38 +01001317out:
Chris Wilson05394f32010-11-08 19:18:58 +00001318 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001319unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001320 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001321put_rpm:
1322 intel_runtime_pm_put(dev_priv);
1323
Eric Anholt673a3942008-07-30 12:06:12 -07001324 return ret;
1325}
1326
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001327static int
1328i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001329{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001330 if (__i915_terminally_wedged(reset_counter))
1331 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001332
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001333 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001334 /* Non-interruptible callers can't handle -EAGAIN, hence return
1335 * -EIO unconditionally for these. */
1336 if (!interruptible)
1337 return -EIO;
1338
Chris Wilsond98c52c2016-04-13 17:35:05 +01001339 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001340 }
1341
1342 return 0;
1343}
1344
Chris Wilson094f9a52013-09-25 17:34:55 +01001345static void fake_irq(unsigned long data)
1346{
1347 wake_up_process((struct task_struct *)data);
1348}
1349
1350static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001351 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001352{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001353 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001354}
1355
Chris Wilsonca5b7212015-12-11 11:32:58 +00001356static unsigned long local_clock_us(unsigned *cpu)
1357{
1358 unsigned long t;
1359
1360 /* Cheaply and approximately convert from nanoseconds to microseconds.
1361 * The result and subsequent calculations are also defined in the same
1362 * approximate microseconds units. The principal source of timing
1363 * error here is from the simple truncation.
1364 *
1365 * Note that local_clock() is only defined wrt to the current CPU;
1366 * the comparisons are no longer valid if we switch CPUs. Instead of
1367 * blocking preemption for the entire busywait, we can detect the CPU
1368 * switch and use that as indicator of system load and a reason to
1369 * stop busywaiting, see busywait_stop().
1370 */
1371 *cpu = get_cpu();
1372 t = local_clock() >> 10;
1373 put_cpu();
1374
1375 return t;
1376}
1377
1378static bool busywait_stop(unsigned long timeout, unsigned cpu)
1379{
1380 unsigned this_cpu;
1381
1382 if (time_after(local_clock_us(&this_cpu), timeout))
1383 return true;
1384
1385 return this_cpu != cpu;
1386}
1387
Chris Wilson91b0c352015-12-11 11:32:57 +00001388static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001389{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001390 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001391 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001392
Chris Wilsonca5b7212015-12-11 11:32:58 +00001393 /* When waiting for high frequency requests, e.g. during synchronous
1394 * rendering split between the CPU and GPU, the finite amount of time
1395 * required to set up the irq and wait upon it limits the response
1396 * rate. By busywaiting on the request completion for a short while we
1397 * can service the high frequency waits as quick as possible. However,
1398 * if it is a slow request, we want to sleep as quickly as possible.
1399 * The tradeoff between waiting and sleeping is roughly the time it
1400 * takes to sleep on a request, on the order of a microsecond.
1401 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001402
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001403 if (req->engine->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001404 return -EBUSY;
1405
Chris Wilson821485d2015-12-11 11:32:59 +00001406 /* Only spin if we know the GPU is processing this request */
1407 if (!i915_gem_request_started(req, true))
1408 return -EAGAIN;
1409
Chris Wilsonca5b7212015-12-11 11:32:58 +00001410 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001411 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001412 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001413 return 0;
1414
Chris Wilson91b0c352015-12-11 11:32:57 +00001415 if (signal_pending_state(state, current))
1416 break;
1417
Chris Wilsonca5b7212015-12-11 11:32:58 +00001418 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001419 break;
1420
1421 cpu_relax_lowlatency();
1422 }
Chris Wilson821485d2015-12-11 11:32:59 +00001423
Daniel Vettereed29a52015-05-21 14:21:25 +02001424 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001425 return 0;
1426
1427 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001428}
1429
Chris Wilsonb3612372012-08-24 09:35:08 +01001430/**
John Harrison9c654812014-11-24 18:49:35 +00001431 * __i915_wait_request - wait until execution of request has finished
1432 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001433 * @interruptible: do an interruptible wait (normally yes)
1434 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001435 * @rps: RPS client
Chris Wilsonb3612372012-08-24 09:35:08 +01001436 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001437 * Note: It is of utmost importance that the passed in seqno and reset_counter
1438 * values have been read by the caller in an smp safe manner. Where read-side
1439 * locks are involved, it is sufficient to read the reset_counter before
1440 * unlocking the lock that protects the seqno. For lockless tricks, the
1441 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1442 * inserted.
1443 *
John Harrison9c654812014-11-24 18:49:35 +00001444 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001445 * errno with remaining time filled in timeout argument.
1446 */
John Harrison9c654812014-11-24 18:49:35 +00001447int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001448 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001449 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001450 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001451{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001452 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Chris Wilsonc0336662016-05-06 15:40:21 +01001453 struct drm_i915_private *dev_priv = req->i915;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001454 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001455 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001456 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001457 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001458 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001459 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001460 int ret;
1461
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001462 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001463
Chris Wilsonb4716182015-04-27 13:41:17 +01001464 if (list_empty(&req->list))
1465 return 0;
1466
John Harrison1b5a4332014-11-24 18:49:42 +00001467 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001468 return 0;
1469
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001470 timeout_expire = 0;
1471 if (timeout) {
1472 if (WARN_ON(*timeout < 0))
1473 return -EINVAL;
1474
1475 if (*timeout == 0)
1476 return -ETIME;
1477
1478 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001479
1480 /*
1481 * Record current time in case interrupted by signal, or wedged.
1482 */
1483 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001484 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001485
Chris Wilson2e1b8732015-04-27 13:41:22 +01001486 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001487 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001488
John Harrison74328ee2014-11-24 18:49:38 +00001489 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001490
1491 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001492 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001493 if (ret == 0)
1494 goto out;
1495
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001496 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad92015-04-07 16:20:41 +01001497 ret = -ENODEV;
1498 goto out;
1499 }
1500
Chris Wilson094f9a52013-09-25 17:34:55 +01001501 for (;;) {
1502 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001503
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001504 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001505
Daniel Vetterf69061b2012-12-06 09:01:42 +01001506 /* We need to check whether any gpu reset happened in between
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001507 * the request being submitted and now. If a reset has occurred,
1508 * the request is effectively complete (we either are in the
1509 * process of or have discarded the rendering and completely
1510 * reset the GPU. The results of the request are lost and we
1511 * are free to continue on with the original operation.
1512 */
Chris Wilson299259a2016-04-13 17:35:06 +01001513 if (req->reset_counter != i915_reset_counter(&dev_priv->gpu_error)) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001514 ret = 0;
Chris Wilson094f9a52013-09-25 17:34:55 +01001515 break;
1516 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001517
John Harrison1b5a4332014-11-24 18:49:42 +00001518 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001519 ret = 0;
1520 break;
1521 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001522
Chris Wilson91b0c352015-12-11 11:32:57 +00001523 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001524 ret = -ERESTARTSYS;
1525 break;
1526 }
1527
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001528 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001529 ret = -ETIME;
1530 break;
1531 }
1532
1533 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001534 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001535 unsigned long expire;
1536
Chris Wilson094f9a52013-09-25 17:34:55 +01001537 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001538 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001539 mod_timer(&timer, expire);
1540 }
1541
Chris Wilson5035c272013-10-04 09:58:46 +01001542 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001543
Chris Wilson094f9a52013-09-25 17:34:55 +01001544 if (timer.function) {
1545 del_singleshot_timer_sync(&timer);
1546 destroy_timer_on_stack(&timer);
1547 }
1548 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001549 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001550 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001551
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001552 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001553
Chris Wilson2def4ad92015-04-07 16:20:41 +01001554out:
Chris Wilson2def4ad92015-04-07 16:20:41 +01001555 trace_i915_gem_request_wait_end(req);
1556
Chris Wilsonb3612372012-08-24 09:35:08 +01001557 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001558 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001559
1560 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001561
1562 /*
1563 * Apparently ktime isn't accurate enough and occasionally has a
1564 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1565 * things up to make the test happy. We allow up to 1 jiffy.
1566 *
1567 * This is a regrssion from the timespec->ktime conversion.
1568 */
1569 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1570 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001571 }
1572
Chris Wilson094f9a52013-09-25 17:34:55 +01001573 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001574}
1575
John Harrisonfcfa423c2015-05-29 17:44:12 +01001576int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1577 struct drm_file *file)
1578{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001579 struct drm_i915_file_private *file_priv;
1580
1581 WARN_ON(!req || !file || req->file_priv);
1582
1583 if (!req || !file)
1584 return -EINVAL;
1585
1586 if (req->file_priv)
1587 return -EINVAL;
1588
John Harrisonfcfa423c2015-05-29 17:44:12 +01001589 file_priv = file->driver_priv;
1590
1591 spin_lock(&file_priv->mm.lock);
1592 req->file_priv = file_priv;
1593 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1594 spin_unlock(&file_priv->mm.lock);
1595
1596 req->pid = get_pid(task_pid(current));
1597
1598 return 0;
1599}
1600
Chris Wilsonb4716182015-04-27 13:41:17 +01001601static inline void
1602i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1603{
1604 struct drm_i915_file_private *file_priv = request->file_priv;
1605
1606 if (!file_priv)
1607 return;
1608
1609 spin_lock(&file_priv->mm.lock);
1610 list_del(&request->client_list);
1611 request->file_priv = NULL;
1612 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001613
1614 put_pid(request->pid);
1615 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001616}
1617
1618static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1619{
1620 trace_i915_gem_request_retire(request);
1621
1622 /* We know the GPU must have read the request to have
1623 * sent us the seqno + interrupt, so use the position
1624 * of tail of the request to update the last known position
1625 * of the GPU head.
1626 *
1627 * Note this requires that we are always called in request
1628 * completion order.
1629 */
1630 request->ringbuf->last_retired_head = request->postfix;
1631
1632 list_del_init(&request->list);
1633 i915_gem_request_remove_from_client(request);
1634
Chris Wilsona16a4052016-04-28 09:56:56 +01001635 if (request->previous_context) {
Chris Wilson73db04c2016-04-28 09:56:55 +01001636 if (i915.enable_execlists)
Chris Wilsona16a4052016-04-28 09:56:56 +01001637 intel_lr_context_unpin(request->previous_context,
1638 request->engine);
Chris Wilson73db04c2016-04-28 09:56:55 +01001639 }
1640
Chris Wilsona16a4052016-04-28 09:56:56 +01001641 i915_gem_context_unreference(request->ctx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001642 i915_gem_request_unreference(request);
1643}
1644
1645static void
1646__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1647{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001648 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001649 struct drm_i915_gem_request *tmp;
1650
Chris Wilsonc0336662016-05-06 15:40:21 +01001651 lockdep_assert_held(&engine->i915->dev->struct_mutex);
Chris Wilsonb4716182015-04-27 13:41:17 +01001652
1653 if (list_empty(&req->list))
1654 return;
1655
1656 do {
1657 tmp = list_first_entry(&engine->request_list,
1658 typeof(*tmp), list);
1659
1660 i915_gem_request_retire(tmp);
1661 } while (tmp != req);
1662
1663 WARN_ON(i915_verify_lists(engine->dev));
1664}
1665
Chris Wilsonb3612372012-08-24 09:35:08 +01001666/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001667 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001668 * request and object lists appropriately for that event.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001669 * @req: request to wait on
Chris Wilsonb3612372012-08-24 09:35:08 +01001670 */
1671int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001672i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001673{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001674 struct drm_i915_private *dev_priv = req->i915;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001675 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001676 int ret;
1677
Daniel Vettera4b3a572014-11-26 14:17:05 +01001678 interruptible = dev_priv->mm.interruptible;
1679
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001680 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001681
Chris Wilson299259a2016-04-13 17:35:06 +01001682 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001683 if (ret)
1684 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001685
Chris Wilsone075a322016-05-13 11:57:22 +01001686 /* If the GPU hung, we want to keep the requests to find the guilty. */
1687 if (req->reset_counter == i915_reset_counter(&dev_priv->gpu_error))
1688 __i915_gem_request_retire__upto(req);
1689
Chris Wilsond26e3af2013-06-29 22:05:26 +01001690 return 0;
1691}
1692
Chris Wilsonb3612372012-08-24 09:35:08 +01001693/**
1694 * Ensures that all rendering to the object has completed and the object is
1695 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001696 * @obj: i915 gem object
1697 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001698 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001699int
Chris Wilsonb3612372012-08-24 09:35:08 +01001700i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1701 bool readonly)
1702{
Chris Wilsonb4716182015-04-27 13:41:17 +01001703 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001704
Chris Wilsonb4716182015-04-27 13:41:17 +01001705 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001706 return 0;
1707
Chris Wilsonb4716182015-04-27 13:41:17 +01001708 if (readonly) {
1709 if (obj->last_write_req != NULL) {
1710 ret = i915_wait_request(obj->last_write_req);
1711 if (ret)
1712 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001713
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001714 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001715 if (obj->last_read_req[i] == obj->last_write_req)
1716 i915_gem_object_retire__read(obj, i);
1717 else
1718 i915_gem_object_retire__write(obj);
1719 }
1720 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001721 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001722 if (obj->last_read_req[i] == NULL)
1723 continue;
1724
1725 ret = i915_wait_request(obj->last_read_req[i]);
1726 if (ret)
1727 return ret;
1728
1729 i915_gem_object_retire__read(obj, i);
1730 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001731 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001732 }
1733
1734 return 0;
1735}
1736
1737static void
1738i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1739 struct drm_i915_gem_request *req)
1740{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001741 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001742
1743 if (obj->last_read_req[ring] == req)
1744 i915_gem_object_retire__read(obj, ring);
1745 else if (obj->last_write_req == req)
1746 i915_gem_object_retire__write(obj);
1747
Chris Wilsone075a322016-05-13 11:57:22 +01001748 if (req->reset_counter == i915_reset_counter(&req->i915->gpu_error))
1749 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001750}
1751
Chris Wilson3236f572012-08-24 09:35:09 +01001752/* A nonblocking variant of the above wait. This is a highly dangerous routine
1753 * as the object state may change during this call.
1754 */
1755static __must_check int
1756i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001757 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001758 bool readonly)
1759{
1760 struct drm_device *dev = obj->base.dev;
1761 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001762 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001763 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001764
1765 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1766 BUG_ON(!dev_priv->mm.interruptible);
1767
Chris Wilsonb4716182015-04-27 13:41:17 +01001768 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001769 return 0;
1770
Chris Wilsonb4716182015-04-27 13:41:17 +01001771 if (readonly) {
1772 struct drm_i915_gem_request *req;
1773
1774 req = obj->last_write_req;
1775 if (req == NULL)
1776 return 0;
1777
Chris Wilsonb4716182015-04-27 13:41:17 +01001778 requests[n++] = i915_gem_request_reference(req);
1779 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001780 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001781 struct drm_i915_gem_request *req;
1782
1783 req = obj->last_read_req[i];
1784 if (req == NULL)
1785 continue;
1786
Chris Wilsonb4716182015-04-27 13:41:17 +01001787 requests[n++] = i915_gem_request_reference(req);
1788 }
1789 }
1790
1791 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001792 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001793 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001794 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001795 mutex_lock(&dev->struct_mutex);
1796
Chris Wilsonb4716182015-04-27 13:41:17 +01001797 for (i = 0; i < n; i++) {
1798 if (ret == 0)
1799 i915_gem_object_retire_request(obj, requests[i]);
1800 i915_gem_request_unreference(requests[i]);
1801 }
1802
1803 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001804}
1805
Chris Wilson2e1b8732015-04-27 13:41:22 +01001806static struct intel_rps_client *to_rps_client(struct drm_file *file)
1807{
1808 struct drm_i915_file_private *fpriv = file->driver_priv;
1809 return &fpriv->rps;
1810}
1811
Eric Anholt673a3942008-07-30 12:06:12 -07001812/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001813 * Called when user space prepares to use an object with the CPU, either
1814 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001815 * @dev: drm device
1816 * @data: ioctl data blob
1817 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001818 */
1819int
1820i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001821 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001822{
1823 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001824 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001825 uint32_t read_domains = args->read_domains;
1826 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001827 int ret;
1828
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001829 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001830 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001831 return -EINVAL;
1832
Chris Wilson21d509e2009-06-06 09:46:02 +01001833 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001834 return -EINVAL;
1835
1836 /* Having something in the write domain implies it's in the read
1837 * domain, and only that read domain. Enforce that in the request.
1838 */
1839 if (write_domain != 0 && read_domains != write_domain)
1840 return -EINVAL;
1841
Chris Wilson76c1dec2010-09-25 11:22:51 +01001842 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001843 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001844 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001845
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001846 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001847 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001848 ret = -ENOENT;
1849 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001850 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001851
Chris Wilson3236f572012-08-24 09:35:09 +01001852 /* Try to flush the object off the GPU without holding the lock.
1853 * We will repeat the flush holding the lock in the normal manner
1854 * to catch cases where we are gazumped.
1855 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001856 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001857 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001858 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001859 if (ret)
1860 goto unref;
1861
Chris Wilson43566de2015-01-02 16:29:29 +05301862 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001863 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301864 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001865 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001866
Daniel Vetter031b6982015-06-26 19:35:16 +02001867 if (write_domain != 0)
1868 intel_fb_obj_invalidate(obj,
1869 write_domain == I915_GEM_DOMAIN_GTT ?
1870 ORIGIN_GTT : ORIGIN_CPU);
1871
Chris Wilson3236f572012-08-24 09:35:09 +01001872unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001873 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001874unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001875 mutex_unlock(&dev->struct_mutex);
1876 return ret;
1877}
1878
1879/**
1880 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001881 * @dev: drm device
1882 * @data: ioctl data blob
1883 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001884 */
1885int
1886i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001887 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001888{
1889 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001890 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001891 int ret = 0;
1892
Chris Wilson76c1dec2010-09-25 11:22:51 +01001893 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001894 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001895 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001896
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001897 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001898 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001899 ret = -ENOENT;
1900 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001901 }
1902
Eric Anholt673a3942008-07-30 12:06:12 -07001903 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001904 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001905 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001906
Chris Wilson05394f32010-11-08 19:18:58 +00001907 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001908unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001909 mutex_unlock(&dev->struct_mutex);
1910 return ret;
1911}
1912
1913/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001914 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1915 * it is mapped to.
1916 * @dev: drm device
1917 * @data: ioctl data blob
1918 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001919 *
1920 * While the mapping holds a reference on the contents of the object, it doesn't
1921 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001922 *
1923 * IMPORTANT:
1924 *
1925 * DRM driver writers who look a this function as an example for how to do GEM
1926 * mmap support, please don't implement mmap support like here. The modern way
1927 * to implement DRM mmap support is with an mmap offset ioctl (like
1928 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1929 * That way debug tooling like valgrind will understand what's going on, hiding
1930 * the mmap call in a driver private ioctl will break that. The i915 driver only
1931 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001932 */
1933int
1934i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001935 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001936{
1937 struct drm_i915_gem_mmap *args = data;
1938 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001939 unsigned long addr;
1940
Akash Goel1816f922015-01-02 16:29:30 +05301941 if (args->flags & ~(I915_MMAP_WC))
1942 return -EINVAL;
1943
Borislav Petkov568a58e2016-03-29 17:42:01 +02001944 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301945 return -ENODEV;
1946
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001947 obj = drm_gem_object_lookup(file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001948 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001949 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001950
Daniel Vetter1286ff72012-05-10 15:25:09 +02001951 /* prime objects have no backing filp to GEM mmap
1952 * pages from.
1953 */
1954 if (!obj->filp) {
1955 drm_gem_object_unreference_unlocked(obj);
1956 return -EINVAL;
1957 }
1958
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001959 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001960 PROT_READ | PROT_WRITE, MAP_SHARED,
1961 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301962 if (args->flags & I915_MMAP_WC) {
1963 struct mm_struct *mm = current->mm;
1964 struct vm_area_struct *vma;
1965
Michal Hocko80a89a52016-05-23 16:26:11 -07001966 if (down_write_killable(&mm->mmap_sem)) {
1967 drm_gem_object_unreference_unlocked(obj);
1968 return -EINTR;
1969 }
Akash Goel1816f922015-01-02 16:29:30 +05301970 vma = find_vma(mm, addr);
1971 if (vma)
1972 vma->vm_page_prot =
1973 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1974 else
1975 addr = -ENOMEM;
1976 up_write(&mm->mmap_sem);
1977 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001978 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001979 if (IS_ERR((void *)addr))
1980 return addr;
1981
1982 args->addr_ptr = (uint64_t) addr;
1983
1984 return 0;
1985}
1986
Jesse Barnesde151cf2008-11-12 10:03:55 -08001987/**
1988 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001989 * @vma: VMA in question
1990 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001991 *
1992 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1993 * from userspace. The fault handler takes care of binding the object to
1994 * the GTT (if needed), allocating and programming a fence register (again,
1995 * only if needed based on whether the old reg is still valid or the object
1996 * is tiled) and inserting a new PTE into the faulting process.
1997 *
1998 * Note that the faulting process may involve evicting existing objects
1999 * from the GTT and/or fence registers to make room. So performance may
2000 * suffer if the GTT working set is large or there are few fence registers
2001 * left.
2002 */
2003int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
2004{
Chris Wilson05394f32010-11-08 19:18:58 +00002005 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
2006 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002007 struct drm_i915_private *dev_priv = to_i915(dev);
2008 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002009 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002010 pgoff_t page_offset;
2011 unsigned long pfn;
2012 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002013 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002014
Paulo Zanonif65c9162013-11-27 18:20:34 -02002015 intel_runtime_pm_get(dev_priv);
2016
Jesse Barnesde151cf2008-11-12 10:03:55 -08002017 /* We don't use vmf->pgoff since that has the fake offset */
2018 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
2019 PAGE_SHIFT;
2020
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002021 ret = i915_mutex_lock_interruptible(dev);
2022 if (ret)
2023 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002024
Chris Wilsondb53a302011-02-03 11:57:46 +00002025 trace_i915_gem_object_fault(obj, page_offset, true, write);
2026
Chris Wilson6e4930f2014-02-07 18:37:06 -02002027 /* Try to flush the object off the GPU first without holding the lock.
2028 * Upon reacquiring the lock, we will perform our sanity checks and then
2029 * repeat the flush holding the lock in the normal manner to catch cases
2030 * where we are gazumped.
2031 */
2032 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
2033 if (ret)
2034 goto unlock;
2035
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002036 /* Access to snoopable pages through the GTT is incoherent. */
2037 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01002038 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002039 goto unlock;
2040 }
2041
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002042 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002043 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002044 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002045 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002046
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002047 memset(&view, 0, sizeof(view));
2048 view.type = I915_GGTT_VIEW_PARTIAL;
2049 view.params.partial.offset = rounddown(page_offset, chunk_size);
2050 view.params.partial.size =
2051 min_t(unsigned int,
2052 chunk_size,
2053 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
2054 view.params.partial.offset);
2055 }
2056
2057 /* Now pin it into the GTT if needed */
2058 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002059 if (ret)
2060 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002061
Chris Wilsonc9839302012-11-20 10:45:17 +00002062 ret = i915_gem_object_set_to_gtt_domain(obj, write);
2063 if (ret)
2064 goto unpin;
2065
2066 ret = i915_gem_object_get_fence(obj);
2067 if (ret)
2068 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01002069
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002070 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002071 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002072 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002073 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002075 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
2076 /* Overriding existing pages in partial view does not cause
2077 * us any trouble as TLBs are still valid because the fault
2078 * is due to userspace losing part of the mapping or never
2079 * having accessed it before (at this partials' range).
2080 */
2081 unsigned long base = vma->vm_start +
2082 (view.params.partial.offset << PAGE_SHIFT);
2083 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002084
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002085 for (i = 0; i < view.params.partial.size; i++) {
2086 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002087 if (ret)
2088 break;
2089 }
2090
2091 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002092 } else {
2093 if (!obj->fault_mappable) {
2094 unsigned long size = min_t(unsigned long,
2095 vma->vm_end - vma->vm_start,
2096 obj->base.size);
2097 int i;
2098
2099 for (i = 0; i < size >> PAGE_SHIFT; i++) {
2100 ret = vm_insert_pfn(vma,
2101 (unsigned long)vma->vm_start + i * PAGE_SIZE,
2102 pfn + i);
2103 if (ret)
2104 break;
2105 }
2106
2107 obj->fault_mappable = true;
2108 } else
2109 ret = vm_insert_pfn(vma,
2110 (unsigned long)vmf->virtual_address,
2111 pfn + page_offset);
2112 }
Chris Wilsonc9839302012-11-20 10:45:17 +00002113unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002114 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01002115unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002116 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002117out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002118 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002119 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02002120 /*
2121 * We eat errors when the gpu is terminally wedged to avoid
2122 * userspace unduly crashing (gl has no provisions for mmaps to
2123 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2124 * and so needs to be reported.
2125 */
2126 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02002127 ret = VM_FAULT_SIGBUS;
2128 break;
2129 }
Chris Wilson045e7692010-11-07 09:18:22 +00002130 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002131 /*
2132 * EAGAIN means the gpu is hung and we'll wait for the error
2133 * handler to reset everything when re-faulting in
2134 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002135 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002136 case 0:
2137 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002138 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002139 case -EBUSY:
2140 /*
2141 * EBUSY is ok: this just means that another thread
2142 * already did the job.
2143 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002144 ret = VM_FAULT_NOPAGE;
2145 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002146 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002147 ret = VM_FAULT_OOM;
2148 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002149 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002150 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002151 ret = VM_FAULT_SIGBUS;
2152 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002153 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002154 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002155 ret = VM_FAULT_SIGBUS;
2156 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002157 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002158
2159 intel_runtime_pm_put(dev_priv);
2160 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002161}
2162
2163/**
Chris Wilson901782b2009-07-10 08:18:50 +01002164 * i915_gem_release_mmap - remove physical page mappings
2165 * @obj: obj in question
2166 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002167 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002168 * relinquish ownership of the pages back to the system.
2169 *
2170 * It is vital that we remove the page mapping if we have mapped a tiled
2171 * object through the GTT and then lose the fence register due to
2172 * resource pressure. Similarly if the object has been moved out of the
2173 * aperture, than pages mapped into userspace must be revoked. Removing the
2174 * mapping will then trigger a page fault on the next user access, allowing
2175 * fixup by i915_gem_fault().
2176 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002177void
Chris Wilson05394f32010-11-08 19:18:58 +00002178i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002179{
Chris Wilson349f2cc2016-04-13 17:35:12 +01002180 /* Serialisation between user GTT access and our code depends upon
2181 * revoking the CPU's PTE whilst the mutex is held. The next user
2182 * pagefault then has to wait until we release the mutex.
2183 */
2184 lockdep_assert_held(&obj->base.dev->struct_mutex);
2185
Chris Wilson6299f992010-11-24 12:23:44 +00002186 if (!obj->fault_mappable)
2187 return;
Chris Wilson901782b2009-07-10 08:18:50 +01002188
David Herrmann6796cb12014-01-03 14:24:19 +01002189 drm_vma_node_unmap(&obj->base.vma_node,
2190 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002191
2192 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2193 * memory transactions from userspace before we return. The TLB
2194 * flushing implied above by changing the PTE above *should* be
2195 * sufficient, an extra barrier here just provides us with a bit
2196 * of paranoid documentation about our requirement to serialise
2197 * memory writes before touching registers / GSM.
2198 */
2199 wmb();
2200
Chris Wilson6299f992010-11-24 12:23:44 +00002201 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01002202}
2203
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002204void
2205i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
2206{
2207 struct drm_i915_gem_object *obj;
2208
2209 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
2210 i915_gem_release_mmap(obj);
2211}
2212
Imre Deak0fa87792013-01-07 21:47:35 +02002213uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07002214i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002215{
Chris Wilsone28f8712011-07-18 13:11:49 -07002216 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002217
2218 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002219 tiling_mode == I915_TILING_NONE)
2220 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002221
2222 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002223 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07002224 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002225 else
Chris Wilsone28f8712011-07-18 13:11:49 -07002226 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002227
Chris Wilsone28f8712011-07-18 13:11:49 -07002228 while (gtt_size < size)
2229 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002230
Chris Wilsone28f8712011-07-18 13:11:49 -07002231 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002232}
2233
Jesse Barnesde151cf2008-11-12 10:03:55 -08002234/**
2235 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002236 * @dev: drm device
2237 * @size: object size
2238 * @tiling_mode: tiling mode
2239 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002240 *
2241 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002242 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002243 */
Imre Deakd8651102013-01-07 21:47:33 +02002244uint32_t
2245i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2246 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002247{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002248 /*
2249 * Minimum alignment is 4k (GTT page size), but might be greater
2250 * if a fence register is needed for the object.
2251 */
Imre Deakd8651102013-01-07 21:47:33 +02002252 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002253 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002254 return 4096;
2255
2256 /*
2257 * Previous chips need to be aligned to the size of the smallest
2258 * fence register that can contain the object.
2259 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002260 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002261}
2262
Chris Wilsond8cb5082012-08-11 15:41:03 +01002263static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2264{
2265 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2266 int ret;
2267
Daniel Vetterda494d72012-12-20 15:11:16 +01002268 dev_priv->mm.shrinker_no_lock_stealing = true;
2269
Chris Wilsond8cb5082012-08-11 15:41:03 +01002270 ret = drm_gem_create_mmap_offset(&obj->base);
2271 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002272 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002273
2274 /* Badly fragmented mmap space? The only way we can recover
2275 * space is by destroying unwanted objects. We can't randomly release
2276 * mmap_offsets as userspace expects them to be persistent for the
2277 * lifetime of the objects. The closest we can is to release the
2278 * offsets on purgeable objects by truncating it and marking it purged,
2279 * which prevents userspace from ever using that object again.
2280 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002281 i915_gem_shrink(dev_priv,
2282 obj->base.size >> PAGE_SHIFT,
2283 I915_SHRINK_BOUND |
2284 I915_SHRINK_UNBOUND |
2285 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002286 ret = drm_gem_create_mmap_offset(&obj->base);
2287 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002288 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002289
2290 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002291 ret = drm_gem_create_mmap_offset(&obj->base);
2292out:
2293 dev_priv->mm.shrinker_no_lock_stealing = false;
2294
2295 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002296}
2297
2298static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2299{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002300 drm_gem_free_mmap_offset(&obj->base);
2301}
2302
Dave Airlieda6b51d2014-12-24 13:11:17 +10002303int
Dave Airlieff72145b2011-02-07 12:16:14 +10002304i915_gem_mmap_gtt(struct drm_file *file,
2305 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002306 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002307 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002308{
Chris Wilson05394f32010-11-08 19:18:58 +00002309 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002310 int ret;
2311
Chris Wilson76c1dec2010-09-25 11:22:51 +01002312 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002313 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002314 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002315
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01002316 obj = to_intel_bo(drm_gem_object_lookup(file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002317 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002318 ret = -ENOENT;
2319 goto unlock;
2320 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002321
Chris Wilson05394f32010-11-08 19:18:58 +00002322 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002323 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002324 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002325 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002326 }
2327
Chris Wilsond8cb5082012-08-11 15:41:03 +01002328 ret = i915_gem_object_create_mmap_offset(obj);
2329 if (ret)
2330 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002331
David Herrmann0de23972013-07-24 21:07:52 +02002332 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002333
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002334out:
Chris Wilson05394f32010-11-08 19:18:58 +00002335 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002336unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002337 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002338 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002339}
2340
Dave Airlieff72145b2011-02-07 12:16:14 +10002341/**
2342 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2343 * @dev: DRM device
2344 * @data: GTT mapping ioctl data
2345 * @file: GEM object info
2346 *
2347 * Simply returns the fake offset to userspace so it can mmap it.
2348 * The mmap call will end up in drm_gem_mmap(), which will set things
2349 * up so we can get faults in the handler above.
2350 *
2351 * The fault handler will take care of binding the object into the GTT
2352 * (since it may have been evicted to make room for something), allocating
2353 * a fence register, and mapping the appropriate aperture address into
2354 * userspace.
2355 */
2356int
2357i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2358 struct drm_file *file)
2359{
2360 struct drm_i915_gem_mmap_gtt *args = data;
2361
Dave Airlieda6b51d2014-12-24 13:11:17 +10002362 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002363}
2364
Daniel Vetter225067e2012-08-20 10:23:20 +02002365/* Immediately discard the backing storage */
2366static void
2367i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002368{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002369 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002370
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002371 if (obj->base.filp == NULL)
2372 return;
2373
Daniel Vetter225067e2012-08-20 10:23:20 +02002374 /* Our goal here is to return as much of the memory as
2375 * is possible back to the system as we are called from OOM.
2376 * To do this we must instruct the shmfs to drop all of its
2377 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002378 */
Chris Wilson55372522014-03-25 13:23:06 +00002379 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002380 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002381}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002382
Chris Wilson55372522014-03-25 13:23:06 +00002383/* Try to discard unwanted pages */
2384static void
2385i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002386{
Chris Wilson55372522014-03-25 13:23:06 +00002387 struct address_space *mapping;
2388
2389 switch (obj->madv) {
2390 case I915_MADV_DONTNEED:
2391 i915_gem_object_truncate(obj);
2392 case __I915_MADV_PURGED:
2393 return;
2394 }
2395
2396 if (obj->base.filp == NULL)
2397 return;
2398
2399 mapping = file_inode(obj->base.filp)->i_mapping,
2400 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002401}
2402
Chris Wilson5cdf5882010-09-27 15:51:07 +01002403static void
Chris Wilson05394f32010-11-08 19:18:58 +00002404i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002405{
Dave Gordon85d12252016-05-20 11:54:06 +01002406 struct sgt_iter sgt_iter;
2407 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002408 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002409
Chris Wilson05394f32010-11-08 19:18:58 +00002410 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002411
Chris Wilson6c085a72012-08-20 11:40:46 +02002412 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002413 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002414 /* In the event of a disaster, abandon all caches and
2415 * hope for the best.
2416 */
Chris Wilson2c225692013-08-09 12:26:45 +01002417 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002418 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2419 }
2420
Imre Deake2273302015-07-09 12:59:05 +03002421 i915_gem_gtt_finish_object(obj);
2422
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002423 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002424 i915_gem_object_save_bit_17_swizzle(obj);
2425
Chris Wilson05394f32010-11-08 19:18:58 +00002426 if (obj->madv == I915_MADV_DONTNEED)
2427 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002428
Dave Gordon85d12252016-05-20 11:54:06 +01002429 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002430 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002431 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002432
Chris Wilson05394f32010-11-08 19:18:58 +00002433 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002434 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002435
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002436 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002437 }
Chris Wilson05394f32010-11-08 19:18:58 +00002438 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002439
Chris Wilson9da3da62012-06-01 15:20:22 +01002440 sg_free_table(obj->pages);
2441 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002442}
2443
Chris Wilsondd624af2013-01-15 12:39:35 +00002444int
Chris Wilson37e680a2012-06-07 15:38:42 +01002445i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2446{
2447 const struct drm_i915_gem_object_ops *ops = obj->ops;
2448
Chris Wilson2f745ad2012-09-04 21:02:58 +01002449 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002450 return 0;
2451
Chris Wilsona5570172012-09-04 21:02:54 +01002452 if (obj->pages_pin_count)
2453 return -EBUSY;
2454
Ben Widawsky98438772013-07-31 17:00:12 -07002455 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002456
Chris Wilsona2165e32012-12-03 11:49:00 +00002457 /* ->put_pages might need to allocate memory for the bit17 swizzle
2458 * array, hence protect them from being reaped by removing them from gtt
2459 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002460 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002461
Chris Wilson0a798eb2016-04-08 12:11:11 +01002462 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002463 if (is_vmalloc_addr(obj->mapping))
2464 vunmap(obj->mapping);
2465 else
2466 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002467 obj->mapping = NULL;
2468 }
2469
Chris Wilson37e680a2012-06-07 15:38:42 +01002470 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002471 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002472
Chris Wilson55372522014-03-25 13:23:06 +00002473 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002474
2475 return 0;
2476}
2477
Chris Wilson37e680a2012-06-07 15:38:42 +01002478static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002479i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002480{
Chris Wilson6c085a72012-08-20 11:40:46 +02002481 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002482 int page_count, i;
2483 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002484 struct sg_table *st;
2485 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002486 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002487 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002488 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002489 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002490 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002491
Chris Wilson6c085a72012-08-20 11:40:46 +02002492 /* Assert that the object is not currently in any GPU domain. As it
2493 * wasn't in the GTT, there shouldn't be any way it could have been in
2494 * a GPU cache
2495 */
2496 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2497 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2498
Chris Wilson9da3da62012-06-01 15:20:22 +01002499 st = kmalloc(sizeof(*st), GFP_KERNEL);
2500 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002501 return -ENOMEM;
2502
Chris Wilson9da3da62012-06-01 15:20:22 +01002503 page_count = obj->base.size / PAGE_SIZE;
2504 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002505 kfree(st);
2506 return -ENOMEM;
2507 }
2508
2509 /* Get the list of pages out of our struct file. They'll be pinned
2510 * at this point until we release them.
2511 *
2512 * Fail silently without starting the shrinker
2513 */
Al Viro496ad9a2013-01-23 17:07:38 -05002514 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002515 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002516 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002517 sg = st->sgl;
2518 st->nents = 0;
2519 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002520 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2521 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002522 i915_gem_shrink(dev_priv,
2523 page_count,
2524 I915_SHRINK_BOUND |
2525 I915_SHRINK_UNBOUND |
2526 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002527 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2528 }
2529 if (IS_ERR(page)) {
2530 /* We've tried hard to allocate the memory by reaping
2531 * our own buffer, now let the real VM do its job and
2532 * go down in flames if truly OOM.
2533 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002534 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002535 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002536 if (IS_ERR(page)) {
2537 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002538 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002539 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002540 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002541#ifdef CONFIG_SWIOTLB
2542 if (swiotlb_nr_tbl()) {
2543 st->nents++;
2544 sg_set_page(sg, page, PAGE_SIZE, 0);
2545 sg = sg_next(sg);
2546 continue;
2547 }
2548#endif
Imre Deak90797e62013-02-18 19:28:03 +02002549 if (!i || page_to_pfn(page) != last_pfn + 1) {
2550 if (i)
2551 sg = sg_next(sg);
2552 st->nents++;
2553 sg_set_page(sg, page, PAGE_SIZE, 0);
2554 } else {
2555 sg->length += PAGE_SIZE;
2556 }
2557 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002558
2559 /* Check that the i965g/gm workaround works. */
2560 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002561 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002562#ifdef CONFIG_SWIOTLB
2563 if (!swiotlb_nr_tbl())
2564#endif
2565 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002566 obj->pages = st;
2567
Imre Deake2273302015-07-09 12:59:05 +03002568 ret = i915_gem_gtt_prepare_object(obj);
2569 if (ret)
2570 goto err_pages;
2571
Eric Anholt673a3942008-07-30 12:06:12 -07002572 if (i915_gem_object_needs_bit17_swizzle(obj))
2573 i915_gem_object_do_bit_17_swizzle(obj);
2574
Daniel Vetter656bfa32014-11-20 09:26:30 +01002575 if (obj->tiling_mode != I915_TILING_NONE &&
2576 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2577 i915_gem_object_pin_pages(obj);
2578
Eric Anholt673a3942008-07-30 12:06:12 -07002579 return 0;
2580
2581err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002582 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002583 for_each_sgt_page(page, sgt_iter, st)
2584 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002585 sg_free_table(st);
2586 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002587
2588 /* shmemfs first checks if there is enough memory to allocate the page
2589 * and reports ENOSPC should there be insufficient, along with the usual
2590 * ENOMEM for a genuine allocation failure.
2591 *
2592 * We use ENOSPC in our driver to mean that we have run out of aperture
2593 * space and so want to translate the error from shmemfs back to our
2594 * usual understanding of ENOMEM.
2595 */
Imre Deake2273302015-07-09 12:59:05 +03002596 if (ret == -ENOSPC)
2597 ret = -ENOMEM;
2598
2599 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002600}
2601
Chris Wilson37e680a2012-06-07 15:38:42 +01002602/* Ensure that the associated pages are gathered from the backing storage
2603 * and pinned into our object. i915_gem_object_get_pages() may be called
2604 * multiple times before they are released by a single call to
2605 * i915_gem_object_put_pages() - once the pages are no longer referenced
2606 * either as a result of memory pressure (reaping pages under the shrinker)
2607 * or as the object is itself released.
2608 */
2609int
2610i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2611{
2612 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2613 const struct drm_i915_gem_object_ops *ops = obj->ops;
2614 int ret;
2615
Chris Wilson2f745ad2012-09-04 21:02:58 +01002616 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002617 return 0;
2618
Chris Wilson43e28f02013-01-08 10:53:09 +00002619 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002620 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002621 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002622 }
2623
Chris Wilsona5570172012-09-04 21:02:54 +01002624 BUG_ON(obj->pages_pin_count);
2625
Chris Wilson37e680a2012-06-07 15:38:42 +01002626 ret = ops->get_pages(obj);
2627 if (ret)
2628 return ret;
2629
Ben Widawsky35c20a62013-05-31 11:28:48 -07002630 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002631
2632 obj->get_page.sg = obj->pages->sgl;
2633 obj->get_page.last = 0;
2634
Chris Wilson37e680a2012-06-07 15:38:42 +01002635 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002636}
2637
Dave Gordondd6034c2016-05-20 11:54:04 +01002638/* The 'mapping' part of i915_gem_object_pin_map() below */
2639static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2640{
2641 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2642 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002643 struct sgt_iter sgt_iter;
2644 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002645 struct page *stack_pages[32];
2646 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002647 unsigned long i = 0;
2648 void *addr;
2649
2650 /* A single page can always be kmapped */
2651 if (n_pages == 1)
2652 return kmap(sg_page(sgt->sgl));
2653
Dave Gordonb338fa42016-05-20 11:54:05 +01002654 if (n_pages > ARRAY_SIZE(stack_pages)) {
2655 /* Too big for stack -- allocate temporary array instead */
2656 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2657 if (!pages)
2658 return NULL;
2659 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002660
Dave Gordon85d12252016-05-20 11:54:06 +01002661 for_each_sgt_page(page, sgt_iter, sgt)
2662 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002663
2664 /* Check that we have the expected number of pages */
2665 GEM_BUG_ON(i != n_pages);
2666
2667 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2668
Dave Gordonb338fa42016-05-20 11:54:05 +01002669 if (pages != stack_pages)
2670 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002671
2672 return addr;
2673}
2674
2675/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002676void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2677{
2678 int ret;
2679
2680 lockdep_assert_held(&obj->base.dev->struct_mutex);
2681
2682 ret = i915_gem_object_get_pages(obj);
2683 if (ret)
2684 return ERR_PTR(ret);
2685
2686 i915_gem_object_pin_pages(obj);
2687
Dave Gordondd6034c2016-05-20 11:54:04 +01002688 if (!obj->mapping) {
2689 obj->mapping = i915_gem_object_map(obj);
2690 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002691 i915_gem_object_unpin_pages(obj);
2692 return ERR_PTR(-ENOMEM);
2693 }
2694 }
2695
2696 return obj->mapping;
2697}
2698
Ben Widawskye2d05a82013-09-24 09:57:58 -07002699void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002700 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002701{
Chris Wilsonb4716182015-04-27 13:41:17 +01002702 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002703 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002704
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002705 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002706
2707 /* Add a reference if we're newly entering the active list. */
2708 if (obj->active == 0)
2709 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002710 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002711
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002712 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002713 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002714
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002715 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002716}
2717
Chris Wilsoncaea7472010-11-12 13:53:37 +00002718static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002719i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2720{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002721 GEM_BUG_ON(obj->last_write_req == NULL);
2722 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002723
2724 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002725 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002726}
2727
2728static void
2729i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002730{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002731 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002732
Chris Wilsond501b1d2016-04-13 17:35:02 +01002733 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2734 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002735
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002736 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002737 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2738
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002739 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002740 i915_gem_object_retire__write(obj);
2741
2742 obj->active &= ~(1 << ring);
2743 if (obj->active)
2744 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002745
Chris Wilson6c246952015-07-27 10:26:26 +01002746 /* Bump our place on the bound list to keep it roughly in LRU order
2747 * so that we don't steal from recently used but inactive objects
2748 * (unless we are forced to ofc!)
2749 */
2750 list_move_tail(&obj->global_list,
2751 &to_i915(obj->base.dev)->mm.bound_list);
2752
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002753 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2754 if (!list_empty(&vma->vm_link))
2755 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002756 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002757
John Harrison97b2a6a2014-11-24 18:49:26 +00002758 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002759 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002760}
2761
Chris Wilson9d7730912012-11-27 16:22:52 +00002762static int
Chris Wilsonc0336662016-05-06 15:40:21 +01002763i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002764{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002765 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002766 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002767
Chris Wilson107f27a52012-12-10 13:56:17 +02002768 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002769 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002770 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002771 if (ret)
2772 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002773 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002774 i915_gem_retire_requests(dev_priv);
Chris Wilson107f27a52012-12-10 13:56:17 +02002775
2776 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002777 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002778 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002779
Chris Wilson9d7730912012-11-27 16:22:52 +00002780 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002781}
2782
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002783int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2784{
2785 struct drm_i915_private *dev_priv = dev->dev_private;
2786 int ret;
2787
2788 if (seqno == 0)
2789 return -EINVAL;
2790
2791 /* HWS page needs to be set less than what we
2792 * will inject to ring
2793 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002794 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002795 if (ret)
2796 return ret;
2797
2798 /* Carefully set the last_seqno value so that wrap
2799 * detection still works
2800 */
2801 dev_priv->next_seqno = seqno;
2802 dev_priv->last_seqno = seqno - 1;
2803 if (dev_priv->last_seqno == 0)
2804 dev_priv->last_seqno--;
2805
2806 return 0;
2807}
2808
Chris Wilson9d7730912012-11-27 16:22:52 +00002809int
Chris Wilsonc0336662016-05-06 15:40:21 +01002810i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002811{
Chris Wilson9d7730912012-11-27 16:22:52 +00002812 /* reserve 0 for non-seqno */
2813 if (dev_priv->next_seqno == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002814 int ret = i915_gem_init_seqno(dev_priv, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002815 if (ret)
2816 return ret;
2817
2818 dev_priv->next_seqno = 1;
2819 }
2820
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002821 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002822 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002823}
2824
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002825/*
2826 * NB: This function is not allowed to fail. Doing so would mean the the
2827 * request is not being tracked for completion but the work itself is
2828 * going to happen on the hardware. This would be a Bad Thing(tm).
2829 */
John Harrison75289872015-05-29 17:43:49 +01002830void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002831 struct drm_i915_gem_object *obj,
2832 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002833{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002834 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002835 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002836 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002837 u32 request_start;
Chris Wilson0251a962016-04-28 09:56:47 +01002838 u32 reserved_tail;
Chris Wilson3cce4692010-10-27 16:11:02 +01002839 int ret;
2840
Oscar Mateo48e29f52014-07-24 17:04:29 +01002841 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002842 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002843
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002844 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002845 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002846 ringbuf = request->ringbuf;
2847
John Harrison29b1b412015-06-18 13:10:09 +01002848 /*
2849 * To ensure that this call will not fail, space for its emissions
2850 * should already have been reserved in the ring buffer. Let the ring
2851 * know that it is time to use that space up.
2852 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002853 request_start = intel_ring_get_tail(ringbuf);
Chris Wilson0251a962016-04-28 09:56:47 +01002854 reserved_tail = request->reserved_space;
2855 request->reserved_space = 0;
2856
Daniel Vettercc889e02012-06-13 20:45:19 +02002857 /*
2858 * Emit any outstanding flushes - execbuf can fail to emit the flush
2859 * after having emitted the batchbuffer command. Hence we need to fix
2860 * things up similar to emitting the lazy request. The difference here
2861 * is that the flush _must_ happen before the next request, no matter
2862 * what.
2863 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002864 if (flush_caches) {
2865 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002866 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002867 else
John Harrison4866d722015-05-29 17:43:55 +01002868 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002869 /* Not allowed to fail! */
2870 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2871 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002872
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002873 trace_i915_gem_request_add(request);
2874
2875 request->head = request_start;
2876
2877 /* Whilst this request exists, batch_obj will be on the
2878 * active_list, and so will hold the active reference. Only when this
2879 * request is retired will the the batch_obj be moved onto the
2880 * inactive_list and lose its active reference. Hence we do not need
2881 * to explicitly hold another reference here.
2882 */
2883 request->batch_obj = obj;
2884
2885 /* Seal the request and mark it as pending execution. Note that
2886 * we may inspect this state, without holding any locks, during
2887 * hangcheck. Hence we apply the barrier to ensure that we do not
2888 * see a more recent value in the hws than we are tracking.
2889 */
2890 request->emitted_jiffies = jiffies;
2891 request->previous_seqno = engine->last_submitted_seqno;
2892 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2893 list_add_tail(&request->list, &engine->request_list);
2894
Chris Wilsona71d8d92012-02-15 11:25:36 +00002895 /* Record the position of the start of the request so that
2896 * should we detect the updated seqno part-way through the
2897 * GPU processing the request, we never over-estimate the
2898 * position of the head.
2899 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002900 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002901
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002902 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002903 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002904 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002905 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002906
2907 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002908 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002909 /* Not allowed to fail! */
2910 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002911
Chris Wilsonc0336662016-05-06 15:40:21 +01002912 i915_queue_hangcheck(engine->i915);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002913
Daniel Vetter87255482014-11-19 20:36:48 +01002914 queue_delayed_work(dev_priv->wq,
2915 &dev_priv->mm.retire_work,
2916 round_jiffies_up_relative(HZ));
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01002917 intel_mark_busy(dev_priv);
Daniel Vettercc889e02012-06-13 20:45:19 +02002918
John Harrison29b1b412015-06-18 13:10:09 +01002919 /* Sanity check that the reserved size was large enough. */
Chris Wilson0251a962016-04-28 09:56:47 +01002920 ret = intel_ring_get_tail(ringbuf) - request_start;
2921 if (ret < 0)
2922 ret += ringbuf->size;
2923 WARN_ONCE(ret > reserved_tail,
2924 "Not enough space reserved (%d bytes) "
2925 "for adding the request (%d bytes)\n",
2926 reserved_tail, ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002927}
2928
Mika Kuoppala939fd762014-01-30 19:04:44 +02002929static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002930 const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002931{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002932 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002933
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002934 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2935
2936 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002937 return true;
2938
Chris Wilson676fa572014-12-24 08:13:39 -08002939 if (ctx->hang_stats.ban_period_seconds &&
2940 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002941 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002942 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002943 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002944 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2945 if (i915_stop_ring_allow_warn(dev_priv))
2946 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002947 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002948 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002949 }
2950
2951 return false;
2952}
2953
Mika Kuoppala939fd762014-01-30 19:04:44 +02002954static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002955 struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002956 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002957{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002958 struct i915_ctx_hang_stats *hs;
2959
2960 if (WARN_ON(!ctx))
2961 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002962
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002963 hs = &ctx->hang_stats;
2964
2965 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002966 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002967 hs->batch_active++;
2968 hs->guilty_ts = get_seconds();
2969 } else {
2970 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002971 }
2972}
2973
John Harrisonabfe2622014-11-24 18:49:24 +00002974void i915_gem_request_free(struct kref *req_ref)
2975{
2976 struct drm_i915_gem_request *req = container_of(req_ref,
2977 typeof(*req), ref);
Chris Wilsonefab6d82015-04-07 16:20:57 +01002978 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002979}
2980
Dave Gordon26827082016-01-19 19:02:53 +00002981static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002982__i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01002983 struct i915_gem_context *ctx,
Dave Gordon26827082016-01-19 19:02:53 +00002984 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002985{
Chris Wilsonc0336662016-05-06 15:40:21 +01002986 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson299259a2016-04-13 17:35:06 +01002987 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02002988 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002989 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002990
John Harrison217e46b2015-05-29 17:43:29 +01002991 if (!req_out)
2992 return -EINVAL;
2993
John Harrisonbccca492015-05-29 17:44:11 +01002994 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002995
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002996 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
2997 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
2998 * and restart.
2999 */
3000 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01003001 if (ret)
3002 return ret;
3003
Daniel Vettereed29a52015-05-21 14:21:25 +02003004 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
3005 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00003006 return -ENOMEM;
3007
Chris Wilsonc0336662016-05-06 15:40:21 +01003008 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003009 if (ret)
3010 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00003011
John Harrison40e895c2015-05-29 17:43:26 +01003012 kref_init(&req->ref);
3013 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003014 req->engine = engine;
Chris Wilson299259a2016-04-13 17:35:06 +01003015 req->reset_counter = reset_counter;
John Harrison40e895c2015-05-29 17:43:26 +01003016 req->ctx = ctx;
3017 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00003018
John Harrison29b1b412015-06-18 13:10:09 +01003019 /*
3020 * Reserve space in the ring buffer for all the commands required to
3021 * eventually emit this request. This is to guarantee that the
3022 * i915_add_request() call can't fail. Note that the reserve may need
3023 * to be redone if the request is not actually submitted straight
3024 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01003025 */
Chris Wilson0251a962016-04-28 09:56:47 +01003026 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +01003027
3028 if (i915.enable_execlists)
3029 ret = intel_logical_ring_alloc_request_extras(req);
3030 else
3031 ret = intel_ring_alloc_request_extras(req);
3032 if (ret)
3033 goto err_ctx;
John Harrison29b1b412015-06-18 13:10:09 +01003034
John Harrisonbccca492015-05-29 17:44:11 +01003035 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00003036 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003037
Chris Wilsonbfa01202016-04-28 09:56:48 +01003038err_ctx:
3039 i915_gem_context_unreference(ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003040err:
3041 kmem_cache_free(dev_priv->requests, req);
3042 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003043}
3044
Dave Gordon26827082016-01-19 19:02:53 +00003045/**
3046 * i915_gem_request_alloc - allocate a request structure
3047 *
3048 * @engine: engine that we wish to issue the request on.
3049 * @ctx: context that the request will be associated with.
3050 * This can be NULL if the request is not directly related to
3051 * any specific user context, in which case this function will
3052 * choose an appropriate context to use.
3053 *
3054 * Returns a pointer to the allocated request if successful,
3055 * or an error code if not.
3056 */
3057struct drm_i915_gem_request *
3058i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01003059 struct i915_gem_context *ctx)
Dave Gordon26827082016-01-19 19:02:53 +00003060{
3061 struct drm_i915_gem_request *req;
3062 int err;
3063
3064 if (ctx == NULL)
Chris Wilsonc0336662016-05-06 15:40:21 +01003065 ctx = engine->i915->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00003066 err = __i915_gem_request_alloc(engine, ctx, &req);
3067 return err ? ERR_PTR(err) : req;
3068}
3069
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003070struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003071i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01003072{
Chris Wilson4db080f2013-12-04 11:37:09 +00003073 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003074
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003075 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00003076 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00003077 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003078
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003079 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00003080 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003081
3082 return NULL;
3083}
3084
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003085static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003086 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003087{
3088 struct drm_i915_gem_request *request;
3089 bool ring_hung;
3090
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003091 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003092
3093 if (request == NULL)
3094 return;
3095
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003096 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003097
Mika Kuoppala939fd762014-01-30 19:04:44 +02003098 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003099
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003100 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02003101 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00003102}
3103
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003104static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003105 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00003106{
Chris Wilson608c1a52015-09-03 13:01:40 +01003107 struct intel_ringbuffer *buffer;
3108
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003109 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00003110 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003111
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003112 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00003113 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003114 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07003115
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003116 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07003117 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003118
3119 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003120 * Clear the execlists queue up before freeing the requests, as those
3121 * are the ones that keep the context and ringbuffer backing objects
3122 * pinned in place.
3123 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003124
Tomas Elf7de16912015-10-19 16:32:32 +01003125 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003126 /* Ensure irq handler finishes or is cancelled. */
3127 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02003128
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01003129 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003130 }
3131
3132 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003133 * We must free the requests after all the corresponding objects have
3134 * been moved off active lists. Which is the same order as the normal
3135 * retire_requests function does. This is important if object hold
3136 * implicit references on things like e.g. ppgtt address spaces through
3137 * the request.
3138 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003139 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003140 struct drm_i915_gem_request *request;
3141
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003142 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003143 struct drm_i915_gem_request,
3144 list);
3145
Chris Wilsonb4716182015-04-27 13:41:17 +01003146 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003147 }
Chris Wilson608c1a52015-09-03 13:01:40 +01003148
3149 /* Having flushed all requests from all queues, we know that all
3150 * ringbuffers must now be empty. However, since we do not reclaim
3151 * all space when retiring the request (to prevent HEADs colliding
3152 * with rapid ringbuffer wraparound) the amount of available space
3153 * upon reset is less than when we start. Do one more pass over
3154 * all the ringbuffers to reset last_retired_head.
3155 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003156 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01003157 buffer->last_retired_head = buffer->tail;
3158 intel_ring_update_space(buffer);
3159 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01003160
3161 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07003162}
3163
Chris Wilson069efc12010-09-30 16:53:18 +01003164void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07003165{
Chris Wilsondfaae392010-09-22 10:31:52 +01003166 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003167 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07003168
Chris Wilson4db080f2013-12-04 11:37:09 +00003169 /*
3170 * Before we free the objects from the requests, we need to inspect
3171 * them for finding the guilty party. As the requests only borrow
3172 * their reference to the objects, the inspection must be done first.
3173 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003174 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003175 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00003176
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003177 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003178 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01003179
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003180 i915_gem_context_reset(dev);
3181
Chris Wilson19b2dbd2013-06-12 10:15:12 +01003182 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003183
3184 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003185}
3186
3187/**
3188 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003189 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07003190 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01003191void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003192i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07003193{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003194 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003195
Chris Wilson832a3aa2015-03-18 18:19:22 +00003196 /* Retire requests first as we use it above for the early return.
3197 * If we retire requests last, we may use a later seqno and so clear
3198 * the requests lists without clearing the active list, leading to
3199 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00003200 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003201 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003202 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07003203
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003204 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003205 struct drm_i915_gem_request,
3206 list);
Eric Anholt673a3942008-07-30 12:06:12 -07003207
John Harrison1b5a4332014-11-24 18:49:42 +00003208 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07003209 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003210
Chris Wilsonb4716182015-04-27 13:41:17 +01003211 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003212 }
3213
Chris Wilson832a3aa2015-03-18 18:19:22 +00003214 /* Move any buffers on the active list that are no longer referenced
3215 * by the ringbuffer to the flushing/inactive lists as appropriate,
3216 * before we free the context associated with the requests.
3217 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003218 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00003219 struct drm_i915_gem_object *obj;
3220
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003221 obj = list_first_entry(&engine->active_list,
3222 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003223 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003224
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003225 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00003226 break;
3227
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003228 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003229 }
3230
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003231 if (unlikely(engine->trace_irq_req &&
3232 i915_gem_request_completed(engine->trace_irq_req, true))) {
3233 engine->irq_put(engine);
3234 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01003235 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003236
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003237 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003238}
3239
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003240bool
Chris Wilsonc0336662016-05-06 15:40:21 +01003241i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003242{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003243 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003244 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003245
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003246 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003247 i915_gem_retire_requests_ring(engine);
3248 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003249 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003250 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003251 idle &= list_empty(&engine->execlist_queue);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003252 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003253 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003254 }
3255
3256 if (idle)
3257 mod_delayed_work(dev_priv->wq,
3258 &dev_priv->mm.idle_work,
3259 msecs_to_jiffies(100));
3260
3261 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003262}
3263
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003264static void
Eric Anholt673a3942008-07-30 12:06:12 -07003265i915_gem_retire_work_handler(struct work_struct *work)
3266{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003267 struct drm_i915_private *dev_priv =
3268 container_of(work, typeof(*dev_priv), mm.retire_work.work);
3269 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00003270 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07003271
Chris Wilson891b48c2010-09-29 12:26:37 +01003272 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003273 idle = false;
3274 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003275 idle = i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003276 mutex_unlock(&dev->struct_mutex);
3277 }
3278 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003279 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3280 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003281}
Chris Wilson891b48c2010-09-29 12:26:37 +01003282
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003283static void
3284i915_gem_idle_work_handler(struct work_struct *work)
3285{
3286 struct drm_i915_private *dev_priv =
3287 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003288 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003289 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003290
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003291 for_each_engine(engine, dev_priv)
3292 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003293 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003294
Daniel Vetter30ecad72015-12-09 09:29:36 +01003295 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003296 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003297 * by dev->struct_mutex. */
3298
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01003299 intel_mark_idle(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003300
3301 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003302 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003303 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003304
3305 mutex_unlock(&dev->struct_mutex);
3306 }
Eric Anholt673a3942008-07-30 12:06:12 -07003307}
3308
Ben Widawsky5816d642012-04-11 11:18:19 -07003309/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003310 * Ensures that an object will eventually get non-busy by flushing any required
3311 * write domains, emitting any outstanding lazy request and retiring and
3312 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003313 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003314 */
3315static int
3316i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3317{
John Harrisona5ac0f92015-05-29 17:44:15 +01003318 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003319
Chris Wilsonb4716182015-04-27 13:41:17 +01003320 if (!obj->active)
3321 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003322
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003323 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003324 struct drm_i915_gem_request *req;
3325
3326 req = obj->last_read_req[i];
3327 if (req == NULL)
3328 continue;
3329
Chris Wilsone6db7462016-05-13 11:57:21 +01003330 if (i915_gem_request_completed(req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003331 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003332 }
3333
3334 return 0;
3335}
3336
3337/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003338 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003339 * @dev: drm device pointer
3340 * @data: ioctl data blob
3341 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003342 *
3343 * Returns 0 if successful, else an error is returned with the remaining time in
3344 * the timeout parameter.
3345 * -ETIME: object is still busy after timeout
3346 * -ERESTARTSYS: signal interrupted the wait
3347 * -ENONENT: object doesn't exist
3348 * Also possible, but rare:
3349 * -EAGAIN: GPU wedged
3350 * -ENOMEM: damn
3351 * -ENODEV: Internal IRQ fail
3352 * -E?: The add request failed
3353 *
3354 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3355 * non-zero timeout parameter the wait ioctl will wait for the given number of
3356 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3357 * without holding struct_mutex the object may become re-busied before this
3358 * function completes. A similar but shorter * race condition exists in the busy
3359 * ioctl
3360 */
3361int
3362i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3363{
3364 struct drm_i915_gem_wait *args = data;
3365 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003366 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003367 int i, n = 0;
3368 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003369
Daniel Vetter11b5d512014-09-29 15:31:26 +02003370 if (args->flags != 0)
3371 return -EINVAL;
3372
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003373 ret = i915_mutex_lock_interruptible(dev);
3374 if (ret)
3375 return ret;
3376
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01003377 obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle));
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003378 if (&obj->base == NULL) {
3379 mutex_unlock(&dev->struct_mutex);
3380 return -ENOENT;
3381 }
3382
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003383 /* Need to make sure the object gets inactive eventually. */
3384 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003385 if (ret)
3386 goto out;
3387
Chris Wilsonb4716182015-04-27 13:41:17 +01003388 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003389 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003390
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003391 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003392 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003393 */
Chris Wilson762e4582015-03-04 18:09:26 +00003394 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003395 ret = -ETIME;
3396 goto out;
3397 }
3398
3399 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003400
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003401 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003402 if (obj->last_read_req[i] == NULL)
3403 continue;
3404
3405 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3406 }
3407
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003408 mutex_unlock(&dev->struct_mutex);
3409
Chris Wilsonb4716182015-04-27 13:41:17 +01003410 for (i = 0; i < n; i++) {
3411 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003412 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003413 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003414 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01003415 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01003416 }
John Harrisonff865882014-11-24 18:49:28 +00003417 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003418
3419out:
3420 drm_gem_object_unreference(&obj->base);
3421 mutex_unlock(&dev->struct_mutex);
3422 return ret;
3423}
3424
Chris Wilsonb4716182015-04-27 13:41:17 +01003425static int
3426__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3427 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003428 struct drm_i915_gem_request *from_req,
3429 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003430{
3431 struct intel_engine_cs *from;
3432 int ret;
3433
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003434 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003435 if (to == from)
3436 return 0;
3437
John Harrison91af1272015-06-18 13:14:56 +01003438 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003439 return 0;
3440
Chris Wilsonc0336662016-05-06 15:40:21 +01003441 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003442 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003443 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003444 i915->mm.interruptible,
3445 NULL,
3446 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003447 if (ret)
3448 return ret;
3449
John Harrison91af1272015-06-18 13:14:56 +01003450 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003451 } else {
3452 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003453 u32 seqno = i915_gem_request_get_seqno(from_req);
3454
3455 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003456
3457 if (seqno <= from->semaphore.sync_seqno[idx])
3458 return 0;
3459
John Harrison91af1272015-06-18 13:14:56 +01003460 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003461 struct drm_i915_gem_request *req;
3462
3463 req = i915_gem_request_alloc(to, NULL);
3464 if (IS_ERR(req))
3465 return PTR_ERR(req);
3466
3467 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003468 }
3469
John Harrison599d9242015-05-29 17:44:04 +01003470 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3471 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003472 if (ret)
3473 return ret;
3474
3475 /* We use last_read_req because sync_to()
3476 * might have just caused seqno wrap under
3477 * the radar.
3478 */
3479 from->semaphore.sync_seqno[idx] =
3480 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3481 }
3482
3483 return 0;
3484}
3485
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003486/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003487 * i915_gem_object_sync - sync an object to a ring.
3488 *
3489 * @obj: object which may be in use on another ring.
3490 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003491 * @to_req: request we wish to use the object for. See below.
3492 * This will be allocated and returned if a request is
3493 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003494 *
3495 * This code is meant to abstract object synchronization with the GPU.
3496 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003497 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003498 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003499 * into a buffer at any time, but multiple readers. To ensure each has
3500 * a coherent view of memory, we must:
3501 *
3502 * - If there is an outstanding write request to the object, the new
3503 * request must wait for it to complete (either CPU or in hw, requests
3504 * on the same ring will be naturally ordered).
3505 *
3506 * - If we are a write request (pending_write_domain is set), the new
3507 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003508 *
John Harrison91af1272015-06-18 13:14:56 +01003509 * For CPU synchronisation (NULL to) no request is required. For syncing with
3510 * rings to_req must be non-NULL. However, a request does not have to be
3511 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3512 * request will be allocated automatically and returned through *to_req. Note
3513 * that it is not guaranteed that commands will be emitted (because the system
3514 * might already be idle). Hence there is no need to create a request that
3515 * might never have any work submitted. Note further that if a request is
3516 * returned in *to_req, it is the responsibility of the caller to submit
3517 * that request (after potentially adding more work to it).
3518 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003519 * Returns 0 if successful, else propagates up the lower layer error.
3520 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003521int
3522i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003523 struct intel_engine_cs *to,
3524 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003525{
Chris Wilsonb4716182015-04-27 13:41:17 +01003526 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003527 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003528 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003529
Chris Wilsonb4716182015-04-27 13:41:17 +01003530 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003531 return 0;
3532
Chris Wilsonb4716182015-04-27 13:41:17 +01003533 if (to == NULL)
3534 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003535
Chris Wilsonb4716182015-04-27 13:41:17 +01003536 n = 0;
3537 if (readonly) {
3538 if (obj->last_write_req)
3539 req[n++] = obj->last_write_req;
3540 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003541 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003542 if (obj->last_read_req[i])
3543 req[n++] = obj->last_read_req[i];
3544 }
3545 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003546 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003547 if (ret)
3548 return ret;
3549 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003550
Chris Wilsonb4716182015-04-27 13:41:17 +01003551 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003552}
3553
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003554static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3555{
3556 u32 old_write_domain, old_read_domains;
3557
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003558 /* Force a pagefault for domain tracking on next user access */
3559 i915_gem_release_mmap(obj);
3560
Keith Packardb97c3d92011-06-24 21:02:59 -07003561 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3562 return;
3563
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003564 old_read_domains = obj->base.read_domains;
3565 old_write_domain = obj->base.write_domain;
3566
3567 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3568 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3569
3570 trace_i915_gem_object_change_domain(obj,
3571 old_read_domains,
3572 old_write_domain);
3573}
3574
Chris Wilson8ef85612016-04-28 09:56:39 +01003575static void __i915_vma_iounmap(struct i915_vma *vma)
3576{
3577 GEM_BUG_ON(vma->pin_count);
3578
3579 if (vma->iomap == NULL)
3580 return;
3581
3582 io_mapping_unmap(vma->iomap);
3583 vma->iomap = NULL;
3584}
3585
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003586static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003587{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003588 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003589 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003590 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003591
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003592 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003593 return 0;
3594
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003595 if (!drm_mm_node_allocated(&vma->node)) {
3596 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003597 return 0;
3598 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003599
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003600 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003601 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003602
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003603 BUG_ON(obj->pages == NULL);
3604
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003605 if (wait) {
3606 ret = i915_gem_object_wait_rendering(obj, false);
3607 if (ret)
3608 return ret;
3609 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003610
Chris Wilson596c5922016-02-26 11:03:20 +00003611 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003612 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003613
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003614 /* release the fence reg _after_ flushing */
3615 ret = i915_gem_object_put_fence(obj);
3616 if (ret)
3617 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003618
3619 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003620 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003621
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003622 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003623
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003624 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003625 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003626
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003627 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003628 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003629 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3630 obj->map_and_fenceable = false;
3631 } else if (vma->ggtt_view.pages) {
3632 sg_free_table(vma->ggtt_view.pages);
3633 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003634 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003635 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003636 }
Eric Anholt673a3942008-07-30 12:06:12 -07003637
Ben Widawsky2f633152013-07-17 12:19:03 -07003638 drm_mm_remove_node(&vma->node);
3639 i915_gem_vma_destroy(vma);
3640
3641 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003642 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003643 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003644 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003645
Chris Wilson70903c32013-12-04 09:59:09 +00003646 /* And finally now the object is completely decoupled from this vma,
3647 * we can drop its hold on the backing storage and allow it to be
3648 * reaped by the shrinker.
3649 */
3650 i915_gem_object_unpin_pages(obj);
3651
Chris Wilson88241782011-01-07 17:09:48 +00003652 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003653}
3654
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003655int i915_vma_unbind(struct i915_vma *vma)
3656{
3657 return __i915_vma_unbind(vma, true);
3658}
3659
3660int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3661{
3662 return __i915_vma_unbind(vma, false);
3663}
3664
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003665int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003666{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003667 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003668 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003669 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003670
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003671 /* Flush everything onto the inactive list. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003672 for_each_engine(engine, dev_priv) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003673 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003674 struct drm_i915_gem_request *req;
3675
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003676 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00003677 if (IS_ERR(req))
3678 return PTR_ERR(req);
John Harrison73cfa862015-05-29 17:43:35 +01003679
John Harrisonba01cc92015-05-29 17:43:41 +01003680 ret = i915_switch_context(req);
John Harrison75289872015-05-29 17:43:49 +01003681 i915_add_request_no_flush(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01003682 if (ret)
3683 return ret;
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003684 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003685
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003686 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003687 if (ret)
3688 return ret;
3689 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003690
Chris Wilsonb4716182015-04-27 13:41:17 +01003691 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003692 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003693}
3694
Chris Wilson4144f9b2014-09-11 08:43:48 +01003695static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003696 unsigned long cache_level)
3697{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003698 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003699 struct drm_mm_node *other;
3700
Chris Wilson4144f9b2014-09-11 08:43:48 +01003701 /*
3702 * On some machines we have to be careful when putting differing types
3703 * of snoopable memory together to avoid the prefetcher crossing memory
3704 * domains and dying. During vm initialisation, we decide whether or not
3705 * these constraints apply and set the drm_mm.color_adjust
3706 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003707 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003708 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003709 return true;
3710
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003711 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003712 return true;
3713
3714 if (list_empty(&gtt_space->node_list))
3715 return true;
3716
3717 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3718 if (other->allocated && !other->hole_follows && other->color != cache_level)
3719 return false;
3720
3721 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3722 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3723 return false;
3724
3725 return true;
3726}
3727
Jesse Barnesde151cf2008-11-12 10:03:55 -08003728/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003729 * Finds free space in the GTT aperture and binds the object or a view of it
3730 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003731 * @obj: object to bind
3732 * @vm: address space to bind into
3733 * @ggtt_view: global gtt view if applicable
3734 * @alignment: requested alignment
3735 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003736 */
Daniel Vetter262de142014-02-14 14:01:20 +01003737static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003738i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3739 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003740 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003741 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003742 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003743{
Chris Wilson05394f32010-11-08 19:18:58 +00003744 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003745 struct drm_i915_private *dev_priv = to_i915(dev);
3746 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003747 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003748 u32 search_flag, alloc_flag;
3749 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003750 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003751 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003752 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003753
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003754 if (i915_is_ggtt(vm)) {
3755 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003756
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003757 if (WARN_ON(!ggtt_view))
3758 return ERR_PTR(-EINVAL);
3759
3760 view_size = i915_ggtt_view_size(obj, ggtt_view);
3761
3762 fence_size = i915_gem_get_gtt_size(dev,
3763 view_size,
3764 obj->tiling_mode);
3765 fence_alignment = i915_gem_get_gtt_alignment(dev,
3766 view_size,
3767 obj->tiling_mode,
3768 true);
3769 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3770 view_size,
3771 obj->tiling_mode,
3772 false);
3773 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3774 } else {
3775 fence_size = i915_gem_get_gtt_size(dev,
3776 obj->base.size,
3777 obj->tiling_mode);
3778 fence_alignment = i915_gem_get_gtt_alignment(dev,
3779 obj->base.size,
3780 obj->tiling_mode,
3781 true);
3782 unfenced_alignment =
3783 i915_gem_get_gtt_alignment(dev,
3784 obj->base.size,
3785 obj->tiling_mode,
3786 false);
3787 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3788 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003789
Michel Thierry101b5062015-10-01 13:33:57 +01003790 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3791 end = vm->total;
3792 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003793 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003794 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003795 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003796
Eric Anholt673a3942008-07-30 12:06:12 -07003797 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003798 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003799 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003800 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003801 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3802 ggtt_view ? ggtt_view->type : 0,
3803 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003804 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003805 }
3806
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003807 /* If binding the object/GGTT view requires more space than the entire
3808 * aperture has, reject it early before evicting everything in a vain
3809 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003810 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003811 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003812 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003813 ggtt_view ? ggtt_view->type : 0,
3814 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003815 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003816 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003817 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003818 }
3819
Chris Wilson37e680a2012-06-07 15:38:42 +01003820 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003821 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003822 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003823
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003824 i915_gem_object_pin_pages(obj);
3825
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003826 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3827 i915_gem_obj_lookup_or_create_vma(obj, vm);
3828
Daniel Vetter262de142014-02-14 14:01:20 +01003829 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003830 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003831
Chris Wilson506a8e82015-12-08 11:55:07 +00003832 if (flags & PIN_OFFSET_FIXED) {
3833 uint64_t offset = flags & PIN_OFFSET_MASK;
3834
3835 if (offset & (alignment - 1) || offset + size > end) {
3836 ret = -EINVAL;
3837 goto err_free_vma;
3838 }
3839 vma->node.start = offset;
3840 vma->node.size = size;
3841 vma->node.color = obj->cache_level;
3842 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3843 if (ret) {
3844 ret = i915_gem_evict_for_vma(vma);
3845 if (ret == 0)
3846 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3847 }
3848 if (ret)
3849 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003850 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003851 if (flags & PIN_HIGH) {
3852 search_flag = DRM_MM_SEARCH_BELOW;
3853 alloc_flag = DRM_MM_CREATE_TOP;
3854 } else {
3855 search_flag = DRM_MM_SEARCH_DEFAULT;
3856 alloc_flag = DRM_MM_CREATE_DEFAULT;
3857 }
Michel Thierry101b5062015-10-01 13:33:57 +01003858
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003859search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003860 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3861 size, alignment,
3862 obj->cache_level,
3863 start, end,
3864 search_flag,
3865 alloc_flag);
3866 if (ret) {
3867 ret = i915_gem_evict_something(dev, vm, size, alignment,
3868 obj->cache_level,
3869 start, end,
3870 flags);
3871 if (ret == 0)
3872 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003873
Chris Wilson506a8e82015-12-08 11:55:07 +00003874 goto err_free_vma;
3875 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003876 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003877 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003878 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003879 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003880 }
3881
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003882 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003883 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003884 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003885 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003886
Ben Widawsky35c20a62013-05-31 11:28:48 -07003887 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003888 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003889
Daniel Vetter262de142014-02-14 14:01:20 +01003890 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003891
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003892err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003893 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003894err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003895 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003896 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003897err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003898 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003899 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003900}
3901
Chris Wilson000433b2013-08-08 14:41:09 +01003902bool
Chris Wilson2c225692013-08-09 12:26:45 +01003903i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3904 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003905{
Eric Anholt673a3942008-07-30 12:06:12 -07003906 /* If we don't have a page list set up, then we're not pinned
3907 * to GPU, and we can ignore the cache flush because it'll happen
3908 * again at bind time.
3909 */
Chris Wilson05394f32010-11-08 19:18:58 +00003910 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003911 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003912
Imre Deak769ce462013-02-13 21:56:05 +02003913 /*
3914 * Stolen memory is always coherent with the GPU as it is explicitly
3915 * marked as wc by the system, or the system is cache-coherent.
3916 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003917 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003918 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003919
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003920 /* If the GPU is snooping the contents of the CPU cache,
3921 * we do not need to manually clear the CPU cache lines. However,
3922 * the caches are only snooped when the render cache is
3923 * flushed/invalidated. As we always have to emit invalidations
3924 * and flushes when moving into and out of the RENDER domain, correct
3925 * snooping behaviour occurs naturally as the result of our domain
3926 * tracking.
3927 */
Chris Wilson0f719792015-01-13 13:32:52 +00003928 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3929 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003930 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003931 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003932
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003933 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003934 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003935 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003936
3937 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003938}
3939
3940/** Flushes the GTT write domain for the object if it's dirty. */
3941static void
Chris Wilson05394f32010-11-08 19:18:58 +00003942i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003943{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003944 uint32_t old_write_domain;
3945
Chris Wilson05394f32010-11-08 19:18:58 +00003946 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003947 return;
3948
Chris Wilson63256ec2011-01-04 18:42:07 +00003949 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003950 * to it immediately go to main memory as far as we know, so there's
3951 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003952 *
3953 * However, we do have to enforce the order so that all writes through
3954 * the GTT land before any writes to the device, such as updates to
3955 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003956 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003957 wmb();
3958
Chris Wilson05394f32010-11-08 19:18:58 +00003959 old_write_domain = obj->base.write_domain;
3960 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003961
Rodrigo Vivide152b62015-07-07 16:28:51 -07003962 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003963
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003964 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003965 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003966 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003967}
3968
3969/** Flushes the CPU write domain for the object if it's dirty. */
3970static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003971i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003972{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003973 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003974
Chris Wilson05394f32010-11-08 19:18:58 +00003975 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003976 return;
3977
Daniel Vettere62b59e2015-01-21 14:53:48 +01003978 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003979 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003980
Chris Wilson05394f32010-11-08 19:18:58 +00003981 old_write_domain = obj->base.write_domain;
3982 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003983
Rodrigo Vivide152b62015-07-07 16:28:51 -07003984 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003985
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003986 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003987 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003988 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003989}
3990
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003991/**
3992 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003993 * @obj: object to act on
3994 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003995 *
3996 * This function returns when the move is complete, including waiting on
3997 * flushes to occur.
3998 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003999int
Chris Wilson20217462010-11-23 15:26:33 +00004000i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004001{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004002 struct drm_device *dev = obj->base.dev;
4003 struct drm_i915_private *dev_priv = to_i915(dev);
4004 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004005 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05304006 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08004007 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004008
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004009 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
4010 return 0;
4011
Chris Wilson0201f1e2012-07-20 12:41:01 +01004012 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004013 if (ret)
4014 return ret;
4015
Chris Wilson43566de2015-01-02 16:29:29 +05304016 /* Flush and acquire obj->pages so that we are coherent through
4017 * direct access in memory with previous cached writes through
4018 * shmemfs and that our cache domain tracking remains valid.
4019 * For example, if the obj->filp was moved to swap without us
4020 * being notified and releasing the pages, we would mistakenly
4021 * continue to assume that the obj remained out of the CPU cached
4022 * domain.
4023 */
4024 ret = i915_gem_object_get_pages(obj);
4025 if (ret)
4026 return ret;
4027
Daniel Vettere62b59e2015-01-21 14:53:48 +01004028 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004029
Chris Wilsond0a57782012-10-09 19:24:37 +01004030 /* Serialise direct access to this object with the barriers for
4031 * coherent writes from the GPU, by effectively invalidating the
4032 * GTT domain upon first access.
4033 */
4034 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
4035 mb();
4036
Chris Wilson05394f32010-11-08 19:18:58 +00004037 old_write_domain = obj->base.write_domain;
4038 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004039
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004040 /* It should now be out of any other write domains, and we can update
4041 * the domain values for our changes.
4042 */
Chris Wilson05394f32010-11-08 19:18:58 +00004043 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4044 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004045 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004046 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4047 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4048 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08004049 }
4050
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004051 trace_i915_gem_object_change_domain(obj,
4052 old_read_domains,
4053 old_write_domain);
4054
Chris Wilson8325a092012-04-24 15:52:35 +01004055 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304056 vma = i915_gem_obj_to_ggtt(obj);
4057 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004058 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004059 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004060
Eric Anholte47c68e2008-11-14 13:35:19 -08004061 return 0;
4062}
4063
Chris Wilsonef55f922015-10-09 14:11:27 +01004064/**
4065 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004066 * @obj: object to act on
4067 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01004068 *
4069 * After this function returns, the object will be in the new cache-level
4070 * across all GTT and the contents of the backing storage will be coherent,
4071 * with respect to the new cache-level. In order to keep the backing storage
4072 * coherent for all users, we only allow a single cache level to be set
4073 * globally on the object and prevent it from being changed whilst the
4074 * hardware is reading from the object. That is if the object is currently
4075 * on the scanout it will be set to uncached (or equivalent display
4076 * cache coherency) and all non-MOCS GPU access will also be uncached so
4077 * that all direct access to the scanout remains coherent.
4078 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004079int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4080 enum i915_cache_level cache_level)
4081{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004082 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004083 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01004084 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03004085 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004086
4087 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03004088 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004089
Chris Wilsonef55f922015-10-09 14:11:27 +01004090 /* Inspect the list of currently bound VMA and unbind any that would
4091 * be invalid given the new cache-level. This is principally to
4092 * catch the issue of the CS prefetch crossing page boundaries and
4093 * reading an invalid PTE on older architectures.
4094 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004095 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004096 if (!drm_mm_node_allocated(&vma->node))
4097 continue;
4098
4099 if (vma->pin_count) {
4100 DRM_DEBUG("can not change the cache level of pinned objects\n");
4101 return -EBUSY;
4102 }
4103
Chris Wilson4144f9b2014-09-11 08:43:48 +01004104 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004105 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004106 if (ret)
4107 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004108 } else
4109 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01004110 }
4111
Chris Wilsonef55f922015-10-09 14:11:27 +01004112 /* We can reuse the existing drm_mm nodes but need to change the
4113 * cache-level on the PTE. We could simply unbind them all and
4114 * rebind with the correct cache-level on next use. However since
4115 * we already have a valid slot, dma mapping, pages etc, we may as
4116 * rewrite the PTE in the belief that doing so tramples upon less
4117 * state and so involves less work.
4118 */
4119 if (bound) {
4120 /* Before we change the PTE, the GPU must not be accessing it.
4121 * If we wait upon the object, we know that all the bound
4122 * VMA are no longer active.
4123 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01004124 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004125 if (ret)
4126 return ret;
4127
Chris Wilsonef55f922015-10-09 14:11:27 +01004128 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
4129 /* Access to snoopable pages through the GTT is
4130 * incoherent and on some machines causes a hard
4131 * lockup. Relinquish the CPU mmaping to force
4132 * userspace to refault in the pages and we can
4133 * then double check if the GTT mapping is still
4134 * valid for that pointer access.
4135 */
4136 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004137
Chris Wilsonef55f922015-10-09 14:11:27 +01004138 /* As we no longer need a fence for GTT access,
4139 * we can relinquish it now (and so prevent having
4140 * to steal a fence from someone else on the next
4141 * fence request). Note GPU activity would have
4142 * dropped the fence as all snoopable access is
4143 * supposed to be linear.
4144 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004145 ret = i915_gem_object_put_fence(obj);
4146 if (ret)
4147 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004148 } else {
4149 /* We either have incoherent backing store and
4150 * so no GTT access or the architecture is fully
4151 * coherent. In such cases, existing GTT mmaps
4152 * ignore the cache bit in the PTE and we can
4153 * rewrite it without confusing the GPU or having
4154 * to force userspace to fault back in its mmaps.
4155 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004156 }
4157
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004158 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004159 if (!drm_mm_node_allocated(&vma->node))
4160 continue;
4161
4162 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
4163 if (ret)
4164 return ret;
4165 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004166 }
4167
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004168 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01004169 vma->node.color = cache_level;
4170 obj->cache_level = cache_level;
4171
Ville Syrjäläed75a552015-08-11 19:47:10 +03004172out:
Chris Wilsonef55f922015-10-09 14:11:27 +01004173 /* Flush the dirty CPU caches to the backing storage so that the
4174 * object is now coherent at its new cache level (with respect
4175 * to the access domain).
4176 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05304177 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00004178 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01004179 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01004180 }
4181
Chris Wilsone4ffd172011-04-04 09:44:39 +01004182 return 0;
4183}
4184
Ben Widawsky199adf42012-09-21 17:01:20 -07004185int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4186 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004187{
Ben Widawsky199adf42012-09-21 17:01:20 -07004188 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004189 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004190
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004191 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004192 if (&obj->base == NULL)
4193 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004194
Chris Wilson651d7942013-08-08 14:41:10 +01004195 switch (obj->cache_level) {
4196 case I915_CACHE_LLC:
4197 case I915_CACHE_L3_LLC:
4198 args->caching = I915_CACHING_CACHED;
4199 break;
4200
Chris Wilson4257d3b2013-08-08 14:41:11 +01004201 case I915_CACHE_WT:
4202 args->caching = I915_CACHING_DISPLAY;
4203 break;
4204
Chris Wilson651d7942013-08-08 14:41:10 +01004205 default:
4206 args->caching = I915_CACHING_NONE;
4207 break;
4208 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004209
Chris Wilson432be692015-05-07 12:14:55 +01004210 drm_gem_object_unreference_unlocked(&obj->base);
4211 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004212}
4213
Ben Widawsky199adf42012-09-21 17:01:20 -07004214int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4215 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004216{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004217 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07004218 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004219 struct drm_i915_gem_object *obj;
4220 enum i915_cache_level level;
4221 int ret;
4222
Ben Widawsky199adf42012-09-21 17:01:20 -07004223 switch (args->caching) {
4224 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004225 level = I915_CACHE_NONE;
4226 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004227 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03004228 /*
4229 * Due to a HW issue on BXT A stepping, GPU stores via a
4230 * snooped mapping may leave stale data in a corresponding CPU
4231 * cacheline, whereas normally such cachelines would get
4232 * invalidated.
4233 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00004234 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03004235 return -ENODEV;
4236
Chris Wilsone6994ae2012-07-10 10:27:08 +01004237 level = I915_CACHE_LLC;
4238 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004239 case I915_CACHING_DISPLAY:
4240 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4241 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004242 default:
4243 return -EINVAL;
4244 }
4245
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004246 intel_runtime_pm_get(dev_priv);
4247
Ben Widawsky3bc29132012-09-26 16:15:20 -07004248 ret = i915_mutex_lock_interruptible(dev);
4249 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004250 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07004251
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004252 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsone6994ae2012-07-10 10:27:08 +01004253 if (&obj->base == NULL) {
4254 ret = -ENOENT;
4255 goto unlock;
4256 }
4257
4258 ret = i915_gem_object_set_cache_level(obj, level);
4259
4260 drm_gem_object_unreference(&obj->base);
4261unlock:
4262 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004263rpm_put:
4264 intel_runtime_pm_put(dev_priv);
4265
Chris Wilsone6994ae2012-07-10 10:27:08 +01004266 return ret;
4267}
4268
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004269/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004270 * Prepare buffer for display plane (scanout, cursors, etc).
4271 * Can be called from an uninterruptible phase (modesetting) and allows
4272 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004273 */
4274int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004275i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4276 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004277 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004278{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004279 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004280 int ret;
4281
Chris Wilsoncc98b412013-08-09 12:25:09 +01004282 /* Mark the pin_display early so that we account for the
4283 * display coherency whilst setting up the cache domains.
4284 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004285 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004286
Eric Anholta7ef0642011-03-29 16:59:54 -07004287 /* The display engine is not coherent with the LLC cache on gen6. As
4288 * a result, we make sure that the pinning that is about to occur is
4289 * done with uncached PTEs. This is lowest common denominator for all
4290 * chipsets.
4291 *
4292 * However for gen6+, we could do better by using the GFDT bit instead
4293 * of uncaching, which would allow us to flush all the LLC-cached data
4294 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4295 */
Chris Wilson651d7942013-08-08 14:41:10 +01004296 ret = i915_gem_object_set_cache_level(obj,
4297 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004298 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004299 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004300
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004301 /* As the user may map the buffer once pinned in the display plane
4302 * (e.g. libkms for the bootup splash), we have to ensure that we
4303 * always use map_and_fenceable for all scanout buffers.
4304 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004305 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4306 view->type == I915_GGTT_VIEW_NORMAL ?
4307 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004308 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004309 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004310
Daniel Vettere62b59e2015-01-21 14:53:48 +01004311 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004312
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004313 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004314 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004315
4316 /* It should now be out of any other write domains, and we can update
4317 * the domain values for our changes.
4318 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004319 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004320 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004321
4322 trace_i915_gem_object_change_domain(obj,
4323 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004324 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004325
4326 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004327
4328err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004329 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004330 return ret;
4331}
4332
4333void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004334i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4335 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004336{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004337 if (WARN_ON(obj->pin_display == 0))
4338 return;
4339
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004340 i915_gem_object_ggtt_unpin_view(obj, view);
4341
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004342 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004343}
4344
Eric Anholte47c68e2008-11-14 13:35:19 -08004345/**
4346 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004347 * @obj: object to act on
4348 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08004349 *
4350 * This function returns when the move is complete, including waiting on
4351 * flushes to occur.
4352 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004353int
Chris Wilson919926a2010-11-12 13:42:53 +00004354i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004355{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004356 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004357 int ret;
4358
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004359 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4360 return 0;
4361
Chris Wilson0201f1e2012-07-20 12:41:01 +01004362 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004363 if (ret)
4364 return ret;
4365
Eric Anholte47c68e2008-11-14 13:35:19 -08004366 i915_gem_object_flush_gtt_write_domain(obj);
4367
Chris Wilson05394f32010-11-08 19:18:58 +00004368 old_write_domain = obj->base.write_domain;
4369 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004370
Eric Anholte47c68e2008-11-14 13:35:19 -08004371 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004372 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004373 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004374
Chris Wilson05394f32010-11-08 19:18:58 +00004375 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004376 }
4377
4378 /* It should now be out of any other write domains, and we can update
4379 * the domain values for our changes.
4380 */
Chris Wilson05394f32010-11-08 19:18:58 +00004381 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004382
4383 /* If we're writing through the CPU, then the GPU read domains will
4384 * need to be invalidated at next use.
4385 */
4386 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004387 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4388 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004389 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004390
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004391 trace_i915_gem_object_change_domain(obj,
4392 old_read_domains,
4393 old_write_domain);
4394
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004395 return 0;
4396}
4397
Eric Anholt673a3942008-07-30 12:06:12 -07004398/* Throttle our rendering by waiting until the ring has completed our requests
4399 * emitted over 20 msec ago.
4400 *
Eric Anholtb9624422009-06-03 07:27:35 +00004401 * Note that if we were to use the current jiffies each time around the loop,
4402 * we wouldn't escape the function with any frames outstanding if the time to
4403 * render a frame was over 20ms.
4404 *
Eric Anholt673a3942008-07-30 12:06:12 -07004405 * This should get us reasonable parallelism between CPU and GPU but also
4406 * relatively low latency when blocking on a particular request to finish.
4407 */
4408static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004409i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004410{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004411 struct drm_i915_private *dev_priv = dev->dev_private;
4412 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004413 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004414 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004415 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004416
Daniel Vetter308887a2012-11-14 17:14:06 +01004417 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4418 if (ret)
4419 return ret;
4420
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004421 /* ABI: return -EIO if already wedged */
4422 if (i915_terminally_wedged(&dev_priv->gpu_error))
4423 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004424
Chris Wilson1c255952010-09-26 11:03:27 +01004425 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004426 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004427 if (time_after_eq(request->emitted_jiffies, recent_enough))
4428 break;
4429
John Harrisonfcfa423c2015-05-29 17:44:12 +01004430 /*
4431 * Note that the request might not have been submitted yet.
4432 * In which case emitted_jiffies will be zero.
4433 */
4434 if (!request->emitted_jiffies)
4435 continue;
4436
John Harrison54fb2412014-11-24 18:49:27 +00004437 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004438 }
John Harrisonff865882014-11-24 18:49:28 +00004439 if (target)
4440 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004441 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004442
John Harrison54fb2412014-11-24 18:49:27 +00004443 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004444 return 0;
4445
Chris Wilson299259a2016-04-13 17:35:06 +01004446 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004447 if (ret == 0)
4448 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004449
Chris Wilson73db04c2016-04-28 09:56:55 +01004450 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00004451
Eric Anholt673a3942008-07-30 12:06:12 -07004452 return ret;
4453}
4454
Chris Wilsond23db882014-05-23 08:48:08 +02004455static bool
4456i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4457{
4458 struct drm_i915_gem_object *obj = vma->obj;
4459
4460 if (alignment &&
4461 vma->node.start & (alignment - 1))
4462 return true;
4463
4464 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4465 return true;
4466
4467 if (flags & PIN_OFFSET_BIAS &&
4468 vma->node.start < (flags & PIN_OFFSET_MASK))
4469 return true;
4470
Chris Wilson506a8e82015-12-08 11:55:07 +00004471 if (flags & PIN_OFFSET_FIXED &&
4472 vma->node.start != (flags & PIN_OFFSET_MASK))
4473 return true;
4474
Chris Wilsond23db882014-05-23 08:48:08 +02004475 return false;
4476}
4477
Chris Wilsond0710ab2015-11-20 14:16:39 +00004478void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4479{
4480 struct drm_i915_gem_object *obj = vma->obj;
4481 bool mappable, fenceable;
4482 u32 fence_size, fence_alignment;
4483
4484 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4485 obj->base.size,
4486 obj->tiling_mode);
4487 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4488 obj->base.size,
4489 obj->tiling_mode,
4490 true);
4491
4492 fenceable = (vma->node.size == fence_size &&
4493 (vma->node.start & (fence_alignment - 1)) == 0);
4494
4495 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004496 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004497
4498 obj->map_and_fenceable = mappable && fenceable;
4499}
4500
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004501static int
4502i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4503 struct i915_address_space *vm,
4504 const struct i915_ggtt_view *ggtt_view,
4505 uint32_t alignment,
4506 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004507{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004508 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004509 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004510 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004511 int ret;
4512
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004513 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4514 return -ENODEV;
4515
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004516 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004517 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004518
Chris Wilsonc826c442014-10-31 13:53:53 +00004519 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4520 return -EINVAL;
4521
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004522 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4523 return -EINVAL;
4524
4525 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4526 i915_gem_obj_to_vma(obj, vm);
4527
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004528 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004529 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4530 return -EBUSY;
4531
Chris Wilsond23db882014-05-23 08:48:08 +02004532 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004533 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004534 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004535 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004536 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004537 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004538 upper_32_bits(vma->node.start),
4539 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004540 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004541 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004542 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004543 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004544 if (ret)
4545 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004546
4547 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004548 }
4549 }
4550
Chris Wilsonef79e172014-10-31 13:53:52 +00004551 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004552 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004553 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4554 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004555 if (IS_ERR(vma))
4556 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004557 } else {
4558 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004559 if (ret)
4560 return ret;
4561 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004562
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004563 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4564 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004565 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004566 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4567 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004568
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004569 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004570 return 0;
4571}
4572
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004573int
4574i915_gem_object_pin(struct drm_i915_gem_object *obj,
4575 struct i915_address_space *vm,
4576 uint32_t alignment,
4577 uint64_t flags)
4578{
4579 return i915_gem_object_do_pin(obj, vm,
4580 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4581 alignment, flags);
4582}
4583
4584int
4585i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4586 const struct i915_ggtt_view *view,
4587 uint32_t alignment,
4588 uint64_t flags)
4589{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004590 struct drm_device *dev = obj->base.dev;
4591 struct drm_i915_private *dev_priv = to_i915(dev);
4592 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4593
Matthew Auldade7daa2016-03-24 15:54:20 +00004594 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004595
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004596 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004597 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004598}
4599
Eric Anholt673a3942008-07-30 12:06:12 -07004600void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004601i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4602 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004603{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004604 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004605
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004606 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004607 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004608
Chris Wilson30154652015-04-07 17:28:24 +01004609 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004610}
4611
4612int
Eric Anholt673a3942008-07-30 12:06:12 -07004613i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004614 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004615{
4616 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004617 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004618 int ret;
4619
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004620 ret = i915_mutex_lock_interruptible(dev);
4621 if (ret)
4622 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004623
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004624 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004625 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004626 ret = -ENOENT;
4627 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004628 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004629
Chris Wilson0be555b2010-08-04 15:36:30 +01004630 /* Count all active objects as busy, even if they are currently not used
4631 * by the gpu. Users of this interface expect objects to eventually
4632 * become non-busy without any further actions, therefore emit any
4633 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004634 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004635 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004636 if (ret)
4637 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004638
Chris Wilson426960b2016-01-15 16:51:46 +00004639 args->busy = 0;
4640 if (obj->active) {
4641 int i;
4642
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004643 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004644 struct drm_i915_gem_request *req;
4645
4646 req = obj->last_read_req[i];
4647 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004648 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004649 }
4650 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004651 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004652 }
Eric Anholt673a3942008-07-30 12:06:12 -07004653
Chris Wilsonb4716182015-04-27 13:41:17 +01004654unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004655 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004656unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004657 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004658 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004659}
4660
4661int
4662i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4663 struct drm_file *file_priv)
4664{
Akshay Joshi0206e352011-08-16 15:34:10 -04004665 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004666}
4667
Chris Wilson3ef94da2009-09-14 16:50:29 +01004668int
4669i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4670 struct drm_file *file_priv)
4671{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004672 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004673 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004674 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004675 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004676
4677 switch (args->madv) {
4678 case I915_MADV_DONTNEED:
4679 case I915_MADV_WILLNEED:
4680 break;
4681 default:
4682 return -EINVAL;
4683 }
4684
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004685 ret = i915_mutex_lock_interruptible(dev);
4686 if (ret)
4687 return ret;
4688
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004689 obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004690 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004691 ret = -ENOENT;
4692 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004693 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004694
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004695 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004696 ret = -EINVAL;
4697 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004698 }
4699
Daniel Vetter656bfa32014-11-20 09:26:30 +01004700 if (obj->pages &&
4701 obj->tiling_mode != I915_TILING_NONE &&
4702 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4703 if (obj->madv == I915_MADV_WILLNEED)
4704 i915_gem_object_unpin_pages(obj);
4705 if (args->madv == I915_MADV_WILLNEED)
4706 i915_gem_object_pin_pages(obj);
4707 }
4708
Chris Wilson05394f32010-11-08 19:18:58 +00004709 if (obj->madv != __I915_MADV_PURGED)
4710 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004711
Chris Wilson6c085a72012-08-20 11:40:46 +02004712 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004713 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004714 i915_gem_object_truncate(obj);
4715
Chris Wilson05394f32010-11-08 19:18:58 +00004716 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004717
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004718out:
Chris Wilson05394f32010-11-08 19:18:58 +00004719 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004720unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004721 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004722 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004723}
4724
Chris Wilson37e680a2012-06-07 15:38:42 +01004725void i915_gem_object_init(struct drm_i915_gem_object *obj,
4726 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004727{
Chris Wilsonb4716182015-04-27 13:41:17 +01004728 int i;
4729
Ben Widawsky35c20a62013-05-31 11:28:48 -07004730 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004731 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004732 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004733 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004734 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004735 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004736
Chris Wilson37e680a2012-06-07 15:38:42 +01004737 obj->ops = ops;
4738
Chris Wilson0327d6b2012-08-11 15:41:06 +01004739 obj->fence_reg = I915_FENCE_REG_NONE;
4740 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004741
4742 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4743}
4744
Chris Wilson37e680a2012-06-07 15:38:42 +01004745static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004746 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004747 .get_pages = i915_gem_object_get_pages_gtt,
4748 .put_pages = i915_gem_object_put_pages_gtt,
4749};
4750
Dave Gordond37cd8a2016-04-22 19:14:32 +01004751struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004752 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004753{
Daniel Vetterc397b902010-04-09 19:05:07 +00004754 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004755 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004756 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004757 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004758
Chris Wilson42dcedd2012-11-15 11:32:30 +00004759 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004760 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004761 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004762
Chris Wilsonfe3db792016-04-25 13:32:13 +01004763 ret = drm_gem_object_init(dev, &obj->base, size);
4764 if (ret)
4765 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004766
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004767 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4768 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4769 /* 965gm cannot relocate objects above 4GiB. */
4770 mask &= ~__GFP_HIGHMEM;
4771 mask |= __GFP_DMA32;
4772 }
4773
Al Viro496ad9a2013-01-23 17:07:38 -05004774 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004775 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004776
Chris Wilson37e680a2012-06-07 15:38:42 +01004777 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004778
Daniel Vetterc397b902010-04-09 19:05:07 +00004779 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4780 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4781
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004782 if (HAS_LLC(dev)) {
4783 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004784 * cache) for about a 10% performance improvement
4785 * compared to uncached. Graphics requests other than
4786 * display scanout are coherent with the CPU in
4787 * accessing this cache. This means in this mode we
4788 * don't need to clflush on the CPU side, and on the
4789 * GPU side we only need to flush internal caches to
4790 * get data visible to the CPU.
4791 *
4792 * However, we maintain the display planes as UC, and so
4793 * need to rebind when first used as such.
4794 */
4795 obj->cache_level = I915_CACHE_LLC;
4796 } else
4797 obj->cache_level = I915_CACHE_NONE;
4798
Daniel Vetterd861e332013-07-24 23:25:03 +02004799 trace_i915_gem_object_create(obj);
4800
Chris Wilson05394f32010-11-08 19:18:58 +00004801 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004802
4803fail:
4804 i915_gem_object_free(obj);
4805
4806 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004807}
4808
Chris Wilson340fbd82014-05-22 09:16:52 +01004809static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4810{
4811 /* If we are the last user of the backing storage (be it shmemfs
4812 * pages or stolen etc), we know that the pages are going to be
4813 * immediately released. In this case, we can then skip copying
4814 * back the contents from the GPU.
4815 */
4816
4817 if (obj->madv != I915_MADV_WILLNEED)
4818 return false;
4819
4820 if (obj->base.filp == NULL)
4821 return true;
4822
4823 /* At first glance, this looks racy, but then again so would be
4824 * userspace racing mmap against close. However, the first external
4825 * reference to the filp can only be obtained through the
4826 * i915_gem_mmap_ioctl() which safeguards us against the user
4827 * acquiring such a reference whilst we are in the middle of
4828 * freeing the object.
4829 */
4830 return atomic_long_read(&obj->base.filp->f_count) == 1;
4831}
4832
Chris Wilson1488fc02012-04-24 15:47:31 +01004833void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004834{
Chris Wilson1488fc02012-04-24 15:47:31 +01004835 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004836 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004837 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004838 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004839
Paulo Zanonif65c9162013-11-27 18:20:34 -02004840 intel_runtime_pm_get(dev_priv);
4841
Chris Wilson26e12f892011-03-20 11:20:19 +00004842 trace_i915_gem_object_destroy(obj);
4843
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004844 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004845 int ret;
4846
4847 vma->pin_count = 0;
4848 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004849 if (WARN_ON(ret == -ERESTARTSYS)) {
4850 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004851
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004852 was_interruptible = dev_priv->mm.interruptible;
4853 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004854
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004855 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004856
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004857 dev_priv->mm.interruptible = was_interruptible;
4858 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004859 }
4860
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004861 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4862 * before progressing. */
4863 if (obj->stolen)
4864 i915_gem_object_unpin_pages(obj);
4865
Daniel Vettera071fa02014-06-18 23:28:09 +02004866 WARN_ON(obj->frontbuffer_bits);
4867
Daniel Vetter656bfa32014-11-20 09:26:30 +01004868 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4869 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4870 obj->tiling_mode != I915_TILING_NONE)
4871 i915_gem_object_unpin_pages(obj);
4872
Ben Widawsky401c29f2013-05-31 11:28:47 -07004873 if (WARN_ON(obj->pages_pin_count))
4874 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004875 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004876 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004877 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004878 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004879
Chris Wilson9da3da62012-06-01 15:20:22 +01004880 BUG_ON(obj->pages);
4881
Chris Wilson2f745ad2012-09-04 21:02:58 +01004882 if (obj->base.import_attach)
4883 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004884
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004885 if (obj->ops->release)
4886 obj->ops->release(obj);
4887
Chris Wilson05394f32010-11-08 19:18:58 +00004888 drm_gem_object_release(&obj->base);
4889 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004890
Chris Wilson05394f32010-11-08 19:18:58 +00004891 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004892 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004893
4894 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004895}
4896
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004897struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4898 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004899{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004900 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004901 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004902 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4903 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004904 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004905 }
4906 return NULL;
4907}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004908
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004909struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4910 const struct i915_ggtt_view *view)
4911{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004912 struct i915_vma *vma;
4913
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004914 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004915
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004916 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004917 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004918 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004919 return NULL;
4920}
4921
Ben Widawsky2f633152013-07-17 12:19:03 -07004922void i915_gem_vma_destroy(struct i915_vma *vma)
4923{
4924 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004925
4926 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4927 if (!list_empty(&vma->exec_list))
4928 return;
4929
Chris Wilson596c5922016-02-26 11:03:20 +00004930 if (!vma->is_ggtt)
4931 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004932
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004933 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004934
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004935 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004936}
4937
Chris Wilsone3efda42014-04-09 09:19:41 +01004938static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004939i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004940{
4941 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004942 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004943
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004944 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004945 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004946}
4947
Jesse Barnes5669fca2009-02-17 15:13:31 -08004948int
Chris Wilson45c5f202013-10-16 11:50:01 +01004949i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004950{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004951 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004952 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004953
Chris Wilson45c5f202013-10-16 11:50:01 +01004954 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004955 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004956 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004957 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004958
Chris Wilsonc0336662016-05-06 15:40:21 +01004959 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004960
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004961 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004962 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004963 mutex_unlock(&dev->struct_mutex);
4964
Chris Wilson737b1502015-01-26 18:03:03 +02004965 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004966 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004967 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004968
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004969 /* Assert that we sucessfully flushed all the work and
4970 * reset the GPU back to its idle, low power state.
4971 */
4972 WARN_ON(dev_priv->mm.busy);
4973
Eric Anholt673a3942008-07-30 12:06:12 -07004974 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004975
4976err:
4977 mutex_unlock(&dev->struct_mutex);
4978 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004979}
4980
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004981void i915_gem_init_swizzling(struct drm_device *dev)
4982{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004983 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004984
Daniel Vetter11782b02012-01-31 16:47:55 +01004985 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004986 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4987 return;
4988
4989 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4990 DISP_TILE_SURFACE_SWIZZLING);
4991
Daniel Vetter11782b02012-01-31 16:47:55 +01004992 if (IS_GEN5(dev))
4993 return;
4994
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004995 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4996 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004997 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004998 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004999 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07005000 else if (IS_GEN8(dev))
5001 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08005002 else
5003 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005004}
Daniel Vettere21af882012-02-09 20:53:27 +01005005
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005006static void init_unused_ring(struct drm_device *dev, u32 base)
5007{
5008 struct drm_i915_private *dev_priv = dev->dev_private;
5009
5010 I915_WRITE(RING_CTL(base), 0);
5011 I915_WRITE(RING_HEAD(base), 0);
5012 I915_WRITE(RING_TAIL(base), 0);
5013 I915_WRITE(RING_START(base), 0);
5014}
5015
5016static void init_unused_rings(struct drm_device *dev)
5017{
5018 if (IS_I830(dev)) {
5019 init_unused_ring(dev, PRB1_BASE);
5020 init_unused_ring(dev, SRB0_BASE);
5021 init_unused_ring(dev, SRB1_BASE);
5022 init_unused_ring(dev, SRB2_BASE);
5023 init_unused_ring(dev, SRB3_BASE);
5024 } else if (IS_GEN2(dev)) {
5025 init_unused_ring(dev, SRB0_BASE);
5026 init_unused_ring(dev, SRB1_BASE);
5027 } else if (IS_GEN3(dev)) {
5028 init_unused_ring(dev, PRB1_BASE);
5029 init_unused_ring(dev, PRB2_BASE);
5030 }
5031}
5032
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005033int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005034{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005035 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005036 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005037
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005038 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005039 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00005040 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005041
5042 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005043 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005044 if (ret)
5045 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08005046 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01005047
Jani Nikulad39398f2015-10-07 11:17:44 +03005048 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01005049 ret = intel_init_blt_ring_buffer(dev);
5050 if (ret)
5051 goto cleanup_bsd_ring;
5052 }
5053
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005054 if (HAS_VEBOX(dev)) {
5055 ret = intel_init_vebox_ring_buffer(dev);
5056 if (ret)
5057 goto cleanup_blt_ring;
5058 }
5059
Zhao Yakui845f74a2014-04-17 10:37:37 +08005060 if (HAS_BSD2(dev)) {
5061 ret = intel_init_bsd2_ring_buffer(dev);
5062 if (ret)
5063 goto cleanup_vebox_ring;
5064 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005065
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005066 return 0;
5067
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005068cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005069 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005070cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005071 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005072cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005073 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005074cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005075 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005076
5077 return ret;
5078}
5079
5080int
5081i915_gem_init_hw(struct drm_device *dev)
5082{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005083 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005084 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01005085 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005086
Chris Wilson5e4f5182015-02-13 14:35:59 +00005087 /* Double layer security blanket, see i915_gem_init() */
5088 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5089
Mika Kuoppala3accaf72016-04-13 17:26:43 +03005090 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005091 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005092
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005093 if (IS_HASWELL(dev))
5094 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5095 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005096
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005097 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005098 if (IS_IVYBRIDGE(dev)) {
5099 u32 temp = I915_READ(GEN7_MSG_CTL);
5100 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5101 I915_WRITE(GEN7_MSG_CTL, temp);
5102 } else if (INTEL_INFO(dev)->gen >= 7) {
5103 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5104 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5105 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5106 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005107 }
5108
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005109 i915_gem_init_swizzling(dev);
5110
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005111 /*
5112 * At least 830 can leave some of the unused rings
5113 * "active" (ie. head != tail) after resume which
5114 * will prevent c3 entry. Makes sure all unused rings
5115 * are totally idle.
5116 */
5117 init_unused_rings(dev);
5118
Dave Gordoned54c1a2016-01-19 19:02:54 +00005119 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01005120
John Harrison4ad2fd82015-06-18 13:11:20 +01005121 ret = i915_ppgtt_init_hw(dev);
5122 if (ret) {
5123 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5124 goto out;
5125 }
5126
5127 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005128 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005129 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005130 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005131 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005132 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005133
Peter Antoine0ccdacf2016-04-13 15:03:25 +01005134 intel_mocs_init_l3cc_table(dev);
5135
Alex Dai33a732f2015-08-12 15:43:36 +01005136 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01005137 ret = intel_guc_setup(dev);
5138 if (ret)
5139 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01005140
Nick Hoathe84fe802015-09-11 12:53:46 +01005141 /*
5142 * Increment the next seqno by 0x100 so we have a visible break
5143 * on re-initialisation
5144 */
5145 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
Daniel Vetter82460d92014-08-06 20:19:53 +02005146
Chris Wilson5e4f5182015-02-13 14:35:59 +00005147out:
5148 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005149 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005150}
5151
Chris Wilson1070a422012-04-24 15:47:41 +01005152int i915_gem_init(struct drm_device *dev)
5153{
5154 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005155 int ret;
5156
Chris Wilson1070a422012-04-24 15:47:41 +01005157 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005158
Oscar Mateoa83014d2014-07-24 17:04:21 +01005159 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005160 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005161 dev_priv->gt.init_engines = i915_gem_init_engines;
5162 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
5163 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005164 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005165 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005166 dev_priv->gt.init_engines = intel_logical_rings_init;
5167 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
5168 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005169 }
5170
Chris Wilson5e4f5182015-02-13 14:35:59 +00005171 /* This is just a security blanket to placate dragons.
5172 * On some systems, we very sporadically observe that the first TLBs
5173 * used by the CS may be stale, despite us poking the TLB reset. If
5174 * we hold the forcewake during initialisation these problems
5175 * just magically go away.
5176 */
5177 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5178
Chris Wilson72778cb2016-05-19 16:17:16 +01005179 i915_gem_init_userptr(dev_priv);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02005180 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005181
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005182 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005183 if (ret)
5184 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005185
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005186 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005187 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005188 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005189
5190 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005191 if (ret == -EIO) {
5192 /* Allow ring initialisation to fail by marking the GPU as
5193 * wedged. But we only want to do this where the GPU is angry,
5194 * for all other failure, such as an allocation failure, bail.
5195 */
5196 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005197 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005198 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005199 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005200
5201out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005202 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005203 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005204
Chris Wilson60990322014-04-09 09:19:42 +01005205 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005206}
5207
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005208void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005209i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005210{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005211 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005212 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005213
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005214 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005215 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005216}
5217
Chris Wilson64193402010-10-24 12:38:05 +01005218static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005219init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005220{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005221 INIT_LIST_HEAD(&engine->active_list);
5222 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005223}
5224
Eric Anholt673a3942008-07-30 12:06:12 -07005225void
Imre Deak40ae4e12016-03-16 14:54:03 +02005226i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5227{
5228 struct drm_device *dev = dev_priv->dev;
5229
5230 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5231 !IS_CHERRYVIEW(dev_priv))
5232 dev_priv->num_fence_regs = 32;
5233 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5234 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5235 dev_priv->num_fence_regs = 16;
5236 else
5237 dev_priv->num_fence_regs = 8;
5238
Chris Wilsonc0336662016-05-06 15:40:21 +01005239 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005240 dev_priv->num_fence_regs =
5241 I915_READ(vgtif_reg(avail_rs.fence_num));
5242
5243 /* Initialize fence registers to zero */
5244 i915_gem_restore_fences(dev);
5245
5246 i915_gem_detect_bit_6_swizzle(dev);
5247}
5248
5249void
Imre Deakd64aa092016-01-19 15:26:29 +02005250i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005251{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005252 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005253 int i;
5254
Chris Wilsonefab6d82015-04-07 16:20:57 +01005255 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005256 kmem_cache_create("i915_gem_object",
5257 sizeof(struct drm_i915_gem_object), 0,
5258 SLAB_HWCACHE_ALIGN,
5259 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005260 dev_priv->vmas =
5261 kmem_cache_create("i915_gem_vma",
5262 sizeof(struct i915_vma), 0,
5263 SLAB_HWCACHE_ALIGN,
5264 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005265 dev_priv->requests =
5266 kmem_cache_create("i915_gem_request",
5267 sizeof(struct drm_i915_gem_request), 0,
5268 SLAB_HWCACHE_ALIGN,
5269 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005270
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005271 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005272 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005273 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5274 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005275 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005276 for (i = 0; i < I915_NUM_ENGINES; i++)
5277 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005278 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005279 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005280 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5281 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005282 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5283 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005284 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005285
Chris Wilson72bfa192010-12-19 11:42:05 +00005286 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5287
Nick Hoathe84fe802015-09-11 12:53:46 +01005288 /*
5289 * Set initial sequence number for requests.
5290 * Using this number allows the wraparound to happen early,
5291 * catching any obvious problems.
5292 */
5293 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5294 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5295
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005296 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005297
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005298 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005299
Chris Wilsonce453d82011-02-21 14:43:56 +00005300 dev_priv->mm.interruptible = true;
5301
Daniel Vetterf99d7062014-06-19 16:01:59 +02005302 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005303}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005304
Imre Deakd64aa092016-01-19 15:26:29 +02005305void i915_gem_load_cleanup(struct drm_device *dev)
5306{
5307 struct drm_i915_private *dev_priv = to_i915(dev);
5308
5309 kmem_cache_destroy(dev_priv->requests);
5310 kmem_cache_destroy(dev_priv->vmas);
5311 kmem_cache_destroy(dev_priv->objects);
5312}
5313
Chris Wilson461fb992016-05-14 07:26:33 +01005314int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5315{
5316 struct drm_i915_gem_object *obj;
5317
5318 /* Called just before we write the hibernation image.
5319 *
5320 * We need to update the domain tracking to reflect that the CPU
5321 * will be accessing all the pages to create and restore from the
5322 * hibernation, and so upon restoration those pages will be in the
5323 * CPU domain.
5324 *
5325 * To make sure the hibernation image contains the latest state,
5326 * we update that state just before writing out the image.
5327 */
5328
5329 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5330 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5331 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5332 }
5333
5334 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5335 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5336 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5337 }
5338
5339 return 0;
5340}
5341
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005342void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005343{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005344 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005345
5346 /* Clean up our request list when the client is going away, so that
5347 * later retire_requests won't dereference our soon-to-be-gone
5348 * file_priv.
5349 */
Chris Wilson1c255952010-09-26 11:03:27 +01005350 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005351 while (!list_empty(&file_priv->mm.request_list)) {
5352 struct drm_i915_gem_request *request;
5353
5354 request = list_first_entry(&file_priv->mm.request_list,
5355 struct drm_i915_gem_request,
5356 client_list);
5357 list_del(&request->client_list);
5358 request->file_priv = NULL;
5359 }
Chris Wilson1c255952010-09-26 11:03:27 +01005360 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005361
Chris Wilson2e1b8732015-04-27 13:41:22 +01005362 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005363 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005364 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005365 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005366 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005367}
5368
5369int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5370{
5371 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005372 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005373
5374 DRM_DEBUG_DRIVER("\n");
5375
5376 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5377 if (!file_priv)
5378 return -ENOMEM;
5379
5380 file->driver_priv = file_priv;
5381 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005382 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005383 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005384
5385 spin_lock_init(&file_priv->mm.lock);
5386 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005387
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005388 file_priv->bsd_ring = -1;
5389
Ben Widawskye422b882013-12-06 14:10:58 -08005390 ret = i915_gem_context_open(dev, file);
5391 if (ret)
5392 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005393
Ben Widawskye422b882013-12-06 14:10:58 -08005394 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005395}
5396
Daniel Vetterb680c372014-09-19 18:27:27 +02005397/**
5398 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005399 * @old: current GEM buffer for the frontbuffer slots
5400 * @new: new GEM buffer for the frontbuffer slots
5401 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005402 *
5403 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5404 * from @old and setting them in @new. Both @old and @new can be NULL.
5405 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005406void i915_gem_track_fb(struct drm_i915_gem_object *old,
5407 struct drm_i915_gem_object *new,
5408 unsigned frontbuffer_bits)
5409{
5410 if (old) {
5411 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5412 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5413 old->frontbuffer_bits &= ~frontbuffer_bits;
5414 }
5415
5416 if (new) {
5417 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5418 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5419 new->frontbuffer_bits |= frontbuffer_bits;
5420 }
5421}
5422
Ben Widawskya70a3142013-07-31 16:59:56 -07005423/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005424u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5425 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005426{
5427 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5428 struct i915_vma *vma;
5429
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005430 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005431
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005432 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005433 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005434 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5435 continue;
5436 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005437 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005438 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005439
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005440 WARN(1, "%s vma for this object not found.\n",
5441 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005442 return -1;
5443}
5444
Michel Thierry088e0df2015-08-07 17:40:17 +01005445u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5446 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005447{
5448 struct i915_vma *vma;
5449
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005450 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01005451 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005452 return vma->node.start;
5453
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005454 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005455 return -1;
5456}
5457
5458bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5459 struct i915_address_space *vm)
5460{
5461 struct i915_vma *vma;
5462
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005463 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005464 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005465 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5466 continue;
5467 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5468 return true;
5469 }
5470
5471 return false;
5472}
5473
5474bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005475 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005476{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005477 struct i915_vma *vma;
5478
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005479 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01005480 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005481 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005482 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005483 return true;
5484
5485 return false;
5486}
5487
5488bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5489{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005490 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005491
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005492 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005493 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005494 return true;
5495
5496 return false;
5497}
5498
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005499unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07005500{
Ben Widawskya70a3142013-07-31 16:59:56 -07005501 struct i915_vma *vma;
5502
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005503 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07005504
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005505 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005506 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005507 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07005508 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005509 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005510
Ben Widawskya70a3142013-07-31 16:59:56 -07005511 return 0;
5512}
5513
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005514bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005515{
5516 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005517 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005518 if (vma->pin_count > 0)
5519 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005520
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005521 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005522}
Dave Gordonea702992015-07-09 19:29:02 +01005523
Dave Gordon033908a2015-12-10 18:51:23 +00005524/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5525struct page *
5526i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5527{
5528 struct page *page;
5529
5530 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01005531 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00005532 return NULL;
5533
5534 page = i915_gem_object_get_page(obj, n);
5535 set_page_dirty(page);
5536 return page;
5537}
5538
Dave Gordonea702992015-07-09 19:29:02 +01005539/* Allocate a new GEM object and fill it with the supplied data */
5540struct drm_i915_gem_object *
5541i915_gem_object_create_from_data(struct drm_device *dev,
5542 const void *data, size_t size)
5543{
5544 struct drm_i915_gem_object *obj;
5545 struct sg_table *sg;
5546 size_t bytes;
5547 int ret;
5548
Dave Gordond37cd8a2016-04-22 19:14:32 +01005549 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005550 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005551 return obj;
5552
5553 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5554 if (ret)
5555 goto fail;
5556
5557 ret = i915_gem_object_get_pages(obj);
5558 if (ret)
5559 goto fail;
5560
5561 i915_gem_object_pin_pages(obj);
5562 sg = obj->pages;
5563 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005564 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005565 i915_gem_object_unpin_pages(obj);
5566
5567 if (WARN_ON(bytes != size)) {
5568 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5569 ret = -EFAULT;
5570 goto fail;
5571 }
5572
5573 return obj;
5574
5575fail:
5576 drm_gem_object_unreference(&obj->base);
5577 return ERR_PTR(ret);
5578}