blob: d986a3598827121495892a79b6427337b1ee90ba [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
57 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
58 return true;
59
60 return obj->pin_display;
61}
62
Chris Wilson73aa8082010-09-30 11:46:12 +010063/* some bookkeeping */
64static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
65 size_t size)
66{
Daniel Vetterc20e8352013-07-24 22:40:23 +020067 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010068 dev_priv->mm.object_count++;
69 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020070 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010071}
72
73static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
74 size_t size)
75{
Daniel Vetterc20e8352013-07-24 22:40:23 +020076 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010077 dev_priv->mm.object_count--;
78 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020079 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010080}
81
Chris Wilson21dd3732011-01-26 15:55:56 +000082static int
Daniel Vetter33196de2012-11-14 17:14:05 +010083i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010084{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085 int ret;
86
Chris Wilsond98c52c2016-04-13 17:35:05 +010087 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +010088 return 0;
89
Daniel Vetter0a6759c2012-07-04 22:18:41 +020090 /*
91 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
92 * userspace. If it takes that long something really bad is going on and
93 * we should simply try to bail out and fail as gracefully as possible.
94 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010095 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +010096 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +010097 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +020098 if (ret == 0) {
99 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
100 return -EIO;
101 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100103 } else {
104 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106}
107
Chris Wilson54cf91d2010-11-25 18:00:26 +0000108int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100109{
Daniel Vetter33196de2012-11-14 17:14:05 +0100110 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100111 int ret;
112
Daniel Vetter33196de2012-11-14 17:14:05 +0100113 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100114 if (ret)
115 return ret;
116
117 ret = mutex_lock_interruptible(&dev->struct_mutex);
118 if (ret)
119 return ret;
120
Chris Wilson23bc5982010-09-29 16:10:57 +0100121 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100122 return 0;
123}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124
Eric Anholt673a3942008-07-30 12:06:12 -0700125int
Eric Anholt5a125c32008-10-22 21:40:13 -0700126i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000127 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700128{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300129 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200130 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300131 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100132 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000133 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134
Chris Wilson6299f992010-11-24 12:23:44 +0000135 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100136 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000137 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100138 if (vma->pin_count)
139 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000140 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100141 if (vma->pin_count)
142 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100143 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700144
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300145 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000147
Eric Anholt5a125c32008-10-22 21:40:13 -0700148 return 0;
149}
150
Chris Wilson6a2c4232014-11-04 04:51:40 -0800151static int
152i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100153{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800154 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
155 char *vaddr = obj->phys_handle->vaddr;
156 struct sg_table *st;
157 struct scatterlist *sg;
158 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100159
Chris Wilson6a2c4232014-11-04 04:51:40 -0800160 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
161 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100162
Chris Wilson6a2c4232014-11-04 04:51:40 -0800163 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
164 struct page *page;
165 char *src;
166
167 page = shmem_read_mapping_page(mapping, i);
168 if (IS_ERR(page))
169 return PTR_ERR(page);
170
171 src = kmap_atomic(page);
172 memcpy(vaddr, src, PAGE_SIZE);
173 drm_clflush_virt_range(vaddr, PAGE_SIZE);
174 kunmap_atomic(src);
175
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300176 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 vaddr += PAGE_SIZE;
178 }
179
Chris Wilsonc0336662016-05-06 15:40:21 +0100180 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181
182 st = kmalloc(sizeof(*st), GFP_KERNEL);
183 if (st == NULL)
184 return -ENOMEM;
185
186 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
187 kfree(st);
188 return -ENOMEM;
189 }
190
191 sg = st->sgl;
192 sg->offset = 0;
193 sg->length = obj->base.size;
194
195 sg_dma_address(sg) = obj->phys_handle->busaddr;
196 sg_dma_len(sg) = obj->base.size;
197
198 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 return 0;
200}
201
202static void
203i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
204{
205 int ret;
206
207 BUG_ON(obj->madv == __I915_MADV_PURGED);
208
209 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100210 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800211 /* In the event of a disaster, abandon all caches and
212 * hope for the best.
213 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
215 }
216
217 if (obj->madv == I915_MADV_DONTNEED)
218 obj->dirty = 0;
219
220 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100221 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800222 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100223 int i;
224
225 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 struct page *page;
227 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100228
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229 page = shmem_read_mapping_page(mapping, i);
230 if (IS_ERR(page))
231 continue;
232
233 dst = kmap_atomic(page);
234 drm_clflush_virt_range(vaddr, PAGE_SIZE);
235 memcpy(dst, vaddr, PAGE_SIZE);
236 kunmap_atomic(dst);
237
238 set_page_dirty(page);
239 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100240 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300241 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100242 vaddr += PAGE_SIZE;
243 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100245 }
246
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 sg_free_table(obj->pages);
248 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249}
250
251static void
252i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
253{
254 drm_pci_free(obj->base.dev, obj->phys_handle);
255}
256
257static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
258 .get_pages = i915_gem_object_get_pages_phys,
259 .put_pages = i915_gem_object_put_pages_phys,
260 .release = i915_gem_object_release_phys,
261};
262
263static int
264drop_pages(struct drm_i915_gem_object *obj)
265{
266 struct i915_vma *vma, *next;
267 int ret;
268
269 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000270 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800271 if (i915_vma_unbind(vma))
272 break;
273
274 ret = i915_gem_object_put_pages(obj);
275 drm_gem_object_unreference(&obj->base);
276
277 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100278}
279
280int
281i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
282 int align)
283{
284 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800285 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100286
287 if (obj->phys_handle) {
288 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
289 return -EBUSY;
290
291 return 0;
292 }
293
294 if (obj->madv != I915_MADV_WILLNEED)
295 return -EFAULT;
296
297 if (obj->base.filp == NULL)
298 return -EINVAL;
299
Chris Wilson6a2c4232014-11-04 04:51:40 -0800300 ret = drop_pages(obj);
301 if (ret)
302 return ret;
303
Chris Wilson00731152014-05-21 12:42:56 +0100304 /* create a new object */
305 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
306 if (!phys)
307 return -ENOMEM;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800310 obj->ops = &i915_gem_phys_ops;
311
312 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100313}
314
315static int
316i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
317 struct drm_i915_gem_pwrite *args,
318 struct drm_file *file_priv)
319{
320 struct drm_device *dev = obj->base.dev;
321 void *vaddr = obj->phys_handle->vaddr + args->offset;
322 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200323 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800324
325 /* We manually control the domain here and pretend that it
326 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
327 */
328 ret = i915_gem_object_wait_rendering(obj, false);
329 if (ret)
330 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100331
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700332 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100333 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
334 unsigned long unwritten;
335
336 /* The physical object once assigned is fixed for the lifetime
337 * of the obj, so we can safely drop the lock and continue
338 * to access vaddr.
339 */
340 mutex_unlock(&dev->struct_mutex);
341 unwritten = copy_from_user(vaddr, user_data, args->size);
342 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200343 if (unwritten) {
344 ret = -EFAULT;
345 goto out;
346 }
Chris Wilson00731152014-05-21 12:42:56 +0100347 }
348
Chris Wilson6a2c4232014-11-04 04:51:40 -0800349 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100350 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200351
352out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700353 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200354 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100355}
356
Chris Wilson42dcedd2012-11-15 11:32:30 +0000357void *i915_gem_object_alloc(struct drm_device *dev)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100360 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000361}
362
363void i915_gem_object_free(struct drm_i915_gem_object *obj)
364{
365 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100366 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000367}
368
Dave Airlieff72145b2011-02-07 12:16:14 +1000369static int
370i915_gem_create(struct drm_file *file,
371 struct drm_device *dev,
372 uint64_t size,
373 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700374{
Chris Wilson05394f32010-11-08 19:18:58 +0000375 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300376 int ret;
377 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700378
Dave Airlieff72145b2011-02-07 12:16:14 +1000379 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200380 if (size == 0)
381 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700382
383 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100384 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100385 if (IS_ERR(obj))
386 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700387
Chris Wilson05394f32010-11-08 19:18:58 +0000388 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100389 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200390 drm_gem_object_unreference_unlocked(&obj->base);
391 if (ret)
392 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100393
Dave Airlieff72145b2011-02-07 12:16:14 +1000394 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700395 return 0;
396}
397
Dave Airlieff72145b2011-02-07 12:16:14 +1000398int
399i915_gem_dumb_create(struct drm_file *file,
400 struct drm_device *dev,
401 struct drm_mode_create_dumb *args)
402{
403 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300404 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 args->size = args->pitch * args->height;
406 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000407 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000408}
409
Dave Airlieff72145b2011-02-07 12:16:14 +1000410/**
411 * Creates a new mm object and returns a handle to it.
412 */
413int
414i915_gem_create_ioctl(struct drm_device *dev, void *data,
415 struct drm_file *file)
416{
417 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000420 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000421}
422
Daniel Vetter8c599672011-12-14 13:57:31 +0100423static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100424__copy_to_user_swizzled(char __user *cpu_vaddr,
425 const char *gpu_vaddr, int gpu_offset,
426 int length)
427{
428 int ret, cpu_offset = 0;
429
430 while (length > 0) {
431 int cacheline_end = ALIGN(gpu_offset + 1, 64);
432 int this_length = min(cacheline_end - gpu_offset, length);
433 int swizzled_gpu_offset = gpu_offset ^ 64;
434
435 ret = __copy_to_user(cpu_vaddr + cpu_offset,
436 gpu_vaddr + swizzled_gpu_offset,
437 this_length);
438 if (ret)
439 return ret + length;
440
441 cpu_offset += this_length;
442 gpu_offset += this_length;
443 length -= this_length;
444 }
445
446 return 0;
447}
448
449static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700450__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
451 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100452 int length)
453{
454 int ret, cpu_offset = 0;
455
456 while (length > 0) {
457 int cacheline_end = ALIGN(gpu_offset + 1, 64);
458 int this_length = min(cacheline_end - gpu_offset, length);
459 int swizzled_gpu_offset = gpu_offset ^ 64;
460
461 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
462 cpu_vaddr + cpu_offset,
463 this_length);
464 if (ret)
465 return ret + length;
466
467 cpu_offset += this_length;
468 gpu_offset += this_length;
469 length -= this_length;
470 }
471
472 return 0;
473}
474
Brad Volkin4c914c02014-02-18 10:15:45 -0800475/*
476 * Pins the specified object's pages and synchronizes the object with
477 * GPU accesses. Sets needs_clflush to non-zero if the caller should
478 * flush the object from the CPU cache.
479 */
480int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
481 int *needs_clflush)
482{
483 int ret;
484
485 *needs_clflush = 0;
486
Ben Widawsky1db6e2e2016-02-09 11:44:12 -0800487 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Brad Volkin4c914c02014-02-18 10:15:45 -0800488 return -EINVAL;
489
490 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
491 /* If we're not in the cpu read domain, set ourself into the gtt
492 * read domain and manually flush cachelines (if required). This
493 * optimizes for the case when the gpu will dirty the data
494 * anyway again before the next pread happens. */
495 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
496 obj->cache_level);
497 ret = i915_gem_object_wait_rendering(obj, true);
498 if (ret)
499 return ret;
500 }
501
502 ret = i915_gem_object_get_pages(obj);
503 if (ret)
504 return ret;
505
506 i915_gem_object_pin_pages(obj);
507
508 return ret;
509}
510
Daniel Vetterd174bd62012-03-25 19:47:40 +0200511/* Per-page copy function for the shmem pread fastpath.
512 * Flushes invalid cachelines before reading the target if
513 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700514static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200515shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
516 char __user *user_data,
517 bool page_do_bit17_swizzling, bool needs_clflush)
518{
519 char *vaddr;
520 int ret;
521
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200522 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200523 return -EINVAL;
524
525 vaddr = kmap_atomic(page);
526 if (needs_clflush)
527 drm_clflush_virt_range(vaddr + shmem_page_offset,
528 page_length);
529 ret = __copy_to_user_inatomic(user_data,
530 vaddr + shmem_page_offset,
531 page_length);
532 kunmap_atomic(vaddr);
533
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100534 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535}
536
Daniel Vetter23c18c72012-03-25 19:47:42 +0200537static void
538shmem_clflush_swizzled_range(char *addr, unsigned long length,
539 bool swizzled)
540{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200541 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542 unsigned long start = (unsigned long) addr;
543 unsigned long end = (unsigned long) addr + length;
544
545 /* For swizzling simply ensure that we always flush both
546 * channels. Lame, but simple and it works. Swizzled
547 * pwrite/pread is far from a hotpath - current userspace
548 * doesn't use it at all. */
549 start = round_down(start, 128);
550 end = round_up(end, 128);
551
552 drm_clflush_virt_range((void *)start, end - start);
553 } else {
554 drm_clflush_virt_range(addr, length);
555 }
556
557}
558
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559/* Only difference to the fast-path function is that this can handle bit17
560 * and uses non-atomic copy and kmap functions. */
561static int
562shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
563 char __user *user_data,
564 bool page_do_bit17_swizzling, bool needs_clflush)
565{
566 char *vaddr;
567 int ret;
568
569 vaddr = kmap(page);
570 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200571 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
572 page_length,
573 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200574
575 if (page_do_bit17_swizzling)
576 ret = __copy_to_user_swizzled(user_data,
577 vaddr, shmem_page_offset,
578 page_length);
579 else
580 ret = __copy_to_user(user_data,
581 vaddr + shmem_page_offset,
582 page_length);
583 kunmap(page);
584
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100585 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200586}
587
Eric Anholteb014592009-03-10 11:44:52 -0700588static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200589i915_gem_shmem_pread(struct drm_device *dev,
590 struct drm_i915_gem_object *obj,
591 struct drm_i915_gem_pread *args,
592 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700593{
Daniel Vetter8461d222011-12-14 13:57:32 +0100594 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700595 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100596 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100597 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100598 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200599 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200600 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200601 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700602
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200603 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700604 remain = args->size;
605
Daniel Vetter8461d222011-12-14 13:57:32 +0100606 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700607
Brad Volkin4c914c02014-02-18 10:15:45 -0800608 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 if (ret)
610 return ret;
611
Eric Anholteb014592009-03-10 11:44:52 -0700612 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100613
Imre Deak67d5a502013-02-18 19:28:02 +0200614 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
615 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200616 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100617
618 if (remain <= 0)
619 break;
620
Eric Anholteb014592009-03-10 11:44:52 -0700621 /* Operation in this page
622 *
Eric Anholteb014592009-03-10 11:44:52 -0700623 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700624 * page_length = bytes to copy for this page
625 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100626 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700627 page_length = remain;
628 if ((shmem_page_offset + page_length) > PAGE_SIZE)
629 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700630
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
632 (page_to_phys(page) & (1 << 17)) != 0;
633
Daniel Vetterd174bd62012-03-25 19:47:40 +0200634 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
635 user_data, page_do_bit17_swizzling,
636 needs_clflush);
637 if (ret == 0)
638 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700639
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200640 mutex_unlock(&dev->struct_mutex);
641
Jani Nikulad330a952014-01-21 11:24:25 +0200642 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200643 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200644 /* Userspace is tricking us, but we've already clobbered
645 * its pages with the prefault and promised to write the
646 * data up to the first fault. Hence ignore any errors
647 * and just continue. */
648 (void)ret;
649 prefaulted = 1;
650 }
651
Daniel Vetterd174bd62012-03-25 19:47:40 +0200652 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
653 user_data, page_do_bit17_swizzling,
654 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700655
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200656 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100657
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100658 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100659 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100660
Chris Wilson17793c92014-03-07 08:30:36 +0000661next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700662 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100663 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700664 offset += page_length;
665 }
666
Chris Wilson4f27b752010-10-14 15:26:45 +0100667out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100668 i915_gem_object_unpin_pages(obj);
669
Eric Anholteb014592009-03-10 11:44:52 -0700670 return ret;
671}
672
Eric Anholt673a3942008-07-30 12:06:12 -0700673/**
674 * Reads data from the object referenced by handle.
675 *
676 * On error, the contents of *data are undefined.
677 */
678int
679i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000680 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700681{
682 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000683 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100684 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700685
Chris Wilson51311d02010-11-17 09:10:42 +0000686 if (args->size == 0)
687 return 0;
688
689 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200690 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000691 args->size))
692 return -EFAULT;
693
Chris Wilson4f27b752010-10-14 15:26:45 +0100694 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100695 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100696 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700697
Chris Wilson05394f32010-11-08 19:18:58 +0000698 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000699 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 ret = -ENOENT;
701 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100702 }
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Chris Wilson7dcd2492010-09-26 20:21:44 +0100704 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000705 if (args->offset > obj->base.size ||
706 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100707 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100708 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100709 }
710
Daniel Vetter1286ff72012-05-10 15:25:09 +0200711 /* prime objects have no backing filp to GEM pread/pwrite
712 * pages from.
713 */
714 if (!obj->base.filp) {
715 ret = -EINVAL;
716 goto out;
717 }
718
Chris Wilsondb53a302011-02-03 11:57:46 +0000719 trace_i915_gem_object_pread(obj, args->offset, args->size);
720
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200721 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700722
Chris Wilson35b62a82010-09-26 20:23:38 +0100723out:
Chris Wilson05394f32010-11-08 19:18:58 +0000724 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100725unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100726 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700727 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700728}
729
Keith Packard0839ccb2008-10-30 19:38:48 -0700730/* This is the fast write path which cannot handle
731 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700732 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700733
Keith Packard0839ccb2008-10-30 19:38:48 -0700734static inline int
735fast_user_write(struct io_mapping *mapping,
736 loff_t page_base, int page_offset,
737 char __user *user_data,
738 int length)
739{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700740 void __iomem *vaddr_atomic;
741 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700742 unsigned long unwritten;
743
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700744 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 /* We can use the cpu mem copy function because this is X86. */
746 vaddr = (void __force*)vaddr_atomic + page_offset;
747 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700748 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100750 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700751}
752
Eric Anholt3de09aa2009-03-09 09:42:23 -0700753/**
754 * This is the fast pwrite path, where we copy the data directly from the
755 * user into the GTT, uncached.
756 */
Eric Anholt673a3942008-07-30 12:06:12 -0700757static int
Chris Wilson05394f32010-11-08 19:18:58 +0000758i915_gem_gtt_pwrite_fast(struct drm_device *dev,
759 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000761 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700762{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300763 struct drm_i915_private *dev_priv = to_i915(dev);
764 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Eric Anholt673a3942008-07-30 12:06:12 -0700765 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700766 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700767 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200768 int page_offset, page_length, ret;
769
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100770 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200771 if (ret)
772 goto out;
773
774 ret = i915_gem_object_set_to_gtt_domain(obj, true);
775 if (ret)
776 goto out_unpin;
777
778 ret = i915_gem_object_put_fence(obj);
779 if (ret)
780 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700781
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200782 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700783 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700784
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700785 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700787 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200788
Eric Anholt673a3942008-07-30 12:06:12 -0700789 while (remain > 0) {
790 /* Operation in this page
791 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700792 * page_base = page offset within aperture
793 * page_offset = offset within page
794 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700795 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100796 page_base = offset & PAGE_MASK;
797 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700798 page_length = remain;
799 if ((page_offset + remain) > PAGE_SIZE)
800 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700803 * source page isn't available. Return the error and we'll
804 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700805 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300806 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200807 page_offset, user_data, page_length)) {
808 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200810 }
Eric Anholt673a3942008-07-30 12:06:12 -0700811
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 remain -= page_length;
813 user_data += page_length;
814 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700815 }
Eric Anholt673a3942008-07-30 12:06:12 -0700816
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200817out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700818 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200819out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800820 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200821out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700822 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700823}
824
Daniel Vetterd174bd62012-03-25 19:47:40 +0200825/* Per-page copy function for the shmem pwrite fastpath.
826 * Flushes invalid cachelines before writing to the target if
827 * needs_clflush_before is set and flushes out any written cachelines after
828 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700829static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
831 char __user *user_data,
832 bool page_do_bit17_swizzling,
833 bool needs_clflush_before,
834 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700835{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200836 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700837 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700838
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200839 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap_atomic(page);
843 if (needs_clflush_before)
844 drm_clflush_virt_range(vaddr + shmem_page_offset,
845 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000846 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
847 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200848 if (needs_clflush_after)
849 drm_clflush_virt_range(vaddr + shmem_page_offset,
850 page_length);
851 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852
Chris Wilson755d2212012-09-04 21:02:55 +0100853 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700854}
855
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856/* Only difference to the fast-path function is that this can handle bit17
857 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700858static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
860 char __user *user_data,
861 bool page_do_bit17_swizzling,
862 bool needs_clflush_before,
863 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700864{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200865 char *vaddr;
866 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700867
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200870 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
871 page_length,
872 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200873 if (page_do_bit17_swizzling)
874 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100875 user_data,
876 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 else
878 ret = __copy_from_user(vaddr + shmem_page_offset,
879 user_data,
880 page_length);
881 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200882 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
883 page_length,
884 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100886
Chris Wilson755d2212012-09-04 21:02:55 +0100887 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700888}
889
Eric Anholt40123c12009-03-09 13:42:30 -0700890static int
Daniel Vettere244a442012-03-25 19:47:28 +0200891i915_gem_shmem_pwrite(struct drm_device *dev,
892 struct drm_i915_gem_object *obj,
893 struct drm_i915_gem_pwrite *args,
894 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700895{
Eric Anholt40123c12009-03-09 13:42:30 -0700896 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100897 loff_t offset;
898 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100899 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100900 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200901 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200902 int needs_clflush_after = 0;
903 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200904 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700905
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200906 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700907 remain = args->size;
908
Daniel Vetter8c599672011-12-14 13:57:31 +0100909 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700910
Daniel Vetter58642882012-03-25 19:47:37 +0200911 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
912 /* If we're not in the cpu write domain, set ourself into the gtt
913 * write domain and manually flush cachelines (if required). This
914 * optimizes for the case when the gpu will use the data
915 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100916 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700917 ret = i915_gem_object_wait_rendering(obj, false);
918 if (ret)
919 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200920 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100921 /* Same trick applies to invalidate partially written cachelines read
922 * before writing. */
923 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
924 needs_clflush_before =
925 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200926
Chris Wilson755d2212012-09-04 21:02:55 +0100927 ret = i915_gem_object_get_pages(obj);
928 if (ret)
929 return ret;
930
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700931 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200932
Chris Wilson755d2212012-09-04 21:02:55 +0100933 i915_gem_object_pin_pages(obj);
934
Eric Anholt40123c12009-03-09 13:42:30 -0700935 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000936 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700937
Imre Deak67d5a502013-02-18 19:28:02 +0200938 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
939 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200940 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200941 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100942
Chris Wilson9da3da62012-06-01 15:20:22 +0100943 if (remain <= 0)
944 break;
945
Eric Anholt40123c12009-03-09 13:42:30 -0700946 /* Operation in this page
947 *
Eric Anholt40123c12009-03-09 13:42:30 -0700948 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700949 * page_length = bytes to copy for this page
950 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100951 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700952
953 page_length = remain;
954 if ((shmem_page_offset + page_length) > PAGE_SIZE)
955 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700956
Daniel Vetter58642882012-03-25 19:47:37 +0200957 /* If we don't overwrite a cacheline completely we need to be
958 * careful to have up-to-date data by first clflushing. Don't
959 * overcomplicate things and flush the entire patch. */
960 partial_cacheline_write = needs_clflush_before &&
961 ((shmem_page_offset | page_length)
962 & (boot_cpu_data.x86_clflush_size - 1));
963
Daniel Vetter8c599672011-12-14 13:57:31 +0100964 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
965 (page_to_phys(page) & (1 << 17)) != 0;
966
Daniel Vetterd174bd62012-03-25 19:47:40 +0200967 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
968 user_data, page_do_bit17_swizzling,
969 partial_cacheline_write,
970 needs_clflush_after);
971 if (ret == 0)
972 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700973
Daniel Vettere244a442012-03-25 19:47:28 +0200974 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200975 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
977 user_data, page_do_bit17_swizzling,
978 partial_cacheline_write,
979 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vettere244a442012-03-25 19:47:28 +0200981 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100982
Chris Wilson755d2212012-09-04 21:02:55 +0100983 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100985
Chris Wilson17793c92014-03-07 08:30:36 +0000986next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700987 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700989 offset += page_length;
990 }
991
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100992out:
Chris Wilson755d2212012-09-04 21:02:55 +0100993 i915_gem_object_unpin_pages(obj);
994
Daniel Vettere244a442012-03-25 19:47:28 +0200995 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100996 /*
997 * Fixup: Flush cpu caches in case we didn't flush the dirty
998 * cachelines in-line while writing and the object moved
999 * out of the cpu write domain while we've dropped the lock.
1000 */
1001 if (!needs_clflush_after &&
1002 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001003 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001004 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001006 }
Eric Anholt40123c12009-03-09 13:42:30 -07001007
Daniel Vetter58642882012-03-25 19:47:37 +02001008 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001009 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001010 else
1011 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001012
Rodrigo Vivide152b62015-07-07 16:28:51 -07001013 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001014 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001015}
1016
1017/**
1018 * Writes data to the object referenced by handle.
1019 *
1020 * On error, the contents of the buffer that were to be modified are undefined.
1021 */
1022int
1023i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001024 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001025{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001026 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001027 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001029 int ret;
1030
1031 if (args->size == 0)
1032 return 0;
1033
1034 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001035 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001036 args->size))
1037 return -EFAULT;
1038
Jani Nikulad330a952014-01-21 11:24:25 +02001039 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001040 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1041 args->size);
1042 if (ret)
1043 return -EFAULT;
1044 }
Eric Anholt673a3942008-07-30 12:06:12 -07001045
Imre Deak5d77d9c2014-11-12 16:40:35 +02001046 intel_runtime_pm_get(dev_priv);
1047
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001048 ret = i915_mutex_lock_interruptible(dev);
1049 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001051
Chris Wilson05394f32010-11-08 19:18:58 +00001052 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = -ENOENT;
1055 goto unlock;
1056 }
Eric Anholt673a3942008-07-30 12:06:12 -07001057
Chris Wilson7dcd2492010-09-26 20:21:44 +01001058 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001059 if (args->offset > obj->base.size ||
1060 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001061 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001062 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001063 }
1064
Daniel Vetter1286ff72012-05-10 15:25:09 +02001065 /* prime objects have no backing filp to GEM pread/pwrite
1066 * pages from.
1067 */
1068 if (!obj->base.filp) {
1069 ret = -EINVAL;
1070 goto out;
1071 }
1072
Chris Wilsondb53a302011-02-03 11:57:46 +00001073 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1074
Daniel Vetter935aaa62012-03-25 19:47:35 +02001075 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001076 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1077 * it would end up going through the fenced access, and we'll get
1078 * different detiling behavior between reading and writing.
1079 * pread/pwrite currently are reading and writing from the CPU
1080 * perspective, requiring manual detiling by the client.
1081 */
Chris Wilson2c225692013-08-09 12:26:45 +01001082 if (obj->tiling_mode == I915_TILING_NONE &&
1083 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1084 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001085 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001086 /* Note that the gtt paths might fail with non-page-backed user
1087 * pointers (e.g. gtt mappings when moving data between
1088 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001089 }
Eric Anholt673a3942008-07-30 12:06:12 -07001090
Chris Wilson6a2c4232014-11-04 04:51:40 -08001091 if (ret == -EFAULT || ret == -ENOSPC) {
1092 if (obj->phys_handle)
1093 ret = i915_gem_phys_pwrite(obj, args, file);
1094 else
1095 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1096 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001097
Chris Wilson35b62a82010-09-26 20:23:38 +01001098out:
Chris Wilson05394f32010-11-08 19:18:58 +00001099 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001100unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001101 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001102put_rpm:
1103 intel_runtime_pm_put(dev_priv);
1104
Eric Anholt673a3942008-07-30 12:06:12 -07001105 return ret;
1106}
1107
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001108static int
1109i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001110{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001111 if (__i915_terminally_wedged(reset_counter))
1112 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001113
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001114 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001115 /* Non-interruptible callers can't handle -EAGAIN, hence return
1116 * -EIO unconditionally for these. */
1117 if (!interruptible)
1118 return -EIO;
1119
Chris Wilsond98c52c2016-04-13 17:35:05 +01001120 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001121 }
1122
1123 return 0;
1124}
1125
Chris Wilson094f9a52013-09-25 17:34:55 +01001126static void fake_irq(unsigned long data)
1127{
1128 wake_up_process((struct task_struct *)data);
1129}
1130
1131static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001132 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001133{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001134 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001135}
1136
Chris Wilsonca5b7212015-12-11 11:32:58 +00001137static unsigned long local_clock_us(unsigned *cpu)
1138{
1139 unsigned long t;
1140
1141 /* Cheaply and approximately convert from nanoseconds to microseconds.
1142 * The result and subsequent calculations are also defined in the same
1143 * approximate microseconds units. The principal source of timing
1144 * error here is from the simple truncation.
1145 *
1146 * Note that local_clock() is only defined wrt to the current CPU;
1147 * the comparisons are no longer valid if we switch CPUs. Instead of
1148 * blocking preemption for the entire busywait, we can detect the CPU
1149 * switch and use that as indicator of system load and a reason to
1150 * stop busywaiting, see busywait_stop().
1151 */
1152 *cpu = get_cpu();
1153 t = local_clock() >> 10;
1154 put_cpu();
1155
1156 return t;
1157}
1158
1159static bool busywait_stop(unsigned long timeout, unsigned cpu)
1160{
1161 unsigned this_cpu;
1162
1163 if (time_after(local_clock_us(&this_cpu), timeout))
1164 return true;
1165
1166 return this_cpu != cpu;
1167}
1168
Chris Wilson91b0c352015-12-11 11:32:57 +00001169static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001170{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001171 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001172 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001173
Chris Wilsonca5b7212015-12-11 11:32:58 +00001174 /* When waiting for high frequency requests, e.g. during synchronous
1175 * rendering split between the CPU and GPU, the finite amount of time
1176 * required to set up the irq and wait upon it limits the response
1177 * rate. By busywaiting on the request completion for a short while we
1178 * can service the high frequency waits as quick as possible. However,
1179 * if it is a slow request, we want to sleep as quickly as possible.
1180 * The tradeoff between waiting and sleeping is roughly the time it
1181 * takes to sleep on a request, on the order of a microsecond.
1182 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001183
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001184 if (req->engine->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001185 return -EBUSY;
1186
Chris Wilson821485d2015-12-11 11:32:59 +00001187 /* Only spin if we know the GPU is processing this request */
1188 if (!i915_gem_request_started(req, true))
1189 return -EAGAIN;
1190
Chris Wilsonca5b7212015-12-11 11:32:58 +00001191 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001192 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001193 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001194 return 0;
1195
Chris Wilson91b0c352015-12-11 11:32:57 +00001196 if (signal_pending_state(state, current))
1197 break;
1198
Chris Wilsonca5b7212015-12-11 11:32:58 +00001199 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001200 break;
1201
1202 cpu_relax_lowlatency();
1203 }
Chris Wilson821485d2015-12-11 11:32:59 +00001204
Daniel Vettereed29a52015-05-21 14:21:25 +02001205 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001206 return 0;
1207
1208 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001209}
1210
Chris Wilsonb3612372012-08-24 09:35:08 +01001211/**
John Harrison9c654812014-11-24 18:49:35 +00001212 * __i915_wait_request - wait until execution of request has finished
1213 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001214 * @interruptible: do an interruptible wait (normally yes)
1215 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1216 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001217 * Note: It is of utmost importance that the passed in seqno and reset_counter
1218 * values have been read by the caller in an smp safe manner. Where read-side
1219 * locks are involved, it is sufficient to read the reset_counter before
1220 * unlocking the lock that protects the seqno. For lockless tricks, the
1221 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1222 * inserted.
1223 *
John Harrison9c654812014-11-24 18:49:35 +00001224 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001225 * errno with remaining time filled in timeout argument.
1226 */
John Harrison9c654812014-11-24 18:49:35 +00001227int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001228 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001229 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001230 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001231{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001232 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 struct drm_i915_private *dev_priv = req->i915;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001234 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001235 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001236 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001237 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001238 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001239 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001240 int ret;
1241
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001242 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001243
Chris Wilsonb4716182015-04-27 13:41:17 +01001244 if (list_empty(&req->list))
1245 return 0;
1246
John Harrison1b5a4332014-11-24 18:49:42 +00001247 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001248 return 0;
1249
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001250 timeout_expire = 0;
1251 if (timeout) {
1252 if (WARN_ON(*timeout < 0))
1253 return -EINVAL;
1254
1255 if (*timeout == 0)
1256 return -ETIME;
1257
1258 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001259
1260 /*
1261 * Record current time in case interrupted by signal, or wedged.
1262 */
1263 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001264 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001265
Chris Wilson2e1b8732015-04-27 13:41:22 +01001266 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001267 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001268
John Harrison74328ee2014-11-24 18:49:38 +00001269 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001270
1271 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001272 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001273 if (ret == 0)
1274 goto out;
1275
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001276 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad92015-04-07 16:20:41 +01001277 ret = -ENODEV;
1278 goto out;
1279 }
1280
Chris Wilson094f9a52013-09-25 17:34:55 +01001281 for (;;) {
1282 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001283
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001284 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001285
Daniel Vetterf69061b2012-12-06 09:01:42 +01001286 /* We need to check whether any gpu reset happened in between
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001287 * the request being submitted and now. If a reset has occurred,
1288 * the request is effectively complete (we either are in the
1289 * process of or have discarded the rendering and completely
1290 * reset the GPU. The results of the request are lost and we
1291 * are free to continue on with the original operation.
1292 */
Chris Wilson299259a2016-04-13 17:35:06 +01001293 if (req->reset_counter != i915_reset_counter(&dev_priv->gpu_error)) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001294 ret = 0;
Chris Wilson094f9a52013-09-25 17:34:55 +01001295 break;
1296 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001297
John Harrison1b5a4332014-11-24 18:49:42 +00001298 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001299 ret = 0;
1300 break;
1301 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001302
Chris Wilson91b0c352015-12-11 11:32:57 +00001303 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001304 ret = -ERESTARTSYS;
1305 break;
1306 }
1307
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001308 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001309 ret = -ETIME;
1310 break;
1311 }
1312
1313 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001314 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001315 unsigned long expire;
1316
Chris Wilson094f9a52013-09-25 17:34:55 +01001317 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001318 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001319 mod_timer(&timer, expire);
1320 }
1321
Chris Wilson5035c272013-10-04 09:58:46 +01001322 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001323
Chris Wilson094f9a52013-09-25 17:34:55 +01001324 if (timer.function) {
1325 del_singleshot_timer_sync(&timer);
1326 destroy_timer_on_stack(&timer);
1327 }
1328 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001329 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001330 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001331
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001332 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001333
Chris Wilson2def4ad92015-04-07 16:20:41 +01001334out:
Chris Wilson2def4ad92015-04-07 16:20:41 +01001335 trace_i915_gem_request_wait_end(req);
1336
Chris Wilsonb3612372012-08-24 09:35:08 +01001337 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001338 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001339
1340 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001341
1342 /*
1343 * Apparently ktime isn't accurate enough and occasionally has a
1344 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1345 * things up to make the test happy. We allow up to 1 jiffy.
1346 *
1347 * This is a regrssion from the timespec->ktime conversion.
1348 */
1349 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1350 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001351 }
1352
Chris Wilson094f9a52013-09-25 17:34:55 +01001353 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001354}
1355
John Harrisonfcfa423c2015-05-29 17:44:12 +01001356int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1357 struct drm_file *file)
1358{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001359 struct drm_i915_file_private *file_priv;
1360
1361 WARN_ON(!req || !file || req->file_priv);
1362
1363 if (!req || !file)
1364 return -EINVAL;
1365
1366 if (req->file_priv)
1367 return -EINVAL;
1368
John Harrisonfcfa423c2015-05-29 17:44:12 +01001369 file_priv = file->driver_priv;
1370
1371 spin_lock(&file_priv->mm.lock);
1372 req->file_priv = file_priv;
1373 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1374 spin_unlock(&file_priv->mm.lock);
1375
1376 req->pid = get_pid(task_pid(current));
1377
1378 return 0;
1379}
1380
Chris Wilsonb4716182015-04-27 13:41:17 +01001381static inline void
1382i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1383{
1384 struct drm_i915_file_private *file_priv = request->file_priv;
1385
1386 if (!file_priv)
1387 return;
1388
1389 spin_lock(&file_priv->mm.lock);
1390 list_del(&request->client_list);
1391 request->file_priv = NULL;
1392 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001393
1394 put_pid(request->pid);
1395 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001396}
1397
1398static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1399{
1400 trace_i915_gem_request_retire(request);
1401
1402 /* We know the GPU must have read the request to have
1403 * sent us the seqno + interrupt, so use the position
1404 * of tail of the request to update the last known position
1405 * of the GPU head.
1406 *
1407 * Note this requires that we are always called in request
1408 * completion order.
1409 */
1410 request->ringbuf->last_retired_head = request->postfix;
1411
1412 list_del_init(&request->list);
1413 i915_gem_request_remove_from_client(request);
1414
Chris Wilsona16a4052016-04-28 09:56:56 +01001415 if (request->previous_context) {
Chris Wilson73db04c2016-04-28 09:56:55 +01001416 if (i915.enable_execlists)
Chris Wilsona16a4052016-04-28 09:56:56 +01001417 intel_lr_context_unpin(request->previous_context,
1418 request->engine);
Chris Wilson73db04c2016-04-28 09:56:55 +01001419 }
1420
Chris Wilsona16a4052016-04-28 09:56:56 +01001421 i915_gem_context_unreference(request->ctx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001422 i915_gem_request_unreference(request);
1423}
1424
1425static void
1426__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1427{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001428 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001429 struct drm_i915_gem_request *tmp;
1430
Chris Wilsonc0336662016-05-06 15:40:21 +01001431 lockdep_assert_held(&engine->i915->dev->struct_mutex);
Chris Wilsonb4716182015-04-27 13:41:17 +01001432
1433 if (list_empty(&req->list))
1434 return;
1435
1436 do {
1437 tmp = list_first_entry(&engine->request_list,
1438 typeof(*tmp), list);
1439
1440 i915_gem_request_retire(tmp);
1441 } while (tmp != req);
1442
1443 WARN_ON(i915_verify_lists(engine->dev));
1444}
1445
Chris Wilsonb3612372012-08-24 09:35:08 +01001446/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001447 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001448 * request and object lists appropriately for that event.
1449 */
1450int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001451i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001452{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001453 struct drm_i915_private *dev_priv = req->i915;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001454 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001455 int ret;
1456
Daniel Vettera4b3a572014-11-26 14:17:05 +01001457 interruptible = dev_priv->mm.interruptible;
1458
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001459 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001460
Chris Wilson299259a2016-04-13 17:35:06 +01001461 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001462 if (ret)
1463 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001464
Chris Wilsonb4716182015-04-27 13:41:17 +01001465 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001466 return 0;
1467}
1468
Chris Wilsonb3612372012-08-24 09:35:08 +01001469/**
1470 * Ensures that all rendering to the object has completed and the object is
1471 * safe to unbind from the GTT or access from the CPU.
1472 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001473int
Chris Wilsonb3612372012-08-24 09:35:08 +01001474i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1475 bool readonly)
1476{
Chris Wilsonb4716182015-04-27 13:41:17 +01001477 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001478
Chris Wilsonb4716182015-04-27 13:41:17 +01001479 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001480 return 0;
1481
Chris Wilsonb4716182015-04-27 13:41:17 +01001482 if (readonly) {
1483 if (obj->last_write_req != NULL) {
1484 ret = i915_wait_request(obj->last_write_req);
1485 if (ret)
1486 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001487
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001488 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001489 if (obj->last_read_req[i] == obj->last_write_req)
1490 i915_gem_object_retire__read(obj, i);
1491 else
1492 i915_gem_object_retire__write(obj);
1493 }
1494 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001495 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001496 if (obj->last_read_req[i] == NULL)
1497 continue;
1498
1499 ret = i915_wait_request(obj->last_read_req[i]);
1500 if (ret)
1501 return ret;
1502
1503 i915_gem_object_retire__read(obj, i);
1504 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001505 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001506 }
1507
1508 return 0;
1509}
1510
1511static void
1512i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1513 struct drm_i915_gem_request *req)
1514{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001515 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001516
1517 if (obj->last_read_req[ring] == req)
1518 i915_gem_object_retire__read(obj, ring);
1519 else if (obj->last_write_req == req)
1520 i915_gem_object_retire__write(obj);
1521
1522 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001523}
1524
Chris Wilson3236f572012-08-24 09:35:09 +01001525/* A nonblocking variant of the above wait. This is a highly dangerous routine
1526 * as the object state may change during this call.
1527 */
1528static __must_check int
1529i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001530 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001531 bool readonly)
1532{
1533 struct drm_device *dev = obj->base.dev;
1534 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001535 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001536 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001537
1538 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1539 BUG_ON(!dev_priv->mm.interruptible);
1540
Chris Wilsonb4716182015-04-27 13:41:17 +01001541 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001542 return 0;
1543
Chris Wilsonb4716182015-04-27 13:41:17 +01001544 if (readonly) {
1545 struct drm_i915_gem_request *req;
1546
1547 req = obj->last_write_req;
1548 if (req == NULL)
1549 return 0;
1550
Chris Wilsonb4716182015-04-27 13:41:17 +01001551 requests[n++] = i915_gem_request_reference(req);
1552 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001553 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001554 struct drm_i915_gem_request *req;
1555
1556 req = obj->last_read_req[i];
1557 if (req == NULL)
1558 continue;
1559
Chris Wilsonb4716182015-04-27 13:41:17 +01001560 requests[n++] = i915_gem_request_reference(req);
1561 }
1562 }
1563
1564 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001565 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001566 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001567 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001568 mutex_lock(&dev->struct_mutex);
1569
Chris Wilsonb4716182015-04-27 13:41:17 +01001570 for (i = 0; i < n; i++) {
1571 if (ret == 0)
1572 i915_gem_object_retire_request(obj, requests[i]);
1573 i915_gem_request_unreference(requests[i]);
1574 }
1575
1576 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001577}
1578
Chris Wilson2e1b8732015-04-27 13:41:22 +01001579static struct intel_rps_client *to_rps_client(struct drm_file *file)
1580{
1581 struct drm_i915_file_private *fpriv = file->driver_priv;
1582 return &fpriv->rps;
1583}
1584
Eric Anholt673a3942008-07-30 12:06:12 -07001585/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001586 * Called when user space prepares to use an object with the CPU, either
1587 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001588 */
1589int
1590i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001591 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001592{
1593 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001594 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001595 uint32_t read_domains = args->read_domains;
1596 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001597 int ret;
1598
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001599 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001600 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001601 return -EINVAL;
1602
Chris Wilson21d509e2009-06-06 09:46:02 +01001603 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001604 return -EINVAL;
1605
1606 /* Having something in the write domain implies it's in the read
1607 * domain, and only that read domain. Enforce that in the request.
1608 */
1609 if (write_domain != 0 && read_domains != write_domain)
1610 return -EINVAL;
1611
Chris Wilson76c1dec2010-09-25 11:22:51 +01001612 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001613 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001614 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001615
Chris Wilson05394f32010-11-08 19:18:58 +00001616 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001617 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001618 ret = -ENOENT;
1619 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001620 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001621
Chris Wilson3236f572012-08-24 09:35:09 +01001622 /* Try to flush the object off the GPU without holding the lock.
1623 * We will repeat the flush holding the lock in the normal manner
1624 * to catch cases where we are gazumped.
1625 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001626 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001627 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001628 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001629 if (ret)
1630 goto unref;
1631
Chris Wilson43566de2015-01-02 16:29:29 +05301632 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001633 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301634 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001635 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001636
Daniel Vetter031b6982015-06-26 19:35:16 +02001637 if (write_domain != 0)
1638 intel_fb_obj_invalidate(obj,
1639 write_domain == I915_GEM_DOMAIN_GTT ?
1640 ORIGIN_GTT : ORIGIN_CPU);
1641
Chris Wilson3236f572012-08-24 09:35:09 +01001642unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001643 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001644unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001645 mutex_unlock(&dev->struct_mutex);
1646 return ret;
1647}
1648
1649/**
1650 * Called when user space has done writes to this buffer
1651 */
1652int
1653i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001654 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001655{
1656 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001657 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001658 int ret = 0;
1659
Chris Wilson76c1dec2010-09-25 11:22:51 +01001660 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001661 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001662 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001663
Chris Wilson05394f32010-11-08 19:18:58 +00001664 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001665 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001666 ret = -ENOENT;
1667 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001668 }
1669
Eric Anholt673a3942008-07-30 12:06:12 -07001670 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001671 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001672 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001673
Chris Wilson05394f32010-11-08 19:18:58 +00001674 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001675unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001676 mutex_unlock(&dev->struct_mutex);
1677 return ret;
1678}
1679
1680/**
1681 * Maps the contents of an object, returning the address it is mapped
1682 * into.
1683 *
1684 * While the mapping holds a reference on the contents of the object, it doesn't
1685 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001686 *
1687 * IMPORTANT:
1688 *
1689 * DRM driver writers who look a this function as an example for how to do GEM
1690 * mmap support, please don't implement mmap support like here. The modern way
1691 * to implement DRM mmap support is with an mmap offset ioctl (like
1692 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1693 * That way debug tooling like valgrind will understand what's going on, hiding
1694 * the mmap call in a driver private ioctl will break that. The i915 driver only
1695 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001696 */
1697int
1698i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001699 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001700{
1701 struct drm_i915_gem_mmap *args = data;
1702 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001703 unsigned long addr;
1704
Akash Goel1816f922015-01-02 16:29:30 +05301705 if (args->flags & ~(I915_MMAP_WC))
1706 return -EINVAL;
1707
1708 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1709 return -ENODEV;
1710
Chris Wilson05394f32010-11-08 19:18:58 +00001711 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001712 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001713 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001714
Daniel Vetter1286ff72012-05-10 15:25:09 +02001715 /* prime objects have no backing filp to GEM mmap
1716 * pages from.
1717 */
1718 if (!obj->filp) {
1719 drm_gem_object_unreference_unlocked(obj);
1720 return -EINVAL;
1721 }
1722
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001723 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001724 PROT_READ | PROT_WRITE, MAP_SHARED,
1725 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301726 if (args->flags & I915_MMAP_WC) {
1727 struct mm_struct *mm = current->mm;
1728 struct vm_area_struct *vma;
1729
1730 down_write(&mm->mmap_sem);
1731 vma = find_vma(mm, addr);
1732 if (vma)
1733 vma->vm_page_prot =
1734 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1735 else
1736 addr = -ENOMEM;
1737 up_write(&mm->mmap_sem);
1738 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001739 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001740 if (IS_ERR((void *)addr))
1741 return addr;
1742
1743 args->addr_ptr = (uint64_t) addr;
1744
1745 return 0;
1746}
1747
Jesse Barnesde151cf2008-11-12 10:03:55 -08001748/**
1749 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001750 * @vma: VMA in question
1751 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001752 *
1753 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1754 * from userspace. The fault handler takes care of binding the object to
1755 * the GTT (if needed), allocating and programming a fence register (again,
1756 * only if needed based on whether the old reg is still valid or the object
1757 * is tiled) and inserting a new PTE into the faulting process.
1758 *
1759 * Note that the faulting process may involve evicting existing objects
1760 * from the GTT and/or fence registers to make room. So performance may
1761 * suffer if the GTT working set is large or there are few fence registers
1762 * left.
1763 */
1764int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1765{
Chris Wilson05394f32010-11-08 19:18:58 +00001766 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1767 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001768 struct drm_i915_private *dev_priv = to_i915(dev);
1769 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001770 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001771 pgoff_t page_offset;
1772 unsigned long pfn;
1773 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001774 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775
Paulo Zanonif65c9162013-11-27 18:20:34 -02001776 intel_runtime_pm_get(dev_priv);
1777
Jesse Barnesde151cf2008-11-12 10:03:55 -08001778 /* We don't use vmf->pgoff since that has the fake offset */
1779 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1780 PAGE_SHIFT;
1781
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001782 ret = i915_mutex_lock_interruptible(dev);
1783 if (ret)
1784 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001785
Chris Wilsondb53a302011-02-03 11:57:46 +00001786 trace_i915_gem_object_fault(obj, page_offset, true, write);
1787
Chris Wilson6e4930f2014-02-07 18:37:06 -02001788 /* Try to flush the object off the GPU first without holding the lock.
1789 * Upon reacquiring the lock, we will perform our sanity checks and then
1790 * repeat the flush holding the lock in the normal manner to catch cases
1791 * where we are gazumped.
1792 */
1793 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1794 if (ret)
1795 goto unlock;
1796
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001797 /* Access to snoopable pages through the GTT is incoherent. */
1798 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001799 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001800 goto unlock;
1801 }
1802
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001803 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001804 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001805 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001806 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001807
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001808 memset(&view, 0, sizeof(view));
1809 view.type = I915_GGTT_VIEW_PARTIAL;
1810 view.params.partial.offset = rounddown(page_offset, chunk_size);
1811 view.params.partial.size =
1812 min_t(unsigned int,
1813 chunk_size,
1814 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1815 view.params.partial.offset);
1816 }
1817
1818 /* Now pin it into the GTT if needed */
1819 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001820 if (ret)
1821 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001822
Chris Wilsonc9839302012-11-20 10:45:17 +00001823 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1824 if (ret)
1825 goto unpin;
1826
1827 ret = i915_gem_object_get_fence(obj);
1828 if (ret)
1829 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001830
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001831 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001832 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001833 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001834 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001835
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001836 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1837 /* Overriding existing pages in partial view does not cause
1838 * us any trouble as TLBs are still valid because the fault
1839 * is due to userspace losing part of the mapping or never
1840 * having accessed it before (at this partials' range).
1841 */
1842 unsigned long base = vma->vm_start +
1843 (view.params.partial.offset << PAGE_SHIFT);
1844 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001845
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001846 for (i = 0; i < view.params.partial.size; i++) {
1847 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001848 if (ret)
1849 break;
1850 }
1851
1852 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001853 } else {
1854 if (!obj->fault_mappable) {
1855 unsigned long size = min_t(unsigned long,
1856 vma->vm_end - vma->vm_start,
1857 obj->base.size);
1858 int i;
1859
1860 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1861 ret = vm_insert_pfn(vma,
1862 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1863 pfn + i);
1864 if (ret)
1865 break;
1866 }
1867
1868 obj->fault_mappable = true;
1869 } else
1870 ret = vm_insert_pfn(vma,
1871 (unsigned long)vmf->virtual_address,
1872 pfn + page_offset);
1873 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001874unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001875 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001876unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001878out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001879 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001880 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001881 /*
1882 * We eat errors when the gpu is terminally wedged to avoid
1883 * userspace unduly crashing (gl has no provisions for mmaps to
1884 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1885 * and so needs to be reported.
1886 */
1887 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001888 ret = VM_FAULT_SIGBUS;
1889 break;
1890 }
Chris Wilson045e7692010-11-07 09:18:22 +00001891 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001892 /*
1893 * EAGAIN means the gpu is hung and we'll wait for the error
1894 * handler to reset everything when re-faulting in
1895 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001896 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001897 case 0:
1898 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001899 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001900 case -EBUSY:
1901 /*
1902 * EBUSY is ok: this just means that another thread
1903 * already did the job.
1904 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001905 ret = VM_FAULT_NOPAGE;
1906 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001907 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001908 ret = VM_FAULT_OOM;
1909 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001910 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001911 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001912 ret = VM_FAULT_SIGBUS;
1913 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001914 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001915 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001916 ret = VM_FAULT_SIGBUS;
1917 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001918 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001919
1920 intel_runtime_pm_put(dev_priv);
1921 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001922}
1923
1924/**
Chris Wilson901782b2009-07-10 08:18:50 +01001925 * i915_gem_release_mmap - remove physical page mappings
1926 * @obj: obj in question
1927 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001928 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001929 * relinquish ownership of the pages back to the system.
1930 *
1931 * It is vital that we remove the page mapping if we have mapped a tiled
1932 * object through the GTT and then lose the fence register due to
1933 * resource pressure. Similarly if the object has been moved out of the
1934 * aperture, than pages mapped into userspace must be revoked. Removing the
1935 * mapping will then trigger a page fault on the next user access, allowing
1936 * fixup by i915_gem_fault().
1937 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001938void
Chris Wilson05394f32010-11-08 19:18:58 +00001939i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001940{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001941 /* Serialisation between user GTT access and our code depends upon
1942 * revoking the CPU's PTE whilst the mutex is held. The next user
1943 * pagefault then has to wait until we release the mutex.
1944 */
1945 lockdep_assert_held(&obj->base.dev->struct_mutex);
1946
Chris Wilson6299f992010-11-24 12:23:44 +00001947 if (!obj->fault_mappable)
1948 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001949
David Herrmann6796cb12014-01-03 14:24:19 +01001950 drm_vma_node_unmap(&obj->base.vma_node,
1951 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001952
1953 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1954 * memory transactions from userspace before we return. The TLB
1955 * flushing implied above by changing the PTE above *should* be
1956 * sufficient, an extra barrier here just provides us with a bit
1957 * of paranoid documentation about our requirement to serialise
1958 * memory writes before touching registers / GSM.
1959 */
1960 wmb();
1961
Chris Wilson6299f992010-11-24 12:23:44 +00001962 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001963}
1964
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001965void
1966i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1967{
1968 struct drm_i915_gem_object *obj;
1969
1970 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1971 i915_gem_release_mmap(obj);
1972}
1973
Imre Deak0fa87792013-01-07 21:47:35 +02001974uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001975i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001976{
Chris Wilsone28f8712011-07-18 13:11:49 -07001977 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001978
1979 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001980 tiling_mode == I915_TILING_NONE)
1981 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001982
1983 /* Previous chips need a power-of-two fence region when tiling */
1984 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001985 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001986 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001987 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001988
Chris Wilsone28f8712011-07-18 13:11:49 -07001989 while (gtt_size < size)
1990 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001991
Chris Wilsone28f8712011-07-18 13:11:49 -07001992 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001993}
1994
Jesse Barnesde151cf2008-11-12 10:03:55 -08001995/**
1996 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1997 * @obj: object to check
1998 *
1999 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002000 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002001 */
Imre Deakd8651102013-01-07 21:47:33 +02002002uint32_t
2003i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2004 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002006 /*
2007 * Minimum alignment is 4k (GTT page size), but might be greater
2008 * if a fence register is needed for the object.
2009 */
Imre Deakd8651102013-01-07 21:47:33 +02002010 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002011 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002012 return 4096;
2013
2014 /*
2015 * Previous chips need to be aligned to the size of the smallest
2016 * fence register that can contain the object.
2017 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002018 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002019}
2020
Chris Wilsond8cb5082012-08-11 15:41:03 +01002021static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2022{
2023 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2024 int ret;
2025
David Herrmann0de23972013-07-24 21:07:52 +02002026 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01002027 return 0;
2028
Daniel Vetterda494d72012-12-20 15:11:16 +01002029 dev_priv->mm.shrinker_no_lock_stealing = true;
2030
Chris Wilsond8cb5082012-08-11 15:41:03 +01002031 ret = drm_gem_create_mmap_offset(&obj->base);
2032 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002033 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002034
2035 /* Badly fragmented mmap space? The only way we can recover
2036 * space is by destroying unwanted objects. We can't randomly release
2037 * mmap_offsets as userspace expects them to be persistent for the
2038 * lifetime of the objects. The closest we can is to release the
2039 * offsets on purgeable objects by truncating it and marking it purged,
2040 * which prevents userspace from ever using that object again.
2041 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002042 i915_gem_shrink(dev_priv,
2043 obj->base.size >> PAGE_SHIFT,
2044 I915_SHRINK_BOUND |
2045 I915_SHRINK_UNBOUND |
2046 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002047 ret = drm_gem_create_mmap_offset(&obj->base);
2048 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002049 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002050
2051 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002052 ret = drm_gem_create_mmap_offset(&obj->base);
2053out:
2054 dev_priv->mm.shrinker_no_lock_stealing = false;
2055
2056 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002057}
2058
2059static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2060{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002061 drm_gem_free_mmap_offset(&obj->base);
2062}
2063
Dave Airlieda6b51d2014-12-24 13:11:17 +10002064int
Dave Airlieff72145b2011-02-07 12:16:14 +10002065i915_gem_mmap_gtt(struct drm_file *file,
2066 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002067 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002068 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002069{
Chris Wilson05394f32010-11-08 19:18:58 +00002070 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002071 int ret;
2072
Chris Wilson76c1dec2010-09-25 11:22:51 +01002073 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002074 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002075 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002076
Dave Airlieff72145b2011-02-07 12:16:14 +10002077 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002078 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002079 ret = -ENOENT;
2080 goto unlock;
2081 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002082
Chris Wilson05394f32010-11-08 19:18:58 +00002083 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002084 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002085 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002086 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002087 }
2088
Chris Wilsond8cb5082012-08-11 15:41:03 +01002089 ret = i915_gem_object_create_mmap_offset(obj);
2090 if (ret)
2091 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002092
David Herrmann0de23972013-07-24 21:07:52 +02002093 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002094
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002095out:
Chris Wilson05394f32010-11-08 19:18:58 +00002096 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002097unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002098 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002099 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002100}
2101
Dave Airlieff72145b2011-02-07 12:16:14 +10002102/**
2103 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2104 * @dev: DRM device
2105 * @data: GTT mapping ioctl data
2106 * @file: GEM object info
2107 *
2108 * Simply returns the fake offset to userspace so it can mmap it.
2109 * The mmap call will end up in drm_gem_mmap(), which will set things
2110 * up so we can get faults in the handler above.
2111 *
2112 * The fault handler will take care of binding the object into the GTT
2113 * (since it may have been evicted to make room for something), allocating
2114 * a fence register, and mapping the appropriate aperture address into
2115 * userspace.
2116 */
2117int
2118i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2119 struct drm_file *file)
2120{
2121 struct drm_i915_gem_mmap_gtt *args = data;
2122
Dave Airlieda6b51d2014-12-24 13:11:17 +10002123 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002124}
2125
Daniel Vetter225067e2012-08-20 10:23:20 +02002126/* Immediately discard the backing storage */
2127static void
2128i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002129{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002130 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002131
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002132 if (obj->base.filp == NULL)
2133 return;
2134
Daniel Vetter225067e2012-08-20 10:23:20 +02002135 /* Our goal here is to return as much of the memory as
2136 * is possible back to the system as we are called from OOM.
2137 * To do this we must instruct the shmfs to drop all of its
2138 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002139 */
Chris Wilson55372522014-03-25 13:23:06 +00002140 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002141 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002142}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002143
Chris Wilson55372522014-03-25 13:23:06 +00002144/* Try to discard unwanted pages */
2145static void
2146i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002147{
Chris Wilson55372522014-03-25 13:23:06 +00002148 struct address_space *mapping;
2149
2150 switch (obj->madv) {
2151 case I915_MADV_DONTNEED:
2152 i915_gem_object_truncate(obj);
2153 case __I915_MADV_PURGED:
2154 return;
2155 }
2156
2157 if (obj->base.filp == NULL)
2158 return;
2159
2160 mapping = file_inode(obj->base.filp)->i_mapping,
2161 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002162}
2163
Chris Wilson5cdf5882010-09-27 15:51:07 +01002164static void
Chris Wilson05394f32010-11-08 19:18:58 +00002165i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002166{
Imre Deak90797e62013-02-18 19:28:03 +02002167 struct sg_page_iter sg_iter;
2168 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002169
Chris Wilson05394f32010-11-08 19:18:58 +00002170 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002171
Chris Wilson6c085a72012-08-20 11:40:46 +02002172 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002173 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002174 /* In the event of a disaster, abandon all caches and
2175 * hope for the best.
2176 */
Chris Wilson2c225692013-08-09 12:26:45 +01002177 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002178 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2179 }
2180
Imre Deake2273302015-07-09 12:59:05 +03002181 i915_gem_gtt_finish_object(obj);
2182
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002183 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002184 i915_gem_object_save_bit_17_swizzle(obj);
2185
Chris Wilson05394f32010-11-08 19:18:58 +00002186 if (obj->madv == I915_MADV_DONTNEED)
2187 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002188
Imre Deak90797e62013-02-18 19:28:03 +02002189 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002190 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002191
Chris Wilson05394f32010-11-08 19:18:58 +00002192 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002193 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002194
Chris Wilson05394f32010-11-08 19:18:58 +00002195 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002196 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002197
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002198 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002199 }
Chris Wilson05394f32010-11-08 19:18:58 +00002200 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002201
Chris Wilson9da3da62012-06-01 15:20:22 +01002202 sg_free_table(obj->pages);
2203 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002204}
2205
Chris Wilsondd624af2013-01-15 12:39:35 +00002206int
Chris Wilson37e680a2012-06-07 15:38:42 +01002207i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2208{
2209 const struct drm_i915_gem_object_ops *ops = obj->ops;
2210
Chris Wilson2f745ad2012-09-04 21:02:58 +01002211 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002212 return 0;
2213
Chris Wilsona5570172012-09-04 21:02:54 +01002214 if (obj->pages_pin_count)
2215 return -EBUSY;
2216
Ben Widawsky98438772013-07-31 17:00:12 -07002217 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002218
Chris Wilsona2165e32012-12-03 11:49:00 +00002219 /* ->put_pages might need to allocate memory for the bit17 swizzle
2220 * array, hence protect them from being reaped by removing them from gtt
2221 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002222 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002223
Chris Wilson0a798eb2016-04-08 12:11:11 +01002224 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002225 if (is_vmalloc_addr(obj->mapping))
2226 vunmap(obj->mapping);
2227 else
2228 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002229 obj->mapping = NULL;
2230 }
2231
Chris Wilson37e680a2012-06-07 15:38:42 +01002232 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002233 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002234
Chris Wilson55372522014-03-25 13:23:06 +00002235 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002236
2237 return 0;
2238}
2239
Chris Wilson37e680a2012-06-07 15:38:42 +01002240static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002241i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002242{
Chris Wilson6c085a72012-08-20 11:40:46 +02002243 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002244 int page_count, i;
2245 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002246 struct sg_table *st;
2247 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002248 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002249 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002250 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002251 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002252 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002253
Chris Wilson6c085a72012-08-20 11:40:46 +02002254 /* Assert that the object is not currently in any GPU domain. As it
2255 * wasn't in the GTT, there shouldn't be any way it could have been in
2256 * a GPU cache
2257 */
2258 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2259 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2260
Chris Wilson9da3da62012-06-01 15:20:22 +01002261 st = kmalloc(sizeof(*st), GFP_KERNEL);
2262 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002263 return -ENOMEM;
2264
Chris Wilson9da3da62012-06-01 15:20:22 +01002265 page_count = obj->base.size / PAGE_SIZE;
2266 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002267 kfree(st);
2268 return -ENOMEM;
2269 }
2270
2271 /* Get the list of pages out of our struct file. They'll be pinned
2272 * at this point until we release them.
2273 *
2274 * Fail silently without starting the shrinker
2275 */
Al Viro496ad9a2013-01-23 17:07:38 -05002276 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002277 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002278 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002279 sg = st->sgl;
2280 st->nents = 0;
2281 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002282 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2283 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002284 i915_gem_shrink(dev_priv,
2285 page_count,
2286 I915_SHRINK_BOUND |
2287 I915_SHRINK_UNBOUND |
2288 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002289 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2290 }
2291 if (IS_ERR(page)) {
2292 /* We've tried hard to allocate the memory by reaping
2293 * our own buffer, now let the real VM do its job and
2294 * go down in flames if truly OOM.
2295 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002296 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002297 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002298 if (IS_ERR(page)) {
2299 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002300 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002301 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002302 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002303#ifdef CONFIG_SWIOTLB
2304 if (swiotlb_nr_tbl()) {
2305 st->nents++;
2306 sg_set_page(sg, page, PAGE_SIZE, 0);
2307 sg = sg_next(sg);
2308 continue;
2309 }
2310#endif
Imre Deak90797e62013-02-18 19:28:03 +02002311 if (!i || page_to_pfn(page) != last_pfn + 1) {
2312 if (i)
2313 sg = sg_next(sg);
2314 st->nents++;
2315 sg_set_page(sg, page, PAGE_SIZE, 0);
2316 } else {
2317 sg->length += PAGE_SIZE;
2318 }
2319 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002320
2321 /* Check that the i965g/gm workaround works. */
2322 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002323 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002324#ifdef CONFIG_SWIOTLB
2325 if (!swiotlb_nr_tbl())
2326#endif
2327 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002328 obj->pages = st;
2329
Imre Deake2273302015-07-09 12:59:05 +03002330 ret = i915_gem_gtt_prepare_object(obj);
2331 if (ret)
2332 goto err_pages;
2333
Eric Anholt673a3942008-07-30 12:06:12 -07002334 if (i915_gem_object_needs_bit17_swizzle(obj))
2335 i915_gem_object_do_bit_17_swizzle(obj);
2336
Daniel Vetter656bfa32014-11-20 09:26:30 +01002337 if (obj->tiling_mode != I915_TILING_NONE &&
2338 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2339 i915_gem_object_pin_pages(obj);
2340
Eric Anholt673a3942008-07-30 12:06:12 -07002341 return 0;
2342
2343err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002344 sg_mark_end(sg);
2345 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002346 put_page(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002347 sg_free_table(st);
2348 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002349
2350 /* shmemfs first checks if there is enough memory to allocate the page
2351 * and reports ENOSPC should there be insufficient, along with the usual
2352 * ENOMEM for a genuine allocation failure.
2353 *
2354 * We use ENOSPC in our driver to mean that we have run out of aperture
2355 * space and so want to translate the error from shmemfs back to our
2356 * usual understanding of ENOMEM.
2357 */
Imre Deake2273302015-07-09 12:59:05 +03002358 if (ret == -ENOSPC)
2359 ret = -ENOMEM;
2360
2361 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002362}
2363
Chris Wilson37e680a2012-06-07 15:38:42 +01002364/* Ensure that the associated pages are gathered from the backing storage
2365 * and pinned into our object. i915_gem_object_get_pages() may be called
2366 * multiple times before they are released by a single call to
2367 * i915_gem_object_put_pages() - once the pages are no longer referenced
2368 * either as a result of memory pressure (reaping pages under the shrinker)
2369 * or as the object is itself released.
2370 */
2371int
2372i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2373{
2374 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2375 const struct drm_i915_gem_object_ops *ops = obj->ops;
2376 int ret;
2377
Chris Wilson2f745ad2012-09-04 21:02:58 +01002378 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002379 return 0;
2380
Chris Wilson43e28f02013-01-08 10:53:09 +00002381 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002382 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002383 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002384 }
2385
Chris Wilsona5570172012-09-04 21:02:54 +01002386 BUG_ON(obj->pages_pin_count);
2387
Chris Wilson37e680a2012-06-07 15:38:42 +01002388 ret = ops->get_pages(obj);
2389 if (ret)
2390 return ret;
2391
Ben Widawsky35c20a62013-05-31 11:28:48 -07002392 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002393
2394 obj->get_page.sg = obj->pages->sgl;
2395 obj->get_page.last = 0;
2396
Chris Wilson37e680a2012-06-07 15:38:42 +01002397 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002398}
2399
Chris Wilson0a798eb2016-04-08 12:11:11 +01002400void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2401{
2402 int ret;
2403
2404 lockdep_assert_held(&obj->base.dev->struct_mutex);
2405
2406 ret = i915_gem_object_get_pages(obj);
2407 if (ret)
2408 return ERR_PTR(ret);
2409
2410 i915_gem_object_pin_pages(obj);
2411
2412 if (obj->mapping == NULL) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002413 struct page **pages;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002414
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002415 pages = NULL;
2416 if (obj->base.size == PAGE_SIZE)
2417 obj->mapping = kmap(sg_page(obj->pages->sgl));
2418 else
2419 pages = drm_malloc_gfp(obj->base.size >> PAGE_SHIFT,
2420 sizeof(*pages),
2421 GFP_TEMPORARY);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002422 if (pages != NULL) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002423 struct sg_page_iter sg_iter;
2424 int n;
2425
Chris Wilson0a798eb2016-04-08 12:11:11 +01002426 n = 0;
2427 for_each_sg_page(obj->pages->sgl, &sg_iter,
2428 obj->pages->nents, 0)
2429 pages[n++] = sg_page_iter_page(&sg_iter);
2430
2431 obj->mapping = vmap(pages, n, 0, PAGE_KERNEL);
2432 drm_free_large(pages);
2433 }
2434 if (obj->mapping == NULL) {
2435 i915_gem_object_unpin_pages(obj);
2436 return ERR_PTR(-ENOMEM);
2437 }
2438 }
2439
2440 return obj->mapping;
2441}
2442
Ben Widawskye2d05a82013-09-24 09:57:58 -07002443void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002444 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002445{
Chris Wilsonb4716182015-04-27 13:41:17 +01002446 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002447 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002448
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002449 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002450
2451 /* Add a reference if we're newly entering the active list. */
2452 if (obj->active == 0)
2453 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002454 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002455
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002456 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002457 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002458
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002459 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002460}
2461
Chris Wilsoncaea7472010-11-12 13:53:37 +00002462static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002463i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2464{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002465 GEM_BUG_ON(obj->last_write_req == NULL);
2466 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002467
2468 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002469 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002470}
2471
2472static void
2473i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002474{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002475 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002476
Chris Wilsond501b1d2016-04-13 17:35:02 +01002477 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2478 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002479
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002480 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002481 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2482
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002483 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002484 i915_gem_object_retire__write(obj);
2485
2486 obj->active &= ~(1 << ring);
2487 if (obj->active)
2488 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002489
Chris Wilson6c246952015-07-27 10:26:26 +01002490 /* Bump our place on the bound list to keep it roughly in LRU order
2491 * so that we don't steal from recently used but inactive objects
2492 * (unless we are forced to ofc!)
2493 */
2494 list_move_tail(&obj->global_list,
2495 &to_i915(obj->base.dev)->mm.bound_list);
2496
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002497 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2498 if (!list_empty(&vma->vm_link))
2499 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002500 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002501
John Harrison97b2a6a2014-11-24 18:49:26 +00002502 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002503 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002504}
2505
Chris Wilson9d7730912012-11-27 16:22:52 +00002506static int
Chris Wilsonc0336662016-05-06 15:40:21 +01002507i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002508{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002509 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002510 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002511
Chris Wilson107f27a52012-12-10 13:56:17 +02002512 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002513 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002514 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002515 if (ret)
2516 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002517 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002518 i915_gem_retire_requests(dev_priv);
Chris Wilson107f27a52012-12-10 13:56:17 +02002519
2520 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002521 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002522 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002523
Chris Wilson9d7730912012-11-27 16:22:52 +00002524 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002525}
2526
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002527int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2528{
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 int ret;
2531
2532 if (seqno == 0)
2533 return -EINVAL;
2534
2535 /* HWS page needs to be set less than what we
2536 * will inject to ring
2537 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002538 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002539 if (ret)
2540 return ret;
2541
2542 /* Carefully set the last_seqno value so that wrap
2543 * detection still works
2544 */
2545 dev_priv->next_seqno = seqno;
2546 dev_priv->last_seqno = seqno - 1;
2547 if (dev_priv->last_seqno == 0)
2548 dev_priv->last_seqno--;
2549
2550 return 0;
2551}
2552
Chris Wilson9d7730912012-11-27 16:22:52 +00002553int
Chris Wilsonc0336662016-05-06 15:40:21 +01002554i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002555{
Chris Wilson9d7730912012-11-27 16:22:52 +00002556 /* reserve 0 for non-seqno */
2557 if (dev_priv->next_seqno == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002558 int ret = i915_gem_init_seqno(dev_priv, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002559 if (ret)
2560 return ret;
2561
2562 dev_priv->next_seqno = 1;
2563 }
2564
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002565 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002566 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002567}
2568
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002569/*
2570 * NB: This function is not allowed to fail. Doing so would mean the the
2571 * request is not being tracked for completion but the work itself is
2572 * going to happen on the hardware. This would be a Bad Thing(tm).
2573 */
John Harrison75289872015-05-29 17:43:49 +01002574void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002575 struct drm_i915_gem_object *obj,
2576 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002577{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002578 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002579 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002580 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002581 u32 request_start;
Chris Wilson0251a962016-04-28 09:56:47 +01002582 u32 reserved_tail;
Chris Wilson3cce4692010-10-27 16:11:02 +01002583 int ret;
2584
Oscar Mateo48e29f52014-07-24 17:04:29 +01002585 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002586 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002587
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002588 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002589 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002590 ringbuf = request->ringbuf;
2591
John Harrison29b1b412015-06-18 13:10:09 +01002592 /*
2593 * To ensure that this call will not fail, space for its emissions
2594 * should already have been reserved in the ring buffer. Let the ring
2595 * know that it is time to use that space up.
2596 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002597 request_start = intel_ring_get_tail(ringbuf);
Chris Wilson0251a962016-04-28 09:56:47 +01002598 reserved_tail = request->reserved_space;
2599 request->reserved_space = 0;
2600
Daniel Vettercc889e02012-06-13 20:45:19 +02002601 /*
2602 * Emit any outstanding flushes - execbuf can fail to emit the flush
2603 * after having emitted the batchbuffer command. Hence we need to fix
2604 * things up similar to emitting the lazy request. The difference here
2605 * is that the flush _must_ happen before the next request, no matter
2606 * what.
2607 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002608 if (flush_caches) {
2609 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002610 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002611 else
John Harrison4866d722015-05-29 17:43:55 +01002612 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002613 /* Not allowed to fail! */
2614 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2615 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002616
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002617 trace_i915_gem_request_add(request);
2618
2619 request->head = request_start;
2620
2621 /* Whilst this request exists, batch_obj will be on the
2622 * active_list, and so will hold the active reference. Only when this
2623 * request is retired will the the batch_obj be moved onto the
2624 * inactive_list and lose its active reference. Hence we do not need
2625 * to explicitly hold another reference here.
2626 */
2627 request->batch_obj = obj;
2628
2629 /* Seal the request and mark it as pending execution. Note that
2630 * we may inspect this state, without holding any locks, during
2631 * hangcheck. Hence we apply the barrier to ensure that we do not
2632 * see a more recent value in the hws than we are tracking.
2633 */
2634 request->emitted_jiffies = jiffies;
2635 request->previous_seqno = engine->last_submitted_seqno;
2636 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2637 list_add_tail(&request->list, &engine->request_list);
2638
Chris Wilsona71d8d92012-02-15 11:25:36 +00002639 /* Record the position of the start of the request so that
2640 * should we detect the updated seqno part-way through the
2641 * GPU processing the request, we never over-estimate the
2642 * position of the head.
2643 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002644 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002645
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002646 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002647 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002648 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002649 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002650
2651 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002652 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002653 /* Not allowed to fail! */
2654 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002655
Chris Wilsonc0336662016-05-06 15:40:21 +01002656 i915_queue_hangcheck(engine->i915);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002657
Daniel Vetter87255482014-11-19 20:36:48 +01002658 queue_delayed_work(dev_priv->wq,
2659 &dev_priv->mm.retire_work,
2660 round_jiffies_up_relative(HZ));
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01002661 intel_mark_busy(dev_priv);
Daniel Vettercc889e02012-06-13 20:45:19 +02002662
John Harrison29b1b412015-06-18 13:10:09 +01002663 /* Sanity check that the reserved size was large enough. */
Chris Wilson0251a962016-04-28 09:56:47 +01002664 ret = intel_ring_get_tail(ringbuf) - request_start;
2665 if (ret < 0)
2666 ret += ringbuf->size;
2667 WARN_ONCE(ret > reserved_tail,
2668 "Not enough space reserved (%d bytes) "
2669 "for adding the request (%d bytes)\n",
2670 reserved_tail, ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002671}
2672
Mika Kuoppala939fd762014-01-30 19:04:44 +02002673static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002674 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002675{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002676 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002677
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002678 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2679
2680 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002681 return true;
2682
Chris Wilson676fa572014-12-24 08:13:39 -08002683 if (ctx->hang_stats.ban_period_seconds &&
2684 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002685 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002686 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002687 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002688 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2689 if (i915_stop_ring_allow_warn(dev_priv))
2690 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002691 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002692 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002693 }
2694
2695 return false;
2696}
2697
Mika Kuoppala939fd762014-01-30 19:04:44 +02002698static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002699 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002700 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002701{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002702 struct i915_ctx_hang_stats *hs;
2703
2704 if (WARN_ON(!ctx))
2705 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002706
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002707 hs = &ctx->hang_stats;
2708
2709 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002710 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002711 hs->batch_active++;
2712 hs->guilty_ts = get_seconds();
2713 } else {
2714 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002715 }
2716}
2717
John Harrisonabfe2622014-11-24 18:49:24 +00002718void i915_gem_request_free(struct kref *req_ref)
2719{
2720 struct drm_i915_gem_request *req = container_of(req_ref,
2721 typeof(*req), ref);
Chris Wilsonefab6d82015-04-07 16:20:57 +01002722 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002723}
2724
Dave Gordon26827082016-01-19 19:02:53 +00002725static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002726__i915_gem_request_alloc(struct intel_engine_cs *engine,
Dave Gordon26827082016-01-19 19:02:53 +00002727 struct intel_context *ctx,
2728 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002729{
Chris Wilsonc0336662016-05-06 15:40:21 +01002730 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson299259a2016-04-13 17:35:06 +01002731 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02002732 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002733 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002734
John Harrison217e46b2015-05-29 17:43:29 +01002735 if (!req_out)
2736 return -EINVAL;
2737
John Harrisonbccca492015-05-29 17:44:11 +01002738 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002739
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002740 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
2741 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
2742 * and restart.
2743 */
2744 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01002745 if (ret)
2746 return ret;
2747
Daniel Vettereed29a52015-05-21 14:21:25 +02002748 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2749 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002750 return -ENOMEM;
2751
Chris Wilsonc0336662016-05-06 15:40:21 +01002752 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002753 if (ret)
2754 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002755
John Harrison40e895c2015-05-29 17:43:26 +01002756 kref_init(&req->ref);
2757 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002758 req->engine = engine;
Chris Wilson299259a2016-04-13 17:35:06 +01002759 req->reset_counter = reset_counter;
John Harrison40e895c2015-05-29 17:43:26 +01002760 req->ctx = ctx;
2761 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002762
John Harrison29b1b412015-06-18 13:10:09 +01002763 /*
2764 * Reserve space in the ring buffer for all the commands required to
2765 * eventually emit this request. This is to guarantee that the
2766 * i915_add_request() call can't fail. Note that the reserve may need
2767 * to be redone if the request is not actually submitted straight
2768 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002769 */
Chris Wilson0251a962016-04-28 09:56:47 +01002770 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +01002771
2772 if (i915.enable_execlists)
2773 ret = intel_logical_ring_alloc_request_extras(req);
2774 else
2775 ret = intel_ring_alloc_request_extras(req);
2776 if (ret)
2777 goto err_ctx;
John Harrison29b1b412015-06-18 13:10:09 +01002778
John Harrisonbccca492015-05-29 17:44:11 +01002779 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002780 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002781
Chris Wilsonbfa01202016-04-28 09:56:48 +01002782err_ctx:
2783 i915_gem_context_unreference(ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002784err:
2785 kmem_cache_free(dev_priv->requests, req);
2786 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002787}
2788
Dave Gordon26827082016-01-19 19:02:53 +00002789/**
2790 * i915_gem_request_alloc - allocate a request structure
2791 *
2792 * @engine: engine that we wish to issue the request on.
2793 * @ctx: context that the request will be associated with.
2794 * This can be NULL if the request is not directly related to
2795 * any specific user context, in which case this function will
2796 * choose an appropriate context to use.
2797 *
2798 * Returns a pointer to the allocated request if successful,
2799 * or an error code if not.
2800 */
2801struct drm_i915_gem_request *
2802i915_gem_request_alloc(struct intel_engine_cs *engine,
2803 struct intel_context *ctx)
2804{
2805 struct drm_i915_gem_request *req;
2806 int err;
2807
2808 if (ctx == NULL)
Chris Wilsonc0336662016-05-06 15:40:21 +01002809 ctx = engine->i915->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00002810 err = __i915_gem_request_alloc(engine, ctx, &req);
2811 return err ? ERR_PTR(err) : req;
2812}
2813
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002814struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002815i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002816{
Chris Wilson4db080f2013-12-04 11:37:09 +00002817 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002818
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002819 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002820 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002821 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002822
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002823 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002824 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002825
2826 return NULL;
2827}
2828
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002829static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002830 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002831{
2832 struct drm_i915_gem_request *request;
2833 bool ring_hung;
2834
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002835 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002836
2837 if (request == NULL)
2838 return;
2839
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002840 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002841
Mika Kuoppala939fd762014-01-30 19:04:44 +02002842 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002843
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002844 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002845 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002846}
2847
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002848static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002849 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002850{
Chris Wilson608c1a52015-09-03 13:01:40 +01002851 struct intel_ringbuffer *buffer;
2852
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002853 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002854 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002855
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002856 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002857 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002858 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002859
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002860 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002861 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002862
2863 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002864 * Clear the execlists queue up before freeing the requests, as those
2865 * are the ones that keep the context and ringbuffer backing objects
2866 * pinned in place.
2867 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002868
Tomas Elf7de16912015-10-19 16:32:32 +01002869 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002870 /* Ensure irq handler finishes or is cancelled. */
2871 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002872
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002873 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002874 }
2875
2876 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002877 * We must free the requests after all the corresponding objects have
2878 * been moved off active lists. Which is the same order as the normal
2879 * retire_requests function does. This is important if object hold
2880 * implicit references on things like e.g. ppgtt address spaces through
2881 * the request.
2882 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002883 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002884 struct drm_i915_gem_request *request;
2885
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002886 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002887 struct drm_i915_gem_request,
2888 list);
2889
Chris Wilsonb4716182015-04-27 13:41:17 +01002890 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002891 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002892
2893 /* Having flushed all requests from all queues, we know that all
2894 * ringbuffers must now be empty. However, since we do not reclaim
2895 * all space when retiring the request (to prevent HEADs colliding
2896 * with rapid ringbuffer wraparound) the amount of available space
2897 * upon reset is less than when we start. Do one more pass over
2898 * all the ringbuffers to reset last_retired_head.
2899 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002900 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002901 buffer->last_retired_head = buffer->tail;
2902 intel_ring_update_space(buffer);
2903 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002904
2905 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002906}
2907
Chris Wilson069efc12010-09-30 16:53:18 +01002908void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002909{
Chris Wilsondfaae392010-09-22 10:31:52 +01002910 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002911 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002912
Chris Wilson4db080f2013-12-04 11:37:09 +00002913 /*
2914 * Before we free the objects from the requests, we need to inspect
2915 * them for finding the guilty party. As the requests only borrow
2916 * their reference to the objects, the inspection must be done first.
2917 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002918 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002919 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002920
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002921 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002922 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01002923
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002924 i915_gem_context_reset(dev);
2925
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002926 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002927
2928 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002929}
2930
2931/**
2932 * This function clears the request list as sequence numbers are passed.
2933 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002934void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002935i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002936{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002937 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002938
Chris Wilson832a3aa2015-03-18 18:19:22 +00002939 /* Retire requests first as we use it above for the early return.
2940 * If we retire requests last, we may use a later seqno and so clear
2941 * the requests lists without clearing the active list, leading to
2942 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002943 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002944 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002945 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002946
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002947 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002948 struct drm_i915_gem_request,
2949 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002950
John Harrison1b5a4332014-11-24 18:49:42 +00002951 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002952 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002953
Chris Wilsonb4716182015-04-27 13:41:17 +01002954 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002955 }
2956
Chris Wilson832a3aa2015-03-18 18:19:22 +00002957 /* Move any buffers on the active list that are no longer referenced
2958 * by the ringbuffer to the flushing/inactive lists as appropriate,
2959 * before we free the context associated with the requests.
2960 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002961 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002962 struct drm_i915_gem_object *obj;
2963
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002964 obj = list_first_entry(&engine->active_list,
2965 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002966 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002967
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002968 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002969 break;
2970
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002971 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002972 }
2973
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002974 if (unlikely(engine->trace_irq_req &&
2975 i915_gem_request_completed(engine->trace_irq_req, true))) {
2976 engine->irq_put(engine);
2977 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002978 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002979
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002980 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002981}
2982
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002983bool
Chris Wilsonc0336662016-05-06 15:40:21 +01002984i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002985{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002986 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002987 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002988
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002989 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002990 i915_gem_retire_requests_ring(engine);
2991 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002992 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002993 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002994 idle &= list_empty(&engine->execlist_queue);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002995 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002996 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002997 }
2998
2999 if (idle)
3000 mod_delayed_work(dev_priv->wq,
3001 &dev_priv->mm.idle_work,
3002 msecs_to_jiffies(100));
3003
3004 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003005}
3006
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003007static void
Eric Anholt673a3942008-07-30 12:06:12 -07003008i915_gem_retire_work_handler(struct work_struct *work)
3009{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003010 struct drm_i915_private *dev_priv =
3011 container_of(work, typeof(*dev_priv), mm.retire_work.work);
3012 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00003013 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07003014
Chris Wilson891b48c2010-09-29 12:26:37 +01003015 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003016 idle = false;
3017 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003018 idle = i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003019 mutex_unlock(&dev->struct_mutex);
3020 }
3021 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003022 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3023 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003024}
Chris Wilson891b48c2010-09-29 12:26:37 +01003025
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003026static void
3027i915_gem_idle_work_handler(struct work_struct *work)
3028{
3029 struct drm_i915_private *dev_priv =
3030 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003031 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003032 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003033
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003034 for_each_engine(engine, dev_priv)
3035 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003036 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003037
Daniel Vetter30ecad72015-12-09 09:29:36 +01003038 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003039 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003040 * by dev->struct_mutex. */
3041
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01003042 intel_mark_idle(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003043
3044 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003045 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003046 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003047
3048 mutex_unlock(&dev->struct_mutex);
3049 }
Eric Anholt673a3942008-07-30 12:06:12 -07003050}
3051
Ben Widawsky5816d642012-04-11 11:18:19 -07003052/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003053 * Ensures that an object will eventually get non-busy by flushing any required
3054 * write domains, emitting any outstanding lazy request and retiring and
3055 * completed requests.
3056 */
3057static int
3058i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3059{
John Harrisona5ac0f92015-05-29 17:44:15 +01003060 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003061
Chris Wilsonb4716182015-04-27 13:41:17 +01003062 if (!obj->active)
3063 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003064
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003065 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003066 struct drm_i915_gem_request *req;
3067
3068 req = obj->last_read_req[i];
3069 if (req == NULL)
3070 continue;
3071
3072 if (list_empty(&req->list))
3073 goto retire;
3074
Chris Wilsonb4716182015-04-27 13:41:17 +01003075 if (i915_gem_request_completed(req, true)) {
3076 __i915_gem_request_retire__upto(req);
3077retire:
3078 i915_gem_object_retire__read(obj, i);
3079 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003080 }
3081
3082 return 0;
3083}
3084
3085/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003086 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3087 * @DRM_IOCTL_ARGS: standard ioctl arguments
3088 *
3089 * Returns 0 if successful, else an error is returned with the remaining time in
3090 * the timeout parameter.
3091 * -ETIME: object is still busy after timeout
3092 * -ERESTARTSYS: signal interrupted the wait
3093 * -ENONENT: object doesn't exist
3094 * Also possible, but rare:
3095 * -EAGAIN: GPU wedged
3096 * -ENOMEM: damn
3097 * -ENODEV: Internal IRQ fail
3098 * -E?: The add request failed
3099 *
3100 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3101 * non-zero timeout parameter the wait ioctl will wait for the given number of
3102 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3103 * without holding struct_mutex the object may become re-busied before this
3104 * function completes. A similar but shorter * race condition exists in the busy
3105 * ioctl
3106 */
3107int
3108i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3109{
3110 struct drm_i915_gem_wait *args = data;
3111 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003112 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003113 int i, n = 0;
3114 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003115
Daniel Vetter11b5d512014-09-29 15:31:26 +02003116 if (args->flags != 0)
3117 return -EINVAL;
3118
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003119 ret = i915_mutex_lock_interruptible(dev);
3120 if (ret)
3121 return ret;
3122
3123 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3124 if (&obj->base == NULL) {
3125 mutex_unlock(&dev->struct_mutex);
3126 return -ENOENT;
3127 }
3128
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003129 /* Need to make sure the object gets inactive eventually. */
3130 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003131 if (ret)
3132 goto out;
3133
Chris Wilsonb4716182015-04-27 13:41:17 +01003134 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003135 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003136
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003137 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003138 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003139 */
Chris Wilson762e4582015-03-04 18:09:26 +00003140 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003141 ret = -ETIME;
3142 goto out;
3143 }
3144
3145 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003146
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003147 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003148 if (obj->last_read_req[i] == NULL)
3149 continue;
3150
3151 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3152 }
3153
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003154 mutex_unlock(&dev->struct_mutex);
3155
Chris Wilsonb4716182015-04-27 13:41:17 +01003156 for (i = 0; i < n; i++) {
3157 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003158 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003159 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003160 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01003161 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01003162 }
John Harrisonff865882014-11-24 18:49:28 +00003163 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003164
3165out:
3166 drm_gem_object_unreference(&obj->base);
3167 mutex_unlock(&dev->struct_mutex);
3168 return ret;
3169}
3170
Chris Wilsonb4716182015-04-27 13:41:17 +01003171static int
3172__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3173 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003174 struct drm_i915_gem_request *from_req,
3175 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003176{
3177 struct intel_engine_cs *from;
3178 int ret;
3179
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003180 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003181 if (to == from)
3182 return 0;
3183
John Harrison91af1272015-06-18 13:14:56 +01003184 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003185 return 0;
3186
Chris Wilsonc0336662016-05-06 15:40:21 +01003187 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003188 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003189 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003190 i915->mm.interruptible,
3191 NULL,
3192 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003193 if (ret)
3194 return ret;
3195
John Harrison91af1272015-06-18 13:14:56 +01003196 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003197 } else {
3198 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003199 u32 seqno = i915_gem_request_get_seqno(from_req);
3200
3201 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003202
3203 if (seqno <= from->semaphore.sync_seqno[idx])
3204 return 0;
3205
John Harrison91af1272015-06-18 13:14:56 +01003206 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003207 struct drm_i915_gem_request *req;
3208
3209 req = i915_gem_request_alloc(to, NULL);
3210 if (IS_ERR(req))
3211 return PTR_ERR(req);
3212
3213 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003214 }
3215
John Harrison599d9242015-05-29 17:44:04 +01003216 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3217 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003218 if (ret)
3219 return ret;
3220
3221 /* We use last_read_req because sync_to()
3222 * might have just caused seqno wrap under
3223 * the radar.
3224 */
3225 from->semaphore.sync_seqno[idx] =
3226 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3227 }
3228
3229 return 0;
3230}
3231
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003232/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003233 * i915_gem_object_sync - sync an object to a ring.
3234 *
3235 * @obj: object which may be in use on another ring.
3236 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003237 * @to_req: request we wish to use the object for. See below.
3238 * This will be allocated and returned if a request is
3239 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003240 *
3241 * This code is meant to abstract object synchronization with the GPU.
3242 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003243 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003244 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003245 * into a buffer at any time, but multiple readers. To ensure each has
3246 * a coherent view of memory, we must:
3247 *
3248 * - If there is an outstanding write request to the object, the new
3249 * request must wait for it to complete (either CPU or in hw, requests
3250 * on the same ring will be naturally ordered).
3251 *
3252 * - If we are a write request (pending_write_domain is set), the new
3253 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003254 *
John Harrison91af1272015-06-18 13:14:56 +01003255 * For CPU synchronisation (NULL to) no request is required. For syncing with
3256 * rings to_req must be non-NULL. However, a request does not have to be
3257 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3258 * request will be allocated automatically and returned through *to_req. Note
3259 * that it is not guaranteed that commands will be emitted (because the system
3260 * might already be idle). Hence there is no need to create a request that
3261 * might never have any work submitted. Note further that if a request is
3262 * returned in *to_req, it is the responsibility of the caller to submit
3263 * that request (after potentially adding more work to it).
3264 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003265 * Returns 0 if successful, else propagates up the lower layer error.
3266 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003267int
3268i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003269 struct intel_engine_cs *to,
3270 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003271{
Chris Wilsonb4716182015-04-27 13:41:17 +01003272 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003273 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003274 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003275
Chris Wilsonb4716182015-04-27 13:41:17 +01003276 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003277 return 0;
3278
Chris Wilsonb4716182015-04-27 13:41:17 +01003279 if (to == NULL)
3280 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003281
Chris Wilsonb4716182015-04-27 13:41:17 +01003282 n = 0;
3283 if (readonly) {
3284 if (obj->last_write_req)
3285 req[n++] = obj->last_write_req;
3286 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003287 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003288 if (obj->last_read_req[i])
3289 req[n++] = obj->last_read_req[i];
3290 }
3291 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003292 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003293 if (ret)
3294 return ret;
3295 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003296
Chris Wilsonb4716182015-04-27 13:41:17 +01003297 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003298}
3299
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003300static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3301{
3302 u32 old_write_domain, old_read_domains;
3303
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003304 /* Force a pagefault for domain tracking on next user access */
3305 i915_gem_release_mmap(obj);
3306
Keith Packardb97c3d92011-06-24 21:02:59 -07003307 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3308 return;
3309
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003310 old_read_domains = obj->base.read_domains;
3311 old_write_domain = obj->base.write_domain;
3312
3313 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3314 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3315
3316 trace_i915_gem_object_change_domain(obj,
3317 old_read_domains,
3318 old_write_domain);
3319}
3320
Chris Wilson8ef85612016-04-28 09:56:39 +01003321static void __i915_vma_iounmap(struct i915_vma *vma)
3322{
3323 GEM_BUG_ON(vma->pin_count);
3324
3325 if (vma->iomap == NULL)
3326 return;
3327
3328 io_mapping_unmap(vma->iomap);
3329 vma->iomap = NULL;
3330}
3331
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003332static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003333{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003334 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003335 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003336 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003337
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003338 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003339 return 0;
3340
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003341 if (!drm_mm_node_allocated(&vma->node)) {
3342 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003343 return 0;
3344 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003345
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003346 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003347 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003348
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003349 BUG_ON(obj->pages == NULL);
3350
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003351 if (wait) {
3352 ret = i915_gem_object_wait_rendering(obj, false);
3353 if (ret)
3354 return ret;
3355 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003356
Chris Wilson596c5922016-02-26 11:03:20 +00003357 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003358 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003359
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003360 /* release the fence reg _after_ flushing */
3361 ret = i915_gem_object_put_fence(obj);
3362 if (ret)
3363 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003364
3365 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003366 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003367
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003368 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003369
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003370 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003371 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003372
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003373 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003374 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003375 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3376 obj->map_and_fenceable = false;
3377 } else if (vma->ggtt_view.pages) {
3378 sg_free_table(vma->ggtt_view.pages);
3379 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003380 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003381 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003382 }
Eric Anholt673a3942008-07-30 12:06:12 -07003383
Ben Widawsky2f633152013-07-17 12:19:03 -07003384 drm_mm_remove_node(&vma->node);
3385 i915_gem_vma_destroy(vma);
3386
3387 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003388 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003389 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003390 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003391
Chris Wilson70903c32013-12-04 09:59:09 +00003392 /* And finally now the object is completely decoupled from this vma,
3393 * we can drop its hold on the backing storage and allow it to be
3394 * reaped by the shrinker.
3395 */
3396 i915_gem_object_unpin_pages(obj);
3397
Chris Wilson88241782011-01-07 17:09:48 +00003398 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003399}
3400
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003401int i915_vma_unbind(struct i915_vma *vma)
3402{
3403 return __i915_vma_unbind(vma, true);
3404}
3405
3406int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3407{
3408 return __i915_vma_unbind(vma, false);
3409}
3410
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003411int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003412{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003413 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003414 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003415 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003416
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003417 /* Flush everything onto the inactive list. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003418 for_each_engine(engine, dev_priv) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003419 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003420 struct drm_i915_gem_request *req;
3421
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003422 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00003423 if (IS_ERR(req))
3424 return PTR_ERR(req);
John Harrison73cfa862015-05-29 17:43:35 +01003425
John Harrisonba01cc92015-05-29 17:43:41 +01003426 ret = i915_switch_context(req);
John Harrison75289872015-05-29 17:43:49 +01003427 i915_add_request_no_flush(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01003428 if (ret)
3429 return ret;
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003430 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003431
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003432 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003433 if (ret)
3434 return ret;
3435 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003436
Chris Wilsonb4716182015-04-27 13:41:17 +01003437 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003438 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003439}
3440
Chris Wilson4144f9b2014-09-11 08:43:48 +01003441static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003442 unsigned long cache_level)
3443{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003444 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003445 struct drm_mm_node *other;
3446
Chris Wilson4144f9b2014-09-11 08:43:48 +01003447 /*
3448 * On some machines we have to be careful when putting differing types
3449 * of snoopable memory together to avoid the prefetcher crossing memory
3450 * domains and dying. During vm initialisation, we decide whether or not
3451 * these constraints apply and set the drm_mm.color_adjust
3452 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003453 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003454 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003455 return true;
3456
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003457 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003458 return true;
3459
3460 if (list_empty(&gtt_space->node_list))
3461 return true;
3462
3463 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3464 if (other->allocated && !other->hole_follows && other->color != cache_level)
3465 return false;
3466
3467 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3468 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3469 return false;
3470
3471 return true;
3472}
3473
Jesse Barnesde151cf2008-11-12 10:03:55 -08003474/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003475 * Finds free space in the GTT aperture and binds the object or a view of it
3476 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003477 */
Daniel Vetter262de142014-02-14 14:01:20 +01003478static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003479i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3480 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003481 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003482 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003483 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003484{
Chris Wilson05394f32010-11-08 19:18:58 +00003485 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003486 struct drm_i915_private *dev_priv = to_i915(dev);
3487 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003488 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003489 u32 search_flag, alloc_flag;
3490 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003491 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003492 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003493 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003494
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003495 if (i915_is_ggtt(vm)) {
3496 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003497
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003498 if (WARN_ON(!ggtt_view))
3499 return ERR_PTR(-EINVAL);
3500
3501 view_size = i915_ggtt_view_size(obj, ggtt_view);
3502
3503 fence_size = i915_gem_get_gtt_size(dev,
3504 view_size,
3505 obj->tiling_mode);
3506 fence_alignment = i915_gem_get_gtt_alignment(dev,
3507 view_size,
3508 obj->tiling_mode,
3509 true);
3510 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3511 view_size,
3512 obj->tiling_mode,
3513 false);
3514 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3515 } else {
3516 fence_size = i915_gem_get_gtt_size(dev,
3517 obj->base.size,
3518 obj->tiling_mode);
3519 fence_alignment = i915_gem_get_gtt_alignment(dev,
3520 obj->base.size,
3521 obj->tiling_mode,
3522 true);
3523 unfenced_alignment =
3524 i915_gem_get_gtt_alignment(dev,
3525 obj->base.size,
3526 obj->tiling_mode,
3527 false);
3528 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3529 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003530
Michel Thierry101b5062015-10-01 13:33:57 +01003531 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3532 end = vm->total;
3533 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003534 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003535 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003536 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003537
Eric Anholt673a3942008-07-30 12:06:12 -07003538 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003539 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003540 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003541 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003542 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3543 ggtt_view ? ggtt_view->type : 0,
3544 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003545 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003546 }
3547
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003548 /* If binding the object/GGTT view requires more space than the entire
3549 * aperture has, reject it early before evicting everything in a vain
3550 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003551 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003552 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003553 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003554 ggtt_view ? ggtt_view->type : 0,
3555 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003556 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003557 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003558 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003559 }
3560
Chris Wilson37e680a2012-06-07 15:38:42 +01003561 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003562 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003563 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003564
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003565 i915_gem_object_pin_pages(obj);
3566
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003567 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3568 i915_gem_obj_lookup_or_create_vma(obj, vm);
3569
Daniel Vetter262de142014-02-14 14:01:20 +01003570 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003571 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003572
Chris Wilson506a8e82015-12-08 11:55:07 +00003573 if (flags & PIN_OFFSET_FIXED) {
3574 uint64_t offset = flags & PIN_OFFSET_MASK;
3575
3576 if (offset & (alignment - 1) || offset + size > end) {
3577 ret = -EINVAL;
3578 goto err_free_vma;
3579 }
3580 vma->node.start = offset;
3581 vma->node.size = size;
3582 vma->node.color = obj->cache_level;
3583 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3584 if (ret) {
3585 ret = i915_gem_evict_for_vma(vma);
3586 if (ret == 0)
3587 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3588 }
3589 if (ret)
3590 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003591 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003592 if (flags & PIN_HIGH) {
3593 search_flag = DRM_MM_SEARCH_BELOW;
3594 alloc_flag = DRM_MM_CREATE_TOP;
3595 } else {
3596 search_flag = DRM_MM_SEARCH_DEFAULT;
3597 alloc_flag = DRM_MM_CREATE_DEFAULT;
3598 }
Michel Thierry101b5062015-10-01 13:33:57 +01003599
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003600search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003601 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3602 size, alignment,
3603 obj->cache_level,
3604 start, end,
3605 search_flag,
3606 alloc_flag);
3607 if (ret) {
3608 ret = i915_gem_evict_something(dev, vm, size, alignment,
3609 obj->cache_level,
3610 start, end,
3611 flags);
3612 if (ret == 0)
3613 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003614
Chris Wilson506a8e82015-12-08 11:55:07 +00003615 goto err_free_vma;
3616 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003617 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003618 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003619 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003620 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003621 }
3622
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003623 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003624 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003625 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003626 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003627
Ben Widawsky35c20a62013-05-31 11:28:48 -07003628 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003629 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003630
Daniel Vetter262de142014-02-14 14:01:20 +01003631 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003632
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003633err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003634 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003635err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003636 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003637 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003638err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003639 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003640 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003641}
3642
Chris Wilson000433b2013-08-08 14:41:09 +01003643bool
Chris Wilson2c225692013-08-09 12:26:45 +01003644i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3645 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003646{
Eric Anholt673a3942008-07-30 12:06:12 -07003647 /* If we don't have a page list set up, then we're not pinned
3648 * to GPU, and we can ignore the cache flush because it'll happen
3649 * again at bind time.
3650 */
Chris Wilson05394f32010-11-08 19:18:58 +00003651 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003652 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003653
Imre Deak769ce462013-02-13 21:56:05 +02003654 /*
3655 * Stolen memory is always coherent with the GPU as it is explicitly
3656 * marked as wc by the system, or the system is cache-coherent.
3657 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003658 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003659 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003660
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003661 /* If the GPU is snooping the contents of the CPU cache,
3662 * we do not need to manually clear the CPU cache lines. However,
3663 * the caches are only snooped when the render cache is
3664 * flushed/invalidated. As we always have to emit invalidations
3665 * and flushes when moving into and out of the RENDER domain, correct
3666 * snooping behaviour occurs naturally as the result of our domain
3667 * tracking.
3668 */
Chris Wilson0f719792015-01-13 13:32:52 +00003669 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3670 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003671 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003672 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003673
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003674 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003675 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003676 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003677
3678 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003679}
3680
3681/** Flushes the GTT write domain for the object if it's dirty. */
3682static void
Chris Wilson05394f32010-11-08 19:18:58 +00003683i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003684{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003685 uint32_t old_write_domain;
3686
Chris Wilson05394f32010-11-08 19:18:58 +00003687 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003688 return;
3689
Chris Wilson63256ec2011-01-04 18:42:07 +00003690 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003691 * to it immediately go to main memory as far as we know, so there's
3692 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003693 *
3694 * However, we do have to enforce the order so that all writes through
3695 * the GTT land before any writes to the device, such as updates to
3696 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003697 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003698 wmb();
3699
Chris Wilson05394f32010-11-08 19:18:58 +00003700 old_write_domain = obj->base.write_domain;
3701 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003702
Rodrigo Vivide152b62015-07-07 16:28:51 -07003703 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003704
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003705 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003706 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003707 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003708}
3709
3710/** Flushes the CPU write domain for the object if it's dirty. */
3711static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003712i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003713{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003714 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003715
Chris Wilson05394f32010-11-08 19:18:58 +00003716 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003717 return;
3718
Daniel Vettere62b59e2015-01-21 14:53:48 +01003719 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003720 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003721
Chris Wilson05394f32010-11-08 19:18:58 +00003722 old_write_domain = obj->base.write_domain;
3723 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003724
Rodrigo Vivide152b62015-07-07 16:28:51 -07003725 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003726
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003727 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003728 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003729 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003730}
3731
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003732/**
3733 * Moves a single object to the GTT read, and possibly write domain.
3734 *
3735 * This function returns when the move is complete, including waiting on
3736 * flushes to occur.
3737 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003738int
Chris Wilson20217462010-11-23 15:26:33 +00003739i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003740{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003741 struct drm_device *dev = obj->base.dev;
3742 struct drm_i915_private *dev_priv = to_i915(dev);
3743 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003744 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303745 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003746 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003747
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003748 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3749 return 0;
3750
Chris Wilson0201f1e2012-07-20 12:41:01 +01003751 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003752 if (ret)
3753 return ret;
3754
Chris Wilson43566de2015-01-02 16:29:29 +05303755 /* Flush and acquire obj->pages so that we are coherent through
3756 * direct access in memory with previous cached writes through
3757 * shmemfs and that our cache domain tracking remains valid.
3758 * For example, if the obj->filp was moved to swap without us
3759 * being notified and releasing the pages, we would mistakenly
3760 * continue to assume that the obj remained out of the CPU cached
3761 * domain.
3762 */
3763 ret = i915_gem_object_get_pages(obj);
3764 if (ret)
3765 return ret;
3766
Daniel Vettere62b59e2015-01-21 14:53:48 +01003767 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003768
Chris Wilsond0a57782012-10-09 19:24:37 +01003769 /* Serialise direct access to this object with the barriers for
3770 * coherent writes from the GPU, by effectively invalidating the
3771 * GTT domain upon first access.
3772 */
3773 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3774 mb();
3775
Chris Wilson05394f32010-11-08 19:18:58 +00003776 old_write_domain = obj->base.write_domain;
3777 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003778
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003779 /* It should now be out of any other write domains, and we can update
3780 * the domain values for our changes.
3781 */
Chris Wilson05394f32010-11-08 19:18:58 +00003782 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3783 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003784 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003785 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3786 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3787 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003788 }
3789
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003790 trace_i915_gem_object_change_domain(obj,
3791 old_read_domains,
3792 old_write_domain);
3793
Chris Wilson8325a092012-04-24 15:52:35 +01003794 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303795 vma = i915_gem_obj_to_ggtt(obj);
3796 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003797 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003798 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003799
Eric Anholte47c68e2008-11-14 13:35:19 -08003800 return 0;
3801}
3802
Chris Wilsonef55f922015-10-09 14:11:27 +01003803/**
3804 * Changes the cache-level of an object across all VMA.
3805 *
3806 * After this function returns, the object will be in the new cache-level
3807 * across all GTT and the contents of the backing storage will be coherent,
3808 * with respect to the new cache-level. In order to keep the backing storage
3809 * coherent for all users, we only allow a single cache level to be set
3810 * globally on the object and prevent it from being changed whilst the
3811 * hardware is reading from the object. That is if the object is currently
3812 * on the scanout it will be set to uncached (or equivalent display
3813 * cache coherency) and all non-MOCS GPU access will also be uncached so
3814 * that all direct access to the scanout remains coherent.
3815 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003816int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3817 enum i915_cache_level cache_level)
3818{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003819 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003820 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003821 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003822 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003823
3824 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003825 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003826
Chris Wilsonef55f922015-10-09 14:11:27 +01003827 /* Inspect the list of currently bound VMA and unbind any that would
3828 * be invalid given the new cache-level. This is principally to
3829 * catch the issue of the CS prefetch crossing page boundaries and
3830 * reading an invalid PTE on older architectures.
3831 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003832 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003833 if (!drm_mm_node_allocated(&vma->node))
3834 continue;
3835
3836 if (vma->pin_count) {
3837 DRM_DEBUG("can not change the cache level of pinned objects\n");
3838 return -EBUSY;
3839 }
3840
Chris Wilson4144f9b2014-09-11 08:43:48 +01003841 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003842 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003843 if (ret)
3844 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003845 } else
3846 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003847 }
3848
Chris Wilsonef55f922015-10-09 14:11:27 +01003849 /* We can reuse the existing drm_mm nodes but need to change the
3850 * cache-level on the PTE. We could simply unbind them all and
3851 * rebind with the correct cache-level on next use. However since
3852 * we already have a valid slot, dma mapping, pages etc, we may as
3853 * rewrite the PTE in the belief that doing so tramples upon less
3854 * state and so involves less work.
3855 */
3856 if (bound) {
3857 /* Before we change the PTE, the GPU must not be accessing it.
3858 * If we wait upon the object, we know that all the bound
3859 * VMA are no longer active.
3860 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003861 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003862 if (ret)
3863 return ret;
3864
Chris Wilsonef55f922015-10-09 14:11:27 +01003865 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3866 /* Access to snoopable pages through the GTT is
3867 * incoherent and on some machines causes a hard
3868 * lockup. Relinquish the CPU mmaping to force
3869 * userspace to refault in the pages and we can
3870 * then double check if the GTT mapping is still
3871 * valid for that pointer access.
3872 */
3873 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003874
Chris Wilsonef55f922015-10-09 14:11:27 +01003875 /* As we no longer need a fence for GTT access,
3876 * we can relinquish it now (and so prevent having
3877 * to steal a fence from someone else on the next
3878 * fence request). Note GPU activity would have
3879 * dropped the fence as all snoopable access is
3880 * supposed to be linear.
3881 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003882 ret = i915_gem_object_put_fence(obj);
3883 if (ret)
3884 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003885 } else {
3886 /* We either have incoherent backing store and
3887 * so no GTT access or the architecture is fully
3888 * coherent. In such cases, existing GTT mmaps
3889 * ignore the cache bit in the PTE and we can
3890 * rewrite it without confusing the GPU or having
3891 * to force userspace to fault back in its mmaps.
3892 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003893 }
3894
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003895 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003896 if (!drm_mm_node_allocated(&vma->node))
3897 continue;
3898
3899 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3900 if (ret)
3901 return ret;
3902 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003903 }
3904
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003905 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003906 vma->node.color = cache_level;
3907 obj->cache_level = cache_level;
3908
Ville Syrjäläed75a552015-08-11 19:47:10 +03003909out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003910 /* Flush the dirty CPU caches to the backing storage so that the
3911 * object is now coherent at its new cache level (with respect
3912 * to the access domain).
3913 */
Chris Wilson0f719792015-01-13 13:32:52 +00003914 if (obj->cache_dirty &&
3915 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3916 cpu_write_needs_clflush(obj)) {
3917 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003918 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003919 }
3920
Chris Wilsone4ffd172011-04-04 09:44:39 +01003921 return 0;
3922}
3923
Ben Widawsky199adf42012-09-21 17:01:20 -07003924int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3925 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003926{
Ben Widawsky199adf42012-09-21 17:01:20 -07003927 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003928 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003929
3930 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003931 if (&obj->base == NULL)
3932 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003933
Chris Wilson651d7942013-08-08 14:41:10 +01003934 switch (obj->cache_level) {
3935 case I915_CACHE_LLC:
3936 case I915_CACHE_L3_LLC:
3937 args->caching = I915_CACHING_CACHED;
3938 break;
3939
Chris Wilson4257d3b2013-08-08 14:41:11 +01003940 case I915_CACHE_WT:
3941 args->caching = I915_CACHING_DISPLAY;
3942 break;
3943
Chris Wilson651d7942013-08-08 14:41:10 +01003944 default:
3945 args->caching = I915_CACHING_NONE;
3946 break;
3947 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003948
Chris Wilson432be692015-05-07 12:14:55 +01003949 drm_gem_object_unreference_unlocked(&obj->base);
3950 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003951}
3952
Ben Widawsky199adf42012-09-21 17:01:20 -07003953int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3954 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003955{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003956 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003957 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003958 struct drm_i915_gem_object *obj;
3959 enum i915_cache_level level;
3960 int ret;
3961
Ben Widawsky199adf42012-09-21 17:01:20 -07003962 switch (args->caching) {
3963 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003964 level = I915_CACHE_NONE;
3965 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003966 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003967 /*
3968 * Due to a HW issue on BXT A stepping, GPU stores via a
3969 * snooped mapping may leave stale data in a corresponding CPU
3970 * cacheline, whereas normally such cachelines would get
3971 * invalidated.
3972 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003973 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003974 return -ENODEV;
3975
Chris Wilsone6994ae2012-07-10 10:27:08 +01003976 level = I915_CACHE_LLC;
3977 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003978 case I915_CACHING_DISPLAY:
3979 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3980 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003981 default:
3982 return -EINVAL;
3983 }
3984
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003985 intel_runtime_pm_get(dev_priv);
3986
Ben Widawsky3bc29132012-09-26 16:15:20 -07003987 ret = i915_mutex_lock_interruptible(dev);
3988 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003989 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003990
Chris Wilsone6994ae2012-07-10 10:27:08 +01003991 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3992 if (&obj->base == NULL) {
3993 ret = -ENOENT;
3994 goto unlock;
3995 }
3996
3997 ret = i915_gem_object_set_cache_level(obj, level);
3998
3999 drm_gem_object_unreference(&obj->base);
4000unlock:
4001 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004002rpm_put:
4003 intel_runtime_pm_put(dev_priv);
4004
Chris Wilsone6994ae2012-07-10 10:27:08 +01004005 return ret;
4006}
4007
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004008/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004009 * Prepare buffer for display plane (scanout, cursors, etc).
4010 * Can be called from an uninterruptible phase (modesetting) and allows
4011 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004012 */
4013int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004014i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4015 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004016 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004017{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004018 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004019 int ret;
4020
Chris Wilsoncc98b412013-08-09 12:25:09 +01004021 /* Mark the pin_display early so that we account for the
4022 * display coherency whilst setting up the cache domains.
4023 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004024 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004025
Eric Anholta7ef0642011-03-29 16:59:54 -07004026 /* The display engine is not coherent with the LLC cache on gen6. As
4027 * a result, we make sure that the pinning that is about to occur is
4028 * done with uncached PTEs. This is lowest common denominator for all
4029 * chipsets.
4030 *
4031 * However for gen6+, we could do better by using the GFDT bit instead
4032 * of uncaching, which would allow us to flush all the LLC-cached data
4033 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4034 */
Chris Wilson651d7942013-08-08 14:41:10 +01004035 ret = i915_gem_object_set_cache_level(obj,
4036 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004037 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004038 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004039
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004040 /* As the user may map the buffer once pinned in the display plane
4041 * (e.g. libkms for the bootup splash), we have to ensure that we
4042 * always use map_and_fenceable for all scanout buffers.
4043 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004044 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4045 view->type == I915_GGTT_VIEW_NORMAL ?
4046 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004047 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004048 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004049
Daniel Vettere62b59e2015-01-21 14:53:48 +01004050 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004051
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004052 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004053 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004054
4055 /* It should now be out of any other write domains, and we can update
4056 * the domain values for our changes.
4057 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004058 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004059 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004060
4061 trace_i915_gem_object_change_domain(obj,
4062 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004063 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004064
4065 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004066
4067err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004068 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004069 return ret;
4070}
4071
4072void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004073i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4074 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004075{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004076 if (WARN_ON(obj->pin_display == 0))
4077 return;
4078
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004079 i915_gem_object_ggtt_unpin_view(obj, view);
4080
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004081 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004082}
4083
Eric Anholte47c68e2008-11-14 13:35:19 -08004084/**
4085 * Moves a single object to the CPU read, and possibly write domain.
4086 *
4087 * This function returns when the move is complete, including waiting on
4088 * flushes to occur.
4089 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004090int
Chris Wilson919926a2010-11-12 13:42:53 +00004091i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004092{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004093 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004094 int ret;
4095
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004096 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4097 return 0;
4098
Chris Wilson0201f1e2012-07-20 12:41:01 +01004099 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004100 if (ret)
4101 return ret;
4102
Eric Anholte47c68e2008-11-14 13:35:19 -08004103 i915_gem_object_flush_gtt_write_domain(obj);
4104
Chris Wilson05394f32010-11-08 19:18:58 +00004105 old_write_domain = obj->base.write_domain;
4106 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004107
Eric Anholte47c68e2008-11-14 13:35:19 -08004108 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004109 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004110 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004111
Chris Wilson05394f32010-11-08 19:18:58 +00004112 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004113 }
4114
4115 /* It should now be out of any other write domains, and we can update
4116 * the domain values for our changes.
4117 */
Chris Wilson05394f32010-11-08 19:18:58 +00004118 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004119
4120 /* If we're writing through the CPU, then the GPU read domains will
4121 * need to be invalidated at next use.
4122 */
4123 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004124 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4125 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004126 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004127
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004128 trace_i915_gem_object_change_domain(obj,
4129 old_read_domains,
4130 old_write_domain);
4131
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004132 return 0;
4133}
4134
Eric Anholt673a3942008-07-30 12:06:12 -07004135/* Throttle our rendering by waiting until the ring has completed our requests
4136 * emitted over 20 msec ago.
4137 *
Eric Anholtb9624422009-06-03 07:27:35 +00004138 * Note that if we were to use the current jiffies each time around the loop,
4139 * we wouldn't escape the function with any frames outstanding if the time to
4140 * render a frame was over 20ms.
4141 *
Eric Anholt673a3942008-07-30 12:06:12 -07004142 * This should get us reasonable parallelism between CPU and GPU but also
4143 * relatively low latency when blocking on a particular request to finish.
4144 */
4145static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004146i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004147{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004148 struct drm_i915_private *dev_priv = dev->dev_private;
4149 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004150 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004151 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004152 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004153
Daniel Vetter308887a2012-11-14 17:14:06 +01004154 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4155 if (ret)
4156 return ret;
4157
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004158 /* ABI: return -EIO if already wedged */
4159 if (i915_terminally_wedged(&dev_priv->gpu_error))
4160 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004161
Chris Wilson1c255952010-09-26 11:03:27 +01004162 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004163 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004164 if (time_after_eq(request->emitted_jiffies, recent_enough))
4165 break;
4166
John Harrisonfcfa423c2015-05-29 17:44:12 +01004167 /*
4168 * Note that the request might not have been submitted yet.
4169 * In which case emitted_jiffies will be zero.
4170 */
4171 if (!request->emitted_jiffies)
4172 continue;
4173
John Harrison54fb2412014-11-24 18:49:27 +00004174 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004175 }
John Harrisonff865882014-11-24 18:49:28 +00004176 if (target)
4177 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004178 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004179
John Harrison54fb2412014-11-24 18:49:27 +00004180 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004181 return 0;
4182
Chris Wilson299259a2016-04-13 17:35:06 +01004183 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004184 if (ret == 0)
4185 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004186
Chris Wilson73db04c2016-04-28 09:56:55 +01004187 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00004188
Eric Anholt673a3942008-07-30 12:06:12 -07004189 return ret;
4190}
4191
Chris Wilsond23db882014-05-23 08:48:08 +02004192static bool
4193i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4194{
4195 struct drm_i915_gem_object *obj = vma->obj;
4196
4197 if (alignment &&
4198 vma->node.start & (alignment - 1))
4199 return true;
4200
4201 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4202 return true;
4203
4204 if (flags & PIN_OFFSET_BIAS &&
4205 vma->node.start < (flags & PIN_OFFSET_MASK))
4206 return true;
4207
Chris Wilson506a8e82015-12-08 11:55:07 +00004208 if (flags & PIN_OFFSET_FIXED &&
4209 vma->node.start != (flags & PIN_OFFSET_MASK))
4210 return true;
4211
Chris Wilsond23db882014-05-23 08:48:08 +02004212 return false;
4213}
4214
Chris Wilsond0710ab2015-11-20 14:16:39 +00004215void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4216{
4217 struct drm_i915_gem_object *obj = vma->obj;
4218 bool mappable, fenceable;
4219 u32 fence_size, fence_alignment;
4220
4221 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4222 obj->base.size,
4223 obj->tiling_mode);
4224 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4225 obj->base.size,
4226 obj->tiling_mode,
4227 true);
4228
4229 fenceable = (vma->node.size == fence_size &&
4230 (vma->node.start & (fence_alignment - 1)) == 0);
4231
4232 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004233 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004234
4235 obj->map_and_fenceable = mappable && fenceable;
4236}
4237
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004238static int
4239i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4240 struct i915_address_space *vm,
4241 const struct i915_ggtt_view *ggtt_view,
4242 uint32_t alignment,
4243 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004244{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004245 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004246 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004247 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004248 int ret;
4249
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004250 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4251 return -ENODEV;
4252
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004253 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004254 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004255
Chris Wilsonc826c442014-10-31 13:53:53 +00004256 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4257 return -EINVAL;
4258
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004259 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4260 return -EINVAL;
4261
4262 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4263 i915_gem_obj_to_vma(obj, vm);
4264
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004265 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004266 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4267 return -EBUSY;
4268
Chris Wilsond23db882014-05-23 08:48:08 +02004269 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004270 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004271 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004272 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004273 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004274 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004275 upper_32_bits(vma->node.start),
4276 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004277 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004278 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004279 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004280 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004281 if (ret)
4282 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004283
4284 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004285 }
4286 }
4287
Chris Wilsonef79e172014-10-31 13:53:52 +00004288 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004289 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004290 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4291 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004292 if (IS_ERR(vma))
4293 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004294 } else {
4295 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004296 if (ret)
4297 return ret;
4298 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004299
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004300 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4301 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004302 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004303 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4304 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004305
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004306 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004307 return 0;
4308}
4309
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004310int
4311i915_gem_object_pin(struct drm_i915_gem_object *obj,
4312 struct i915_address_space *vm,
4313 uint32_t alignment,
4314 uint64_t flags)
4315{
4316 return i915_gem_object_do_pin(obj, vm,
4317 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4318 alignment, flags);
4319}
4320
4321int
4322i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4323 const struct i915_ggtt_view *view,
4324 uint32_t alignment,
4325 uint64_t flags)
4326{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004327 struct drm_device *dev = obj->base.dev;
4328 struct drm_i915_private *dev_priv = to_i915(dev);
4329 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4330
Matthew Auldade7daa2016-03-24 15:54:20 +00004331 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004332
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004333 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004334 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004335}
4336
Eric Anholt673a3942008-07-30 12:06:12 -07004337void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004338i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4339 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004340{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004341 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004342
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004343 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004344 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004345
Chris Wilson30154652015-04-07 17:28:24 +01004346 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004347}
4348
4349int
Eric Anholt673a3942008-07-30 12:06:12 -07004350i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004351 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004352{
4353 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004354 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004355 int ret;
4356
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004357 ret = i915_mutex_lock_interruptible(dev);
4358 if (ret)
4359 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004360
Chris Wilson05394f32010-11-08 19:18:58 +00004361 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004362 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004363 ret = -ENOENT;
4364 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004365 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004366
Chris Wilson0be555b2010-08-04 15:36:30 +01004367 /* Count all active objects as busy, even if they are currently not used
4368 * by the gpu. Users of this interface expect objects to eventually
4369 * become non-busy without any further actions, therefore emit any
4370 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004371 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004372 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004373 if (ret)
4374 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004375
Chris Wilson426960b2016-01-15 16:51:46 +00004376 args->busy = 0;
4377 if (obj->active) {
4378 int i;
4379
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004380 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004381 struct drm_i915_gem_request *req;
4382
4383 req = obj->last_read_req[i];
4384 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004385 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004386 }
4387 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004388 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004389 }
Eric Anholt673a3942008-07-30 12:06:12 -07004390
Chris Wilsonb4716182015-04-27 13:41:17 +01004391unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004392 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004393unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004394 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004395 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004396}
4397
4398int
4399i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4400 struct drm_file *file_priv)
4401{
Akshay Joshi0206e352011-08-16 15:34:10 -04004402 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004403}
4404
Chris Wilson3ef94da2009-09-14 16:50:29 +01004405int
4406i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4407 struct drm_file *file_priv)
4408{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004409 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004410 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004411 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004412 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004413
4414 switch (args->madv) {
4415 case I915_MADV_DONTNEED:
4416 case I915_MADV_WILLNEED:
4417 break;
4418 default:
4419 return -EINVAL;
4420 }
4421
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004422 ret = i915_mutex_lock_interruptible(dev);
4423 if (ret)
4424 return ret;
4425
Chris Wilson05394f32010-11-08 19:18:58 +00004426 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004427 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004428 ret = -ENOENT;
4429 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004430 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004431
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004432 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004433 ret = -EINVAL;
4434 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004435 }
4436
Daniel Vetter656bfa32014-11-20 09:26:30 +01004437 if (obj->pages &&
4438 obj->tiling_mode != I915_TILING_NONE &&
4439 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4440 if (obj->madv == I915_MADV_WILLNEED)
4441 i915_gem_object_unpin_pages(obj);
4442 if (args->madv == I915_MADV_WILLNEED)
4443 i915_gem_object_pin_pages(obj);
4444 }
4445
Chris Wilson05394f32010-11-08 19:18:58 +00004446 if (obj->madv != __I915_MADV_PURGED)
4447 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004448
Chris Wilson6c085a72012-08-20 11:40:46 +02004449 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004450 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004451 i915_gem_object_truncate(obj);
4452
Chris Wilson05394f32010-11-08 19:18:58 +00004453 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004454
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004455out:
Chris Wilson05394f32010-11-08 19:18:58 +00004456 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004457unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004458 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004459 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004460}
4461
Chris Wilson37e680a2012-06-07 15:38:42 +01004462void i915_gem_object_init(struct drm_i915_gem_object *obj,
4463 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004464{
Chris Wilsonb4716182015-04-27 13:41:17 +01004465 int i;
4466
Ben Widawsky35c20a62013-05-31 11:28:48 -07004467 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004468 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004469 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004470 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004471 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004472 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004473
Chris Wilson37e680a2012-06-07 15:38:42 +01004474 obj->ops = ops;
4475
Chris Wilson0327d6b2012-08-11 15:41:06 +01004476 obj->fence_reg = I915_FENCE_REG_NONE;
4477 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004478
4479 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4480}
4481
Chris Wilson37e680a2012-06-07 15:38:42 +01004482static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004483 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004484 .get_pages = i915_gem_object_get_pages_gtt,
4485 .put_pages = i915_gem_object_put_pages_gtt,
4486};
4487
Dave Gordond37cd8a2016-04-22 19:14:32 +01004488struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004489 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004490{
Daniel Vetterc397b902010-04-09 19:05:07 +00004491 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004492 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004493 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004494 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004495
Chris Wilson42dcedd2012-11-15 11:32:30 +00004496 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004497 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004498 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004499
Chris Wilsonfe3db792016-04-25 13:32:13 +01004500 ret = drm_gem_object_init(dev, &obj->base, size);
4501 if (ret)
4502 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004503
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004504 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4505 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4506 /* 965gm cannot relocate objects above 4GiB. */
4507 mask &= ~__GFP_HIGHMEM;
4508 mask |= __GFP_DMA32;
4509 }
4510
Al Viro496ad9a2013-01-23 17:07:38 -05004511 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004512 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004513
Chris Wilson37e680a2012-06-07 15:38:42 +01004514 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004515
Daniel Vetterc397b902010-04-09 19:05:07 +00004516 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4517 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4518
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004519 if (HAS_LLC(dev)) {
4520 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004521 * cache) for about a 10% performance improvement
4522 * compared to uncached. Graphics requests other than
4523 * display scanout are coherent with the CPU in
4524 * accessing this cache. This means in this mode we
4525 * don't need to clflush on the CPU side, and on the
4526 * GPU side we only need to flush internal caches to
4527 * get data visible to the CPU.
4528 *
4529 * However, we maintain the display planes as UC, and so
4530 * need to rebind when first used as such.
4531 */
4532 obj->cache_level = I915_CACHE_LLC;
4533 } else
4534 obj->cache_level = I915_CACHE_NONE;
4535
Daniel Vetterd861e332013-07-24 23:25:03 +02004536 trace_i915_gem_object_create(obj);
4537
Chris Wilson05394f32010-11-08 19:18:58 +00004538 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004539
4540fail:
4541 i915_gem_object_free(obj);
4542
4543 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004544}
4545
Chris Wilson340fbd82014-05-22 09:16:52 +01004546static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4547{
4548 /* If we are the last user of the backing storage (be it shmemfs
4549 * pages or stolen etc), we know that the pages are going to be
4550 * immediately released. In this case, we can then skip copying
4551 * back the contents from the GPU.
4552 */
4553
4554 if (obj->madv != I915_MADV_WILLNEED)
4555 return false;
4556
4557 if (obj->base.filp == NULL)
4558 return true;
4559
4560 /* At first glance, this looks racy, but then again so would be
4561 * userspace racing mmap against close. However, the first external
4562 * reference to the filp can only be obtained through the
4563 * i915_gem_mmap_ioctl() which safeguards us against the user
4564 * acquiring such a reference whilst we are in the middle of
4565 * freeing the object.
4566 */
4567 return atomic_long_read(&obj->base.filp->f_count) == 1;
4568}
4569
Chris Wilson1488fc02012-04-24 15:47:31 +01004570void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004571{
Chris Wilson1488fc02012-04-24 15:47:31 +01004572 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004573 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004574 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004575 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004576
Paulo Zanonif65c9162013-11-27 18:20:34 -02004577 intel_runtime_pm_get(dev_priv);
4578
Chris Wilson26e12f892011-03-20 11:20:19 +00004579 trace_i915_gem_object_destroy(obj);
4580
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004581 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004582 int ret;
4583
4584 vma->pin_count = 0;
4585 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004586 if (WARN_ON(ret == -ERESTARTSYS)) {
4587 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004588
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004589 was_interruptible = dev_priv->mm.interruptible;
4590 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004591
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004592 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004593
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004594 dev_priv->mm.interruptible = was_interruptible;
4595 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004596 }
4597
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004598 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4599 * before progressing. */
4600 if (obj->stolen)
4601 i915_gem_object_unpin_pages(obj);
4602
Daniel Vettera071fa02014-06-18 23:28:09 +02004603 WARN_ON(obj->frontbuffer_bits);
4604
Daniel Vetter656bfa32014-11-20 09:26:30 +01004605 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4606 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4607 obj->tiling_mode != I915_TILING_NONE)
4608 i915_gem_object_unpin_pages(obj);
4609
Ben Widawsky401c29f2013-05-31 11:28:47 -07004610 if (WARN_ON(obj->pages_pin_count))
4611 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004612 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004613 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004614 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004615 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004616
Chris Wilson9da3da62012-06-01 15:20:22 +01004617 BUG_ON(obj->pages);
4618
Chris Wilson2f745ad2012-09-04 21:02:58 +01004619 if (obj->base.import_attach)
4620 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004621
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004622 if (obj->ops->release)
4623 obj->ops->release(obj);
4624
Chris Wilson05394f32010-11-08 19:18:58 +00004625 drm_gem_object_release(&obj->base);
4626 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004627
Chris Wilson05394f32010-11-08 19:18:58 +00004628 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004629 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004630
4631 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004632}
4633
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004634struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4635 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004636{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004637 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004638 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004639 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4640 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004641 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004642 }
4643 return NULL;
4644}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004645
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004646struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4647 const struct i915_ggtt_view *view)
4648{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004649 struct i915_vma *vma;
4650
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004651 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004652
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004653 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004654 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004655 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004656 return NULL;
4657}
4658
Ben Widawsky2f633152013-07-17 12:19:03 -07004659void i915_gem_vma_destroy(struct i915_vma *vma)
4660{
4661 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004662
4663 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4664 if (!list_empty(&vma->exec_list))
4665 return;
4666
Chris Wilson596c5922016-02-26 11:03:20 +00004667 if (!vma->is_ggtt)
4668 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004669
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004670 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004671
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004672 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004673}
4674
Chris Wilsone3efda42014-04-09 09:19:41 +01004675static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004676i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004677{
4678 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004679 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004680
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004681 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004682 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004683}
4684
Jesse Barnes5669fca2009-02-17 15:13:31 -08004685int
Chris Wilson45c5f202013-10-16 11:50:01 +01004686i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004687{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004688 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004689 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004690
Chris Wilson45c5f202013-10-16 11:50:01 +01004691 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004692 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004693 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004694 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004695
Chris Wilsonc0336662016-05-06 15:40:21 +01004696 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004697
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004698 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004699 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004700 mutex_unlock(&dev->struct_mutex);
4701
Chris Wilson737b1502015-01-26 18:03:03 +02004702 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004703 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004704 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004705
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004706 /* Assert that we sucessfully flushed all the work and
4707 * reset the GPU back to its idle, low power state.
4708 */
4709 WARN_ON(dev_priv->mm.busy);
4710
Eric Anholt673a3942008-07-30 12:06:12 -07004711 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004712
4713err:
4714 mutex_unlock(&dev->struct_mutex);
4715 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004716}
4717
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004718void i915_gem_init_swizzling(struct drm_device *dev)
4719{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004720 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004721
Daniel Vetter11782b02012-01-31 16:47:55 +01004722 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004723 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4724 return;
4725
4726 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4727 DISP_TILE_SURFACE_SWIZZLING);
4728
Daniel Vetter11782b02012-01-31 16:47:55 +01004729 if (IS_GEN5(dev))
4730 return;
4731
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004732 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4733 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004734 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004735 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004736 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004737 else if (IS_GEN8(dev))
4738 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004739 else
4740 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004741}
Daniel Vettere21af882012-02-09 20:53:27 +01004742
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004743static void init_unused_ring(struct drm_device *dev, u32 base)
4744{
4745 struct drm_i915_private *dev_priv = dev->dev_private;
4746
4747 I915_WRITE(RING_CTL(base), 0);
4748 I915_WRITE(RING_HEAD(base), 0);
4749 I915_WRITE(RING_TAIL(base), 0);
4750 I915_WRITE(RING_START(base), 0);
4751}
4752
4753static void init_unused_rings(struct drm_device *dev)
4754{
4755 if (IS_I830(dev)) {
4756 init_unused_ring(dev, PRB1_BASE);
4757 init_unused_ring(dev, SRB0_BASE);
4758 init_unused_ring(dev, SRB1_BASE);
4759 init_unused_ring(dev, SRB2_BASE);
4760 init_unused_ring(dev, SRB3_BASE);
4761 } else if (IS_GEN2(dev)) {
4762 init_unused_ring(dev, SRB0_BASE);
4763 init_unused_ring(dev, SRB1_BASE);
4764 } else if (IS_GEN3(dev)) {
4765 init_unused_ring(dev, PRB1_BASE);
4766 init_unused_ring(dev, PRB2_BASE);
4767 }
4768}
4769
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004770int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004771{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004772 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004773 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004774
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004775 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004776 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004777 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004778
4779 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004780 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004781 if (ret)
4782 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004783 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004784
Jani Nikulad39398f2015-10-07 11:17:44 +03004785 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004786 ret = intel_init_blt_ring_buffer(dev);
4787 if (ret)
4788 goto cleanup_bsd_ring;
4789 }
4790
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004791 if (HAS_VEBOX(dev)) {
4792 ret = intel_init_vebox_ring_buffer(dev);
4793 if (ret)
4794 goto cleanup_blt_ring;
4795 }
4796
Zhao Yakui845f74a2014-04-17 10:37:37 +08004797 if (HAS_BSD2(dev)) {
4798 ret = intel_init_bsd2_ring_buffer(dev);
4799 if (ret)
4800 goto cleanup_vebox_ring;
4801 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004802
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004803 return 0;
4804
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004805cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004806 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004807cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004808 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004809cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004810 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004811cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004812 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004813
4814 return ret;
4815}
4816
4817int
4818i915_gem_init_hw(struct drm_device *dev)
4819{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004820 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004821 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004822 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004823
4824 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4825 return -EIO;
4826
Chris Wilson5e4f5182015-02-13 14:35:59 +00004827 /* Double layer security blanket, see i915_gem_init() */
4828 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4829
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004830 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004831 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004832
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004833 if (IS_HASWELL(dev))
4834 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4835 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004836
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004837 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004838 if (IS_IVYBRIDGE(dev)) {
4839 u32 temp = I915_READ(GEN7_MSG_CTL);
4840 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4841 I915_WRITE(GEN7_MSG_CTL, temp);
4842 } else if (INTEL_INFO(dev)->gen >= 7) {
4843 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4844 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4845 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4846 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004847 }
4848
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004849 i915_gem_init_swizzling(dev);
4850
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004851 /*
4852 * At least 830 can leave some of the unused rings
4853 * "active" (ie. head != tail) after resume which
4854 * will prevent c3 entry. Makes sure all unused rings
4855 * are totally idle.
4856 */
4857 init_unused_rings(dev);
4858
Dave Gordoned54c1a2016-01-19 19:02:54 +00004859 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004860
John Harrison4ad2fd82015-06-18 13:11:20 +01004861 ret = i915_ppgtt_init_hw(dev);
4862 if (ret) {
4863 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4864 goto out;
4865 }
4866
4867 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004868 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004869 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004870 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004871 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004872 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004873
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004874 intel_mocs_init_l3cc_table(dev);
4875
Alex Dai33a732f2015-08-12 15:43:36 +01004876 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004877 if (HAS_GUC_UCODE(dev)) {
4878 ret = intel_guc_ucode_load(dev);
4879 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004880 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4881 ret = -EIO;
4882 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004883 }
Alex Dai33a732f2015-08-12 15:43:36 +01004884 }
4885
Nick Hoathe84fe802015-09-11 12:53:46 +01004886 /*
4887 * Increment the next seqno by 0x100 so we have a visible break
4888 * on re-initialisation
4889 */
4890 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
Daniel Vetter82460d92014-08-06 20:19:53 +02004891
Chris Wilson5e4f5182015-02-13 14:35:59 +00004892out:
4893 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004894 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004895}
4896
Chris Wilson1070a422012-04-24 15:47:41 +01004897int i915_gem_init(struct drm_device *dev)
4898{
4899 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004900 int ret;
4901
Chris Wilson1070a422012-04-24 15:47:41 +01004902 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004903
Oscar Mateoa83014d2014-07-24 17:04:21 +01004904 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004905 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004906 dev_priv->gt.init_engines = i915_gem_init_engines;
4907 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
4908 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004909 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004910 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004911 dev_priv->gt.init_engines = intel_logical_rings_init;
4912 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4913 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004914 }
4915
Chris Wilson5e4f5182015-02-13 14:35:59 +00004916 /* This is just a security blanket to placate dragons.
4917 * On some systems, we very sporadically observe that the first TLBs
4918 * used by the CS may be stale, despite us poking the TLB reset. If
4919 * we hold the forcewake during initialisation these problems
4920 * just magically go away.
4921 */
4922 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4923
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004924 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004925 if (ret)
4926 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004927
Joonas Lahtinend85489d2016-03-24 16:47:46 +02004928 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004929
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004930 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004931 if (ret)
4932 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004933
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004934 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004935 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004936 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004937
4938 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004939 if (ret == -EIO) {
4940 /* Allow ring initialisation to fail by marking the GPU as
4941 * wedged. But we only want to do this where the GPU is angry,
4942 * for all other failure, such as an allocation failure, bail.
4943 */
4944 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004945 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004946 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004947 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004948
4949out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004950 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004951 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004952
Chris Wilson60990322014-04-09 09:19:42 +01004953 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004954}
4955
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004956void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004957i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004958{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004959 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004960 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004961
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004962 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004963 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004964}
4965
Chris Wilson64193402010-10-24 12:38:05 +01004966static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004967init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004968{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004969 INIT_LIST_HEAD(&engine->active_list);
4970 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004971}
4972
Eric Anholt673a3942008-07-30 12:06:12 -07004973void
Imre Deak40ae4e12016-03-16 14:54:03 +02004974i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4975{
4976 struct drm_device *dev = dev_priv->dev;
4977
4978 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4979 !IS_CHERRYVIEW(dev_priv))
4980 dev_priv->num_fence_regs = 32;
4981 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4982 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4983 dev_priv->num_fence_regs = 16;
4984 else
4985 dev_priv->num_fence_regs = 8;
4986
Chris Wilsonc0336662016-05-06 15:40:21 +01004987 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004988 dev_priv->num_fence_regs =
4989 I915_READ(vgtif_reg(avail_rs.fence_num));
4990
4991 /* Initialize fence registers to zero */
4992 i915_gem_restore_fences(dev);
4993
4994 i915_gem_detect_bit_6_swizzle(dev);
4995}
4996
4997void
Imre Deakd64aa092016-01-19 15:26:29 +02004998i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004999{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005000 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005001 int i;
5002
Chris Wilsonefab6d82015-04-07 16:20:57 +01005003 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005004 kmem_cache_create("i915_gem_object",
5005 sizeof(struct drm_i915_gem_object), 0,
5006 SLAB_HWCACHE_ALIGN,
5007 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005008 dev_priv->vmas =
5009 kmem_cache_create("i915_gem_vma",
5010 sizeof(struct i915_vma), 0,
5011 SLAB_HWCACHE_ALIGN,
5012 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005013 dev_priv->requests =
5014 kmem_cache_create("i915_gem_request",
5015 sizeof(struct drm_i915_gem_request), 0,
5016 SLAB_HWCACHE_ALIGN,
5017 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005018
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005019 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005020 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005021 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5022 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005023 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005024 for (i = 0; i < I915_NUM_ENGINES; i++)
5025 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005026 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005027 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005028 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5029 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005030 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5031 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005032 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005033
Chris Wilson72bfa192010-12-19 11:42:05 +00005034 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5035
Nick Hoathe84fe802015-09-11 12:53:46 +01005036 /*
5037 * Set initial sequence number for requests.
5038 * Using this number allows the wraparound to happen early,
5039 * catching any obvious problems.
5040 */
5041 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5042 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5043
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005044 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005045
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005046 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005047
Chris Wilsonce453d82011-02-21 14:43:56 +00005048 dev_priv->mm.interruptible = true;
5049
Daniel Vetterf99d7062014-06-19 16:01:59 +02005050 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005051}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005052
Imre Deakd64aa092016-01-19 15:26:29 +02005053void i915_gem_load_cleanup(struct drm_device *dev)
5054{
5055 struct drm_i915_private *dev_priv = to_i915(dev);
5056
5057 kmem_cache_destroy(dev_priv->requests);
5058 kmem_cache_destroy(dev_priv->vmas);
5059 kmem_cache_destroy(dev_priv->objects);
5060}
5061
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005062void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005063{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005064 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005065
5066 /* Clean up our request list when the client is going away, so that
5067 * later retire_requests won't dereference our soon-to-be-gone
5068 * file_priv.
5069 */
Chris Wilson1c255952010-09-26 11:03:27 +01005070 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005071 while (!list_empty(&file_priv->mm.request_list)) {
5072 struct drm_i915_gem_request *request;
5073
5074 request = list_first_entry(&file_priv->mm.request_list,
5075 struct drm_i915_gem_request,
5076 client_list);
5077 list_del(&request->client_list);
5078 request->file_priv = NULL;
5079 }
Chris Wilson1c255952010-09-26 11:03:27 +01005080 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005081
Chris Wilson2e1b8732015-04-27 13:41:22 +01005082 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005083 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005084 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005085 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005086 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005087}
5088
5089int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5090{
5091 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005092 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005093
5094 DRM_DEBUG_DRIVER("\n");
5095
5096 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5097 if (!file_priv)
5098 return -ENOMEM;
5099
5100 file->driver_priv = file_priv;
5101 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005102 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005103 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005104
5105 spin_lock_init(&file_priv->mm.lock);
5106 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005107
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005108 file_priv->bsd_ring = -1;
5109
Ben Widawskye422b882013-12-06 14:10:58 -08005110 ret = i915_gem_context_open(dev, file);
5111 if (ret)
5112 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005113
Ben Widawskye422b882013-12-06 14:10:58 -08005114 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005115}
5116
Daniel Vetterb680c372014-09-19 18:27:27 +02005117/**
5118 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005119 * @old: current GEM buffer for the frontbuffer slots
5120 * @new: new GEM buffer for the frontbuffer slots
5121 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005122 *
5123 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5124 * from @old and setting them in @new. Both @old and @new can be NULL.
5125 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005126void i915_gem_track_fb(struct drm_i915_gem_object *old,
5127 struct drm_i915_gem_object *new,
5128 unsigned frontbuffer_bits)
5129{
5130 if (old) {
5131 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5132 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5133 old->frontbuffer_bits &= ~frontbuffer_bits;
5134 }
5135
5136 if (new) {
5137 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5138 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5139 new->frontbuffer_bits |= frontbuffer_bits;
5140 }
5141}
5142
Ben Widawskya70a3142013-07-31 16:59:56 -07005143/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005144u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5145 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005146{
5147 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5148 struct i915_vma *vma;
5149
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005150 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005151
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005152 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005153 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005154 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5155 continue;
5156 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005157 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005158 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005159
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005160 WARN(1, "%s vma for this object not found.\n",
5161 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005162 return -1;
5163}
5164
Michel Thierry088e0df2015-08-07 17:40:17 +01005165u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5166 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005167{
5168 struct i915_vma *vma;
5169
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005170 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01005171 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005172 return vma->node.start;
5173
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005174 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005175 return -1;
5176}
5177
5178bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5179 struct i915_address_space *vm)
5180{
5181 struct i915_vma *vma;
5182
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005183 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005184 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005185 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5186 continue;
5187 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5188 return true;
5189 }
5190
5191 return false;
5192}
5193
5194bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005195 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005196{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005197 struct i915_vma *vma;
5198
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005199 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01005200 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005201 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005202 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005203 return true;
5204
5205 return false;
5206}
5207
5208bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5209{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005210 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005211
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005212 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005213 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005214 return true;
5215
5216 return false;
5217}
5218
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005219unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07005220{
Ben Widawskya70a3142013-07-31 16:59:56 -07005221 struct i915_vma *vma;
5222
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005223 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07005224
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005225 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005226 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005227 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07005228 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005229 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005230
Ben Widawskya70a3142013-07-31 16:59:56 -07005231 return 0;
5232}
5233
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005234bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005235{
5236 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005237 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005238 if (vma->pin_count > 0)
5239 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005240
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005241 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005242}
Dave Gordonea702992015-07-09 19:29:02 +01005243
Dave Gordon033908a2015-12-10 18:51:23 +00005244/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5245struct page *
5246i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5247{
5248 struct page *page;
5249
5250 /* Only default objects have per-page dirty tracking */
Chris Wilsonde472662016-01-22 18:32:31 +00005251 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Dave Gordon033908a2015-12-10 18:51:23 +00005252 return NULL;
5253
5254 page = i915_gem_object_get_page(obj, n);
5255 set_page_dirty(page);
5256 return page;
5257}
5258
Dave Gordonea702992015-07-09 19:29:02 +01005259/* Allocate a new GEM object and fill it with the supplied data */
5260struct drm_i915_gem_object *
5261i915_gem_object_create_from_data(struct drm_device *dev,
5262 const void *data, size_t size)
5263{
5264 struct drm_i915_gem_object *obj;
5265 struct sg_table *sg;
5266 size_t bytes;
5267 int ret;
5268
Dave Gordond37cd8a2016-04-22 19:14:32 +01005269 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005270 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005271 return obj;
5272
5273 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5274 if (ret)
5275 goto fail;
5276
5277 ret = i915_gem_object_get_pages(obj);
5278 if (ret)
5279 goto fail;
5280
5281 i915_gem_object_pin_pages(obj);
5282 sg = obj->pages;
5283 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005284 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005285 i915_gem_object_unpin_pages(obj);
5286
5287 if (WARN_ON(bytes != size)) {
5288 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5289 ret = -EFAULT;
5290 goto fail;
5291 }
5292
5293 return obj;
5294
5295fail:
5296 drm_gem_object_unreference(&obj->base);
5297 return ERR_PTR(ret);
5298}