blob: 18f802d674cdde3023a418307cab4cbbb1e12275 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
Eric Anholt5a125c32008-10-22 21:40:13 -0700163i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700165{
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000168 struct drm_i915_gem_object *obj;
169 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700170
Chris Wilson6299f992010-11-24 12:23:44 +0000171 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700173 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800174 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700175 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700177
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700178 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000180
Eric Anholt5a125c32008-10-22 21:40:13 -0700181 return 0;
182}
183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184static int
185i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100186{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800187 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
188 char *vaddr = obj->phys_handle->vaddr;
189 struct sg_table *st;
190 struct scatterlist *sg;
191 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100192
Chris Wilson6a2c4232014-11-04 04:51:40 -0800193 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
194 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100195
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
197 struct page *page;
198 char *src;
199
200 page = shmem_read_mapping_page(mapping, i);
201 if (IS_ERR(page))
202 return PTR_ERR(page);
203
204 src = kmap_atomic(page);
205 memcpy(vaddr, src, PAGE_SIZE);
206 drm_clflush_virt_range(vaddr, PAGE_SIZE);
207 kunmap_atomic(src);
208
209 page_cache_release(page);
210 vaddr += PAGE_SIZE;
211 }
212
213 i915_gem_chipset_flush(obj->base.dev);
214
215 st = kmalloc(sizeof(*st), GFP_KERNEL);
216 if (st == NULL)
217 return -ENOMEM;
218
219 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
220 kfree(st);
221 return -ENOMEM;
222 }
223
224 sg = st->sgl;
225 sg->offset = 0;
226 sg->length = obj->base.size;
227
228 sg_dma_address(sg) = obj->phys_handle->busaddr;
229 sg_dma_len(sg) = obj->base.size;
230
231 obj->pages = st;
232 obj->has_dma_mapping = true;
233 return 0;
234}
235
236static void
237i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
238{
239 int ret;
240
241 BUG_ON(obj->madv == __I915_MADV_PURGED);
242
243 ret = i915_gem_object_set_to_cpu_domain(obj, true);
244 if (ret) {
245 /* In the event of a disaster, abandon all caches and
246 * hope for the best.
247 */
248 WARN_ON(ret != -EIO);
249 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
250 }
251
252 if (obj->madv == I915_MADV_DONTNEED)
253 obj->dirty = 0;
254
255 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100256 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800257 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100258 int i;
259
260 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800261 struct page *page;
262 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100263
Chris Wilson6a2c4232014-11-04 04:51:40 -0800264 page = shmem_read_mapping_page(mapping, i);
265 if (IS_ERR(page))
266 continue;
267
268 dst = kmap_atomic(page);
269 drm_clflush_virt_range(vaddr, PAGE_SIZE);
270 memcpy(dst, vaddr, PAGE_SIZE);
271 kunmap_atomic(dst);
272
273 set_page_dirty(page);
274 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100275 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100277 vaddr += PAGE_SIZE;
278 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100280 }
281
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282 sg_free_table(obj->pages);
283 kfree(obj->pages);
284
285 obj->has_dma_mapping = false;
286}
287
288static void
289i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
290{
291 drm_pci_free(obj->base.dev, obj->phys_handle);
292}
293
294static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
295 .get_pages = i915_gem_object_get_pages_phys,
296 .put_pages = i915_gem_object_put_pages_phys,
297 .release = i915_gem_object_release_phys,
298};
299
300static int
301drop_pages(struct drm_i915_gem_object *obj)
302{
303 struct i915_vma *vma, *next;
304 int ret;
305
306 drm_gem_object_reference(&obj->base);
307 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
308 if (i915_vma_unbind(vma))
309 break;
310
311 ret = i915_gem_object_put_pages(obj);
312 drm_gem_object_unreference(&obj->base);
313
314 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100315}
316
317int
318i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
319 int align)
320{
321 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800322 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100323
324 if (obj->phys_handle) {
325 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
326 return -EBUSY;
327
328 return 0;
329 }
330
331 if (obj->madv != I915_MADV_WILLNEED)
332 return -EFAULT;
333
334 if (obj->base.filp == NULL)
335 return -EINVAL;
336
Chris Wilson6a2c4232014-11-04 04:51:40 -0800337 ret = drop_pages(obj);
338 if (ret)
339 return ret;
340
Chris Wilson00731152014-05-21 12:42:56 +0100341 /* create a new object */
342 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
343 if (!phys)
344 return -ENOMEM;
345
Chris Wilson00731152014-05-21 12:42:56 +0100346 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800347 obj->ops = &i915_gem_phys_ops;
348
349 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100350}
351
352static int
353i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
354 struct drm_i915_gem_pwrite *args,
355 struct drm_file *file_priv)
356{
357 struct drm_device *dev = obj->base.dev;
358 void *vaddr = obj->phys_handle->vaddr + args->offset;
359 char __user *user_data = to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800360 int ret;
361
362 /* We manually control the domain here and pretend that it
363 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
364 */
365 ret = i915_gem_object_wait_rendering(obj, false);
366 if (ret)
367 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100368
369 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
370 unsigned long unwritten;
371
372 /* The physical object once assigned is fixed for the lifetime
373 * of the obj, so we can safely drop the lock and continue
374 * to access vaddr.
375 */
376 mutex_unlock(&dev->struct_mutex);
377 unwritten = copy_from_user(vaddr, user_data, args->size);
378 mutex_lock(&dev->struct_mutex);
379 if (unwritten)
380 return -EFAULT;
381 }
382
Chris Wilson6a2c4232014-11-04 04:51:40 -0800383 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100384 i915_gem_chipset_flush(dev);
385 return 0;
386}
387
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388void *i915_gem_object_alloc(struct drm_device *dev)
389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700391 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000392}
393
394void i915_gem_object_free(struct drm_i915_gem_object *obj)
395{
396 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
397 kmem_cache_free(dev_priv->slab, obj);
398}
399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400static int
401i915_gem_create(struct drm_file *file,
402 struct drm_device *dev,
403 uint64_t size,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100404 bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700406{
Chris Wilson05394f32010-11-08 19:18:58 +0000407 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300408 int ret;
409 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700410
Dave Airlieff72145b2011-02-07 12:16:14 +1000411 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200412 if (size == 0)
413 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700414
415 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000416 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700417 if (obj == NULL)
418 return -ENOMEM;
419
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100420 obj->base.dumb = dumb;
Chris Wilson05394f32010-11-08 19:18:58 +0000421 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100422 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200423 drm_gem_object_unreference_unlocked(&obj->base);
424 if (ret)
425 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100426
Dave Airlieff72145b2011-02-07 12:16:14 +1000427 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700428 return 0;
429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431int
432i915_gem_dumb_create(struct drm_file *file,
433 struct drm_device *dev,
434 struct drm_mode_create_dumb *args)
435{
436 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300437 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000438 args->size = args->pitch * args->height;
439 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100440 args->size, true, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000441}
442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443/**
444 * Creates a new mm object and returns a handle to it.
445 */
446int
447i915_gem_create_ioctl(struct drm_device *dev, void *data,
448 struct drm_file *file)
449{
450 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200451
Dave Airlieff72145b2011-02-07 12:16:14 +1000452 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100453 args->size, false, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000454}
455
Daniel Vetter8c599672011-12-14 13:57:31 +0100456static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100457__copy_to_user_swizzled(char __user *cpu_vaddr,
458 const char *gpu_vaddr, int gpu_offset,
459 int length)
460{
461 int ret, cpu_offset = 0;
462
463 while (length > 0) {
464 int cacheline_end = ALIGN(gpu_offset + 1, 64);
465 int this_length = min(cacheline_end - gpu_offset, length);
466 int swizzled_gpu_offset = gpu_offset ^ 64;
467
468 ret = __copy_to_user(cpu_vaddr + cpu_offset,
469 gpu_vaddr + swizzled_gpu_offset,
470 this_length);
471 if (ret)
472 return ret + length;
473
474 cpu_offset += this_length;
475 gpu_offset += this_length;
476 length -= this_length;
477 }
478
479 return 0;
480}
481
482static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700483__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
484 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100485 int length)
486{
487 int ret, cpu_offset = 0;
488
489 while (length > 0) {
490 int cacheline_end = ALIGN(gpu_offset + 1, 64);
491 int this_length = min(cacheline_end - gpu_offset, length);
492 int swizzled_gpu_offset = gpu_offset ^ 64;
493
494 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
495 cpu_vaddr + cpu_offset,
496 this_length);
497 if (ret)
498 return ret + length;
499
500 cpu_offset += this_length;
501 gpu_offset += this_length;
502 length -= this_length;
503 }
504
505 return 0;
506}
507
Brad Volkin4c914c02014-02-18 10:15:45 -0800508/*
509 * Pins the specified object's pages and synchronizes the object with
510 * GPU accesses. Sets needs_clflush to non-zero if the caller should
511 * flush the object from the CPU cache.
512 */
513int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
514 int *needs_clflush)
515{
516 int ret;
517
518 *needs_clflush = 0;
519
520 if (!obj->base.filp)
521 return -EINVAL;
522
523 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
524 /* If we're not in the cpu read domain, set ourself into the gtt
525 * read domain and manually flush cachelines (if required). This
526 * optimizes for the case when the gpu will dirty the data
527 * anyway again before the next pread happens. */
528 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
529 obj->cache_level);
530 ret = i915_gem_object_wait_rendering(obj, true);
531 if (ret)
532 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000533
534 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800535 }
536
537 ret = i915_gem_object_get_pages(obj);
538 if (ret)
539 return ret;
540
541 i915_gem_object_pin_pages(obj);
542
543 return ret;
544}
545
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546/* Per-page copy function for the shmem pread fastpath.
547 * Flushes invalid cachelines before reading the target if
548 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700549static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200550shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
551 char __user *user_data,
552 bool page_do_bit17_swizzling, bool needs_clflush)
553{
554 char *vaddr;
555 int ret;
556
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200557 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558 return -EINVAL;
559
560 vaddr = kmap_atomic(page);
561 if (needs_clflush)
562 drm_clflush_virt_range(vaddr + shmem_page_offset,
563 page_length);
564 ret = __copy_to_user_inatomic(user_data,
565 vaddr + shmem_page_offset,
566 page_length);
567 kunmap_atomic(vaddr);
568
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100569 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200570}
571
Daniel Vetter23c18c72012-03-25 19:47:42 +0200572static void
573shmem_clflush_swizzled_range(char *addr, unsigned long length,
574 bool swizzled)
575{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200576 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200577 unsigned long start = (unsigned long) addr;
578 unsigned long end = (unsigned long) addr + length;
579
580 /* For swizzling simply ensure that we always flush both
581 * channels. Lame, but simple and it works. Swizzled
582 * pwrite/pread is far from a hotpath - current userspace
583 * doesn't use it at all. */
584 start = round_down(start, 128);
585 end = round_up(end, 128);
586
587 drm_clflush_virt_range((void *)start, end - start);
588 } else {
589 drm_clflush_virt_range(addr, length);
590 }
591
592}
593
Daniel Vetterd174bd62012-03-25 19:47:40 +0200594/* Only difference to the fast-path function is that this can handle bit17
595 * and uses non-atomic copy and kmap functions. */
596static int
597shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
598 char __user *user_data,
599 bool page_do_bit17_swizzling, bool needs_clflush)
600{
601 char *vaddr;
602 int ret;
603
604 vaddr = kmap(page);
605 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200606 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
607 page_length,
608 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609
610 if (page_do_bit17_swizzling)
611 ret = __copy_to_user_swizzled(user_data,
612 vaddr, shmem_page_offset,
613 page_length);
614 else
615 ret = __copy_to_user(user_data,
616 vaddr + shmem_page_offset,
617 page_length);
618 kunmap(page);
619
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100620 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200621}
622
Eric Anholteb014592009-03-10 11:44:52 -0700623static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200624i915_gem_shmem_pread(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
626 struct drm_i915_gem_pread *args,
627 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700628{
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700630 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100632 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100633 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200634 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200635 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200636 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700637
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200638 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700639 remain = args->size;
640
Daniel Vetter8461d222011-12-14 13:57:32 +0100641 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700642
Brad Volkin4c914c02014-02-18 10:15:45 -0800643 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100644 if (ret)
645 return ret;
646
Eric Anholteb014592009-03-10 11:44:52 -0700647 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100648
Imre Deak67d5a502013-02-18 19:28:02 +0200649 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
650 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200651 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100652
653 if (remain <= 0)
654 break;
655
Eric Anholteb014592009-03-10 11:44:52 -0700656 /* Operation in this page
657 *
Eric Anholteb014592009-03-10 11:44:52 -0700658 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700659 * page_length = bytes to copy for this page
660 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100661 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700662 page_length = remain;
663 if ((shmem_page_offset + page_length) > PAGE_SIZE)
664 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700665
Daniel Vetter8461d222011-12-14 13:57:32 +0100666 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
667 (page_to_phys(page) & (1 << 17)) != 0;
668
Daniel Vetterd174bd62012-03-25 19:47:40 +0200669 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
670 user_data, page_do_bit17_swizzling,
671 needs_clflush);
672 if (ret == 0)
673 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700674
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200675 mutex_unlock(&dev->struct_mutex);
676
Jani Nikulad330a952014-01-21 11:24:25 +0200677 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200678 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200679 /* Userspace is tricking us, but we've already clobbered
680 * its pages with the prefault and promised to write the
681 * data up to the first fault. Hence ignore any errors
682 * and just continue. */
683 (void)ret;
684 prefaulted = 1;
685 }
686
Daniel Vetterd174bd62012-03-25 19:47:40 +0200687 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
688 user_data, page_do_bit17_swizzling,
689 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700690
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200691 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100692
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100693 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100694 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100695
Chris Wilson17793c92014-03-07 08:30:36 +0000696next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700697 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100698 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700699 offset += page_length;
700 }
701
Chris Wilson4f27b752010-10-14 15:26:45 +0100702out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100703 i915_gem_object_unpin_pages(obj);
704
Eric Anholteb014592009-03-10 11:44:52 -0700705 return ret;
706}
707
Eric Anholt673a3942008-07-30 12:06:12 -0700708/**
709 * Reads data from the object referenced by handle.
710 *
711 * On error, the contents of *data are undefined.
712 */
713int
714i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000715 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700716{
717 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000718 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100719 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson51311d02010-11-17 09:10:42 +0000721 if (args->size == 0)
722 return 0;
723
724 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200725 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000726 args->size))
727 return -EFAULT;
728
Chris Wilson4f27b752010-10-14 15:26:45 +0100729 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Chris Wilson05394f32010-11-08 19:18:58 +0000733 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000734 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100735 ret = -ENOENT;
736 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100737 }
Eric Anholt673a3942008-07-30 12:06:12 -0700738
Chris Wilson7dcd2492010-09-26 20:21:44 +0100739 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000740 if (args->offset > obj->base.size ||
741 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100742 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100743 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100744 }
745
Daniel Vetter1286ff72012-05-10 15:25:09 +0200746 /* prime objects have no backing filp to GEM pread/pwrite
747 * pages from.
748 */
749 if (!obj->base.filp) {
750 ret = -EINVAL;
751 goto out;
752 }
753
Chris Wilsondb53a302011-02-03 11:57:46 +0000754 trace_i915_gem_object_pread(obj, args->offset, args->size);
755
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200756 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700757
Chris Wilson35b62a82010-09-26 20:23:38 +0100758out:
Chris Wilson05394f32010-11-08 19:18:58 +0000759 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100760unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100761 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700762 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700763}
764
Keith Packard0839ccb2008-10-30 19:38:48 -0700765/* This is the fast write path which cannot handle
766 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700767 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700768
Keith Packard0839ccb2008-10-30 19:38:48 -0700769static inline int
770fast_user_write(struct io_mapping *mapping,
771 loff_t page_base, int page_offset,
772 char __user *user_data,
773 int length)
774{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700775 void __iomem *vaddr_atomic;
776 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 unsigned long unwritten;
778
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700779 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700780 /* We can use the cpu mem copy function because this is X86. */
781 vaddr = (void __force*)vaddr_atomic + page_offset;
782 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700783 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700784 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100785 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786}
787
Eric Anholt3de09aa2009-03-09 09:42:23 -0700788/**
789 * This is the fast pwrite path, where we copy the data directly from the
790 * user into the GTT, uncached.
791 */
Eric Anholt673a3942008-07-30 12:06:12 -0700792static int
Chris Wilson05394f32010-11-08 19:18:58 +0000793i915_gem_gtt_pwrite_fast(struct drm_device *dev,
794 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700795 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000796 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700797{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700799 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700800 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700801 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200802 int page_offset, page_length, ret;
803
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100804 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200805 if (ret)
806 goto out;
807
808 ret = i915_gem_object_set_to_gtt_domain(obj, true);
809 if (ret)
810 goto out_unpin;
811
812 ret = i915_gem_object_put_fence(obj);
813 if (ret)
814 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200816 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700817 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700818
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700819 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700820
821 while (remain > 0) {
822 /* Operation in this page
823 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 * page_base = page offset within aperture
825 * page_offset = offset within page
826 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700827 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100828 page_base = offset & PAGE_MASK;
829 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700830 page_length = remain;
831 if ((page_offset + remain) > PAGE_SIZE)
832 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700835 * source page isn't available. Return the error and we'll
836 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700837 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800838 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839 page_offset, user_data, page_length)) {
840 ret = -EFAULT;
841 goto out_unpin;
842 }
Eric Anholt673a3942008-07-30 12:06:12 -0700843
Keith Packard0839ccb2008-10-30 19:38:48 -0700844 remain -= page_length;
845 user_data += page_length;
846 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700847 }
Eric Anholt673a3942008-07-30 12:06:12 -0700848
Daniel Vetter935aaa62012-03-25 19:47:35 +0200849out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800850 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200851out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700853}
854
Daniel Vetterd174bd62012-03-25 19:47:40 +0200855/* Per-page copy function for the shmem pwrite fastpath.
856 * Flushes invalid cachelines before writing to the target if
857 * needs_clflush_before is set and flushes out any written cachelines after
858 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700859static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
861 char __user *user_data,
862 bool page_do_bit17_swizzling,
863 bool needs_clflush_before,
864 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700865{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200866 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700867 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700868
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap_atomic(page);
873 if (needs_clflush_before)
874 drm_clflush_virt_range(vaddr + shmem_page_offset,
875 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000876 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
877 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878 if (needs_clflush_after)
879 drm_clflush_virt_range(vaddr + shmem_page_offset,
880 page_length);
881 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700882
Chris Wilson755d2212012-09-04 21:02:55 +0100883 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700884}
885
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886/* Only difference to the fast-path function is that this can handle bit17
887 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700888static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
890 char __user *user_data,
891 bool page_do_bit17_swizzling,
892 bool needs_clflush_before,
893 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700894{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 char *vaddr;
896 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700897
Daniel Vetterd174bd62012-03-25 19:47:40 +0200898 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200899 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200900 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
901 page_length,
902 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903 if (page_do_bit17_swizzling)
904 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100905 user_data,
906 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 else
908 ret = __copy_from_user(vaddr + shmem_page_offset,
909 user_data,
910 page_length);
911 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200912 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
913 page_length,
914 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson755d2212012-09-04 21:02:55 +0100917 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700918}
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920static int
Daniel Vettere244a442012-03-25 19:47:28 +0200921i915_gem_shmem_pwrite(struct drm_device *dev,
922 struct drm_i915_gem_object *obj,
923 struct drm_i915_gem_pwrite *args,
924 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700925{
Eric Anholt40123c12009-03-09 13:42:30 -0700926 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100927 loff_t offset;
928 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100929 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100930 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200931 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200932 int needs_clflush_after = 0;
933 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200934 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700935
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200936 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700937 remain = args->size;
938
Daniel Vetter8c599672011-12-14 13:57:31 +0100939 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700940
Daniel Vetter58642882012-03-25 19:47:37 +0200941 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
942 /* If we're not in the cpu write domain, set ourself into the gtt
943 * write domain and manually flush cachelines (if required). This
944 * optimizes for the case when the gpu will use the data
945 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100946 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700947 ret = i915_gem_object_wait_rendering(obj, false);
948 if (ret)
949 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000950
951 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200952 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100953 /* Same trick applies to invalidate partially written cachelines read
954 * before writing. */
955 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
956 needs_clflush_before =
957 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200958
Chris Wilson755d2212012-09-04 21:02:55 +0100959 ret = i915_gem_object_get_pages(obj);
960 if (ret)
961 return ret;
962
963 i915_gem_object_pin_pages(obj);
964
Eric Anholt40123c12009-03-09 13:42:30 -0700965 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000966 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700967
Imre Deak67d5a502013-02-18 19:28:02 +0200968 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
969 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200970 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200971 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100972
Chris Wilson9da3da62012-06-01 15:20:22 +0100973 if (remain <= 0)
974 break;
975
Eric Anholt40123c12009-03-09 13:42:30 -0700976 /* Operation in this page
977 *
Eric Anholt40123c12009-03-09 13:42:30 -0700978 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700979 * page_length = bytes to copy for this page
980 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100981 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700982
983 page_length = remain;
984 if ((shmem_page_offset + page_length) > PAGE_SIZE)
985 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700986
Daniel Vetter58642882012-03-25 19:47:37 +0200987 /* If we don't overwrite a cacheline completely we need to be
988 * careful to have up-to-date data by first clflushing. Don't
989 * overcomplicate things and flush the entire patch. */
990 partial_cacheline_write = needs_clflush_before &&
991 ((shmem_page_offset | page_length)
992 & (boot_cpu_data.x86_clflush_size - 1));
993
Daniel Vetter8c599672011-12-14 13:57:31 +0100994 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
995 (page_to_phys(page) & (1 << 17)) != 0;
996
Daniel Vetterd174bd62012-03-25 19:47:40 +0200997 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
998 user_data, page_do_bit17_swizzling,
999 partial_cacheline_write,
1000 needs_clflush_after);
1001 if (ret == 0)
1002 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001003
Daniel Vettere244a442012-03-25 19:47:28 +02001004 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001006 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1007 user_data, page_do_bit17_swizzling,
1008 partial_cacheline_write,
1009 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001010
Daniel Vettere244a442012-03-25 19:47:28 +02001011 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001012
Chris Wilson755d2212012-09-04 21:02:55 +01001013 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001014 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001015
Chris Wilson17793c92014-03-07 08:30:36 +00001016next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001017 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001018 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001019 offset += page_length;
1020 }
1021
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001022out:
Chris Wilson755d2212012-09-04 21:02:55 +01001023 i915_gem_object_unpin_pages(obj);
1024
Daniel Vettere244a442012-03-25 19:47:28 +02001025 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001026 /*
1027 * Fixup: Flush cpu caches in case we didn't flush the dirty
1028 * cachelines in-line while writing and the object moved
1029 * out of the cpu write domain while we've dropped the lock.
1030 */
1031 if (!needs_clflush_after &&
1032 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001033 if (i915_gem_clflush_object(obj, obj->pin_display))
1034 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001035 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001036 }
Eric Anholt40123c12009-03-09 13:42:30 -07001037
Daniel Vetter58642882012-03-25 19:47:37 +02001038 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001039 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001040
Eric Anholt40123c12009-03-09 13:42:30 -07001041 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001042}
1043
1044/**
1045 * Writes data to the object referenced by handle.
1046 *
1047 * On error, the contents of the buffer that were to be modified are undefined.
1048 */
1049int
1050i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001051 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001052{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001053 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001054 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001055 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001056 int ret;
1057
1058 if (args->size == 0)
1059 return 0;
1060
1061 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001062 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001063 args->size))
1064 return -EFAULT;
1065
Jani Nikulad330a952014-01-21 11:24:25 +02001066 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001067 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1068 args->size);
1069 if (ret)
1070 return -EFAULT;
1071 }
Eric Anholt673a3942008-07-30 12:06:12 -07001072
Imre Deak5d77d9c2014-11-12 16:40:35 +02001073 intel_runtime_pm_get(dev_priv);
1074
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001075 ret = i915_mutex_lock_interruptible(dev);
1076 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001077 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001078
Chris Wilson05394f32010-11-08 19:18:58 +00001079 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001080 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001081 ret = -ENOENT;
1082 goto unlock;
1083 }
Eric Anholt673a3942008-07-30 12:06:12 -07001084
Chris Wilson7dcd2492010-09-26 20:21:44 +01001085 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001086 if (args->offset > obj->base.size ||
1087 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001088 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001089 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001090 }
1091
Daniel Vetter1286ff72012-05-10 15:25:09 +02001092 /* prime objects have no backing filp to GEM pread/pwrite
1093 * pages from.
1094 */
1095 if (!obj->base.filp) {
1096 ret = -EINVAL;
1097 goto out;
1098 }
1099
Chris Wilsondb53a302011-02-03 11:57:46 +00001100 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1101
Daniel Vetter935aaa62012-03-25 19:47:35 +02001102 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001103 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1104 * it would end up going through the fenced access, and we'll get
1105 * different detiling behavior between reading and writing.
1106 * pread/pwrite currently are reading and writing from the CPU
1107 * perspective, requiring manual detiling by the client.
1108 */
Chris Wilson2c225692013-08-09 12:26:45 +01001109 if (obj->tiling_mode == I915_TILING_NONE &&
1110 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1111 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001112 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001113 /* Note that the gtt paths might fail with non-page-backed user
1114 * pointers (e.g. gtt mappings when moving data between
1115 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001116 }
Eric Anholt673a3942008-07-30 12:06:12 -07001117
Chris Wilson6a2c4232014-11-04 04:51:40 -08001118 if (ret == -EFAULT || ret == -ENOSPC) {
1119 if (obj->phys_handle)
1120 ret = i915_gem_phys_pwrite(obj, args, file);
1121 else
1122 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1123 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001124
Chris Wilson35b62a82010-09-26 20:23:38 +01001125out:
Chris Wilson05394f32010-11-08 19:18:58 +00001126 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001127unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001128 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001129put_rpm:
1130 intel_runtime_pm_put(dev_priv);
1131
Eric Anholt673a3942008-07-30 12:06:12 -07001132 return ret;
1133}
1134
Chris Wilsonb3612372012-08-24 09:35:08 +01001135int
Daniel Vetter33196de2012-11-14 17:14:05 +01001136i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001137 bool interruptible)
1138{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001139 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001140 /* Non-interruptible callers can't handle -EAGAIN, hence return
1141 * -EIO unconditionally for these. */
1142 if (!interruptible)
1143 return -EIO;
1144
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001145 /* Recovery complete, but the reset failed ... */
1146 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 return -EIO;
1148
McAulay, Alistair6689c162014-08-15 18:51:35 +01001149 /*
1150 * Check if GPU Reset is in progress - we need intel_ring_begin
1151 * to work properly to reinit the hw state while the gpu is
1152 * still marked as reset-in-progress. Handle this with a flag.
1153 */
1154 if (!error->reload_in_reset)
1155 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001156 }
1157
1158 return 0;
1159}
1160
1161/*
1162 * Compare seqno against outstanding lazy request. Emit a request if they are
1163 * equal.
1164 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301165int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001166i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001167{
1168 int ret;
1169
1170 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1171
1172 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001173 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001174 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001175
1176 return ret;
1177}
1178
Chris Wilson094f9a52013-09-25 17:34:55 +01001179static void fake_irq(unsigned long data)
1180{
1181 wake_up_process((struct task_struct *)data);
1182}
1183
1184static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001185 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001186{
1187 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1188}
1189
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001190static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1191{
1192 if (file_priv == NULL)
1193 return true;
1194
1195 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1196}
1197
Chris Wilsonb3612372012-08-24 09:35:08 +01001198/**
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001199 * __i915_wait_seqno - wait until execution of seqno has finished
Chris Wilsonb3612372012-08-24 09:35:08 +01001200 * @ring: the ring expected to report seqno
1201 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001202 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001203 * @interruptible: do an interruptible wait (normally yes)
1204 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1205 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001206 * Note: It is of utmost importance that the passed in seqno and reset_counter
1207 * values have been read by the caller in an smp safe manner. Where read-side
1208 * locks are involved, it is sufficient to read the reset_counter before
1209 * unlocking the lock that protects the seqno. For lockless tricks, the
1210 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1211 * inserted.
1212 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001213 * Returns 0 if the seqno was found within the alloted time. Else returns the
1214 * errno with remaining time filled in timeout argument.
1215 */
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001216int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001217 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001218 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001219 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001220 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001221{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001222 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001223 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001224 const bool irq_test_in_progress =
1225 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001226 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001227 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001228 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001229 int ret;
1230
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001231 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001232
Chris Wilsonb3612372012-08-24 09:35:08 +01001233 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1234 return 0;
1235
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001236 timeout_expire = timeout ?
1237 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001238
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001239 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001240 gen6_rps_boost(dev_priv);
1241 if (file_priv)
1242 mod_delayed_work(dev_priv->wq,
1243 &file_priv->mm.idle_work,
1244 msecs_to_jiffies(100));
1245 }
1246
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001247 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001248 return -ENODEV;
1249
Chris Wilson094f9a52013-09-25 17:34:55 +01001250 /* Record current time in case interrupted by signal, or wedged */
1251 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001252 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001253 for (;;) {
1254 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001255
Chris Wilson094f9a52013-09-25 17:34:55 +01001256 prepare_to_wait(&ring->irq_queue, &wait,
1257 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001258
Daniel Vetterf69061b2012-12-06 09:01:42 +01001259 /* We need to check whether any gpu reset happened in between
1260 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1262 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1263 * is truely gone. */
1264 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1265 if (ret == 0)
1266 ret = -EAGAIN;
1267 break;
1268 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001269
Chris Wilson094f9a52013-09-25 17:34:55 +01001270 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1271 ret = 0;
1272 break;
1273 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001274
Chris Wilson094f9a52013-09-25 17:34:55 +01001275 if (interruptible && signal_pending(current)) {
1276 ret = -ERESTARTSYS;
1277 break;
1278 }
1279
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001280 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001281 ret = -ETIME;
1282 break;
1283 }
1284
1285 timer.function = NULL;
1286 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001287 unsigned long expire;
1288
Chris Wilson094f9a52013-09-25 17:34:55 +01001289 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001290 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001291 mod_timer(&timer, expire);
1292 }
1293
Chris Wilson5035c272013-10-04 09:58:46 +01001294 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001295
Chris Wilson094f9a52013-09-25 17:34:55 +01001296 if (timer.function) {
1297 del_singleshot_timer_sync(&timer);
1298 destroy_timer_on_stack(&timer);
1299 }
1300 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001301 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001302 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001303
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001304 if (!irq_test_in_progress)
1305 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001306
1307 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001308
1309 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001310 s64 tres = *timeout - (now - before);
1311
1312 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001313
1314 /*
1315 * Apparently ktime isn't accurate enough and occasionally has a
1316 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1317 * things up to make the test happy. We allow up to 1 jiffy.
1318 *
1319 * This is a regrssion from the timespec->ktime conversion.
1320 */
1321 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1322 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001323 }
1324
Chris Wilson094f9a52013-09-25 17:34:55 +01001325 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001326}
1327
1328/**
1329 * Waits for a sequence number to be signaled, and cleans up the
1330 * request and object lists appropriately for that event.
1331 */
1332int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001333i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001334{
1335 struct drm_device *dev = ring->dev;
1336 struct drm_i915_private *dev_priv = dev->dev_private;
1337 bool interruptible = dev_priv->mm.interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001338 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001339 int ret;
1340
1341 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1342 BUG_ON(seqno == 0);
1343
Daniel Vetter33196de2012-11-14 17:14:05 +01001344 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001345 if (ret)
1346 return ret;
1347
1348 ret = i915_gem_check_olr(ring, seqno);
1349 if (ret)
1350 return ret;
1351
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001352 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1353 return __i915_wait_seqno(ring, seqno, reset_counter, interruptible,
1354 NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001355}
1356
Chris Wilsond26e3af2013-06-29 22:05:26 +01001357static int
John Harrison8e6395492014-10-30 18:40:53 +00001358i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001359{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001360 if (!obj->active)
1361 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001362
1363 /* Manually manage the write flush as we may have not yet
1364 * retired the buffer.
1365 *
1366 * Note that the last_write_seqno is always the earlier of
1367 * the two (read/write) seqno, so if we haved successfully waited,
1368 * we know we have passed the last write.
1369 */
1370 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001371
1372 return 0;
1373}
1374
Chris Wilsonb3612372012-08-24 09:35:08 +01001375/**
1376 * Ensures that all rendering to the object has completed and the object is
1377 * safe to unbind from the GTT or access from the CPU.
1378 */
1379static __must_check int
1380i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1381 bool readonly)
1382{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001383 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001384 u32 seqno;
1385 int ret;
1386
1387 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1388 if (seqno == 0)
1389 return 0;
1390
1391 ret = i915_wait_seqno(ring, seqno);
1392 if (ret)
1393 return ret;
1394
John Harrison8e6395492014-10-30 18:40:53 +00001395 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001396}
1397
Chris Wilson3236f572012-08-24 09:35:09 +01001398/* A nonblocking variant of the above wait. This is a highly dangerous routine
1399 * as the object state may change during this call.
1400 */
1401static __must_check int
1402i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001403 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001404 bool readonly)
1405{
1406 struct drm_device *dev = obj->base.dev;
1407 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001408 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001409 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001410 u32 seqno;
1411 int ret;
1412
1413 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1414 BUG_ON(!dev_priv->mm.interruptible);
1415
1416 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1417 if (seqno == 0)
1418 return 0;
1419
Daniel Vetter33196de2012-11-14 17:14:05 +01001420 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001421 if (ret)
1422 return ret;
1423
1424 ret = i915_gem_check_olr(ring, seqno);
1425 if (ret)
1426 return ret;
1427
Daniel Vetterf69061b2012-12-06 09:01:42 +01001428 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001429 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001430 ret = __i915_wait_seqno(ring, seqno, reset_counter, true, NULL,
1431 file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001432 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001433 if (ret)
1434 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001435
John Harrison8e6395492014-10-30 18:40:53 +00001436 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001437}
1438
Eric Anholt673a3942008-07-30 12:06:12 -07001439/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001440 * Called when user space prepares to use an object with the CPU, either
1441 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001442 */
1443int
1444i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001445 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001446{
1447 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001448 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001449 uint32_t read_domains = args->read_domains;
1450 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001451 int ret;
1452
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001453 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001454 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001455 return -EINVAL;
1456
Chris Wilson21d509e2009-06-06 09:46:02 +01001457 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001458 return -EINVAL;
1459
1460 /* Having something in the write domain implies it's in the read
1461 * domain, and only that read domain. Enforce that in the request.
1462 */
1463 if (write_domain != 0 && read_domains != write_domain)
1464 return -EINVAL;
1465
Chris Wilson76c1dec2010-09-25 11:22:51 +01001466 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001467 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001468 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001469
Chris Wilson05394f32010-11-08 19:18:58 +00001470 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001471 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001472 ret = -ENOENT;
1473 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001474 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001475
Chris Wilson3236f572012-08-24 09:35:09 +01001476 /* Try to flush the object off the GPU without holding the lock.
1477 * We will repeat the flush holding the lock in the normal manner
1478 * to catch cases where we are gazumped.
1479 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001480 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1481 file->driver_priv,
1482 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001483 if (ret)
1484 goto unref;
1485
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001486 if (read_domains & I915_GEM_DOMAIN_GTT) {
1487 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001488
1489 /* Silently promote "you're not bound, there was nothing to do"
1490 * to success, since the client was just asking us to
1491 * make sure everything was done.
1492 */
1493 if (ret == -EINVAL)
1494 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001495 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001496 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001497 }
1498
Chris Wilson3236f572012-08-24 09:35:09 +01001499unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001500 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001501unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001502 mutex_unlock(&dev->struct_mutex);
1503 return ret;
1504}
1505
1506/**
1507 * Called when user space has done writes to this buffer
1508 */
1509int
1510i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001511 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001512{
1513 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001514 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001515 int ret = 0;
1516
Chris Wilson76c1dec2010-09-25 11:22:51 +01001517 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001518 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001519 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001520
Chris Wilson05394f32010-11-08 19:18:58 +00001521 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001522 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001523 ret = -ENOENT;
1524 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001525 }
1526
Eric Anholt673a3942008-07-30 12:06:12 -07001527 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001528 if (obj->pin_display)
1529 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001530
Chris Wilson05394f32010-11-08 19:18:58 +00001531 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001532unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001533 mutex_unlock(&dev->struct_mutex);
1534 return ret;
1535}
1536
1537/**
1538 * Maps the contents of an object, returning the address it is mapped
1539 * into.
1540 *
1541 * While the mapping holds a reference on the contents of the object, it doesn't
1542 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001543 *
1544 * IMPORTANT:
1545 *
1546 * DRM driver writers who look a this function as an example for how to do GEM
1547 * mmap support, please don't implement mmap support like here. The modern way
1548 * to implement DRM mmap support is with an mmap offset ioctl (like
1549 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1550 * That way debug tooling like valgrind will understand what's going on, hiding
1551 * the mmap call in a driver private ioctl will break that. The i915 driver only
1552 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001553 */
1554int
1555i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001556 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001557{
1558 struct drm_i915_gem_mmap *args = data;
1559 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001560 unsigned long addr;
1561
Chris Wilson05394f32010-11-08 19:18:58 +00001562 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001563 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001564 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001565
Daniel Vetter1286ff72012-05-10 15:25:09 +02001566 /* prime objects have no backing filp to GEM mmap
1567 * pages from.
1568 */
1569 if (!obj->filp) {
1570 drm_gem_object_unreference_unlocked(obj);
1571 return -EINVAL;
1572 }
1573
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001574 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001575 PROT_READ | PROT_WRITE, MAP_SHARED,
1576 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001577 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001578 if (IS_ERR((void *)addr))
1579 return addr;
1580
1581 args->addr_ptr = (uint64_t) addr;
1582
1583 return 0;
1584}
1585
Jesse Barnesde151cf2008-11-12 10:03:55 -08001586/**
1587 * i915_gem_fault - fault a page into the GTT
1588 * vma: VMA in question
1589 * vmf: fault info
1590 *
1591 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1592 * from userspace. The fault handler takes care of binding the object to
1593 * the GTT (if needed), allocating and programming a fence register (again,
1594 * only if needed based on whether the old reg is still valid or the object
1595 * is tiled) and inserting a new PTE into the faulting process.
1596 *
1597 * Note that the faulting process may involve evicting existing objects
1598 * from the GTT and/or fence registers to make room. So performance may
1599 * suffer if the GTT working set is large or there are few fence registers
1600 * left.
1601 */
1602int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1603{
Chris Wilson05394f32010-11-08 19:18:58 +00001604 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1605 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001606 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001607 pgoff_t page_offset;
1608 unsigned long pfn;
1609 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001610 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001611
Paulo Zanonif65c9162013-11-27 18:20:34 -02001612 intel_runtime_pm_get(dev_priv);
1613
Jesse Barnesde151cf2008-11-12 10:03:55 -08001614 /* We don't use vmf->pgoff since that has the fake offset */
1615 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1616 PAGE_SHIFT;
1617
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001618 ret = i915_mutex_lock_interruptible(dev);
1619 if (ret)
1620 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001621
Chris Wilsondb53a302011-02-03 11:57:46 +00001622 trace_i915_gem_object_fault(obj, page_offset, true, write);
1623
Chris Wilson6e4930f2014-02-07 18:37:06 -02001624 /* Try to flush the object off the GPU first without holding the lock.
1625 * Upon reacquiring the lock, we will perform our sanity checks and then
1626 * repeat the flush holding the lock in the normal manner to catch cases
1627 * where we are gazumped.
1628 */
1629 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1630 if (ret)
1631 goto unlock;
1632
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001633 /* Access to snoopable pages through the GTT is incoherent. */
1634 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001635 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001636 goto unlock;
1637 }
1638
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001639 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001640 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001641 if (ret)
1642 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001643
Chris Wilsonc9839302012-11-20 10:45:17 +00001644 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1645 if (ret)
1646 goto unpin;
1647
1648 ret = i915_gem_object_get_fence(obj);
1649 if (ret)
1650 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001651
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001652 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001653 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1654 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001655
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001656 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001657 unsigned long size = min_t(unsigned long,
1658 vma->vm_end - vma->vm_start,
1659 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001660 int i;
1661
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001662 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001663 ret = vm_insert_pfn(vma,
1664 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1665 pfn + i);
1666 if (ret)
1667 break;
1668 }
1669
1670 obj->fault_mappable = true;
1671 } else
1672 ret = vm_insert_pfn(vma,
1673 (unsigned long)vmf->virtual_address,
1674 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001675unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001676 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001677unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001678 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001679out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001680 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001681 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001682 /*
1683 * We eat errors when the gpu is terminally wedged to avoid
1684 * userspace unduly crashing (gl has no provisions for mmaps to
1685 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1686 * and so needs to be reported.
1687 */
1688 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001689 ret = VM_FAULT_SIGBUS;
1690 break;
1691 }
Chris Wilson045e7692010-11-07 09:18:22 +00001692 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001693 /*
1694 * EAGAIN means the gpu is hung and we'll wait for the error
1695 * handler to reset everything when re-faulting in
1696 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001697 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001698 case 0:
1699 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001700 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001701 case -EBUSY:
1702 /*
1703 * EBUSY is ok: this just means that another thread
1704 * already did the job.
1705 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001706 ret = VM_FAULT_NOPAGE;
1707 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001708 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001709 ret = VM_FAULT_OOM;
1710 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001711 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001712 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001713 ret = VM_FAULT_SIGBUS;
1714 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001715 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001716 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001717 ret = VM_FAULT_SIGBUS;
1718 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001719 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001720
1721 intel_runtime_pm_put(dev_priv);
1722 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001723}
1724
1725/**
Chris Wilson901782b2009-07-10 08:18:50 +01001726 * i915_gem_release_mmap - remove physical page mappings
1727 * @obj: obj in question
1728 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001729 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001730 * relinquish ownership of the pages back to the system.
1731 *
1732 * It is vital that we remove the page mapping if we have mapped a tiled
1733 * object through the GTT and then lose the fence register due to
1734 * resource pressure. Similarly if the object has been moved out of the
1735 * aperture, than pages mapped into userspace must be revoked. Removing the
1736 * mapping will then trigger a page fault on the next user access, allowing
1737 * fixup by i915_gem_fault().
1738 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001739void
Chris Wilson05394f32010-11-08 19:18:58 +00001740i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001741{
Chris Wilson6299f992010-11-24 12:23:44 +00001742 if (!obj->fault_mappable)
1743 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001744
David Herrmann6796cb12014-01-03 14:24:19 +01001745 drm_vma_node_unmap(&obj->base.vma_node,
1746 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001747 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001748}
1749
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001750void
1751i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1752{
1753 struct drm_i915_gem_object *obj;
1754
1755 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1756 i915_gem_release_mmap(obj);
1757}
1758
Imre Deak0fa87792013-01-07 21:47:35 +02001759uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001760i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001761{
Chris Wilsone28f8712011-07-18 13:11:49 -07001762 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001763
1764 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001765 tiling_mode == I915_TILING_NONE)
1766 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001767
1768 /* Previous chips need a power-of-two fence region when tiling */
1769 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001770 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001771 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001772 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001773
Chris Wilsone28f8712011-07-18 13:11:49 -07001774 while (gtt_size < size)
1775 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001776
Chris Wilsone28f8712011-07-18 13:11:49 -07001777 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001778}
1779
Jesse Barnesde151cf2008-11-12 10:03:55 -08001780/**
1781 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1782 * @obj: object to check
1783 *
1784 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001785 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001786 */
Imre Deakd8651102013-01-07 21:47:33 +02001787uint32_t
1788i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1789 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001791 /*
1792 * Minimum alignment is 4k (GTT page size), but might be greater
1793 * if a fence register is needed for the object.
1794 */
Imre Deakd8651102013-01-07 21:47:33 +02001795 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001796 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001797 return 4096;
1798
1799 /*
1800 * Previous chips need to be aligned to the size of the smallest
1801 * fence register that can contain the object.
1802 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001803 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001804}
1805
Chris Wilsond8cb5082012-08-11 15:41:03 +01001806static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1807{
1808 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1809 int ret;
1810
David Herrmann0de23972013-07-24 21:07:52 +02001811 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001812 return 0;
1813
Daniel Vetterda494d72012-12-20 15:11:16 +01001814 dev_priv->mm.shrinker_no_lock_stealing = true;
1815
Chris Wilsond8cb5082012-08-11 15:41:03 +01001816 ret = drm_gem_create_mmap_offset(&obj->base);
1817 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001818 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001819
1820 /* Badly fragmented mmap space? The only way we can recover
1821 * space is by destroying unwanted objects. We can't randomly release
1822 * mmap_offsets as userspace expects them to be persistent for the
1823 * lifetime of the objects. The closest we can is to release the
1824 * offsets on purgeable objects by truncating it and marking it purged,
1825 * which prevents userspace from ever using that object again.
1826 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001827 i915_gem_shrink(dev_priv,
1828 obj->base.size >> PAGE_SHIFT,
1829 I915_SHRINK_BOUND |
1830 I915_SHRINK_UNBOUND |
1831 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001832 ret = drm_gem_create_mmap_offset(&obj->base);
1833 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001834 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001835
1836 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001837 ret = drm_gem_create_mmap_offset(&obj->base);
1838out:
1839 dev_priv->mm.shrinker_no_lock_stealing = false;
1840
1841 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001842}
1843
1844static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1845{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001846 drm_gem_free_mmap_offset(&obj->base);
1847}
1848
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001849static int
Dave Airlieff72145b2011-02-07 12:16:14 +10001850i915_gem_mmap_gtt(struct drm_file *file,
1851 struct drm_device *dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001852 uint32_t handle, bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +10001853 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001854{
Chris Wilsonda761a62010-10-27 17:37:08 +01001855 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001856 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857 int ret;
1858
Chris Wilson76c1dec2010-09-25 11:22:51 +01001859 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001860 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001861 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001862
Dave Airlieff72145b2011-02-07 12:16:14 +10001863 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001864 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001865 ret = -ENOENT;
1866 goto unlock;
1867 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001868
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001869 /*
1870 * We don't allow dumb mmaps on objects created using another
1871 * interface.
1872 */
1873 WARN_ONCE(dumb && !(obj->base.dumb || obj->base.import_attach),
1874 "Illegal dumb map of accelerated buffer.\n");
1875
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001876 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001877 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001878 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001879 }
1880
Chris Wilson05394f32010-11-08 19:18:58 +00001881 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001882 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001883 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001884 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001885 }
1886
Chris Wilsond8cb5082012-08-11 15:41:03 +01001887 ret = i915_gem_object_create_mmap_offset(obj);
1888 if (ret)
1889 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890
David Herrmann0de23972013-07-24 21:07:52 +02001891 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001892
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001893out:
Chris Wilson05394f32010-11-08 19:18:58 +00001894 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001895unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001897 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898}
1899
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001900int
1901i915_gem_dumb_map_offset(struct drm_file *file,
1902 struct drm_device *dev,
1903 uint32_t handle,
1904 uint64_t *offset)
1905{
1906 return i915_gem_mmap_gtt(file, dev, handle, true, offset);
1907}
1908
Dave Airlieff72145b2011-02-07 12:16:14 +10001909/**
1910 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1911 * @dev: DRM device
1912 * @data: GTT mapping ioctl data
1913 * @file: GEM object info
1914 *
1915 * Simply returns the fake offset to userspace so it can mmap it.
1916 * The mmap call will end up in drm_gem_mmap(), which will set things
1917 * up so we can get faults in the handler above.
1918 *
1919 * The fault handler will take care of binding the object into the GTT
1920 * (since it may have been evicted to make room for something), allocating
1921 * a fence register, and mapping the appropriate aperture address into
1922 * userspace.
1923 */
1924int
1925i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1926 struct drm_file *file)
1927{
1928 struct drm_i915_gem_mmap_gtt *args = data;
1929
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001930 return i915_gem_mmap_gtt(file, dev, args->handle, false, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001931}
1932
Chris Wilson55372522014-03-25 13:23:06 +00001933static inline int
1934i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1935{
1936 return obj->madv == I915_MADV_DONTNEED;
1937}
1938
Daniel Vetter225067e2012-08-20 10:23:20 +02001939/* Immediately discard the backing storage */
1940static void
1941i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001942{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001943 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001944
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001945 if (obj->base.filp == NULL)
1946 return;
1947
Daniel Vetter225067e2012-08-20 10:23:20 +02001948 /* Our goal here is to return as much of the memory as
1949 * is possible back to the system as we are called from OOM.
1950 * To do this we must instruct the shmfs to drop all of its
1951 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001952 */
Chris Wilson55372522014-03-25 13:23:06 +00001953 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001954 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001955}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001956
Chris Wilson55372522014-03-25 13:23:06 +00001957/* Try to discard unwanted pages */
1958static void
1959i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001960{
Chris Wilson55372522014-03-25 13:23:06 +00001961 struct address_space *mapping;
1962
1963 switch (obj->madv) {
1964 case I915_MADV_DONTNEED:
1965 i915_gem_object_truncate(obj);
1966 case __I915_MADV_PURGED:
1967 return;
1968 }
1969
1970 if (obj->base.filp == NULL)
1971 return;
1972
1973 mapping = file_inode(obj->base.filp)->i_mapping,
1974 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001975}
1976
Chris Wilson5cdf5882010-09-27 15:51:07 +01001977static void
Chris Wilson05394f32010-11-08 19:18:58 +00001978i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001979{
Imre Deak90797e62013-02-18 19:28:03 +02001980 struct sg_page_iter sg_iter;
1981 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001982
Chris Wilson05394f32010-11-08 19:18:58 +00001983 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001984
Chris Wilson6c085a72012-08-20 11:40:46 +02001985 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1986 if (ret) {
1987 /* In the event of a disaster, abandon all caches and
1988 * hope for the best.
1989 */
1990 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001991 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001992 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1993 }
1994
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001995 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001996 i915_gem_object_save_bit_17_swizzle(obj);
1997
Chris Wilson05394f32010-11-08 19:18:58 +00001998 if (obj->madv == I915_MADV_DONTNEED)
1999 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002000
Imre Deak90797e62013-02-18 19:28:03 +02002001 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002002 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002003
Chris Wilson05394f32010-11-08 19:18:58 +00002004 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002005 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002006
Chris Wilson05394f32010-11-08 19:18:58 +00002007 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002008 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002009
Chris Wilson9da3da62012-06-01 15:20:22 +01002010 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002011 }
Chris Wilson05394f32010-11-08 19:18:58 +00002012 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002013
Chris Wilson9da3da62012-06-01 15:20:22 +01002014 sg_free_table(obj->pages);
2015 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002016}
2017
Chris Wilsondd624af2013-01-15 12:39:35 +00002018int
Chris Wilson37e680a2012-06-07 15:38:42 +01002019i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2020{
2021 const struct drm_i915_gem_object_ops *ops = obj->ops;
2022
Chris Wilson2f745ad2012-09-04 21:02:58 +01002023 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002024 return 0;
2025
Chris Wilsona5570172012-09-04 21:02:54 +01002026 if (obj->pages_pin_count)
2027 return -EBUSY;
2028
Ben Widawsky98438772013-07-31 17:00:12 -07002029 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002030
Chris Wilsona2165e32012-12-03 11:49:00 +00002031 /* ->put_pages might need to allocate memory for the bit17 swizzle
2032 * array, hence protect them from being reaped by removing them from gtt
2033 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002034 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002035
Chris Wilson37e680a2012-06-07 15:38:42 +01002036 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002037 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002038
Chris Wilson55372522014-03-25 13:23:06 +00002039 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002040
2041 return 0;
2042}
2043
Chris Wilson21ab4e72014-09-09 11:16:08 +01002044unsigned long
2045i915_gem_shrink(struct drm_i915_private *dev_priv,
2046 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02002047{
Chris Wilson60a53722014-10-03 10:29:51 +01002048 const struct {
2049 struct list_head *list;
2050 unsigned int bit;
2051 } phases[] = {
2052 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
2053 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
2054 { NULL, 0 },
2055 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01002056 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02002057
Chris Wilson57094f82013-09-04 10:45:50 +01002058 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00002059 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01002060 * (due to retiring requests) we have to strictly process only
2061 * one element of the list at the time, and recheck the list
2062 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00002063 *
2064 * In particular, we must hold a reference whilst removing the
2065 * object as we may end up waiting for and/or retiring the objects.
2066 * This might release the final reference (held by the active list)
2067 * and result in the object being freed from under us. This is
2068 * similar to the precautions the eviction code must take whilst
2069 * removing objects.
2070 *
2071 * Also note that although these lists do not hold a reference to
2072 * the object we can safely grab one here: The final object
2073 * unreferencing and the bound_list are both protected by the
2074 * dev->struct_mutex and so we won't ever be able to observe an
2075 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01002076 */
Chris Wilson60a53722014-10-03 10:29:51 +01002077 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002078 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002079
Chris Wilson60a53722014-10-03 10:29:51 +01002080 if ((flags & phase->bit) == 0)
2081 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002082
Chris Wilson21ab4e72014-09-09 11:16:08 +01002083 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01002084 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002085 struct drm_i915_gem_object *obj;
2086 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01002087
Chris Wilson60a53722014-10-03 10:29:51 +01002088 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01002089 typeof(*obj), global_list);
2090 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002091
Chris Wilson60a53722014-10-03 10:29:51 +01002092 if (flags & I915_SHRINK_PURGEABLE &&
2093 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01002094 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01002095
Chris Wilson21ab4e72014-09-09 11:16:08 +01002096 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002097
Chris Wilson60a53722014-10-03 10:29:51 +01002098 /* For the unbound phase, this should be a no-op! */
2099 list_for_each_entry_safe(vma, v,
2100 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002101 if (i915_vma_unbind(vma))
2102 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002103
Chris Wilson21ab4e72014-09-09 11:16:08 +01002104 if (i915_gem_object_put_pages(obj) == 0)
2105 count += obj->base.size >> PAGE_SHIFT;
2106
2107 drm_gem_object_unreference(&obj->base);
2108 }
Chris Wilson60a53722014-10-03 10:29:51 +01002109 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002110 }
2111
2112 return count;
2113}
2114
Chris Wilsond9973b42013-10-04 10:33:00 +01002115static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002116i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2117{
Chris Wilson6c085a72012-08-20 11:40:46 +02002118 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002119 return i915_gem_shrink(dev_priv, LONG_MAX,
2120 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002121}
2122
Chris Wilson37e680a2012-06-07 15:38:42 +01002123static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002124i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002125{
Chris Wilson6c085a72012-08-20 11:40:46 +02002126 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002127 int page_count, i;
2128 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002129 struct sg_table *st;
2130 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002131 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002132 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002133 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002134 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002135
Chris Wilson6c085a72012-08-20 11:40:46 +02002136 /* Assert that the object is not currently in any GPU domain. As it
2137 * wasn't in the GTT, there shouldn't be any way it could have been in
2138 * a GPU cache
2139 */
2140 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2141 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2142
Chris Wilson9da3da62012-06-01 15:20:22 +01002143 st = kmalloc(sizeof(*st), GFP_KERNEL);
2144 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002145 return -ENOMEM;
2146
Chris Wilson9da3da62012-06-01 15:20:22 +01002147 page_count = obj->base.size / PAGE_SIZE;
2148 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002149 kfree(st);
2150 return -ENOMEM;
2151 }
2152
2153 /* Get the list of pages out of our struct file. They'll be pinned
2154 * at this point until we release them.
2155 *
2156 * Fail silently without starting the shrinker
2157 */
Al Viro496ad9a2013-01-23 17:07:38 -05002158 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002159 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002160 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002161 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002162 sg = st->sgl;
2163 st->nents = 0;
2164 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002165 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2166 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002167 i915_gem_shrink(dev_priv,
2168 page_count,
2169 I915_SHRINK_BOUND |
2170 I915_SHRINK_UNBOUND |
2171 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002172 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2173 }
2174 if (IS_ERR(page)) {
2175 /* We've tried hard to allocate the memory by reaping
2176 * our own buffer, now let the real VM do its job and
2177 * go down in flames if truly OOM.
2178 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002179 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002180 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002181 if (IS_ERR(page))
2182 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002183 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002184#ifdef CONFIG_SWIOTLB
2185 if (swiotlb_nr_tbl()) {
2186 st->nents++;
2187 sg_set_page(sg, page, PAGE_SIZE, 0);
2188 sg = sg_next(sg);
2189 continue;
2190 }
2191#endif
Imre Deak90797e62013-02-18 19:28:03 +02002192 if (!i || page_to_pfn(page) != last_pfn + 1) {
2193 if (i)
2194 sg = sg_next(sg);
2195 st->nents++;
2196 sg_set_page(sg, page, PAGE_SIZE, 0);
2197 } else {
2198 sg->length += PAGE_SIZE;
2199 }
2200 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002201
2202 /* Check that the i965g/gm workaround works. */
2203 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002204 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002205#ifdef CONFIG_SWIOTLB
2206 if (!swiotlb_nr_tbl())
2207#endif
2208 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002209 obj->pages = st;
2210
Eric Anholt673a3942008-07-30 12:06:12 -07002211 if (i915_gem_object_needs_bit17_swizzle(obj))
2212 i915_gem_object_do_bit_17_swizzle(obj);
2213
Daniel Vetter656bfa32014-11-20 09:26:30 +01002214 if (obj->tiling_mode != I915_TILING_NONE &&
2215 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2216 i915_gem_object_pin_pages(obj);
2217
Eric Anholt673a3942008-07-30 12:06:12 -07002218 return 0;
2219
2220err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002221 sg_mark_end(sg);
2222 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002223 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002224 sg_free_table(st);
2225 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002226
2227 /* shmemfs first checks if there is enough memory to allocate the page
2228 * and reports ENOSPC should there be insufficient, along with the usual
2229 * ENOMEM for a genuine allocation failure.
2230 *
2231 * We use ENOSPC in our driver to mean that we have run out of aperture
2232 * space and so want to translate the error from shmemfs back to our
2233 * usual understanding of ENOMEM.
2234 */
2235 if (PTR_ERR(page) == -ENOSPC)
2236 return -ENOMEM;
2237 else
2238 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002239}
2240
Chris Wilson37e680a2012-06-07 15:38:42 +01002241/* Ensure that the associated pages are gathered from the backing storage
2242 * and pinned into our object. i915_gem_object_get_pages() may be called
2243 * multiple times before they are released by a single call to
2244 * i915_gem_object_put_pages() - once the pages are no longer referenced
2245 * either as a result of memory pressure (reaping pages under the shrinker)
2246 * or as the object is itself released.
2247 */
2248int
2249i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2250{
2251 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2252 const struct drm_i915_gem_object_ops *ops = obj->ops;
2253 int ret;
2254
Chris Wilson2f745ad2012-09-04 21:02:58 +01002255 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002256 return 0;
2257
Chris Wilson43e28f02013-01-08 10:53:09 +00002258 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002259 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002260 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002261 }
2262
Chris Wilsona5570172012-09-04 21:02:54 +01002263 BUG_ON(obj->pages_pin_count);
2264
Chris Wilson37e680a2012-06-07 15:38:42 +01002265 ret = ops->get_pages(obj);
2266 if (ret)
2267 return ret;
2268
Ben Widawsky35c20a62013-05-31 11:28:48 -07002269 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002270 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002271}
2272
Ben Widawskye2d05a82013-09-24 09:57:58 -07002273static void
Chris Wilson05394f32010-11-08 19:18:58 +00002274i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002275 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002276{
Chris Wilson9d7730912012-11-27 16:22:52 +00002277 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002278
Zou Nan hai852835f2010-05-21 09:08:56 +08002279 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002280 if (obj->ring != ring && obj->last_write_seqno) {
2281 /* Keep the seqno relative to the current ring */
2282 obj->last_write_seqno = seqno;
2283 }
Chris Wilson05394f32010-11-08 19:18:58 +00002284 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002285
2286 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002287 if (!obj->active) {
2288 drm_gem_object_reference(&obj->base);
2289 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002290 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002291
Chris Wilson05394f32010-11-08 19:18:58 +00002292 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002293
Chris Wilson0201f1e2012-07-20 12:41:01 +01002294 obj->last_read_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002295}
2296
Ben Widawskye2d05a82013-09-24 09:57:58 -07002297void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002298 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002299{
2300 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2301 return i915_gem_object_move_to_active(vma->obj, ring);
2302}
2303
Chris Wilsoncaea7472010-11-12 13:53:37 +00002304static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002305i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2306{
Ben Widawskyca191b12013-07-31 17:00:14 -07002307 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002308 struct i915_address_space *vm;
2309 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002310
Chris Wilson65ce3022012-07-20 12:41:02 +01002311 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002312 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002313
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002314 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2315 vma = i915_gem_obj_to_vma(obj, vm);
2316 if (vma && !list_empty(&vma->mm_list))
2317 list_move_tail(&vma->mm_list, &vm->inactive_list);
2318 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002319
Daniel Vetterf99d7062014-06-19 16:01:59 +02002320 intel_fb_obj_flush(obj, true);
2321
Chris Wilson65ce3022012-07-20 12:41:02 +01002322 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002323 obj->ring = NULL;
2324
Chris Wilson65ce3022012-07-20 12:41:02 +01002325 obj->last_read_seqno = 0;
2326 obj->last_write_seqno = 0;
2327 obj->base.write_domain = 0;
2328
2329 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002330
2331 obj->active = 0;
2332 drm_gem_object_unreference(&obj->base);
2333
2334 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002335}
Eric Anholt673a3942008-07-30 12:06:12 -07002336
Chris Wilsonc8725f32014-03-17 12:21:55 +00002337static void
2338i915_gem_object_retire(struct drm_i915_gem_object *obj)
2339{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002340 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002341
2342 if (ring == NULL)
2343 return;
2344
2345 if (i915_seqno_passed(ring->get_seqno(ring, true),
2346 obj->last_read_seqno))
2347 i915_gem_object_move_to_inactive(obj);
2348}
2349
Chris Wilson9d7730912012-11-27 16:22:52 +00002350static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002351i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002352{
Chris Wilson9d7730912012-11-27 16:22:52 +00002353 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002354 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002355 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002356
Chris Wilson107f27a52012-12-10 13:56:17 +02002357 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002358 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002359 ret = intel_ring_idle(ring);
2360 if (ret)
2361 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002362 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002363 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002364
2365 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002366 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002367 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002368
Ben Widawskyebc348b2014-04-29 14:52:28 -07002369 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2370 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002371 }
2372
2373 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002374}
2375
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002376int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2377{
2378 struct drm_i915_private *dev_priv = dev->dev_private;
2379 int ret;
2380
2381 if (seqno == 0)
2382 return -EINVAL;
2383
2384 /* HWS page needs to be set less than what we
2385 * will inject to ring
2386 */
2387 ret = i915_gem_init_seqno(dev, seqno - 1);
2388 if (ret)
2389 return ret;
2390
2391 /* Carefully set the last_seqno value so that wrap
2392 * detection still works
2393 */
2394 dev_priv->next_seqno = seqno;
2395 dev_priv->last_seqno = seqno - 1;
2396 if (dev_priv->last_seqno == 0)
2397 dev_priv->last_seqno--;
2398
2399 return 0;
2400}
2401
Chris Wilson9d7730912012-11-27 16:22:52 +00002402int
2403i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002404{
Chris Wilson9d7730912012-11-27 16:22:52 +00002405 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002406
Chris Wilson9d7730912012-11-27 16:22:52 +00002407 /* reserve 0 for non-seqno */
2408 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002409 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002410 if (ret)
2411 return ret;
2412
2413 dev_priv->next_seqno = 1;
2414 }
2415
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002416 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002417 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002418}
2419
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002420int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002421 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002422 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002423 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002424{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002425 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002426 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002427 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002428 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002429 int ret;
2430
Oscar Mateo48e29f52014-07-24 17:04:29 +01002431 request = ring->preallocated_lazy_request;
2432 if (WARN_ON(request == NULL))
2433 return -ENOMEM;
2434
2435 if (i915.enable_execlists) {
2436 struct intel_context *ctx = request->ctx;
2437 ringbuf = ctx->engine[ring->id].ringbuf;
2438 } else
2439 ringbuf = ring->buffer;
2440
2441 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002442 /*
2443 * Emit any outstanding flushes - execbuf can fail to emit the flush
2444 * after having emitted the batchbuffer command. Hence we need to fix
2445 * things up similar to emitting the lazy request. The difference here
2446 * is that the flush _must_ happen before the next request, no matter
2447 * what.
2448 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002449 if (i915.enable_execlists) {
2450 ret = logical_ring_flush_all_caches(ringbuf);
2451 if (ret)
2452 return ret;
2453 } else {
2454 ret = intel_ring_flush_all_caches(ring);
2455 if (ret)
2456 return ret;
2457 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002458
Chris Wilsona71d8d92012-02-15 11:25:36 +00002459 /* Record the position of the start of the request so that
2460 * should we detect the updated seqno part-way through the
2461 * GPU processing the request, we never over-estimate the
2462 * position of the head.
2463 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002464 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002465
Oscar Mateo48e29f52014-07-24 17:04:29 +01002466 if (i915.enable_execlists) {
2467 ret = ring->emit_request(ringbuf);
2468 if (ret)
2469 return ret;
2470 } else {
2471 ret = ring->add_request(ring);
2472 if (ret)
2473 return ret;
2474 }
Eric Anholt673a3942008-07-30 12:06:12 -07002475
Chris Wilson9d7730912012-11-27 16:22:52 +00002476 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002477 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002478 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002479 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002480
2481 /* Whilst this request exists, batch_obj will be on the
2482 * active_list, and so will hold the active reference. Only when this
2483 * request is retired will the the batch_obj be moved onto the
2484 * inactive_list and lose its active reference. Hence we do not need
2485 * to explicitly hold another reference here.
2486 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002487 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002488
Oscar Mateo48e29f52014-07-24 17:04:29 +01002489 if (!i915.enable_execlists) {
2490 /* Hold a reference to the current context so that we can inspect
2491 * it later in case a hangcheck error event fires.
2492 */
2493 request->ctx = ring->last_context;
2494 if (request->ctx)
2495 i915_gem_context_reference(request->ctx);
2496 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002497
Eric Anholt673a3942008-07-30 12:06:12 -07002498 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002499 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002500 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002501
Chris Wilsondb53a302011-02-03 11:57:46 +00002502 if (file) {
2503 struct drm_i915_file_private *file_priv = file->driver_priv;
2504
Chris Wilson1c255952010-09-26 11:03:27 +01002505 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002506 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002507 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002508 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002509 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002510 }
Eric Anholt673a3942008-07-30 12:06:12 -07002511
Chris Wilson9d7730912012-11-27 16:22:52 +00002512 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002513 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002514 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002515
Daniel Vetter87255482014-11-19 20:36:48 +01002516 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002517
Daniel Vetter87255482014-11-19 20:36:48 +01002518 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2519 queue_delayed_work(dev_priv->wq,
2520 &dev_priv->mm.retire_work,
2521 round_jiffies_up_relative(HZ));
2522 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002523
Chris Wilsonacb868d2012-09-26 13:47:30 +01002524 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002525 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002526 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002527}
2528
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002529static inline void
2530i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002531{
Chris Wilson1c255952010-09-26 11:03:27 +01002532 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002533
Chris Wilson1c255952010-09-26 11:03:27 +01002534 if (!file_priv)
2535 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002536
Chris Wilson1c255952010-09-26 11:03:27 +01002537 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002538 list_del(&request->client_list);
2539 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002540 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002541}
2542
Mika Kuoppala939fd762014-01-30 19:04:44 +02002543static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002544 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002545{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002546 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002547
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002548 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2549
2550 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002551 return true;
2552
2553 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002554 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002555 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002556 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002557 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2558 if (i915_stop_ring_allow_warn(dev_priv))
2559 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002560 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002561 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002562 }
2563
2564 return false;
2565}
2566
Mika Kuoppala939fd762014-01-30 19:04:44 +02002567static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002568 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002569 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002570{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002571 struct i915_ctx_hang_stats *hs;
2572
2573 if (WARN_ON(!ctx))
2574 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002575
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002576 hs = &ctx->hang_stats;
2577
2578 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002579 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002580 hs->batch_active++;
2581 hs->guilty_ts = get_seconds();
2582 } else {
2583 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002584 }
2585}
2586
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002587static void i915_gem_free_request(struct drm_i915_gem_request *request)
2588{
Oscar Mateodcb4c122014-11-13 10:28:10 +00002589 struct intel_context *ctx = request->ctx;
2590
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002591 list_del(&request->list);
2592 i915_gem_request_remove_from_client(request);
2593
Thomas Daniel0794aed2014-11-25 10:39:25 +00002594 if (ctx) {
2595 if (i915.enable_execlists) {
2596 struct intel_engine_cs *ring = request->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002597
Thomas Daniel0794aed2014-11-25 10:39:25 +00002598 if (ctx != ring->default_context)
2599 intel_lr_context_unpin(ring, ctx);
2600 }
Oscar Mateodcb4c122014-11-13 10:28:10 +00002601 i915_gem_context_unreference(ctx);
2602 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002603 kfree(request);
2604}
2605
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002606struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002607i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002608{
Chris Wilson4db080f2013-12-04 11:37:09 +00002609 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002610 u32 completed_seqno;
2611
2612 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002613
Chris Wilson4db080f2013-12-04 11:37:09 +00002614 list_for_each_entry(request, &ring->request_list, list) {
2615 if (i915_seqno_passed(completed_seqno, request->seqno))
2616 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002617
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002618 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002619 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002620
2621 return NULL;
2622}
2623
2624static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002625 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002626{
2627 struct drm_i915_gem_request *request;
2628 bool ring_hung;
2629
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002630 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002631
2632 if (request == NULL)
2633 return;
2634
2635 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2636
Mika Kuoppala939fd762014-01-30 19:04:44 +02002637 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002638
2639 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002640 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002641}
2642
2643static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002644 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002645{
Chris Wilsondfaae392010-09-22 10:31:52 +01002646 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002647 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002648
Chris Wilson05394f32010-11-08 19:18:58 +00002649 obj = list_first_entry(&ring->active_list,
2650 struct drm_i915_gem_object,
2651 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002652
Chris Wilson05394f32010-11-08 19:18:58 +00002653 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002654 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002655
2656 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002657 * Clear the execlists queue up before freeing the requests, as those
2658 * are the ones that keep the context and ringbuffer backing objects
2659 * pinned in place.
2660 */
2661 while (!list_empty(&ring->execlist_queue)) {
2662 struct intel_ctx_submit_request *submit_req;
2663
2664 submit_req = list_first_entry(&ring->execlist_queue,
2665 struct intel_ctx_submit_request,
2666 execlist_link);
2667 list_del(&submit_req->execlist_link);
2668 intel_runtime_pm_put(dev_priv);
2669 i915_gem_context_unreference(submit_req->ctx);
2670 kfree(submit_req);
2671 }
2672
2673 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002674 * We must free the requests after all the corresponding objects have
2675 * been moved off active lists. Which is the same order as the normal
2676 * retire_requests function does. This is important if object hold
2677 * implicit references on things like e.g. ppgtt address spaces through
2678 * the request.
2679 */
2680 while (!list_empty(&ring->request_list)) {
2681 struct drm_i915_gem_request *request;
2682
2683 request = list_first_entry(&ring->request_list,
2684 struct drm_i915_gem_request,
2685 list);
2686
2687 i915_gem_free_request(request);
2688 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002689
2690 /* These may not have been flush before the reset, do so now */
2691 kfree(ring->preallocated_lazy_request);
2692 ring->preallocated_lazy_request = NULL;
2693 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002694}
2695
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002696void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002697{
2698 struct drm_i915_private *dev_priv = dev->dev_private;
2699 int i;
2700
Daniel Vetter4b9de732011-10-09 21:52:02 +02002701 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002702 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002703
Daniel Vetter94a335d2013-07-17 14:51:28 +02002704 /*
2705 * Commit delayed tiling changes if we have an object still
2706 * attached to the fence, otherwise just clear the fence.
2707 */
2708 if (reg->obj) {
2709 i915_gem_object_update_fence(reg->obj, reg,
2710 reg->obj->tiling_mode);
2711 } else {
2712 i915_gem_write_fence(dev, i, NULL);
2713 }
Chris Wilson312817a2010-11-22 11:50:11 +00002714 }
2715}
2716
Chris Wilson069efc12010-09-30 16:53:18 +01002717void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002718{
Chris Wilsondfaae392010-09-22 10:31:52 +01002719 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002720 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002721 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002722
Chris Wilson4db080f2013-12-04 11:37:09 +00002723 /*
2724 * Before we free the objects from the requests, we need to inspect
2725 * them for finding the guilty party. As the requests only borrow
2726 * their reference to the objects, the inspection must be done first.
2727 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002728 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002729 i915_gem_reset_ring_status(dev_priv, ring);
2730
2731 for_each_ring(ring, dev_priv, i)
2732 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002733
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002734 i915_gem_context_reset(dev);
2735
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002736 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002737}
2738
2739/**
2740 * This function clears the request list as sequence numbers are passed.
2741 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002742void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002743i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002744{
Eric Anholt673a3942008-07-30 12:06:12 -07002745 uint32_t seqno;
2746
Chris Wilsondb53a302011-02-03 11:57:46 +00002747 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002748 return;
2749
Chris Wilsondb53a302011-02-03 11:57:46 +00002750 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002751
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002752 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002753
Chris Wilsone9103032014-01-07 11:45:14 +00002754 /* Move any buffers on the active list that are no longer referenced
2755 * by the ringbuffer to the flushing/inactive lists as appropriate,
2756 * before we free the context associated with the requests.
2757 */
2758 while (!list_empty(&ring->active_list)) {
2759 struct drm_i915_gem_object *obj;
2760
2761 obj = list_first_entry(&ring->active_list,
2762 struct drm_i915_gem_object,
2763 ring_list);
2764
2765 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2766 break;
2767
2768 i915_gem_object_move_to_inactive(obj);
2769 }
2770
2771
Zou Nan hai852835f2010-05-21 09:08:56 +08002772 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002773 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002774 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002775
Zou Nan hai852835f2010-05-21 09:08:56 +08002776 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002777 struct drm_i915_gem_request,
2778 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002779
Chris Wilsondfaae392010-09-22 10:31:52 +01002780 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002781 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002782
Chris Wilsondb53a302011-02-03 11:57:46 +00002783 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002784
2785 /* This is one of the few common intersection points
2786 * between legacy ringbuffer submission and execlists:
2787 * we need to tell them apart in order to find the correct
2788 * ringbuffer to which the request belongs to.
2789 */
2790 if (i915.enable_execlists) {
2791 struct intel_context *ctx = request->ctx;
2792 ringbuf = ctx->engine[ring->id].ringbuf;
2793 } else
2794 ringbuf = ring->buffer;
2795
Chris Wilsona71d8d92012-02-15 11:25:36 +00002796 /* We know the GPU must have read the request to have
2797 * sent us the seqno + interrupt, so use the position
2798 * of tail of the request to update the last known position
2799 * of the GPU head.
2800 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002801 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002802
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002803 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002804 }
2805
Chris Wilsondb53a302011-02-03 11:57:46 +00002806 if (unlikely(ring->trace_irq_seqno &&
2807 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002808 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002809 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002810 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002811
Chris Wilsondb53a302011-02-03 11:57:46 +00002812 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002813}
2814
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002815bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002816i915_gem_retire_requests(struct drm_device *dev)
2817{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002818 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002819 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002820 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002821 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002822
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002823 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002824 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002825 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002826 if (i915.enable_execlists) {
2827 unsigned long flags;
2828
2829 spin_lock_irqsave(&ring->execlist_lock, flags);
2830 idle &= list_empty(&ring->execlist_queue);
2831 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2832
2833 intel_execlists_retire_requests(ring);
2834 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002835 }
2836
2837 if (idle)
2838 mod_delayed_work(dev_priv->wq,
2839 &dev_priv->mm.idle_work,
2840 msecs_to_jiffies(100));
2841
2842 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002843}
2844
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002845static void
Eric Anholt673a3942008-07-30 12:06:12 -07002846i915_gem_retire_work_handler(struct work_struct *work)
2847{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002848 struct drm_i915_private *dev_priv =
2849 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2850 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002851 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002852
Chris Wilson891b48c2010-09-29 12:26:37 +01002853 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002854 idle = false;
2855 if (mutex_trylock(&dev->struct_mutex)) {
2856 idle = i915_gem_retire_requests(dev);
2857 mutex_unlock(&dev->struct_mutex);
2858 }
2859 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002860 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2861 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002862}
Chris Wilson891b48c2010-09-29 12:26:37 +01002863
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002864static void
2865i915_gem_idle_work_handler(struct work_struct *work)
2866{
2867 struct drm_i915_private *dev_priv =
2868 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002869
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002870 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002871}
2872
Ben Widawsky5816d642012-04-11 11:18:19 -07002873/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002874 * Ensures that an object will eventually get non-busy by flushing any required
2875 * write domains, emitting any outstanding lazy request and retiring and
2876 * completed requests.
2877 */
2878static int
2879i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2880{
2881 int ret;
2882
2883 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002884 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002885 if (ret)
2886 return ret;
2887
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002888 i915_gem_retire_requests_ring(obj->ring);
2889 }
2890
2891 return 0;
2892}
2893
2894/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002895 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2896 * @DRM_IOCTL_ARGS: standard ioctl arguments
2897 *
2898 * Returns 0 if successful, else an error is returned with the remaining time in
2899 * the timeout parameter.
2900 * -ETIME: object is still busy after timeout
2901 * -ERESTARTSYS: signal interrupted the wait
2902 * -ENONENT: object doesn't exist
2903 * Also possible, but rare:
2904 * -EAGAIN: GPU wedged
2905 * -ENOMEM: damn
2906 * -ENODEV: Internal IRQ fail
2907 * -E?: The add request failed
2908 *
2909 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2910 * non-zero timeout parameter the wait ioctl will wait for the given number of
2911 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2912 * without holding struct_mutex the object may become re-busied before this
2913 * function completes. A similar but shorter * race condition exists in the busy
2914 * ioctl
2915 */
2916int
2917i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2918{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002919 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002920 struct drm_i915_gem_wait *args = data;
2921 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002922 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002923 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002924 u32 seqno = 0;
2925 int ret = 0;
2926
Daniel Vetter11b5d512014-09-29 15:31:26 +02002927 if (args->flags != 0)
2928 return -EINVAL;
2929
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002930 ret = i915_mutex_lock_interruptible(dev);
2931 if (ret)
2932 return ret;
2933
2934 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2935 if (&obj->base == NULL) {
2936 mutex_unlock(&dev->struct_mutex);
2937 return -ENOENT;
2938 }
2939
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002940 /* Need to make sure the object gets inactive eventually. */
2941 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002942 if (ret)
2943 goto out;
2944
2945 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002946 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002947 ring = obj->ring;
2948 }
2949
2950 if (seqno == 0)
2951 goto out;
2952
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002953 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002954 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002955 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002956 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002957 ret = -ETIME;
2958 goto out;
2959 }
2960
2961 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002962 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002963 mutex_unlock(&dev->struct_mutex);
2964
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002965 return __i915_wait_seqno(ring, seqno, reset_counter, true,
2966 &args->timeout_ns, file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002967
2968out:
2969 drm_gem_object_unreference(&obj->base);
2970 mutex_unlock(&dev->struct_mutex);
2971 return ret;
2972}
2973
2974/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002975 * i915_gem_object_sync - sync an object to a ring.
2976 *
2977 * @obj: object which may be in use on another ring.
2978 * @to: ring we wish to use the object on. May be NULL.
2979 *
2980 * This code is meant to abstract object synchronization with the GPU.
2981 * Calling with NULL implies synchronizing the object with the CPU
2982 * rather than a particular GPU ring.
2983 *
2984 * Returns 0 if successful, else propagates up the lower layer error.
2985 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002986int
2987i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002988 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002989{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002990 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002991 u32 seqno;
2992 int ret, idx;
2993
2994 if (from == NULL || to == from)
2995 return 0;
2996
Ben Widawsky5816d642012-04-11 11:18:19 -07002997 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002998 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002999
3000 idx = intel_ring_sync_index(from, to);
3001
Chris Wilson0201f1e2012-07-20 12:41:01 +01003002 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07003003 /* Optimization: Avoid semaphore sync when we are sure we already
3004 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07003005 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07003006 return 0;
3007
Ben Widawskyb4aca012012-04-25 20:50:12 -07003008 ret = i915_gem_check_olr(obj->ring, seqno);
3009 if (ret)
3010 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003011
Chris Wilsonb52b89d2013-09-25 11:43:28 +01003012 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07003013 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07003014 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02003015 /* We use last_read_seqno because sync_to()
3016 * might have just caused seqno wrap under
3017 * the radar.
3018 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07003019 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07003020
Ben Widawskye3a5a222012-04-11 11:18:20 -07003021 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003022}
3023
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003024static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3025{
3026 u32 old_write_domain, old_read_domains;
3027
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003028 /* Force a pagefault for domain tracking on next user access */
3029 i915_gem_release_mmap(obj);
3030
Keith Packardb97c3d92011-06-24 21:02:59 -07003031 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3032 return;
3033
Chris Wilson97c809fd2012-10-09 19:24:38 +01003034 /* Wait for any direct GTT access to complete */
3035 mb();
3036
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003037 old_read_domains = obj->base.read_domains;
3038 old_write_domain = obj->base.write_domain;
3039
3040 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3041 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3042
3043 trace_i915_gem_object_change_domain(obj,
3044 old_read_domains,
3045 old_write_domain);
3046}
3047
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003048int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003049{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003050 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003051 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003052 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003053
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003054 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003055 return 0;
3056
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003057 if (!drm_mm_node_allocated(&vma->node)) {
3058 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003059 return 0;
3060 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003061
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003062 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003063 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003064
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003065 BUG_ON(obj->pages == NULL);
3066
Chris Wilsona8198ee2011-04-13 22:04:09 +01003067 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003068 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003069 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003070 /* Continue on if we fail due to EIO, the GPU is hung so we
3071 * should be safe and we need to cleanup or else we might
3072 * cause memory corruption through use-after-free.
3073 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003074
Chris Wilson1d1ef21d2014-09-09 07:02:43 +01003075 /* Throw away the active reference before moving to the unbound list */
3076 i915_gem_object_retire(obj);
3077
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003078 if (i915_is_ggtt(vma->vm)) {
3079 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003080
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003081 /* release the fence reg _after_ flushing */
3082 ret = i915_gem_object_put_fence(obj);
3083 if (ret)
3084 return ret;
3085 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003086
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003087 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003088
Ben Widawsky6f65e292013-12-06 14:10:56 -08003089 vma->unbind_vma(vma);
3090
Chris Wilson64bf9302014-02-25 14:23:28 +00003091 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003092 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02003093 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003094
Ben Widawsky2f633152013-07-17 12:19:03 -07003095 drm_mm_remove_node(&vma->node);
3096 i915_gem_vma_destroy(vma);
3097
3098 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003099 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003100 if (list_empty(&obj->vma_list)) {
3101 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003102 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003103 }
Eric Anholt673a3942008-07-30 12:06:12 -07003104
Chris Wilson70903c32013-12-04 09:59:09 +00003105 /* And finally now the object is completely decoupled from this vma,
3106 * we can drop its hold on the backing storage and allow it to be
3107 * reaped by the shrinker.
3108 */
3109 i915_gem_object_unpin_pages(obj);
3110
Chris Wilson88241782011-01-07 17:09:48 +00003111 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003112}
3113
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003114int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003115{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003116 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003117 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003118 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003119
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003120 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003121 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003122 if (!i915.enable_execlists) {
3123 ret = i915_switch_context(ring, ring->default_context);
3124 if (ret)
3125 return ret;
3126 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003127
Chris Wilson3e960502012-11-27 16:22:54 +00003128 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003129 if (ret)
3130 return ret;
3131 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003132
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003133 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003134}
3135
Chris Wilson9ce079e2012-04-17 15:31:30 +01003136static void i965_write_fence_reg(struct drm_device *dev, int reg,
3137 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003138{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003139 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003140 int fence_reg;
3141 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003142
Imre Deak56c844e2013-01-07 21:47:34 +02003143 if (INTEL_INFO(dev)->gen >= 6) {
3144 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3145 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3146 } else {
3147 fence_reg = FENCE_REG_965_0;
3148 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3149 }
3150
Chris Wilsond18b9612013-07-10 13:36:23 +01003151 fence_reg += reg * 8;
3152
3153 /* To w/a incoherency with non-atomic 64-bit register updates,
3154 * we split the 64-bit update into two 32-bit writes. In order
3155 * for a partial fence not to be evaluated between writes, we
3156 * precede the update with write to turn off the fence register,
3157 * and only enable the fence as the last step.
3158 *
3159 * For extra levels of paranoia, we make sure each step lands
3160 * before applying the next step.
3161 */
3162 I915_WRITE(fence_reg, 0);
3163 POSTING_READ(fence_reg);
3164
Chris Wilson9ce079e2012-04-17 15:31:30 +01003165 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003166 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003167 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003168
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003169 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003170 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003171 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003172 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003173 if (obj->tiling_mode == I915_TILING_Y)
3174 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3175 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003176
Chris Wilsond18b9612013-07-10 13:36:23 +01003177 I915_WRITE(fence_reg + 4, val >> 32);
3178 POSTING_READ(fence_reg + 4);
3179
3180 I915_WRITE(fence_reg + 0, val);
3181 POSTING_READ(fence_reg);
3182 } else {
3183 I915_WRITE(fence_reg + 4, 0);
3184 POSTING_READ(fence_reg + 4);
3185 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003186}
3187
Chris Wilson9ce079e2012-04-17 15:31:30 +01003188static void i915_write_fence_reg(struct drm_device *dev, int reg,
3189 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003190{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003191 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003192 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003193
Chris Wilson9ce079e2012-04-17 15:31:30 +01003194 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003195 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003196 int pitch_val;
3197 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003198
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003199 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003200 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003201 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3202 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3203 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003204
3205 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3206 tile_width = 128;
3207 else
3208 tile_width = 512;
3209
3210 /* Note: pitch better be a power of two tile widths */
3211 pitch_val = obj->stride / tile_width;
3212 pitch_val = ffs(pitch_val) - 1;
3213
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003214 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003215 if (obj->tiling_mode == I915_TILING_Y)
3216 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3217 val |= I915_FENCE_SIZE_BITS(size);
3218 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3219 val |= I830_FENCE_REG_VALID;
3220 } else
3221 val = 0;
3222
3223 if (reg < 8)
3224 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003225 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003226 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003227
Chris Wilson9ce079e2012-04-17 15:31:30 +01003228 I915_WRITE(reg, val);
3229 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003230}
3231
Chris Wilson9ce079e2012-04-17 15:31:30 +01003232static void i830_write_fence_reg(struct drm_device *dev, int reg,
3233 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003234{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003235 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003236 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003237
Chris Wilson9ce079e2012-04-17 15:31:30 +01003238 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003239 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003240 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003241
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003242 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003243 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003244 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3245 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3246 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003247
Chris Wilson9ce079e2012-04-17 15:31:30 +01003248 pitch_val = obj->stride / 128;
3249 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003250
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003251 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003252 if (obj->tiling_mode == I915_TILING_Y)
3253 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3254 val |= I830_FENCE_SIZE_BITS(size);
3255 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3256 val |= I830_FENCE_REG_VALID;
3257 } else
3258 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003259
Chris Wilson9ce079e2012-04-17 15:31:30 +01003260 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3261 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3262}
3263
Chris Wilsond0a57782012-10-09 19:24:37 +01003264inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3265{
3266 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3267}
3268
Chris Wilson9ce079e2012-04-17 15:31:30 +01003269static void i915_gem_write_fence(struct drm_device *dev, int reg,
3270 struct drm_i915_gem_object *obj)
3271{
Chris Wilsond0a57782012-10-09 19:24:37 +01003272 struct drm_i915_private *dev_priv = dev->dev_private;
3273
3274 /* Ensure that all CPU reads are completed before installing a fence
3275 * and all writes before removing the fence.
3276 */
3277 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3278 mb();
3279
Daniel Vetter94a335d2013-07-17 14:51:28 +02003280 WARN(obj && (!obj->stride || !obj->tiling_mode),
3281 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3282 obj->stride, obj->tiling_mode);
3283
Chris Wilson9ce079e2012-04-17 15:31:30 +01003284 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003285 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003286 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003287 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003288 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003289 case 5:
3290 case 4: i965_write_fence_reg(dev, reg, obj); break;
3291 case 3: i915_write_fence_reg(dev, reg, obj); break;
3292 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003293 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003294 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003295
3296 /* And similarly be paranoid that no direct access to this region
3297 * is reordered to before the fence is installed.
3298 */
3299 if (i915_gem_object_needs_mb(obj))
3300 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003301}
3302
Chris Wilson61050802012-04-17 15:31:31 +01003303static inline int fence_number(struct drm_i915_private *dev_priv,
3304 struct drm_i915_fence_reg *fence)
3305{
3306 return fence - dev_priv->fence_regs;
3307}
3308
3309static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3310 struct drm_i915_fence_reg *fence,
3311 bool enable)
3312{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003313 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003314 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003315
Chris Wilson46a0b632013-07-10 13:36:24 +01003316 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003317
3318 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003319 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003320 fence->obj = obj;
3321 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3322 } else {
3323 obj->fence_reg = I915_FENCE_REG_NONE;
3324 fence->obj = NULL;
3325 list_del_init(&fence->lru_list);
3326 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003327 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003328}
3329
Chris Wilsond9e86c02010-11-10 16:40:20 +00003330static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003331i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003332{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003333 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003334 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003335 if (ret)
3336 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003337
3338 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003339 }
3340
3341 return 0;
3342}
3343
3344int
3345i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3346{
Chris Wilson61050802012-04-17 15:31:31 +01003347 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003348 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003349 int ret;
3350
Chris Wilsond0a57782012-10-09 19:24:37 +01003351 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003352 if (ret)
3353 return ret;
3354
Chris Wilson61050802012-04-17 15:31:31 +01003355 if (obj->fence_reg == I915_FENCE_REG_NONE)
3356 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003357
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003358 fence = &dev_priv->fence_regs[obj->fence_reg];
3359
Daniel Vetteraff10b302014-02-14 14:06:05 +01003360 if (WARN_ON(fence->pin_count))
3361 return -EBUSY;
3362
Chris Wilson61050802012-04-17 15:31:31 +01003363 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003364 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003365
3366 return 0;
3367}
3368
3369static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003370i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003371{
Daniel Vetterae3db242010-02-19 11:51:58 +01003372 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003373 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003374 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003375
3376 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003377 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003378 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3379 reg = &dev_priv->fence_regs[i];
3380 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003381 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003382
Chris Wilson1690e1e2011-12-14 13:57:08 +01003383 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003384 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003385 }
3386
Chris Wilsond9e86c02010-11-10 16:40:20 +00003387 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003388 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003389
3390 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003391 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003392 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003393 continue;
3394
Chris Wilson8fe301a2012-04-17 15:31:28 +01003395 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003396 }
3397
Chris Wilson5dce5b932014-01-20 10:17:36 +00003398deadlock:
3399 /* Wait for completion of pending flips which consume fences */
3400 if (intel_has_pending_fb_unpin(dev))
3401 return ERR_PTR(-EAGAIN);
3402
3403 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003404}
3405
Jesse Barnesde151cf2008-11-12 10:03:55 -08003406/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003407 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003408 * @obj: object to map through a fence reg
3409 *
3410 * When mapping objects through the GTT, userspace wants to be able to write
3411 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003412 * This function walks the fence regs looking for a free one for @obj,
3413 * stealing one if it can't find any.
3414 *
3415 * It then sets up the reg based on the object's properties: address, pitch
3416 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003417 *
3418 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003419 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003420int
Chris Wilson06d98132012-04-17 15:31:24 +01003421i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003422{
Chris Wilson05394f32010-11-08 19:18:58 +00003423 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003424 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003425 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003426 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003427 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003428
Chris Wilson14415742012-04-17 15:31:33 +01003429 /* Have we updated the tiling parameters upon the object and so
3430 * will need to serialise the write to the associated fence register?
3431 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003432 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003433 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003434 if (ret)
3435 return ret;
3436 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003437
Chris Wilsond9e86c02010-11-10 16:40:20 +00003438 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003439 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3440 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003441 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003442 list_move_tail(&reg->lru_list,
3443 &dev_priv->mm.fence_list);
3444 return 0;
3445 }
3446 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003447 if (WARN_ON(!obj->map_and_fenceable))
3448 return -EINVAL;
3449
Chris Wilson14415742012-04-17 15:31:33 +01003450 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003451 if (IS_ERR(reg))
3452 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003453
Chris Wilson14415742012-04-17 15:31:33 +01003454 if (reg->obj) {
3455 struct drm_i915_gem_object *old = reg->obj;
3456
Chris Wilsond0a57782012-10-09 19:24:37 +01003457 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003458 if (ret)
3459 return ret;
3460
Chris Wilson14415742012-04-17 15:31:33 +01003461 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003462 }
Chris Wilson14415742012-04-17 15:31:33 +01003463 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003464 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003465
Chris Wilson14415742012-04-17 15:31:33 +01003466 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003467
Chris Wilson9ce079e2012-04-17 15:31:30 +01003468 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003469}
3470
Chris Wilson4144f9b2014-09-11 08:43:48 +01003471static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003472 unsigned long cache_level)
3473{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003474 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003475 struct drm_mm_node *other;
3476
Chris Wilson4144f9b2014-09-11 08:43:48 +01003477 /*
3478 * On some machines we have to be careful when putting differing types
3479 * of snoopable memory together to avoid the prefetcher crossing memory
3480 * domains and dying. During vm initialisation, we decide whether or not
3481 * these constraints apply and set the drm_mm.color_adjust
3482 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003483 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003484 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003485 return true;
3486
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003487 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003488 return true;
3489
3490 if (list_empty(&gtt_space->node_list))
3491 return true;
3492
3493 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3494 if (other->allocated && !other->hole_follows && other->color != cache_level)
3495 return false;
3496
3497 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3498 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3499 return false;
3500
3501 return true;
3502}
3503
Jesse Barnesde151cf2008-11-12 10:03:55 -08003504/**
Eric Anholt673a3942008-07-30 12:06:12 -07003505 * Finds free space in the GTT aperture and binds the object there.
3506 */
Daniel Vetter262de142014-02-14 14:01:20 +01003507static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003508i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3509 struct i915_address_space *vm,
3510 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003511 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003512{
Chris Wilson05394f32010-11-08 19:18:58 +00003513 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003514 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003515 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003516 unsigned long start =
3517 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3518 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003519 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003520 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003521 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003522
Chris Wilsone28f8712011-07-18 13:11:49 -07003523 fence_size = i915_gem_get_gtt_size(dev,
3524 obj->base.size,
3525 obj->tiling_mode);
3526 fence_alignment = i915_gem_get_gtt_alignment(dev,
3527 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003528 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003529 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003530 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003531 obj->base.size,
3532 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003533
Eric Anholt673a3942008-07-30 12:06:12 -07003534 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003535 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003536 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003537 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003538 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003539 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003540 }
3541
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003542 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003543
Chris Wilson654fc602010-05-27 13:18:21 +01003544 /* If the object is bigger than the entire aperture, reject it early
3545 * before evicting everything in a vain attempt to find space.
3546 */
Chris Wilsond23db882014-05-23 08:48:08 +02003547 if (obj->base.size > end) {
3548 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003549 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003550 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003551 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003552 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003553 }
3554
Chris Wilson37e680a2012-06-07 15:38:42 +01003555 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003556 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003557 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003558
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003559 i915_gem_object_pin_pages(obj);
3560
Ben Widawskyaccfef22013-08-14 11:38:35 +02003561 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003562 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003563 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003564
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003565search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003566 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003567 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003568 obj->cache_level,
3569 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003570 DRM_MM_SEARCH_DEFAULT,
3571 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003572 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003573 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003574 obj->cache_level,
3575 start, end,
3576 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003577 if (ret == 0)
3578 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003579
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003580 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003581 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003582 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003583 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003584 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003585 }
3586
Daniel Vetter74163902012-02-15 23:50:21 +01003587 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003588 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003589 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003590
Ben Widawsky35c20a62013-05-31 11:28:48 -07003591 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003592 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003593
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003594 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003595 vma->bind_vma(vma, obj->cache_level,
Chris Wilsonc826c442014-10-31 13:53:53 +00003596 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003597
Daniel Vetter262de142014-02-14 14:01:20 +01003598 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003599
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003600err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003601 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003602err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003603 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003604 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003605err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003606 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003607 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003608}
3609
Chris Wilson000433b2013-08-08 14:41:09 +01003610bool
Chris Wilson2c225692013-08-09 12:26:45 +01003611i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3612 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003613{
Eric Anholt673a3942008-07-30 12:06:12 -07003614 /* If we don't have a page list set up, then we're not pinned
3615 * to GPU, and we can ignore the cache flush because it'll happen
3616 * again at bind time.
3617 */
Chris Wilson05394f32010-11-08 19:18:58 +00003618 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003619 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003620
Imre Deak769ce462013-02-13 21:56:05 +02003621 /*
3622 * Stolen memory is always coherent with the GPU as it is explicitly
3623 * marked as wc by the system, or the system is cache-coherent.
3624 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003625 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003626 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003627
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003628 /* If the GPU is snooping the contents of the CPU cache,
3629 * we do not need to manually clear the CPU cache lines. However,
3630 * the caches are only snooped when the render cache is
3631 * flushed/invalidated. As we always have to emit invalidations
3632 * and flushes when moving into and out of the RENDER domain, correct
3633 * snooping behaviour occurs naturally as the result of our domain
3634 * tracking.
3635 */
Chris Wilson2c225692013-08-09 12:26:45 +01003636 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003637 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003638
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003639 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003640 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003641
3642 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003643}
3644
3645/** Flushes the GTT write domain for the object if it's dirty. */
3646static void
Chris Wilson05394f32010-11-08 19:18:58 +00003647i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003648{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003649 uint32_t old_write_domain;
3650
Chris Wilson05394f32010-11-08 19:18:58 +00003651 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003652 return;
3653
Chris Wilson63256ec2011-01-04 18:42:07 +00003654 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003655 * to it immediately go to main memory as far as we know, so there's
3656 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003657 *
3658 * However, we do have to enforce the order so that all writes through
3659 * the GTT land before any writes to the device, such as updates to
3660 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003661 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003662 wmb();
3663
Chris Wilson05394f32010-11-08 19:18:58 +00003664 old_write_domain = obj->base.write_domain;
3665 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003666
Daniel Vetterf99d7062014-06-19 16:01:59 +02003667 intel_fb_obj_flush(obj, false);
3668
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003669 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003670 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003671 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003672}
3673
3674/** Flushes the CPU write domain for the object if it's dirty. */
3675static void
Chris Wilson2c225692013-08-09 12:26:45 +01003676i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3677 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003678{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003679 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003680
Chris Wilson05394f32010-11-08 19:18:58 +00003681 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003682 return;
3683
Chris Wilson000433b2013-08-08 14:41:09 +01003684 if (i915_gem_clflush_object(obj, force))
3685 i915_gem_chipset_flush(obj->base.dev);
3686
Chris Wilson05394f32010-11-08 19:18:58 +00003687 old_write_domain = obj->base.write_domain;
3688 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003689
Daniel Vetterf99d7062014-06-19 16:01:59 +02003690 intel_fb_obj_flush(obj, false);
3691
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003692 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003693 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003694 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003695}
3696
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003697/**
3698 * Moves a single object to the GTT read, and possibly write domain.
3699 *
3700 * This function returns when the move is complete, including waiting on
3701 * flushes to occur.
3702 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003703int
Chris Wilson20217462010-11-23 15:26:33 +00003704i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003705{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003706 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003707 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003708 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003709 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003710
Eric Anholt02354392008-11-26 13:58:13 -08003711 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003712 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003713 return -EINVAL;
3714
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003715 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3716 return 0;
3717
Chris Wilson0201f1e2012-07-20 12:41:01 +01003718 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003719 if (ret)
3720 return ret;
3721
Chris Wilsonc8725f32014-03-17 12:21:55 +00003722 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003723 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003724
Chris Wilsond0a57782012-10-09 19:24:37 +01003725 /* Serialise direct access to this object with the barriers for
3726 * coherent writes from the GPU, by effectively invalidating the
3727 * GTT domain upon first access.
3728 */
3729 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3730 mb();
3731
Chris Wilson05394f32010-11-08 19:18:58 +00003732 old_write_domain = obj->base.write_domain;
3733 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003734
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003735 /* It should now be out of any other write domains, and we can update
3736 * the domain values for our changes.
3737 */
Chris Wilson05394f32010-11-08 19:18:58 +00003738 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3739 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003740 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003741 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3742 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3743 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003744 }
3745
Daniel Vetterf99d7062014-06-19 16:01:59 +02003746 if (write)
3747 intel_fb_obj_invalidate(obj, NULL);
3748
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003749 trace_i915_gem_object_change_domain(obj,
3750 old_read_domains,
3751 old_write_domain);
3752
Chris Wilson8325a092012-04-24 15:52:35 +01003753 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003754 if (i915_gem_object_is_inactive(obj))
3755 list_move_tail(&vma->mm_list,
3756 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003757
Eric Anholte47c68e2008-11-14 13:35:19 -08003758 return 0;
3759}
3760
Chris Wilsone4ffd172011-04-04 09:44:39 +01003761int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3762 enum i915_cache_level cache_level)
3763{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003764 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003765 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003766 int ret;
3767
3768 if (obj->cache_level == cache_level)
3769 return 0;
3770
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003771 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003772 DRM_DEBUG("can not change the cache level of pinned objects\n");
3773 return -EBUSY;
3774 }
3775
Chris Wilsondf6f7832014-03-21 07:40:56 +00003776 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003777 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003778 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003779 if (ret)
3780 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003781 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003782 }
3783
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003784 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003785 ret = i915_gem_object_finish_gpu(obj);
3786 if (ret)
3787 return ret;
3788
3789 i915_gem_object_finish_gtt(obj);
3790
3791 /* Before SandyBridge, you could not use tiling or fence
3792 * registers with snooped memory, so relinquish any fences
3793 * currently pointing to our region in the aperture.
3794 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003795 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003796 ret = i915_gem_object_put_fence(obj);
3797 if (ret)
3798 return ret;
3799 }
3800
Ben Widawsky6f65e292013-12-06 14:10:56 -08003801 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003802 if (drm_mm_node_allocated(&vma->node))
3803 vma->bind_vma(vma, cache_level,
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01003804 vma->bound & GLOBAL_BIND);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003805 }
3806
Chris Wilson2c225692013-08-09 12:26:45 +01003807 list_for_each_entry(vma, &obj->vma_list, vma_link)
3808 vma->node.color = cache_level;
3809 obj->cache_level = cache_level;
3810
3811 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003812 u32 old_read_domains, old_write_domain;
3813
3814 /* If we're coming from LLC cached, then we haven't
3815 * actually been tracking whether the data is in the
3816 * CPU cache or not, since we only allow one bit set
3817 * in obj->write_domain and have been skipping the clflushes.
3818 * Just set it to the CPU cache for now.
3819 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003820 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003821 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003822
3823 old_read_domains = obj->base.read_domains;
3824 old_write_domain = obj->base.write_domain;
3825
3826 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3827 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3828
3829 trace_i915_gem_object_change_domain(obj,
3830 old_read_domains,
3831 old_write_domain);
3832 }
3833
Chris Wilsone4ffd172011-04-04 09:44:39 +01003834 return 0;
3835}
3836
Ben Widawsky199adf42012-09-21 17:01:20 -07003837int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3838 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003839{
Ben Widawsky199adf42012-09-21 17:01:20 -07003840 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003841 struct drm_i915_gem_object *obj;
3842 int ret;
3843
3844 ret = i915_mutex_lock_interruptible(dev);
3845 if (ret)
3846 return ret;
3847
3848 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3849 if (&obj->base == NULL) {
3850 ret = -ENOENT;
3851 goto unlock;
3852 }
3853
Chris Wilson651d7942013-08-08 14:41:10 +01003854 switch (obj->cache_level) {
3855 case I915_CACHE_LLC:
3856 case I915_CACHE_L3_LLC:
3857 args->caching = I915_CACHING_CACHED;
3858 break;
3859
Chris Wilson4257d3b2013-08-08 14:41:11 +01003860 case I915_CACHE_WT:
3861 args->caching = I915_CACHING_DISPLAY;
3862 break;
3863
Chris Wilson651d7942013-08-08 14:41:10 +01003864 default:
3865 args->caching = I915_CACHING_NONE;
3866 break;
3867 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003868
3869 drm_gem_object_unreference(&obj->base);
3870unlock:
3871 mutex_unlock(&dev->struct_mutex);
3872 return ret;
3873}
3874
Ben Widawsky199adf42012-09-21 17:01:20 -07003875int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3876 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003877{
Ben Widawsky199adf42012-09-21 17:01:20 -07003878 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003879 struct drm_i915_gem_object *obj;
3880 enum i915_cache_level level;
3881 int ret;
3882
Ben Widawsky199adf42012-09-21 17:01:20 -07003883 switch (args->caching) {
3884 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003885 level = I915_CACHE_NONE;
3886 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003887 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003888 level = I915_CACHE_LLC;
3889 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003890 case I915_CACHING_DISPLAY:
3891 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3892 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003893 default:
3894 return -EINVAL;
3895 }
3896
Ben Widawsky3bc29132012-09-26 16:15:20 -07003897 ret = i915_mutex_lock_interruptible(dev);
3898 if (ret)
3899 return ret;
3900
Chris Wilsone6994ae2012-07-10 10:27:08 +01003901 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3902 if (&obj->base == NULL) {
3903 ret = -ENOENT;
3904 goto unlock;
3905 }
3906
3907 ret = i915_gem_object_set_cache_level(obj, level);
3908
3909 drm_gem_object_unreference(&obj->base);
3910unlock:
3911 mutex_unlock(&dev->struct_mutex);
3912 return ret;
3913}
3914
Chris Wilsoncc98b412013-08-09 12:25:09 +01003915static bool is_pin_display(struct drm_i915_gem_object *obj)
3916{
Oscar Mateo19656432014-05-16 14:20:43 +01003917 struct i915_vma *vma;
3918
Oscar Mateo19656432014-05-16 14:20:43 +01003919 vma = i915_gem_obj_to_ggtt(obj);
3920 if (!vma)
3921 return false;
3922
Chris Wilsoncc98b412013-08-09 12:25:09 +01003923 /* There are 3 sources that pin objects:
3924 * 1. The display engine (scanouts, sprites, cursors);
3925 * 2. Reservations for execbuffer;
3926 * 3. The user.
3927 *
3928 * We can ignore reservations as we hold the struct_mutex and
3929 * are only called outside of the reservation path. The user
3930 * can only increment pin_count once, and so if after
3931 * subtracting the potential reference by the user, any pin_count
3932 * remains, it must be due to another use by the display engine.
3933 */
Oscar Mateo19656432014-05-16 14:20:43 +01003934 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003935}
3936
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003937/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003938 * Prepare buffer for display plane (scanout, cursors, etc).
3939 * Can be called from an uninterruptible phase (modesetting) and allows
3940 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003941 */
3942int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003943i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3944 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003945 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003946{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003947 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003948 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003949 int ret;
3950
Chris Wilson0be73282010-12-06 14:36:27 +00003951 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003952 ret = i915_gem_object_sync(obj, pipelined);
3953 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003954 return ret;
3955 }
3956
Chris Wilsoncc98b412013-08-09 12:25:09 +01003957 /* Mark the pin_display early so that we account for the
3958 * display coherency whilst setting up the cache domains.
3959 */
Oscar Mateo19656432014-05-16 14:20:43 +01003960 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003961 obj->pin_display = true;
3962
Eric Anholta7ef0642011-03-29 16:59:54 -07003963 /* The display engine is not coherent with the LLC cache on gen6. As
3964 * a result, we make sure that the pinning that is about to occur is
3965 * done with uncached PTEs. This is lowest common denominator for all
3966 * chipsets.
3967 *
3968 * However for gen6+, we could do better by using the GFDT bit instead
3969 * of uncaching, which would allow us to flush all the LLC-cached data
3970 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3971 */
Chris Wilson651d7942013-08-08 14:41:10 +01003972 ret = i915_gem_object_set_cache_level(obj,
3973 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003974 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003975 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003976
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003977 /* As the user may map the buffer once pinned in the display plane
3978 * (e.g. libkms for the bootup splash), we have to ensure that we
3979 * always use map_and_fenceable for all scanout buffers.
3980 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003981 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003982 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003983 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003984
Chris Wilson2c225692013-08-09 12:26:45 +01003985 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003986
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003987 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003988 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003989
3990 /* It should now be out of any other write domains, and we can update
3991 * the domain values for our changes.
3992 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003993 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003994 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003995
3996 trace_i915_gem_object_change_domain(obj,
3997 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003998 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003999
4000 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004001
4002err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01004003 WARN_ON(was_pin_display != is_pin_display(obj));
4004 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004005 return ret;
4006}
4007
4008void
4009i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
4010{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004011 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01004012 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004013}
4014
Chris Wilson85345512010-11-13 09:49:11 +00004015int
Chris Wilsona8198ee2011-04-13 22:04:09 +01004016i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00004017{
Chris Wilson88241782011-01-07 17:09:48 +00004018 int ret;
4019
Chris Wilsona8198ee2011-04-13 22:04:09 +01004020 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00004021 return 0;
4022
Chris Wilson0201f1e2012-07-20 12:41:01 +01004023 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004024 if (ret)
4025 return ret;
4026
Chris Wilsona8198ee2011-04-13 22:04:09 +01004027 /* Ensure that we invalidate the GPU's caches and TLBs. */
4028 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004029 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004030}
4031
Eric Anholte47c68e2008-11-14 13:35:19 -08004032/**
4033 * Moves a single object to the CPU read, and possibly write domain.
4034 *
4035 * This function returns when the move is complete, including waiting on
4036 * flushes to occur.
4037 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004038int
Chris Wilson919926a2010-11-12 13:42:53 +00004039i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004040{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004041 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004042 int ret;
4043
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004044 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4045 return 0;
4046
Chris Wilson0201f1e2012-07-20 12:41:01 +01004047 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004048 if (ret)
4049 return ret;
4050
Chris Wilsonc8725f32014-03-17 12:21:55 +00004051 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004052 i915_gem_object_flush_gtt_write_domain(obj);
4053
Chris Wilson05394f32010-11-08 19:18:58 +00004054 old_write_domain = obj->base.write_domain;
4055 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004056
Eric Anholte47c68e2008-11-14 13:35:19 -08004057 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004058 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004059 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004060
Chris Wilson05394f32010-11-08 19:18:58 +00004061 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004062 }
4063
4064 /* It should now be out of any other write domains, and we can update
4065 * the domain values for our changes.
4066 */
Chris Wilson05394f32010-11-08 19:18:58 +00004067 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004068
4069 /* If we're writing through the CPU, then the GPU read domains will
4070 * need to be invalidated at next use.
4071 */
4072 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004073 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4074 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004075 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004076
Daniel Vetterf99d7062014-06-19 16:01:59 +02004077 if (write)
4078 intel_fb_obj_invalidate(obj, NULL);
4079
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004080 trace_i915_gem_object_change_domain(obj,
4081 old_read_domains,
4082 old_write_domain);
4083
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004084 return 0;
4085}
4086
Eric Anholt673a3942008-07-30 12:06:12 -07004087/* Throttle our rendering by waiting until the ring has completed our requests
4088 * emitted over 20 msec ago.
4089 *
Eric Anholtb9624422009-06-03 07:27:35 +00004090 * Note that if we were to use the current jiffies each time around the loop,
4091 * we wouldn't escape the function with any frames outstanding if the time to
4092 * render a frame was over 20ms.
4093 *
Eric Anholt673a3942008-07-30 12:06:12 -07004094 * This should get us reasonable parallelism between CPU and GPU but also
4095 * relatively low latency when blocking on a particular request to finish.
4096 */
4097static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004098i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004099{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004100 struct drm_i915_private *dev_priv = dev->dev_private;
4101 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004102 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004103 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004104 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004105 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004106 u32 seqno = 0;
4107 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004108
Daniel Vetter308887a2012-11-14 17:14:06 +01004109 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4110 if (ret)
4111 return ret;
4112
4113 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4114 if (ret)
4115 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004116
Chris Wilson1c255952010-09-26 11:03:27 +01004117 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004118 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004119 if (time_after_eq(request->emitted_jiffies, recent_enough))
4120 break;
4121
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004122 ring = request->ring;
4123 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004124 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004125 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004126 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004127
4128 if (seqno == 0)
4129 return 0;
4130
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02004131 ret = __i915_wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004132 if (ret == 0)
4133 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004134
Eric Anholt673a3942008-07-30 12:06:12 -07004135 return ret;
4136}
4137
Chris Wilsond23db882014-05-23 08:48:08 +02004138static bool
4139i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4140{
4141 struct drm_i915_gem_object *obj = vma->obj;
4142
4143 if (alignment &&
4144 vma->node.start & (alignment - 1))
4145 return true;
4146
4147 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4148 return true;
4149
4150 if (flags & PIN_OFFSET_BIAS &&
4151 vma->node.start < (flags & PIN_OFFSET_MASK))
4152 return true;
4153
4154 return false;
4155}
4156
Eric Anholt673a3942008-07-30 12:06:12 -07004157int
Chris Wilson05394f32010-11-08 19:18:58 +00004158i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004159 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004160 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004161 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004162{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004163 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004164 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004165 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004166 int ret;
4167
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004168 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4169 return -ENODEV;
4170
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004171 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004172 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004173
Chris Wilsonc826c442014-10-31 13:53:53 +00004174 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4175 return -EINVAL;
4176
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004177 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004178 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004179 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4180 return -EBUSY;
4181
Chris Wilsond23db882014-05-23 08:48:08 +02004182 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004183 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004184 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004185 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004186 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004187 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004188 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004189 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004190 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004191 if (ret)
4192 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004193
4194 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004195 }
4196 }
4197
Chris Wilsonef79e172014-10-31 13:53:52 +00004198 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004199 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004200 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4201 if (IS_ERR(vma))
4202 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004203 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004204
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01004205 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND))
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004206 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004207
Chris Wilsonef79e172014-10-31 13:53:52 +00004208 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4209 bool mappable, fenceable;
4210 u32 fence_size, fence_alignment;
4211
4212 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4213 obj->base.size,
4214 obj->tiling_mode);
4215 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4216 obj->base.size,
4217 obj->tiling_mode,
4218 true);
4219
4220 fenceable = (vma->node.size == fence_size &&
4221 (vma->node.start & (fence_alignment - 1)) == 0);
4222
4223 mappable = (vma->node.start + obj->base.size <=
4224 dev_priv->gtt.mappable_end);
4225
4226 obj->map_and_fenceable = mappable && fenceable;
4227 }
4228
4229 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4230
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004231 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004232 if (flags & PIN_MAPPABLE)
4233 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004234
4235 return 0;
4236}
4237
4238void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004239i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004240{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004241 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004242
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004243 BUG_ON(!vma);
4244 BUG_ON(vma->pin_count == 0);
4245 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4246
4247 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004248 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004249}
4250
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004251bool
4252i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4253{
4254 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4255 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4256 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4257
4258 WARN_ON(!ggtt_vma ||
4259 dev_priv->fence_regs[obj->fence_reg].pin_count >
4260 ggtt_vma->pin_count);
4261 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4262 return true;
4263 } else
4264 return false;
4265}
4266
4267void
4268i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4269{
4270 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4271 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4272 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4273 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4274 }
4275}
4276
Eric Anholt673a3942008-07-30 12:06:12 -07004277int
4278i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004279 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004280{
4281 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004282 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004283 int ret;
4284
Daniel Vetterd472fcc2014-11-24 11:12:42 +01004285 if (drm_core_check_feature(dev, DRIVER_MODESET))
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004286 return -ENODEV;
4287
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004288 ret = i915_mutex_lock_interruptible(dev);
4289 if (ret)
4290 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004291
Chris Wilson05394f32010-11-08 19:18:58 +00004292 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004293 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004294 ret = -ENOENT;
4295 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004296 }
Eric Anholt673a3942008-07-30 12:06:12 -07004297
Chris Wilson05394f32010-11-08 19:18:58 +00004298 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004299 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004300 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004301 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004302 }
4303
Chris Wilson05394f32010-11-08 19:18:58 +00004304 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004305 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004306 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004307 ret = -EINVAL;
4308 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004309 }
4310
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004311 if (obj->user_pin_count == ULONG_MAX) {
4312 ret = -EBUSY;
4313 goto out;
4314 }
4315
Chris Wilson93be8782013-01-02 10:31:22 +00004316 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004317 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004318 if (ret)
4319 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004320 }
4321
Chris Wilson93be8782013-01-02 10:31:22 +00004322 obj->user_pin_count++;
4323 obj->pin_filp = file;
4324
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004325 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004326out:
Chris Wilson05394f32010-11-08 19:18:58 +00004327 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004328unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004329 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004330 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004331}
4332
4333int
4334i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004335 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004336{
4337 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004338 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004339 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004340
Daniel Vetterd472fcc2014-11-24 11:12:42 +01004341 if (drm_core_check_feature(dev, DRIVER_MODESET))
4342 return -ENODEV;
4343
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004344 ret = i915_mutex_lock_interruptible(dev);
4345 if (ret)
4346 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004347
Chris Wilson05394f32010-11-08 19:18:58 +00004348 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004349 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004350 ret = -ENOENT;
4351 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004352 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004353
Chris Wilson05394f32010-11-08 19:18:58 +00004354 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004355 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004356 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004357 ret = -EINVAL;
4358 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004359 }
Chris Wilson05394f32010-11-08 19:18:58 +00004360 obj->user_pin_count--;
4361 if (obj->user_pin_count == 0) {
4362 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004363 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004364 }
Eric Anholt673a3942008-07-30 12:06:12 -07004365
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004366out:
Chris Wilson05394f32010-11-08 19:18:58 +00004367 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004368unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004369 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004370 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004371}
4372
4373int
4374i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004375 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004376{
4377 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004378 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004379 int ret;
4380
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004381 ret = i915_mutex_lock_interruptible(dev);
4382 if (ret)
4383 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004384
Chris Wilson05394f32010-11-08 19:18:58 +00004385 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004386 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004387 ret = -ENOENT;
4388 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004389 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004390
Chris Wilson0be555b2010-08-04 15:36:30 +01004391 /* Count all active objects as busy, even if they are currently not used
4392 * by the gpu. Users of this interface expect objects to eventually
4393 * become non-busy without any further actions, therefore emit any
4394 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004395 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004396 ret = i915_gem_object_flush_active(obj);
4397
Chris Wilson05394f32010-11-08 19:18:58 +00004398 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004399 if (obj->ring) {
4400 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4401 args->busy |= intel_ring_flag(obj->ring) << 16;
4402 }
Eric Anholt673a3942008-07-30 12:06:12 -07004403
Chris Wilson05394f32010-11-08 19:18:58 +00004404 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004405unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004406 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004407 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004408}
4409
4410int
4411i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4412 struct drm_file *file_priv)
4413{
Akshay Joshi0206e352011-08-16 15:34:10 -04004414 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004415}
4416
Chris Wilson3ef94da2009-09-14 16:50:29 +01004417int
4418i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4419 struct drm_file *file_priv)
4420{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004421 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004422 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004423 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004424 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004425
4426 switch (args->madv) {
4427 case I915_MADV_DONTNEED:
4428 case I915_MADV_WILLNEED:
4429 break;
4430 default:
4431 return -EINVAL;
4432 }
4433
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004434 ret = i915_mutex_lock_interruptible(dev);
4435 if (ret)
4436 return ret;
4437
Chris Wilson05394f32010-11-08 19:18:58 +00004438 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004439 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004440 ret = -ENOENT;
4441 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004442 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004443
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004444 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004445 ret = -EINVAL;
4446 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004447 }
4448
Daniel Vetter656bfa32014-11-20 09:26:30 +01004449 if (obj->pages &&
4450 obj->tiling_mode != I915_TILING_NONE &&
4451 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4452 if (obj->madv == I915_MADV_WILLNEED)
4453 i915_gem_object_unpin_pages(obj);
4454 if (args->madv == I915_MADV_WILLNEED)
4455 i915_gem_object_pin_pages(obj);
4456 }
4457
Chris Wilson05394f32010-11-08 19:18:58 +00004458 if (obj->madv != __I915_MADV_PURGED)
4459 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004460
Chris Wilson6c085a72012-08-20 11:40:46 +02004461 /* if the object is no longer attached, discard its backing storage */
4462 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004463 i915_gem_object_truncate(obj);
4464
Chris Wilson05394f32010-11-08 19:18:58 +00004465 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004466
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004467out:
Chris Wilson05394f32010-11-08 19:18:58 +00004468 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004469unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004470 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004471 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004472}
4473
Chris Wilson37e680a2012-06-07 15:38:42 +01004474void i915_gem_object_init(struct drm_i915_gem_object *obj,
4475 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004476{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004477 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004478 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004479 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004480 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004481
Chris Wilson37e680a2012-06-07 15:38:42 +01004482 obj->ops = ops;
4483
Chris Wilson0327d6b2012-08-11 15:41:06 +01004484 obj->fence_reg = I915_FENCE_REG_NONE;
4485 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004486
4487 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4488}
4489
Chris Wilson37e680a2012-06-07 15:38:42 +01004490static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4491 .get_pages = i915_gem_object_get_pages_gtt,
4492 .put_pages = i915_gem_object_put_pages_gtt,
4493};
4494
Chris Wilson05394f32010-11-08 19:18:58 +00004495struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4496 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004497{
Daniel Vetterc397b902010-04-09 19:05:07 +00004498 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004499 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004500 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004501
Chris Wilson42dcedd2012-11-15 11:32:30 +00004502 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004503 if (obj == NULL)
4504 return NULL;
4505
4506 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004507 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004508 return NULL;
4509 }
4510
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004511 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4512 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4513 /* 965gm cannot relocate objects above 4GiB. */
4514 mask &= ~__GFP_HIGHMEM;
4515 mask |= __GFP_DMA32;
4516 }
4517
Al Viro496ad9a2013-01-23 17:07:38 -05004518 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004519 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004520
Chris Wilson37e680a2012-06-07 15:38:42 +01004521 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004522
Daniel Vetterc397b902010-04-09 19:05:07 +00004523 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4524 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4525
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004526 if (HAS_LLC(dev)) {
4527 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004528 * cache) for about a 10% performance improvement
4529 * compared to uncached. Graphics requests other than
4530 * display scanout are coherent with the CPU in
4531 * accessing this cache. This means in this mode we
4532 * don't need to clflush on the CPU side, and on the
4533 * GPU side we only need to flush internal caches to
4534 * get data visible to the CPU.
4535 *
4536 * However, we maintain the display planes as UC, and so
4537 * need to rebind when first used as such.
4538 */
4539 obj->cache_level = I915_CACHE_LLC;
4540 } else
4541 obj->cache_level = I915_CACHE_NONE;
4542
Daniel Vetterd861e332013-07-24 23:25:03 +02004543 trace_i915_gem_object_create(obj);
4544
Chris Wilson05394f32010-11-08 19:18:58 +00004545 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004546}
4547
Chris Wilson340fbd82014-05-22 09:16:52 +01004548static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4549{
4550 /* If we are the last user of the backing storage (be it shmemfs
4551 * pages or stolen etc), we know that the pages are going to be
4552 * immediately released. In this case, we can then skip copying
4553 * back the contents from the GPU.
4554 */
4555
4556 if (obj->madv != I915_MADV_WILLNEED)
4557 return false;
4558
4559 if (obj->base.filp == NULL)
4560 return true;
4561
4562 /* At first glance, this looks racy, but then again so would be
4563 * userspace racing mmap against close. However, the first external
4564 * reference to the filp can only be obtained through the
4565 * i915_gem_mmap_ioctl() which safeguards us against the user
4566 * acquiring such a reference whilst we are in the middle of
4567 * freeing the object.
4568 */
4569 return atomic_long_read(&obj->base.filp->f_count) == 1;
4570}
4571
Chris Wilson1488fc02012-04-24 15:47:31 +01004572void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004573{
Chris Wilson1488fc02012-04-24 15:47:31 +01004574 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004575 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004576 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004577 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004578
Paulo Zanonif65c9162013-11-27 18:20:34 -02004579 intel_runtime_pm_get(dev_priv);
4580
Chris Wilson26e12f892011-03-20 11:20:19 +00004581 trace_i915_gem_object_destroy(obj);
4582
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004583 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004584 int ret;
4585
4586 vma->pin_count = 0;
4587 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004588 if (WARN_ON(ret == -ERESTARTSYS)) {
4589 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004590
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004591 was_interruptible = dev_priv->mm.interruptible;
4592 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004593
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004594 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004595
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004596 dev_priv->mm.interruptible = was_interruptible;
4597 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004598 }
4599
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004600 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4601 * before progressing. */
4602 if (obj->stolen)
4603 i915_gem_object_unpin_pages(obj);
4604
Daniel Vettera071fa02014-06-18 23:28:09 +02004605 WARN_ON(obj->frontbuffer_bits);
4606
Daniel Vetter656bfa32014-11-20 09:26:30 +01004607 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4608 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4609 obj->tiling_mode != I915_TILING_NONE)
4610 i915_gem_object_unpin_pages(obj);
4611
Ben Widawsky401c29f2013-05-31 11:28:47 -07004612 if (WARN_ON(obj->pages_pin_count))
4613 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004614 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004615 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004616 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004617 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004618
Chris Wilson9da3da62012-06-01 15:20:22 +01004619 BUG_ON(obj->pages);
4620
Chris Wilson2f745ad2012-09-04 21:02:58 +01004621 if (obj->base.import_attach)
4622 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004623
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004624 if (obj->ops->release)
4625 obj->ops->release(obj);
4626
Chris Wilson05394f32010-11-08 19:18:58 +00004627 drm_gem_object_release(&obj->base);
4628 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004629
Chris Wilson05394f32010-11-08 19:18:58 +00004630 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004631 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004632
4633 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004634}
4635
Daniel Vettere656a6c2013-08-14 14:14:04 +02004636struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004637 struct i915_address_space *vm)
4638{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004639 struct i915_vma *vma;
4640 list_for_each_entry(vma, &obj->vma_list, vma_link)
4641 if (vma->vm == vm)
4642 return vma;
4643
4644 return NULL;
4645}
4646
Ben Widawsky2f633152013-07-17 12:19:03 -07004647void i915_gem_vma_destroy(struct i915_vma *vma)
4648{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004649 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004650 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004651
4652 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4653 if (!list_empty(&vma->exec_list))
4654 return;
4655
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004656 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004657
Daniel Vetter841cd772014-08-06 15:04:48 +02004658 if (!i915_is_ggtt(vm))
4659 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004660
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004661 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004662
Ben Widawsky2f633152013-07-17 12:19:03 -07004663 kfree(vma);
4664}
4665
Chris Wilsone3efda42014-04-09 09:19:41 +01004666static void
4667i915_gem_stop_ringbuffers(struct drm_device *dev)
4668{
4669 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004670 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004671 int i;
4672
4673 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004674 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004675}
4676
Jesse Barnes5669fca2009-02-17 15:13:31 -08004677int
Chris Wilson45c5f202013-10-16 11:50:01 +01004678i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004679{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004680 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004681 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004682
Chris Wilson45c5f202013-10-16 11:50:01 +01004683 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004684 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004685 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004686 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004687
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004688 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004689
Chris Wilson29105cc2010-01-07 10:39:13 +00004690 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004691 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004692 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004693
Chris Wilsone3efda42014-04-09 09:19:41 +01004694 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004695 mutex_unlock(&dev->struct_mutex);
4696
4697 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004698 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004699 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004700
Eric Anholt673a3942008-07-30 12:06:12 -07004701 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004702
4703err:
4704 mutex_unlock(&dev->struct_mutex);
4705 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004706}
4707
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004708int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004709{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004710 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004711 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004712 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4713 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004714 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004715
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004716 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004717 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004718
Ben Widawskyc3787e22013-09-17 21:12:44 -07004719 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4720 if (ret)
4721 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004722
Ben Widawskyc3787e22013-09-17 21:12:44 -07004723 /*
4724 * Note: We do not worry about the concurrent register cacheline hang
4725 * here because no other code should access these registers other than
4726 * at initialization time.
4727 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004728 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004729 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4730 intel_ring_emit(ring, reg_base + i);
4731 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004732 }
4733
Ben Widawskyc3787e22013-09-17 21:12:44 -07004734 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004735
Ben Widawskyc3787e22013-09-17 21:12:44 -07004736 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004737}
4738
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004739void i915_gem_init_swizzling(struct drm_device *dev)
4740{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004741 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004742
Daniel Vetter11782b02012-01-31 16:47:55 +01004743 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004744 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4745 return;
4746
4747 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4748 DISP_TILE_SURFACE_SWIZZLING);
4749
Daniel Vetter11782b02012-01-31 16:47:55 +01004750 if (IS_GEN5(dev))
4751 return;
4752
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004753 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4754 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004755 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004756 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004757 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004758 else if (IS_GEN8(dev))
4759 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004760 else
4761 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004762}
Daniel Vettere21af882012-02-09 20:53:27 +01004763
Chris Wilson67b1b572012-07-05 23:49:40 +01004764static bool
4765intel_enable_blt(struct drm_device *dev)
4766{
4767 if (!HAS_BLT(dev))
4768 return false;
4769
4770 /* The blitter was dysfunctional on early prototypes */
4771 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4772 DRM_INFO("BLT not supported on this pre-production hardware;"
4773 " graphics performance will be degraded.\n");
4774 return false;
4775 }
4776
4777 return true;
4778}
4779
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004780static void init_unused_ring(struct drm_device *dev, u32 base)
4781{
4782 struct drm_i915_private *dev_priv = dev->dev_private;
4783
4784 I915_WRITE(RING_CTL(base), 0);
4785 I915_WRITE(RING_HEAD(base), 0);
4786 I915_WRITE(RING_TAIL(base), 0);
4787 I915_WRITE(RING_START(base), 0);
4788}
4789
4790static void init_unused_rings(struct drm_device *dev)
4791{
4792 if (IS_I830(dev)) {
4793 init_unused_ring(dev, PRB1_BASE);
4794 init_unused_ring(dev, SRB0_BASE);
4795 init_unused_ring(dev, SRB1_BASE);
4796 init_unused_ring(dev, SRB2_BASE);
4797 init_unused_ring(dev, SRB3_BASE);
4798 } else if (IS_GEN2(dev)) {
4799 init_unused_ring(dev, SRB0_BASE);
4800 init_unused_ring(dev, SRB1_BASE);
4801 } else if (IS_GEN3(dev)) {
4802 init_unused_ring(dev, PRB1_BASE);
4803 init_unused_ring(dev, PRB2_BASE);
4804 }
4805}
4806
Oscar Mateoa83014d2014-07-24 17:04:21 +01004807int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004808{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004809 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004810 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004811
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004812 /*
4813 * At least 830 can leave some of the unused rings
4814 * "active" (ie. head != tail) after resume which
4815 * will prevent c3 entry. Makes sure all unused rings
4816 * are totally idle.
4817 */
4818 init_unused_rings(dev);
4819
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004820 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004821 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004822 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004823
4824 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004825 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004826 if (ret)
4827 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004828 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004829
Chris Wilson67b1b572012-07-05 23:49:40 +01004830 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004831 ret = intel_init_blt_ring_buffer(dev);
4832 if (ret)
4833 goto cleanup_bsd_ring;
4834 }
4835
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004836 if (HAS_VEBOX(dev)) {
4837 ret = intel_init_vebox_ring_buffer(dev);
4838 if (ret)
4839 goto cleanup_blt_ring;
4840 }
4841
Zhao Yakui845f74a2014-04-17 10:37:37 +08004842 if (HAS_BSD2(dev)) {
4843 ret = intel_init_bsd2_ring_buffer(dev);
4844 if (ret)
4845 goto cleanup_vebox_ring;
4846 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004847
Mika Kuoppala99433932013-01-22 14:12:17 +02004848 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4849 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004850 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004851
4852 return 0;
4853
Zhao Yakui845f74a2014-04-17 10:37:37 +08004854cleanup_bsd2_ring:
4855 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004856cleanup_vebox_ring:
4857 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004858cleanup_blt_ring:
4859 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4860cleanup_bsd_ring:
4861 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4862cleanup_render_ring:
4863 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4864
4865 return ret;
4866}
4867
4868int
4869i915_gem_init_hw(struct drm_device *dev)
4870{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004871 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004872 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004873
4874 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4875 return -EIO;
4876
Ben Widawsky59124502013-07-04 11:02:05 -07004877 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004878 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004879
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004880 if (IS_HASWELL(dev))
4881 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4882 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004883
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004884 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004885 if (IS_IVYBRIDGE(dev)) {
4886 u32 temp = I915_READ(GEN7_MSG_CTL);
4887 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4888 I915_WRITE(GEN7_MSG_CTL, temp);
4889 } else if (INTEL_INFO(dev)->gen >= 7) {
4890 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4891 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4892 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4893 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004894 }
4895
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004896 i915_gem_init_swizzling(dev);
4897
Oscar Mateoa83014d2014-07-24 17:04:21 +01004898 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004899 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004900 return ret;
4901
Ben Widawskyc3787e22013-09-17 21:12:44 -07004902 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4903 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4904
Ben Widawsky254f9652012-06-04 14:42:42 -07004905 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004906 * XXX: Contexts should only be initialized once. Doing a switch to the
4907 * default context switch however is something we'd like to do after
4908 * reset or thaw (the latter may not actually be necessary for HW, but
4909 * goes with our code better). Context switching requires rings (for
4910 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004911 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004912 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004913 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004914 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004915 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004916
4917 return ret;
4918 }
4919
4920 ret = i915_ppgtt_init_hw(dev);
4921 if (ret && ret != -EIO) {
4922 DRM_ERROR("PPGTT enable failed %d\n", ret);
4923 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004924 }
Daniel Vettere21af882012-02-09 20:53:27 +01004925
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004926 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004927}
4928
Chris Wilson1070a422012-04-24 15:47:41 +01004929int i915_gem_init(struct drm_device *dev)
4930{
4931 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004932 int ret;
4933
Oscar Mateo127f1002014-07-24 17:04:11 +01004934 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4935 i915.enable_execlists);
4936
Chris Wilson1070a422012-04-24 15:47:41 +01004937 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004938
4939 if (IS_VALLEYVIEW(dev)) {
4940 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004941 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4942 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4943 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004944 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4945 }
4946
Oscar Mateoa83014d2014-07-24 17:04:21 +01004947 if (!i915.enable_execlists) {
4948 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4949 dev_priv->gt.init_rings = i915_gem_init_rings;
4950 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4951 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004952 } else {
4953 dev_priv->gt.do_execbuf = intel_execlists_submission;
4954 dev_priv->gt.init_rings = intel_logical_rings_init;
4955 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4956 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004957 }
4958
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004959 ret = i915_gem_init_userptr(dev);
4960 if (ret) {
4961 mutex_unlock(&dev->struct_mutex);
4962 return ret;
4963 }
4964
Ben Widawskyd7e50082012-12-18 10:31:25 -08004965 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004966
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004967 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004968 if (ret) {
4969 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004970 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004971 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004972
Chris Wilson1070a422012-04-24 15:47:41 +01004973 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004974 if (ret == -EIO) {
4975 /* Allow ring initialisation to fail by marking the GPU as
4976 * wedged. But we only want to do this where the GPU is angry,
4977 * for all other failure, such as an allocation failure, bail.
4978 */
4979 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4980 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4981 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004982 }
Chris Wilson60990322014-04-09 09:19:42 +01004983 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004984
Chris Wilson60990322014-04-09 09:19:42 +01004985 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004986}
4987
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004988void
4989i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4990{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004991 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004992 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004993 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004994
Chris Wilsonb4519512012-05-11 14:29:30 +01004995 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004996 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004997}
4998
Chris Wilson64193402010-10-24 12:38:05 +01004999static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005000init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005001{
5002 INIT_LIST_HEAD(&ring->active_list);
5003 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005004}
5005
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005006void i915_init_vm(struct drm_i915_private *dev_priv,
5007 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005008{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005009 if (!i915_is_ggtt(vm))
5010 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005011 vm->dev = dev_priv->dev;
5012 INIT_LIST_HEAD(&vm->active_list);
5013 INIT_LIST_HEAD(&vm->inactive_list);
5014 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005015 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005016}
5017
Eric Anholt673a3942008-07-30 12:06:12 -07005018void
5019i915_gem_load(struct drm_device *dev)
5020{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005021 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005022 int i;
5023
5024 dev_priv->slab =
5025 kmem_cache_create("i915_gem_object",
5026 sizeof(struct drm_i915_gem_object), 0,
5027 SLAB_HWCACHE_ALIGN,
5028 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005029
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005030 INIT_LIST_HEAD(&dev_priv->vm_list);
5031 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5032
Ben Widawskya33afea2013-09-17 21:12:45 -07005033 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005034 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5035 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005036 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005037 for (i = 0; i < I915_NUM_RINGS; i++)
5038 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005039 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005040 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005041 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5042 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005043 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5044 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005045 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005046
Dave Airlie94400122010-07-20 13:15:31 +10005047 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02005048 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02005049 I915_WRITE(MI_ARB_STATE,
5050 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10005051 }
5052
Chris Wilson72bfa192010-12-19 11:42:05 +00005053 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5054
Jesse Barnesde151cf2008-11-12 10:03:55 -08005055 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08005056 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5057 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08005058
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005059 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5060 dev_priv->num_fence_regs = 32;
5061 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005062 dev_priv->num_fence_regs = 16;
5063 else
5064 dev_priv->num_fence_regs = 8;
5065
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005066 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005067 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5068 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005069
Eric Anholt673a3942008-07-30 12:06:12 -07005070 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005071 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005072
Chris Wilsonce453d82011-02-21 14:43:56 +00005073 dev_priv->mm.interruptible = true;
5074
Chris Wilsonceabbba52014-03-25 13:23:04 +00005075 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
5076 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
5077 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
5078 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005079
5080 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
5081 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005082
5083 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005084}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005085
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005086void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005087{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005088 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005089
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005090 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5091
Eric Anholtb9624422009-06-03 07:27:35 +00005092 /* Clean up our request list when the client is going away, so that
5093 * later retire_requests won't dereference our soon-to-be-gone
5094 * file_priv.
5095 */
Chris Wilson1c255952010-09-26 11:03:27 +01005096 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005097 while (!list_empty(&file_priv->mm.request_list)) {
5098 struct drm_i915_gem_request *request;
5099
5100 request = list_first_entry(&file_priv->mm.request_list,
5101 struct drm_i915_gem_request,
5102 client_list);
5103 list_del(&request->client_list);
5104 request->file_priv = NULL;
5105 }
Chris Wilson1c255952010-09-26 11:03:27 +01005106 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005107}
Chris Wilson31169712009-09-14 16:50:28 +01005108
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005109static void
5110i915_gem_file_idle_work_handler(struct work_struct *work)
5111{
5112 struct drm_i915_file_private *file_priv =
5113 container_of(work, typeof(*file_priv), mm.idle_work.work);
5114
5115 atomic_set(&file_priv->rps_wait_boost, false);
5116}
5117
5118int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5119{
5120 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005121 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005122
5123 DRM_DEBUG_DRIVER("\n");
5124
5125 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5126 if (!file_priv)
5127 return -ENOMEM;
5128
5129 file->driver_priv = file_priv;
5130 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005131 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005132
5133 spin_lock_init(&file_priv->mm.lock);
5134 INIT_LIST_HEAD(&file_priv->mm.request_list);
5135 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5136 i915_gem_file_idle_work_handler);
5137
Ben Widawskye422b882013-12-06 14:10:58 -08005138 ret = i915_gem_context_open(dev, file);
5139 if (ret)
5140 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005141
Ben Widawskye422b882013-12-06 14:10:58 -08005142 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005143}
5144
Daniel Vetterb680c372014-09-19 18:27:27 +02005145/**
5146 * i915_gem_track_fb - update frontbuffer tracking
5147 * old: current GEM buffer for the frontbuffer slots
5148 * new: new GEM buffer for the frontbuffer slots
5149 * frontbuffer_bits: bitmask of frontbuffer slots
5150 *
5151 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5152 * from @old and setting them in @new. Both @old and @new can be NULL.
5153 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005154void i915_gem_track_fb(struct drm_i915_gem_object *old,
5155 struct drm_i915_gem_object *new,
5156 unsigned frontbuffer_bits)
5157{
5158 if (old) {
5159 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5160 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5161 old->frontbuffer_bits &= ~frontbuffer_bits;
5162 }
5163
5164 if (new) {
5165 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5166 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5167 new->frontbuffer_bits |= frontbuffer_bits;
5168 }
5169}
5170
Chris Wilson57745062012-11-21 13:04:04 +00005171static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5172{
5173 if (!mutex_is_locked(mutex))
5174 return false;
5175
5176#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5177 return mutex->owner == task;
5178#else
5179 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5180 return false;
5181#endif
5182}
5183
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005184static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5185{
5186 if (!mutex_trylock(&dev->struct_mutex)) {
5187 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5188 return false;
5189
5190 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5191 return false;
5192
5193 *unlock = false;
5194 } else
5195 *unlock = true;
5196
5197 return true;
5198}
5199
Chris Wilsonceabbba52014-03-25 13:23:04 +00005200static int num_vma_bound(struct drm_i915_gem_object *obj)
5201{
5202 struct i915_vma *vma;
5203 int count = 0;
5204
5205 list_for_each_entry(vma, &obj->vma_list, vma_link)
5206 if (drm_mm_node_allocated(&vma->node))
5207 count++;
5208
5209 return count;
5210}
5211
Dave Chinner7dc19d52013-08-28 10:18:11 +10005212static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005213i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005214{
Chris Wilson17250b72010-10-28 12:51:39 +01005215 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005216 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005217 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005218 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005219 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005220 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005221
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005222 if (!i915_gem_shrinker_lock(dev, &unlock))
5223 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005224
Dave Chinner7dc19d52013-08-28 10:18:11 +10005225 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005226 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005227 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005228 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005229
5230 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005231 if (!i915_gem_obj_is_pinned(obj) &&
5232 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005233 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005234 }
Chris Wilson31169712009-09-14 16:50:28 +01005235
Chris Wilson57745062012-11-21 13:04:04 +00005236 if (unlock)
5237 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005238
Dave Chinner7dc19d52013-08-28 10:18:11 +10005239 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005240}
Ben Widawskya70a3142013-07-31 16:59:56 -07005241
5242/* All the new VM stuff */
5243unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5244 struct i915_address_space *vm)
5245{
5246 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5247 struct i915_vma *vma;
5248
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005249 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005250
Ben Widawskya70a3142013-07-31 16:59:56 -07005251 list_for_each_entry(vma, &o->vma_list, vma_link) {
5252 if (vma->vm == vm)
5253 return vma->node.start;
5254
5255 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005256 WARN(1, "%s vma for this object not found.\n",
5257 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005258 return -1;
5259}
5260
5261bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5262 struct i915_address_space *vm)
5263{
5264 struct i915_vma *vma;
5265
5266 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005267 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005268 return true;
5269
5270 return false;
5271}
5272
5273bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5274{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005275 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005276
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005277 list_for_each_entry(vma, &o->vma_list, vma_link)
5278 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005279 return true;
5280
5281 return false;
5282}
5283
5284unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5285 struct i915_address_space *vm)
5286{
5287 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5288 struct i915_vma *vma;
5289
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005290 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005291
5292 BUG_ON(list_empty(&o->vma_list));
5293
5294 list_for_each_entry(vma, &o->vma_list, vma_link)
5295 if (vma->vm == vm)
5296 return vma->node.size;
5297
5298 return 0;
5299}
5300
Dave Chinner7dc19d52013-08-28 10:18:11 +10005301static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005302i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005303{
5304 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005305 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005306 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005307 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005308 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005309
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005310 if (!i915_gem_shrinker_lock(dev, &unlock))
5311 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005312
Chris Wilson21ab4e72014-09-09 11:16:08 +01005313 freed = i915_gem_shrink(dev_priv,
5314 sc->nr_to_scan,
5315 I915_SHRINK_BOUND |
5316 I915_SHRINK_UNBOUND |
5317 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005318 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005319 freed += i915_gem_shrink(dev_priv,
5320 sc->nr_to_scan - freed,
5321 I915_SHRINK_BOUND |
5322 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005323 if (unlock)
5324 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005325
Dave Chinner7dc19d52013-08-28 10:18:11 +10005326 return freed;
5327}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005328
Chris Wilson2cfcd322014-05-20 08:28:43 +01005329static int
5330i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5331{
5332 struct drm_i915_private *dev_priv =
5333 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5334 struct drm_device *dev = dev_priv->dev;
5335 struct drm_i915_gem_object *obj;
5336 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005337 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005338 bool was_interruptible;
5339 bool unlock;
5340
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005341 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005342 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005343 if (fatal_signal_pending(current))
5344 return NOTIFY_DONE;
5345 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005346 if (timeout == 0) {
5347 pr_err("Unable to purge GPU memory due lock contention.\n");
5348 return NOTIFY_DONE;
5349 }
5350
5351 was_interruptible = dev_priv->mm.interruptible;
5352 dev_priv->mm.interruptible = false;
5353
Chris Wilson005445c2014-10-08 11:25:16 +01005354 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005355
5356 dev_priv->mm.interruptible = was_interruptible;
5357
5358 /* Because we may be allocating inside our own driver, we cannot
5359 * assert that there are no objects with pinned pages that are not
5360 * being pointed to by hardware.
5361 */
5362 unbound = bound = pinned = 0;
5363 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5364 if (!obj->base.filp) /* not backed by a freeable object */
5365 continue;
5366
5367 if (obj->pages_pin_count)
5368 pinned += obj->base.size;
5369 else
5370 unbound += obj->base.size;
5371 }
5372 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5373 if (!obj->base.filp)
5374 continue;
5375
5376 if (obj->pages_pin_count)
5377 pinned += obj->base.size;
5378 else
5379 bound += obj->base.size;
5380 }
5381
5382 if (unlock)
5383 mutex_unlock(&dev->struct_mutex);
5384
Chris Wilsonbb9059d2014-10-08 11:25:17 +01005385 if (freed_pages || unbound || bound)
5386 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5387 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005388 if (unbound || bound)
5389 pr_err("%lu and %lu bytes still available in the "
5390 "bound and unbound GPU page lists.\n",
5391 bound, unbound);
5392
Chris Wilson005445c2014-10-08 11:25:16 +01005393 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005394 return NOTIFY_DONE;
5395}
5396
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005397struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5398{
5399 struct i915_vma *vma;
5400
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005401 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005402 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005403 return NULL;
5404
5405 return vma;
5406}