blob: 20a61764a4a3c6153323d9d47b4f31df63b679f3 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000046static void
47i915_gem_object_retire(struct drm_i915_gem_object *obj);
48
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200353 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000521
522 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800523 }
524
525 ret = i915_gem_object_get_pages(obj);
526 if (ret)
527 return ret;
528
529 i915_gem_object_pin_pages(obj);
530
531 return ret;
532}
533
Daniel Vetterd174bd62012-03-25 19:47:40 +0200534/* Per-page copy function for the shmem pread fastpath.
535 * Flushes invalid cachelines before reading the target if
536 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700537static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
539 char __user *user_data,
540 bool page_do_bit17_swizzling, bool needs_clflush)
541{
542 char *vaddr;
543 int ret;
544
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200545 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546 return -EINVAL;
547
548 vaddr = kmap_atomic(page);
549 if (needs_clflush)
550 drm_clflush_virt_range(vaddr + shmem_page_offset,
551 page_length);
552 ret = __copy_to_user_inatomic(user_data,
553 vaddr + shmem_page_offset,
554 page_length);
555 kunmap_atomic(vaddr);
556
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100557 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558}
559
Daniel Vetter23c18c72012-03-25 19:47:42 +0200560static void
561shmem_clflush_swizzled_range(char *addr, unsigned long length,
562 bool swizzled)
563{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200564 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200565 unsigned long start = (unsigned long) addr;
566 unsigned long end = (unsigned long) addr + length;
567
568 /* For swizzling simply ensure that we always flush both
569 * channels. Lame, but simple and it works. Swizzled
570 * pwrite/pread is far from a hotpath - current userspace
571 * doesn't use it at all. */
572 start = round_down(start, 128);
573 end = round_up(end, 128);
574
575 drm_clflush_virt_range((void *)start, end - start);
576 } else {
577 drm_clflush_virt_range(addr, length);
578 }
579
580}
581
Daniel Vetterd174bd62012-03-25 19:47:40 +0200582/* Only difference to the fast-path function is that this can handle bit17
583 * and uses non-atomic copy and kmap functions. */
584static int
585shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
586 char __user *user_data,
587 bool page_do_bit17_swizzling, bool needs_clflush)
588{
589 char *vaddr;
590 int ret;
591
592 vaddr = kmap(page);
593 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200594 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
595 page_length,
596 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200597
598 if (page_do_bit17_swizzling)
599 ret = __copy_to_user_swizzled(user_data,
600 vaddr, shmem_page_offset,
601 page_length);
602 else
603 ret = __copy_to_user(user_data,
604 vaddr + shmem_page_offset,
605 page_length);
606 kunmap(page);
607
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100608 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609}
610
Eric Anholteb014592009-03-10 11:44:52 -0700611static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200612i915_gem_shmem_pread(struct drm_device *dev,
613 struct drm_i915_gem_object *obj,
614 struct drm_i915_gem_pread *args,
615 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700616{
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700618 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100620 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100621 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200622 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200623 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200624 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700625
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200626 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700627 remain = args->size;
628
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700630
Brad Volkin4c914c02014-02-18 10:15:45 -0800631 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100632 if (ret)
633 return ret;
634
Eric Anholteb014592009-03-10 11:44:52 -0700635 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100636
Imre Deak67d5a502013-02-18 19:28:02 +0200637 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
638 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200639 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100640
641 if (remain <= 0)
642 break;
643
Eric Anholteb014592009-03-10 11:44:52 -0700644 /* Operation in this page
645 *
Eric Anholteb014592009-03-10 11:44:52 -0700646 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700647 * page_length = bytes to copy for this page
648 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100649 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700650 page_length = remain;
651 if ((shmem_page_offset + page_length) > PAGE_SIZE)
652 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700653
Daniel Vetter8461d222011-12-14 13:57:32 +0100654 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
655 (page_to_phys(page) & (1 << 17)) != 0;
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
660 if (ret == 0)
661 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700662
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200663 mutex_unlock(&dev->struct_mutex);
664
Jani Nikulad330a952014-01-21 11:24:25 +0200665 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200666 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200667 /* Userspace is tricking us, but we've already clobbered
668 * its pages with the prefault and promised to write the
669 * data up to the first fault. Hence ignore any errors
670 * and just continue. */
671 (void)ret;
672 prefaulted = 1;
673 }
674
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
676 user_data, page_do_bit17_swizzling,
677 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700678
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200679 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100680
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100681 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100682 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100683
Chris Wilson17793c92014-03-07 08:30:36 +0000684next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700685 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100686 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700687 offset += page_length;
688 }
689
Chris Wilson4f27b752010-10-14 15:26:45 +0100690out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100691 i915_gem_object_unpin_pages(obj);
692
Eric Anholteb014592009-03-10 11:44:52 -0700693 return ret;
694}
695
Eric Anholt673a3942008-07-30 12:06:12 -0700696/**
697 * Reads data from the object referenced by handle.
698 *
699 * On error, the contents of *data are undefined.
700 */
701int
702i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000703 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700704{
705 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000706 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100707 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson51311d02010-11-17 09:10:42 +0000709 if (args->size == 0)
710 return 0;
711
712 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200713 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000714 args->size))
715 return -EFAULT;
716
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100718 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100719 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson05394f32010-11-08 19:18:58 +0000721 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000722 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100723 ret = -ENOENT;
724 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100725 }
Eric Anholt673a3942008-07-30 12:06:12 -0700726
Chris Wilson7dcd2492010-09-26 20:21:44 +0100727 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000728 if (args->offset > obj->base.size ||
729 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100731 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100732 }
733
Daniel Vetter1286ff72012-05-10 15:25:09 +0200734 /* prime objects have no backing filp to GEM pread/pwrite
735 * pages from.
736 */
737 if (!obj->base.filp) {
738 ret = -EINVAL;
739 goto out;
740 }
741
Chris Wilsondb53a302011-02-03 11:57:46 +0000742 trace_i915_gem_object_pread(obj, args->offset, args->size);
743
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200744 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700745
Chris Wilson35b62a82010-09-26 20:23:38 +0100746out:
Chris Wilson05394f32010-11-08 19:18:58 +0000747 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100748unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100749 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700750 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700751}
752
Keith Packard0839ccb2008-10-30 19:38:48 -0700753/* This is the fast write path which cannot handle
754 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700755 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700756
Keith Packard0839ccb2008-10-30 19:38:48 -0700757static inline int
758fast_user_write(struct io_mapping *mapping,
759 loff_t page_base, int page_offset,
760 char __user *user_data,
761 int length)
762{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700763 void __iomem *vaddr_atomic;
764 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700765 unsigned long unwritten;
766
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700767 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700768 /* We can use the cpu mem copy function because this is X86. */
769 vaddr = (void __force*)vaddr_atomic + page_offset;
770 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700771 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700772 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100773 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700774}
775
Eric Anholt3de09aa2009-03-09 09:42:23 -0700776/**
777 * This is the fast pwrite path, where we copy the data directly from the
778 * user into the GTT, uncached.
779 */
Eric Anholt673a3942008-07-30 12:06:12 -0700780static int
Chris Wilson05394f32010-11-08 19:18:58 +0000781i915_gem_gtt_pwrite_fast(struct drm_device *dev,
782 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700783 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000784 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700785{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300786 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700789 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200790 int page_offset, page_length, ret;
791
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100792 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793 if (ret)
794 goto out;
795
796 ret = i915_gem_object_set_to_gtt_domain(obj, true);
797 if (ret)
798 goto out_unpin;
799
800 ret = i915_gem_object_put_fence(obj);
801 if (ret)
802 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700803
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200804 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700805 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700807 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700808
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
810
Eric Anholt673a3942008-07-30 12:06:12 -0700811 while (remain > 0) {
812 /* Operation in this page
813 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700814 * page_base = page offset within aperture
815 * page_offset = offset within page
816 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700817 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100818 page_base = offset & PAGE_MASK;
819 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700820 page_length = remain;
821 if ((page_offset + remain) > PAGE_SIZE)
822 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700823
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700825 * source page isn't available. Return the error and we'll
826 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700827 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800828 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200829 page_offset, user_data, page_length)) {
830 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200831 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200832 }
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 remain -= page_length;
835 user_data += page_length;
836 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700837 }
Eric Anholt673a3942008-07-30 12:06:12 -0700838
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200839out_flush:
840 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800842 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200843out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700844 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700845}
846
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847/* Per-page copy function for the shmem pwrite fastpath.
848 * Flushes invalid cachelines before writing to the target if
849 * needs_clflush_before is set and flushes out any written cachelines after
850 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700851static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
853 char __user *user_data,
854 bool page_do_bit17_swizzling,
855 bool needs_clflush_before,
856 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700857{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200858 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700859 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700860
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200861 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700863
Daniel Vetterd174bd62012-03-25 19:47:40 +0200864 vaddr = kmap_atomic(page);
865 if (needs_clflush_before)
866 drm_clflush_virt_range(vaddr + shmem_page_offset,
867 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000868 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
869 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 if (needs_clflush_after)
871 drm_clflush_virt_range(vaddr + shmem_page_offset,
872 page_length);
873 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874
Chris Wilson755d2212012-09-04 21:02:55 +0100875 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700876}
877
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878/* Only difference to the fast-path function is that this can handle bit17
879 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700880static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
882 char __user *user_data,
883 bool page_do_bit17_swizzling,
884 bool needs_clflush_before,
885 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700886{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200887 char *vaddr;
888 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700889
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200891 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200892 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
893 page_length,
894 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 if (page_do_bit17_swizzling)
896 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100897 user_data,
898 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200899 else
900 ret = __copy_from_user(vaddr + shmem_page_offset,
901 user_data,
902 page_length);
903 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200904 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
905 page_length,
906 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100908
Chris Wilson755d2212012-09-04 21:02:55 +0100909 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700910}
911
Eric Anholt40123c12009-03-09 13:42:30 -0700912static int
Daniel Vettere244a442012-03-25 19:47:28 +0200913i915_gem_shmem_pwrite(struct drm_device *dev,
914 struct drm_i915_gem_object *obj,
915 struct drm_i915_gem_pwrite *args,
916 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700917{
Eric Anholt40123c12009-03-09 13:42:30 -0700918 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100919 loff_t offset;
920 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100921 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100922 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200923 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 int needs_clflush_after = 0;
925 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200926 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700927
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200928 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700929 remain = args->size;
930
Daniel Vetter8c599672011-12-14 13:57:31 +0100931 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700932
Daniel Vetter58642882012-03-25 19:47:37 +0200933 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
934 /* If we're not in the cpu write domain, set ourself into the gtt
935 * write domain and manually flush cachelines (if required). This
936 * optimizes for the case when the gpu will use the data
937 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100938 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700939 ret = i915_gem_object_wait_rendering(obj, false);
940 if (ret)
941 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000942
943 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200944 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100945 /* Same trick applies to invalidate partially written cachelines read
946 * before writing. */
947 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
948 needs_clflush_before =
949 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200950
Chris Wilson755d2212012-09-04 21:02:55 +0100951 ret = i915_gem_object_get_pages(obj);
952 if (ret)
953 return ret;
954
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200955 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 i915_gem_object_pin_pages(obj);
958
Eric Anholt40123c12009-03-09 13:42:30 -0700959 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000960 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700961
Imre Deak67d5a502013-02-18 19:28:02 +0200962 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
963 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200964 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200965 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 if (remain <= 0)
968 break;
969
Eric Anholt40123c12009-03-09 13:42:30 -0700970 /* Operation in this page
971 *
Eric Anholt40123c12009-03-09 13:42:30 -0700972 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700973 * page_length = bytes to copy for this page
974 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100975 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700976
977 page_length = remain;
978 if ((shmem_page_offset + page_length) > PAGE_SIZE)
979 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 /* If we don't overwrite a cacheline completely we need to be
982 * careful to have up-to-date data by first clflushing. Don't
983 * overcomplicate things and flush the entire patch. */
984 partial_cacheline_write = needs_clflush_before &&
985 ((shmem_page_offset | page_length)
986 & (boot_cpu_data.x86_clflush_size - 1));
987
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
989 (page_to_phys(page) & (1 << 17)) != 0;
990
Daniel Vetterd174bd62012-03-25 19:47:40 +0200991 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
992 user_data, page_do_bit17_swizzling,
993 partial_cacheline_write,
994 needs_clflush_after);
995 if (ret == 0)
996 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700997
Daniel Vettere244a442012-03-25 19:47:28 +0200998 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200999 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001000 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1001 user_data, page_do_bit17_swizzling,
1002 partial_cacheline_write,
1003 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001004
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001006
Chris Wilson755d2212012-09-04 21:02:55 +01001007 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001009
Chris Wilson17793c92014-03-07 08:30:36 +00001010next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001011 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001012 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001013 offset += page_length;
1014 }
1015
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001016out:
Chris Wilson755d2212012-09-04 21:02:55 +01001017 i915_gem_object_unpin_pages(obj);
1018
Daniel Vettere244a442012-03-25 19:47:28 +02001019 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001020 /*
1021 * Fixup: Flush cpu caches in case we didn't flush the dirty
1022 * cachelines in-line while writing and the object moved
1023 * out of the cpu write domain while we've dropped the lock.
1024 */
1025 if (!needs_clflush_after &&
1026 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001027 if (i915_gem_clflush_object(obj, obj->pin_display))
1028 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001029 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001030 }
Eric Anholt40123c12009-03-09 13:42:30 -07001031
Daniel Vetter58642882012-03-25 19:47:37 +02001032 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001033 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001034
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001035 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001036 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001037}
1038
1039/**
1040 * Writes data to the object referenced by handle.
1041 *
1042 * On error, the contents of the buffer that were to be modified are undefined.
1043 */
1044int
1045i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001046 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001047{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001048 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001049 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001050 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001051 int ret;
1052
1053 if (args->size == 0)
1054 return 0;
1055
1056 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001057 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001058 args->size))
1059 return -EFAULT;
1060
Jani Nikulad330a952014-01-21 11:24:25 +02001061 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001062 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1063 args->size);
1064 if (ret)
1065 return -EFAULT;
1066 }
Eric Anholt673a3942008-07-30 12:06:12 -07001067
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 intel_runtime_pm_get(dev_priv);
1069
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001070 ret = i915_mutex_lock_interruptible(dev);
1071 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001072 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001073
Chris Wilson05394f32010-11-08 19:18:58 +00001074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001075 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001076 ret = -ENOENT;
1077 goto unlock;
1078 }
Eric Anholt673a3942008-07-30 12:06:12 -07001079
Chris Wilson7dcd2492010-09-26 20:21:44 +01001080 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001081 if (args->offset > obj->base.size ||
1082 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001083 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001084 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 }
1086
Daniel Vetter1286ff72012-05-10 15:25:09 +02001087 /* prime objects have no backing filp to GEM pread/pwrite
1088 * pages from.
1089 */
1090 if (!obj->base.filp) {
1091 ret = -EINVAL;
1092 goto out;
1093 }
1094
Chris Wilsondb53a302011-02-03 11:57:46 +00001095 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1096
Daniel Vetter935aaa62012-03-25 19:47:35 +02001097 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001098 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1099 * it would end up going through the fenced access, and we'll get
1100 * different detiling behavior between reading and writing.
1101 * pread/pwrite currently are reading and writing from the CPU
1102 * perspective, requiring manual detiling by the client.
1103 */
Chris Wilson2c225692013-08-09 12:26:45 +01001104 if (obj->tiling_mode == I915_TILING_NONE &&
1105 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1106 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001107 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001108 /* Note that the gtt paths might fail with non-page-backed user
1109 * pointers (e.g. gtt mappings when moving data between
1110 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001111 }
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Chris Wilson6a2c4232014-11-04 04:51:40 -08001113 if (ret == -EFAULT || ret == -ENOSPC) {
1114 if (obj->phys_handle)
1115 ret = i915_gem_phys_pwrite(obj, args, file);
1116 else
1117 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1118 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001119
Chris Wilson35b62a82010-09-26 20:23:38 +01001120out:
Chris Wilson05394f32010-11-08 19:18:58 +00001121 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001122unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001123 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001124put_rpm:
1125 intel_runtime_pm_put(dev_priv);
1126
Eric Anholt673a3942008-07-30 12:06:12 -07001127 return ret;
1128}
1129
Chris Wilsonb3612372012-08-24 09:35:08 +01001130int
Daniel Vetter33196de2012-11-14 17:14:05 +01001131i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001132 bool interruptible)
1133{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001134 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001135 /* Non-interruptible callers can't handle -EAGAIN, hence return
1136 * -EIO unconditionally for these. */
1137 if (!interruptible)
1138 return -EIO;
1139
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001140 /* Recovery complete, but the reset failed ... */
1141 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001142 return -EIO;
1143
McAulay, Alistair6689c162014-08-15 18:51:35 +01001144 /*
1145 * Check if GPU Reset is in progress - we need intel_ring_begin
1146 * to work properly to reinit the hw state while the gpu is
1147 * still marked as reset-in-progress. Handle this with a flag.
1148 */
1149 if (!error->reload_in_reset)
1150 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 }
1152
1153 return 0;
1154}
1155
1156/*
John Harrisonb6660d52014-11-24 18:49:30 +00001157 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001158 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301159int
John Harrisonb6660d52014-11-24 18:49:30 +00001160i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001161{
1162 int ret;
1163
John Harrisonb6660d52014-11-24 18:49:30 +00001164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001165
1166 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001167 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001168 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001169
1170 return ret;
1171}
1172
Chris Wilson094f9a52013-09-25 17:34:55 +01001173static void fake_irq(unsigned long data)
1174{
1175 wake_up_process((struct task_struct *)data);
1176}
1177
1178static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001179 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001180{
1181 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1182}
1183
Chris Wilsonb3612372012-08-24 09:35:08 +01001184/**
John Harrison9c654812014-11-24 18:49:35 +00001185 * __i915_wait_request - wait until execution of request has finished
1186 * @req: duh!
1187 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001188 * @interruptible: do an interruptible wait (normally yes)
1189 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1190 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 * Note: It is of utmost importance that the passed in seqno and reset_counter
1192 * values have been read by the caller in an smp safe manner. Where read-side
1193 * locks are involved, it is sufficient to read the reset_counter before
1194 * unlocking the lock that protects the seqno. For lockless tricks, the
1195 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1196 * inserted.
1197 *
John Harrison9c654812014-11-24 18:49:35 +00001198 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001199 * errno with remaining time filled in timeout argument.
1200 */
John Harrison9c654812014-11-24 18:49:35 +00001201int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001202 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001203 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001204 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001205 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001206{
John Harrison9c654812014-11-24 18:49:35 +00001207 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001208 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001209 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001210 const bool irq_test_in_progress =
1211 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001212 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001213 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001214 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001215 int ret;
1216
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001217 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001218
John Harrison1b5a4332014-11-24 18:49:42 +00001219 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001220 return 0;
1221
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001222 timeout_expire = timeout ?
1223 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001224
Chris Wilson7c27f522015-04-07 16:20:33 +01001225 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilson1854d5c2015-04-07 16:20:32 +01001226 gen6_rps_boost(dev_priv, file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001227
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001228 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001229 return -ENODEV;
1230
Chris Wilson094f9a52013-09-25 17:34:55 +01001231 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001232 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001233 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 for (;;) {
1235 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001236
Chris Wilson094f9a52013-09-25 17:34:55 +01001237 prepare_to_wait(&ring->irq_queue, &wait,
1238 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001239
Daniel Vetterf69061b2012-12-06 09:01:42 +01001240 /* We need to check whether any gpu reset happened in between
1241 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001242 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1243 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1244 * is truely gone. */
1245 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1246 if (ret == 0)
1247 ret = -EAGAIN;
1248 break;
1249 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001250
John Harrison1b5a4332014-11-24 18:49:42 +00001251 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001252 ret = 0;
1253 break;
1254 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001255
Chris Wilson094f9a52013-09-25 17:34:55 +01001256 if (interruptible && signal_pending(current)) {
1257 ret = -ERESTARTSYS;
1258 break;
1259 }
1260
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001261 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001262 ret = -ETIME;
1263 break;
1264 }
1265
1266 timer.function = NULL;
1267 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001268 unsigned long expire;
1269
Chris Wilson094f9a52013-09-25 17:34:55 +01001270 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001271 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001272 mod_timer(&timer, expire);
1273 }
1274
Chris Wilson5035c272013-10-04 09:58:46 +01001275 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001276
Chris Wilson094f9a52013-09-25 17:34:55 +01001277 if (timer.function) {
1278 del_singleshot_timer_sync(&timer);
1279 destroy_timer_on_stack(&timer);
1280 }
1281 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001282 now = ktime_get_raw_ns();
John Harrison74328ee2014-11-24 18:49:38 +00001283 trace_i915_gem_request_wait_end(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001284
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001285 if (!irq_test_in_progress)
1286 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001287
1288 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001289
1290 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001291 s64 tres = *timeout - (now - before);
1292
1293 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001294
1295 /*
1296 * Apparently ktime isn't accurate enough and occasionally has a
1297 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1298 * things up to make the test happy. We allow up to 1 jiffy.
1299 *
1300 * This is a regrssion from the timespec->ktime conversion.
1301 */
1302 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1303 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001304 }
1305
Chris Wilson094f9a52013-09-25 17:34:55 +01001306 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001307}
1308
1309/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001310 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001311 * request and object lists appropriately for that event.
1312 */
1313int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001314i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001315{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001316 struct drm_device *dev;
1317 struct drm_i915_private *dev_priv;
1318 bool interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001319 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001320 int ret;
1321
Daniel Vettera4b3a572014-11-26 14:17:05 +01001322 BUG_ON(req == NULL);
1323
1324 dev = req->ring->dev;
1325 dev_priv = dev->dev_private;
1326 interruptible = dev_priv->mm.interruptible;
1327
Chris Wilsonb3612372012-08-24 09:35:08 +01001328 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001329
Daniel Vetter33196de2012-11-14 17:14:05 +01001330 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001331 if (ret)
1332 return ret;
1333
Daniel Vettera4b3a572014-11-26 14:17:05 +01001334 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001335 if (ret)
1336 return ret;
1337
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001338 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001339 i915_gem_request_reference(req);
John Harrison9c654812014-11-24 18:49:35 +00001340 ret = __i915_wait_request(req, reset_counter,
1341 interruptible, NULL, NULL);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001342 i915_gem_request_unreference(req);
1343 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001344}
1345
Chris Wilsond26e3af2013-06-29 22:05:26 +01001346static int
John Harrison8e6395492014-10-30 18:40:53 +00001347i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001348{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001349 if (!obj->active)
1350 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001351
1352 /* Manually manage the write flush as we may have not yet
1353 * retired the buffer.
1354 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001355 * Note that the last_write_req is always the earlier of
1356 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001357 * we know we have passed the last write.
1358 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001359 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001360
1361 return 0;
1362}
1363
Chris Wilsonb3612372012-08-24 09:35:08 +01001364/**
1365 * Ensures that all rendering to the object has completed and the object is
1366 * safe to unbind from the GTT or access from the CPU.
1367 */
1368static __must_check int
1369i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1370 bool readonly)
1371{
John Harrison97b2a6a2014-11-24 18:49:26 +00001372 struct drm_i915_gem_request *req;
Chris Wilsonb3612372012-08-24 09:35:08 +01001373 int ret;
1374
John Harrison97b2a6a2014-11-24 18:49:26 +00001375 req = readonly ? obj->last_write_req : obj->last_read_req;
1376 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001377 return 0;
1378
Daniel Vettera4b3a572014-11-26 14:17:05 +01001379 ret = i915_wait_request(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001380 if (ret)
1381 return ret;
1382
John Harrison8e6395492014-10-30 18:40:53 +00001383 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001384}
1385
Chris Wilson3236f572012-08-24 09:35:09 +01001386/* A nonblocking variant of the above wait. This is a highly dangerous routine
1387 * as the object state may change during this call.
1388 */
1389static __must_check int
1390i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001391 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001392 bool readonly)
1393{
John Harrison97b2a6a2014-11-24 18:49:26 +00001394 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001395 struct drm_device *dev = obj->base.dev;
1396 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001397 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001398 int ret;
1399
1400 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1401 BUG_ON(!dev_priv->mm.interruptible);
1402
John Harrison97b2a6a2014-11-24 18:49:26 +00001403 req = readonly ? obj->last_write_req : obj->last_read_req;
1404 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001405 return 0;
1406
Daniel Vetter33196de2012-11-14 17:14:05 +01001407 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001408 if (ret)
1409 return ret;
1410
John Harrisonb6660d52014-11-24 18:49:30 +00001411 ret = i915_gem_check_olr(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001412 if (ret)
1413 return ret;
1414
Daniel Vetterf69061b2012-12-06 09:01:42 +01001415 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00001416 i915_gem_request_reference(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001417 mutex_unlock(&dev->struct_mutex);
John Harrison9c654812014-11-24 18:49:35 +00001418 ret = __i915_wait_request(req, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001419 mutex_lock(&dev->struct_mutex);
John Harrisonff865882014-11-24 18:49:28 +00001420 i915_gem_request_unreference(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001421 if (ret)
1422 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001423
John Harrison8e6395492014-10-30 18:40:53 +00001424 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001425}
1426
Eric Anholt673a3942008-07-30 12:06:12 -07001427/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001428 * Called when user space prepares to use an object with the CPU, either
1429 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001430 */
1431int
1432i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001433 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001434{
1435 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001436 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001437 uint32_t read_domains = args->read_domains;
1438 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001439 int ret;
1440
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001441 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001442 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001443 return -EINVAL;
1444
Chris Wilson21d509e2009-06-06 09:46:02 +01001445 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001446 return -EINVAL;
1447
1448 /* Having something in the write domain implies it's in the read
1449 * domain, and only that read domain. Enforce that in the request.
1450 */
1451 if (write_domain != 0 && read_domains != write_domain)
1452 return -EINVAL;
1453
Chris Wilson76c1dec2010-09-25 11:22:51 +01001454 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001455 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001456 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001457
Chris Wilson05394f32010-11-08 19:18:58 +00001458 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001459 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001460 ret = -ENOENT;
1461 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001462 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001463
Chris Wilson3236f572012-08-24 09:35:09 +01001464 /* Try to flush the object off the GPU without holding the lock.
1465 * We will repeat the flush holding the lock in the normal manner
1466 * to catch cases where we are gazumped.
1467 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001468 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1469 file->driver_priv,
1470 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001471 if (ret)
1472 goto unref;
1473
Chris Wilson43566de2015-01-02 16:29:29 +05301474 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001475 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301476 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001477 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001478
Chris Wilson3236f572012-08-24 09:35:09 +01001479unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001480 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001481unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001482 mutex_unlock(&dev->struct_mutex);
1483 return ret;
1484}
1485
1486/**
1487 * Called when user space has done writes to this buffer
1488 */
1489int
1490i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001491 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001492{
1493 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001494 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001495 int ret = 0;
1496
Chris Wilson76c1dec2010-09-25 11:22:51 +01001497 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001498 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001499 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001500
Chris Wilson05394f32010-11-08 19:18:58 +00001501 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001502 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001503 ret = -ENOENT;
1504 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001505 }
1506
Eric Anholt673a3942008-07-30 12:06:12 -07001507 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001508 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001509 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001510
Chris Wilson05394f32010-11-08 19:18:58 +00001511 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001512unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001513 mutex_unlock(&dev->struct_mutex);
1514 return ret;
1515}
1516
1517/**
1518 * Maps the contents of an object, returning the address it is mapped
1519 * into.
1520 *
1521 * While the mapping holds a reference on the contents of the object, it doesn't
1522 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001523 *
1524 * IMPORTANT:
1525 *
1526 * DRM driver writers who look a this function as an example for how to do GEM
1527 * mmap support, please don't implement mmap support like here. The modern way
1528 * to implement DRM mmap support is with an mmap offset ioctl (like
1529 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1530 * That way debug tooling like valgrind will understand what's going on, hiding
1531 * the mmap call in a driver private ioctl will break that. The i915 driver only
1532 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001533 */
1534int
1535i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001536 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001537{
1538 struct drm_i915_gem_mmap *args = data;
1539 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001540 unsigned long addr;
1541
Akash Goel1816f922015-01-02 16:29:30 +05301542 if (args->flags & ~(I915_MMAP_WC))
1543 return -EINVAL;
1544
1545 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1546 return -ENODEV;
1547
Chris Wilson05394f32010-11-08 19:18:58 +00001548 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001549 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001550 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001551
Daniel Vetter1286ff72012-05-10 15:25:09 +02001552 /* prime objects have no backing filp to GEM mmap
1553 * pages from.
1554 */
1555 if (!obj->filp) {
1556 drm_gem_object_unreference_unlocked(obj);
1557 return -EINVAL;
1558 }
1559
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001560 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001561 PROT_READ | PROT_WRITE, MAP_SHARED,
1562 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301563 if (args->flags & I915_MMAP_WC) {
1564 struct mm_struct *mm = current->mm;
1565 struct vm_area_struct *vma;
1566
1567 down_write(&mm->mmap_sem);
1568 vma = find_vma(mm, addr);
1569 if (vma)
1570 vma->vm_page_prot =
1571 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1572 else
1573 addr = -ENOMEM;
1574 up_write(&mm->mmap_sem);
1575 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001576 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001577 if (IS_ERR((void *)addr))
1578 return addr;
1579
1580 args->addr_ptr = (uint64_t) addr;
1581
1582 return 0;
1583}
1584
Jesse Barnesde151cf2008-11-12 10:03:55 -08001585/**
1586 * i915_gem_fault - fault a page into the GTT
1587 * vma: VMA in question
1588 * vmf: fault info
1589 *
1590 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1591 * from userspace. The fault handler takes care of binding the object to
1592 * the GTT (if needed), allocating and programming a fence register (again,
1593 * only if needed based on whether the old reg is still valid or the object
1594 * is tiled) and inserting a new PTE into the faulting process.
1595 *
1596 * Note that the faulting process may involve evicting existing objects
1597 * from the GTT and/or fence registers to make room. So performance may
1598 * suffer if the GTT working set is large or there are few fence registers
1599 * left.
1600 */
1601int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1602{
Chris Wilson05394f32010-11-08 19:18:58 +00001603 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1604 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001605 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001606 pgoff_t page_offset;
1607 unsigned long pfn;
1608 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001609 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001610
Paulo Zanonif65c9162013-11-27 18:20:34 -02001611 intel_runtime_pm_get(dev_priv);
1612
Jesse Barnesde151cf2008-11-12 10:03:55 -08001613 /* We don't use vmf->pgoff since that has the fake offset */
1614 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1615 PAGE_SHIFT;
1616
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001617 ret = i915_mutex_lock_interruptible(dev);
1618 if (ret)
1619 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001620
Chris Wilsondb53a302011-02-03 11:57:46 +00001621 trace_i915_gem_object_fault(obj, page_offset, true, write);
1622
Chris Wilson6e4930f2014-02-07 18:37:06 -02001623 /* Try to flush the object off the GPU first without holding the lock.
1624 * Upon reacquiring the lock, we will perform our sanity checks and then
1625 * repeat the flush holding the lock in the normal manner to catch cases
1626 * where we are gazumped.
1627 */
1628 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1629 if (ret)
1630 goto unlock;
1631
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001632 /* Access to snoopable pages through the GTT is incoherent. */
1633 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001634 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001635 goto unlock;
1636 }
1637
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001638 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001639 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001640 if (ret)
1641 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001642
Chris Wilsonc9839302012-11-20 10:45:17 +00001643 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1644 if (ret)
1645 goto unpin;
1646
1647 ret = i915_gem_object_get_fence(obj);
1648 if (ret)
1649 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001650
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001651 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001652 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1653 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001654
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001655 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001656 unsigned long size = min_t(unsigned long,
1657 vma->vm_end - vma->vm_start,
1658 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001659 int i;
1660
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001661 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001662 ret = vm_insert_pfn(vma,
1663 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1664 pfn + i);
1665 if (ret)
1666 break;
1667 }
1668
1669 obj->fault_mappable = true;
1670 } else
1671 ret = vm_insert_pfn(vma,
1672 (unsigned long)vmf->virtual_address,
1673 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001674unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001675 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001676unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001677 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001678out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001679 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001680 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001681 /*
1682 * We eat errors when the gpu is terminally wedged to avoid
1683 * userspace unduly crashing (gl has no provisions for mmaps to
1684 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1685 * and so needs to be reported.
1686 */
1687 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001688 ret = VM_FAULT_SIGBUS;
1689 break;
1690 }
Chris Wilson045e7692010-11-07 09:18:22 +00001691 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001692 /*
1693 * EAGAIN means the gpu is hung and we'll wait for the error
1694 * handler to reset everything when re-faulting in
1695 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001696 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001697 case 0:
1698 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001699 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001700 case -EBUSY:
1701 /*
1702 * EBUSY is ok: this just means that another thread
1703 * already did the job.
1704 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001705 ret = VM_FAULT_NOPAGE;
1706 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001707 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001708 ret = VM_FAULT_OOM;
1709 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001710 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001711 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001712 ret = VM_FAULT_SIGBUS;
1713 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001714 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001715 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001716 ret = VM_FAULT_SIGBUS;
1717 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001718 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001719
1720 intel_runtime_pm_put(dev_priv);
1721 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001722}
1723
1724/**
Chris Wilson901782b2009-07-10 08:18:50 +01001725 * i915_gem_release_mmap - remove physical page mappings
1726 * @obj: obj in question
1727 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001728 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001729 * relinquish ownership of the pages back to the system.
1730 *
1731 * It is vital that we remove the page mapping if we have mapped a tiled
1732 * object through the GTT and then lose the fence register due to
1733 * resource pressure. Similarly if the object has been moved out of the
1734 * aperture, than pages mapped into userspace must be revoked. Removing the
1735 * mapping will then trigger a page fault on the next user access, allowing
1736 * fixup by i915_gem_fault().
1737 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001738void
Chris Wilson05394f32010-11-08 19:18:58 +00001739i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001740{
Chris Wilson6299f992010-11-24 12:23:44 +00001741 if (!obj->fault_mappable)
1742 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001743
David Herrmann6796cb12014-01-03 14:24:19 +01001744 drm_vma_node_unmap(&obj->base.vma_node,
1745 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001746 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001747}
1748
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001749void
1750i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1751{
1752 struct drm_i915_gem_object *obj;
1753
1754 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1755 i915_gem_release_mmap(obj);
1756}
1757
Imre Deak0fa87792013-01-07 21:47:35 +02001758uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001759i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001760{
Chris Wilsone28f8712011-07-18 13:11:49 -07001761 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001762
1763 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001764 tiling_mode == I915_TILING_NONE)
1765 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001766
1767 /* Previous chips need a power-of-two fence region when tiling */
1768 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001769 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001770 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001771 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001772
Chris Wilsone28f8712011-07-18 13:11:49 -07001773 while (gtt_size < size)
1774 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001775
Chris Wilsone28f8712011-07-18 13:11:49 -07001776 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001777}
1778
Jesse Barnesde151cf2008-11-12 10:03:55 -08001779/**
1780 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1781 * @obj: object to check
1782 *
1783 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001784 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001785 */
Imre Deakd8651102013-01-07 21:47:33 +02001786uint32_t
1787i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1788 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001789{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790 /*
1791 * Minimum alignment is 4k (GTT page size), but might be greater
1792 * if a fence register is needed for the object.
1793 */
Imre Deakd8651102013-01-07 21:47:33 +02001794 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001795 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796 return 4096;
1797
1798 /*
1799 * Previous chips need to be aligned to the size of the smallest
1800 * fence register that can contain the object.
1801 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001802 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001803}
1804
Chris Wilsond8cb5082012-08-11 15:41:03 +01001805static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1806{
1807 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1808 int ret;
1809
David Herrmann0de23972013-07-24 21:07:52 +02001810 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001811 return 0;
1812
Daniel Vetterda494d72012-12-20 15:11:16 +01001813 dev_priv->mm.shrinker_no_lock_stealing = true;
1814
Chris Wilsond8cb5082012-08-11 15:41:03 +01001815 ret = drm_gem_create_mmap_offset(&obj->base);
1816 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001817 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001818
1819 /* Badly fragmented mmap space? The only way we can recover
1820 * space is by destroying unwanted objects. We can't randomly release
1821 * mmap_offsets as userspace expects them to be persistent for the
1822 * lifetime of the objects. The closest we can is to release the
1823 * offsets on purgeable objects by truncating it and marking it purged,
1824 * which prevents userspace from ever using that object again.
1825 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001826 i915_gem_shrink(dev_priv,
1827 obj->base.size >> PAGE_SHIFT,
1828 I915_SHRINK_BOUND |
1829 I915_SHRINK_UNBOUND |
1830 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001831 ret = drm_gem_create_mmap_offset(&obj->base);
1832 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001833 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001834
1835 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001836 ret = drm_gem_create_mmap_offset(&obj->base);
1837out:
1838 dev_priv->mm.shrinker_no_lock_stealing = false;
1839
1840 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001841}
1842
1843static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1844{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001845 drm_gem_free_mmap_offset(&obj->base);
1846}
1847
Dave Airlieda6b51d2014-12-24 13:11:17 +10001848int
Dave Airlieff72145b2011-02-07 12:16:14 +10001849i915_gem_mmap_gtt(struct drm_file *file,
1850 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001851 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001852 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001853{
Chris Wilsonda761a62010-10-27 17:37:08 +01001854 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001855 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001856 int ret;
1857
Chris Wilson76c1dec2010-09-25 11:22:51 +01001858 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001859 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001860 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001861
Dave Airlieff72145b2011-02-07 12:16:14 +10001862 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001863 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001864 ret = -ENOENT;
1865 goto unlock;
1866 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001867
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001868 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001869 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001870 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001871 }
1872
Chris Wilson05394f32010-11-08 19:18:58 +00001873 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001874 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001875 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001876 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001877 }
1878
Chris Wilsond8cb5082012-08-11 15:41:03 +01001879 ret = i915_gem_object_create_mmap_offset(obj);
1880 if (ret)
1881 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001882
David Herrmann0de23972013-07-24 21:07:52 +02001883 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001885out:
Chris Wilson05394f32010-11-08 19:18:58 +00001886 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001887unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001888 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001889 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890}
1891
Dave Airlieff72145b2011-02-07 12:16:14 +10001892/**
1893 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1894 * @dev: DRM device
1895 * @data: GTT mapping ioctl data
1896 * @file: GEM object info
1897 *
1898 * Simply returns the fake offset to userspace so it can mmap it.
1899 * The mmap call will end up in drm_gem_mmap(), which will set things
1900 * up so we can get faults in the handler above.
1901 *
1902 * The fault handler will take care of binding the object into the GTT
1903 * (since it may have been evicted to make room for something), allocating
1904 * a fence register, and mapping the appropriate aperture address into
1905 * userspace.
1906 */
1907int
1908i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1909 struct drm_file *file)
1910{
1911 struct drm_i915_gem_mmap_gtt *args = data;
1912
Dave Airlieda6b51d2014-12-24 13:11:17 +10001913 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001914}
1915
Daniel Vetter225067e2012-08-20 10:23:20 +02001916/* Immediately discard the backing storage */
1917static void
1918i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001919{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001920 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001921
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001922 if (obj->base.filp == NULL)
1923 return;
1924
Daniel Vetter225067e2012-08-20 10:23:20 +02001925 /* Our goal here is to return as much of the memory as
1926 * is possible back to the system as we are called from OOM.
1927 * To do this we must instruct the shmfs to drop all of its
1928 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001929 */
Chris Wilson55372522014-03-25 13:23:06 +00001930 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001931 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001932}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001933
Chris Wilson55372522014-03-25 13:23:06 +00001934/* Try to discard unwanted pages */
1935static void
1936i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001937{
Chris Wilson55372522014-03-25 13:23:06 +00001938 struct address_space *mapping;
1939
1940 switch (obj->madv) {
1941 case I915_MADV_DONTNEED:
1942 i915_gem_object_truncate(obj);
1943 case __I915_MADV_PURGED:
1944 return;
1945 }
1946
1947 if (obj->base.filp == NULL)
1948 return;
1949
1950 mapping = file_inode(obj->base.filp)->i_mapping,
1951 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001952}
1953
Chris Wilson5cdf5882010-09-27 15:51:07 +01001954static void
Chris Wilson05394f32010-11-08 19:18:58 +00001955i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001956{
Imre Deak90797e62013-02-18 19:28:03 +02001957 struct sg_page_iter sg_iter;
1958 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001959
Chris Wilson05394f32010-11-08 19:18:58 +00001960 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001961
Chris Wilson6c085a72012-08-20 11:40:46 +02001962 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1963 if (ret) {
1964 /* In the event of a disaster, abandon all caches and
1965 * hope for the best.
1966 */
1967 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001968 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001969 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1970 }
1971
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001972 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001973 i915_gem_object_save_bit_17_swizzle(obj);
1974
Chris Wilson05394f32010-11-08 19:18:58 +00001975 if (obj->madv == I915_MADV_DONTNEED)
1976 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001977
Imre Deak90797e62013-02-18 19:28:03 +02001978 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001979 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001980
Chris Wilson05394f32010-11-08 19:18:58 +00001981 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001982 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001983
Chris Wilson05394f32010-11-08 19:18:58 +00001984 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001985 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001986
Chris Wilson9da3da62012-06-01 15:20:22 +01001987 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001988 }
Chris Wilson05394f32010-11-08 19:18:58 +00001989 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001990
Chris Wilson9da3da62012-06-01 15:20:22 +01001991 sg_free_table(obj->pages);
1992 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001993}
1994
Chris Wilsondd624af2013-01-15 12:39:35 +00001995int
Chris Wilson37e680a2012-06-07 15:38:42 +01001996i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1997{
1998 const struct drm_i915_gem_object_ops *ops = obj->ops;
1999
Chris Wilson2f745ad2012-09-04 21:02:58 +01002000 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002001 return 0;
2002
Chris Wilsona5570172012-09-04 21:02:54 +01002003 if (obj->pages_pin_count)
2004 return -EBUSY;
2005
Ben Widawsky98438772013-07-31 17:00:12 -07002006 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002007
Chris Wilsona2165e32012-12-03 11:49:00 +00002008 /* ->put_pages might need to allocate memory for the bit17 swizzle
2009 * array, hence protect them from being reaped by removing them from gtt
2010 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002011 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002012
Chris Wilson37e680a2012-06-07 15:38:42 +01002013 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002014 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002015
Chris Wilson55372522014-03-25 13:23:06 +00002016 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002017
2018 return 0;
2019}
2020
Chris Wilson37e680a2012-06-07 15:38:42 +01002021static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002022i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002023{
Chris Wilson6c085a72012-08-20 11:40:46 +02002024 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002025 int page_count, i;
2026 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002027 struct sg_table *st;
2028 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002029 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002030 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002031 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002032 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002033
Chris Wilson6c085a72012-08-20 11:40:46 +02002034 /* Assert that the object is not currently in any GPU domain. As it
2035 * wasn't in the GTT, there shouldn't be any way it could have been in
2036 * a GPU cache
2037 */
2038 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2039 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2040
Chris Wilson9da3da62012-06-01 15:20:22 +01002041 st = kmalloc(sizeof(*st), GFP_KERNEL);
2042 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002043 return -ENOMEM;
2044
Chris Wilson9da3da62012-06-01 15:20:22 +01002045 page_count = obj->base.size / PAGE_SIZE;
2046 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002047 kfree(st);
2048 return -ENOMEM;
2049 }
2050
2051 /* Get the list of pages out of our struct file. They'll be pinned
2052 * at this point until we release them.
2053 *
2054 * Fail silently without starting the shrinker
2055 */
Al Viro496ad9a2013-01-23 17:07:38 -05002056 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002057 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002058 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002059 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002060 sg = st->sgl;
2061 st->nents = 0;
2062 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002063 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2064 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002065 i915_gem_shrink(dev_priv,
2066 page_count,
2067 I915_SHRINK_BOUND |
2068 I915_SHRINK_UNBOUND |
2069 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002070 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2071 }
2072 if (IS_ERR(page)) {
2073 /* We've tried hard to allocate the memory by reaping
2074 * our own buffer, now let the real VM do its job and
2075 * go down in flames if truly OOM.
2076 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002077 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002078 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002079 if (IS_ERR(page))
2080 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002081 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002082#ifdef CONFIG_SWIOTLB
2083 if (swiotlb_nr_tbl()) {
2084 st->nents++;
2085 sg_set_page(sg, page, PAGE_SIZE, 0);
2086 sg = sg_next(sg);
2087 continue;
2088 }
2089#endif
Imre Deak90797e62013-02-18 19:28:03 +02002090 if (!i || page_to_pfn(page) != last_pfn + 1) {
2091 if (i)
2092 sg = sg_next(sg);
2093 st->nents++;
2094 sg_set_page(sg, page, PAGE_SIZE, 0);
2095 } else {
2096 sg->length += PAGE_SIZE;
2097 }
2098 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002099
2100 /* Check that the i965g/gm workaround works. */
2101 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002102 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002103#ifdef CONFIG_SWIOTLB
2104 if (!swiotlb_nr_tbl())
2105#endif
2106 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002107 obj->pages = st;
2108
Eric Anholt673a3942008-07-30 12:06:12 -07002109 if (i915_gem_object_needs_bit17_swizzle(obj))
2110 i915_gem_object_do_bit_17_swizzle(obj);
2111
Daniel Vetter656bfa32014-11-20 09:26:30 +01002112 if (obj->tiling_mode != I915_TILING_NONE &&
2113 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2114 i915_gem_object_pin_pages(obj);
2115
Eric Anholt673a3942008-07-30 12:06:12 -07002116 return 0;
2117
2118err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002119 sg_mark_end(sg);
2120 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002121 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002122 sg_free_table(st);
2123 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002124
2125 /* shmemfs first checks if there is enough memory to allocate the page
2126 * and reports ENOSPC should there be insufficient, along with the usual
2127 * ENOMEM for a genuine allocation failure.
2128 *
2129 * We use ENOSPC in our driver to mean that we have run out of aperture
2130 * space and so want to translate the error from shmemfs back to our
2131 * usual understanding of ENOMEM.
2132 */
2133 if (PTR_ERR(page) == -ENOSPC)
2134 return -ENOMEM;
2135 else
2136 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002137}
2138
Chris Wilson37e680a2012-06-07 15:38:42 +01002139/* Ensure that the associated pages are gathered from the backing storage
2140 * and pinned into our object. i915_gem_object_get_pages() may be called
2141 * multiple times before they are released by a single call to
2142 * i915_gem_object_put_pages() - once the pages are no longer referenced
2143 * either as a result of memory pressure (reaping pages under the shrinker)
2144 * or as the object is itself released.
2145 */
2146int
2147i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2148{
2149 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2150 const struct drm_i915_gem_object_ops *ops = obj->ops;
2151 int ret;
2152
Chris Wilson2f745ad2012-09-04 21:02:58 +01002153 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002154 return 0;
2155
Chris Wilson43e28f02013-01-08 10:53:09 +00002156 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002157 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002158 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002159 }
2160
Chris Wilsona5570172012-09-04 21:02:54 +01002161 BUG_ON(obj->pages_pin_count);
2162
Chris Wilson37e680a2012-06-07 15:38:42 +01002163 ret = ops->get_pages(obj);
2164 if (ret)
2165 return ret;
2166
Ben Widawsky35c20a62013-05-31 11:28:48 -07002167 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002168
2169 obj->get_page.sg = obj->pages->sgl;
2170 obj->get_page.last = 0;
2171
Chris Wilson37e680a2012-06-07 15:38:42 +01002172 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002173}
2174
Ben Widawskye2d05a82013-09-24 09:57:58 -07002175static void
Chris Wilson05394f32010-11-08 19:18:58 +00002176i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002177 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002178{
John Harrison41c52412014-11-24 18:49:43 +00002179 struct drm_i915_gem_request *req;
2180 struct intel_engine_cs *old_ring;
Daniel Vetter617dbe22010-02-11 22:16:02 +01002181
Zou Nan hai852835f2010-05-21 09:08:56 +08002182 BUG_ON(ring == NULL);
John Harrison41c52412014-11-24 18:49:43 +00002183
2184 req = intel_ring_get_request(ring);
2185 old_ring = i915_gem_request_get_ring(obj->last_read_req);
2186
2187 if (old_ring != ring && obj->last_write_req) {
John Harrison97b2a6a2014-11-24 18:49:26 +00002188 /* Keep the request relative to the current ring */
2189 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002190 }
Eric Anholt673a3942008-07-30 12:06:12 -07002191
2192 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002193 if (!obj->active) {
2194 drm_gem_object_reference(&obj->base);
2195 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002196 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002197
Chris Wilson05394f32010-11-08 19:18:58 +00002198 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002199
John Harrison97b2a6a2014-11-24 18:49:26 +00002200 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002201}
2202
Ben Widawskye2d05a82013-09-24 09:57:58 -07002203void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002205{
2206 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2207 return i915_gem_object_move_to_active(vma->obj, ring);
2208}
2209
Chris Wilsoncaea7472010-11-12 13:53:37 +00002210static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002211i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2212{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002213 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002214
Chris Wilson65ce3022012-07-20 12:41:02 +01002215 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002216 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002217
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002218 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2219 if (!list_empty(&vma->mm_list))
2220 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002221 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002222
Daniel Vetterf99d7062014-06-19 16:01:59 +02002223 intel_fb_obj_flush(obj, true);
2224
Chris Wilson65ce3022012-07-20 12:41:02 +01002225 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002226
John Harrison97b2a6a2014-11-24 18:49:26 +00002227 i915_gem_request_assign(&obj->last_read_req, NULL);
2228 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002229 obj->base.write_domain = 0;
2230
John Harrison97b2a6a2014-11-24 18:49:26 +00002231 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002232
2233 obj->active = 0;
2234 drm_gem_object_unreference(&obj->base);
2235
2236 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002237}
Eric Anholt673a3942008-07-30 12:06:12 -07002238
Chris Wilsonc8725f32014-03-17 12:21:55 +00002239static void
2240i915_gem_object_retire(struct drm_i915_gem_object *obj)
2241{
John Harrison41c52412014-11-24 18:49:43 +00002242 if (obj->last_read_req == NULL)
Chris Wilsonc8725f32014-03-17 12:21:55 +00002243 return;
2244
John Harrison1b5a4332014-11-24 18:49:42 +00002245 if (i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002246 i915_gem_object_move_to_inactive(obj);
2247}
2248
Chris Wilson9d7730912012-11-27 16:22:52 +00002249static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002250i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002251{
Chris Wilson9d7730912012-11-27 16:22:52 +00002252 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002253 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002254 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002255
Chris Wilson107f27a52012-12-10 13:56:17 +02002256 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002257 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002258 ret = intel_ring_idle(ring);
2259 if (ret)
2260 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002261 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002262 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002263
2264 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002265 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002266 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002267
Ben Widawskyebc348b2014-04-29 14:52:28 -07002268 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2269 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002270 }
2271
2272 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002273}
2274
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002275int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2276{
2277 struct drm_i915_private *dev_priv = dev->dev_private;
2278 int ret;
2279
2280 if (seqno == 0)
2281 return -EINVAL;
2282
2283 /* HWS page needs to be set less than what we
2284 * will inject to ring
2285 */
2286 ret = i915_gem_init_seqno(dev, seqno - 1);
2287 if (ret)
2288 return ret;
2289
2290 /* Carefully set the last_seqno value so that wrap
2291 * detection still works
2292 */
2293 dev_priv->next_seqno = seqno;
2294 dev_priv->last_seqno = seqno - 1;
2295 if (dev_priv->last_seqno == 0)
2296 dev_priv->last_seqno--;
2297
2298 return 0;
2299}
2300
Chris Wilson9d7730912012-11-27 16:22:52 +00002301int
2302i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002303{
Chris Wilson9d7730912012-11-27 16:22:52 +00002304 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002305
Chris Wilson9d7730912012-11-27 16:22:52 +00002306 /* reserve 0 for non-seqno */
2307 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002308 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002309 if (ret)
2310 return ret;
2311
2312 dev_priv->next_seqno = 1;
2313 }
2314
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002315 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002316 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002317}
2318
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002319int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002320 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002321 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002322{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002323 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002324 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002325 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002326 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002327 int ret;
2328
John Harrison6259cea2014-11-24 18:49:29 +00002329 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002330 if (WARN_ON(request == NULL))
2331 return -ENOMEM;
2332
2333 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002334 ringbuf = request->ctx->engine[ring->id].ringbuf;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002335 } else
2336 ringbuf = ring->buffer;
2337
2338 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002339 /*
2340 * Emit any outstanding flushes - execbuf can fail to emit the flush
2341 * after having emitted the batchbuffer command. Hence we need to fix
2342 * things up similar to emitting the lazy request. The difference here
2343 * is that the flush _must_ happen before the next request, no matter
2344 * what.
2345 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002346 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002347 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002348 if (ret)
2349 return ret;
2350 } else {
2351 ret = intel_ring_flush_all_caches(ring);
2352 if (ret)
2353 return ret;
2354 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002355
Chris Wilsona71d8d92012-02-15 11:25:36 +00002356 /* Record the position of the start of the request so that
2357 * should we detect the updated seqno part-way through the
2358 * GPU processing the request, we never over-estimate the
2359 * position of the head.
2360 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002361 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002362
Oscar Mateo48e29f52014-07-24 17:04:29 +01002363 if (i915.enable_execlists) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002364 ret = ring->emit_request(ringbuf, request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002365 if (ret)
2366 return ret;
2367 } else {
2368 ret = ring->add_request(ring);
2369 if (ret)
2370 return ret;
2371 }
Eric Anholt673a3942008-07-30 12:06:12 -07002372
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002373 request->head = request_start;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002374 request->tail = intel_ring_get_tail(ringbuf);
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002375
2376 /* Whilst this request exists, batch_obj will be on the
2377 * active_list, and so will hold the active reference. Only when this
2378 * request is retired will the the batch_obj be moved onto the
2379 * inactive_list and lose its active reference. Hence we do not need
2380 * to explicitly hold another reference here.
2381 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002382 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002383
Oscar Mateo48e29f52014-07-24 17:04:29 +01002384 if (!i915.enable_execlists) {
2385 /* Hold a reference to the current context so that we can inspect
2386 * it later in case a hangcheck error event fires.
2387 */
2388 request->ctx = ring->last_context;
2389 if (request->ctx)
2390 i915_gem_context_reference(request->ctx);
2391 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002392
Eric Anholt673a3942008-07-30 12:06:12 -07002393 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002394 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002395 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002396
Chris Wilsondb53a302011-02-03 11:57:46 +00002397 if (file) {
2398 struct drm_i915_file_private *file_priv = file->driver_priv;
2399
Chris Wilson1c255952010-09-26 11:03:27 +01002400 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002401 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002402 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002403 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002404 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002405
2406 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002407 }
Eric Anholt673a3942008-07-30 12:06:12 -07002408
John Harrison74328ee2014-11-24 18:49:38 +00002409 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002410 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002411
Daniel Vetter87255482014-11-19 20:36:48 +01002412 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002413
Daniel Vetter87255482014-11-19 20:36:48 +01002414 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2415 queue_delayed_work(dev_priv->wq,
2416 &dev_priv->mm.retire_work,
2417 round_jiffies_up_relative(HZ));
2418 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002419
Chris Wilson3cce4692010-10-27 16:11:02 +01002420 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002421}
2422
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002423static inline void
2424i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002425{
Chris Wilson1c255952010-09-26 11:03:27 +01002426 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002427
Chris Wilson1c255952010-09-26 11:03:27 +01002428 if (!file_priv)
2429 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002430
Chris Wilson1c255952010-09-26 11:03:27 +01002431 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002432 list_del(&request->client_list);
2433 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002434 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002435}
2436
Mika Kuoppala939fd762014-01-30 19:04:44 +02002437static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002438 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002439{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002440 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002441
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002442 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2443
2444 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002445 return true;
2446
Chris Wilson676fa572014-12-24 08:13:39 -08002447 if (ctx->hang_stats.ban_period_seconds &&
2448 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002449 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002450 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002451 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002452 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2453 if (i915_stop_ring_allow_warn(dev_priv))
2454 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002455 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002456 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002457 }
2458
2459 return false;
2460}
2461
Mika Kuoppala939fd762014-01-30 19:04:44 +02002462static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002463 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002464 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002465{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002466 struct i915_ctx_hang_stats *hs;
2467
2468 if (WARN_ON(!ctx))
2469 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002470
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002471 hs = &ctx->hang_stats;
2472
2473 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002474 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002475 hs->batch_active++;
2476 hs->guilty_ts = get_seconds();
2477 } else {
2478 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002479 }
2480}
2481
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002482static void i915_gem_free_request(struct drm_i915_gem_request *request)
2483{
2484 list_del(&request->list);
2485 i915_gem_request_remove_from_client(request);
2486
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002487 put_pid(request->pid);
2488
John Harrisonabfe2622014-11-24 18:49:24 +00002489 i915_gem_request_unreference(request);
2490}
2491
2492void i915_gem_request_free(struct kref *req_ref)
2493{
2494 struct drm_i915_gem_request *req = container_of(req_ref,
2495 typeof(*req), ref);
2496 struct intel_context *ctx = req->ctx;
2497
Thomas Daniel0794aed2014-11-25 10:39:25 +00002498 if (ctx) {
2499 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002500 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002501
Thomas Daniel0794aed2014-11-25 10:39:25 +00002502 if (ctx != ring->default_context)
2503 intel_lr_context_unpin(ring, ctx);
2504 }
John Harrisonabfe2622014-11-24 18:49:24 +00002505
Oscar Mateodcb4c122014-11-13 10:28:10 +00002506 i915_gem_context_unreference(ctx);
2507 }
John Harrisonabfe2622014-11-24 18:49:24 +00002508
Chris Wilsonefab6d82015-04-07 16:20:57 +01002509 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002510}
2511
John Harrison6689cb22015-03-19 12:30:08 +00002512int i915_gem_request_alloc(struct intel_engine_cs *ring,
2513 struct intel_context *ctx)
2514{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002515 struct drm_i915_private *dev_priv = to_i915(ring->dev);
2516 struct drm_i915_gem_request *rq;
John Harrison6689cb22015-03-19 12:30:08 +00002517 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002518
2519 if (ring->outstanding_lazy_request)
2520 return 0;
2521
Chris Wilsonefab6d82015-04-07 16:20:57 +01002522 rq = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2523 if (rq == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002524 return -ENOMEM;
2525
Chris Wilsonefab6d82015-04-07 16:20:57 +01002526 kref_init(&rq->ref);
2527 rq->i915 = dev_priv;
2528
2529 ret = i915_gem_get_seqno(ring->dev, &rq->seqno);
John Harrison6689cb22015-03-19 12:30:08 +00002530 if (ret) {
Chris Wilsonefab6d82015-04-07 16:20:57 +01002531 kfree(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002532 return ret;
2533 }
2534
Chris Wilsonefab6d82015-04-07 16:20:57 +01002535 rq->ring = ring;
2536 rq->uniq = dev_priv->request_uniq++;
John Harrison6689cb22015-03-19 12:30:08 +00002537
2538 if (i915.enable_execlists)
Chris Wilsonefab6d82015-04-07 16:20:57 +01002539 ret = intel_logical_ring_alloc_request_extras(rq, ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002540 else
Chris Wilsonefab6d82015-04-07 16:20:57 +01002541 ret = intel_ring_alloc_request_extras(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002542 if (ret) {
Chris Wilsonefab6d82015-04-07 16:20:57 +01002543 kfree(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002544 return ret;
2545 }
2546
Chris Wilsonefab6d82015-04-07 16:20:57 +01002547 ring->outstanding_lazy_request = rq;
John Harrison6689cb22015-03-19 12:30:08 +00002548 return 0;
2549}
2550
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002551struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002552i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002553{
Chris Wilson4db080f2013-12-04 11:37:09 +00002554 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002555
Chris Wilson4db080f2013-12-04 11:37:09 +00002556 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002557 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002558 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002559
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002560 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002561 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002562
2563 return NULL;
2564}
2565
2566static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002567 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002568{
2569 struct drm_i915_gem_request *request;
2570 bool ring_hung;
2571
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002572 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002573
2574 if (request == NULL)
2575 return;
2576
2577 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2578
Mika Kuoppala939fd762014-01-30 19:04:44 +02002579 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002580
2581 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002582 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002583}
2584
2585static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002586 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002587{
Chris Wilsondfaae392010-09-22 10:31:52 +01002588 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002589 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002590
Chris Wilson05394f32010-11-08 19:18:58 +00002591 obj = list_first_entry(&ring->active_list,
2592 struct drm_i915_gem_object,
2593 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002594
Chris Wilson05394f32010-11-08 19:18:58 +00002595 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002596 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002597
2598 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002599 * Clear the execlists queue up before freeing the requests, as those
2600 * are the ones that keep the context and ringbuffer backing objects
2601 * pinned in place.
2602 */
2603 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002604 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002605
2606 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002607 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002608 execlist_link);
2609 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002610
2611 if (submit_req->ctx != ring->default_context)
2612 intel_lr_context_unpin(ring, submit_req->ctx);
2613
Nick Hoathb3a38992015-02-19 16:30:47 +00002614 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002615 }
2616
2617 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002618 * We must free the requests after all the corresponding objects have
2619 * been moved off active lists. Which is the same order as the normal
2620 * retire_requests function does. This is important if object hold
2621 * implicit references on things like e.g. ppgtt address spaces through
2622 * the request.
2623 */
2624 while (!list_empty(&ring->request_list)) {
2625 struct drm_i915_gem_request *request;
2626
2627 request = list_first_entry(&ring->request_list,
2628 struct drm_i915_gem_request,
2629 list);
2630
2631 i915_gem_free_request(request);
2632 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002633
John Harrison6259cea2014-11-24 18:49:29 +00002634 /* This may not have been flushed before the reset, so clean it now */
2635 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002636}
2637
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002638void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002639{
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 int i;
2642
Daniel Vetter4b9de732011-10-09 21:52:02 +02002643 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002644 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002645
Daniel Vetter94a335d2013-07-17 14:51:28 +02002646 /*
2647 * Commit delayed tiling changes if we have an object still
2648 * attached to the fence, otherwise just clear the fence.
2649 */
2650 if (reg->obj) {
2651 i915_gem_object_update_fence(reg->obj, reg,
2652 reg->obj->tiling_mode);
2653 } else {
2654 i915_gem_write_fence(dev, i, NULL);
2655 }
Chris Wilson312817a2010-11-22 11:50:11 +00002656 }
2657}
2658
Chris Wilson069efc12010-09-30 16:53:18 +01002659void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002660{
Chris Wilsondfaae392010-09-22 10:31:52 +01002661 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002662 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002663 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002664
Chris Wilson4db080f2013-12-04 11:37:09 +00002665 /*
2666 * Before we free the objects from the requests, we need to inspect
2667 * them for finding the guilty party. As the requests only borrow
2668 * their reference to the objects, the inspection must be done first.
2669 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002670 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002671 i915_gem_reset_ring_status(dev_priv, ring);
2672
2673 for_each_ring(ring, dev_priv, i)
2674 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002675
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002676 i915_gem_context_reset(dev);
2677
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002678 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002679}
2680
2681/**
2682 * This function clears the request list as sequence numbers are passed.
2683 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002684void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002685i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002686{
Chris Wilsondb53a302011-02-03 11:57:46 +00002687 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002688 return;
2689
Chris Wilsondb53a302011-02-03 11:57:46 +00002690 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002691
Chris Wilson832a3aa2015-03-18 18:19:22 +00002692 /* Retire requests first as we use it above for the early return.
2693 * If we retire requests last, we may use a later seqno and so clear
2694 * the requests lists without clearing the active list, leading to
2695 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002696 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002697 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002698 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002699
Zou Nan hai852835f2010-05-21 09:08:56 +08002700 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002701 struct drm_i915_gem_request,
2702 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002703
John Harrison1b5a4332014-11-24 18:49:42 +00002704 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002705 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002706
John Harrison74328ee2014-11-24 18:49:38 +00002707 trace_i915_gem_request_retire(request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002708
Chris Wilsona71d8d92012-02-15 11:25:36 +00002709 /* We know the GPU must have read the request to have
2710 * sent us the seqno + interrupt, so use the position
2711 * of tail of the request to update the last known position
2712 * of the GPU head.
2713 */
John Harrison98e1bd42015-02-13 11:48:12 +00002714 request->ringbuf->last_retired_head = request->postfix;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002715
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002716 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002717 }
2718
Chris Wilson832a3aa2015-03-18 18:19:22 +00002719 /* Move any buffers on the active list that are no longer referenced
2720 * by the ringbuffer to the flushing/inactive lists as appropriate,
2721 * before we free the context associated with the requests.
2722 */
2723 while (!list_empty(&ring->active_list)) {
2724 struct drm_i915_gem_object *obj;
2725
2726 obj = list_first_entry(&ring->active_list,
2727 struct drm_i915_gem_object,
2728 ring_list);
2729
2730 if (!i915_gem_request_completed(obj->last_read_req, true))
2731 break;
2732
2733 i915_gem_object_move_to_inactive(obj);
2734 }
2735
John Harrison581c26e82014-11-24 18:49:39 +00002736 if (unlikely(ring->trace_irq_req &&
2737 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002738 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002739 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002740 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002741
Chris Wilsondb53a302011-02-03 11:57:46 +00002742 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002743}
2744
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002745bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002746i915_gem_retire_requests(struct drm_device *dev)
2747{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002748 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002749 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002750 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002751 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002752
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002753 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002754 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002755 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002756 if (i915.enable_execlists) {
2757 unsigned long flags;
2758
2759 spin_lock_irqsave(&ring->execlist_lock, flags);
2760 idle &= list_empty(&ring->execlist_queue);
2761 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2762
2763 intel_execlists_retire_requests(ring);
2764 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002765 }
2766
2767 if (idle)
2768 mod_delayed_work(dev_priv->wq,
2769 &dev_priv->mm.idle_work,
2770 msecs_to_jiffies(100));
2771
2772 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002773}
2774
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002775static void
Eric Anholt673a3942008-07-30 12:06:12 -07002776i915_gem_retire_work_handler(struct work_struct *work)
2777{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002778 struct drm_i915_private *dev_priv =
2779 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2780 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002781 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002782
Chris Wilson891b48c2010-09-29 12:26:37 +01002783 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002784 idle = false;
2785 if (mutex_trylock(&dev->struct_mutex)) {
2786 idle = i915_gem_retire_requests(dev);
2787 mutex_unlock(&dev->struct_mutex);
2788 }
2789 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002790 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2791 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002792}
Chris Wilson891b48c2010-09-29 12:26:37 +01002793
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002794static void
2795i915_gem_idle_work_handler(struct work_struct *work)
2796{
2797 struct drm_i915_private *dev_priv =
2798 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002799 struct drm_device *dev = dev_priv->dev;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002800
Chris Wilson35c94182015-04-07 16:20:37 +01002801 intel_mark_idle(dev);
2802
2803 if (mutex_trylock(&dev->struct_mutex)) {
2804 struct intel_engine_cs *ring;
2805 int i;
2806
2807 for_each_ring(ring, dev_priv, i)
2808 i915_gem_batch_pool_fini(&ring->batch_pool);
2809
2810 mutex_unlock(&dev->struct_mutex);
2811 }
Eric Anholt673a3942008-07-30 12:06:12 -07002812}
2813
Ben Widawsky5816d642012-04-11 11:18:19 -07002814/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002815 * Ensures that an object will eventually get non-busy by flushing any required
2816 * write domains, emitting any outstanding lazy request and retiring and
2817 * completed requests.
2818 */
2819static int
2820i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2821{
John Harrison41c52412014-11-24 18:49:43 +00002822 struct intel_engine_cs *ring;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002823 int ret;
2824
2825 if (obj->active) {
John Harrison41c52412014-11-24 18:49:43 +00002826 ring = i915_gem_request_get_ring(obj->last_read_req);
2827
John Harrisonb6660d52014-11-24 18:49:30 +00002828 ret = i915_gem_check_olr(obj->last_read_req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002829 if (ret)
2830 return ret;
2831
John Harrison41c52412014-11-24 18:49:43 +00002832 i915_gem_retire_requests_ring(ring);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002833 }
2834
2835 return 0;
2836}
2837
2838/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002839 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2840 * @DRM_IOCTL_ARGS: standard ioctl arguments
2841 *
2842 * Returns 0 if successful, else an error is returned with the remaining time in
2843 * the timeout parameter.
2844 * -ETIME: object is still busy after timeout
2845 * -ERESTARTSYS: signal interrupted the wait
2846 * -ENONENT: object doesn't exist
2847 * Also possible, but rare:
2848 * -EAGAIN: GPU wedged
2849 * -ENOMEM: damn
2850 * -ENODEV: Internal IRQ fail
2851 * -E?: The add request failed
2852 *
2853 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2854 * non-zero timeout parameter the wait ioctl will wait for the given number of
2855 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2856 * without holding struct_mutex the object may become re-busied before this
2857 * function completes. A similar but shorter * race condition exists in the busy
2858 * ioctl
2859 */
2860int
2861i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2862{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002863 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002864 struct drm_i915_gem_wait *args = data;
2865 struct drm_i915_gem_object *obj;
John Harrisonff865882014-11-24 18:49:28 +00002866 struct drm_i915_gem_request *req;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002867 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002868 int ret = 0;
2869
Daniel Vetter11b5d512014-09-29 15:31:26 +02002870 if (args->flags != 0)
2871 return -EINVAL;
2872
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002873 ret = i915_mutex_lock_interruptible(dev);
2874 if (ret)
2875 return ret;
2876
2877 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2878 if (&obj->base == NULL) {
2879 mutex_unlock(&dev->struct_mutex);
2880 return -ENOENT;
2881 }
2882
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002883 /* Need to make sure the object gets inactive eventually. */
2884 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002885 if (ret)
2886 goto out;
2887
John Harrison97b2a6a2014-11-24 18:49:26 +00002888 if (!obj->active || !obj->last_read_req)
2889 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002890
John Harrisonff865882014-11-24 18:49:28 +00002891 req = obj->last_read_req;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002892
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002893 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00002894 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002895 */
Chris Wilson762e4582015-03-04 18:09:26 +00002896 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002897 ret = -ETIME;
2898 goto out;
2899 }
2900
2901 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002902 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00002903 i915_gem_request_reference(req);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002904 mutex_unlock(&dev->struct_mutex);
2905
Chris Wilson762e4582015-03-04 18:09:26 +00002906 ret = __i915_wait_request(req, reset_counter, true,
2907 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
John Harrison9c654812014-11-24 18:49:35 +00002908 file->driver_priv);
Chris Wilson41037f92015-03-27 11:01:36 +00002909 i915_gem_request_unreference__unlocked(req);
John Harrisonff865882014-11-24 18:49:28 +00002910 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002911
2912out:
2913 drm_gem_object_unreference(&obj->base);
2914 mutex_unlock(&dev->struct_mutex);
2915 return ret;
2916}
2917
2918/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002919 * i915_gem_object_sync - sync an object to a ring.
2920 *
2921 * @obj: object which may be in use on another ring.
2922 * @to: ring we wish to use the object on. May be NULL.
2923 *
2924 * This code is meant to abstract object synchronization with the GPU.
2925 * Calling with NULL implies synchronizing the object with the CPU
2926 * rather than a particular GPU ring.
2927 *
2928 * Returns 0 if successful, else propagates up the lower layer error.
2929 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002930int
2931i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002932 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002933{
John Harrison41c52412014-11-24 18:49:43 +00002934 struct intel_engine_cs *from;
Ben Widawsky2911a352012-04-05 14:47:36 -07002935 u32 seqno;
2936 int ret, idx;
2937
John Harrison41c52412014-11-24 18:49:43 +00002938 from = i915_gem_request_get_ring(obj->last_read_req);
2939
Ben Widawsky2911a352012-04-05 14:47:36 -07002940 if (from == NULL || to == from)
2941 return 0;
2942
Ben Widawsky5816d642012-04-11 11:18:19 -07002943 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002944 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002945
2946 idx = intel_ring_sync_index(from, to);
2947
John Harrison97b2a6a2014-11-24 18:49:26 +00002948 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002949 /* Optimization: Avoid semaphore sync when we are sure we already
2950 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002951 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002952 return 0;
2953
John Harrisonb6660d52014-11-24 18:49:30 +00002954 ret = i915_gem_check_olr(obj->last_read_req);
Ben Widawskyb4aca012012-04-25 20:50:12 -07002955 if (ret)
2956 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002957
John Harrison74328ee2014-11-24 18:49:38 +00002958 trace_i915_gem_ring_sync_to(from, to, obj->last_read_req);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002959 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002960 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00002961 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002962 * might have just caused seqno wrap under
2963 * the radar.
2964 */
John Harrison97b2a6a2014-11-24 18:49:26 +00002965 from->semaphore.sync_seqno[idx] =
2966 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07002967
Ben Widawskye3a5a222012-04-11 11:18:20 -07002968 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002969}
2970
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002971static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2972{
2973 u32 old_write_domain, old_read_domains;
2974
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002975 /* Force a pagefault for domain tracking on next user access */
2976 i915_gem_release_mmap(obj);
2977
Keith Packardb97c3d92011-06-24 21:02:59 -07002978 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2979 return;
2980
Chris Wilson97c809fd2012-10-09 19:24:38 +01002981 /* Wait for any direct GTT access to complete */
2982 mb();
2983
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002984 old_read_domains = obj->base.read_domains;
2985 old_write_domain = obj->base.write_domain;
2986
2987 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2988 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2989
2990 trace_i915_gem_object_change_domain(obj,
2991 old_read_domains,
2992 old_write_domain);
2993}
2994
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002995int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002996{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002997 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002998 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002999 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003000
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003001 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003002 return 0;
3003
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003004 if (!drm_mm_node_allocated(&vma->node)) {
3005 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003006 return 0;
3007 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003008
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003009 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003010 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003011
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003012 BUG_ON(obj->pages == NULL);
3013
Chris Wilsona8198ee2011-04-13 22:04:09 +01003014 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003015 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003016 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003017 /* Continue on if we fail due to EIO, the GPU is hung so we
3018 * should be safe and we need to cleanup or else we might
3019 * cause memory corruption through use-after-free.
3020 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003021
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003022 if (i915_is_ggtt(vma->vm) &&
3023 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003024 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003025
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003026 /* release the fence reg _after_ flushing */
3027 ret = i915_gem_object_put_fence(obj);
3028 if (ret)
3029 return ret;
3030 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003031
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003032 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003033
Ben Widawsky6f65e292013-12-06 14:10:56 -08003034 vma->unbind_vma(vma);
3035
Chris Wilson64bf9302014-02-25 14:23:28 +00003036 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003037 if (i915_is_ggtt(vma->vm)) {
3038 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3039 obj->map_and_fenceable = false;
3040 } else if (vma->ggtt_view.pages) {
3041 sg_free_table(vma->ggtt_view.pages);
3042 kfree(vma->ggtt_view.pages);
3043 vma->ggtt_view.pages = NULL;
3044 }
3045 }
Eric Anholt673a3942008-07-30 12:06:12 -07003046
Ben Widawsky2f633152013-07-17 12:19:03 -07003047 drm_mm_remove_node(&vma->node);
3048 i915_gem_vma_destroy(vma);
3049
3050 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003051 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003052 if (list_empty(&obj->vma_list)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003053 /* Throw away the active reference before
3054 * moving to the unbound list. */
3055 i915_gem_object_retire(obj);
3056
Armin Reese9490edb2014-07-11 10:20:07 -07003057 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003058 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003059 }
Eric Anholt673a3942008-07-30 12:06:12 -07003060
Chris Wilson70903c32013-12-04 09:59:09 +00003061 /* And finally now the object is completely decoupled from this vma,
3062 * we can drop its hold on the backing storage and allow it to be
3063 * reaped by the shrinker.
3064 */
3065 i915_gem_object_unpin_pages(obj);
3066
Chris Wilson88241782011-01-07 17:09:48 +00003067 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003068}
3069
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003070int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003071{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003072 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003073 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003074 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003075
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003076 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003077 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003078 if (!i915.enable_execlists) {
3079 ret = i915_switch_context(ring, ring->default_context);
3080 if (ret)
3081 return ret;
3082 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003083
Chris Wilson3e960502012-11-27 16:22:54 +00003084 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003085 if (ret)
3086 return ret;
3087 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003088
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003089 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003090}
3091
Chris Wilson9ce079e2012-04-17 15:31:30 +01003092static void i965_write_fence_reg(struct drm_device *dev, int reg,
3093 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003094{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003095 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003096 int fence_reg;
3097 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003098
Imre Deak56c844e2013-01-07 21:47:34 +02003099 if (INTEL_INFO(dev)->gen >= 6) {
3100 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3101 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3102 } else {
3103 fence_reg = FENCE_REG_965_0;
3104 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3105 }
3106
Chris Wilsond18b9612013-07-10 13:36:23 +01003107 fence_reg += reg * 8;
3108
3109 /* To w/a incoherency with non-atomic 64-bit register updates,
3110 * we split the 64-bit update into two 32-bit writes. In order
3111 * for a partial fence not to be evaluated between writes, we
3112 * precede the update with write to turn off the fence register,
3113 * and only enable the fence as the last step.
3114 *
3115 * For extra levels of paranoia, we make sure each step lands
3116 * before applying the next step.
3117 */
3118 I915_WRITE(fence_reg, 0);
3119 POSTING_READ(fence_reg);
3120
Chris Wilson9ce079e2012-04-17 15:31:30 +01003121 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003122 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003123 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003124
Bob Paauweaf1a7302014-12-18 09:51:26 -08003125 /* Adjust fence size to match tiled area */
3126 if (obj->tiling_mode != I915_TILING_NONE) {
3127 uint32_t row_size = obj->stride *
3128 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3129 size = (size / row_size) * row_size;
3130 }
3131
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003132 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003133 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003134 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003135 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003136 if (obj->tiling_mode == I915_TILING_Y)
3137 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3138 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003139
Chris Wilsond18b9612013-07-10 13:36:23 +01003140 I915_WRITE(fence_reg + 4, val >> 32);
3141 POSTING_READ(fence_reg + 4);
3142
3143 I915_WRITE(fence_reg + 0, val);
3144 POSTING_READ(fence_reg);
3145 } else {
3146 I915_WRITE(fence_reg + 4, 0);
3147 POSTING_READ(fence_reg + 4);
3148 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003149}
3150
Chris Wilson9ce079e2012-04-17 15:31:30 +01003151static void i915_write_fence_reg(struct drm_device *dev, int reg,
3152 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003153{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003154 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003155 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003156
Chris Wilson9ce079e2012-04-17 15:31:30 +01003157 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003158 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003159 int pitch_val;
3160 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003161
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003162 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003163 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003164 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3165 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3166 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003167
3168 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3169 tile_width = 128;
3170 else
3171 tile_width = 512;
3172
3173 /* Note: pitch better be a power of two tile widths */
3174 pitch_val = obj->stride / tile_width;
3175 pitch_val = ffs(pitch_val) - 1;
3176
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003177 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003178 if (obj->tiling_mode == I915_TILING_Y)
3179 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3180 val |= I915_FENCE_SIZE_BITS(size);
3181 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3182 val |= I830_FENCE_REG_VALID;
3183 } else
3184 val = 0;
3185
3186 if (reg < 8)
3187 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003188 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003189 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003190
Chris Wilson9ce079e2012-04-17 15:31:30 +01003191 I915_WRITE(reg, val);
3192 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003193}
3194
Chris Wilson9ce079e2012-04-17 15:31:30 +01003195static void i830_write_fence_reg(struct drm_device *dev, int reg,
3196 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003197{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003198 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003199 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003200
Chris Wilson9ce079e2012-04-17 15:31:30 +01003201 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003202 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003203 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003204
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003205 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003206 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003207 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3208 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3209 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003210
Chris Wilson9ce079e2012-04-17 15:31:30 +01003211 pitch_val = obj->stride / 128;
3212 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003213
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003214 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003215 if (obj->tiling_mode == I915_TILING_Y)
3216 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3217 val |= I830_FENCE_SIZE_BITS(size);
3218 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3219 val |= I830_FENCE_REG_VALID;
3220 } else
3221 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003222
Chris Wilson9ce079e2012-04-17 15:31:30 +01003223 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3224 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3225}
3226
Chris Wilsond0a57782012-10-09 19:24:37 +01003227inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3228{
3229 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3230}
3231
Chris Wilson9ce079e2012-04-17 15:31:30 +01003232static void i915_gem_write_fence(struct drm_device *dev, int reg,
3233 struct drm_i915_gem_object *obj)
3234{
Chris Wilsond0a57782012-10-09 19:24:37 +01003235 struct drm_i915_private *dev_priv = dev->dev_private;
3236
3237 /* Ensure that all CPU reads are completed before installing a fence
3238 * and all writes before removing the fence.
3239 */
3240 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3241 mb();
3242
Daniel Vetter94a335d2013-07-17 14:51:28 +02003243 WARN(obj && (!obj->stride || !obj->tiling_mode),
3244 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3245 obj->stride, obj->tiling_mode);
3246
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003247 if (IS_GEN2(dev))
3248 i830_write_fence_reg(dev, reg, obj);
3249 else if (IS_GEN3(dev))
3250 i915_write_fence_reg(dev, reg, obj);
3251 else if (INTEL_INFO(dev)->gen >= 4)
3252 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003253
3254 /* And similarly be paranoid that no direct access to this region
3255 * is reordered to before the fence is installed.
3256 */
3257 if (i915_gem_object_needs_mb(obj))
3258 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003259}
3260
Chris Wilson61050802012-04-17 15:31:31 +01003261static inline int fence_number(struct drm_i915_private *dev_priv,
3262 struct drm_i915_fence_reg *fence)
3263{
3264 return fence - dev_priv->fence_regs;
3265}
3266
3267static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3268 struct drm_i915_fence_reg *fence,
3269 bool enable)
3270{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003271 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003272 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003273
Chris Wilson46a0b632013-07-10 13:36:24 +01003274 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003275
3276 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003277 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003278 fence->obj = obj;
3279 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3280 } else {
3281 obj->fence_reg = I915_FENCE_REG_NONE;
3282 fence->obj = NULL;
3283 list_del_init(&fence->lru_list);
3284 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003285 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003286}
3287
Chris Wilsond9e86c02010-11-10 16:40:20 +00003288static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003289i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003290{
John Harrison97b2a6a2014-11-24 18:49:26 +00003291 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003292 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003293 if (ret)
3294 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003295
John Harrison97b2a6a2014-11-24 18:49:26 +00003296 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003297 }
3298
3299 return 0;
3300}
3301
3302int
3303i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3304{
Chris Wilson61050802012-04-17 15:31:31 +01003305 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003306 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003307 int ret;
3308
Chris Wilsond0a57782012-10-09 19:24:37 +01003309 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003310 if (ret)
3311 return ret;
3312
Chris Wilson61050802012-04-17 15:31:31 +01003313 if (obj->fence_reg == I915_FENCE_REG_NONE)
3314 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003315
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003316 fence = &dev_priv->fence_regs[obj->fence_reg];
3317
Daniel Vetteraff10b302014-02-14 14:06:05 +01003318 if (WARN_ON(fence->pin_count))
3319 return -EBUSY;
3320
Chris Wilson61050802012-04-17 15:31:31 +01003321 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003322 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003323
3324 return 0;
3325}
3326
3327static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003328i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003329{
Daniel Vetterae3db242010-02-19 11:51:58 +01003330 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003331 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003332 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003333
3334 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003335 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003336 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3337 reg = &dev_priv->fence_regs[i];
3338 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003339 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003340
Chris Wilson1690e1e2011-12-14 13:57:08 +01003341 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003342 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003343 }
3344
Chris Wilsond9e86c02010-11-10 16:40:20 +00003345 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003346 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003347
3348 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003349 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003350 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003351 continue;
3352
Chris Wilson8fe301a2012-04-17 15:31:28 +01003353 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003354 }
3355
Chris Wilson5dce5b932014-01-20 10:17:36 +00003356deadlock:
3357 /* Wait for completion of pending flips which consume fences */
3358 if (intel_has_pending_fb_unpin(dev))
3359 return ERR_PTR(-EAGAIN);
3360
3361 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003362}
3363
Jesse Barnesde151cf2008-11-12 10:03:55 -08003364/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003365 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003366 * @obj: object to map through a fence reg
3367 *
3368 * When mapping objects through the GTT, userspace wants to be able to write
3369 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003370 * This function walks the fence regs looking for a free one for @obj,
3371 * stealing one if it can't find any.
3372 *
3373 * It then sets up the reg based on the object's properties: address, pitch
3374 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003375 *
3376 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003377 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003378int
Chris Wilson06d98132012-04-17 15:31:24 +01003379i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003380{
Chris Wilson05394f32010-11-08 19:18:58 +00003381 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003382 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003383 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003384 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003385 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003386
Chris Wilson14415742012-04-17 15:31:33 +01003387 /* Have we updated the tiling parameters upon the object and so
3388 * will need to serialise the write to the associated fence register?
3389 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003390 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003391 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003392 if (ret)
3393 return ret;
3394 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003395
Chris Wilsond9e86c02010-11-10 16:40:20 +00003396 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003397 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3398 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003399 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003400 list_move_tail(&reg->lru_list,
3401 &dev_priv->mm.fence_list);
3402 return 0;
3403 }
3404 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003405 if (WARN_ON(!obj->map_and_fenceable))
3406 return -EINVAL;
3407
Chris Wilson14415742012-04-17 15:31:33 +01003408 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003409 if (IS_ERR(reg))
3410 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003411
Chris Wilson14415742012-04-17 15:31:33 +01003412 if (reg->obj) {
3413 struct drm_i915_gem_object *old = reg->obj;
3414
Chris Wilsond0a57782012-10-09 19:24:37 +01003415 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003416 if (ret)
3417 return ret;
3418
Chris Wilson14415742012-04-17 15:31:33 +01003419 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003420 }
Chris Wilson14415742012-04-17 15:31:33 +01003421 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003422 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003423
Chris Wilson14415742012-04-17 15:31:33 +01003424 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003425
Chris Wilson9ce079e2012-04-17 15:31:30 +01003426 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003427}
3428
Chris Wilson4144f9b2014-09-11 08:43:48 +01003429static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003430 unsigned long cache_level)
3431{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003432 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003433 struct drm_mm_node *other;
3434
Chris Wilson4144f9b2014-09-11 08:43:48 +01003435 /*
3436 * On some machines we have to be careful when putting differing types
3437 * of snoopable memory together to avoid the prefetcher crossing memory
3438 * domains and dying. During vm initialisation, we decide whether or not
3439 * these constraints apply and set the drm_mm.color_adjust
3440 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003441 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003442 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003443 return true;
3444
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003445 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003446 return true;
3447
3448 if (list_empty(&gtt_space->node_list))
3449 return true;
3450
3451 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3452 if (other->allocated && !other->hole_follows && other->color != cache_level)
3453 return false;
3454
3455 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3456 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3457 return false;
3458
3459 return true;
3460}
3461
Jesse Barnesde151cf2008-11-12 10:03:55 -08003462/**
Eric Anholt673a3942008-07-30 12:06:12 -07003463 * Finds free space in the GTT aperture and binds the object there.
3464 */
Daniel Vetter262de142014-02-14 14:01:20 +01003465static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003466i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3467 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003468 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003469 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003470 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003471{
Chris Wilson05394f32010-11-08 19:18:58 +00003472 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003473 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003474 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003475 unsigned long start =
3476 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3477 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003478 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003479 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003480 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003481
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003482 if(WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3483 return ERR_PTR(-EINVAL);
3484
Chris Wilsone28f8712011-07-18 13:11:49 -07003485 fence_size = i915_gem_get_gtt_size(dev,
3486 obj->base.size,
3487 obj->tiling_mode);
3488 fence_alignment = i915_gem_get_gtt_alignment(dev,
3489 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003490 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003491 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003492 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003493 obj->base.size,
3494 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003495
Eric Anholt673a3942008-07-30 12:06:12 -07003496 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003497 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003498 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003499 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003500 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003501 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003502 }
3503
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003504 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003505
Chris Wilson654fc602010-05-27 13:18:21 +01003506 /* If the object is bigger than the entire aperture, reject it early
3507 * before evicting everything in a vain attempt to find space.
3508 */
Chris Wilsond23db882014-05-23 08:48:08 +02003509 if (obj->base.size > end) {
3510 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003511 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003512 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003513 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003514 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003515 }
3516
Chris Wilson37e680a2012-06-07 15:38:42 +01003517 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003518 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003519 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003520
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003521 i915_gem_object_pin_pages(obj);
3522
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003523 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3524 i915_gem_obj_lookup_or_create_vma(obj, vm);
3525
Daniel Vetter262de142014-02-14 14:01:20 +01003526 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003527 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003528
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003529search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003530 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003531 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003532 obj->cache_level,
3533 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003534 DRM_MM_SEARCH_DEFAULT,
3535 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003536 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003537 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003538 obj->cache_level,
3539 start, end,
3540 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003541 if (ret == 0)
3542 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003543
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003544 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003545 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003546 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003547 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003548 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003549 }
3550
Daniel Vetter74163902012-02-15 23:50:21 +01003551 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003552 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003553 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003554
Ben Widawsky678d96f2015-03-16 16:00:56 +00003555 /* allocate before insert / bind */
3556 if (vma->vm->allocate_va_range) {
Michel Thierry72744cb2015-03-24 15:46:23 +00003557 trace_i915_va_alloc(vma->vm, vma->node.start, vma->node.size,
3558 VM_TO_TRACE_NAME(vma->vm));
Ben Widawsky678d96f2015-03-16 16:00:56 +00003559 ret = vma->vm->allocate_va_range(vma->vm,
3560 vma->node.start,
3561 vma->node.size);
3562 if (ret)
3563 goto err_remove_node;
3564 }
3565
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003566 trace_i915_vma_bind(vma, flags);
3567 ret = i915_vma_bind(vma, obj->cache_level,
3568 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
3569 if (ret)
3570 goto err_finish_gtt;
3571
Ben Widawsky35c20a62013-05-31 11:28:48 -07003572 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003573 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003574
Daniel Vetter262de142014-02-14 14:01:20 +01003575 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003576
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003577err_finish_gtt:
3578 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003579err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003580 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003581err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003582 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003583 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003584err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003585 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003586 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003587}
3588
Chris Wilson000433b2013-08-08 14:41:09 +01003589bool
Chris Wilson2c225692013-08-09 12:26:45 +01003590i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3591 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003592{
Eric Anholt673a3942008-07-30 12:06:12 -07003593 /* If we don't have a page list set up, then we're not pinned
3594 * to GPU, and we can ignore the cache flush because it'll happen
3595 * again at bind time.
3596 */
Chris Wilson05394f32010-11-08 19:18:58 +00003597 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003598 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003599
Imre Deak769ce462013-02-13 21:56:05 +02003600 /*
3601 * Stolen memory is always coherent with the GPU as it is explicitly
3602 * marked as wc by the system, or the system is cache-coherent.
3603 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003604 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003605 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003606
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003607 /* If the GPU is snooping the contents of the CPU cache,
3608 * we do not need to manually clear the CPU cache lines. However,
3609 * the caches are only snooped when the render cache is
3610 * flushed/invalidated. As we always have to emit invalidations
3611 * and flushes when moving into and out of the RENDER domain, correct
3612 * snooping behaviour occurs naturally as the result of our domain
3613 * tracking.
3614 */
Chris Wilson0f719792015-01-13 13:32:52 +00003615 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3616 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003617 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003618 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003619
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003620 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003621 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003622 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003623
3624 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003625}
3626
3627/** Flushes the GTT write domain for the object if it's dirty. */
3628static void
Chris Wilson05394f32010-11-08 19:18:58 +00003629i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003630{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003631 uint32_t old_write_domain;
3632
Chris Wilson05394f32010-11-08 19:18:58 +00003633 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003634 return;
3635
Chris Wilson63256ec2011-01-04 18:42:07 +00003636 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003637 * to it immediately go to main memory as far as we know, so there's
3638 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003639 *
3640 * However, we do have to enforce the order so that all writes through
3641 * the GTT land before any writes to the device, such as updates to
3642 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003643 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003644 wmb();
3645
Chris Wilson05394f32010-11-08 19:18:58 +00003646 old_write_domain = obj->base.write_domain;
3647 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003648
Daniel Vetterf99d7062014-06-19 16:01:59 +02003649 intel_fb_obj_flush(obj, false);
3650
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003651 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003652 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003653 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003654}
3655
3656/** Flushes the CPU write domain for the object if it's dirty. */
3657static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003658i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003659{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003660 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003661
Chris Wilson05394f32010-11-08 19:18:58 +00003662 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003663 return;
3664
Daniel Vettere62b59e2015-01-21 14:53:48 +01003665 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003666 i915_gem_chipset_flush(obj->base.dev);
3667
Chris Wilson05394f32010-11-08 19:18:58 +00003668 old_write_domain = obj->base.write_domain;
3669 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003670
Daniel Vetterf99d7062014-06-19 16:01:59 +02003671 intel_fb_obj_flush(obj, false);
3672
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003673 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003674 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003675 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003676}
3677
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003678/**
3679 * Moves a single object to the GTT read, and possibly write domain.
3680 *
3681 * This function returns when the move is complete, including waiting on
3682 * flushes to occur.
3683 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003684int
Chris Wilson20217462010-11-23 15:26:33 +00003685i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003686{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003687 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303688 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003689 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003690
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003691 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3692 return 0;
3693
Chris Wilson0201f1e2012-07-20 12:41:01 +01003694 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003695 if (ret)
3696 return ret;
3697
Chris Wilsonc8725f32014-03-17 12:21:55 +00003698 i915_gem_object_retire(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303699
3700 /* Flush and acquire obj->pages so that we are coherent through
3701 * direct access in memory with previous cached writes through
3702 * shmemfs and that our cache domain tracking remains valid.
3703 * For example, if the obj->filp was moved to swap without us
3704 * being notified and releasing the pages, we would mistakenly
3705 * continue to assume that the obj remained out of the CPU cached
3706 * domain.
3707 */
3708 ret = i915_gem_object_get_pages(obj);
3709 if (ret)
3710 return ret;
3711
Daniel Vettere62b59e2015-01-21 14:53:48 +01003712 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003713
Chris Wilsond0a57782012-10-09 19:24:37 +01003714 /* Serialise direct access to this object with the barriers for
3715 * coherent writes from the GPU, by effectively invalidating the
3716 * GTT domain upon first access.
3717 */
3718 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3719 mb();
3720
Chris Wilson05394f32010-11-08 19:18:58 +00003721 old_write_domain = obj->base.write_domain;
3722 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003723
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003724 /* It should now be out of any other write domains, and we can update
3725 * the domain values for our changes.
3726 */
Chris Wilson05394f32010-11-08 19:18:58 +00003727 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3728 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003729 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003730 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3731 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3732 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003733 }
3734
Daniel Vetterf99d7062014-06-19 16:01:59 +02003735 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02003736 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003737
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003738 trace_i915_gem_object_change_domain(obj,
3739 old_read_domains,
3740 old_write_domain);
3741
Chris Wilson8325a092012-04-24 15:52:35 +01003742 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303743 vma = i915_gem_obj_to_ggtt(obj);
3744 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003745 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303746 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003747
Eric Anholte47c68e2008-11-14 13:35:19 -08003748 return 0;
3749}
3750
Chris Wilsone4ffd172011-04-04 09:44:39 +01003751int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3752 enum i915_cache_level cache_level)
3753{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003754 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003755 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003756 int ret;
3757
3758 if (obj->cache_level == cache_level)
3759 return 0;
3760
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003761 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003762 DRM_DEBUG("can not change the cache level of pinned objects\n");
3763 return -EBUSY;
3764 }
3765
Chris Wilsondf6f7832014-03-21 07:40:56 +00003766 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003767 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003768 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003769 if (ret)
3770 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003771 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003772 }
3773
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003774 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003775 ret = i915_gem_object_finish_gpu(obj);
3776 if (ret)
3777 return ret;
3778
3779 i915_gem_object_finish_gtt(obj);
3780
3781 /* Before SandyBridge, you could not use tiling or fence
3782 * registers with snooped memory, so relinquish any fences
3783 * currently pointing to our region in the aperture.
3784 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003785 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003786 ret = i915_gem_object_put_fence(obj);
3787 if (ret)
3788 return ret;
3789 }
3790
Ben Widawsky6f65e292013-12-06 14:10:56 -08003791 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003792 if (drm_mm_node_allocated(&vma->node)) {
3793 ret = i915_vma_bind(vma, cache_level,
3794 vma->bound & GLOBAL_BIND);
3795 if (ret)
3796 return ret;
3797 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003798 }
3799
Chris Wilson2c225692013-08-09 12:26:45 +01003800 list_for_each_entry(vma, &obj->vma_list, vma_link)
3801 vma->node.color = cache_level;
3802 obj->cache_level = cache_level;
3803
Chris Wilson0f719792015-01-13 13:32:52 +00003804 if (obj->cache_dirty &&
3805 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3806 cpu_write_needs_clflush(obj)) {
3807 if (i915_gem_clflush_object(obj, true))
3808 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003809 }
3810
Chris Wilsone4ffd172011-04-04 09:44:39 +01003811 return 0;
3812}
3813
Ben Widawsky199adf42012-09-21 17:01:20 -07003814int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3815 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003816{
Ben Widawsky199adf42012-09-21 17:01:20 -07003817 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003818 struct drm_i915_gem_object *obj;
3819 int ret;
3820
3821 ret = i915_mutex_lock_interruptible(dev);
3822 if (ret)
3823 return ret;
3824
3825 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3826 if (&obj->base == NULL) {
3827 ret = -ENOENT;
3828 goto unlock;
3829 }
3830
Chris Wilson651d7942013-08-08 14:41:10 +01003831 switch (obj->cache_level) {
3832 case I915_CACHE_LLC:
3833 case I915_CACHE_L3_LLC:
3834 args->caching = I915_CACHING_CACHED;
3835 break;
3836
Chris Wilson4257d3b2013-08-08 14:41:11 +01003837 case I915_CACHE_WT:
3838 args->caching = I915_CACHING_DISPLAY;
3839 break;
3840
Chris Wilson651d7942013-08-08 14:41:10 +01003841 default:
3842 args->caching = I915_CACHING_NONE;
3843 break;
3844 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003845
3846 drm_gem_object_unreference(&obj->base);
3847unlock:
3848 mutex_unlock(&dev->struct_mutex);
3849 return ret;
3850}
3851
Ben Widawsky199adf42012-09-21 17:01:20 -07003852int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3853 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003854{
Ben Widawsky199adf42012-09-21 17:01:20 -07003855 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003856 struct drm_i915_gem_object *obj;
3857 enum i915_cache_level level;
3858 int ret;
3859
Ben Widawsky199adf42012-09-21 17:01:20 -07003860 switch (args->caching) {
3861 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003862 level = I915_CACHE_NONE;
3863 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003864 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003865 level = I915_CACHE_LLC;
3866 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003867 case I915_CACHING_DISPLAY:
3868 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3869 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003870 default:
3871 return -EINVAL;
3872 }
3873
Ben Widawsky3bc29132012-09-26 16:15:20 -07003874 ret = i915_mutex_lock_interruptible(dev);
3875 if (ret)
3876 return ret;
3877
Chris Wilsone6994ae2012-07-10 10:27:08 +01003878 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3879 if (&obj->base == NULL) {
3880 ret = -ENOENT;
3881 goto unlock;
3882 }
3883
3884 ret = i915_gem_object_set_cache_level(obj, level);
3885
3886 drm_gem_object_unreference(&obj->base);
3887unlock:
3888 mutex_unlock(&dev->struct_mutex);
3889 return ret;
3890}
3891
Chris Wilsoncc98b412013-08-09 12:25:09 +01003892static bool is_pin_display(struct drm_i915_gem_object *obj)
3893{
Oscar Mateo19656432014-05-16 14:20:43 +01003894 struct i915_vma *vma;
3895
Oscar Mateo19656432014-05-16 14:20:43 +01003896 vma = i915_gem_obj_to_ggtt(obj);
3897 if (!vma)
3898 return false;
3899
Daniel Vetter4feb7652014-11-24 11:21:52 +01003900 /* There are 2 sources that pin objects:
Chris Wilsoncc98b412013-08-09 12:25:09 +01003901 * 1. The display engine (scanouts, sprites, cursors);
3902 * 2. Reservations for execbuffer;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003903 *
3904 * We can ignore reservations as we hold the struct_mutex and
Daniel Vetter4feb7652014-11-24 11:21:52 +01003905 * are only called outside of the reservation path.
Chris Wilsoncc98b412013-08-09 12:25:09 +01003906 */
Daniel Vetter4feb7652014-11-24 11:21:52 +01003907 return vma->pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003908}
3909
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003910/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003911 * Prepare buffer for display plane (scanout, cursors, etc).
3912 * Can be called from an uninterruptible phase (modesetting) and allows
3913 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003914 */
3915int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003916i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3917 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003918 struct intel_engine_cs *pipelined,
3919 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003920{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003921 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003922 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003923 int ret;
3924
John Harrison41c52412014-11-24 18:49:43 +00003925 if (pipelined != i915_gem_request_get_ring(obj->last_read_req)) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003926 ret = i915_gem_object_sync(obj, pipelined);
3927 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003928 return ret;
3929 }
3930
Chris Wilsoncc98b412013-08-09 12:25:09 +01003931 /* Mark the pin_display early so that we account for the
3932 * display coherency whilst setting up the cache domains.
3933 */
Oscar Mateo19656432014-05-16 14:20:43 +01003934 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003935 obj->pin_display = true;
3936
Eric Anholta7ef0642011-03-29 16:59:54 -07003937 /* The display engine is not coherent with the LLC cache on gen6. As
3938 * a result, we make sure that the pinning that is about to occur is
3939 * done with uncached PTEs. This is lowest common denominator for all
3940 * chipsets.
3941 *
3942 * However for gen6+, we could do better by using the GFDT bit instead
3943 * of uncaching, which would allow us to flush all the LLC-cached data
3944 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3945 */
Chris Wilson651d7942013-08-08 14:41:10 +01003946 ret = i915_gem_object_set_cache_level(obj,
3947 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003948 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003949 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003950
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003951 /* As the user may map the buffer once pinned in the display plane
3952 * (e.g. libkms for the bootup splash), we have to ensure that we
3953 * always use map_and_fenceable for all scanout buffers.
3954 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003955 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3956 view->type == I915_GGTT_VIEW_NORMAL ?
3957 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003958 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003959 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003960
Daniel Vettere62b59e2015-01-21 14:53:48 +01003961 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003962
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003963 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003964 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003965
3966 /* It should now be out of any other write domains, and we can update
3967 * the domain values for our changes.
3968 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003969 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003970 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003971
3972 trace_i915_gem_object_change_domain(obj,
3973 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003974 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003975
3976 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003977
3978err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003979 WARN_ON(was_pin_display != is_pin_display(obj));
3980 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003981 return ret;
3982}
3983
3984void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003985i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3986 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003987{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003988 i915_gem_object_ggtt_unpin_view(obj, view);
3989
Chris Wilsoncc98b412013-08-09 12:25:09 +01003990 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003991}
3992
Chris Wilson85345512010-11-13 09:49:11 +00003993int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003994i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003995{
Chris Wilson88241782011-01-07 17:09:48 +00003996 int ret;
3997
Chris Wilsona8198ee2011-04-13 22:04:09 +01003998 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003999 return 0;
4000
Chris Wilson0201f1e2012-07-20 12:41:01 +01004001 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004002 if (ret)
4003 return ret;
4004
Chris Wilsona8198ee2011-04-13 22:04:09 +01004005 /* Ensure that we invalidate the GPU's caches and TLBs. */
4006 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004007 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004008}
4009
Eric Anholte47c68e2008-11-14 13:35:19 -08004010/**
4011 * Moves a single object to the CPU read, and possibly write domain.
4012 *
4013 * This function returns when the move is complete, including waiting on
4014 * flushes to occur.
4015 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004016int
Chris Wilson919926a2010-11-12 13:42:53 +00004017i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004018{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004019 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004020 int ret;
4021
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004022 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4023 return 0;
4024
Chris Wilson0201f1e2012-07-20 12:41:01 +01004025 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004026 if (ret)
4027 return ret;
4028
Chris Wilsonc8725f32014-03-17 12:21:55 +00004029 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004030 i915_gem_object_flush_gtt_write_domain(obj);
4031
Chris Wilson05394f32010-11-08 19:18:58 +00004032 old_write_domain = obj->base.write_domain;
4033 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004034
Eric Anholte47c68e2008-11-14 13:35:19 -08004035 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004036 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004037 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004038
Chris Wilson05394f32010-11-08 19:18:58 +00004039 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004040 }
4041
4042 /* It should now be out of any other write domains, and we can update
4043 * the domain values for our changes.
4044 */
Chris Wilson05394f32010-11-08 19:18:58 +00004045 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004046
4047 /* If we're writing through the CPU, then the GPU read domains will
4048 * need to be invalidated at next use.
4049 */
4050 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004051 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4052 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004053 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004054
Daniel Vetterf99d7062014-06-19 16:01:59 +02004055 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02004056 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004057
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004058 trace_i915_gem_object_change_domain(obj,
4059 old_read_domains,
4060 old_write_domain);
4061
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004062 return 0;
4063}
4064
Eric Anholt673a3942008-07-30 12:06:12 -07004065/* Throttle our rendering by waiting until the ring has completed our requests
4066 * emitted over 20 msec ago.
4067 *
Eric Anholtb9624422009-06-03 07:27:35 +00004068 * Note that if we were to use the current jiffies each time around the loop,
4069 * we wouldn't escape the function with any frames outstanding if the time to
4070 * render a frame was over 20ms.
4071 *
Eric Anholt673a3942008-07-30 12:06:12 -07004072 * This should get us reasonable parallelism between CPU and GPU but also
4073 * relatively low latency when blocking on a particular request to finish.
4074 */
4075static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004076i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004077{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004078 struct drm_i915_private *dev_priv = dev->dev_private;
4079 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004080 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004081 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004082 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004083 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004084
Daniel Vetter308887a2012-11-14 17:14:06 +01004085 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4086 if (ret)
4087 return ret;
4088
4089 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4090 if (ret)
4091 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004092
Chris Wilson1c255952010-09-26 11:03:27 +01004093 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004094 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004095 if (time_after_eq(request->emitted_jiffies, recent_enough))
4096 break;
4097
John Harrison54fb2412014-11-24 18:49:27 +00004098 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004099 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004100 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004101 if (target)
4102 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004103 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004104
John Harrison54fb2412014-11-24 18:49:27 +00004105 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004106 return 0;
4107
John Harrison9c654812014-11-24 18:49:35 +00004108 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004109 if (ret == 0)
4110 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004111
Chris Wilson41037f92015-03-27 11:01:36 +00004112 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004113
Eric Anholt673a3942008-07-30 12:06:12 -07004114 return ret;
4115}
4116
Chris Wilsond23db882014-05-23 08:48:08 +02004117static bool
4118i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4119{
4120 struct drm_i915_gem_object *obj = vma->obj;
4121
4122 if (alignment &&
4123 vma->node.start & (alignment - 1))
4124 return true;
4125
4126 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4127 return true;
4128
4129 if (flags & PIN_OFFSET_BIAS &&
4130 vma->node.start < (flags & PIN_OFFSET_MASK))
4131 return true;
4132
4133 return false;
4134}
4135
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004136static int
4137i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4138 struct i915_address_space *vm,
4139 const struct i915_ggtt_view *ggtt_view,
4140 uint32_t alignment,
4141 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004142{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004143 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004144 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004145 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004146 int ret;
4147
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004148 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4149 return -ENODEV;
4150
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004151 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004152 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004153
Chris Wilsonc826c442014-10-31 13:53:53 +00004154 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4155 return -EINVAL;
4156
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004157 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4158 return -EINVAL;
4159
4160 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4161 i915_gem_obj_to_vma(obj, vm);
4162
4163 if (IS_ERR(vma))
4164 return PTR_ERR(vma);
4165
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004166 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004167 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4168 return -EBUSY;
4169
Chris Wilsond23db882014-05-23 08:48:08 +02004170 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004171 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004172 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004173 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004174 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004175 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004176 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004177 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004178 ggtt_view ? "ggtt" : "ppgtt",
4179 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004180 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004181 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004182 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004183 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004184 if (ret)
4185 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004186
4187 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004188 }
4189 }
4190
Chris Wilsonef79e172014-10-31 13:53:52 +00004191 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004192 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Ben Widawsky563222a2015-03-19 12:53:28 +00004193 /* In true PPGTT, bind has possibly changed PDEs, which
4194 * means we must do a context switch before the GPU can
4195 * accurately read some of the VMAs.
4196 */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004197 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4198 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004199 if (IS_ERR(vma))
4200 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004201 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004202
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004203 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND)) {
4204 ret = i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND);
4205 if (ret)
4206 return ret;
4207 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004208
Chris Wilsonef79e172014-10-31 13:53:52 +00004209 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4210 bool mappable, fenceable;
4211 u32 fence_size, fence_alignment;
4212
4213 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4214 obj->base.size,
4215 obj->tiling_mode);
4216 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4217 obj->base.size,
4218 obj->tiling_mode,
4219 true);
4220
4221 fenceable = (vma->node.size == fence_size &&
4222 (vma->node.start & (fence_alignment - 1)) == 0);
4223
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004224 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004225 dev_priv->gtt.mappable_end);
4226
4227 obj->map_and_fenceable = mappable && fenceable;
4228 }
4229
4230 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4231
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004232 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004233 if (flags & PIN_MAPPABLE)
4234 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004235
4236 return 0;
4237}
4238
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004239int
4240i915_gem_object_pin(struct drm_i915_gem_object *obj,
4241 struct i915_address_space *vm,
4242 uint32_t alignment,
4243 uint64_t flags)
4244{
4245 return i915_gem_object_do_pin(obj, vm,
4246 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4247 alignment, flags);
4248}
4249
4250int
4251i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4252 const struct i915_ggtt_view *view,
4253 uint32_t alignment,
4254 uint64_t flags)
4255{
4256 if (WARN_ONCE(!view, "no view specified"))
4257 return -EINVAL;
4258
4259 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004260 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004261}
4262
Eric Anholt673a3942008-07-30 12:06:12 -07004263void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004264i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4265 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004266{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004267 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004268
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004269 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004270 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004271 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004272
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004273 if (--vma->pin_count == 0 && view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson6299f992010-11-24 12:23:44 +00004274 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004275}
4276
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004277bool
4278i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4279{
4280 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4281 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4282 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4283
4284 WARN_ON(!ggtt_vma ||
4285 dev_priv->fence_regs[obj->fence_reg].pin_count >
4286 ggtt_vma->pin_count);
4287 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4288 return true;
4289 } else
4290 return false;
4291}
4292
4293void
4294i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4295{
4296 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4297 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4298 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4299 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4300 }
4301}
4302
Eric Anholt673a3942008-07-30 12:06:12 -07004303int
Eric Anholt673a3942008-07-30 12:06:12 -07004304i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004305 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004306{
4307 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004308 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004309 int ret;
4310
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004311 ret = i915_mutex_lock_interruptible(dev);
4312 if (ret)
4313 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004314
Chris Wilson05394f32010-11-08 19:18:58 +00004315 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004316 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004317 ret = -ENOENT;
4318 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004319 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004320
Chris Wilson0be555b2010-08-04 15:36:30 +01004321 /* Count all active objects as busy, even if they are currently not used
4322 * by the gpu. Users of this interface expect objects to eventually
4323 * become non-busy without any further actions, therefore emit any
4324 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004325 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004326 ret = i915_gem_object_flush_active(obj);
4327
Chris Wilson05394f32010-11-08 19:18:58 +00004328 args->busy = obj->active;
John Harrison41c52412014-11-24 18:49:43 +00004329 if (obj->last_read_req) {
4330 struct intel_engine_cs *ring;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004331 BUILD_BUG_ON(I915_NUM_RINGS > 16);
John Harrison41c52412014-11-24 18:49:43 +00004332 ring = i915_gem_request_get_ring(obj->last_read_req);
4333 args->busy |= intel_ring_flag(ring) << 16;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004334 }
Eric Anholt673a3942008-07-30 12:06:12 -07004335
Chris Wilson05394f32010-11-08 19:18:58 +00004336 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004337unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004338 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004339 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004340}
4341
4342int
4343i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4344 struct drm_file *file_priv)
4345{
Akshay Joshi0206e352011-08-16 15:34:10 -04004346 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004347}
4348
Chris Wilson3ef94da2009-09-14 16:50:29 +01004349int
4350i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4351 struct drm_file *file_priv)
4352{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004353 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004354 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004355 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004356 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004357
4358 switch (args->madv) {
4359 case I915_MADV_DONTNEED:
4360 case I915_MADV_WILLNEED:
4361 break;
4362 default:
4363 return -EINVAL;
4364 }
4365
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004366 ret = i915_mutex_lock_interruptible(dev);
4367 if (ret)
4368 return ret;
4369
Chris Wilson05394f32010-11-08 19:18:58 +00004370 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004371 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004372 ret = -ENOENT;
4373 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004374 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004375
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004376 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004377 ret = -EINVAL;
4378 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004379 }
4380
Daniel Vetter656bfa32014-11-20 09:26:30 +01004381 if (obj->pages &&
4382 obj->tiling_mode != I915_TILING_NONE &&
4383 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4384 if (obj->madv == I915_MADV_WILLNEED)
4385 i915_gem_object_unpin_pages(obj);
4386 if (args->madv == I915_MADV_WILLNEED)
4387 i915_gem_object_pin_pages(obj);
4388 }
4389
Chris Wilson05394f32010-11-08 19:18:58 +00004390 if (obj->madv != __I915_MADV_PURGED)
4391 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004392
Chris Wilson6c085a72012-08-20 11:40:46 +02004393 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004394 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004395 i915_gem_object_truncate(obj);
4396
Chris Wilson05394f32010-11-08 19:18:58 +00004397 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004398
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004399out:
Chris Wilson05394f32010-11-08 19:18:58 +00004400 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004401unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004402 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004403 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004404}
4405
Chris Wilson37e680a2012-06-07 15:38:42 +01004406void i915_gem_object_init(struct drm_i915_gem_object *obj,
4407 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004408{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004409 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004410 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004411 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004412 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004413 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004414
Chris Wilson37e680a2012-06-07 15:38:42 +01004415 obj->ops = ops;
4416
Chris Wilson0327d6b2012-08-11 15:41:06 +01004417 obj->fence_reg = I915_FENCE_REG_NONE;
4418 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004419
4420 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4421}
4422
Chris Wilson37e680a2012-06-07 15:38:42 +01004423static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4424 .get_pages = i915_gem_object_get_pages_gtt,
4425 .put_pages = i915_gem_object_put_pages_gtt,
4426};
4427
Chris Wilson05394f32010-11-08 19:18:58 +00004428struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4429 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004430{
Daniel Vetterc397b902010-04-09 19:05:07 +00004431 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004432 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004433 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004434
Chris Wilson42dcedd2012-11-15 11:32:30 +00004435 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004436 if (obj == NULL)
4437 return NULL;
4438
4439 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004440 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004441 return NULL;
4442 }
4443
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004444 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4445 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4446 /* 965gm cannot relocate objects above 4GiB. */
4447 mask &= ~__GFP_HIGHMEM;
4448 mask |= __GFP_DMA32;
4449 }
4450
Al Viro496ad9a2013-01-23 17:07:38 -05004451 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004452 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004453
Chris Wilson37e680a2012-06-07 15:38:42 +01004454 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004455
Daniel Vetterc397b902010-04-09 19:05:07 +00004456 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4457 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4458
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004459 if (HAS_LLC(dev)) {
4460 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004461 * cache) for about a 10% performance improvement
4462 * compared to uncached. Graphics requests other than
4463 * display scanout are coherent with the CPU in
4464 * accessing this cache. This means in this mode we
4465 * don't need to clflush on the CPU side, and on the
4466 * GPU side we only need to flush internal caches to
4467 * get data visible to the CPU.
4468 *
4469 * However, we maintain the display planes as UC, and so
4470 * need to rebind when first used as such.
4471 */
4472 obj->cache_level = I915_CACHE_LLC;
4473 } else
4474 obj->cache_level = I915_CACHE_NONE;
4475
Daniel Vetterd861e332013-07-24 23:25:03 +02004476 trace_i915_gem_object_create(obj);
4477
Chris Wilson05394f32010-11-08 19:18:58 +00004478 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004479}
4480
Chris Wilson340fbd82014-05-22 09:16:52 +01004481static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4482{
4483 /* If we are the last user of the backing storage (be it shmemfs
4484 * pages or stolen etc), we know that the pages are going to be
4485 * immediately released. In this case, we can then skip copying
4486 * back the contents from the GPU.
4487 */
4488
4489 if (obj->madv != I915_MADV_WILLNEED)
4490 return false;
4491
4492 if (obj->base.filp == NULL)
4493 return true;
4494
4495 /* At first glance, this looks racy, but then again so would be
4496 * userspace racing mmap against close. However, the first external
4497 * reference to the filp can only be obtained through the
4498 * i915_gem_mmap_ioctl() which safeguards us against the user
4499 * acquiring such a reference whilst we are in the middle of
4500 * freeing the object.
4501 */
4502 return atomic_long_read(&obj->base.filp->f_count) == 1;
4503}
4504
Chris Wilson1488fc02012-04-24 15:47:31 +01004505void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004506{
Chris Wilson1488fc02012-04-24 15:47:31 +01004507 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004508 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004509 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004510 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004511
Paulo Zanonif65c9162013-11-27 18:20:34 -02004512 intel_runtime_pm_get(dev_priv);
4513
Chris Wilson26e12f892011-03-20 11:20:19 +00004514 trace_i915_gem_object_destroy(obj);
4515
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004516 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004517 int ret;
4518
4519 vma->pin_count = 0;
4520 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004521 if (WARN_ON(ret == -ERESTARTSYS)) {
4522 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004523
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004524 was_interruptible = dev_priv->mm.interruptible;
4525 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004526
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004527 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004528
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004529 dev_priv->mm.interruptible = was_interruptible;
4530 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004531 }
4532
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004533 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4534 * before progressing. */
4535 if (obj->stolen)
4536 i915_gem_object_unpin_pages(obj);
4537
Daniel Vettera071fa02014-06-18 23:28:09 +02004538 WARN_ON(obj->frontbuffer_bits);
4539
Daniel Vetter656bfa32014-11-20 09:26:30 +01004540 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4541 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4542 obj->tiling_mode != I915_TILING_NONE)
4543 i915_gem_object_unpin_pages(obj);
4544
Ben Widawsky401c29f2013-05-31 11:28:47 -07004545 if (WARN_ON(obj->pages_pin_count))
4546 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004547 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004548 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004549 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004550 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004551
Chris Wilson9da3da62012-06-01 15:20:22 +01004552 BUG_ON(obj->pages);
4553
Chris Wilson2f745ad2012-09-04 21:02:58 +01004554 if (obj->base.import_attach)
4555 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004556
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004557 if (obj->ops->release)
4558 obj->ops->release(obj);
4559
Chris Wilson05394f32010-11-08 19:18:58 +00004560 drm_gem_object_release(&obj->base);
4561 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004562
Chris Wilson05394f32010-11-08 19:18:58 +00004563 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004564 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004565
4566 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004567}
4568
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004569struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4570 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004571{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004572 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004573 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4574 if (i915_is_ggtt(vma->vm) &&
4575 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4576 continue;
4577 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004578 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004579 }
4580 return NULL;
4581}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004582
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004583struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4584 const struct i915_ggtt_view *view)
4585{
4586 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4587 struct i915_vma *vma;
4588
4589 if (WARN_ONCE(!view, "no view specified"))
4590 return ERR_PTR(-EINVAL);
4591
4592 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004593 if (vma->vm == ggtt &&
4594 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004595 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004596 return NULL;
4597}
4598
Ben Widawsky2f633152013-07-17 12:19:03 -07004599void i915_gem_vma_destroy(struct i915_vma *vma)
4600{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004601 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004602 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004603
4604 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4605 if (!list_empty(&vma->exec_list))
4606 return;
4607
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004608 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004609
Daniel Vetter841cd772014-08-06 15:04:48 +02004610 if (!i915_is_ggtt(vm))
4611 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004612
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004613 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004614
Ben Widawsky2f633152013-07-17 12:19:03 -07004615 kfree(vma);
4616}
4617
Chris Wilsone3efda42014-04-09 09:19:41 +01004618static void
4619i915_gem_stop_ringbuffers(struct drm_device *dev)
4620{
4621 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004622 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004623 int i;
4624
4625 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004626 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004627}
4628
Jesse Barnes5669fca2009-02-17 15:13:31 -08004629int
Chris Wilson45c5f202013-10-16 11:50:01 +01004630i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004631{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004633 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004634
Chris Wilson45c5f202013-10-16 11:50:01 +01004635 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004636 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004637 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004638 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004639
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004640 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004641
Chris Wilsone3efda42014-04-09 09:19:41 +01004642 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004643 mutex_unlock(&dev->struct_mutex);
4644
Chris Wilson737b1502015-01-26 18:03:03 +02004645 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004646 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004647 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004648
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004649 /* Assert that we sucessfully flushed all the work and
4650 * reset the GPU back to its idle, low power state.
4651 */
4652 WARN_ON(dev_priv->mm.busy);
4653
Eric Anholt673a3942008-07-30 12:06:12 -07004654 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004655
4656err:
4657 mutex_unlock(&dev->struct_mutex);
4658 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004659}
4660
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004661int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004662{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004663 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004664 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004665 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4666 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004667 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004668
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004669 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004670 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004671
Ben Widawskyc3787e22013-09-17 21:12:44 -07004672 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4673 if (ret)
4674 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004675
Ben Widawskyc3787e22013-09-17 21:12:44 -07004676 /*
4677 * Note: We do not worry about the concurrent register cacheline hang
4678 * here because no other code should access these registers other than
4679 * at initialization time.
4680 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004681 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004682 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4683 intel_ring_emit(ring, reg_base + i);
4684 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004685 }
4686
Ben Widawskyc3787e22013-09-17 21:12:44 -07004687 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004688
Ben Widawskyc3787e22013-09-17 21:12:44 -07004689 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004690}
4691
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004692void i915_gem_init_swizzling(struct drm_device *dev)
4693{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004694 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004695
Daniel Vetter11782b02012-01-31 16:47:55 +01004696 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004697 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4698 return;
4699
4700 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4701 DISP_TILE_SURFACE_SWIZZLING);
4702
Daniel Vetter11782b02012-01-31 16:47:55 +01004703 if (IS_GEN5(dev))
4704 return;
4705
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004706 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4707 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004708 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004709 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004710 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004711 else if (IS_GEN8(dev))
4712 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004713 else
4714 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004715}
Daniel Vettere21af882012-02-09 20:53:27 +01004716
Chris Wilson67b1b572012-07-05 23:49:40 +01004717static bool
4718intel_enable_blt(struct drm_device *dev)
4719{
4720 if (!HAS_BLT(dev))
4721 return false;
4722
4723 /* The blitter was dysfunctional on early prototypes */
4724 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4725 DRM_INFO("BLT not supported on this pre-production hardware;"
4726 " graphics performance will be degraded.\n");
4727 return false;
4728 }
4729
4730 return true;
4731}
4732
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004733static void init_unused_ring(struct drm_device *dev, u32 base)
4734{
4735 struct drm_i915_private *dev_priv = dev->dev_private;
4736
4737 I915_WRITE(RING_CTL(base), 0);
4738 I915_WRITE(RING_HEAD(base), 0);
4739 I915_WRITE(RING_TAIL(base), 0);
4740 I915_WRITE(RING_START(base), 0);
4741}
4742
4743static void init_unused_rings(struct drm_device *dev)
4744{
4745 if (IS_I830(dev)) {
4746 init_unused_ring(dev, PRB1_BASE);
4747 init_unused_ring(dev, SRB0_BASE);
4748 init_unused_ring(dev, SRB1_BASE);
4749 init_unused_ring(dev, SRB2_BASE);
4750 init_unused_ring(dev, SRB3_BASE);
4751 } else if (IS_GEN2(dev)) {
4752 init_unused_ring(dev, SRB0_BASE);
4753 init_unused_ring(dev, SRB1_BASE);
4754 } else if (IS_GEN3(dev)) {
4755 init_unused_ring(dev, PRB1_BASE);
4756 init_unused_ring(dev, PRB2_BASE);
4757 }
4758}
4759
Oscar Mateoa83014d2014-07-24 17:04:21 +01004760int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004761{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004762 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004763 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004764
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004765 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004766 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004767 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004768
4769 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004770 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004771 if (ret)
4772 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004773 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004774
Chris Wilson67b1b572012-07-05 23:49:40 +01004775 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004776 ret = intel_init_blt_ring_buffer(dev);
4777 if (ret)
4778 goto cleanup_bsd_ring;
4779 }
4780
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004781 if (HAS_VEBOX(dev)) {
4782 ret = intel_init_vebox_ring_buffer(dev);
4783 if (ret)
4784 goto cleanup_blt_ring;
4785 }
4786
Zhao Yakui845f74a2014-04-17 10:37:37 +08004787 if (HAS_BSD2(dev)) {
4788 ret = intel_init_bsd2_ring_buffer(dev);
4789 if (ret)
4790 goto cleanup_vebox_ring;
4791 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004792
Mika Kuoppala99433932013-01-22 14:12:17 +02004793 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4794 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004795 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004796
4797 return 0;
4798
Zhao Yakui845f74a2014-04-17 10:37:37 +08004799cleanup_bsd2_ring:
4800 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004801cleanup_vebox_ring:
4802 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004803cleanup_blt_ring:
4804 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4805cleanup_bsd_ring:
4806 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4807cleanup_render_ring:
4808 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4809
4810 return ret;
4811}
4812
4813int
4814i915_gem_init_hw(struct drm_device *dev)
4815{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004816 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004817 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004818 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004819
4820 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4821 return -EIO;
4822
Chris Wilson5e4f5182015-02-13 14:35:59 +00004823 /* Double layer security blanket, see i915_gem_init() */
4824 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4825
Ben Widawsky59124502013-07-04 11:02:05 -07004826 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004827 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004828
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004829 if (IS_HASWELL(dev))
4830 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4831 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004832
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004833 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004834 if (IS_IVYBRIDGE(dev)) {
4835 u32 temp = I915_READ(GEN7_MSG_CTL);
4836 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4837 I915_WRITE(GEN7_MSG_CTL, temp);
4838 } else if (INTEL_INFO(dev)->gen >= 7) {
4839 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4840 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4841 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4842 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004843 }
4844
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004845 i915_gem_init_swizzling(dev);
4846
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004847 /*
4848 * At least 830 can leave some of the unused rings
4849 * "active" (ie. head != tail) after resume which
4850 * will prevent c3 entry. Makes sure all unused rings
4851 * are totally idle.
4852 */
4853 init_unused_rings(dev);
4854
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004855 for_each_ring(ring, dev_priv, i) {
4856 ret = ring->init_hw(ring);
4857 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004858 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004859 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004860
Ben Widawskyc3787e22013-09-17 21:12:44 -07004861 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4862 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4863
David Woodhousef48a0162015-01-20 17:21:42 +00004864 ret = i915_ppgtt_init_hw(dev);
4865 if (ret && ret != -EIO) {
4866 DRM_ERROR("PPGTT enable failed %d\n", ret);
4867 i915_gem_cleanup_ringbuffer(dev);
4868 }
4869
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004870 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004871 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004872 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004873 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004874
Chris Wilson5e4f5182015-02-13 14:35:59 +00004875 goto out;
Daniel Vetter82460d92014-08-06 20:19:53 +02004876 }
4877
Chris Wilson5e4f5182015-02-13 14:35:59 +00004878out:
4879 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004880 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004881}
4882
Chris Wilson1070a422012-04-24 15:47:41 +01004883int i915_gem_init(struct drm_device *dev)
4884{
4885 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004886 int ret;
4887
Oscar Mateo127f1002014-07-24 17:04:11 +01004888 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4889 i915.enable_execlists);
4890
Chris Wilson1070a422012-04-24 15:47:41 +01004891 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004892
4893 if (IS_VALLEYVIEW(dev)) {
4894 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004895 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4896 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4897 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004898 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4899 }
4900
Oscar Mateoa83014d2014-07-24 17:04:21 +01004901 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004902 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004903 dev_priv->gt.init_rings = i915_gem_init_rings;
4904 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4905 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004906 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004907 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004908 dev_priv->gt.init_rings = intel_logical_rings_init;
4909 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4910 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004911 }
4912
Chris Wilson5e4f5182015-02-13 14:35:59 +00004913 /* This is just a security blanket to placate dragons.
4914 * On some systems, we very sporadically observe that the first TLBs
4915 * used by the CS may be stale, despite us poking the TLB reset. If
4916 * we hold the forcewake during initialisation these problems
4917 * just magically go away.
4918 */
4919 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4920
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004921 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004922 if (ret)
4923 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004924
Ben Widawskyd7e50082012-12-18 10:31:25 -08004925 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004926
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004927 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004928 if (ret)
4929 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004930
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004931 ret = dev_priv->gt.init_rings(dev);
4932 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004933 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004934
4935 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004936 if (ret == -EIO) {
4937 /* Allow ring initialisation to fail by marking the GPU as
4938 * wedged. But we only want to do this where the GPU is angry,
4939 * for all other failure, such as an allocation failure, bail.
4940 */
4941 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4942 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4943 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004944 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004945
4946out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004947 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004948 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004949
Chris Wilson60990322014-04-09 09:19:42 +01004950 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004951}
4952
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004953void
4954i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4955{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004956 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004957 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004958 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004959
Chris Wilsonb4519512012-05-11 14:29:30 +01004960 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004961 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004962}
4963
Chris Wilson64193402010-10-24 12:38:05 +01004964static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004965init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004966{
4967 INIT_LIST_HEAD(&ring->active_list);
4968 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004969}
4970
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004971void i915_init_vm(struct drm_i915_private *dev_priv,
4972 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004973{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004974 if (!i915_is_ggtt(vm))
4975 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004976 vm->dev = dev_priv->dev;
4977 INIT_LIST_HEAD(&vm->active_list);
4978 INIT_LIST_HEAD(&vm->inactive_list);
4979 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004980 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004981}
4982
Eric Anholt673a3942008-07-30 12:06:12 -07004983void
4984i915_gem_load(struct drm_device *dev)
4985{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004986 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004987 int i;
4988
Chris Wilsonefab6d82015-04-07 16:20:57 +01004989 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004990 kmem_cache_create("i915_gem_object",
4991 sizeof(struct drm_i915_gem_object), 0,
4992 SLAB_HWCACHE_ALIGN,
4993 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004994 dev_priv->requests =
4995 kmem_cache_create("i915_gem_request",
4996 sizeof(struct drm_i915_gem_request), 0,
4997 SLAB_HWCACHE_ALIGN,
4998 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004999
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005000 INIT_LIST_HEAD(&dev_priv->vm_list);
5001 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5002
Ben Widawskya33afea2013-09-17 21:12:45 -07005003 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005004 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5005 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005006 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005007 for (i = 0; i < I915_NUM_RINGS; i++)
5008 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005009 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005010 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005011 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5012 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005013 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5014 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005015 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005016
Chris Wilson72bfa192010-12-19 11:42:05 +00005017 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5018
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005019 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5020 dev_priv->num_fence_regs = 32;
5021 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005022 dev_priv->num_fence_regs = 16;
5023 else
5024 dev_priv->num_fence_regs = 8;
5025
Yu Zhangeb822892015-02-10 19:05:49 +08005026 if (intel_vgpu_active(dev))
5027 dev_priv->num_fence_regs =
5028 I915_READ(vgtif_reg(avail_rs.fence_num));
5029
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005030 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005031 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5032 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005033
Eric Anholt673a3942008-07-30 12:06:12 -07005034 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005035 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005036
Chris Wilsonce453d82011-02-21 14:43:56 +00005037 dev_priv->mm.interruptible = true;
5038
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005039 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005040
5041 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005042}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005043
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005044void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005045{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005046 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005047
5048 /* Clean up our request list when the client is going away, so that
5049 * later retire_requests won't dereference our soon-to-be-gone
5050 * file_priv.
5051 */
Chris Wilson1c255952010-09-26 11:03:27 +01005052 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005053 while (!list_empty(&file_priv->mm.request_list)) {
5054 struct drm_i915_gem_request *request;
5055
5056 request = list_first_entry(&file_priv->mm.request_list,
5057 struct drm_i915_gem_request,
5058 client_list);
5059 list_del(&request->client_list);
5060 request->file_priv = NULL;
5061 }
Chris Wilson1c255952010-09-26 11:03:27 +01005062 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005063
Chris Wilson1854d5c2015-04-07 16:20:32 +01005064 if (!list_empty(&file_priv->rps_boost)) {
5065 mutex_lock(&to_i915(dev)->rps.hw_lock);
5066 list_del(&file_priv->rps_boost);
5067 mutex_unlock(&to_i915(dev)->rps.hw_lock);
5068 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005069}
5070
5071int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5072{
5073 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005074 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005075
5076 DRM_DEBUG_DRIVER("\n");
5077
5078 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5079 if (!file_priv)
5080 return -ENOMEM;
5081
5082 file->driver_priv = file_priv;
5083 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005084 file_priv->file = file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005085 INIT_LIST_HEAD(&file_priv->rps_boost);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005086
5087 spin_lock_init(&file_priv->mm.lock);
5088 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005089
Ben Widawskye422b882013-12-06 14:10:58 -08005090 ret = i915_gem_context_open(dev, file);
5091 if (ret)
5092 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005093
Ben Widawskye422b882013-12-06 14:10:58 -08005094 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005095}
5096
Daniel Vetterb680c372014-09-19 18:27:27 +02005097/**
5098 * i915_gem_track_fb - update frontbuffer tracking
5099 * old: current GEM buffer for the frontbuffer slots
5100 * new: new GEM buffer for the frontbuffer slots
5101 * frontbuffer_bits: bitmask of frontbuffer slots
5102 *
5103 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5104 * from @old and setting them in @new. Both @old and @new can be NULL.
5105 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005106void i915_gem_track_fb(struct drm_i915_gem_object *old,
5107 struct drm_i915_gem_object *new,
5108 unsigned frontbuffer_bits)
5109{
5110 if (old) {
5111 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5112 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5113 old->frontbuffer_bits &= ~frontbuffer_bits;
5114 }
5115
5116 if (new) {
5117 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5118 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5119 new->frontbuffer_bits |= frontbuffer_bits;
5120 }
5121}
5122
Ben Widawskya70a3142013-07-31 16:59:56 -07005123/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005124unsigned long
5125i915_gem_obj_offset(struct drm_i915_gem_object *o,
5126 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005127{
5128 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5129 struct i915_vma *vma;
5130
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005131 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005132
Ben Widawskya70a3142013-07-31 16:59:56 -07005133 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005134 if (i915_is_ggtt(vma->vm) &&
5135 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5136 continue;
5137 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005138 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005139 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005140
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005141 WARN(1, "%s vma for this object not found.\n",
5142 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005143 return -1;
5144}
5145
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005146unsigned long
5147i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005148 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005149{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005150 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005151 struct i915_vma *vma;
5152
5153 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005154 if (vma->vm == ggtt &&
5155 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005156 return vma->node.start;
5157
5158 WARN(1, "global vma for this object not found.\n");
5159 return -1;
5160}
5161
5162bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5163 struct i915_address_space *vm)
5164{
5165 struct i915_vma *vma;
5166
5167 list_for_each_entry(vma, &o->vma_list, vma_link) {
5168 if (i915_is_ggtt(vma->vm) &&
5169 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5170 continue;
5171 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5172 return true;
5173 }
5174
5175 return false;
5176}
5177
5178bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005179 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005180{
5181 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5182 struct i915_vma *vma;
5183
5184 list_for_each_entry(vma, &o->vma_list, vma_link)
5185 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005186 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005187 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005188 return true;
5189
5190 return false;
5191}
5192
5193bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5194{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005195 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005196
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005197 list_for_each_entry(vma, &o->vma_list, vma_link)
5198 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005199 return true;
5200
5201 return false;
5202}
5203
5204unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5205 struct i915_address_space *vm)
5206{
5207 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5208 struct i915_vma *vma;
5209
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005210 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005211
5212 BUG_ON(list_empty(&o->vma_list));
5213
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005214 list_for_each_entry(vma, &o->vma_list, vma_link) {
5215 if (i915_is_ggtt(vma->vm) &&
5216 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5217 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005218 if (vma->vm == vm)
5219 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005220 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005221 return 0;
5222}
5223
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005224bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005225{
5226 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005227 list_for_each_entry(vma, &obj->vma_list, vma_link) {
5228 if (i915_is_ggtt(vma->vm) &&
5229 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5230 continue;
5231 if (vma->pin_count > 0)
5232 return true;
5233 }
5234 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005235}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005236