blob: a2c64a6f665c6868d46f6c6f6e79455671db8369 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Eric Anholt673a3942008-07-30 12:06:12 -0700156int
Eric Anholt5a125c32008-10-22 21:40:13 -0700157i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000158 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700159{
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700161 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000162 struct drm_i915_gem_object *obj;
163 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700164
Chris Wilson6299f992010-11-24 12:23:44 +0000165 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700167 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800168 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700169 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100170 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700171
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700172 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400173 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000174
Eric Anholt5a125c32008-10-22 21:40:13 -0700175 return 0;
176}
177
Chris Wilson6a2c4232014-11-04 04:51:40 -0800178static int
179i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100180{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
182 char *vaddr = obj->phys_handle->vaddr;
183 struct sg_table *st;
184 struct scatterlist *sg;
185 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100186
Chris Wilson6a2c4232014-11-04 04:51:40 -0800187 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
188 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100189
Chris Wilson6a2c4232014-11-04 04:51:40 -0800190 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
191 struct page *page;
192 char *src;
193
194 page = shmem_read_mapping_page(mapping, i);
195 if (IS_ERR(page))
196 return PTR_ERR(page);
197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
203 page_cache_release(page);
204 vaddr += PAGE_SIZE;
205 }
206
207 i915_gem_chipset_flush(obj->base.dev);
208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
210 if (st == NULL)
211 return -ENOMEM;
212
213 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
214 kfree(st);
215 return -ENOMEM;
216 }
217
218 sg = st->sgl;
219 sg->offset = 0;
220 sg->length = obj->base.size;
221
222 sg_dma_address(sg) = obj->phys_handle->busaddr;
223 sg_dma_len(sg) = obj->base.size;
224
225 obj->pages = st;
226 obj->has_dma_mapping = true;
227 return 0;
228}
229
230static void
231i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
232{
233 int ret;
234
235 BUG_ON(obj->madv == __I915_MADV_PURGED);
236
237 ret = i915_gem_object_set_to_cpu_domain(obj, true);
238 if (ret) {
239 /* In the event of a disaster, abandon all caches and
240 * hope for the best.
241 */
242 WARN_ON(ret != -EIO);
243 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
244 }
245
246 if (obj->madv == I915_MADV_DONTNEED)
247 obj->dirty = 0;
248
249 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100250 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800251 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100252 int i;
253
254 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255 struct page *page;
256 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100257
Chris Wilson6a2c4232014-11-04 04:51:40 -0800258 page = shmem_read_mapping_page(mapping, i);
259 if (IS_ERR(page))
260 continue;
261
262 dst = kmap_atomic(page);
263 drm_clflush_virt_range(vaddr, PAGE_SIZE);
264 memcpy(dst, vaddr, PAGE_SIZE);
265 kunmap_atomic(dst);
266
267 set_page_dirty(page);
268 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100269 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100271 vaddr += PAGE_SIZE;
272 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800273 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100274 }
275
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 sg_free_table(obj->pages);
277 kfree(obj->pages);
278
279 obj->has_dma_mapping = false;
280}
281
282static void
283i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
284{
285 drm_pci_free(obj->base.dev, obj->phys_handle);
286}
287
288static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
289 .get_pages = i915_gem_object_get_pages_phys,
290 .put_pages = i915_gem_object_put_pages_phys,
291 .release = i915_gem_object_release_phys,
292};
293
294static int
295drop_pages(struct drm_i915_gem_object *obj)
296{
297 struct i915_vma *vma, *next;
298 int ret;
299
300 drm_gem_object_reference(&obj->base);
301 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
302 if (i915_vma_unbind(vma))
303 break;
304
305 ret = i915_gem_object_put_pages(obj);
306 drm_gem_object_unreference(&obj->base);
307
308 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100309}
310
311int
312i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
313 int align)
314{
315 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800316 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100317
318 if (obj->phys_handle) {
319 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
320 return -EBUSY;
321
322 return 0;
323 }
324
325 if (obj->madv != I915_MADV_WILLNEED)
326 return -EFAULT;
327
328 if (obj->base.filp == NULL)
329 return -EINVAL;
330
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 ret = drop_pages(obj);
332 if (ret)
333 return ret;
334
Chris Wilson00731152014-05-21 12:42:56 +0100335 /* create a new object */
336 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
337 if (!phys)
338 return -ENOMEM;
339
Chris Wilson00731152014-05-21 12:42:56 +0100340 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800341 obj->ops = &i915_gem_phys_ops;
342
343 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100344}
345
346static int
347i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
348 struct drm_i915_gem_pwrite *args,
349 struct drm_file *file_priv)
350{
351 struct drm_device *dev = obj->base.dev;
352 void *vaddr = obj->phys_handle->vaddr + args->offset;
353 char __user *user_data = to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800354 int ret;
355
356 /* We manually control the domain here and pretend that it
357 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
358 */
359 ret = i915_gem_object_wait_rendering(obj, false);
360 if (ret)
361 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100362
363 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
364 unsigned long unwritten;
365
366 /* The physical object once assigned is fixed for the lifetime
367 * of the obj, so we can safely drop the lock and continue
368 * to access vaddr.
369 */
370 mutex_unlock(&dev->struct_mutex);
371 unwritten = copy_from_user(vaddr, user_data, args->size);
372 mutex_lock(&dev->struct_mutex);
373 if (unwritten)
374 return -EFAULT;
375 }
376
Chris Wilson6a2c4232014-11-04 04:51:40 -0800377 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100378 i915_gem_chipset_flush(dev);
379 return 0;
380}
381
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382void *i915_gem_object_alloc(struct drm_device *dev)
383{
384 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700385 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000386}
387
388void i915_gem_object_free(struct drm_i915_gem_object *obj)
389{
390 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
391 kmem_cache_free(dev_priv->slab, obj);
392}
393
Dave Airlieff72145b2011-02-07 12:16:14 +1000394static int
395i915_gem_create(struct drm_file *file,
396 struct drm_device *dev,
397 uint64_t size,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100398 bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +1000399 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700400{
Chris Wilson05394f32010-11-08 19:18:58 +0000401 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300402 int ret;
403 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700404
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200406 if (size == 0)
407 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700408
409 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000410 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700411 if (obj == NULL)
412 return -ENOMEM;
413
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100414 obj->base.dumb = dumb;
Chris Wilson05394f32010-11-08 19:18:58 +0000415 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100416 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200417 drm_gem_object_unreference_unlocked(&obj->base);
418 if (ret)
419 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100420
Dave Airlieff72145b2011-02-07 12:16:14 +1000421 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700422 return 0;
423}
424
Dave Airlieff72145b2011-02-07 12:16:14 +1000425int
426i915_gem_dumb_create(struct drm_file *file,
427 struct drm_device *dev,
428 struct drm_mode_create_dumb *args)
429{
430 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300431 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000432 args->size = args->pitch * args->height;
433 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100434 args->size, true, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000435}
436
Dave Airlieff72145b2011-02-07 12:16:14 +1000437/**
438 * Creates a new mm object and returns a handle to it.
439 */
440int
441i915_gem_create_ioctl(struct drm_device *dev, void *data,
442 struct drm_file *file)
443{
444 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200445
Dave Airlieff72145b2011-02-07 12:16:14 +1000446 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100447 args->size, false, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000448}
449
Daniel Vetter8c599672011-12-14 13:57:31 +0100450static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100451__copy_to_user_swizzled(char __user *cpu_vaddr,
452 const char *gpu_vaddr, int gpu_offset,
453 int length)
454{
455 int ret, cpu_offset = 0;
456
457 while (length > 0) {
458 int cacheline_end = ALIGN(gpu_offset + 1, 64);
459 int this_length = min(cacheline_end - gpu_offset, length);
460 int swizzled_gpu_offset = gpu_offset ^ 64;
461
462 ret = __copy_to_user(cpu_vaddr + cpu_offset,
463 gpu_vaddr + swizzled_gpu_offset,
464 this_length);
465 if (ret)
466 return ret + length;
467
468 cpu_offset += this_length;
469 gpu_offset += this_length;
470 length -= this_length;
471 }
472
473 return 0;
474}
475
476static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700477__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
478 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100479 int length)
480{
481 int ret, cpu_offset = 0;
482
483 while (length > 0) {
484 int cacheline_end = ALIGN(gpu_offset + 1, 64);
485 int this_length = min(cacheline_end - gpu_offset, length);
486 int swizzled_gpu_offset = gpu_offset ^ 64;
487
488 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
489 cpu_vaddr + cpu_offset,
490 this_length);
491 if (ret)
492 return ret + length;
493
494 cpu_offset += this_length;
495 gpu_offset += this_length;
496 length -= this_length;
497 }
498
499 return 0;
500}
501
Brad Volkin4c914c02014-02-18 10:15:45 -0800502/*
503 * Pins the specified object's pages and synchronizes the object with
504 * GPU accesses. Sets needs_clflush to non-zero if the caller should
505 * flush the object from the CPU cache.
506 */
507int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
508 int *needs_clflush)
509{
510 int ret;
511
512 *needs_clflush = 0;
513
514 if (!obj->base.filp)
515 return -EINVAL;
516
517 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
518 /* If we're not in the cpu read domain, set ourself into the gtt
519 * read domain and manually flush cachelines (if required). This
520 * optimizes for the case when the gpu will dirty the data
521 * anyway again before the next pread happens. */
522 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
523 obj->cache_level);
524 ret = i915_gem_object_wait_rendering(obj, true);
525 if (ret)
526 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000527
528 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800529 }
530
531 ret = i915_gem_object_get_pages(obj);
532 if (ret)
533 return ret;
534
535 i915_gem_object_pin_pages(obj);
536
537 return ret;
538}
539
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540/* Per-page copy function for the shmem pread fastpath.
541 * Flushes invalid cachelines before reading the target if
542 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700543static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200544shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
545 char __user *user_data,
546 bool page_do_bit17_swizzling, bool needs_clflush)
547{
548 char *vaddr;
549 int ret;
550
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200551 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200552 return -EINVAL;
553
554 vaddr = kmap_atomic(page);
555 if (needs_clflush)
556 drm_clflush_virt_range(vaddr + shmem_page_offset,
557 page_length);
558 ret = __copy_to_user_inatomic(user_data,
559 vaddr + shmem_page_offset,
560 page_length);
561 kunmap_atomic(vaddr);
562
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100563 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564}
565
Daniel Vetter23c18c72012-03-25 19:47:42 +0200566static void
567shmem_clflush_swizzled_range(char *addr, unsigned long length,
568 bool swizzled)
569{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200570 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200571 unsigned long start = (unsigned long) addr;
572 unsigned long end = (unsigned long) addr + length;
573
574 /* For swizzling simply ensure that we always flush both
575 * channels. Lame, but simple and it works. Swizzled
576 * pwrite/pread is far from a hotpath - current userspace
577 * doesn't use it at all. */
578 start = round_down(start, 128);
579 end = round_up(end, 128);
580
581 drm_clflush_virt_range((void *)start, end - start);
582 } else {
583 drm_clflush_virt_range(addr, length);
584 }
585
586}
587
Daniel Vetterd174bd62012-03-25 19:47:40 +0200588/* Only difference to the fast-path function is that this can handle bit17
589 * and uses non-atomic copy and kmap functions. */
590static int
591shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
592 char __user *user_data,
593 bool page_do_bit17_swizzling, bool needs_clflush)
594{
595 char *vaddr;
596 int ret;
597
598 vaddr = kmap(page);
599 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200600 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
601 page_length,
602 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200603
604 if (page_do_bit17_swizzling)
605 ret = __copy_to_user_swizzled(user_data,
606 vaddr, shmem_page_offset,
607 page_length);
608 else
609 ret = __copy_to_user(user_data,
610 vaddr + shmem_page_offset,
611 page_length);
612 kunmap(page);
613
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100614 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200615}
616
Eric Anholteb014592009-03-10 11:44:52 -0700617static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200618i915_gem_shmem_pread(struct drm_device *dev,
619 struct drm_i915_gem_object *obj,
620 struct drm_i915_gem_pread *args,
621 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700622{
Daniel Vetter8461d222011-12-14 13:57:32 +0100623 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700624 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100625 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100626 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100627 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200628 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200629 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200630 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700631
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200632 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700633 remain = args->size;
634
Daniel Vetter8461d222011-12-14 13:57:32 +0100635 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700636
Brad Volkin4c914c02014-02-18 10:15:45 -0800637 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100638 if (ret)
639 return ret;
640
Eric Anholteb014592009-03-10 11:44:52 -0700641 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642
Imre Deak67d5a502013-02-18 19:28:02 +0200643 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
644 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200645 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100646
647 if (remain <= 0)
648 break;
649
Eric Anholteb014592009-03-10 11:44:52 -0700650 /* Operation in this page
651 *
Eric Anholteb014592009-03-10 11:44:52 -0700652 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700653 * page_length = bytes to copy for this page
654 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100655 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700656 page_length = remain;
657 if ((shmem_page_offset + page_length) > PAGE_SIZE)
658 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700659
Daniel Vetter8461d222011-12-14 13:57:32 +0100660 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
661 (page_to_phys(page) & (1 << 17)) != 0;
662
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
664 user_data, page_do_bit17_swizzling,
665 needs_clflush);
666 if (ret == 0)
667 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700668
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200669 mutex_unlock(&dev->struct_mutex);
670
Jani Nikulad330a952014-01-21 11:24:25 +0200671 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200672 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200673 /* Userspace is tricking us, but we've already clobbered
674 * its pages with the prefault and promised to write the
675 * data up to the first fault. Hence ignore any errors
676 * and just continue. */
677 (void)ret;
678 prefaulted = 1;
679 }
680
Daniel Vetterd174bd62012-03-25 19:47:40 +0200681 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
682 user_data, page_do_bit17_swizzling,
683 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700684
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200685 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100686
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100687 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100688 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100689
Chris Wilson17793c92014-03-07 08:30:36 +0000690next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700691 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100692 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700693 offset += page_length;
694 }
695
Chris Wilson4f27b752010-10-14 15:26:45 +0100696out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100697 i915_gem_object_unpin_pages(obj);
698
Eric Anholteb014592009-03-10 11:44:52 -0700699 return ret;
700}
701
Eric Anholt673a3942008-07-30 12:06:12 -0700702/**
703 * Reads data from the object referenced by handle.
704 *
705 * On error, the contents of *data are undefined.
706 */
707int
708i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000709 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700710{
711 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000712 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100713 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700714
Chris Wilson51311d02010-11-17 09:10:42 +0000715 if (args->size == 0)
716 return 0;
717
718 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200719 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000720 args->size))
721 return -EFAULT;
722
Chris Wilson4f27b752010-10-14 15:26:45 +0100723 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100724 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100725 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700726
Chris Wilson05394f32010-11-08 19:18:58 +0000727 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000728 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100729 ret = -ENOENT;
730 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 }
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Chris Wilson7dcd2492010-09-26 20:21:44 +0100733 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000734 if (args->offset > obj->base.size ||
735 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100736 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100737 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100738 }
739
Daniel Vetter1286ff72012-05-10 15:25:09 +0200740 /* prime objects have no backing filp to GEM pread/pwrite
741 * pages from.
742 */
743 if (!obj->base.filp) {
744 ret = -EINVAL;
745 goto out;
746 }
747
Chris Wilsondb53a302011-02-03 11:57:46 +0000748 trace_i915_gem_object_pread(obj, args->offset, args->size);
749
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200750 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700751
Chris Wilson35b62a82010-09-26 20:23:38 +0100752out:
Chris Wilson05394f32010-11-08 19:18:58 +0000753 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100754unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100755 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700756 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700757}
758
Keith Packard0839ccb2008-10-30 19:38:48 -0700759/* This is the fast write path which cannot handle
760 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700761 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700762
Keith Packard0839ccb2008-10-30 19:38:48 -0700763static inline int
764fast_user_write(struct io_mapping *mapping,
765 loff_t page_base, int page_offset,
766 char __user *user_data,
767 int length)
768{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700769 void __iomem *vaddr_atomic;
770 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700771 unsigned long unwritten;
772
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700773 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700774 /* We can use the cpu mem copy function because this is X86. */
775 vaddr = (void __force*)vaddr_atomic + page_offset;
776 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700778 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100779 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700780}
781
Eric Anholt3de09aa2009-03-09 09:42:23 -0700782/**
783 * This is the fast pwrite path, where we copy the data directly from the
784 * user into the GTT, uncached.
785 */
Eric Anholt673a3942008-07-30 12:06:12 -0700786static int
Chris Wilson05394f32010-11-08 19:18:58 +0000787i915_gem_gtt_pwrite_fast(struct drm_device *dev,
788 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700789 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000790 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700791{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300792 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700793 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700794 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700795 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200796 int page_offset, page_length, ret;
797
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100798 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200799 if (ret)
800 goto out;
801
802 ret = i915_gem_object_set_to_gtt_domain(obj, true);
803 if (ret)
804 goto out_unpin;
805
806 ret = i915_gem_object_put_fence(obj);
807 if (ret)
808 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700809
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200810 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700811 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700812
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700813 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700814
815 while (remain > 0) {
816 /* Operation in this page
817 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700818 * page_base = page offset within aperture
819 * page_offset = offset within page
820 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700821 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100822 page_base = offset & PAGE_MASK;
823 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 page_length = remain;
825 if ((page_offset + remain) > PAGE_SIZE)
826 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700827
Keith Packard0839ccb2008-10-30 19:38:48 -0700828 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700829 * source page isn't available. Return the error and we'll
830 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700831 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800832 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200833 page_offset, user_data, page_length)) {
834 ret = -EFAULT;
835 goto out_unpin;
836 }
Eric Anholt673a3942008-07-30 12:06:12 -0700837
Keith Packard0839ccb2008-10-30 19:38:48 -0700838 remain -= page_length;
839 user_data += page_length;
840 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700841 }
Eric Anholt673a3942008-07-30 12:06:12 -0700842
Daniel Vetter935aaa62012-03-25 19:47:35 +0200843out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800844 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200845out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700846 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700847}
848
Daniel Vetterd174bd62012-03-25 19:47:40 +0200849/* Per-page copy function for the shmem pwrite fastpath.
850 * Flushes invalid cachelines before writing to the target if
851 * needs_clflush_before is set and flushes out any written cachelines after
852 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700853static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200854shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
855 char __user *user_data,
856 bool page_do_bit17_swizzling,
857 bool needs_clflush_before,
858 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700859{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700862
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200863 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200864 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700865
Daniel Vetterd174bd62012-03-25 19:47:40 +0200866 vaddr = kmap_atomic(page);
867 if (needs_clflush_before)
868 drm_clflush_virt_range(vaddr + shmem_page_offset,
869 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000870 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
871 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 if (needs_clflush_after)
873 drm_clflush_virt_range(vaddr + shmem_page_offset,
874 page_length);
875 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700876
Chris Wilson755d2212012-09-04 21:02:55 +0100877 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700878}
879
Daniel Vetterd174bd62012-03-25 19:47:40 +0200880/* Only difference to the fast-path function is that this can handle bit17
881 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700882static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200883shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
884 char __user *user_data,
885 bool page_do_bit17_swizzling,
886 bool needs_clflush_before,
887 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700888{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 char *vaddr;
890 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700891
Daniel Vetterd174bd62012-03-25 19:47:40 +0200892 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200893 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200894 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
895 page_length,
896 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 if (page_do_bit17_swizzling)
898 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100899 user_data,
900 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200901 else
902 ret = __copy_from_user(vaddr + shmem_page_offset,
903 user_data,
904 page_length);
905 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200906 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
907 page_length,
908 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200909 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100910
Chris Wilson755d2212012-09-04 21:02:55 +0100911 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700912}
913
Eric Anholt40123c12009-03-09 13:42:30 -0700914static int
Daniel Vettere244a442012-03-25 19:47:28 +0200915i915_gem_shmem_pwrite(struct drm_device *dev,
916 struct drm_i915_gem_object *obj,
917 struct drm_i915_gem_pwrite *args,
918 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700919{
Eric Anholt40123c12009-03-09 13:42:30 -0700920 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100921 loff_t offset;
922 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100923 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100924 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200925 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200926 int needs_clflush_after = 0;
927 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200928 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700929
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200930 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700931 remain = args->size;
932
Daniel Vetter8c599672011-12-14 13:57:31 +0100933 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700934
Daniel Vetter58642882012-03-25 19:47:37 +0200935 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
936 /* If we're not in the cpu write domain, set ourself into the gtt
937 * write domain and manually flush cachelines (if required). This
938 * optimizes for the case when the gpu will use the data
939 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100940 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700941 ret = i915_gem_object_wait_rendering(obj, false);
942 if (ret)
943 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000944
945 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200946 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100947 /* Same trick applies to invalidate partially written cachelines read
948 * before writing. */
949 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
950 needs_clflush_before =
951 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200952
Chris Wilson755d2212012-09-04 21:02:55 +0100953 ret = i915_gem_object_get_pages(obj);
954 if (ret)
955 return ret;
956
957 i915_gem_object_pin_pages(obj);
958
Eric Anholt40123c12009-03-09 13:42:30 -0700959 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000960 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700961
Imre Deak67d5a502013-02-18 19:28:02 +0200962 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
963 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200964 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200965 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 if (remain <= 0)
968 break;
969
Eric Anholt40123c12009-03-09 13:42:30 -0700970 /* Operation in this page
971 *
Eric Anholt40123c12009-03-09 13:42:30 -0700972 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700973 * page_length = bytes to copy for this page
974 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100975 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700976
977 page_length = remain;
978 if ((shmem_page_offset + page_length) > PAGE_SIZE)
979 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 /* If we don't overwrite a cacheline completely we need to be
982 * careful to have up-to-date data by first clflushing. Don't
983 * overcomplicate things and flush the entire patch. */
984 partial_cacheline_write = needs_clflush_before &&
985 ((shmem_page_offset | page_length)
986 & (boot_cpu_data.x86_clflush_size - 1));
987
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
989 (page_to_phys(page) & (1 << 17)) != 0;
990
Daniel Vetterd174bd62012-03-25 19:47:40 +0200991 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
992 user_data, page_do_bit17_swizzling,
993 partial_cacheline_write,
994 needs_clflush_after);
995 if (ret == 0)
996 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700997
Daniel Vettere244a442012-03-25 19:47:28 +0200998 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200999 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001000 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1001 user_data, page_do_bit17_swizzling,
1002 partial_cacheline_write,
1003 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001004
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001006
Chris Wilson755d2212012-09-04 21:02:55 +01001007 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001009
Chris Wilson17793c92014-03-07 08:30:36 +00001010next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001011 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001012 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001013 offset += page_length;
1014 }
1015
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001016out:
Chris Wilson755d2212012-09-04 21:02:55 +01001017 i915_gem_object_unpin_pages(obj);
1018
Daniel Vettere244a442012-03-25 19:47:28 +02001019 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001020 /*
1021 * Fixup: Flush cpu caches in case we didn't flush the dirty
1022 * cachelines in-line while writing and the object moved
1023 * out of the cpu write domain while we've dropped the lock.
1024 */
1025 if (!needs_clflush_after &&
1026 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001027 if (i915_gem_clflush_object(obj, obj->pin_display))
1028 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001029 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001030 }
Eric Anholt40123c12009-03-09 13:42:30 -07001031
Daniel Vetter58642882012-03-25 19:47:37 +02001032 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001033 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001034
Eric Anholt40123c12009-03-09 13:42:30 -07001035 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001036}
1037
1038/**
1039 * Writes data to the object referenced by handle.
1040 *
1041 * On error, the contents of the buffer that were to be modified are undefined.
1042 */
1043int
1044i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001045 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001046{
1047 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001048 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001049 int ret;
1050
1051 if (args->size == 0)
1052 return 0;
1053
1054 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001055 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001056 args->size))
1057 return -EFAULT;
1058
Jani Nikulad330a952014-01-21 11:24:25 +02001059 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001060 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1061 args->size);
1062 if (ret)
1063 return -EFAULT;
1064 }
Eric Anholt673a3942008-07-30 12:06:12 -07001065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
1068 return ret;
1069
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = -ENOENT;
1073 goto unlock;
1074 }
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson7dcd2492010-09-26 20:21:44 +01001076 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001079 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001080 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001081 }
1082
Daniel Vetter1286ff72012-05-10 15:25:09 +02001083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
Chris Wilsondb53a302011-02-03 11:57:46 +00001091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
Daniel Vetter935aaa62012-03-25 19:47:35 +02001093 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
Chris Wilson2c225692013-08-09 12:26:45 +01001100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001107 }
Eric Anholt673a3942008-07-30 12:06:12 -07001108
Chris Wilson6a2c4232014-11-04 04:51:40 -08001109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001115
Chris Wilson35b62a82010-09-26 20:23:38 +01001116out:
Chris Wilson05394f32010-11-08 19:18:58 +00001117 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001119 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001120 return ret;
1121}
1122
Chris Wilsonb3612372012-08-24 09:35:08 +01001123int
Daniel Vetter33196de2012-11-14 17:14:05 +01001124i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001125 bool interruptible)
1126{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001127 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 /* Non-interruptible callers can't handle -EAGAIN, hence return
1129 * -EIO unconditionally for these. */
1130 if (!interruptible)
1131 return -EIO;
1132
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001133 /* Recovery complete, but the reset failed ... */
1134 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001135 return -EIO;
1136
McAulay, Alistair6689c162014-08-15 18:51:35 +01001137 /*
1138 * Check if GPU Reset is in progress - we need intel_ring_begin
1139 * to work properly to reinit the hw state while the gpu is
1140 * still marked as reset-in-progress. Handle this with a flag.
1141 */
1142 if (!error->reload_in_reset)
1143 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001144 }
1145
1146 return 0;
1147}
1148
1149/*
John Harrisonb6660d52014-11-24 18:49:30 +00001150 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301152int
John Harrisonb6660d52014-11-24 18:49:30 +00001153i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
1155 int ret;
1156
John Harrisonb6660d52014-11-24 18:49:30 +00001157 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001158
1159 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001160 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001161 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001162
1163 return ret;
1164}
1165
Chris Wilson094f9a52013-09-25 17:34:55 +01001166static void fake_irq(unsigned long data)
1167{
1168 wake_up_process((struct task_struct *)data);
1169}
1170
1171static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001172 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001173{
1174 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1175}
1176
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001177static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1178{
1179 if (file_priv == NULL)
1180 return true;
1181
1182 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1183}
1184
Chris Wilsonb3612372012-08-24 09:35:08 +01001185/**
John Harrison9c654812014-11-24 18:49:35 +00001186 * __i915_wait_request - wait until execution of request has finished
1187 * @req: duh!
1188 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001189 * @interruptible: do an interruptible wait (normally yes)
1190 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1191 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001192 * Note: It is of utmost importance that the passed in seqno and reset_counter
1193 * values have been read by the caller in an smp safe manner. Where read-side
1194 * locks are involved, it is sufficient to read the reset_counter before
1195 * unlocking the lock that protects the seqno. For lockless tricks, the
1196 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1197 * inserted.
1198 *
John Harrison9c654812014-11-24 18:49:35 +00001199 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001200 * errno with remaining time filled in timeout argument.
1201 */
John Harrison9c654812014-11-24 18:49:35 +00001202int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001203 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001204 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001205 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001206 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001207{
John Harrison9c654812014-11-24 18:49:35 +00001208 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001209 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001210 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001211 const bool irq_test_in_progress =
1212 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001214 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001215 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001216 int ret;
1217
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001218 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001219
John Harrison1b5a4332014-11-24 18:49:42 +00001220 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001221 return 0;
1222
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001223 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001224
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001225 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001226 gen6_rps_boost(dev_priv);
1227 if (file_priv)
1228 mod_delayed_work(dev_priv->wq,
1229 &file_priv->mm.idle_work,
1230 msecs_to_jiffies(100));
1231 }
1232
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001233 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001234 return -ENODEV;
1235
Chris Wilson094f9a52013-09-25 17:34:55 +01001236 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001237 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001238 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001239 for (;;) {
1240 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001241
Chris Wilson094f9a52013-09-25 17:34:55 +01001242 prepare_to_wait(&ring->irq_queue, &wait,
1243 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001244
Daniel Vetterf69061b2012-12-06 09:01:42 +01001245 /* We need to check whether any gpu reset happened in between
1246 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1248 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1249 * is truely gone. */
1250 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1251 if (ret == 0)
1252 ret = -EAGAIN;
1253 break;
1254 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001255
John Harrison1b5a4332014-11-24 18:49:42 +00001256 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001257 ret = 0;
1258 break;
1259 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001260
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 if (interruptible && signal_pending(current)) {
1262 ret = -ERESTARTSYS;
1263 break;
1264 }
1265
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001266 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001267 ret = -ETIME;
1268 break;
1269 }
1270
1271 timer.function = NULL;
1272 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001273 unsigned long expire;
1274
Chris Wilson094f9a52013-09-25 17:34:55 +01001275 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001276 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001277 mod_timer(&timer, expire);
1278 }
1279
Chris Wilson5035c272013-10-04 09:58:46 +01001280 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001281
Chris Wilson094f9a52013-09-25 17:34:55 +01001282 if (timer.function) {
1283 del_singleshot_timer_sync(&timer);
1284 destroy_timer_on_stack(&timer);
1285 }
1286 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001287 now = ktime_get_raw_ns();
John Harrison74328ee2014-11-24 18:49:38 +00001288 trace_i915_gem_request_wait_end(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001289
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001290 if (!irq_test_in_progress)
1291 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001292
1293 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001294
1295 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001296 s64 tres = *timeout - (now - before);
1297
1298 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001299 }
1300
Chris Wilson094f9a52013-09-25 17:34:55 +01001301 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001302}
1303
1304/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001305 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001306 * request and object lists appropriately for that event.
1307 */
1308int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001309i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001310{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001311 struct drm_device *dev;
1312 struct drm_i915_private *dev_priv;
1313 bool interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001314 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001315 int ret;
1316
Daniel Vettera4b3a572014-11-26 14:17:05 +01001317 BUG_ON(req == NULL);
1318
1319 dev = req->ring->dev;
1320 dev_priv = dev->dev_private;
1321 interruptible = dev_priv->mm.interruptible;
1322
Chris Wilsonb3612372012-08-24 09:35:08 +01001323 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001324
Daniel Vetter33196de2012-11-14 17:14:05 +01001325 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001326 if (ret)
1327 return ret;
1328
Daniel Vettera4b3a572014-11-26 14:17:05 +01001329 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001330 if (ret)
1331 return ret;
1332
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001333 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001334 i915_gem_request_reference(req);
John Harrison9c654812014-11-24 18:49:35 +00001335 ret = __i915_wait_request(req, reset_counter,
1336 interruptible, NULL, NULL);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001337 i915_gem_request_unreference(req);
1338 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001339}
1340
Chris Wilsond26e3af2013-06-29 22:05:26 +01001341static int
John Harrison8e6395492014-10-30 18:40:53 +00001342i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001343{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001344 if (!obj->active)
1345 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001346
1347 /* Manually manage the write flush as we may have not yet
1348 * retired the buffer.
1349 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001350 * Note that the last_write_req is always the earlier of
1351 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001352 * we know we have passed the last write.
1353 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001354 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001355
1356 return 0;
1357}
1358
Chris Wilsonb3612372012-08-24 09:35:08 +01001359/**
1360 * Ensures that all rendering to the object has completed and the object is
1361 * safe to unbind from the GTT or access from the CPU.
1362 */
1363static __must_check int
1364i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1365 bool readonly)
1366{
John Harrison97b2a6a2014-11-24 18:49:26 +00001367 struct drm_i915_gem_request *req;
Chris Wilsonb3612372012-08-24 09:35:08 +01001368 int ret;
1369
John Harrison97b2a6a2014-11-24 18:49:26 +00001370 req = readonly ? obj->last_write_req : obj->last_read_req;
1371 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001372 return 0;
1373
Daniel Vettera4b3a572014-11-26 14:17:05 +01001374 ret = i915_wait_request(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001375 if (ret)
1376 return ret;
1377
John Harrison8e6395492014-10-30 18:40:53 +00001378 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001379}
1380
Chris Wilson3236f572012-08-24 09:35:09 +01001381/* A nonblocking variant of the above wait. This is a highly dangerous routine
1382 * as the object state may change during this call.
1383 */
1384static __must_check int
1385i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001386 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001387 bool readonly)
1388{
John Harrison97b2a6a2014-11-24 18:49:26 +00001389 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001390 struct drm_device *dev = obj->base.dev;
1391 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001392 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001393 int ret;
1394
1395 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1396 BUG_ON(!dev_priv->mm.interruptible);
1397
John Harrison97b2a6a2014-11-24 18:49:26 +00001398 req = readonly ? obj->last_write_req : obj->last_read_req;
1399 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001400 return 0;
1401
Daniel Vetter33196de2012-11-14 17:14:05 +01001402 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001403 if (ret)
1404 return ret;
1405
John Harrisonb6660d52014-11-24 18:49:30 +00001406 ret = i915_gem_check_olr(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001407 if (ret)
1408 return ret;
1409
Daniel Vetterf69061b2012-12-06 09:01:42 +01001410 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00001411 i915_gem_request_reference(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001412 mutex_unlock(&dev->struct_mutex);
John Harrison9c654812014-11-24 18:49:35 +00001413 ret = __i915_wait_request(req, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001414 mutex_lock(&dev->struct_mutex);
John Harrisonff865882014-11-24 18:49:28 +00001415 i915_gem_request_unreference(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001416 if (ret)
1417 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001418
John Harrison8e6395492014-10-30 18:40:53 +00001419 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001420}
1421
Eric Anholt673a3942008-07-30 12:06:12 -07001422/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001423 * Called when user space prepares to use an object with the CPU, either
1424 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001425 */
1426int
1427i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001428 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001429{
1430 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001431 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001432 uint32_t read_domains = args->read_domains;
1433 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001434 int ret;
1435
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001436 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001437 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001438 return -EINVAL;
1439
Chris Wilson21d509e2009-06-06 09:46:02 +01001440 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001441 return -EINVAL;
1442
1443 /* Having something in the write domain implies it's in the read
1444 * domain, and only that read domain. Enforce that in the request.
1445 */
1446 if (write_domain != 0 && read_domains != write_domain)
1447 return -EINVAL;
1448
Chris Wilson76c1dec2010-09-25 11:22:51 +01001449 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001450 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001451 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001452
Chris Wilson05394f32010-11-08 19:18:58 +00001453 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001454 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001455 ret = -ENOENT;
1456 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001457 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001458
Chris Wilson3236f572012-08-24 09:35:09 +01001459 /* Try to flush the object off the GPU without holding the lock.
1460 * We will repeat the flush holding the lock in the normal manner
1461 * to catch cases where we are gazumped.
1462 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001463 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1464 file->driver_priv,
1465 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001466 if (ret)
1467 goto unref;
1468
Chris Wilson43566de2015-01-02 16:29:29 +05301469 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001470 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301471 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001472 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001473
Chris Wilson3236f572012-08-24 09:35:09 +01001474unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001475 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001476unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001477 mutex_unlock(&dev->struct_mutex);
1478 return ret;
1479}
1480
1481/**
1482 * Called when user space has done writes to this buffer
1483 */
1484int
1485i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001486 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001487{
1488 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001489 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001490 int ret = 0;
1491
Chris Wilson76c1dec2010-09-25 11:22:51 +01001492 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001493 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001494 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001495
Chris Wilson05394f32010-11-08 19:18:58 +00001496 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001497 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001498 ret = -ENOENT;
1499 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001500 }
1501
Eric Anholt673a3942008-07-30 12:06:12 -07001502 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001503 if (obj->pin_display)
1504 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001505
Chris Wilson05394f32010-11-08 19:18:58 +00001506 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001507unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001508 mutex_unlock(&dev->struct_mutex);
1509 return ret;
1510}
1511
1512/**
1513 * Maps the contents of an object, returning the address it is mapped
1514 * into.
1515 *
1516 * While the mapping holds a reference on the contents of the object, it doesn't
1517 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001518 *
1519 * IMPORTANT:
1520 *
1521 * DRM driver writers who look a this function as an example for how to do GEM
1522 * mmap support, please don't implement mmap support like here. The modern way
1523 * to implement DRM mmap support is with an mmap offset ioctl (like
1524 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1525 * That way debug tooling like valgrind will understand what's going on, hiding
1526 * the mmap call in a driver private ioctl will break that. The i915 driver only
1527 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001528 */
1529int
1530i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001531 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001532{
1533 struct drm_i915_gem_mmap *args = data;
1534 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001535 unsigned long addr;
1536
Chris Wilson05394f32010-11-08 19:18:58 +00001537 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001538 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001539 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001540
Daniel Vetter1286ff72012-05-10 15:25:09 +02001541 /* prime objects have no backing filp to GEM mmap
1542 * pages from.
1543 */
1544 if (!obj->filp) {
1545 drm_gem_object_unreference_unlocked(obj);
1546 return -EINVAL;
1547 }
1548
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001549 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001550 PROT_READ | PROT_WRITE, MAP_SHARED,
1551 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001552 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001553 if (IS_ERR((void *)addr))
1554 return addr;
1555
1556 args->addr_ptr = (uint64_t) addr;
1557
1558 return 0;
1559}
1560
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561/**
1562 * i915_gem_fault - fault a page into the GTT
1563 * vma: VMA in question
1564 * vmf: fault info
1565 *
1566 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1567 * from userspace. The fault handler takes care of binding the object to
1568 * the GTT (if needed), allocating and programming a fence register (again,
1569 * only if needed based on whether the old reg is still valid or the object
1570 * is tiled) and inserting a new PTE into the faulting process.
1571 *
1572 * Note that the faulting process may involve evicting existing objects
1573 * from the GTT and/or fence registers to make room. So performance may
1574 * suffer if the GTT working set is large or there are few fence registers
1575 * left.
1576 */
1577int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1578{
Chris Wilson05394f32010-11-08 19:18:58 +00001579 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1580 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001582 pgoff_t page_offset;
1583 unsigned long pfn;
1584 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001585 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001586
Paulo Zanonif65c9162013-11-27 18:20:34 -02001587 intel_runtime_pm_get(dev_priv);
1588
Jesse Barnesde151cf2008-11-12 10:03:55 -08001589 /* We don't use vmf->pgoff since that has the fake offset */
1590 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1591 PAGE_SHIFT;
1592
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001593 ret = i915_mutex_lock_interruptible(dev);
1594 if (ret)
1595 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001596
Chris Wilsondb53a302011-02-03 11:57:46 +00001597 trace_i915_gem_object_fault(obj, page_offset, true, write);
1598
Chris Wilson6e4930f2014-02-07 18:37:06 -02001599 /* Try to flush the object off the GPU first without holding the lock.
1600 * Upon reacquiring the lock, we will perform our sanity checks and then
1601 * repeat the flush holding the lock in the normal manner to catch cases
1602 * where we are gazumped.
1603 */
1604 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1605 if (ret)
1606 goto unlock;
1607
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001608 /* Access to snoopable pages through the GTT is incoherent. */
1609 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001610 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001611 goto unlock;
1612 }
1613
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001614 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001615 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001616 if (ret)
1617 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001618
Chris Wilsonc9839302012-11-20 10:45:17 +00001619 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1620 if (ret)
1621 goto unpin;
1622
1623 ret = i915_gem_object_get_fence(obj);
1624 if (ret)
1625 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001626
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001627 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001628 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1629 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001631 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001632 unsigned long size = min_t(unsigned long,
1633 vma->vm_end - vma->vm_start,
1634 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001635 int i;
1636
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001637 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001638 ret = vm_insert_pfn(vma,
1639 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1640 pfn + i);
1641 if (ret)
1642 break;
1643 }
1644
1645 obj->fault_mappable = true;
1646 } else
1647 ret = vm_insert_pfn(vma,
1648 (unsigned long)vmf->virtual_address,
1649 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001650unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001651 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001652unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001653 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001654out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001655 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001656 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001657 /*
1658 * We eat errors when the gpu is terminally wedged to avoid
1659 * userspace unduly crashing (gl has no provisions for mmaps to
1660 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1661 * and so needs to be reported.
1662 */
1663 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001664 ret = VM_FAULT_SIGBUS;
1665 break;
1666 }
Chris Wilson045e7692010-11-07 09:18:22 +00001667 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001668 /*
1669 * EAGAIN means the gpu is hung and we'll wait for the error
1670 * handler to reset everything when re-faulting in
1671 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001672 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001673 case 0:
1674 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001675 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001676 case -EBUSY:
1677 /*
1678 * EBUSY is ok: this just means that another thread
1679 * already did the job.
1680 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001681 ret = VM_FAULT_NOPAGE;
1682 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001683 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001684 ret = VM_FAULT_OOM;
1685 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001686 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001687 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001688 ret = VM_FAULT_SIGBUS;
1689 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001690 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001691 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001692 ret = VM_FAULT_SIGBUS;
1693 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001694 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001695
1696 intel_runtime_pm_put(dev_priv);
1697 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001698}
1699
1700/**
Chris Wilson901782b2009-07-10 08:18:50 +01001701 * i915_gem_release_mmap - remove physical page mappings
1702 * @obj: obj in question
1703 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001704 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001705 * relinquish ownership of the pages back to the system.
1706 *
1707 * It is vital that we remove the page mapping if we have mapped a tiled
1708 * object through the GTT and then lose the fence register due to
1709 * resource pressure. Similarly if the object has been moved out of the
1710 * aperture, than pages mapped into userspace must be revoked. Removing the
1711 * mapping will then trigger a page fault on the next user access, allowing
1712 * fixup by i915_gem_fault().
1713 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001714void
Chris Wilson05394f32010-11-08 19:18:58 +00001715i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001716{
Chris Wilson6299f992010-11-24 12:23:44 +00001717 if (!obj->fault_mappable)
1718 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001719
David Herrmann6796cb12014-01-03 14:24:19 +01001720 drm_vma_node_unmap(&obj->base.vma_node,
1721 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001722 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001723}
1724
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001725void
1726i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1727{
1728 struct drm_i915_gem_object *obj;
1729
1730 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1731 i915_gem_release_mmap(obj);
1732}
1733
Imre Deak0fa87792013-01-07 21:47:35 +02001734uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001735i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001736{
Chris Wilsone28f8712011-07-18 13:11:49 -07001737 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001738
1739 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001740 tiling_mode == I915_TILING_NONE)
1741 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001742
1743 /* Previous chips need a power-of-two fence region when tiling */
1744 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001745 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001746 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001747 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001748
Chris Wilsone28f8712011-07-18 13:11:49 -07001749 while (gtt_size < size)
1750 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001751
Chris Wilsone28f8712011-07-18 13:11:49 -07001752 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001753}
1754
Jesse Barnesde151cf2008-11-12 10:03:55 -08001755/**
1756 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1757 * @obj: object to check
1758 *
1759 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001760 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761 */
Imre Deakd8651102013-01-07 21:47:33 +02001762uint32_t
1763i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1764 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001765{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001766 /*
1767 * Minimum alignment is 4k (GTT page size), but might be greater
1768 * if a fence register is needed for the object.
1769 */
Imre Deakd8651102013-01-07 21:47:33 +02001770 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001771 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001772 return 4096;
1773
1774 /*
1775 * Previous chips need to be aligned to the size of the smallest
1776 * fence register that can contain the object.
1777 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001778 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001779}
1780
Chris Wilsond8cb5082012-08-11 15:41:03 +01001781static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1782{
1783 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1784 int ret;
1785
David Herrmann0de23972013-07-24 21:07:52 +02001786 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001787 return 0;
1788
Daniel Vetterda494d72012-12-20 15:11:16 +01001789 dev_priv->mm.shrinker_no_lock_stealing = true;
1790
Chris Wilsond8cb5082012-08-11 15:41:03 +01001791 ret = drm_gem_create_mmap_offset(&obj->base);
1792 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001793 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001794
1795 /* Badly fragmented mmap space? The only way we can recover
1796 * space is by destroying unwanted objects. We can't randomly release
1797 * mmap_offsets as userspace expects them to be persistent for the
1798 * lifetime of the objects. The closest we can is to release the
1799 * offsets on purgeable objects by truncating it and marking it purged,
1800 * which prevents userspace from ever using that object again.
1801 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001802 i915_gem_shrink(dev_priv,
1803 obj->base.size >> PAGE_SHIFT,
1804 I915_SHRINK_BOUND |
1805 I915_SHRINK_UNBOUND |
1806 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001807 ret = drm_gem_create_mmap_offset(&obj->base);
1808 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001809 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001810
1811 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001812 ret = drm_gem_create_mmap_offset(&obj->base);
1813out:
1814 dev_priv->mm.shrinker_no_lock_stealing = false;
1815
1816 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001817}
1818
1819static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1820{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001821 drm_gem_free_mmap_offset(&obj->base);
1822}
1823
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001824static int
Dave Airlieff72145b2011-02-07 12:16:14 +10001825i915_gem_mmap_gtt(struct drm_file *file,
1826 struct drm_device *dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001827 uint32_t handle, bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +10001828 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001829{
Chris Wilsonda761a62010-10-27 17:37:08 +01001830 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001831 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001832 int ret;
1833
Chris Wilson76c1dec2010-09-25 11:22:51 +01001834 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001835 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001836 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001837
Dave Airlieff72145b2011-02-07 12:16:14 +10001838 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001839 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001840 ret = -ENOENT;
1841 goto unlock;
1842 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001843
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001844 /*
1845 * We don't allow dumb mmaps on objects created using another
1846 * interface.
1847 */
1848 WARN_ONCE(dumb && !(obj->base.dumb || obj->base.import_attach),
1849 "Illegal dumb map of accelerated buffer.\n");
1850
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001851 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001852 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001853 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001854 }
1855
Chris Wilson05394f32010-11-08 19:18:58 +00001856 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001857 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001858 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001859 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001860 }
1861
Chris Wilsond8cb5082012-08-11 15:41:03 +01001862 ret = i915_gem_object_create_mmap_offset(obj);
1863 if (ret)
1864 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001865
David Herrmann0de23972013-07-24 21:07:52 +02001866 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001867
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001868out:
Chris Wilson05394f32010-11-08 19:18:58 +00001869 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001870unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001871 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001872 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001873}
1874
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001875int
1876i915_gem_dumb_map_offset(struct drm_file *file,
1877 struct drm_device *dev,
1878 uint32_t handle,
1879 uint64_t *offset)
1880{
1881 return i915_gem_mmap_gtt(file, dev, handle, true, offset);
1882}
1883
Dave Airlieff72145b2011-02-07 12:16:14 +10001884/**
1885 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1886 * @dev: DRM device
1887 * @data: GTT mapping ioctl data
1888 * @file: GEM object info
1889 *
1890 * Simply returns the fake offset to userspace so it can mmap it.
1891 * The mmap call will end up in drm_gem_mmap(), which will set things
1892 * up so we can get faults in the handler above.
1893 *
1894 * The fault handler will take care of binding the object into the GTT
1895 * (since it may have been evicted to make room for something), allocating
1896 * a fence register, and mapping the appropriate aperture address into
1897 * userspace.
1898 */
1899int
1900i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1901 struct drm_file *file)
1902{
1903 struct drm_i915_gem_mmap_gtt *args = data;
1904
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001905 return i915_gem_mmap_gtt(file, dev, args->handle, false, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001906}
1907
Chris Wilson55372522014-03-25 13:23:06 +00001908static inline int
1909i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1910{
1911 return obj->madv == I915_MADV_DONTNEED;
1912}
1913
Daniel Vetter225067e2012-08-20 10:23:20 +02001914/* Immediately discard the backing storage */
1915static void
1916i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001917{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001918 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001919
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001920 if (obj->base.filp == NULL)
1921 return;
1922
Daniel Vetter225067e2012-08-20 10:23:20 +02001923 /* Our goal here is to return as much of the memory as
1924 * is possible back to the system as we are called from OOM.
1925 * To do this we must instruct the shmfs to drop all of its
1926 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001927 */
Chris Wilson55372522014-03-25 13:23:06 +00001928 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001929 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001930}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001931
Chris Wilson55372522014-03-25 13:23:06 +00001932/* Try to discard unwanted pages */
1933static void
1934i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001935{
Chris Wilson55372522014-03-25 13:23:06 +00001936 struct address_space *mapping;
1937
1938 switch (obj->madv) {
1939 case I915_MADV_DONTNEED:
1940 i915_gem_object_truncate(obj);
1941 case __I915_MADV_PURGED:
1942 return;
1943 }
1944
1945 if (obj->base.filp == NULL)
1946 return;
1947
1948 mapping = file_inode(obj->base.filp)->i_mapping,
1949 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001950}
1951
Chris Wilson5cdf5882010-09-27 15:51:07 +01001952static void
Chris Wilson05394f32010-11-08 19:18:58 +00001953i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001954{
Imre Deak90797e62013-02-18 19:28:03 +02001955 struct sg_page_iter sg_iter;
1956 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001957
Chris Wilson05394f32010-11-08 19:18:58 +00001958 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001959
Chris Wilson6c085a72012-08-20 11:40:46 +02001960 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1961 if (ret) {
1962 /* In the event of a disaster, abandon all caches and
1963 * hope for the best.
1964 */
1965 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001966 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001967 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1968 }
1969
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001970 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001971 i915_gem_object_save_bit_17_swizzle(obj);
1972
Chris Wilson05394f32010-11-08 19:18:58 +00001973 if (obj->madv == I915_MADV_DONTNEED)
1974 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001975
Imre Deak90797e62013-02-18 19:28:03 +02001976 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001977 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001978
Chris Wilson05394f32010-11-08 19:18:58 +00001979 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001980 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001981
Chris Wilson05394f32010-11-08 19:18:58 +00001982 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001983 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001984
Chris Wilson9da3da62012-06-01 15:20:22 +01001985 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001986 }
Chris Wilson05394f32010-11-08 19:18:58 +00001987 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001988
Chris Wilson9da3da62012-06-01 15:20:22 +01001989 sg_free_table(obj->pages);
1990 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001991}
1992
Chris Wilsondd624af2013-01-15 12:39:35 +00001993int
Chris Wilson37e680a2012-06-07 15:38:42 +01001994i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1995{
1996 const struct drm_i915_gem_object_ops *ops = obj->ops;
1997
Chris Wilson2f745ad2012-09-04 21:02:58 +01001998 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001999 return 0;
2000
Chris Wilsona5570172012-09-04 21:02:54 +01002001 if (obj->pages_pin_count)
2002 return -EBUSY;
2003
Ben Widawsky98438772013-07-31 17:00:12 -07002004 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002005
Chris Wilsona2165e32012-12-03 11:49:00 +00002006 /* ->put_pages might need to allocate memory for the bit17 swizzle
2007 * array, hence protect them from being reaped by removing them from gtt
2008 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002009 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002010
Chris Wilson37e680a2012-06-07 15:38:42 +01002011 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002012 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002013
Chris Wilson55372522014-03-25 13:23:06 +00002014 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002015
2016 return 0;
2017}
2018
Chris Wilson21ab4e72014-09-09 11:16:08 +01002019unsigned long
2020i915_gem_shrink(struct drm_i915_private *dev_priv,
2021 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02002022{
Chris Wilson60a53722014-10-03 10:29:51 +01002023 const struct {
2024 struct list_head *list;
2025 unsigned int bit;
2026 } phases[] = {
2027 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
2028 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
2029 { NULL, 0 },
2030 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01002031 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02002032
Chris Wilson57094f82013-09-04 10:45:50 +01002033 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00002034 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01002035 * (due to retiring requests) we have to strictly process only
2036 * one element of the list at the time, and recheck the list
2037 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00002038 *
2039 * In particular, we must hold a reference whilst removing the
2040 * object as we may end up waiting for and/or retiring the objects.
2041 * This might release the final reference (held by the active list)
2042 * and result in the object being freed from under us. This is
2043 * similar to the precautions the eviction code must take whilst
2044 * removing objects.
2045 *
2046 * Also note that although these lists do not hold a reference to
2047 * the object we can safely grab one here: The final object
2048 * unreferencing and the bound_list are both protected by the
2049 * dev->struct_mutex and so we won't ever be able to observe an
2050 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01002051 */
Chris Wilson60a53722014-10-03 10:29:51 +01002052 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002053 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002054
Chris Wilson60a53722014-10-03 10:29:51 +01002055 if ((flags & phase->bit) == 0)
2056 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002057
Chris Wilson21ab4e72014-09-09 11:16:08 +01002058 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01002059 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002060 struct drm_i915_gem_object *obj;
2061 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01002062
Chris Wilson60a53722014-10-03 10:29:51 +01002063 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01002064 typeof(*obj), global_list);
2065 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002066
Chris Wilson60a53722014-10-03 10:29:51 +01002067 if (flags & I915_SHRINK_PURGEABLE &&
2068 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01002069 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01002070
Chris Wilson21ab4e72014-09-09 11:16:08 +01002071 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002072
Chris Wilson60a53722014-10-03 10:29:51 +01002073 /* For the unbound phase, this should be a no-op! */
2074 list_for_each_entry_safe(vma, v,
2075 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002076 if (i915_vma_unbind(vma))
2077 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002078
Chris Wilson21ab4e72014-09-09 11:16:08 +01002079 if (i915_gem_object_put_pages(obj) == 0)
2080 count += obj->base.size >> PAGE_SHIFT;
2081
2082 drm_gem_object_unreference(&obj->base);
2083 }
Chris Wilson60a53722014-10-03 10:29:51 +01002084 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002085 }
2086
2087 return count;
2088}
2089
Chris Wilsond9973b42013-10-04 10:33:00 +01002090static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002091i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2092{
Chris Wilson6c085a72012-08-20 11:40:46 +02002093 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002094 return i915_gem_shrink(dev_priv, LONG_MAX,
2095 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002096}
2097
Chris Wilson37e680a2012-06-07 15:38:42 +01002098static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002099i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002100{
Chris Wilson6c085a72012-08-20 11:40:46 +02002101 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002102 int page_count, i;
2103 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002104 struct sg_table *st;
2105 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002106 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002107 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002108 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002109 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002110
Chris Wilson6c085a72012-08-20 11:40:46 +02002111 /* Assert that the object is not currently in any GPU domain. As it
2112 * wasn't in the GTT, there shouldn't be any way it could have been in
2113 * a GPU cache
2114 */
2115 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2116 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2117
Chris Wilson9da3da62012-06-01 15:20:22 +01002118 st = kmalloc(sizeof(*st), GFP_KERNEL);
2119 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002120 return -ENOMEM;
2121
Chris Wilson9da3da62012-06-01 15:20:22 +01002122 page_count = obj->base.size / PAGE_SIZE;
2123 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002124 kfree(st);
2125 return -ENOMEM;
2126 }
2127
2128 /* Get the list of pages out of our struct file. They'll be pinned
2129 * at this point until we release them.
2130 *
2131 * Fail silently without starting the shrinker
2132 */
Al Viro496ad9a2013-01-23 17:07:38 -05002133 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002134 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002135 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002136 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002137 sg = st->sgl;
2138 st->nents = 0;
2139 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002140 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2141 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002142 i915_gem_shrink(dev_priv,
2143 page_count,
2144 I915_SHRINK_BOUND |
2145 I915_SHRINK_UNBOUND |
2146 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002147 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2148 }
2149 if (IS_ERR(page)) {
2150 /* We've tried hard to allocate the memory by reaping
2151 * our own buffer, now let the real VM do its job and
2152 * go down in flames if truly OOM.
2153 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002154 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002155 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002156 if (IS_ERR(page))
2157 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002158 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002159#ifdef CONFIG_SWIOTLB
2160 if (swiotlb_nr_tbl()) {
2161 st->nents++;
2162 sg_set_page(sg, page, PAGE_SIZE, 0);
2163 sg = sg_next(sg);
2164 continue;
2165 }
2166#endif
Imre Deak90797e62013-02-18 19:28:03 +02002167 if (!i || page_to_pfn(page) != last_pfn + 1) {
2168 if (i)
2169 sg = sg_next(sg);
2170 st->nents++;
2171 sg_set_page(sg, page, PAGE_SIZE, 0);
2172 } else {
2173 sg->length += PAGE_SIZE;
2174 }
2175 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002176
2177 /* Check that the i965g/gm workaround works. */
2178 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002179 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002180#ifdef CONFIG_SWIOTLB
2181 if (!swiotlb_nr_tbl())
2182#endif
2183 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002184 obj->pages = st;
2185
Eric Anholt673a3942008-07-30 12:06:12 -07002186 if (i915_gem_object_needs_bit17_swizzle(obj))
2187 i915_gem_object_do_bit_17_swizzle(obj);
2188
Daniel Vetter656bfa32014-11-20 09:26:30 +01002189 if (obj->tiling_mode != I915_TILING_NONE &&
2190 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2191 i915_gem_object_pin_pages(obj);
2192
Eric Anholt673a3942008-07-30 12:06:12 -07002193 return 0;
2194
2195err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002196 sg_mark_end(sg);
2197 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002198 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002199 sg_free_table(st);
2200 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002201
2202 /* shmemfs first checks if there is enough memory to allocate the page
2203 * and reports ENOSPC should there be insufficient, along with the usual
2204 * ENOMEM for a genuine allocation failure.
2205 *
2206 * We use ENOSPC in our driver to mean that we have run out of aperture
2207 * space and so want to translate the error from shmemfs back to our
2208 * usual understanding of ENOMEM.
2209 */
2210 if (PTR_ERR(page) == -ENOSPC)
2211 return -ENOMEM;
2212 else
2213 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002214}
2215
Chris Wilson37e680a2012-06-07 15:38:42 +01002216/* Ensure that the associated pages are gathered from the backing storage
2217 * and pinned into our object. i915_gem_object_get_pages() may be called
2218 * multiple times before they are released by a single call to
2219 * i915_gem_object_put_pages() - once the pages are no longer referenced
2220 * either as a result of memory pressure (reaping pages under the shrinker)
2221 * or as the object is itself released.
2222 */
2223int
2224i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2225{
2226 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2227 const struct drm_i915_gem_object_ops *ops = obj->ops;
2228 int ret;
2229
Chris Wilson2f745ad2012-09-04 21:02:58 +01002230 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002231 return 0;
2232
Chris Wilson43e28f02013-01-08 10:53:09 +00002233 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002234 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002235 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002236 }
2237
Chris Wilsona5570172012-09-04 21:02:54 +01002238 BUG_ON(obj->pages_pin_count);
2239
Chris Wilson37e680a2012-06-07 15:38:42 +01002240 ret = ops->get_pages(obj);
2241 if (ret)
2242 return ret;
2243
Ben Widawsky35c20a62013-05-31 11:28:48 -07002244 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002245 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002246}
2247
Ben Widawskye2d05a82013-09-24 09:57:58 -07002248static void
Chris Wilson05394f32010-11-08 19:18:58 +00002249i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002250 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002251{
John Harrison41c52412014-11-24 18:49:43 +00002252 struct drm_i915_gem_request *req;
2253 struct intel_engine_cs *old_ring;
Daniel Vetter617dbe22010-02-11 22:16:02 +01002254
Zou Nan hai852835f2010-05-21 09:08:56 +08002255 BUG_ON(ring == NULL);
John Harrison41c52412014-11-24 18:49:43 +00002256
2257 req = intel_ring_get_request(ring);
2258 old_ring = i915_gem_request_get_ring(obj->last_read_req);
2259
2260 if (old_ring != ring && obj->last_write_req) {
John Harrison97b2a6a2014-11-24 18:49:26 +00002261 /* Keep the request relative to the current ring */
2262 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002263 }
Eric Anholt673a3942008-07-30 12:06:12 -07002264
2265 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002266 if (!obj->active) {
2267 drm_gem_object_reference(&obj->base);
2268 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002269 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002270
Chris Wilson05394f32010-11-08 19:18:58 +00002271 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002272
John Harrison97b2a6a2014-11-24 18:49:26 +00002273 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002274}
2275
Ben Widawskye2d05a82013-09-24 09:57:58 -07002276void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002277 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002278{
2279 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2280 return i915_gem_object_move_to_active(vma->obj, ring);
2281}
2282
Chris Wilsoncaea7472010-11-12 13:53:37 +00002283static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002284i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2285{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002286 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002287
Chris Wilson65ce3022012-07-20 12:41:02 +01002288 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002289 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002290
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002291 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2292 if (!list_empty(&vma->mm_list))
2293 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002294 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002295
Daniel Vetterf99d7062014-06-19 16:01:59 +02002296 intel_fb_obj_flush(obj, true);
2297
Chris Wilson65ce3022012-07-20 12:41:02 +01002298 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002299
John Harrison97b2a6a2014-11-24 18:49:26 +00002300 i915_gem_request_assign(&obj->last_read_req, NULL);
2301 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002302 obj->base.write_domain = 0;
2303
John Harrison97b2a6a2014-11-24 18:49:26 +00002304 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002305
2306 obj->active = 0;
2307 drm_gem_object_unreference(&obj->base);
2308
2309 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002310}
Eric Anholt673a3942008-07-30 12:06:12 -07002311
Chris Wilsonc8725f32014-03-17 12:21:55 +00002312static void
2313i915_gem_object_retire(struct drm_i915_gem_object *obj)
2314{
John Harrison41c52412014-11-24 18:49:43 +00002315 if (obj->last_read_req == NULL)
Chris Wilsonc8725f32014-03-17 12:21:55 +00002316 return;
2317
John Harrison1b5a4332014-11-24 18:49:42 +00002318 if (i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002319 i915_gem_object_move_to_inactive(obj);
2320}
2321
Chris Wilson9d7730912012-11-27 16:22:52 +00002322static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002323i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002324{
Chris Wilson9d7730912012-11-27 16:22:52 +00002325 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002326 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002327 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002328
Chris Wilson107f27a52012-12-10 13:56:17 +02002329 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002330 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002331 ret = intel_ring_idle(ring);
2332 if (ret)
2333 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002334 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002335 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002336
2337 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002338 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002339 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002340
Ben Widawskyebc348b2014-04-29 14:52:28 -07002341 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2342 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002343 }
2344
2345 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002346}
2347
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002348int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2349{
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 int ret;
2352
2353 if (seqno == 0)
2354 return -EINVAL;
2355
2356 /* HWS page needs to be set less than what we
2357 * will inject to ring
2358 */
2359 ret = i915_gem_init_seqno(dev, seqno - 1);
2360 if (ret)
2361 return ret;
2362
2363 /* Carefully set the last_seqno value so that wrap
2364 * detection still works
2365 */
2366 dev_priv->next_seqno = seqno;
2367 dev_priv->last_seqno = seqno - 1;
2368 if (dev_priv->last_seqno == 0)
2369 dev_priv->last_seqno--;
2370
2371 return 0;
2372}
2373
Chris Wilson9d7730912012-11-27 16:22:52 +00002374int
2375i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002376{
Chris Wilson9d7730912012-11-27 16:22:52 +00002377 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002378
Chris Wilson9d7730912012-11-27 16:22:52 +00002379 /* reserve 0 for non-seqno */
2380 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002381 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002382 if (ret)
2383 return ret;
2384
2385 dev_priv->next_seqno = 1;
2386 }
2387
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002388 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002389 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002390}
2391
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002392int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002393 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002394 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002395{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002396 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002397 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002398 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002399 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002400 int ret;
2401
John Harrison6259cea2014-11-24 18:49:29 +00002402 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002403 if (WARN_ON(request == NULL))
2404 return -ENOMEM;
2405
2406 if (i915.enable_execlists) {
2407 struct intel_context *ctx = request->ctx;
2408 ringbuf = ctx->engine[ring->id].ringbuf;
2409 } else
2410 ringbuf = ring->buffer;
2411
2412 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002413 /*
2414 * Emit any outstanding flushes - execbuf can fail to emit the flush
2415 * after having emitted the batchbuffer command. Hence we need to fix
2416 * things up similar to emitting the lazy request. The difference here
2417 * is that the flush _must_ happen before the next request, no matter
2418 * what.
2419 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002420 if (i915.enable_execlists) {
2421 ret = logical_ring_flush_all_caches(ringbuf);
2422 if (ret)
2423 return ret;
2424 } else {
2425 ret = intel_ring_flush_all_caches(ring);
2426 if (ret)
2427 return ret;
2428 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002429
Chris Wilsona71d8d92012-02-15 11:25:36 +00002430 /* Record the position of the start of the request so that
2431 * should we detect the updated seqno part-way through the
2432 * GPU processing the request, we never over-estimate the
2433 * position of the head.
2434 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002435 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002436
Oscar Mateo48e29f52014-07-24 17:04:29 +01002437 if (i915.enable_execlists) {
2438 ret = ring->emit_request(ringbuf);
2439 if (ret)
2440 return ret;
2441 } else {
2442 ret = ring->add_request(ring);
2443 if (ret)
2444 return ret;
2445 }
Eric Anholt673a3942008-07-30 12:06:12 -07002446
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002447 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002448 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002449
2450 /* Whilst this request exists, batch_obj will be on the
2451 * active_list, and so will hold the active reference. Only when this
2452 * request is retired will the the batch_obj be moved onto the
2453 * inactive_list and lose its active reference. Hence we do not need
2454 * to explicitly hold another reference here.
2455 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002456 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002457
Oscar Mateo48e29f52014-07-24 17:04:29 +01002458 if (!i915.enable_execlists) {
2459 /* Hold a reference to the current context so that we can inspect
2460 * it later in case a hangcheck error event fires.
2461 */
2462 request->ctx = ring->last_context;
2463 if (request->ctx)
2464 i915_gem_context_reference(request->ctx);
2465 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002466
Eric Anholt673a3942008-07-30 12:06:12 -07002467 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002468 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002469 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002470
Chris Wilsondb53a302011-02-03 11:57:46 +00002471 if (file) {
2472 struct drm_i915_file_private *file_priv = file->driver_priv;
2473
Chris Wilson1c255952010-09-26 11:03:27 +01002474 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002475 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002476 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002477 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002478 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002479 }
Eric Anholt673a3942008-07-30 12:06:12 -07002480
John Harrison74328ee2014-11-24 18:49:38 +00002481 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002482 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002483
Daniel Vetter87255482014-11-19 20:36:48 +01002484 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002485
Daniel Vetter87255482014-11-19 20:36:48 +01002486 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2487 queue_delayed_work(dev_priv->wq,
2488 &dev_priv->mm.retire_work,
2489 round_jiffies_up_relative(HZ));
2490 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002491
Chris Wilson3cce4692010-10-27 16:11:02 +01002492 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002493}
2494
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002495static inline void
2496i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002497{
Chris Wilson1c255952010-09-26 11:03:27 +01002498 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002499
Chris Wilson1c255952010-09-26 11:03:27 +01002500 if (!file_priv)
2501 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002502
Chris Wilson1c255952010-09-26 11:03:27 +01002503 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002504 list_del(&request->client_list);
2505 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002506 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002507}
2508
Mika Kuoppala939fd762014-01-30 19:04:44 +02002509static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002510 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002511{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002512 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002513
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002514 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2515
2516 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002517 return true;
2518
2519 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002520 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002521 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002522 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002523 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2524 if (i915_stop_ring_allow_warn(dev_priv))
2525 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002526 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002527 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002528 }
2529
2530 return false;
2531}
2532
Mika Kuoppala939fd762014-01-30 19:04:44 +02002533static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002534 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002535 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002536{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002537 struct i915_ctx_hang_stats *hs;
2538
2539 if (WARN_ON(!ctx))
2540 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002541
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002542 hs = &ctx->hang_stats;
2543
2544 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002545 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002546 hs->batch_active++;
2547 hs->guilty_ts = get_seconds();
2548 } else {
2549 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002550 }
2551}
2552
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002553static void i915_gem_free_request(struct drm_i915_gem_request *request)
2554{
2555 list_del(&request->list);
2556 i915_gem_request_remove_from_client(request);
2557
John Harrisonabfe2622014-11-24 18:49:24 +00002558 i915_gem_request_unreference(request);
2559}
2560
2561void i915_gem_request_free(struct kref *req_ref)
2562{
2563 struct drm_i915_gem_request *req = container_of(req_ref,
2564 typeof(*req), ref);
2565 struct intel_context *ctx = req->ctx;
2566
Thomas Daniel0794aed2014-11-25 10:39:25 +00002567 if (ctx) {
2568 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002569 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002570
Thomas Daniel0794aed2014-11-25 10:39:25 +00002571 if (ctx != ring->default_context)
2572 intel_lr_context_unpin(ring, ctx);
2573 }
John Harrisonabfe2622014-11-24 18:49:24 +00002574
Oscar Mateodcb4c122014-11-13 10:28:10 +00002575 i915_gem_context_unreference(ctx);
2576 }
John Harrisonabfe2622014-11-24 18:49:24 +00002577
2578 kfree(req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002579}
2580
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002581struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002582i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002583{
Chris Wilson4db080f2013-12-04 11:37:09 +00002584 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002585
Chris Wilson4db080f2013-12-04 11:37:09 +00002586 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002587 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002588 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002589
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002590 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002591 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002592
2593 return NULL;
2594}
2595
2596static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002597 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002598{
2599 struct drm_i915_gem_request *request;
2600 bool ring_hung;
2601
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002602 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002603
2604 if (request == NULL)
2605 return;
2606
2607 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2608
Mika Kuoppala939fd762014-01-30 19:04:44 +02002609 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002610
2611 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002612 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002613}
2614
2615static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002616 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002617{
Chris Wilsondfaae392010-09-22 10:31:52 +01002618 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002619 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002620
Chris Wilson05394f32010-11-08 19:18:58 +00002621 obj = list_first_entry(&ring->active_list,
2622 struct drm_i915_gem_object,
2623 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002624
Chris Wilson05394f32010-11-08 19:18:58 +00002625 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002626 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002627
2628 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002629 * Clear the execlists queue up before freeing the requests, as those
2630 * are the ones that keep the context and ringbuffer backing objects
2631 * pinned in place.
2632 */
2633 while (!list_empty(&ring->execlist_queue)) {
2634 struct intel_ctx_submit_request *submit_req;
2635
2636 submit_req = list_first_entry(&ring->execlist_queue,
2637 struct intel_ctx_submit_request,
2638 execlist_link);
2639 list_del(&submit_req->execlist_link);
2640 intel_runtime_pm_put(dev_priv);
2641 i915_gem_context_unreference(submit_req->ctx);
2642 kfree(submit_req);
2643 }
2644
2645 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002646 * We must free the requests after all the corresponding objects have
2647 * been moved off active lists. Which is the same order as the normal
2648 * retire_requests function does. This is important if object hold
2649 * implicit references on things like e.g. ppgtt address spaces through
2650 * the request.
2651 */
2652 while (!list_empty(&ring->request_list)) {
2653 struct drm_i915_gem_request *request;
2654
2655 request = list_first_entry(&ring->request_list,
2656 struct drm_i915_gem_request,
2657 list);
2658
2659 i915_gem_free_request(request);
2660 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002661
John Harrison6259cea2014-11-24 18:49:29 +00002662 /* This may not have been flushed before the reset, so clean it now */
2663 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002664}
2665
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002666void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002667{
2668 struct drm_i915_private *dev_priv = dev->dev_private;
2669 int i;
2670
Daniel Vetter4b9de732011-10-09 21:52:02 +02002671 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002672 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002673
Daniel Vetter94a335d2013-07-17 14:51:28 +02002674 /*
2675 * Commit delayed tiling changes if we have an object still
2676 * attached to the fence, otherwise just clear the fence.
2677 */
2678 if (reg->obj) {
2679 i915_gem_object_update_fence(reg->obj, reg,
2680 reg->obj->tiling_mode);
2681 } else {
2682 i915_gem_write_fence(dev, i, NULL);
2683 }
Chris Wilson312817a2010-11-22 11:50:11 +00002684 }
2685}
2686
Chris Wilson069efc12010-09-30 16:53:18 +01002687void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002688{
Chris Wilsondfaae392010-09-22 10:31:52 +01002689 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002690 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002691 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002692
Chris Wilson4db080f2013-12-04 11:37:09 +00002693 /*
2694 * Before we free the objects from the requests, we need to inspect
2695 * them for finding the guilty party. As the requests only borrow
2696 * their reference to the objects, the inspection must be done first.
2697 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002698 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002699 i915_gem_reset_ring_status(dev_priv, ring);
2700
2701 for_each_ring(ring, dev_priv, i)
2702 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002703
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002704 i915_gem_context_reset(dev);
2705
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002706 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002707}
2708
2709/**
2710 * This function clears the request list as sequence numbers are passed.
2711 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002712void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002713i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002714{
Chris Wilsondb53a302011-02-03 11:57:46 +00002715 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002716 return;
2717
Chris Wilsondb53a302011-02-03 11:57:46 +00002718 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002719
Chris Wilsone9103032014-01-07 11:45:14 +00002720 /* Move any buffers on the active list that are no longer referenced
2721 * by the ringbuffer to the flushing/inactive lists as appropriate,
2722 * before we free the context associated with the requests.
2723 */
2724 while (!list_empty(&ring->active_list)) {
2725 struct drm_i915_gem_object *obj;
2726
2727 obj = list_first_entry(&ring->active_list,
2728 struct drm_i915_gem_object,
2729 ring_list);
2730
John Harrison1b5a4332014-11-24 18:49:42 +00002731 if (!i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsone9103032014-01-07 11:45:14 +00002732 break;
2733
2734 i915_gem_object_move_to_inactive(obj);
2735 }
2736
2737
Zou Nan hai852835f2010-05-21 09:08:56 +08002738 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002739 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002740 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002741
Zou Nan hai852835f2010-05-21 09:08:56 +08002742 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002743 struct drm_i915_gem_request,
2744 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002745
John Harrison1b5a4332014-11-24 18:49:42 +00002746 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002747 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002748
John Harrison74328ee2014-11-24 18:49:38 +00002749 trace_i915_gem_request_retire(request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002750
2751 /* This is one of the few common intersection points
2752 * between legacy ringbuffer submission and execlists:
2753 * we need to tell them apart in order to find the correct
2754 * ringbuffer to which the request belongs to.
2755 */
2756 if (i915.enable_execlists) {
2757 struct intel_context *ctx = request->ctx;
2758 ringbuf = ctx->engine[ring->id].ringbuf;
2759 } else
2760 ringbuf = ring->buffer;
2761
Chris Wilsona71d8d92012-02-15 11:25:36 +00002762 /* We know the GPU must have read the request to have
2763 * sent us the seqno + interrupt, so use the position
2764 * of tail of the request to update the last known position
2765 * of the GPU head.
2766 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002767 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002768
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002769 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002770 }
2771
John Harrison581c26e82014-11-24 18:49:39 +00002772 if (unlikely(ring->trace_irq_req &&
2773 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002774 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002775 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002776 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002777
Chris Wilsondb53a302011-02-03 11:57:46 +00002778 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002779}
2780
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002781bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002782i915_gem_retire_requests(struct drm_device *dev)
2783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002784 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002785 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002786 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002787 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002788
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002789 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002790 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002791 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002792 if (i915.enable_execlists) {
2793 unsigned long flags;
2794
2795 spin_lock_irqsave(&ring->execlist_lock, flags);
2796 idle &= list_empty(&ring->execlist_queue);
2797 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2798
2799 intel_execlists_retire_requests(ring);
2800 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002801 }
2802
2803 if (idle)
2804 mod_delayed_work(dev_priv->wq,
2805 &dev_priv->mm.idle_work,
2806 msecs_to_jiffies(100));
2807
2808 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002809}
2810
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002811static void
Eric Anholt673a3942008-07-30 12:06:12 -07002812i915_gem_retire_work_handler(struct work_struct *work)
2813{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002814 struct drm_i915_private *dev_priv =
2815 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2816 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002817 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002818
Chris Wilson891b48c2010-09-29 12:26:37 +01002819 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002820 idle = false;
2821 if (mutex_trylock(&dev->struct_mutex)) {
2822 idle = i915_gem_retire_requests(dev);
2823 mutex_unlock(&dev->struct_mutex);
2824 }
2825 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002826 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2827 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002828}
Chris Wilson891b48c2010-09-29 12:26:37 +01002829
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002830static void
2831i915_gem_idle_work_handler(struct work_struct *work)
2832{
2833 struct drm_i915_private *dev_priv =
2834 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002835
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002836 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002837}
2838
Ben Widawsky5816d642012-04-11 11:18:19 -07002839/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002840 * Ensures that an object will eventually get non-busy by flushing any required
2841 * write domains, emitting any outstanding lazy request and retiring and
2842 * completed requests.
2843 */
2844static int
2845i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2846{
John Harrison41c52412014-11-24 18:49:43 +00002847 struct intel_engine_cs *ring;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002848 int ret;
2849
2850 if (obj->active) {
John Harrison41c52412014-11-24 18:49:43 +00002851 ring = i915_gem_request_get_ring(obj->last_read_req);
2852
John Harrisonb6660d52014-11-24 18:49:30 +00002853 ret = i915_gem_check_olr(obj->last_read_req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002854 if (ret)
2855 return ret;
2856
John Harrison41c52412014-11-24 18:49:43 +00002857 i915_gem_retire_requests_ring(ring);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002858 }
2859
2860 return 0;
2861}
2862
2863/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002864 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2865 * @DRM_IOCTL_ARGS: standard ioctl arguments
2866 *
2867 * Returns 0 if successful, else an error is returned with the remaining time in
2868 * the timeout parameter.
2869 * -ETIME: object is still busy after timeout
2870 * -ERESTARTSYS: signal interrupted the wait
2871 * -ENONENT: object doesn't exist
2872 * Also possible, but rare:
2873 * -EAGAIN: GPU wedged
2874 * -ENOMEM: damn
2875 * -ENODEV: Internal IRQ fail
2876 * -E?: The add request failed
2877 *
2878 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2879 * non-zero timeout parameter the wait ioctl will wait for the given number of
2880 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2881 * without holding struct_mutex the object may become re-busied before this
2882 * function completes. A similar but shorter * race condition exists in the busy
2883 * ioctl
2884 */
2885int
2886i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2887{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002888 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002889 struct drm_i915_gem_wait *args = data;
2890 struct drm_i915_gem_object *obj;
John Harrisonff865882014-11-24 18:49:28 +00002891 struct drm_i915_gem_request *req;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002892 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002893 int ret = 0;
2894
Daniel Vetter11b5d512014-09-29 15:31:26 +02002895 if (args->flags != 0)
2896 return -EINVAL;
2897
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002898 ret = i915_mutex_lock_interruptible(dev);
2899 if (ret)
2900 return ret;
2901
2902 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2903 if (&obj->base == NULL) {
2904 mutex_unlock(&dev->struct_mutex);
2905 return -ENOENT;
2906 }
2907
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002908 /* Need to make sure the object gets inactive eventually. */
2909 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002910 if (ret)
2911 goto out;
2912
John Harrison97b2a6a2014-11-24 18:49:26 +00002913 if (!obj->active || !obj->last_read_req)
2914 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002915
John Harrisonff865882014-11-24 18:49:28 +00002916 req = obj->last_read_req;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002917
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002918 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002919 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002920 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002921 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002922 ret = -ETIME;
2923 goto out;
2924 }
2925
2926 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002927 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00002928 i915_gem_request_reference(req);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002929 mutex_unlock(&dev->struct_mutex);
2930
John Harrison9c654812014-11-24 18:49:35 +00002931 ret = __i915_wait_request(req, reset_counter, true, &args->timeout_ns,
2932 file->driver_priv);
John Harrisonff865882014-11-24 18:49:28 +00002933 mutex_lock(&dev->struct_mutex);
2934 i915_gem_request_unreference(req);
2935 mutex_unlock(&dev->struct_mutex);
2936 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002937
2938out:
2939 drm_gem_object_unreference(&obj->base);
2940 mutex_unlock(&dev->struct_mutex);
2941 return ret;
2942}
2943
2944/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002945 * i915_gem_object_sync - sync an object to a ring.
2946 *
2947 * @obj: object which may be in use on another ring.
2948 * @to: ring we wish to use the object on. May be NULL.
2949 *
2950 * This code is meant to abstract object synchronization with the GPU.
2951 * Calling with NULL implies synchronizing the object with the CPU
2952 * rather than a particular GPU ring.
2953 *
2954 * Returns 0 if successful, else propagates up the lower layer error.
2955 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002956int
2957i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002958 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002959{
John Harrison41c52412014-11-24 18:49:43 +00002960 struct intel_engine_cs *from;
Ben Widawsky2911a352012-04-05 14:47:36 -07002961 u32 seqno;
2962 int ret, idx;
2963
John Harrison41c52412014-11-24 18:49:43 +00002964 from = i915_gem_request_get_ring(obj->last_read_req);
2965
Ben Widawsky2911a352012-04-05 14:47:36 -07002966 if (from == NULL || to == from)
2967 return 0;
2968
Ben Widawsky5816d642012-04-11 11:18:19 -07002969 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002970 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002971
2972 idx = intel_ring_sync_index(from, to);
2973
John Harrison97b2a6a2014-11-24 18:49:26 +00002974 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002975 /* Optimization: Avoid semaphore sync when we are sure we already
2976 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002977 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002978 return 0;
2979
John Harrisonb6660d52014-11-24 18:49:30 +00002980 ret = i915_gem_check_olr(obj->last_read_req);
Ben Widawskyb4aca012012-04-25 20:50:12 -07002981 if (ret)
2982 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002983
John Harrison74328ee2014-11-24 18:49:38 +00002984 trace_i915_gem_ring_sync_to(from, to, obj->last_read_req);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002985 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002986 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00002987 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002988 * might have just caused seqno wrap under
2989 * the radar.
2990 */
John Harrison97b2a6a2014-11-24 18:49:26 +00002991 from->semaphore.sync_seqno[idx] =
2992 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07002993
Ben Widawskye3a5a222012-04-11 11:18:20 -07002994 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002995}
2996
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002997static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2998{
2999 u32 old_write_domain, old_read_domains;
3000
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003001 /* Force a pagefault for domain tracking on next user access */
3002 i915_gem_release_mmap(obj);
3003
Keith Packardb97c3d92011-06-24 21:02:59 -07003004 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3005 return;
3006
Chris Wilson97c809fd2012-10-09 19:24:38 +01003007 /* Wait for any direct GTT access to complete */
3008 mb();
3009
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003010 old_read_domains = obj->base.read_domains;
3011 old_write_domain = obj->base.write_domain;
3012
3013 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3014 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3015
3016 trace_i915_gem_object_change_domain(obj,
3017 old_read_domains,
3018 old_write_domain);
3019}
3020
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003021int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003022{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003023 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003024 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003025 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003026
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003027 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003028 return 0;
3029
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003030 if (!drm_mm_node_allocated(&vma->node)) {
3031 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003032 return 0;
3033 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003034
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003035 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003036 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003037
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003038 BUG_ON(obj->pages == NULL);
3039
Chris Wilsona8198ee2011-04-13 22:04:09 +01003040 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003041 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003042 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003043 /* Continue on if we fail due to EIO, the GPU is hung so we
3044 * should be safe and we need to cleanup or else we might
3045 * cause memory corruption through use-after-free.
3046 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003047
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003048 if (i915_is_ggtt(vma->vm) &&
3049 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003050 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003051
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003052 /* release the fence reg _after_ flushing */
3053 ret = i915_gem_object_put_fence(obj);
3054 if (ret)
3055 return ret;
3056 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003057
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003058 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003059
Ben Widawsky6f65e292013-12-06 14:10:56 -08003060 vma->unbind_vma(vma);
3061
Chris Wilson64bf9302014-02-25 14:23:28 +00003062 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003063 if (i915_is_ggtt(vma->vm)) {
3064 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3065 obj->map_and_fenceable = false;
3066 } else if (vma->ggtt_view.pages) {
3067 sg_free_table(vma->ggtt_view.pages);
3068 kfree(vma->ggtt_view.pages);
3069 vma->ggtt_view.pages = NULL;
3070 }
3071 }
Eric Anholt673a3942008-07-30 12:06:12 -07003072
Ben Widawsky2f633152013-07-17 12:19:03 -07003073 drm_mm_remove_node(&vma->node);
3074 i915_gem_vma_destroy(vma);
3075
3076 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003077 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003078 if (list_empty(&obj->vma_list)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003079 /* Throw away the active reference before
3080 * moving to the unbound list. */
3081 i915_gem_object_retire(obj);
3082
Armin Reese9490edb2014-07-11 10:20:07 -07003083 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003084 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003085 }
Eric Anholt673a3942008-07-30 12:06:12 -07003086
Chris Wilson70903c32013-12-04 09:59:09 +00003087 /* And finally now the object is completely decoupled from this vma,
3088 * we can drop its hold on the backing storage and allow it to be
3089 * reaped by the shrinker.
3090 */
3091 i915_gem_object_unpin_pages(obj);
3092
Chris Wilson88241782011-01-07 17:09:48 +00003093 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003094}
3095
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003096int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003097{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003098 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003099 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003100 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003101
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003102 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003103 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003104 if (!i915.enable_execlists) {
3105 ret = i915_switch_context(ring, ring->default_context);
3106 if (ret)
3107 return ret;
3108 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003109
Chris Wilson3e960502012-11-27 16:22:54 +00003110 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003111 if (ret)
3112 return ret;
3113 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003114
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003115 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003116}
3117
Chris Wilson9ce079e2012-04-17 15:31:30 +01003118static void i965_write_fence_reg(struct drm_device *dev, int reg,
3119 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003120{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003121 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003122 int fence_reg;
3123 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003124
Imre Deak56c844e2013-01-07 21:47:34 +02003125 if (INTEL_INFO(dev)->gen >= 6) {
3126 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3127 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3128 } else {
3129 fence_reg = FENCE_REG_965_0;
3130 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3131 }
3132
Chris Wilsond18b9612013-07-10 13:36:23 +01003133 fence_reg += reg * 8;
3134
3135 /* To w/a incoherency with non-atomic 64-bit register updates,
3136 * we split the 64-bit update into two 32-bit writes. In order
3137 * for a partial fence not to be evaluated between writes, we
3138 * precede the update with write to turn off the fence register,
3139 * and only enable the fence as the last step.
3140 *
3141 * For extra levels of paranoia, we make sure each step lands
3142 * before applying the next step.
3143 */
3144 I915_WRITE(fence_reg, 0);
3145 POSTING_READ(fence_reg);
3146
Chris Wilson9ce079e2012-04-17 15:31:30 +01003147 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003148 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003149 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003150
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003151 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003152 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003153 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003154 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003155 if (obj->tiling_mode == I915_TILING_Y)
3156 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3157 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003158
Chris Wilsond18b9612013-07-10 13:36:23 +01003159 I915_WRITE(fence_reg + 4, val >> 32);
3160 POSTING_READ(fence_reg + 4);
3161
3162 I915_WRITE(fence_reg + 0, val);
3163 POSTING_READ(fence_reg);
3164 } else {
3165 I915_WRITE(fence_reg + 4, 0);
3166 POSTING_READ(fence_reg + 4);
3167 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003168}
3169
Chris Wilson9ce079e2012-04-17 15:31:30 +01003170static void i915_write_fence_reg(struct drm_device *dev, int reg,
3171 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003172{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003173 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003174 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003175
Chris Wilson9ce079e2012-04-17 15:31:30 +01003176 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003177 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003178 int pitch_val;
3179 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003180
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003181 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003182 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003183 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3184 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3185 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003186
3187 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3188 tile_width = 128;
3189 else
3190 tile_width = 512;
3191
3192 /* Note: pitch better be a power of two tile widths */
3193 pitch_val = obj->stride / tile_width;
3194 pitch_val = ffs(pitch_val) - 1;
3195
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003196 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003197 if (obj->tiling_mode == I915_TILING_Y)
3198 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3199 val |= I915_FENCE_SIZE_BITS(size);
3200 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3201 val |= I830_FENCE_REG_VALID;
3202 } else
3203 val = 0;
3204
3205 if (reg < 8)
3206 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003207 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003208 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003209
Chris Wilson9ce079e2012-04-17 15:31:30 +01003210 I915_WRITE(reg, val);
3211 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003212}
3213
Chris Wilson9ce079e2012-04-17 15:31:30 +01003214static void i830_write_fence_reg(struct drm_device *dev, int reg,
3215 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003216{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003217 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003218 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003219
Chris Wilson9ce079e2012-04-17 15:31:30 +01003220 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003221 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003222 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003223
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003224 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003225 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003226 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3227 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3228 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003229
Chris Wilson9ce079e2012-04-17 15:31:30 +01003230 pitch_val = obj->stride / 128;
3231 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003232
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003233 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003234 if (obj->tiling_mode == I915_TILING_Y)
3235 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3236 val |= I830_FENCE_SIZE_BITS(size);
3237 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3238 val |= I830_FENCE_REG_VALID;
3239 } else
3240 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003241
Chris Wilson9ce079e2012-04-17 15:31:30 +01003242 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3243 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3244}
3245
Chris Wilsond0a57782012-10-09 19:24:37 +01003246inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3247{
3248 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3249}
3250
Chris Wilson9ce079e2012-04-17 15:31:30 +01003251static void i915_gem_write_fence(struct drm_device *dev, int reg,
3252 struct drm_i915_gem_object *obj)
3253{
Chris Wilsond0a57782012-10-09 19:24:37 +01003254 struct drm_i915_private *dev_priv = dev->dev_private;
3255
3256 /* Ensure that all CPU reads are completed before installing a fence
3257 * and all writes before removing the fence.
3258 */
3259 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3260 mb();
3261
Daniel Vetter94a335d2013-07-17 14:51:28 +02003262 WARN(obj && (!obj->stride || !obj->tiling_mode),
3263 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3264 obj->stride, obj->tiling_mode);
3265
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003266 if (IS_GEN2(dev))
3267 i830_write_fence_reg(dev, reg, obj);
3268 else if (IS_GEN3(dev))
3269 i915_write_fence_reg(dev, reg, obj);
3270 else if (INTEL_INFO(dev)->gen >= 4)
3271 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003272
3273 /* And similarly be paranoid that no direct access to this region
3274 * is reordered to before the fence is installed.
3275 */
3276 if (i915_gem_object_needs_mb(obj))
3277 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003278}
3279
Chris Wilson61050802012-04-17 15:31:31 +01003280static inline int fence_number(struct drm_i915_private *dev_priv,
3281 struct drm_i915_fence_reg *fence)
3282{
3283 return fence - dev_priv->fence_regs;
3284}
3285
3286static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3287 struct drm_i915_fence_reg *fence,
3288 bool enable)
3289{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003290 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003291 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003292
Chris Wilson46a0b632013-07-10 13:36:24 +01003293 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003294
3295 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003296 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003297 fence->obj = obj;
3298 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3299 } else {
3300 obj->fence_reg = I915_FENCE_REG_NONE;
3301 fence->obj = NULL;
3302 list_del_init(&fence->lru_list);
3303 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003304 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003305}
3306
Chris Wilsond9e86c02010-11-10 16:40:20 +00003307static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003308i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003309{
John Harrison97b2a6a2014-11-24 18:49:26 +00003310 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003311 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003312 if (ret)
3313 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003314
John Harrison97b2a6a2014-11-24 18:49:26 +00003315 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003316 }
3317
3318 return 0;
3319}
3320
3321int
3322i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3323{
Chris Wilson61050802012-04-17 15:31:31 +01003324 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003325 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003326 int ret;
3327
Chris Wilsond0a57782012-10-09 19:24:37 +01003328 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003329 if (ret)
3330 return ret;
3331
Chris Wilson61050802012-04-17 15:31:31 +01003332 if (obj->fence_reg == I915_FENCE_REG_NONE)
3333 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003334
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003335 fence = &dev_priv->fence_regs[obj->fence_reg];
3336
Daniel Vetteraff10b302014-02-14 14:06:05 +01003337 if (WARN_ON(fence->pin_count))
3338 return -EBUSY;
3339
Chris Wilson61050802012-04-17 15:31:31 +01003340 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003341 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003342
3343 return 0;
3344}
3345
3346static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003347i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003348{
Daniel Vetterae3db242010-02-19 11:51:58 +01003349 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003350 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003351 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003352
3353 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003354 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003355 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3356 reg = &dev_priv->fence_regs[i];
3357 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003358 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003359
Chris Wilson1690e1e2011-12-14 13:57:08 +01003360 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003361 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003362 }
3363
Chris Wilsond9e86c02010-11-10 16:40:20 +00003364 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003365 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003366
3367 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003368 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003369 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003370 continue;
3371
Chris Wilson8fe301a2012-04-17 15:31:28 +01003372 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003373 }
3374
Chris Wilson5dce5b932014-01-20 10:17:36 +00003375deadlock:
3376 /* Wait for completion of pending flips which consume fences */
3377 if (intel_has_pending_fb_unpin(dev))
3378 return ERR_PTR(-EAGAIN);
3379
3380 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003381}
3382
Jesse Barnesde151cf2008-11-12 10:03:55 -08003383/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003384 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003385 * @obj: object to map through a fence reg
3386 *
3387 * When mapping objects through the GTT, userspace wants to be able to write
3388 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003389 * This function walks the fence regs looking for a free one for @obj,
3390 * stealing one if it can't find any.
3391 *
3392 * It then sets up the reg based on the object's properties: address, pitch
3393 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003394 *
3395 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003396 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003397int
Chris Wilson06d98132012-04-17 15:31:24 +01003398i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003399{
Chris Wilson05394f32010-11-08 19:18:58 +00003400 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003401 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003402 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003403 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003404 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003405
Chris Wilson14415742012-04-17 15:31:33 +01003406 /* Have we updated the tiling parameters upon the object and so
3407 * will need to serialise the write to the associated fence register?
3408 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003409 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003410 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003411 if (ret)
3412 return ret;
3413 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003414
Chris Wilsond9e86c02010-11-10 16:40:20 +00003415 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003416 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3417 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003418 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003419 list_move_tail(&reg->lru_list,
3420 &dev_priv->mm.fence_list);
3421 return 0;
3422 }
3423 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003424 if (WARN_ON(!obj->map_and_fenceable))
3425 return -EINVAL;
3426
Chris Wilson14415742012-04-17 15:31:33 +01003427 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003428 if (IS_ERR(reg))
3429 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003430
Chris Wilson14415742012-04-17 15:31:33 +01003431 if (reg->obj) {
3432 struct drm_i915_gem_object *old = reg->obj;
3433
Chris Wilsond0a57782012-10-09 19:24:37 +01003434 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003435 if (ret)
3436 return ret;
3437
Chris Wilson14415742012-04-17 15:31:33 +01003438 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003439 }
Chris Wilson14415742012-04-17 15:31:33 +01003440 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003441 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003442
Chris Wilson14415742012-04-17 15:31:33 +01003443 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003444
Chris Wilson9ce079e2012-04-17 15:31:30 +01003445 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003446}
3447
Chris Wilson4144f9b2014-09-11 08:43:48 +01003448static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003449 unsigned long cache_level)
3450{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003451 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003452 struct drm_mm_node *other;
3453
Chris Wilson4144f9b2014-09-11 08:43:48 +01003454 /*
3455 * On some machines we have to be careful when putting differing types
3456 * of snoopable memory together to avoid the prefetcher crossing memory
3457 * domains and dying. During vm initialisation, we decide whether or not
3458 * these constraints apply and set the drm_mm.color_adjust
3459 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003460 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003461 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003462 return true;
3463
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003464 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003465 return true;
3466
3467 if (list_empty(&gtt_space->node_list))
3468 return true;
3469
3470 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3471 if (other->allocated && !other->hole_follows && other->color != cache_level)
3472 return false;
3473
3474 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3475 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3476 return false;
3477
3478 return true;
3479}
3480
Jesse Barnesde151cf2008-11-12 10:03:55 -08003481/**
Eric Anholt673a3942008-07-30 12:06:12 -07003482 * Finds free space in the GTT aperture and binds the object there.
3483 */
Daniel Vetter262de142014-02-14 14:01:20 +01003484static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003485i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3486 struct i915_address_space *vm,
3487 unsigned alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003488 uint64_t flags,
3489 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07003490{
Chris Wilson05394f32010-11-08 19:18:58 +00003491 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003492 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003493 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003494 unsigned long start =
3495 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3496 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003497 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003498 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003499 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003500
Chris Wilsone28f8712011-07-18 13:11:49 -07003501 fence_size = i915_gem_get_gtt_size(dev,
3502 obj->base.size,
3503 obj->tiling_mode);
3504 fence_alignment = i915_gem_get_gtt_alignment(dev,
3505 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003506 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003507 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003508 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003509 obj->base.size,
3510 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003511
Eric Anholt673a3942008-07-30 12:06:12 -07003512 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003513 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003514 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003515 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003516 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003517 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003518 }
3519
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003520 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003521
Chris Wilson654fc602010-05-27 13:18:21 +01003522 /* If the object is bigger than the entire aperture, reject it early
3523 * before evicting everything in a vain attempt to find space.
3524 */
Chris Wilsond23db882014-05-23 08:48:08 +02003525 if (obj->base.size > end) {
3526 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003527 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003528 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003529 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003530 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003531 }
3532
Chris Wilson37e680a2012-06-07 15:38:42 +01003533 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003534 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003535 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003536
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003537 i915_gem_object_pin_pages(obj);
3538
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003539 vma = i915_gem_obj_lookup_or_create_vma_view(obj, vm, view);
Daniel Vetter262de142014-02-14 14:01:20 +01003540 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003541 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003542
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003543search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003544 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003545 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003546 obj->cache_level,
3547 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003548 DRM_MM_SEARCH_DEFAULT,
3549 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003550 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003551 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003552 obj->cache_level,
3553 start, end,
3554 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003555 if (ret == 0)
3556 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003557
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003558 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003559 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003560 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003561 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003562 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003563 }
3564
Daniel Vetter74163902012-02-15 23:50:21 +01003565 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003566 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003567 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003568
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003569 trace_i915_vma_bind(vma, flags);
3570 ret = i915_vma_bind(vma, obj->cache_level,
3571 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
3572 if (ret)
3573 goto err_finish_gtt;
3574
Ben Widawsky35c20a62013-05-31 11:28:48 -07003575 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003576 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003577
Daniel Vetter262de142014-02-14 14:01:20 +01003578 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003579
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003580err_finish_gtt:
3581 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003582err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003583 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003584err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003585 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003586 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003587err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003588 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003589 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003590}
3591
Chris Wilson000433b2013-08-08 14:41:09 +01003592bool
Chris Wilson2c225692013-08-09 12:26:45 +01003593i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3594 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003595{
Eric Anholt673a3942008-07-30 12:06:12 -07003596 /* If we don't have a page list set up, then we're not pinned
3597 * to GPU, and we can ignore the cache flush because it'll happen
3598 * again at bind time.
3599 */
Chris Wilson05394f32010-11-08 19:18:58 +00003600 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003601 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003602
Imre Deak769ce462013-02-13 21:56:05 +02003603 /*
3604 * Stolen memory is always coherent with the GPU as it is explicitly
3605 * marked as wc by the system, or the system is cache-coherent.
3606 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003607 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003608 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003609
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003610 /* If the GPU is snooping the contents of the CPU cache,
3611 * we do not need to manually clear the CPU cache lines. However,
3612 * the caches are only snooped when the render cache is
3613 * flushed/invalidated. As we always have to emit invalidations
3614 * and flushes when moving into and out of the RENDER domain, correct
3615 * snooping behaviour occurs naturally as the result of our domain
3616 * tracking.
3617 */
Chris Wilson2c225692013-08-09 12:26:45 +01003618 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003619 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003620
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003621 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003622 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003623
3624 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003625}
3626
3627/** Flushes the GTT write domain for the object if it's dirty. */
3628static void
Chris Wilson05394f32010-11-08 19:18:58 +00003629i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003630{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003631 uint32_t old_write_domain;
3632
Chris Wilson05394f32010-11-08 19:18:58 +00003633 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003634 return;
3635
Chris Wilson63256ec2011-01-04 18:42:07 +00003636 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003637 * to it immediately go to main memory as far as we know, so there's
3638 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003639 *
3640 * However, we do have to enforce the order so that all writes through
3641 * the GTT land before any writes to the device, such as updates to
3642 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003643 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003644 wmb();
3645
Chris Wilson05394f32010-11-08 19:18:58 +00003646 old_write_domain = obj->base.write_domain;
3647 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003648
Daniel Vetterf99d7062014-06-19 16:01:59 +02003649 intel_fb_obj_flush(obj, false);
3650
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003651 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003652 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003653 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003654}
3655
3656/** Flushes the CPU write domain for the object if it's dirty. */
3657static void
Chris Wilson2c225692013-08-09 12:26:45 +01003658i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3659 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003660{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003661 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003662
Chris Wilson05394f32010-11-08 19:18:58 +00003663 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003664 return;
3665
Chris Wilson000433b2013-08-08 14:41:09 +01003666 if (i915_gem_clflush_object(obj, force))
3667 i915_gem_chipset_flush(obj->base.dev);
3668
Chris Wilson05394f32010-11-08 19:18:58 +00003669 old_write_domain = obj->base.write_domain;
3670 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003671
Daniel Vetterf99d7062014-06-19 16:01:59 +02003672 intel_fb_obj_flush(obj, false);
3673
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003674 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003675 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003676 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003677}
3678
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003679/**
3680 * Moves a single object to the GTT read, and possibly write domain.
3681 *
3682 * This function returns when the move is complete, including waiting on
3683 * flushes to occur.
3684 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003685int
Chris Wilson20217462010-11-23 15:26:33 +00003686i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003687{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003688 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303689 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003690 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003691
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003692 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3693 return 0;
3694
Chris Wilson0201f1e2012-07-20 12:41:01 +01003695 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003696 if (ret)
3697 return ret;
3698
Chris Wilsonc8725f32014-03-17 12:21:55 +00003699 i915_gem_object_retire(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303700
3701 /* Flush and acquire obj->pages so that we are coherent through
3702 * direct access in memory with previous cached writes through
3703 * shmemfs and that our cache domain tracking remains valid.
3704 * For example, if the obj->filp was moved to swap without us
3705 * being notified and releasing the pages, we would mistakenly
3706 * continue to assume that the obj remained out of the CPU cached
3707 * domain.
3708 */
3709 ret = i915_gem_object_get_pages(obj);
3710 if (ret)
3711 return ret;
3712
Chris Wilson2c225692013-08-09 12:26:45 +01003713 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003714
Chris Wilsond0a57782012-10-09 19:24:37 +01003715 /* Serialise direct access to this object with the barriers for
3716 * coherent writes from the GPU, by effectively invalidating the
3717 * GTT domain upon first access.
3718 */
3719 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3720 mb();
3721
Chris Wilson05394f32010-11-08 19:18:58 +00003722 old_write_domain = obj->base.write_domain;
3723 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003724
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003725 /* It should now be out of any other write domains, and we can update
3726 * the domain values for our changes.
3727 */
Chris Wilson05394f32010-11-08 19:18:58 +00003728 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3729 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003730 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003731 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3732 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3733 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003734 }
3735
Daniel Vetterf99d7062014-06-19 16:01:59 +02003736 if (write)
3737 intel_fb_obj_invalidate(obj, NULL);
3738
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003739 trace_i915_gem_object_change_domain(obj,
3740 old_read_domains,
3741 old_write_domain);
3742
Chris Wilson8325a092012-04-24 15:52:35 +01003743 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303744 vma = i915_gem_obj_to_ggtt(obj);
3745 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003746 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303747 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003748
Eric Anholte47c68e2008-11-14 13:35:19 -08003749 return 0;
3750}
3751
Chris Wilsone4ffd172011-04-04 09:44:39 +01003752int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3753 enum i915_cache_level cache_level)
3754{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003755 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003756 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003757 int ret;
3758
3759 if (obj->cache_level == cache_level)
3760 return 0;
3761
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003762 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003763 DRM_DEBUG("can not change the cache level of pinned objects\n");
3764 return -EBUSY;
3765 }
3766
Chris Wilsondf6f7832014-03-21 07:40:56 +00003767 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003768 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003769 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003770 if (ret)
3771 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003772 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003773 }
3774
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003775 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003776 ret = i915_gem_object_finish_gpu(obj);
3777 if (ret)
3778 return ret;
3779
3780 i915_gem_object_finish_gtt(obj);
3781
3782 /* Before SandyBridge, you could not use tiling or fence
3783 * registers with snooped memory, so relinquish any fences
3784 * currently pointing to our region in the aperture.
3785 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003786 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003787 ret = i915_gem_object_put_fence(obj);
3788 if (ret)
3789 return ret;
3790 }
3791
Ben Widawsky6f65e292013-12-06 14:10:56 -08003792 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003793 if (drm_mm_node_allocated(&vma->node)) {
3794 ret = i915_vma_bind(vma, cache_level,
3795 vma->bound & GLOBAL_BIND);
3796 if (ret)
3797 return ret;
3798 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003799 }
3800
Chris Wilson2c225692013-08-09 12:26:45 +01003801 list_for_each_entry(vma, &obj->vma_list, vma_link)
3802 vma->node.color = cache_level;
3803 obj->cache_level = cache_level;
3804
3805 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003806 u32 old_read_domains, old_write_domain;
3807
3808 /* If we're coming from LLC cached, then we haven't
3809 * actually been tracking whether the data is in the
3810 * CPU cache or not, since we only allow one bit set
3811 * in obj->write_domain and have been skipping the clflushes.
3812 * Just set it to the CPU cache for now.
3813 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003814 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003815 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003816
3817 old_read_domains = obj->base.read_domains;
3818 old_write_domain = obj->base.write_domain;
3819
3820 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3821 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3822
3823 trace_i915_gem_object_change_domain(obj,
3824 old_read_domains,
3825 old_write_domain);
3826 }
3827
Chris Wilsone4ffd172011-04-04 09:44:39 +01003828 return 0;
3829}
3830
Ben Widawsky199adf42012-09-21 17:01:20 -07003831int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3832 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003833{
Ben Widawsky199adf42012-09-21 17:01:20 -07003834 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003835 struct drm_i915_gem_object *obj;
3836 int ret;
3837
3838 ret = i915_mutex_lock_interruptible(dev);
3839 if (ret)
3840 return ret;
3841
3842 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3843 if (&obj->base == NULL) {
3844 ret = -ENOENT;
3845 goto unlock;
3846 }
3847
Chris Wilson651d7942013-08-08 14:41:10 +01003848 switch (obj->cache_level) {
3849 case I915_CACHE_LLC:
3850 case I915_CACHE_L3_LLC:
3851 args->caching = I915_CACHING_CACHED;
3852 break;
3853
Chris Wilson4257d3b2013-08-08 14:41:11 +01003854 case I915_CACHE_WT:
3855 args->caching = I915_CACHING_DISPLAY;
3856 break;
3857
Chris Wilson651d7942013-08-08 14:41:10 +01003858 default:
3859 args->caching = I915_CACHING_NONE;
3860 break;
3861 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003862
3863 drm_gem_object_unreference(&obj->base);
3864unlock:
3865 mutex_unlock(&dev->struct_mutex);
3866 return ret;
3867}
3868
Ben Widawsky199adf42012-09-21 17:01:20 -07003869int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3870 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003871{
Ben Widawsky199adf42012-09-21 17:01:20 -07003872 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003873 struct drm_i915_gem_object *obj;
3874 enum i915_cache_level level;
3875 int ret;
3876
Ben Widawsky199adf42012-09-21 17:01:20 -07003877 switch (args->caching) {
3878 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003879 level = I915_CACHE_NONE;
3880 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003881 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003882 level = I915_CACHE_LLC;
3883 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003884 case I915_CACHING_DISPLAY:
3885 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3886 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003887 default:
3888 return -EINVAL;
3889 }
3890
Ben Widawsky3bc29132012-09-26 16:15:20 -07003891 ret = i915_mutex_lock_interruptible(dev);
3892 if (ret)
3893 return ret;
3894
Chris Wilsone6994ae2012-07-10 10:27:08 +01003895 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3896 if (&obj->base == NULL) {
3897 ret = -ENOENT;
3898 goto unlock;
3899 }
3900
3901 ret = i915_gem_object_set_cache_level(obj, level);
3902
3903 drm_gem_object_unreference(&obj->base);
3904unlock:
3905 mutex_unlock(&dev->struct_mutex);
3906 return ret;
3907}
3908
Chris Wilsoncc98b412013-08-09 12:25:09 +01003909static bool is_pin_display(struct drm_i915_gem_object *obj)
3910{
Oscar Mateo19656432014-05-16 14:20:43 +01003911 struct i915_vma *vma;
3912
Oscar Mateo19656432014-05-16 14:20:43 +01003913 vma = i915_gem_obj_to_ggtt(obj);
3914 if (!vma)
3915 return false;
3916
Daniel Vetter4feb7652014-11-24 11:21:52 +01003917 /* There are 2 sources that pin objects:
Chris Wilsoncc98b412013-08-09 12:25:09 +01003918 * 1. The display engine (scanouts, sprites, cursors);
3919 * 2. Reservations for execbuffer;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003920 *
3921 * We can ignore reservations as we hold the struct_mutex and
Daniel Vetter4feb7652014-11-24 11:21:52 +01003922 * are only called outside of the reservation path.
Chris Wilsoncc98b412013-08-09 12:25:09 +01003923 */
Daniel Vetter4feb7652014-11-24 11:21:52 +01003924 return vma->pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003925}
3926
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003927/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003928 * Prepare buffer for display plane (scanout, cursors, etc).
3929 * Can be called from an uninterruptible phase (modesetting) and allows
3930 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003931 */
3932int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003933i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3934 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003935 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003936{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003937 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003938 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003939 int ret;
3940
John Harrison41c52412014-11-24 18:49:43 +00003941 if (pipelined != i915_gem_request_get_ring(obj->last_read_req)) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003942 ret = i915_gem_object_sync(obj, pipelined);
3943 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003944 return ret;
3945 }
3946
Chris Wilsoncc98b412013-08-09 12:25:09 +01003947 /* Mark the pin_display early so that we account for the
3948 * display coherency whilst setting up the cache domains.
3949 */
Oscar Mateo19656432014-05-16 14:20:43 +01003950 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003951 obj->pin_display = true;
3952
Eric Anholta7ef0642011-03-29 16:59:54 -07003953 /* The display engine is not coherent with the LLC cache on gen6. As
3954 * a result, we make sure that the pinning that is about to occur is
3955 * done with uncached PTEs. This is lowest common denominator for all
3956 * chipsets.
3957 *
3958 * However for gen6+, we could do better by using the GFDT bit instead
3959 * of uncaching, which would allow us to flush all the LLC-cached data
3960 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3961 */
Chris Wilson651d7942013-08-08 14:41:10 +01003962 ret = i915_gem_object_set_cache_level(obj,
3963 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003964 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003965 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003966
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003967 /* As the user may map the buffer once pinned in the display plane
3968 * (e.g. libkms for the bootup splash), we have to ensure that we
3969 * always use map_and_fenceable for all scanout buffers.
3970 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003971 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003972 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003973 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003974
Chris Wilson2c225692013-08-09 12:26:45 +01003975 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003976
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003977 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003978 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003979
3980 /* It should now be out of any other write domains, and we can update
3981 * the domain values for our changes.
3982 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003983 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003984 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003985
3986 trace_i915_gem_object_change_domain(obj,
3987 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003988 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003989
3990 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003991
3992err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003993 WARN_ON(was_pin_display != is_pin_display(obj));
3994 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003995 return ret;
3996}
3997
3998void
3999i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
4000{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004001 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01004002 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004003}
4004
Chris Wilson85345512010-11-13 09:49:11 +00004005int
Chris Wilsona8198ee2011-04-13 22:04:09 +01004006i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00004007{
Chris Wilson88241782011-01-07 17:09:48 +00004008 int ret;
4009
Chris Wilsona8198ee2011-04-13 22:04:09 +01004010 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00004011 return 0;
4012
Chris Wilson0201f1e2012-07-20 12:41:01 +01004013 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004014 if (ret)
4015 return ret;
4016
Chris Wilsona8198ee2011-04-13 22:04:09 +01004017 /* Ensure that we invalidate the GPU's caches and TLBs. */
4018 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004019 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004020}
4021
Eric Anholte47c68e2008-11-14 13:35:19 -08004022/**
4023 * Moves a single object to the CPU read, and possibly write domain.
4024 *
4025 * This function returns when the move is complete, including waiting on
4026 * flushes to occur.
4027 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004028int
Chris Wilson919926a2010-11-12 13:42:53 +00004029i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004030{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004031 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004032 int ret;
4033
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004034 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4035 return 0;
4036
Chris Wilson0201f1e2012-07-20 12:41:01 +01004037 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004038 if (ret)
4039 return ret;
4040
Chris Wilsonc8725f32014-03-17 12:21:55 +00004041 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004042 i915_gem_object_flush_gtt_write_domain(obj);
4043
Chris Wilson05394f32010-11-08 19:18:58 +00004044 old_write_domain = obj->base.write_domain;
4045 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004046
Eric Anholte47c68e2008-11-14 13:35:19 -08004047 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004048 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004049 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004050
Chris Wilson05394f32010-11-08 19:18:58 +00004051 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004052 }
4053
4054 /* It should now be out of any other write domains, and we can update
4055 * the domain values for our changes.
4056 */
Chris Wilson05394f32010-11-08 19:18:58 +00004057 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004058
4059 /* If we're writing through the CPU, then the GPU read domains will
4060 * need to be invalidated at next use.
4061 */
4062 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004063 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4064 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004065 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004066
Daniel Vetterf99d7062014-06-19 16:01:59 +02004067 if (write)
4068 intel_fb_obj_invalidate(obj, NULL);
4069
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004070 trace_i915_gem_object_change_domain(obj,
4071 old_read_domains,
4072 old_write_domain);
4073
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004074 return 0;
4075}
4076
Eric Anholt673a3942008-07-30 12:06:12 -07004077/* Throttle our rendering by waiting until the ring has completed our requests
4078 * emitted over 20 msec ago.
4079 *
Eric Anholtb9624422009-06-03 07:27:35 +00004080 * Note that if we were to use the current jiffies each time around the loop,
4081 * we wouldn't escape the function with any frames outstanding if the time to
4082 * render a frame was over 20ms.
4083 *
Eric Anholt673a3942008-07-30 12:06:12 -07004084 * This should get us reasonable parallelism between CPU and GPU but also
4085 * relatively low latency when blocking on a particular request to finish.
4086 */
4087static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004088i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004089{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004090 struct drm_i915_private *dev_priv = dev->dev_private;
4091 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004092 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004093 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004094 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004095 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004096
Daniel Vetter308887a2012-11-14 17:14:06 +01004097 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4098 if (ret)
4099 return ret;
4100
4101 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4102 if (ret)
4103 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004104
Chris Wilson1c255952010-09-26 11:03:27 +01004105 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004106 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004107 if (time_after_eq(request->emitted_jiffies, recent_enough))
4108 break;
4109
John Harrison54fb2412014-11-24 18:49:27 +00004110 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004111 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004112 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004113 if (target)
4114 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004115 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004116
John Harrison54fb2412014-11-24 18:49:27 +00004117 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004118 return 0;
4119
John Harrison9c654812014-11-24 18:49:35 +00004120 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004121 if (ret == 0)
4122 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004123
John Harrisonff865882014-11-24 18:49:28 +00004124 mutex_lock(&dev->struct_mutex);
4125 i915_gem_request_unreference(target);
4126 mutex_unlock(&dev->struct_mutex);
4127
Eric Anholt673a3942008-07-30 12:06:12 -07004128 return ret;
4129}
4130
Chris Wilsond23db882014-05-23 08:48:08 +02004131static bool
4132i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4133{
4134 struct drm_i915_gem_object *obj = vma->obj;
4135
4136 if (alignment &&
4137 vma->node.start & (alignment - 1))
4138 return true;
4139
4140 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4141 return true;
4142
4143 if (flags & PIN_OFFSET_BIAS &&
4144 vma->node.start < (flags & PIN_OFFSET_MASK))
4145 return true;
4146
4147 return false;
4148}
4149
Eric Anholt673a3942008-07-30 12:06:12 -07004150int
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004151i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
4152 struct i915_address_space *vm,
4153 uint32_t alignment,
4154 uint64_t flags,
4155 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004156{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004157 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004158 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004159 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004160 int ret;
4161
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004162 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4163 return -ENODEV;
4164
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004165 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004166 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004167
Chris Wilsonc826c442014-10-31 13:53:53 +00004168 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4169 return -EINVAL;
4170
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004171 vma = i915_gem_obj_to_vma_view(obj, vm, view);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004172 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004173 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4174 return -EBUSY;
4175
Chris Wilsond23db882014-05-23 08:48:08 +02004176 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004177 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004178 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004179 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004180 " obj->map_and_fenceable=%d\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004181 i915_gem_obj_offset_view(obj, vm, view->type),
4182 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004183 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004184 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004185 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004186 if (ret)
4187 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004188
4189 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004190 }
4191 }
4192
Chris Wilsonef79e172014-10-31 13:53:52 +00004193 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004194 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004195 vma = i915_gem_object_bind_to_vm(obj, vm, alignment,
4196 flags, view);
Daniel Vetter262de142014-02-14 14:01:20 +01004197 if (IS_ERR(vma))
4198 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004199 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004200
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004201 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND)) {
4202 ret = i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND);
4203 if (ret)
4204 return ret;
4205 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004206
Chris Wilsonef79e172014-10-31 13:53:52 +00004207 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4208 bool mappable, fenceable;
4209 u32 fence_size, fence_alignment;
4210
4211 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4212 obj->base.size,
4213 obj->tiling_mode);
4214 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4215 obj->base.size,
4216 obj->tiling_mode,
4217 true);
4218
4219 fenceable = (vma->node.size == fence_size &&
4220 (vma->node.start & (fence_alignment - 1)) == 0);
4221
4222 mappable = (vma->node.start + obj->base.size <=
4223 dev_priv->gtt.mappable_end);
4224
4225 obj->map_and_fenceable = mappable && fenceable;
4226 }
4227
4228 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4229
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004230 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004231 if (flags & PIN_MAPPABLE)
4232 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004233
4234 return 0;
4235}
4236
4237void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004238i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004239{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004240 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004241
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004242 BUG_ON(!vma);
4243 BUG_ON(vma->pin_count == 0);
4244 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4245
4246 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004247 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004248}
4249
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004250bool
4251i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4252{
4253 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4254 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4255 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4256
4257 WARN_ON(!ggtt_vma ||
4258 dev_priv->fence_regs[obj->fence_reg].pin_count >
4259 ggtt_vma->pin_count);
4260 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4261 return true;
4262 } else
4263 return false;
4264}
4265
4266void
4267i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4268{
4269 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4270 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4271 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4272 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4273 }
4274}
4275
Eric Anholt673a3942008-07-30 12:06:12 -07004276int
Eric Anholt673a3942008-07-30 12:06:12 -07004277i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004278 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004279{
4280 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004281 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004282 int ret;
4283
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004284 ret = i915_mutex_lock_interruptible(dev);
4285 if (ret)
4286 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004287
Chris Wilson05394f32010-11-08 19:18:58 +00004288 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004289 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004290 ret = -ENOENT;
4291 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004292 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004293
Chris Wilson0be555b2010-08-04 15:36:30 +01004294 /* Count all active objects as busy, even if they are currently not used
4295 * by the gpu. Users of this interface expect objects to eventually
4296 * become non-busy without any further actions, therefore emit any
4297 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004298 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004299 ret = i915_gem_object_flush_active(obj);
4300
Chris Wilson05394f32010-11-08 19:18:58 +00004301 args->busy = obj->active;
John Harrison41c52412014-11-24 18:49:43 +00004302 if (obj->last_read_req) {
4303 struct intel_engine_cs *ring;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004304 BUILD_BUG_ON(I915_NUM_RINGS > 16);
John Harrison41c52412014-11-24 18:49:43 +00004305 ring = i915_gem_request_get_ring(obj->last_read_req);
4306 args->busy |= intel_ring_flag(ring) << 16;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004307 }
Eric Anholt673a3942008-07-30 12:06:12 -07004308
Chris Wilson05394f32010-11-08 19:18:58 +00004309 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004310unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004311 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004312 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004313}
4314
4315int
4316i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4317 struct drm_file *file_priv)
4318{
Akshay Joshi0206e352011-08-16 15:34:10 -04004319 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004320}
4321
Chris Wilson3ef94da2009-09-14 16:50:29 +01004322int
4323i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4324 struct drm_file *file_priv)
4325{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004327 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004328 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004329 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004330
4331 switch (args->madv) {
4332 case I915_MADV_DONTNEED:
4333 case I915_MADV_WILLNEED:
4334 break;
4335 default:
4336 return -EINVAL;
4337 }
4338
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004339 ret = i915_mutex_lock_interruptible(dev);
4340 if (ret)
4341 return ret;
4342
Chris Wilson05394f32010-11-08 19:18:58 +00004343 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004344 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004345 ret = -ENOENT;
4346 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004347 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004348
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004349 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004350 ret = -EINVAL;
4351 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004352 }
4353
Daniel Vetter656bfa32014-11-20 09:26:30 +01004354 if (obj->pages &&
4355 obj->tiling_mode != I915_TILING_NONE &&
4356 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4357 if (obj->madv == I915_MADV_WILLNEED)
4358 i915_gem_object_unpin_pages(obj);
4359 if (args->madv == I915_MADV_WILLNEED)
4360 i915_gem_object_pin_pages(obj);
4361 }
4362
Chris Wilson05394f32010-11-08 19:18:58 +00004363 if (obj->madv != __I915_MADV_PURGED)
4364 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004365
Chris Wilson6c085a72012-08-20 11:40:46 +02004366 /* if the object is no longer attached, discard its backing storage */
4367 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004368 i915_gem_object_truncate(obj);
4369
Chris Wilson05394f32010-11-08 19:18:58 +00004370 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004371
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004372out:
Chris Wilson05394f32010-11-08 19:18:58 +00004373 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004374unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004375 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004376 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004377}
4378
Chris Wilson37e680a2012-06-07 15:38:42 +01004379void i915_gem_object_init(struct drm_i915_gem_object *obj,
4380 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004381{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004382 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004383 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004384 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004385 INIT_LIST_HEAD(&obj->vma_list);
Brad Volkin493018d2014-12-11 12:13:08 -08004386 INIT_LIST_HEAD(&obj->batch_pool_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004387
Chris Wilson37e680a2012-06-07 15:38:42 +01004388 obj->ops = ops;
4389
Chris Wilson0327d6b2012-08-11 15:41:06 +01004390 obj->fence_reg = I915_FENCE_REG_NONE;
4391 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004392
4393 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4394}
4395
Chris Wilson37e680a2012-06-07 15:38:42 +01004396static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4397 .get_pages = i915_gem_object_get_pages_gtt,
4398 .put_pages = i915_gem_object_put_pages_gtt,
4399};
4400
Chris Wilson05394f32010-11-08 19:18:58 +00004401struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4402 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004403{
Daniel Vetterc397b902010-04-09 19:05:07 +00004404 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004405 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004406 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004407
Chris Wilson42dcedd2012-11-15 11:32:30 +00004408 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004409 if (obj == NULL)
4410 return NULL;
4411
4412 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004413 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004414 return NULL;
4415 }
4416
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004417 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4418 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4419 /* 965gm cannot relocate objects above 4GiB. */
4420 mask &= ~__GFP_HIGHMEM;
4421 mask |= __GFP_DMA32;
4422 }
4423
Al Viro496ad9a2013-01-23 17:07:38 -05004424 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004425 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004426
Chris Wilson37e680a2012-06-07 15:38:42 +01004427 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004428
Daniel Vetterc397b902010-04-09 19:05:07 +00004429 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4430 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4431
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004432 if (HAS_LLC(dev)) {
4433 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004434 * cache) for about a 10% performance improvement
4435 * compared to uncached. Graphics requests other than
4436 * display scanout are coherent with the CPU in
4437 * accessing this cache. This means in this mode we
4438 * don't need to clflush on the CPU side, and on the
4439 * GPU side we only need to flush internal caches to
4440 * get data visible to the CPU.
4441 *
4442 * However, we maintain the display planes as UC, and so
4443 * need to rebind when first used as such.
4444 */
4445 obj->cache_level = I915_CACHE_LLC;
4446 } else
4447 obj->cache_level = I915_CACHE_NONE;
4448
Daniel Vetterd861e332013-07-24 23:25:03 +02004449 trace_i915_gem_object_create(obj);
4450
Chris Wilson05394f32010-11-08 19:18:58 +00004451 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004452}
4453
Chris Wilson340fbd82014-05-22 09:16:52 +01004454static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4455{
4456 /* If we are the last user of the backing storage (be it shmemfs
4457 * pages or stolen etc), we know that the pages are going to be
4458 * immediately released. In this case, we can then skip copying
4459 * back the contents from the GPU.
4460 */
4461
4462 if (obj->madv != I915_MADV_WILLNEED)
4463 return false;
4464
4465 if (obj->base.filp == NULL)
4466 return true;
4467
4468 /* At first glance, this looks racy, but then again so would be
4469 * userspace racing mmap against close. However, the first external
4470 * reference to the filp can only be obtained through the
4471 * i915_gem_mmap_ioctl() which safeguards us against the user
4472 * acquiring such a reference whilst we are in the middle of
4473 * freeing the object.
4474 */
4475 return atomic_long_read(&obj->base.filp->f_count) == 1;
4476}
4477
Chris Wilson1488fc02012-04-24 15:47:31 +01004478void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004479{
Chris Wilson1488fc02012-04-24 15:47:31 +01004480 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004481 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004482 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004483 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004484
Paulo Zanonif65c9162013-11-27 18:20:34 -02004485 intel_runtime_pm_get(dev_priv);
4486
Chris Wilson26e12f892011-03-20 11:20:19 +00004487 trace_i915_gem_object_destroy(obj);
4488
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004489 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004490 int ret;
4491
4492 vma->pin_count = 0;
4493 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004494 if (WARN_ON(ret == -ERESTARTSYS)) {
4495 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004496
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004497 was_interruptible = dev_priv->mm.interruptible;
4498 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004499
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004500 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004501
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004502 dev_priv->mm.interruptible = was_interruptible;
4503 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004504 }
4505
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004506 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4507 * before progressing. */
4508 if (obj->stolen)
4509 i915_gem_object_unpin_pages(obj);
4510
Daniel Vettera071fa02014-06-18 23:28:09 +02004511 WARN_ON(obj->frontbuffer_bits);
4512
Daniel Vetter656bfa32014-11-20 09:26:30 +01004513 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4514 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4515 obj->tiling_mode != I915_TILING_NONE)
4516 i915_gem_object_unpin_pages(obj);
4517
Ben Widawsky401c29f2013-05-31 11:28:47 -07004518 if (WARN_ON(obj->pages_pin_count))
4519 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004520 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004521 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004522 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004523 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004524
Chris Wilson9da3da62012-06-01 15:20:22 +01004525 BUG_ON(obj->pages);
4526
Chris Wilson2f745ad2012-09-04 21:02:58 +01004527 if (obj->base.import_attach)
4528 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004529
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004530 if (obj->ops->release)
4531 obj->ops->release(obj);
4532
Chris Wilson05394f32010-11-08 19:18:58 +00004533 drm_gem_object_release(&obj->base);
4534 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004535
Chris Wilson05394f32010-11-08 19:18:58 +00004536 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004537 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004538
4539 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004540}
4541
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004542struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
4543 struct i915_address_space *vm,
4544 const struct i915_ggtt_view *view)
Ben Widawsky2f633152013-07-17 12:19:03 -07004545{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004546 struct i915_vma *vma;
4547 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004548 if (vma->vm == vm && vma->ggtt_view.type == view->type)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004549 return vma;
4550
4551 return NULL;
4552}
4553
Ben Widawsky2f633152013-07-17 12:19:03 -07004554void i915_gem_vma_destroy(struct i915_vma *vma)
4555{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004556 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004557 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004558
4559 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4560 if (!list_empty(&vma->exec_list))
4561 return;
4562
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004563 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004564
Daniel Vetter841cd772014-08-06 15:04:48 +02004565 if (!i915_is_ggtt(vm))
4566 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004567
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004568 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004569
Ben Widawsky2f633152013-07-17 12:19:03 -07004570 kfree(vma);
4571}
4572
Chris Wilsone3efda42014-04-09 09:19:41 +01004573static void
4574i915_gem_stop_ringbuffers(struct drm_device *dev)
4575{
4576 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004577 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004578 int i;
4579
4580 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004581 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004582}
4583
Jesse Barnes5669fca2009-02-17 15:13:31 -08004584int
Chris Wilson45c5f202013-10-16 11:50:01 +01004585i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004586{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004588 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004589
Chris Wilson45c5f202013-10-16 11:50:01 +01004590 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004591 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004592 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004593 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004594
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004595 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004596
Chris Wilson29105cc2010-01-07 10:39:13 +00004597 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004598 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004599 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004600
Chris Wilsone3efda42014-04-09 09:19:41 +01004601 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004602 mutex_unlock(&dev->struct_mutex);
4603
4604 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004605 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004606 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004607
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004608 /* Assert that we sucessfully flushed all the work and
4609 * reset the GPU back to its idle, low power state.
4610 */
4611 WARN_ON(dev_priv->mm.busy);
4612
Eric Anholt673a3942008-07-30 12:06:12 -07004613 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004614
4615err:
4616 mutex_unlock(&dev->struct_mutex);
4617 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004618}
4619
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004620int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004621{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004622 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004623 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004624 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4625 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004626 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004627
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004628 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004629 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004630
Ben Widawskyc3787e22013-09-17 21:12:44 -07004631 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4632 if (ret)
4633 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004634
Ben Widawskyc3787e22013-09-17 21:12:44 -07004635 /*
4636 * Note: We do not worry about the concurrent register cacheline hang
4637 * here because no other code should access these registers other than
4638 * at initialization time.
4639 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004640 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004641 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4642 intel_ring_emit(ring, reg_base + i);
4643 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004644 }
4645
Ben Widawskyc3787e22013-09-17 21:12:44 -07004646 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004647
Ben Widawskyc3787e22013-09-17 21:12:44 -07004648 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004649}
4650
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004651void i915_gem_init_swizzling(struct drm_device *dev)
4652{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004653 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004654
Daniel Vetter11782b02012-01-31 16:47:55 +01004655 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004656 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4657 return;
4658
4659 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4660 DISP_TILE_SURFACE_SWIZZLING);
4661
Daniel Vetter11782b02012-01-31 16:47:55 +01004662 if (IS_GEN5(dev))
4663 return;
4664
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004665 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4666 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004667 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004668 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004669 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004670 else if (IS_GEN8(dev))
4671 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004672 else
4673 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004674}
Daniel Vettere21af882012-02-09 20:53:27 +01004675
Chris Wilson67b1b572012-07-05 23:49:40 +01004676static bool
4677intel_enable_blt(struct drm_device *dev)
4678{
4679 if (!HAS_BLT(dev))
4680 return false;
4681
4682 /* The blitter was dysfunctional on early prototypes */
4683 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4684 DRM_INFO("BLT not supported on this pre-production hardware;"
4685 " graphics performance will be degraded.\n");
4686 return false;
4687 }
4688
4689 return true;
4690}
4691
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004692static void init_unused_ring(struct drm_device *dev, u32 base)
4693{
4694 struct drm_i915_private *dev_priv = dev->dev_private;
4695
4696 I915_WRITE(RING_CTL(base), 0);
4697 I915_WRITE(RING_HEAD(base), 0);
4698 I915_WRITE(RING_TAIL(base), 0);
4699 I915_WRITE(RING_START(base), 0);
4700}
4701
4702static void init_unused_rings(struct drm_device *dev)
4703{
4704 if (IS_I830(dev)) {
4705 init_unused_ring(dev, PRB1_BASE);
4706 init_unused_ring(dev, SRB0_BASE);
4707 init_unused_ring(dev, SRB1_BASE);
4708 init_unused_ring(dev, SRB2_BASE);
4709 init_unused_ring(dev, SRB3_BASE);
4710 } else if (IS_GEN2(dev)) {
4711 init_unused_ring(dev, SRB0_BASE);
4712 init_unused_ring(dev, SRB1_BASE);
4713 } else if (IS_GEN3(dev)) {
4714 init_unused_ring(dev, PRB1_BASE);
4715 init_unused_ring(dev, PRB2_BASE);
4716 }
4717}
4718
Oscar Mateoa83014d2014-07-24 17:04:21 +01004719int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004720{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004721 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004722 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004723
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004724 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004725 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004726 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004727
4728 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004729 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004730 if (ret)
4731 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004732 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004733
Chris Wilson67b1b572012-07-05 23:49:40 +01004734 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004735 ret = intel_init_blt_ring_buffer(dev);
4736 if (ret)
4737 goto cleanup_bsd_ring;
4738 }
4739
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004740 if (HAS_VEBOX(dev)) {
4741 ret = intel_init_vebox_ring_buffer(dev);
4742 if (ret)
4743 goto cleanup_blt_ring;
4744 }
4745
Zhao Yakui845f74a2014-04-17 10:37:37 +08004746 if (HAS_BSD2(dev)) {
4747 ret = intel_init_bsd2_ring_buffer(dev);
4748 if (ret)
4749 goto cleanup_vebox_ring;
4750 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004751
Mika Kuoppala99433932013-01-22 14:12:17 +02004752 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4753 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004754 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004755
4756 return 0;
4757
Zhao Yakui845f74a2014-04-17 10:37:37 +08004758cleanup_bsd2_ring:
4759 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004760cleanup_vebox_ring:
4761 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004762cleanup_blt_ring:
4763 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4764cleanup_bsd_ring:
4765 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4766cleanup_render_ring:
4767 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4768
4769 return ret;
4770}
4771
4772int
4773i915_gem_init_hw(struct drm_device *dev)
4774{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004775 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004776 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004777 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004778
4779 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4780 return -EIO;
4781
Ben Widawsky59124502013-07-04 11:02:05 -07004782 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004783 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004784
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004785 if (IS_HASWELL(dev))
4786 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4787 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004788
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004789 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004790 if (IS_IVYBRIDGE(dev)) {
4791 u32 temp = I915_READ(GEN7_MSG_CTL);
4792 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4793 I915_WRITE(GEN7_MSG_CTL, temp);
4794 } else if (INTEL_INFO(dev)->gen >= 7) {
4795 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4796 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4797 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4798 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004799 }
4800
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004801 i915_gem_init_swizzling(dev);
4802
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004803 /*
4804 * At least 830 can leave some of the unused rings
4805 * "active" (ie. head != tail) after resume which
4806 * will prevent c3 entry. Makes sure all unused rings
4807 * are totally idle.
4808 */
4809 init_unused_rings(dev);
4810
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004811 for_each_ring(ring, dev_priv, i) {
4812 ret = ring->init_hw(ring);
4813 if (ret)
4814 return ret;
4815 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004816
Ben Widawskyc3787e22013-09-17 21:12:44 -07004817 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4818 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4819
Ben Widawsky254f9652012-06-04 14:42:42 -07004820 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004821 * XXX: Contexts should only be initialized once. Doing a switch to the
4822 * default context switch however is something we'd like to do after
4823 * reset or thaw (the latter may not actually be necessary for HW, but
4824 * goes with our code better). Context switching requires rings (for
4825 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004826 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004827 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004828 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004829 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004830 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004831
4832 return ret;
4833 }
4834
4835 ret = i915_ppgtt_init_hw(dev);
4836 if (ret && ret != -EIO) {
4837 DRM_ERROR("PPGTT enable failed %d\n", ret);
4838 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004839 }
Daniel Vettere21af882012-02-09 20:53:27 +01004840
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004841 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004842}
4843
Chris Wilson1070a422012-04-24 15:47:41 +01004844int i915_gem_init(struct drm_device *dev)
4845{
4846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004847 int ret;
4848
Oscar Mateo127f1002014-07-24 17:04:11 +01004849 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4850 i915.enable_execlists);
4851
Chris Wilson1070a422012-04-24 15:47:41 +01004852 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004853
4854 if (IS_VALLEYVIEW(dev)) {
4855 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004856 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4857 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4858 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004859 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4860 }
4861
Oscar Mateoa83014d2014-07-24 17:04:21 +01004862 if (!i915.enable_execlists) {
4863 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4864 dev_priv->gt.init_rings = i915_gem_init_rings;
4865 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4866 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004867 } else {
4868 dev_priv->gt.do_execbuf = intel_execlists_submission;
4869 dev_priv->gt.init_rings = intel_logical_rings_init;
4870 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4871 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004872 }
4873
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004874 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004875 if (ret)
4876 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004877
Ben Widawskyd7e50082012-12-18 10:31:25 -08004878 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004879
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004880 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004881 if (ret)
4882 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004883
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004884 ret = dev_priv->gt.init_rings(dev);
4885 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004886 goto out_unlock;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004887
Chris Wilson1070a422012-04-24 15:47:41 +01004888 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004889 if (ret == -EIO) {
4890 /* Allow ring initialisation to fail by marking the GPU as
4891 * wedged. But we only want to do this where the GPU is angry,
4892 * for all other failure, such as an allocation failure, bail.
4893 */
4894 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4895 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4896 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004897 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004898
4899out_unlock:
Chris Wilson60990322014-04-09 09:19:42 +01004900 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004901
Chris Wilson60990322014-04-09 09:19:42 +01004902 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004903}
4904
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004905void
4906i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4907{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004908 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004909 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004910 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004911
Chris Wilsonb4519512012-05-11 14:29:30 +01004912 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004913 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004914}
4915
Chris Wilson64193402010-10-24 12:38:05 +01004916static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004917init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004918{
4919 INIT_LIST_HEAD(&ring->active_list);
4920 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004921}
4922
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004923void i915_init_vm(struct drm_i915_private *dev_priv,
4924 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004925{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004926 if (!i915_is_ggtt(vm))
4927 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004928 vm->dev = dev_priv->dev;
4929 INIT_LIST_HEAD(&vm->active_list);
4930 INIT_LIST_HEAD(&vm->inactive_list);
4931 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004932 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004933}
4934
Eric Anholt673a3942008-07-30 12:06:12 -07004935void
4936i915_gem_load(struct drm_device *dev)
4937{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004938 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004939 int i;
4940
4941 dev_priv->slab =
4942 kmem_cache_create("i915_gem_object",
4943 sizeof(struct drm_i915_gem_object), 0,
4944 SLAB_HWCACHE_ALIGN,
4945 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004946
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004947 INIT_LIST_HEAD(&dev_priv->vm_list);
4948 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4949
Ben Widawskya33afea2013-09-17 21:12:45 -07004950 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004951 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4952 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004953 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004954 for (i = 0; i < I915_NUM_RINGS; i++)
4955 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004956 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004957 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004958 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4959 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004960 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4961 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004962 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004963
Dave Airlie94400122010-07-20 13:15:31 +10004964 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004965 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004966 I915_WRITE(MI_ARB_STATE,
4967 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004968 }
4969
Chris Wilson72bfa192010-12-19 11:42:05 +00004970 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4971
Jesse Barnesde151cf2008-11-12 10:03:55 -08004972 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004973 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4974 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004975
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004976 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4977 dev_priv->num_fence_regs = 32;
4978 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004979 dev_priv->num_fence_regs = 16;
4980 else
4981 dev_priv->num_fence_regs = 8;
4982
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004983 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004984 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4985 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004986
Eric Anholt673a3942008-07-30 12:06:12 -07004987 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004988 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004989
Chris Wilsonce453d82011-02-21 14:43:56 +00004990 dev_priv->mm.interruptible = true;
4991
Chris Wilsonceabbba52014-03-25 13:23:04 +00004992 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4993 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4994 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4995 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004996
4997 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4998 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004999
Brad Volkin78a42372014-12-11 12:13:09 -08005000 i915_gem_batch_pool_init(dev, &dev_priv->mm.batch_pool);
5001
Daniel Vetterf99d7062014-06-19 16:01:59 +02005002 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005003}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005004
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005005void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005006{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005007 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005008
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005009 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5010
Eric Anholtb9624422009-06-03 07:27:35 +00005011 /* Clean up our request list when the client is going away, so that
5012 * later retire_requests won't dereference our soon-to-be-gone
5013 * file_priv.
5014 */
Chris Wilson1c255952010-09-26 11:03:27 +01005015 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005016 while (!list_empty(&file_priv->mm.request_list)) {
5017 struct drm_i915_gem_request *request;
5018
5019 request = list_first_entry(&file_priv->mm.request_list,
5020 struct drm_i915_gem_request,
5021 client_list);
5022 list_del(&request->client_list);
5023 request->file_priv = NULL;
5024 }
Chris Wilson1c255952010-09-26 11:03:27 +01005025 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005026}
Chris Wilson31169712009-09-14 16:50:28 +01005027
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005028static void
5029i915_gem_file_idle_work_handler(struct work_struct *work)
5030{
5031 struct drm_i915_file_private *file_priv =
5032 container_of(work, typeof(*file_priv), mm.idle_work.work);
5033
5034 atomic_set(&file_priv->rps_wait_boost, false);
5035}
5036
5037int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5038{
5039 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005040 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005041
5042 DRM_DEBUG_DRIVER("\n");
5043
5044 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5045 if (!file_priv)
5046 return -ENOMEM;
5047
5048 file->driver_priv = file_priv;
5049 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005050 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005051
5052 spin_lock_init(&file_priv->mm.lock);
5053 INIT_LIST_HEAD(&file_priv->mm.request_list);
5054 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5055 i915_gem_file_idle_work_handler);
5056
Ben Widawskye422b882013-12-06 14:10:58 -08005057 ret = i915_gem_context_open(dev, file);
5058 if (ret)
5059 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060
Ben Widawskye422b882013-12-06 14:10:58 -08005061 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005062}
5063
Daniel Vetterb680c372014-09-19 18:27:27 +02005064/**
5065 * i915_gem_track_fb - update frontbuffer tracking
5066 * old: current GEM buffer for the frontbuffer slots
5067 * new: new GEM buffer for the frontbuffer slots
5068 * frontbuffer_bits: bitmask of frontbuffer slots
5069 *
5070 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5071 * from @old and setting them in @new. Both @old and @new can be NULL.
5072 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005073void i915_gem_track_fb(struct drm_i915_gem_object *old,
5074 struct drm_i915_gem_object *new,
5075 unsigned frontbuffer_bits)
5076{
5077 if (old) {
5078 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5079 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5080 old->frontbuffer_bits &= ~frontbuffer_bits;
5081 }
5082
5083 if (new) {
5084 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5085 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5086 new->frontbuffer_bits |= frontbuffer_bits;
5087 }
5088}
5089
Chris Wilson57745062012-11-21 13:04:04 +00005090static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5091{
5092 if (!mutex_is_locked(mutex))
5093 return false;
5094
5095#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5096 return mutex->owner == task;
5097#else
5098 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5099 return false;
5100#endif
5101}
5102
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005103static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5104{
5105 if (!mutex_trylock(&dev->struct_mutex)) {
5106 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5107 return false;
5108
5109 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5110 return false;
5111
5112 *unlock = false;
5113 } else
5114 *unlock = true;
5115
5116 return true;
5117}
5118
Chris Wilsonceabbba52014-03-25 13:23:04 +00005119static int num_vma_bound(struct drm_i915_gem_object *obj)
5120{
5121 struct i915_vma *vma;
5122 int count = 0;
5123
5124 list_for_each_entry(vma, &obj->vma_list, vma_link)
5125 if (drm_mm_node_allocated(&vma->node))
5126 count++;
5127
5128 return count;
5129}
5130
Dave Chinner7dc19d52013-08-28 10:18:11 +10005131static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005132i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005133{
Chris Wilson17250b72010-10-28 12:51:39 +01005134 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005135 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005136 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005137 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005138 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005139 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005140
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005141 if (!i915_gem_shrinker_lock(dev, &unlock))
5142 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005143
Dave Chinner7dc19d52013-08-28 10:18:11 +10005144 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005145 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005146 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005147 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005148
5149 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005150 if (!i915_gem_obj_is_pinned(obj) &&
5151 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005152 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005153 }
Chris Wilson31169712009-09-14 16:50:28 +01005154
Chris Wilson57745062012-11-21 13:04:04 +00005155 if (unlock)
5156 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005157
Dave Chinner7dc19d52013-08-28 10:18:11 +10005158 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005159}
Ben Widawskya70a3142013-07-31 16:59:56 -07005160
5161/* All the new VM stuff */
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005162unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
5163 struct i915_address_space *vm,
5164 enum i915_ggtt_view_type view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005165{
5166 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5167 struct i915_vma *vma;
5168
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005169 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005170
Ben Widawskya70a3142013-07-31 16:59:56 -07005171 list_for_each_entry(vma, &o->vma_list, vma_link) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005172 if (vma->vm == vm && vma->ggtt_view.type == view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005173 return vma->node.start;
5174
5175 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005176 WARN(1, "%s vma for this object not found.\n",
5177 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005178 return -1;
5179}
5180
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005181bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
5182 struct i915_address_space *vm,
5183 enum i915_ggtt_view_type view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005184{
5185 struct i915_vma *vma;
5186
5187 list_for_each_entry(vma, &o->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005188 if (vma->vm == vm &&
5189 vma->ggtt_view.type == view &&
5190 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005191 return true;
5192
5193 return false;
5194}
5195
5196bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5197{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005198 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005199
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005200 list_for_each_entry(vma, &o->vma_list, vma_link)
5201 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005202 return true;
5203
5204 return false;
5205}
5206
5207unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5208 struct i915_address_space *vm)
5209{
5210 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5211 struct i915_vma *vma;
5212
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005213 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005214
5215 BUG_ON(list_empty(&o->vma_list));
5216
5217 list_for_each_entry(vma, &o->vma_list, vma_link)
5218 if (vma->vm == vm)
5219 return vma->node.size;
5220
5221 return 0;
5222}
5223
Dave Chinner7dc19d52013-08-28 10:18:11 +10005224static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005225i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005226{
5227 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005228 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005229 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005230 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005231 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005232
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005233 if (!i915_gem_shrinker_lock(dev, &unlock))
5234 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005235
Chris Wilson21ab4e72014-09-09 11:16:08 +01005236 freed = i915_gem_shrink(dev_priv,
5237 sc->nr_to_scan,
5238 I915_SHRINK_BOUND |
5239 I915_SHRINK_UNBOUND |
5240 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005241 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005242 freed += i915_gem_shrink(dev_priv,
5243 sc->nr_to_scan - freed,
5244 I915_SHRINK_BOUND |
5245 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005246 if (unlock)
5247 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005248
Dave Chinner7dc19d52013-08-28 10:18:11 +10005249 return freed;
5250}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005251
Chris Wilson2cfcd322014-05-20 08:28:43 +01005252static int
5253i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5254{
5255 struct drm_i915_private *dev_priv =
5256 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5257 struct drm_device *dev = dev_priv->dev;
5258 struct drm_i915_gem_object *obj;
5259 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005260 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005261 bool was_interruptible;
5262 bool unlock;
5263
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005264 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005265 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005266 if (fatal_signal_pending(current))
5267 return NOTIFY_DONE;
5268 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005269 if (timeout == 0) {
5270 pr_err("Unable to purge GPU memory due lock contention.\n");
5271 return NOTIFY_DONE;
5272 }
5273
5274 was_interruptible = dev_priv->mm.interruptible;
5275 dev_priv->mm.interruptible = false;
5276
Chris Wilson005445c2014-10-08 11:25:16 +01005277 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005278
5279 dev_priv->mm.interruptible = was_interruptible;
5280
5281 /* Because we may be allocating inside our own driver, we cannot
5282 * assert that there are no objects with pinned pages that are not
5283 * being pointed to by hardware.
5284 */
5285 unbound = bound = pinned = 0;
5286 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5287 if (!obj->base.filp) /* not backed by a freeable object */
5288 continue;
5289
5290 if (obj->pages_pin_count)
5291 pinned += obj->base.size;
5292 else
5293 unbound += obj->base.size;
5294 }
5295 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5296 if (!obj->base.filp)
5297 continue;
5298
5299 if (obj->pages_pin_count)
5300 pinned += obj->base.size;
5301 else
5302 bound += obj->base.size;
5303 }
5304
5305 if (unlock)
5306 mutex_unlock(&dev->struct_mutex);
5307
Chris Wilsonbb9059d2014-10-08 11:25:17 +01005308 if (freed_pages || unbound || bound)
5309 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5310 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005311 if (unbound || bound)
5312 pr_err("%lu and %lu bytes still available in the "
5313 "bound and unbound GPU page lists.\n",
5314 bound, unbound);
5315
Chris Wilson005445c2014-10-08 11:25:16 +01005316 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005317 return NOTIFY_DONE;
5318}
5319
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005320struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5321{
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00005322 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005323 struct i915_vma *vma;
5324
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005325 list_for_each_entry(vma, &obj->vma_list, vma_link)
5326 if (vma->vm == ggtt &&
5327 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00005328 return vma;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005329
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00005330 return NULL;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005331}