blob: 0c6ef667d256c323606f45eba03fa4a62e297b19 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
163i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700165{
Ben Widawsky93d18792013-01-17 12:45:17 -0800166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700167 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000168
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200169 if (drm_core_check_feature(dev, DRIVER_MODESET))
170 return -ENODEV;
171
Chris Wilson20217462010-11-23 15:26:33 +0000172 if (args->gtt_start >= args->gtt_end ||
173 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
174 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700175
Daniel Vetterf534bc02012-03-26 22:37:04 +0200176 /* GEM with user mode setting was never supported on ilk and later. */
177 if (INTEL_INFO(dev)->gen >= 5)
178 return -ENODEV;
179
Eric Anholt673a3942008-07-30 12:06:12 -0700180 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800181 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
182 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800183 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700184 mutex_unlock(&dev->struct_mutex);
185
Chris Wilson20217462010-11-23 15:26:33 +0000186 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700187}
188
Eric Anholt5a125c32008-10-22 21:40:13 -0700189int
190i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700192{
Chris Wilson73aa8082010-09-30 11:46:12 +0100193 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700194 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000195 struct drm_i915_gem_object *obj;
196 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700197
Chris Wilson6299f992010-11-24 12:23:44 +0000198 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700200 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800201 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700202 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100203 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700204
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700205 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208 return 0;
209}
210
Chris Wilson00731152014-05-21 12:42:56 +0100211static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
212{
213 drm_dma_handle_t *phys = obj->phys_handle;
214
215 if (!phys)
216 return;
217
218 if (obj->madv == I915_MADV_WILLNEED) {
219 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
220 char *vaddr = phys->vaddr;
221 int i;
222
223 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
224 struct page *page = shmem_read_mapping_page(mapping, i);
225 if (!IS_ERR(page)) {
226 char *dst = kmap_atomic(page);
227 memcpy(dst, vaddr, PAGE_SIZE);
228 drm_clflush_virt_range(dst, PAGE_SIZE);
229 kunmap_atomic(dst);
230
231 set_page_dirty(page);
232 mark_page_accessed(page);
233 page_cache_release(page);
234 }
235 vaddr += PAGE_SIZE;
236 }
237 i915_gem_chipset_flush(obj->base.dev);
238 }
239
240#ifdef CONFIG_X86
241 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
242#endif
243 drm_pci_free(obj->base.dev, phys);
244 obj->phys_handle = NULL;
245}
246
247int
248i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
249 int align)
250{
251 drm_dma_handle_t *phys;
252 struct address_space *mapping;
253 char *vaddr;
254 int i;
255
256 if (obj->phys_handle) {
257 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
258 return -EBUSY;
259
260 return 0;
261 }
262
263 if (obj->madv != I915_MADV_WILLNEED)
264 return -EFAULT;
265
266 if (obj->base.filp == NULL)
267 return -EINVAL;
268
269 /* create a new object */
270 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
271 if (!phys)
272 return -ENOMEM;
273
274 vaddr = phys->vaddr;
275#ifdef CONFIG_X86
276 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
277#endif
278 mapping = file_inode(obj->base.filp)->i_mapping;
279 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
280 struct page *page;
281 char *src;
282
283 page = shmem_read_mapping_page(mapping, i);
284 if (IS_ERR(page)) {
285#ifdef CONFIG_X86
286 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
287#endif
288 drm_pci_free(obj->base.dev, phys);
289 return PTR_ERR(page);
290 }
291
292 src = kmap_atomic(page);
293 memcpy(vaddr, src, PAGE_SIZE);
294 kunmap_atomic(src);
295
296 mark_page_accessed(page);
297 page_cache_release(page);
298
299 vaddr += PAGE_SIZE;
300 }
301
302 obj->phys_handle = phys;
303 return 0;
304}
305
306static int
307i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
308 struct drm_i915_gem_pwrite *args,
309 struct drm_file *file_priv)
310{
311 struct drm_device *dev = obj->base.dev;
312 void *vaddr = obj->phys_handle->vaddr + args->offset;
313 char __user *user_data = to_user_ptr(args->data_ptr);
314
315 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
316 unsigned long unwritten;
317
318 /* The physical object once assigned is fixed for the lifetime
319 * of the obj, so we can safely drop the lock and continue
320 * to access vaddr.
321 */
322 mutex_unlock(&dev->struct_mutex);
323 unwritten = copy_from_user(vaddr, user_data, args->size);
324 mutex_lock(&dev->struct_mutex);
325 if (unwritten)
326 return -EFAULT;
327 }
328
329 i915_gem_chipset_flush(dev);
330 return 0;
331}
332
Chris Wilson42dcedd2012-11-15 11:32:30 +0000333void *i915_gem_object_alloc(struct drm_device *dev)
334{
335 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700336 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000337}
338
339void i915_gem_object_free(struct drm_i915_gem_object *obj)
340{
341 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
342 kmem_cache_free(dev_priv->slab, obj);
343}
344
Dave Airlieff72145b2011-02-07 12:16:14 +1000345static int
346i915_gem_create(struct drm_file *file,
347 struct drm_device *dev,
348 uint64_t size,
349 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700350{
Chris Wilson05394f32010-11-08 19:18:58 +0000351 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300352 int ret;
353 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700354
Dave Airlieff72145b2011-02-07 12:16:14 +1000355 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200356 if (size == 0)
357 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700358
359 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000360 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700361 if (obj == NULL)
362 return -ENOMEM;
363
Chris Wilson05394f32010-11-08 19:18:58 +0000364 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100365 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200366 drm_gem_object_unreference_unlocked(&obj->base);
367 if (ret)
368 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100369
Dave Airlieff72145b2011-02-07 12:16:14 +1000370 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700371 return 0;
372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374int
375i915_gem_dumb_create(struct drm_file *file,
376 struct drm_device *dev,
377 struct drm_mode_create_dumb *args)
378{
379 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300380 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000381 args->size = args->pitch * args->height;
382 return i915_gem_create(file, dev,
383 args->size, &args->handle);
384}
385
Dave Airlieff72145b2011-02-07 12:16:14 +1000386/**
387 * Creates a new mm object and returns a handle to it.
388 */
389int
390i915_gem_create_ioctl(struct drm_device *dev, void *data,
391 struct drm_file *file)
392{
393 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200394
Dave Airlieff72145b2011-02-07 12:16:14 +1000395 return i915_gem_create(file, dev,
396 args->size, &args->handle);
397}
398
Daniel Vetter8c599672011-12-14 13:57:31 +0100399static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100400__copy_to_user_swizzled(char __user *cpu_vaddr,
401 const char *gpu_vaddr, int gpu_offset,
402 int length)
403{
404 int ret, cpu_offset = 0;
405
406 while (length > 0) {
407 int cacheline_end = ALIGN(gpu_offset + 1, 64);
408 int this_length = min(cacheline_end - gpu_offset, length);
409 int swizzled_gpu_offset = gpu_offset ^ 64;
410
411 ret = __copy_to_user(cpu_vaddr + cpu_offset,
412 gpu_vaddr + swizzled_gpu_offset,
413 this_length);
414 if (ret)
415 return ret + length;
416
417 cpu_offset += this_length;
418 gpu_offset += this_length;
419 length -= this_length;
420 }
421
422 return 0;
423}
424
425static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700426__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
427 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100428 int length)
429{
430 int ret, cpu_offset = 0;
431
432 while (length > 0) {
433 int cacheline_end = ALIGN(gpu_offset + 1, 64);
434 int this_length = min(cacheline_end - gpu_offset, length);
435 int swizzled_gpu_offset = gpu_offset ^ 64;
436
437 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
438 cpu_vaddr + cpu_offset,
439 this_length);
440 if (ret)
441 return ret + length;
442
443 cpu_offset += this_length;
444 gpu_offset += this_length;
445 length -= this_length;
446 }
447
448 return 0;
449}
450
Brad Volkin4c914c02014-02-18 10:15:45 -0800451/*
452 * Pins the specified object's pages and synchronizes the object with
453 * GPU accesses. Sets needs_clflush to non-zero if the caller should
454 * flush the object from the CPU cache.
455 */
456int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
457 int *needs_clflush)
458{
459 int ret;
460
461 *needs_clflush = 0;
462
463 if (!obj->base.filp)
464 return -EINVAL;
465
466 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
467 /* If we're not in the cpu read domain, set ourself into the gtt
468 * read domain and manually flush cachelines (if required). This
469 * optimizes for the case when the gpu will dirty the data
470 * anyway again before the next pread happens. */
471 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
472 obj->cache_level);
473 ret = i915_gem_object_wait_rendering(obj, true);
474 if (ret)
475 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000476
477 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800478 }
479
480 ret = i915_gem_object_get_pages(obj);
481 if (ret)
482 return ret;
483
484 i915_gem_object_pin_pages(obj);
485
486 return ret;
487}
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489/* Per-page copy function for the shmem pread fastpath.
490 * Flushes invalid cachelines before reading the target if
491 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700492static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200493shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
494 char __user *user_data,
495 bool page_do_bit17_swizzling, bool needs_clflush)
496{
497 char *vaddr;
498 int ret;
499
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200500 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200501 return -EINVAL;
502
503 vaddr = kmap_atomic(page);
504 if (needs_clflush)
505 drm_clflush_virt_range(vaddr + shmem_page_offset,
506 page_length);
507 ret = __copy_to_user_inatomic(user_data,
508 vaddr + shmem_page_offset,
509 page_length);
510 kunmap_atomic(vaddr);
511
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100512 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200513}
514
Daniel Vetter23c18c72012-03-25 19:47:42 +0200515static void
516shmem_clflush_swizzled_range(char *addr, unsigned long length,
517 bool swizzled)
518{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200519 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200520 unsigned long start = (unsigned long) addr;
521 unsigned long end = (unsigned long) addr + length;
522
523 /* For swizzling simply ensure that we always flush both
524 * channels. Lame, but simple and it works. Swizzled
525 * pwrite/pread is far from a hotpath - current userspace
526 * doesn't use it at all. */
527 start = round_down(start, 128);
528 end = round_up(end, 128);
529
530 drm_clflush_virt_range((void *)start, end - start);
531 } else {
532 drm_clflush_virt_range(addr, length);
533 }
534
535}
536
Daniel Vetterd174bd62012-03-25 19:47:40 +0200537/* Only difference to the fast-path function is that this can handle bit17
538 * and uses non-atomic copy and kmap functions. */
539static int
540shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
541 char __user *user_data,
542 bool page_do_bit17_swizzling, bool needs_clflush)
543{
544 char *vaddr;
545 int ret;
546
547 vaddr = kmap(page);
548 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200549 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
550 page_length,
551 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200552
553 if (page_do_bit17_swizzling)
554 ret = __copy_to_user_swizzled(user_data,
555 vaddr, shmem_page_offset,
556 page_length);
557 else
558 ret = __copy_to_user(user_data,
559 vaddr + shmem_page_offset,
560 page_length);
561 kunmap(page);
562
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100563 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564}
565
Eric Anholteb014592009-03-10 11:44:52 -0700566static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200567i915_gem_shmem_pread(struct drm_device *dev,
568 struct drm_i915_gem_object *obj,
569 struct drm_i915_gem_pread *args,
570 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700571{
Daniel Vetter8461d222011-12-14 13:57:32 +0100572 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700573 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100574 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100575 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100576 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200577 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200578 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200579 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700580
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200581 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700582 remain = args->size;
583
Daniel Vetter8461d222011-12-14 13:57:32 +0100584 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700585
Brad Volkin4c914c02014-02-18 10:15:45 -0800586 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100587 if (ret)
588 return ret;
589
Eric Anholteb014592009-03-10 11:44:52 -0700590 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100591
Imre Deak67d5a502013-02-18 19:28:02 +0200592 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
593 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200594 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100595
596 if (remain <= 0)
597 break;
598
Eric Anholteb014592009-03-10 11:44:52 -0700599 /* Operation in this page
600 *
Eric Anholteb014592009-03-10 11:44:52 -0700601 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700602 * page_length = bytes to copy for this page
603 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100604 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700605 page_length = remain;
606 if ((shmem_page_offset + page_length) > PAGE_SIZE)
607 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700608
Daniel Vetter8461d222011-12-14 13:57:32 +0100609 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
610 (page_to_phys(page) & (1 << 17)) != 0;
611
Daniel Vetterd174bd62012-03-25 19:47:40 +0200612 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
613 user_data, page_do_bit17_swizzling,
614 needs_clflush);
615 if (ret == 0)
616 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700617
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200618 mutex_unlock(&dev->struct_mutex);
619
Jani Nikulad330a952014-01-21 11:24:25 +0200620 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200621 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200622 /* Userspace is tricking us, but we've already clobbered
623 * its pages with the prefault and promised to write the
624 * data up to the first fault. Hence ignore any errors
625 * and just continue. */
626 (void)ret;
627 prefaulted = 1;
628 }
629
Daniel Vetterd174bd62012-03-25 19:47:40 +0200630 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
631 user_data, page_do_bit17_swizzling,
632 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700633
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200634 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100635
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100637 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100638
Chris Wilson17793c92014-03-07 08:30:36 +0000639next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700640 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100641 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700642 offset += page_length;
643 }
644
Chris Wilson4f27b752010-10-14 15:26:45 +0100645out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100646 i915_gem_object_unpin_pages(obj);
647
Eric Anholteb014592009-03-10 11:44:52 -0700648 return ret;
649}
650
Eric Anholt673a3942008-07-30 12:06:12 -0700651/**
652 * Reads data from the object referenced by handle.
653 *
654 * On error, the contents of *data are undefined.
655 */
656int
657i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000658 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700659{
660 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000661 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100662 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700663
Chris Wilson51311d02010-11-17 09:10:42 +0000664 if (args->size == 0)
665 return 0;
666
667 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200668 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000669 args->size))
670 return -EFAULT;
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100673 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100674 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700675
Chris Wilson05394f32010-11-08 19:18:58 +0000676 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000677 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100678 ret = -ENOENT;
679 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100680 }
Eric Anholt673a3942008-07-30 12:06:12 -0700681
Chris Wilson7dcd2492010-09-26 20:21:44 +0100682 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000683 if (args->offset > obj->base.size ||
684 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100685 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100686 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100687 }
688
Daniel Vetter1286ff72012-05-10 15:25:09 +0200689 /* prime objects have no backing filp to GEM pread/pwrite
690 * pages from.
691 */
692 if (!obj->base.filp) {
693 ret = -EINVAL;
694 goto out;
695 }
696
Chris Wilsondb53a302011-02-03 11:57:46 +0000697 trace_i915_gem_object_pread(obj, args->offset, args->size);
698
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200699 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700700
Chris Wilson35b62a82010-09-26 20:23:38 +0100701out:
Chris Wilson05394f32010-11-08 19:18:58 +0000702 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100703unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100704 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700705 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700706}
707
Keith Packard0839ccb2008-10-30 19:38:48 -0700708/* This is the fast write path which cannot handle
709 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700710 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711
Keith Packard0839ccb2008-10-30 19:38:48 -0700712static inline int
713fast_user_write(struct io_mapping *mapping,
714 loff_t page_base, int page_offset,
715 char __user *user_data,
716 int length)
717{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700718 void __iomem *vaddr_atomic;
719 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700720 unsigned long unwritten;
721
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700722 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700723 /* We can use the cpu mem copy function because this is X86. */
724 vaddr = (void __force*)vaddr_atomic + page_offset;
725 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700726 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700727 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100728 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700729}
730
Eric Anholt3de09aa2009-03-09 09:42:23 -0700731/**
732 * This is the fast pwrite path, where we copy the data directly from the
733 * user into the GTT, uncached.
734 */
Eric Anholt673a3942008-07-30 12:06:12 -0700735static int
Chris Wilson05394f32010-11-08 19:18:58 +0000736i915_gem_gtt_pwrite_fast(struct drm_device *dev,
737 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700738 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000739 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700740{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300741 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700742 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700743 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700744 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200745 int page_offset, page_length, ret;
746
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100747 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200748 if (ret)
749 goto out;
750
751 ret = i915_gem_object_set_to_gtt_domain(obj, true);
752 if (ret)
753 goto out_unpin;
754
755 ret = i915_gem_object_put_fence(obj);
756 if (ret)
757 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200759 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700760 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700761
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700762 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700763
764 while (remain > 0) {
765 /* Operation in this page
766 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700767 * page_base = page offset within aperture
768 * page_offset = offset within page
769 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700770 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100771 page_base = offset & PAGE_MASK;
772 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700773 page_length = remain;
774 if ((page_offset + remain) > PAGE_SIZE)
775 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700776
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700778 * source page isn't available. Return the error and we'll
779 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700780 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800781 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200782 page_offset, user_data, page_length)) {
783 ret = -EFAULT;
784 goto out_unpin;
785 }
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Keith Packard0839ccb2008-10-30 19:38:48 -0700787 remain -= page_length;
788 user_data += page_length;
789 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700790 }
Eric Anholt673a3942008-07-30 12:06:12 -0700791
Daniel Vetter935aaa62012-03-25 19:47:35 +0200792out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800793 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200794out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700795 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700796}
797
Daniel Vetterd174bd62012-03-25 19:47:40 +0200798/* Per-page copy function for the shmem pwrite fastpath.
799 * Flushes invalid cachelines before writing to the target if
800 * needs_clflush_before is set and flushes out any written cachelines after
801 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700802static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200803shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
804 char __user *user_data,
805 bool page_do_bit17_swizzling,
806 bool needs_clflush_before,
807 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700808{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700810 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200812 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200813 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 vaddr = kmap_atomic(page);
816 if (needs_clflush_before)
817 drm_clflush_virt_range(vaddr + shmem_page_offset,
818 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000819 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
820 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200821 if (needs_clflush_after)
822 drm_clflush_virt_range(vaddr + shmem_page_offset,
823 page_length);
824 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700825
Chris Wilson755d2212012-09-04 21:02:55 +0100826 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Only difference to the fast-path function is that this can handle bit17
830 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700831static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200832shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
833 char __user *user_data,
834 bool page_do_bit17_swizzling,
835 bool needs_clflush_before,
836 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700837{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200838 char *vaddr;
839 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700840
Daniel Vetterd174bd62012-03-25 19:47:40 +0200841 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200842 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200843 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
844 page_length,
845 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 if (page_do_bit17_swizzling)
847 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100848 user_data,
849 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850 else
851 ret = __copy_from_user(vaddr + shmem_page_offset,
852 user_data,
853 page_length);
854 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200855 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
856 page_length,
857 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200858 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100859
Chris Wilson755d2212012-09-04 21:02:55 +0100860 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700861}
862
Eric Anholt40123c12009-03-09 13:42:30 -0700863static int
Daniel Vettere244a442012-03-25 19:47:28 +0200864i915_gem_shmem_pwrite(struct drm_device *dev,
865 struct drm_i915_gem_object *obj,
866 struct drm_i915_gem_pwrite *args,
867 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700868{
Eric Anholt40123c12009-03-09 13:42:30 -0700869 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100870 loff_t offset;
871 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100872 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100873 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200874 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200875 int needs_clflush_after = 0;
876 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200877 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700878
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200879 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700880 remain = args->size;
881
Daniel Vetter8c599672011-12-14 13:57:31 +0100882 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700883
Daniel Vetter58642882012-03-25 19:47:37 +0200884 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
885 /* If we're not in the cpu write domain, set ourself into the gtt
886 * write domain and manually flush cachelines (if required). This
887 * optimizes for the case when the gpu will use the data
888 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100889 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700890 ret = i915_gem_object_wait_rendering(obj, false);
891 if (ret)
892 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000893
894 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200895 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100896 /* Same trick applies to invalidate partially written cachelines read
897 * before writing. */
898 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
899 needs_clflush_before =
900 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200901
Chris Wilson755d2212012-09-04 21:02:55 +0100902 ret = i915_gem_object_get_pages(obj);
903 if (ret)
904 return ret;
905
906 i915_gem_object_pin_pages(obj);
907
Eric Anholt40123c12009-03-09 13:42:30 -0700908 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000909 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700910
Imre Deak67d5a502013-02-18 19:28:02 +0200911 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
912 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200913 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200914 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100915
Chris Wilson9da3da62012-06-01 15:20:22 +0100916 if (remain <= 0)
917 break;
918
Eric Anholt40123c12009-03-09 13:42:30 -0700919 /* Operation in this page
920 *
Eric Anholt40123c12009-03-09 13:42:30 -0700921 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * page_length = bytes to copy for this page
923 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100924 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700925
926 page_length = remain;
927 if ((shmem_page_offset + page_length) > PAGE_SIZE)
928 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700929
Daniel Vetter58642882012-03-25 19:47:37 +0200930 /* If we don't overwrite a cacheline completely we need to be
931 * careful to have up-to-date data by first clflushing. Don't
932 * overcomplicate things and flush the entire patch. */
933 partial_cacheline_write = needs_clflush_before &&
934 ((shmem_page_offset | page_length)
935 & (boot_cpu_data.x86_clflush_size - 1));
936
Daniel Vetter8c599672011-12-14 13:57:31 +0100937 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
938 (page_to_phys(page) & (1 << 17)) != 0;
939
Daniel Vetterd174bd62012-03-25 19:47:40 +0200940 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
941 user_data, page_do_bit17_swizzling,
942 partial_cacheline_write,
943 needs_clflush_after);
944 if (ret == 0)
945 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700946
Daniel Vettere244a442012-03-25 19:47:28 +0200947 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200948 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200949 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
950 user_data, page_do_bit17_swizzling,
951 partial_cacheline_write,
952 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700953
Daniel Vettere244a442012-03-25 19:47:28 +0200954 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100955
Chris Wilson755d2212012-09-04 21:02:55 +0100956 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100957 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100958
Chris Wilson17793c92014-03-07 08:30:36 +0000959next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700960 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100961 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700962 offset += page_length;
963 }
964
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100965out:
Chris Wilson755d2212012-09-04 21:02:55 +0100966 i915_gem_object_unpin_pages(obj);
967
Daniel Vettere244a442012-03-25 19:47:28 +0200968 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100969 /*
970 * Fixup: Flush cpu caches in case we didn't flush the dirty
971 * cachelines in-line while writing and the object moved
972 * out of the cpu write domain while we've dropped the lock.
973 */
974 if (!needs_clflush_after &&
975 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100976 if (i915_gem_clflush_object(obj, obj->pin_display))
977 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200978 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100979 }
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800982 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200983
Eric Anholt40123c12009-03-09 13:42:30 -0700984 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700985}
986
987/**
988 * Writes data to the object referenced by handle.
989 *
990 * On error, the contents of the buffer that were to be modified are undefined.
991 */
992int
993i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100994 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700995{
996 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000997 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000998 int ret;
999
1000 if (args->size == 0)
1001 return 0;
1002
1003 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001004 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001005 args->size))
1006 return -EFAULT;
1007
Jani Nikulad330a952014-01-21 11:24:25 +02001008 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001009 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1010 args->size);
1011 if (ret)
1012 return -EFAULT;
1013 }
Eric Anholt673a3942008-07-30 12:06:12 -07001014
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001015 ret = i915_mutex_lock_interruptible(dev);
1016 if (ret)
1017 return ret;
1018
Chris Wilson05394f32010-11-08 19:18:58 +00001019 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001020 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001021 ret = -ENOENT;
1022 goto unlock;
1023 }
Eric Anholt673a3942008-07-30 12:06:12 -07001024
Chris Wilson7dcd2492010-09-26 20:21:44 +01001025 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001026 if (args->offset > obj->base.size ||
1027 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001028 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001029 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001030 }
1031
Daniel Vetter1286ff72012-05-10 15:25:09 +02001032 /* prime objects have no backing filp to GEM pread/pwrite
1033 * pages from.
1034 */
1035 if (!obj->base.filp) {
1036 ret = -EINVAL;
1037 goto out;
1038 }
1039
Chris Wilsondb53a302011-02-03 11:57:46 +00001040 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1041
Daniel Vetter935aaa62012-03-25 19:47:35 +02001042 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001043 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1044 * it would end up going through the fenced access, and we'll get
1045 * different detiling behavior between reading and writing.
1046 * pread/pwrite currently are reading and writing from the CPU
1047 * perspective, requiring manual detiling by the client.
1048 */
Chris Wilson00731152014-05-21 12:42:56 +01001049 if (obj->phys_handle) {
1050 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001051 goto out;
1052 }
1053
Chris Wilson2c225692013-08-09 12:26:45 +01001054 if (obj->tiling_mode == I915_TILING_NONE &&
1055 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1056 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001057 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001058 /* Note that the gtt paths might fail with non-page-backed user
1059 * pointers (e.g. gtt mappings when moving data between
1060 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001061 }
Eric Anholt673a3942008-07-30 12:06:12 -07001062
Chris Wilson86a1ee22012-08-11 15:41:04 +01001063 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001064 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001065
Chris Wilson35b62a82010-09-26 20:23:38 +01001066out:
Chris Wilson05394f32010-11-08 19:18:58 +00001067 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001068unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001069 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001070 return ret;
1071}
1072
Chris Wilsonb3612372012-08-24 09:35:08 +01001073int
Daniel Vetter33196de2012-11-14 17:14:05 +01001074i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001075 bool interruptible)
1076{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001077 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 /* Non-interruptible callers can't handle -EAGAIN, hence return
1079 * -EIO unconditionally for these. */
1080 if (!interruptible)
1081 return -EIO;
1082
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001083 /* Recovery complete, but the reset failed ... */
1084 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001085 return -EIO;
1086
McAulay, Alistair6689c162014-08-15 18:51:35 +01001087 /*
1088 * Check if GPU Reset is in progress - we need intel_ring_begin
1089 * to work properly to reinit the hw state while the gpu is
1090 * still marked as reset-in-progress. Handle this with a flag.
1091 */
1092 if (!error->reload_in_reset)
1093 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001094 }
1095
1096 return 0;
1097}
1098
1099/*
1100 * Compare seqno against outstanding lazy request. Emit a request if they are
1101 * equal.
1102 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301103int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001104i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001105{
1106 int ret;
1107
1108 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1109
1110 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001111 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001112 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001113
1114 return ret;
1115}
1116
Chris Wilson094f9a52013-09-25 17:34:55 +01001117static void fake_irq(unsigned long data)
1118{
1119 wake_up_process((struct task_struct *)data);
1120}
1121
1122static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001123 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001124{
1125 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1126}
1127
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001128static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1129{
1130 if (file_priv == NULL)
1131 return true;
1132
1133 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1134}
1135
Chris Wilsonb3612372012-08-24 09:35:08 +01001136/**
1137 * __wait_seqno - wait until execution of seqno has finished
1138 * @ring: the ring expected to report seqno
1139 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001140 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 * @interruptible: do an interruptible wait (normally yes)
1142 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1143 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001144 * Note: It is of utmost importance that the passed in seqno and reset_counter
1145 * values have been read by the caller in an smp safe manner. Where read-side
1146 * locks are involved, it is sufficient to read the reset_counter before
1147 * unlocking the lock that protects the seqno. For lockless tricks, the
1148 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1149 * inserted.
1150 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 * Returns 0 if the seqno was found within the alloted time. Else returns the
1152 * errno with remaining time filled in timeout argument.
1153 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001154static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001155 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001156 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001157 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001158 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001159{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001160 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001161 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001162 const bool irq_test_in_progress =
1163 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001164 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001165 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001166 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001167 int ret;
1168
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001169 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001170
Chris Wilsonb3612372012-08-24 09:35:08 +01001171 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1172 return 0;
1173
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001174 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001175
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001176 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001177 gen6_rps_boost(dev_priv);
1178 if (file_priv)
1179 mod_delayed_work(dev_priv->wq,
1180 &file_priv->mm.idle_work,
1181 msecs_to_jiffies(100));
1182 }
1183
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001184 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001185 return -ENODEV;
1186
Chris Wilson094f9a52013-09-25 17:34:55 +01001187 /* Record current time in case interrupted by signal, or wedged */
1188 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001189 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001190 for (;;) {
1191 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001192
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 prepare_to_wait(&ring->irq_queue, &wait,
1194 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001195
Daniel Vetterf69061b2012-12-06 09:01:42 +01001196 /* We need to check whether any gpu reset happened in between
1197 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001198 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1199 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1200 * is truely gone. */
1201 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1202 if (ret == 0)
1203 ret = -EAGAIN;
1204 break;
1205 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1208 ret = 0;
1209 break;
1210 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001211
Chris Wilson094f9a52013-09-25 17:34:55 +01001212 if (interruptible && signal_pending(current)) {
1213 ret = -ERESTARTSYS;
1214 break;
1215 }
1216
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001217 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001218 ret = -ETIME;
1219 break;
1220 }
1221
1222 timer.function = NULL;
1223 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001224 unsigned long expire;
1225
Chris Wilson094f9a52013-09-25 17:34:55 +01001226 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001227 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 mod_timer(&timer, expire);
1229 }
1230
Chris Wilson5035c272013-10-04 09:58:46 +01001231 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001232
Chris Wilson094f9a52013-09-25 17:34:55 +01001233 if (timer.function) {
1234 del_singleshot_timer_sync(&timer);
1235 destroy_timer_on_stack(&timer);
1236 }
1237 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001238 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001239 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001241 if (!irq_test_in_progress)
1242 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001243
1244 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001245
1246 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001247 s64 tres = *timeout - (now - before);
1248
1249 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001250 }
1251
Chris Wilson094f9a52013-09-25 17:34:55 +01001252 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001253}
1254
1255/**
1256 * Waits for a sequence number to be signaled, and cleans up the
1257 * request and object lists appropriately for that event.
1258 */
1259int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001260i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001261{
1262 struct drm_device *dev = ring->dev;
1263 struct drm_i915_private *dev_priv = dev->dev_private;
1264 bool interruptible = dev_priv->mm.interruptible;
1265 int ret;
1266
1267 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1268 BUG_ON(seqno == 0);
1269
Daniel Vetter33196de2012-11-14 17:14:05 +01001270 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001271 if (ret)
1272 return ret;
1273
1274 ret = i915_gem_check_olr(ring, seqno);
1275 if (ret)
1276 return ret;
1277
Daniel Vetterf69061b2012-12-06 09:01:42 +01001278 return __wait_seqno(ring, seqno,
1279 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001280 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001281}
1282
Chris Wilsond26e3af2013-06-29 22:05:26 +01001283static int
John Harrison8e6395492014-10-30 18:40:53 +00001284i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001285{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001286 if (!obj->active)
1287 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001288
1289 /* Manually manage the write flush as we may have not yet
1290 * retired the buffer.
1291 *
1292 * Note that the last_write_seqno is always the earlier of
1293 * the two (read/write) seqno, so if we haved successfully waited,
1294 * we know we have passed the last write.
1295 */
1296 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001297
1298 return 0;
1299}
1300
Chris Wilsonb3612372012-08-24 09:35:08 +01001301/**
1302 * Ensures that all rendering to the object has completed and the object is
1303 * safe to unbind from the GTT or access from the CPU.
1304 */
1305static __must_check int
1306i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1307 bool readonly)
1308{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001309 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001310 u32 seqno;
1311 int ret;
1312
1313 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1314 if (seqno == 0)
1315 return 0;
1316
1317 ret = i915_wait_seqno(ring, seqno);
1318 if (ret)
1319 return ret;
1320
John Harrison8e6395492014-10-30 18:40:53 +00001321 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001322}
1323
Chris Wilson3236f572012-08-24 09:35:09 +01001324/* A nonblocking variant of the above wait. This is a highly dangerous routine
1325 * as the object state may change during this call.
1326 */
1327static __must_check int
1328i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001329 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001330 bool readonly)
1331{
1332 struct drm_device *dev = obj->base.dev;
1333 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001334 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001335 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001336 u32 seqno;
1337 int ret;
1338
1339 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1340 BUG_ON(!dev_priv->mm.interruptible);
1341
1342 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1343 if (seqno == 0)
1344 return 0;
1345
Daniel Vetter33196de2012-11-14 17:14:05 +01001346 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001347 if (ret)
1348 return ret;
1349
1350 ret = i915_gem_check_olr(ring, seqno);
1351 if (ret)
1352 return ret;
1353
Daniel Vetterf69061b2012-12-06 09:01:42 +01001354 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001355 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001356 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001357 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001358 if (ret)
1359 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001360
John Harrison8e6395492014-10-30 18:40:53 +00001361 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001362}
1363
Eric Anholt673a3942008-07-30 12:06:12 -07001364/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001365 * Called when user space prepares to use an object with the CPU, either
1366 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001367 */
1368int
1369i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001370 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001371{
1372 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001373 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001374 uint32_t read_domains = args->read_domains;
1375 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001376 int ret;
1377
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001378 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001379 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001380 return -EINVAL;
1381
Chris Wilson21d509e2009-06-06 09:46:02 +01001382 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001383 return -EINVAL;
1384
1385 /* Having something in the write domain implies it's in the read
1386 * domain, and only that read domain. Enforce that in the request.
1387 */
1388 if (write_domain != 0 && read_domains != write_domain)
1389 return -EINVAL;
1390
Chris Wilson76c1dec2010-09-25 11:22:51 +01001391 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001392 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001393 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001394
Chris Wilson05394f32010-11-08 19:18:58 +00001395 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001396 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001397 ret = -ENOENT;
1398 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001399 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001400
Chris Wilson3236f572012-08-24 09:35:09 +01001401 /* Try to flush the object off the GPU without holding the lock.
1402 * We will repeat the flush holding the lock in the normal manner
1403 * to catch cases where we are gazumped.
1404 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001405 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1406 file->driver_priv,
1407 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001408 if (ret)
1409 goto unref;
1410
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001411 if (read_domains & I915_GEM_DOMAIN_GTT) {
1412 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001413
1414 /* Silently promote "you're not bound, there was nothing to do"
1415 * to success, since the client was just asking us to
1416 * make sure everything was done.
1417 */
1418 if (ret == -EINVAL)
1419 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001420 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001421 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001422 }
1423
Chris Wilson3236f572012-08-24 09:35:09 +01001424unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001425 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001426unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001427 mutex_unlock(&dev->struct_mutex);
1428 return ret;
1429}
1430
1431/**
1432 * Called when user space has done writes to this buffer
1433 */
1434int
1435i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001436 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001437{
1438 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001439 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001440 int ret = 0;
1441
Chris Wilson76c1dec2010-09-25 11:22:51 +01001442 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001443 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001444 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001445
Chris Wilson05394f32010-11-08 19:18:58 +00001446 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001447 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001448 ret = -ENOENT;
1449 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001450 }
1451
Eric Anholt673a3942008-07-30 12:06:12 -07001452 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001453 if (obj->pin_display)
1454 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001455
Chris Wilson05394f32010-11-08 19:18:58 +00001456 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001457unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001458 mutex_unlock(&dev->struct_mutex);
1459 return ret;
1460}
1461
1462/**
1463 * Maps the contents of an object, returning the address it is mapped
1464 * into.
1465 *
1466 * While the mapping holds a reference on the contents of the object, it doesn't
1467 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001468 *
1469 * IMPORTANT:
1470 *
1471 * DRM driver writers who look a this function as an example for how to do GEM
1472 * mmap support, please don't implement mmap support like here. The modern way
1473 * to implement DRM mmap support is with an mmap offset ioctl (like
1474 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1475 * That way debug tooling like valgrind will understand what's going on, hiding
1476 * the mmap call in a driver private ioctl will break that. The i915 driver only
1477 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001478 */
1479int
1480i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001481 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001482{
1483 struct drm_i915_gem_mmap *args = data;
1484 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001485 unsigned long addr;
1486
Chris Wilson05394f32010-11-08 19:18:58 +00001487 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001488 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001489 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001490
Daniel Vetter1286ff72012-05-10 15:25:09 +02001491 /* prime objects have no backing filp to GEM mmap
1492 * pages from.
1493 */
1494 if (!obj->filp) {
1495 drm_gem_object_unreference_unlocked(obj);
1496 return -EINVAL;
1497 }
1498
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001499 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001500 PROT_READ | PROT_WRITE, MAP_SHARED,
1501 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001502 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001503 if (IS_ERR((void *)addr))
1504 return addr;
1505
1506 args->addr_ptr = (uint64_t) addr;
1507
1508 return 0;
1509}
1510
Jesse Barnesde151cf2008-11-12 10:03:55 -08001511/**
1512 * i915_gem_fault - fault a page into the GTT
1513 * vma: VMA in question
1514 * vmf: fault info
1515 *
1516 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1517 * from userspace. The fault handler takes care of binding the object to
1518 * the GTT (if needed), allocating and programming a fence register (again,
1519 * only if needed based on whether the old reg is still valid or the object
1520 * is tiled) and inserting a new PTE into the faulting process.
1521 *
1522 * Note that the faulting process may involve evicting existing objects
1523 * from the GTT and/or fence registers to make room. So performance may
1524 * suffer if the GTT working set is large or there are few fence registers
1525 * left.
1526 */
1527int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1528{
Chris Wilson05394f32010-11-08 19:18:58 +00001529 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1530 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001531 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001532 pgoff_t page_offset;
1533 unsigned long pfn;
1534 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001535 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001536
Paulo Zanonif65c9162013-11-27 18:20:34 -02001537 intel_runtime_pm_get(dev_priv);
1538
Jesse Barnesde151cf2008-11-12 10:03:55 -08001539 /* We don't use vmf->pgoff since that has the fake offset */
1540 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1541 PAGE_SHIFT;
1542
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001543 ret = i915_mutex_lock_interruptible(dev);
1544 if (ret)
1545 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001546
Chris Wilsondb53a302011-02-03 11:57:46 +00001547 trace_i915_gem_object_fault(obj, page_offset, true, write);
1548
Chris Wilson6e4930f2014-02-07 18:37:06 -02001549 /* Try to flush the object off the GPU first without holding the lock.
1550 * Upon reacquiring the lock, we will perform our sanity checks and then
1551 * repeat the flush holding the lock in the normal manner to catch cases
1552 * where we are gazumped.
1553 */
1554 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1555 if (ret)
1556 goto unlock;
1557
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001558 /* Access to snoopable pages through the GTT is incoherent. */
1559 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001560 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001561 goto unlock;
1562 }
1563
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001564 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001565 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001566 if (ret)
1567 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568
Chris Wilsonc9839302012-11-20 10:45:17 +00001569 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1570 if (ret)
1571 goto unpin;
1572
1573 ret = i915_gem_object_get_fence(obj);
1574 if (ret)
1575 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001576
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001577 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001578 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1579 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001580
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001581 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001582 unsigned long size = min_t(unsigned long,
1583 vma->vm_end - vma->vm_start,
1584 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001585 int i;
1586
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001587 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001588 ret = vm_insert_pfn(vma,
1589 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1590 pfn + i);
1591 if (ret)
1592 break;
1593 }
1594
1595 obj->fault_mappable = true;
1596 } else
1597 ret = vm_insert_pfn(vma,
1598 (unsigned long)vmf->virtual_address,
1599 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001600unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001601 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001602unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001603 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001604out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001605 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001606 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001607 /*
1608 * We eat errors when the gpu is terminally wedged to avoid
1609 * userspace unduly crashing (gl has no provisions for mmaps to
1610 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1611 * and so needs to be reported.
1612 */
1613 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001614 ret = VM_FAULT_SIGBUS;
1615 break;
1616 }
Chris Wilson045e7692010-11-07 09:18:22 +00001617 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001618 /*
1619 * EAGAIN means the gpu is hung and we'll wait for the error
1620 * handler to reset everything when re-faulting in
1621 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001622 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001623 case 0:
1624 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001625 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001626 case -EBUSY:
1627 /*
1628 * EBUSY is ok: this just means that another thread
1629 * already did the job.
1630 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001631 ret = VM_FAULT_NOPAGE;
1632 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001633 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001634 ret = VM_FAULT_OOM;
1635 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001636 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001637 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001638 ret = VM_FAULT_SIGBUS;
1639 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001640 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001641 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001642 ret = VM_FAULT_SIGBUS;
1643 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001644 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001645
1646 intel_runtime_pm_put(dev_priv);
1647 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001648}
1649
1650/**
Chris Wilson901782b2009-07-10 08:18:50 +01001651 * i915_gem_release_mmap - remove physical page mappings
1652 * @obj: obj in question
1653 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001654 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001655 * relinquish ownership of the pages back to the system.
1656 *
1657 * It is vital that we remove the page mapping if we have mapped a tiled
1658 * object through the GTT and then lose the fence register due to
1659 * resource pressure. Similarly if the object has been moved out of the
1660 * aperture, than pages mapped into userspace must be revoked. Removing the
1661 * mapping will then trigger a page fault on the next user access, allowing
1662 * fixup by i915_gem_fault().
1663 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001664void
Chris Wilson05394f32010-11-08 19:18:58 +00001665i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001666{
Chris Wilson6299f992010-11-24 12:23:44 +00001667 if (!obj->fault_mappable)
1668 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001669
David Herrmann6796cb12014-01-03 14:24:19 +01001670 drm_vma_node_unmap(&obj->base.vma_node,
1671 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001672 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001673}
1674
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001675void
1676i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1677{
1678 struct drm_i915_gem_object *obj;
1679
1680 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1681 i915_gem_release_mmap(obj);
1682}
1683
Imre Deak0fa87792013-01-07 21:47:35 +02001684uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001685i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001686{
Chris Wilsone28f8712011-07-18 13:11:49 -07001687 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001688
1689 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001690 tiling_mode == I915_TILING_NONE)
1691 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001692
1693 /* Previous chips need a power-of-two fence region when tiling */
1694 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001695 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001696 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001697 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001698
Chris Wilsone28f8712011-07-18 13:11:49 -07001699 while (gtt_size < size)
1700 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001701
Chris Wilsone28f8712011-07-18 13:11:49 -07001702 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001703}
1704
Jesse Barnesde151cf2008-11-12 10:03:55 -08001705/**
1706 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1707 * @obj: object to check
1708 *
1709 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001710 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001711 */
Imre Deakd8651102013-01-07 21:47:33 +02001712uint32_t
1713i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1714 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001715{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001716 /*
1717 * Minimum alignment is 4k (GTT page size), but might be greater
1718 * if a fence register is needed for the object.
1719 */
Imre Deakd8651102013-01-07 21:47:33 +02001720 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001721 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001722 return 4096;
1723
1724 /*
1725 * Previous chips need to be aligned to the size of the smallest
1726 * fence register that can contain the object.
1727 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001728 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001729}
1730
Chris Wilsond8cb5082012-08-11 15:41:03 +01001731static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1732{
1733 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1734 int ret;
1735
David Herrmann0de23972013-07-24 21:07:52 +02001736 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001737 return 0;
1738
Daniel Vetterda494d72012-12-20 15:11:16 +01001739 dev_priv->mm.shrinker_no_lock_stealing = true;
1740
Chris Wilsond8cb5082012-08-11 15:41:03 +01001741 ret = drm_gem_create_mmap_offset(&obj->base);
1742 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001743 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001744
1745 /* Badly fragmented mmap space? The only way we can recover
1746 * space is by destroying unwanted objects. We can't randomly release
1747 * mmap_offsets as userspace expects them to be persistent for the
1748 * lifetime of the objects. The closest we can is to release the
1749 * offsets on purgeable objects by truncating it and marking it purged,
1750 * which prevents userspace from ever using that object again.
1751 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001752 i915_gem_shrink(dev_priv,
1753 obj->base.size >> PAGE_SHIFT,
1754 I915_SHRINK_BOUND |
1755 I915_SHRINK_UNBOUND |
1756 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001757 ret = drm_gem_create_mmap_offset(&obj->base);
1758 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001759 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001760
1761 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001762 ret = drm_gem_create_mmap_offset(&obj->base);
1763out:
1764 dev_priv->mm.shrinker_no_lock_stealing = false;
1765
1766 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001767}
1768
1769static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1770{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001771 drm_gem_free_mmap_offset(&obj->base);
1772}
1773
Jesse Barnesde151cf2008-11-12 10:03:55 -08001774int
Dave Airlieff72145b2011-02-07 12:16:14 +10001775i915_gem_mmap_gtt(struct drm_file *file,
1776 struct drm_device *dev,
1777 uint32_t handle,
1778 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001779{
Chris Wilsonda761a62010-10-27 17:37:08 +01001780 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001781 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 int ret;
1783
Chris Wilson76c1dec2010-09-25 11:22:51 +01001784 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001785 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001786 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787
Dave Airlieff72145b2011-02-07 12:16:14 +10001788 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001789 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001790 ret = -ENOENT;
1791 goto unlock;
1792 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001793
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001794 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001795 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001796 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001797 }
1798
Chris Wilson05394f32010-11-08 19:18:58 +00001799 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001800 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001801 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001802 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001803 }
1804
Chris Wilsond8cb5082012-08-11 15:41:03 +01001805 ret = i915_gem_object_create_mmap_offset(obj);
1806 if (ret)
1807 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808
David Herrmann0de23972013-07-24 21:07:52 +02001809 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001810
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001811out:
Chris Wilson05394f32010-11-08 19:18:58 +00001812 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001813unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001814 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001815 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001816}
1817
Dave Airlieff72145b2011-02-07 12:16:14 +10001818/**
1819 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1820 * @dev: DRM device
1821 * @data: GTT mapping ioctl data
1822 * @file: GEM object info
1823 *
1824 * Simply returns the fake offset to userspace so it can mmap it.
1825 * The mmap call will end up in drm_gem_mmap(), which will set things
1826 * up so we can get faults in the handler above.
1827 *
1828 * The fault handler will take care of binding the object into the GTT
1829 * (since it may have been evicted to make room for something), allocating
1830 * a fence register, and mapping the appropriate aperture address into
1831 * userspace.
1832 */
1833int
1834i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1835 struct drm_file *file)
1836{
1837 struct drm_i915_gem_mmap_gtt *args = data;
1838
Dave Airlieff72145b2011-02-07 12:16:14 +10001839 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1840}
1841
Chris Wilson55372522014-03-25 13:23:06 +00001842static inline int
1843i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1844{
1845 return obj->madv == I915_MADV_DONTNEED;
1846}
1847
Daniel Vetter225067e2012-08-20 10:23:20 +02001848/* Immediately discard the backing storage */
1849static void
1850i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001851{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001852 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001853
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001854 if (obj->base.filp == NULL)
1855 return;
1856
Daniel Vetter225067e2012-08-20 10:23:20 +02001857 /* Our goal here is to return as much of the memory as
1858 * is possible back to the system as we are called from OOM.
1859 * To do this we must instruct the shmfs to drop all of its
1860 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001861 */
Chris Wilson55372522014-03-25 13:23:06 +00001862 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001863 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001864}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001865
Chris Wilson55372522014-03-25 13:23:06 +00001866/* Try to discard unwanted pages */
1867static void
1868i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001869{
Chris Wilson55372522014-03-25 13:23:06 +00001870 struct address_space *mapping;
1871
1872 switch (obj->madv) {
1873 case I915_MADV_DONTNEED:
1874 i915_gem_object_truncate(obj);
1875 case __I915_MADV_PURGED:
1876 return;
1877 }
1878
1879 if (obj->base.filp == NULL)
1880 return;
1881
1882 mapping = file_inode(obj->base.filp)->i_mapping,
1883 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001884}
1885
Chris Wilson5cdf5882010-09-27 15:51:07 +01001886static void
Chris Wilson05394f32010-11-08 19:18:58 +00001887i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001888{
Imre Deak90797e62013-02-18 19:28:03 +02001889 struct sg_page_iter sg_iter;
1890 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001891
Chris Wilson05394f32010-11-08 19:18:58 +00001892 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001893
Chris Wilson6c085a72012-08-20 11:40:46 +02001894 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1895 if (ret) {
1896 /* In the event of a disaster, abandon all caches and
1897 * hope for the best.
1898 */
1899 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001900 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001901 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1902 }
1903
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001904 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001905 i915_gem_object_save_bit_17_swizzle(obj);
1906
Chris Wilson05394f32010-11-08 19:18:58 +00001907 if (obj->madv == I915_MADV_DONTNEED)
1908 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001909
Imre Deak90797e62013-02-18 19:28:03 +02001910 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001911 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001912
Chris Wilson05394f32010-11-08 19:18:58 +00001913 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001914 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001915
Chris Wilson05394f32010-11-08 19:18:58 +00001916 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001917 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001918
Chris Wilson9da3da62012-06-01 15:20:22 +01001919 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001920 }
Chris Wilson05394f32010-11-08 19:18:58 +00001921 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001922
Chris Wilson9da3da62012-06-01 15:20:22 +01001923 sg_free_table(obj->pages);
1924 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001925}
1926
Chris Wilsondd624af2013-01-15 12:39:35 +00001927int
Chris Wilson37e680a2012-06-07 15:38:42 +01001928i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1929{
1930 const struct drm_i915_gem_object_ops *ops = obj->ops;
1931
Chris Wilson2f745ad2012-09-04 21:02:58 +01001932 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001933 return 0;
1934
Chris Wilsona5570172012-09-04 21:02:54 +01001935 if (obj->pages_pin_count)
1936 return -EBUSY;
1937
Ben Widawsky98438772013-07-31 17:00:12 -07001938 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001939
Chris Wilsona2165e32012-12-03 11:49:00 +00001940 /* ->put_pages might need to allocate memory for the bit17 swizzle
1941 * array, hence protect them from being reaped by removing them from gtt
1942 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001943 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001944
Chris Wilson37e680a2012-06-07 15:38:42 +01001945 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001946 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001947
Chris Wilson55372522014-03-25 13:23:06 +00001948 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001949
1950 return 0;
1951}
1952
Chris Wilson21ab4e72014-09-09 11:16:08 +01001953unsigned long
1954i915_gem_shrink(struct drm_i915_private *dev_priv,
1955 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02001956{
Chris Wilson60a53722014-10-03 10:29:51 +01001957 const struct {
1958 struct list_head *list;
1959 unsigned int bit;
1960 } phases[] = {
1961 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
1962 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
1963 { NULL, 0 },
1964 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01001965 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001966
Chris Wilson57094f82013-09-04 10:45:50 +01001967 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001968 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001969 * (due to retiring requests) we have to strictly process only
1970 * one element of the list at the time, and recheck the list
1971 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001972 *
1973 * In particular, we must hold a reference whilst removing the
1974 * object as we may end up waiting for and/or retiring the objects.
1975 * This might release the final reference (held by the active list)
1976 * and result in the object being freed from under us. This is
1977 * similar to the precautions the eviction code must take whilst
1978 * removing objects.
1979 *
1980 * Also note that although these lists do not hold a reference to
1981 * the object we can safely grab one here: The final object
1982 * unreferencing and the bound_list are both protected by the
1983 * dev->struct_mutex and so we won't ever be able to observe an
1984 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001985 */
Chris Wilson60a53722014-10-03 10:29:51 +01001986 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01001987 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00001988
Chris Wilson60a53722014-10-03 10:29:51 +01001989 if ((flags & phase->bit) == 0)
1990 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001991
Chris Wilson21ab4e72014-09-09 11:16:08 +01001992 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01001993 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01001994 struct drm_i915_gem_object *obj;
1995 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01001996
Chris Wilson60a53722014-10-03 10:29:51 +01001997 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01001998 typeof(*obj), global_list);
1999 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002000
Chris Wilson60a53722014-10-03 10:29:51 +01002001 if (flags & I915_SHRINK_PURGEABLE &&
2002 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01002003 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01002004
Chris Wilson21ab4e72014-09-09 11:16:08 +01002005 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002006
Chris Wilson60a53722014-10-03 10:29:51 +01002007 /* For the unbound phase, this should be a no-op! */
2008 list_for_each_entry_safe(vma, v,
2009 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002010 if (i915_vma_unbind(vma))
2011 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002012
Chris Wilson21ab4e72014-09-09 11:16:08 +01002013 if (i915_gem_object_put_pages(obj) == 0)
2014 count += obj->base.size >> PAGE_SHIFT;
2015
2016 drm_gem_object_unreference(&obj->base);
2017 }
Chris Wilson60a53722014-10-03 10:29:51 +01002018 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002019 }
2020
2021 return count;
2022}
2023
Chris Wilsond9973b42013-10-04 10:33:00 +01002024static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002025i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2026{
Chris Wilson6c085a72012-08-20 11:40:46 +02002027 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002028 return i915_gem_shrink(dev_priv, LONG_MAX,
2029 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002030}
2031
Chris Wilson37e680a2012-06-07 15:38:42 +01002032static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002033i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002034{
Chris Wilson6c085a72012-08-20 11:40:46 +02002035 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002036 int page_count, i;
2037 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002038 struct sg_table *st;
2039 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002040 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002041 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002042 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002043 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002044
Chris Wilson6c085a72012-08-20 11:40:46 +02002045 /* Assert that the object is not currently in any GPU domain. As it
2046 * wasn't in the GTT, there shouldn't be any way it could have been in
2047 * a GPU cache
2048 */
2049 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2050 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2051
Chris Wilson9da3da62012-06-01 15:20:22 +01002052 st = kmalloc(sizeof(*st), GFP_KERNEL);
2053 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002054 return -ENOMEM;
2055
Chris Wilson9da3da62012-06-01 15:20:22 +01002056 page_count = obj->base.size / PAGE_SIZE;
2057 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002058 kfree(st);
2059 return -ENOMEM;
2060 }
2061
2062 /* Get the list of pages out of our struct file. They'll be pinned
2063 * at this point until we release them.
2064 *
2065 * Fail silently without starting the shrinker
2066 */
Al Viro496ad9a2013-01-23 17:07:38 -05002067 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002068 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002069 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002070 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002071 sg = st->sgl;
2072 st->nents = 0;
2073 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002074 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2075 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002076 i915_gem_shrink(dev_priv,
2077 page_count,
2078 I915_SHRINK_BOUND |
2079 I915_SHRINK_UNBOUND |
2080 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002081 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2082 }
2083 if (IS_ERR(page)) {
2084 /* We've tried hard to allocate the memory by reaping
2085 * our own buffer, now let the real VM do its job and
2086 * go down in flames if truly OOM.
2087 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002088 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002089 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002090 if (IS_ERR(page))
2091 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002092 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002093#ifdef CONFIG_SWIOTLB
2094 if (swiotlb_nr_tbl()) {
2095 st->nents++;
2096 sg_set_page(sg, page, PAGE_SIZE, 0);
2097 sg = sg_next(sg);
2098 continue;
2099 }
2100#endif
Imre Deak90797e62013-02-18 19:28:03 +02002101 if (!i || page_to_pfn(page) != last_pfn + 1) {
2102 if (i)
2103 sg = sg_next(sg);
2104 st->nents++;
2105 sg_set_page(sg, page, PAGE_SIZE, 0);
2106 } else {
2107 sg->length += PAGE_SIZE;
2108 }
2109 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002110
2111 /* Check that the i965g/gm workaround works. */
2112 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002113 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002114#ifdef CONFIG_SWIOTLB
2115 if (!swiotlb_nr_tbl())
2116#endif
2117 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002118 obj->pages = st;
2119
Eric Anholt673a3942008-07-30 12:06:12 -07002120 if (i915_gem_object_needs_bit17_swizzle(obj))
2121 i915_gem_object_do_bit_17_swizzle(obj);
2122
2123 return 0;
2124
2125err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002126 sg_mark_end(sg);
2127 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002128 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002129 sg_free_table(st);
2130 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002131
2132 /* shmemfs first checks if there is enough memory to allocate the page
2133 * and reports ENOSPC should there be insufficient, along with the usual
2134 * ENOMEM for a genuine allocation failure.
2135 *
2136 * We use ENOSPC in our driver to mean that we have run out of aperture
2137 * space and so want to translate the error from shmemfs back to our
2138 * usual understanding of ENOMEM.
2139 */
2140 if (PTR_ERR(page) == -ENOSPC)
2141 return -ENOMEM;
2142 else
2143 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002144}
2145
Chris Wilson37e680a2012-06-07 15:38:42 +01002146/* Ensure that the associated pages are gathered from the backing storage
2147 * and pinned into our object. i915_gem_object_get_pages() may be called
2148 * multiple times before they are released by a single call to
2149 * i915_gem_object_put_pages() - once the pages are no longer referenced
2150 * either as a result of memory pressure (reaping pages under the shrinker)
2151 * or as the object is itself released.
2152 */
2153int
2154i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2155{
2156 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2157 const struct drm_i915_gem_object_ops *ops = obj->ops;
2158 int ret;
2159
Chris Wilson2f745ad2012-09-04 21:02:58 +01002160 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002161 return 0;
2162
Chris Wilson43e28f02013-01-08 10:53:09 +00002163 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002164 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002165 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002166 }
2167
Chris Wilsona5570172012-09-04 21:02:54 +01002168 BUG_ON(obj->pages_pin_count);
2169
Chris Wilson37e680a2012-06-07 15:38:42 +01002170 ret = ops->get_pages(obj);
2171 if (ret)
2172 return ret;
2173
Ben Widawsky35c20a62013-05-31 11:28:48 -07002174 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002175 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002176}
2177
Ben Widawskye2d05a82013-09-24 09:57:58 -07002178static void
Chris Wilson05394f32010-11-08 19:18:58 +00002179i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002180 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002181{
Chris Wilson9d7730912012-11-27 16:22:52 +00002182 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002183
Zou Nan hai852835f2010-05-21 09:08:56 +08002184 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002185 if (obj->ring != ring && obj->last_write_seqno) {
2186 /* Keep the seqno relative to the current ring */
2187 obj->last_write_seqno = seqno;
2188 }
Chris Wilson05394f32010-11-08 19:18:58 +00002189 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002190
2191 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002192 if (!obj->active) {
2193 drm_gem_object_reference(&obj->base);
2194 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002195 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002196
Chris Wilson05394f32010-11-08 19:18:58 +00002197 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002198
Chris Wilson0201f1e2012-07-20 12:41:01 +01002199 obj->last_read_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002200}
2201
Ben Widawskye2d05a82013-09-24 09:57:58 -07002202void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002203 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002204{
2205 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2206 return i915_gem_object_move_to_active(vma->obj, ring);
2207}
2208
Chris Wilsoncaea7472010-11-12 13:53:37 +00002209static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002210i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2211{
Ben Widawskyca191b12013-07-31 17:00:14 -07002212 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002213 struct i915_address_space *vm;
2214 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002215
Chris Wilson65ce3022012-07-20 12:41:02 +01002216 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002217 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002218
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002219 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2220 vma = i915_gem_obj_to_vma(obj, vm);
2221 if (vma && !list_empty(&vma->mm_list))
2222 list_move_tail(&vma->mm_list, &vm->inactive_list);
2223 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002224
Daniel Vetterf99d7062014-06-19 16:01:59 +02002225 intel_fb_obj_flush(obj, true);
2226
Chris Wilson65ce3022012-07-20 12:41:02 +01002227 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002228 obj->ring = NULL;
2229
Chris Wilson65ce3022012-07-20 12:41:02 +01002230 obj->last_read_seqno = 0;
2231 obj->last_write_seqno = 0;
2232 obj->base.write_domain = 0;
2233
2234 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002235
2236 obj->active = 0;
2237 drm_gem_object_unreference(&obj->base);
2238
2239 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002240}
Eric Anholt673a3942008-07-30 12:06:12 -07002241
Chris Wilsonc8725f32014-03-17 12:21:55 +00002242static void
2243i915_gem_object_retire(struct drm_i915_gem_object *obj)
2244{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002245 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002246
2247 if (ring == NULL)
2248 return;
2249
2250 if (i915_seqno_passed(ring->get_seqno(ring, true),
2251 obj->last_read_seqno))
2252 i915_gem_object_move_to_inactive(obj);
2253}
2254
Chris Wilson9d7730912012-11-27 16:22:52 +00002255static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002256i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002257{
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002259 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002260 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002261
Chris Wilson107f27a52012-12-10 13:56:17 +02002262 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002263 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002264 ret = intel_ring_idle(ring);
2265 if (ret)
2266 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002267 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002268 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002269
2270 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002271 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002272 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002273
Ben Widawskyebc348b2014-04-29 14:52:28 -07002274 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2275 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002276 }
2277
2278 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002279}
2280
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002281int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2282{
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 int ret;
2285
2286 if (seqno == 0)
2287 return -EINVAL;
2288
2289 /* HWS page needs to be set less than what we
2290 * will inject to ring
2291 */
2292 ret = i915_gem_init_seqno(dev, seqno - 1);
2293 if (ret)
2294 return ret;
2295
2296 /* Carefully set the last_seqno value so that wrap
2297 * detection still works
2298 */
2299 dev_priv->next_seqno = seqno;
2300 dev_priv->last_seqno = seqno - 1;
2301 if (dev_priv->last_seqno == 0)
2302 dev_priv->last_seqno--;
2303
2304 return 0;
2305}
2306
Chris Wilson9d7730912012-11-27 16:22:52 +00002307int
2308i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002309{
Chris Wilson9d7730912012-11-27 16:22:52 +00002310 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002311
Chris Wilson9d7730912012-11-27 16:22:52 +00002312 /* reserve 0 for non-seqno */
2313 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002314 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002315 if (ret)
2316 return ret;
2317
2318 dev_priv->next_seqno = 1;
2319 }
2320
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002321 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002322 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002323}
2324
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002325int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002326 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002327 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002328 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002329{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002330 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002331 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002332 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002333 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002334 int ret;
2335
Oscar Mateo48e29f52014-07-24 17:04:29 +01002336 request = ring->preallocated_lazy_request;
2337 if (WARN_ON(request == NULL))
2338 return -ENOMEM;
2339
2340 if (i915.enable_execlists) {
2341 struct intel_context *ctx = request->ctx;
2342 ringbuf = ctx->engine[ring->id].ringbuf;
2343 } else
2344 ringbuf = ring->buffer;
2345
2346 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002347 /*
2348 * Emit any outstanding flushes - execbuf can fail to emit the flush
2349 * after having emitted the batchbuffer command. Hence we need to fix
2350 * things up similar to emitting the lazy request. The difference here
2351 * is that the flush _must_ happen before the next request, no matter
2352 * what.
2353 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002354 if (i915.enable_execlists) {
2355 ret = logical_ring_flush_all_caches(ringbuf);
2356 if (ret)
2357 return ret;
2358 } else {
2359 ret = intel_ring_flush_all_caches(ring);
2360 if (ret)
2361 return ret;
2362 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002363
Chris Wilsona71d8d92012-02-15 11:25:36 +00002364 /* Record the position of the start of the request so that
2365 * should we detect the updated seqno part-way through the
2366 * GPU processing the request, we never over-estimate the
2367 * position of the head.
2368 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002369 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002370
Oscar Mateo48e29f52014-07-24 17:04:29 +01002371 if (i915.enable_execlists) {
2372 ret = ring->emit_request(ringbuf);
2373 if (ret)
2374 return ret;
2375 } else {
2376 ret = ring->add_request(ring);
2377 if (ret)
2378 return ret;
2379 }
Eric Anholt673a3942008-07-30 12:06:12 -07002380
Chris Wilson9d7730912012-11-27 16:22:52 +00002381 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002382 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002383 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002384 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002385
2386 /* Whilst this request exists, batch_obj will be on the
2387 * active_list, and so will hold the active reference. Only when this
2388 * request is retired will the the batch_obj be moved onto the
2389 * inactive_list and lose its active reference. Hence we do not need
2390 * to explicitly hold another reference here.
2391 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002392 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002393
Oscar Mateo48e29f52014-07-24 17:04:29 +01002394 if (!i915.enable_execlists) {
2395 /* Hold a reference to the current context so that we can inspect
2396 * it later in case a hangcheck error event fires.
2397 */
2398 request->ctx = ring->last_context;
2399 if (request->ctx)
2400 i915_gem_context_reference(request->ctx);
2401 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002402
Eric Anholt673a3942008-07-30 12:06:12 -07002403 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002404 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002405 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002406
Chris Wilsondb53a302011-02-03 11:57:46 +00002407 if (file) {
2408 struct drm_i915_file_private *file_priv = file->driver_priv;
2409
Chris Wilson1c255952010-09-26 11:03:27 +01002410 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002411 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002412 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002413 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002414 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002415 }
Eric Anholt673a3942008-07-30 12:06:12 -07002416
Chris Wilson9d7730912012-11-27 16:22:52 +00002417 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002418 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002419 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002420
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002421 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002422 i915_queue_hangcheck(ring->dev);
2423
Chris Wilsonf62a0072014-02-21 17:55:39 +00002424 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2425 queue_delayed_work(dev_priv->wq,
2426 &dev_priv->mm.retire_work,
2427 round_jiffies_up_relative(HZ));
2428 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002429 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002430
Chris Wilsonacb868d2012-09-26 13:47:30 +01002431 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002432 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002433 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002434}
2435
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002436static inline void
2437i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002438{
Chris Wilson1c255952010-09-26 11:03:27 +01002439 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002440
Chris Wilson1c255952010-09-26 11:03:27 +01002441 if (!file_priv)
2442 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002443
Chris Wilson1c255952010-09-26 11:03:27 +01002444 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002445 list_del(&request->client_list);
2446 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002447 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002448}
2449
Mika Kuoppala939fd762014-01-30 19:04:44 +02002450static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002451 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002452{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002453 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002454
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002455 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2456
2457 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002458 return true;
2459
2460 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002461 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002462 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002463 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002464 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2465 if (i915_stop_ring_allow_warn(dev_priv))
2466 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002467 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002468 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002469 }
2470
2471 return false;
2472}
2473
Mika Kuoppala939fd762014-01-30 19:04:44 +02002474static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002475 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002476 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002477{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002478 struct i915_ctx_hang_stats *hs;
2479
2480 if (WARN_ON(!ctx))
2481 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002482
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002483 hs = &ctx->hang_stats;
2484
2485 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002486 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002487 hs->batch_active++;
2488 hs->guilty_ts = get_seconds();
2489 } else {
2490 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002491 }
2492}
2493
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002494static void i915_gem_free_request(struct drm_i915_gem_request *request)
2495{
2496 list_del(&request->list);
2497 i915_gem_request_remove_from_client(request);
2498
2499 if (request->ctx)
2500 i915_gem_context_unreference(request->ctx);
2501
2502 kfree(request);
2503}
2504
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002505struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002506i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002507{
Chris Wilson4db080f2013-12-04 11:37:09 +00002508 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002509 u32 completed_seqno;
2510
2511 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002512
Chris Wilson4db080f2013-12-04 11:37:09 +00002513 list_for_each_entry(request, &ring->request_list, list) {
2514 if (i915_seqno_passed(completed_seqno, request->seqno))
2515 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002516
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002517 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002518 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002519
2520 return NULL;
2521}
2522
2523static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002524 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002525{
2526 struct drm_i915_gem_request *request;
2527 bool ring_hung;
2528
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002529 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002530
2531 if (request == NULL)
2532 return;
2533
2534 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2535
Mika Kuoppala939fd762014-01-30 19:04:44 +02002536 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002537
2538 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002539 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002540}
2541
2542static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002543 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002544{
Chris Wilsondfaae392010-09-22 10:31:52 +01002545 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002546 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002547
Chris Wilson05394f32010-11-08 19:18:58 +00002548 obj = list_first_entry(&ring->active_list,
2549 struct drm_i915_gem_object,
2550 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002551
Chris Wilson05394f32010-11-08 19:18:58 +00002552 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002553 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002554
2555 /*
2556 * We must free the requests after all the corresponding objects have
2557 * been moved off active lists. Which is the same order as the normal
2558 * retire_requests function does. This is important if object hold
2559 * implicit references on things like e.g. ppgtt address spaces through
2560 * the request.
2561 */
2562 while (!list_empty(&ring->request_list)) {
2563 struct drm_i915_gem_request *request;
2564
2565 request = list_first_entry(&ring->request_list,
2566 struct drm_i915_gem_request,
2567 list);
2568
2569 i915_gem_free_request(request);
2570 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002571
Oscar Mateocc9130b2014-07-24 17:04:42 +01002572 while (!list_empty(&ring->execlist_queue)) {
2573 struct intel_ctx_submit_request *submit_req;
2574
2575 submit_req = list_first_entry(&ring->execlist_queue,
2576 struct intel_ctx_submit_request,
2577 execlist_link);
2578 list_del(&submit_req->execlist_link);
2579 intel_runtime_pm_put(dev_priv);
2580 i915_gem_context_unreference(submit_req->ctx);
2581 kfree(submit_req);
2582 }
2583
Chris Wilsone3efda42014-04-09 09:19:41 +01002584 /* These may not have been flush before the reset, do so now */
2585 kfree(ring->preallocated_lazy_request);
2586 ring->preallocated_lazy_request = NULL;
2587 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002588}
2589
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002590void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002591{
2592 struct drm_i915_private *dev_priv = dev->dev_private;
2593 int i;
2594
Daniel Vetter4b9de732011-10-09 21:52:02 +02002595 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002596 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002597
Daniel Vetter94a335d2013-07-17 14:51:28 +02002598 /*
2599 * Commit delayed tiling changes if we have an object still
2600 * attached to the fence, otherwise just clear the fence.
2601 */
2602 if (reg->obj) {
2603 i915_gem_object_update_fence(reg->obj, reg,
2604 reg->obj->tiling_mode);
2605 } else {
2606 i915_gem_write_fence(dev, i, NULL);
2607 }
Chris Wilson312817a2010-11-22 11:50:11 +00002608 }
2609}
2610
Chris Wilson069efc12010-09-30 16:53:18 +01002611void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002612{
Chris Wilsondfaae392010-09-22 10:31:52 +01002613 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002614 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002615 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002616
Chris Wilson4db080f2013-12-04 11:37:09 +00002617 /*
2618 * Before we free the objects from the requests, we need to inspect
2619 * them for finding the guilty party. As the requests only borrow
2620 * their reference to the objects, the inspection must be done first.
2621 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002622 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002623 i915_gem_reset_ring_status(dev_priv, ring);
2624
2625 for_each_ring(ring, dev_priv, i)
2626 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002627
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002628 i915_gem_context_reset(dev);
2629
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002630 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002631}
2632
2633/**
2634 * This function clears the request list as sequence numbers are passed.
2635 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002636void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002637i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002638{
Eric Anholt673a3942008-07-30 12:06:12 -07002639 uint32_t seqno;
2640
Chris Wilsondb53a302011-02-03 11:57:46 +00002641 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002642 return;
2643
Chris Wilsondb53a302011-02-03 11:57:46 +00002644 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002645
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002646 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002647
Chris Wilsone9103032014-01-07 11:45:14 +00002648 /* Move any buffers on the active list that are no longer referenced
2649 * by the ringbuffer to the flushing/inactive lists as appropriate,
2650 * before we free the context associated with the requests.
2651 */
2652 while (!list_empty(&ring->active_list)) {
2653 struct drm_i915_gem_object *obj;
2654
2655 obj = list_first_entry(&ring->active_list,
2656 struct drm_i915_gem_object,
2657 ring_list);
2658
2659 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2660 break;
2661
2662 i915_gem_object_move_to_inactive(obj);
2663 }
2664
2665
Zou Nan hai852835f2010-05-21 09:08:56 +08002666 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002667 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002668 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002669
Zou Nan hai852835f2010-05-21 09:08:56 +08002670 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002671 struct drm_i915_gem_request,
2672 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002673
Chris Wilsondfaae392010-09-22 10:31:52 +01002674 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002675 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002676
Chris Wilsondb53a302011-02-03 11:57:46 +00002677 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002678
2679 /* This is one of the few common intersection points
2680 * between legacy ringbuffer submission and execlists:
2681 * we need to tell them apart in order to find the correct
2682 * ringbuffer to which the request belongs to.
2683 */
2684 if (i915.enable_execlists) {
2685 struct intel_context *ctx = request->ctx;
2686 ringbuf = ctx->engine[ring->id].ringbuf;
2687 } else
2688 ringbuf = ring->buffer;
2689
Chris Wilsona71d8d92012-02-15 11:25:36 +00002690 /* We know the GPU must have read the request to have
2691 * sent us the seqno + interrupt, so use the position
2692 * of tail of the request to update the last known position
2693 * of the GPU head.
2694 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002695 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002696
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002697 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002698 }
2699
Chris Wilsondb53a302011-02-03 11:57:46 +00002700 if (unlikely(ring->trace_irq_seqno &&
2701 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002702 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002703 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002704 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002705
Chris Wilsondb53a302011-02-03 11:57:46 +00002706 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002707}
2708
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002709bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002710i915_gem_retire_requests(struct drm_device *dev)
2711{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002712 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002713 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002714 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002715 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002716
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002717 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002718 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002719 idle &= list_empty(&ring->request_list);
2720 }
2721
2722 if (idle)
2723 mod_delayed_work(dev_priv->wq,
2724 &dev_priv->mm.idle_work,
2725 msecs_to_jiffies(100));
2726
2727 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002728}
2729
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002730static void
Eric Anholt673a3942008-07-30 12:06:12 -07002731i915_gem_retire_work_handler(struct work_struct *work)
2732{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002733 struct drm_i915_private *dev_priv =
2734 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2735 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002736 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002737
Chris Wilson891b48c2010-09-29 12:26:37 +01002738 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002739 idle = false;
2740 if (mutex_trylock(&dev->struct_mutex)) {
2741 idle = i915_gem_retire_requests(dev);
2742 mutex_unlock(&dev->struct_mutex);
2743 }
2744 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002745 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2746 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002747}
Chris Wilson891b48c2010-09-29 12:26:37 +01002748
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002749static void
2750i915_gem_idle_work_handler(struct work_struct *work)
2751{
2752 struct drm_i915_private *dev_priv =
2753 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002754
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002755 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002756}
2757
Ben Widawsky5816d642012-04-11 11:18:19 -07002758/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002759 * Ensures that an object will eventually get non-busy by flushing any required
2760 * write domains, emitting any outstanding lazy request and retiring and
2761 * completed requests.
2762 */
2763static int
2764i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2765{
2766 int ret;
2767
2768 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002769 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002770 if (ret)
2771 return ret;
2772
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002773 i915_gem_retire_requests_ring(obj->ring);
2774 }
2775
2776 return 0;
2777}
2778
2779/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002780 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2781 * @DRM_IOCTL_ARGS: standard ioctl arguments
2782 *
2783 * Returns 0 if successful, else an error is returned with the remaining time in
2784 * the timeout parameter.
2785 * -ETIME: object is still busy after timeout
2786 * -ERESTARTSYS: signal interrupted the wait
2787 * -ENONENT: object doesn't exist
2788 * Also possible, but rare:
2789 * -EAGAIN: GPU wedged
2790 * -ENOMEM: damn
2791 * -ENODEV: Internal IRQ fail
2792 * -E?: The add request failed
2793 *
2794 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2795 * non-zero timeout parameter the wait ioctl will wait for the given number of
2796 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2797 * without holding struct_mutex the object may become re-busied before this
2798 * function completes. A similar but shorter * race condition exists in the busy
2799 * ioctl
2800 */
2801int
2802i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2803{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002804 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002805 struct drm_i915_gem_wait *args = data;
2806 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002807 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002808 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002809 u32 seqno = 0;
2810 int ret = 0;
2811
Daniel Vetter11b5d512014-09-29 15:31:26 +02002812 if (args->flags != 0)
2813 return -EINVAL;
2814
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002815 ret = i915_mutex_lock_interruptible(dev);
2816 if (ret)
2817 return ret;
2818
2819 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2820 if (&obj->base == NULL) {
2821 mutex_unlock(&dev->struct_mutex);
2822 return -ENOENT;
2823 }
2824
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002825 /* Need to make sure the object gets inactive eventually. */
2826 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002827 if (ret)
2828 goto out;
2829
2830 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002831 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002832 ring = obj->ring;
2833 }
2834
2835 if (seqno == 0)
2836 goto out;
2837
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002838 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002839 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002840 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002841 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002842 ret = -ETIME;
2843 goto out;
2844 }
2845
2846 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002847 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002848 mutex_unlock(&dev->struct_mutex);
2849
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002850 return __wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2851 file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002852
2853out:
2854 drm_gem_object_unreference(&obj->base);
2855 mutex_unlock(&dev->struct_mutex);
2856 return ret;
2857}
2858
2859/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002860 * i915_gem_object_sync - sync an object to a ring.
2861 *
2862 * @obj: object which may be in use on another ring.
2863 * @to: ring we wish to use the object on. May be NULL.
2864 *
2865 * This code is meant to abstract object synchronization with the GPU.
2866 * Calling with NULL implies synchronizing the object with the CPU
2867 * rather than a particular GPU ring.
2868 *
2869 * Returns 0 if successful, else propagates up the lower layer error.
2870 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002871int
2872i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002873 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002874{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002875 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002876 u32 seqno;
2877 int ret, idx;
2878
2879 if (from == NULL || to == from)
2880 return 0;
2881
Ben Widawsky5816d642012-04-11 11:18:19 -07002882 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002883 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002884
2885 idx = intel_ring_sync_index(from, to);
2886
Chris Wilson0201f1e2012-07-20 12:41:01 +01002887 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002888 /* Optimization: Avoid semaphore sync when we are sure we already
2889 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002890 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002891 return 0;
2892
Ben Widawskyb4aca012012-04-25 20:50:12 -07002893 ret = i915_gem_check_olr(obj->ring, seqno);
2894 if (ret)
2895 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002896
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002897 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002898 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002899 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002900 /* We use last_read_seqno because sync_to()
2901 * might have just caused seqno wrap under
2902 * the radar.
2903 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002904 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002905
Ben Widawskye3a5a222012-04-11 11:18:20 -07002906 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002907}
2908
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002909static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2910{
2911 u32 old_write_domain, old_read_domains;
2912
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002913 /* Force a pagefault for domain tracking on next user access */
2914 i915_gem_release_mmap(obj);
2915
Keith Packardb97c3d92011-06-24 21:02:59 -07002916 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2917 return;
2918
Chris Wilson97c809fd2012-10-09 19:24:38 +01002919 /* Wait for any direct GTT access to complete */
2920 mb();
2921
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002922 old_read_domains = obj->base.read_domains;
2923 old_write_domain = obj->base.write_domain;
2924
2925 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2926 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2927
2928 trace_i915_gem_object_change_domain(obj,
2929 old_read_domains,
2930 old_write_domain);
2931}
2932
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002933int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002934{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002935 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002936 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002937 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002938
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002939 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002940 return 0;
2941
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002942 if (!drm_mm_node_allocated(&vma->node)) {
2943 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002944 return 0;
2945 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002946
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002947 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002948 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002949
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002950 BUG_ON(obj->pages == NULL);
2951
Chris Wilsona8198ee2011-04-13 22:04:09 +01002952 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002953 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002954 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002955 /* Continue on if we fail due to EIO, the GPU is hung so we
2956 * should be safe and we need to cleanup or else we might
2957 * cause memory corruption through use-after-free.
2958 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002959
Chris Wilson1d1ef21d2014-09-09 07:02:43 +01002960 /* Throw away the active reference before moving to the unbound list */
2961 i915_gem_object_retire(obj);
2962
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002963 if (i915_is_ggtt(vma->vm)) {
2964 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002965
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002966 /* release the fence reg _after_ flushing */
2967 ret = i915_gem_object_put_fence(obj);
2968 if (ret)
2969 return ret;
2970 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002971
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002972 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002973
Ben Widawsky6f65e292013-12-06 14:10:56 -08002974 vma->unbind_vma(vma);
2975
Chris Wilson64bf9302014-02-25 14:23:28 +00002976 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002977 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02002978 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002979
Ben Widawsky2f633152013-07-17 12:19:03 -07002980 drm_mm_remove_node(&vma->node);
2981 i915_gem_vma_destroy(vma);
2982
2983 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002984 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07002985 if (list_empty(&obj->vma_list)) {
2986 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002987 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07002988 }
Eric Anholt673a3942008-07-30 12:06:12 -07002989
Chris Wilson70903c32013-12-04 09:59:09 +00002990 /* And finally now the object is completely decoupled from this vma,
2991 * we can drop its hold on the backing storage and allow it to be
2992 * reaped by the shrinker.
2993 */
2994 i915_gem_object_unpin_pages(obj);
2995
Chris Wilson88241782011-01-07 17:09:48 +00002996 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002997}
2998
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002999int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003000{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003001 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003002 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003003 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003004
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003005 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003006 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003007 if (!i915.enable_execlists) {
3008 ret = i915_switch_context(ring, ring->default_context);
3009 if (ret)
3010 return ret;
3011 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003012
Chris Wilson3e960502012-11-27 16:22:54 +00003013 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003014 if (ret)
3015 return ret;
3016 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003017
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003018 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003019}
3020
Chris Wilson9ce079e2012-04-17 15:31:30 +01003021static void i965_write_fence_reg(struct drm_device *dev, int reg,
3022 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003023{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003024 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003025 int fence_reg;
3026 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003027
Imre Deak56c844e2013-01-07 21:47:34 +02003028 if (INTEL_INFO(dev)->gen >= 6) {
3029 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3030 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3031 } else {
3032 fence_reg = FENCE_REG_965_0;
3033 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3034 }
3035
Chris Wilsond18b9612013-07-10 13:36:23 +01003036 fence_reg += reg * 8;
3037
3038 /* To w/a incoherency with non-atomic 64-bit register updates,
3039 * we split the 64-bit update into two 32-bit writes. In order
3040 * for a partial fence not to be evaluated between writes, we
3041 * precede the update with write to turn off the fence register,
3042 * and only enable the fence as the last step.
3043 *
3044 * For extra levels of paranoia, we make sure each step lands
3045 * before applying the next step.
3046 */
3047 I915_WRITE(fence_reg, 0);
3048 POSTING_READ(fence_reg);
3049
Chris Wilson9ce079e2012-04-17 15:31:30 +01003050 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003051 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003052 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003053
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003054 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003055 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003056 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003057 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003058 if (obj->tiling_mode == I915_TILING_Y)
3059 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3060 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003061
Chris Wilsond18b9612013-07-10 13:36:23 +01003062 I915_WRITE(fence_reg + 4, val >> 32);
3063 POSTING_READ(fence_reg + 4);
3064
3065 I915_WRITE(fence_reg + 0, val);
3066 POSTING_READ(fence_reg);
3067 } else {
3068 I915_WRITE(fence_reg + 4, 0);
3069 POSTING_READ(fence_reg + 4);
3070 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003071}
3072
Chris Wilson9ce079e2012-04-17 15:31:30 +01003073static void i915_write_fence_reg(struct drm_device *dev, int reg,
3074 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003075{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003076 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003077 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003078
Chris Wilson9ce079e2012-04-17 15:31:30 +01003079 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003080 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003081 int pitch_val;
3082 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003083
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003084 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003085 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003086 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3087 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3088 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003089
3090 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3091 tile_width = 128;
3092 else
3093 tile_width = 512;
3094
3095 /* Note: pitch better be a power of two tile widths */
3096 pitch_val = obj->stride / tile_width;
3097 pitch_val = ffs(pitch_val) - 1;
3098
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003099 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003100 if (obj->tiling_mode == I915_TILING_Y)
3101 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3102 val |= I915_FENCE_SIZE_BITS(size);
3103 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3104 val |= I830_FENCE_REG_VALID;
3105 } else
3106 val = 0;
3107
3108 if (reg < 8)
3109 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003110 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003111 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003112
Chris Wilson9ce079e2012-04-17 15:31:30 +01003113 I915_WRITE(reg, val);
3114 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003115}
3116
Chris Wilson9ce079e2012-04-17 15:31:30 +01003117static void i830_write_fence_reg(struct drm_device *dev, int reg,
3118 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003119{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003120 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003121 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003122
Chris Wilson9ce079e2012-04-17 15:31:30 +01003123 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003124 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003125 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003126
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003127 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003128 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003129 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3130 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3131 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003132
Chris Wilson9ce079e2012-04-17 15:31:30 +01003133 pitch_val = obj->stride / 128;
3134 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003135
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003136 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003137 if (obj->tiling_mode == I915_TILING_Y)
3138 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3139 val |= I830_FENCE_SIZE_BITS(size);
3140 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3141 val |= I830_FENCE_REG_VALID;
3142 } else
3143 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003144
Chris Wilson9ce079e2012-04-17 15:31:30 +01003145 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3146 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3147}
3148
Chris Wilsond0a57782012-10-09 19:24:37 +01003149inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3150{
3151 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3152}
3153
Chris Wilson9ce079e2012-04-17 15:31:30 +01003154static void i915_gem_write_fence(struct drm_device *dev, int reg,
3155 struct drm_i915_gem_object *obj)
3156{
Chris Wilsond0a57782012-10-09 19:24:37 +01003157 struct drm_i915_private *dev_priv = dev->dev_private;
3158
3159 /* Ensure that all CPU reads are completed before installing a fence
3160 * and all writes before removing the fence.
3161 */
3162 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3163 mb();
3164
Daniel Vetter94a335d2013-07-17 14:51:28 +02003165 WARN(obj && (!obj->stride || !obj->tiling_mode),
3166 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3167 obj->stride, obj->tiling_mode);
3168
Chris Wilson9ce079e2012-04-17 15:31:30 +01003169 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003170 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003171 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003172 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003173 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003174 case 5:
3175 case 4: i965_write_fence_reg(dev, reg, obj); break;
3176 case 3: i915_write_fence_reg(dev, reg, obj); break;
3177 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003178 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003179 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003180
3181 /* And similarly be paranoid that no direct access to this region
3182 * is reordered to before the fence is installed.
3183 */
3184 if (i915_gem_object_needs_mb(obj))
3185 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003186}
3187
Chris Wilson61050802012-04-17 15:31:31 +01003188static inline int fence_number(struct drm_i915_private *dev_priv,
3189 struct drm_i915_fence_reg *fence)
3190{
3191 return fence - dev_priv->fence_regs;
3192}
3193
3194static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3195 struct drm_i915_fence_reg *fence,
3196 bool enable)
3197{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003199 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003200
Chris Wilson46a0b632013-07-10 13:36:24 +01003201 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003202
3203 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003204 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003205 fence->obj = obj;
3206 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3207 } else {
3208 obj->fence_reg = I915_FENCE_REG_NONE;
3209 fence->obj = NULL;
3210 list_del_init(&fence->lru_list);
3211 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003212 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003213}
3214
Chris Wilsond9e86c02010-11-10 16:40:20 +00003215static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003216i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003217{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003218 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003219 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003220 if (ret)
3221 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003222
3223 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003224 }
3225
3226 return 0;
3227}
3228
3229int
3230i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3231{
Chris Wilson61050802012-04-17 15:31:31 +01003232 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003233 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003234 int ret;
3235
Chris Wilsond0a57782012-10-09 19:24:37 +01003236 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003237 if (ret)
3238 return ret;
3239
Chris Wilson61050802012-04-17 15:31:31 +01003240 if (obj->fence_reg == I915_FENCE_REG_NONE)
3241 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003242
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003243 fence = &dev_priv->fence_regs[obj->fence_reg];
3244
Daniel Vetteraff10b302014-02-14 14:06:05 +01003245 if (WARN_ON(fence->pin_count))
3246 return -EBUSY;
3247
Chris Wilson61050802012-04-17 15:31:31 +01003248 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003249 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003250
3251 return 0;
3252}
3253
3254static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003255i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003256{
Daniel Vetterae3db242010-02-19 11:51:58 +01003257 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003258 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003259 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003260
3261 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003262 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003263 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3264 reg = &dev_priv->fence_regs[i];
3265 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003266 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003267
Chris Wilson1690e1e2011-12-14 13:57:08 +01003268 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003269 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003270 }
3271
Chris Wilsond9e86c02010-11-10 16:40:20 +00003272 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003273 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003274
3275 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003276 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003277 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003278 continue;
3279
Chris Wilson8fe301a2012-04-17 15:31:28 +01003280 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003281 }
3282
Chris Wilson5dce5b932014-01-20 10:17:36 +00003283deadlock:
3284 /* Wait for completion of pending flips which consume fences */
3285 if (intel_has_pending_fb_unpin(dev))
3286 return ERR_PTR(-EAGAIN);
3287
3288 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003289}
3290
Jesse Barnesde151cf2008-11-12 10:03:55 -08003291/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003292 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003293 * @obj: object to map through a fence reg
3294 *
3295 * When mapping objects through the GTT, userspace wants to be able to write
3296 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003297 * This function walks the fence regs looking for a free one for @obj,
3298 * stealing one if it can't find any.
3299 *
3300 * It then sets up the reg based on the object's properties: address, pitch
3301 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003302 *
3303 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003304 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003305int
Chris Wilson06d98132012-04-17 15:31:24 +01003306i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003307{
Chris Wilson05394f32010-11-08 19:18:58 +00003308 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003310 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003311 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003312 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003313
Chris Wilson14415742012-04-17 15:31:33 +01003314 /* Have we updated the tiling parameters upon the object and so
3315 * will need to serialise the write to the associated fence register?
3316 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003317 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003318 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003319 if (ret)
3320 return ret;
3321 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003322
Chris Wilsond9e86c02010-11-10 16:40:20 +00003323 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003324 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3325 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003326 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003327 list_move_tail(&reg->lru_list,
3328 &dev_priv->mm.fence_list);
3329 return 0;
3330 }
3331 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003332 if (WARN_ON(!obj->map_and_fenceable))
3333 return -EINVAL;
3334
Chris Wilson14415742012-04-17 15:31:33 +01003335 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003336 if (IS_ERR(reg))
3337 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003338
Chris Wilson14415742012-04-17 15:31:33 +01003339 if (reg->obj) {
3340 struct drm_i915_gem_object *old = reg->obj;
3341
Chris Wilsond0a57782012-10-09 19:24:37 +01003342 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003343 if (ret)
3344 return ret;
3345
Chris Wilson14415742012-04-17 15:31:33 +01003346 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003347 }
Chris Wilson14415742012-04-17 15:31:33 +01003348 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003349 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003350
Chris Wilson14415742012-04-17 15:31:33 +01003351 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003352
Chris Wilson9ce079e2012-04-17 15:31:30 +01003353 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003354}
3355
Chris Wilson4144f9b2014-09-11 08:43:48 +01003356static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003357 unsigned long cache_level)
3358{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003359 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003360 struct drm_mm_node *other;
3361
Chris Wilson4144f9b2014-09-11 08:43:48 +01003362 /*
3363 * On some machines we have to be careful when putting differing types
3364 * of snoopable memory together to avoid the prefetcher crossing memory
3365 * domains and dying. During vm initialisation, we decide whether or not
3366 * these constraints apply and set the drm_mm.color_adjust
3367 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003368 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003369 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003370 return true;
3371
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003372 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003373 return true;
3374
3375 if (list_empty(&gtt_space->node_list))
3376 return true;
3377
3378 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3379 if (other->allocated && !other->hole_follows && other->color != cache_level)
3380 return false;
3381
3382 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3383 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3384 return false;
3385
3386 return true;
3387}
3388
Jesse Barnesde151cf2008-11-12 10:03:55 -08003389/**
Eric Anholt673a3942008-07-30 12:06:12 -07003390 * Finds free space in the GTT aperture and binds the object there.
3391 */
Daniel Vetter262de142014-02-14 14:01:20 +01003392static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003393i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3394 struct i915_address_space *vm,
3395 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003396 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003397{
Chris Wilson05394f32010-11-08 19:18:58 +00003398 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003399 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003400 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003401 unsigned long start =
3402 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3403 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003404 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003405 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003406 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003407
Chris Wilsone28f8712011-07-18 13:11:49 -07003408 fence_size = i915_gem_get_gtt_size(dev,
3409 obj->base.size,
3410 obj->tiling_mode);
3411 fence_alignment = i915_gem_get_gtt_alignment(dev,
3412 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003413 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003414 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003415 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003416 obj->base.size,
3417 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003418
Eric Anholt673a3942008-07-30 12:06:12 -07003419 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003420 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003421 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003422 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003423 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003424 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003425 }
3426
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003427 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003428
Chris Wilson654fc602010-05-27 13:18:21 +01003429 /* If the object is bigger than the entire aperture, reject it early
3430 * before evicting everything in a vain attempt to find space.
3431 */
Chris Wilsond23db882014-05-23 08:48:08 +02003432 if (obj->base.size > end) {
3433 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003434 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003435 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003436 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003437 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003438 }
3439
Chris Wilson37e680a2012-06-07 15:38:42 +01003440 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003441 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003442 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003443
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003444 i915_gem_object_pin_pages(obj);
3445
Ben Widawskyaccfef22013-08-14 11:38:35 +02003446 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003447 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003448 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003449
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003450search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003451 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003452 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003453 obj->cache_level,
3454 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003455 DRM_MM_SEARCH_DEFAULT,
3456 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003457 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003458 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003459 obj->cache_level,
3460 start, end,
3461 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003462 if (ret == 0)
3463 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003464
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003465 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003466 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003467 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003468 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003469 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003470 }
3471
Daniel Vetter74163902012-02-15 23:50:21 +01003472 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003473 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003474 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003475
Ben Widawsky35c20a62013-05-31 11:28:48 -07003476 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003477 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003478
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003479 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003480 vma->bind_vma(vma, obj->cache_level,
3481 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3482
Daniel Vetter262de142014-02-14 14:01:20 +01003483 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003484
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003485err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003486 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003487err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003488 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003489 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003490err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003491 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003492 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003493}
3494
Chris Wilson000433b2013-08-08 14:41:09 +01003495bool
Chris Wilson2c225692013-08-09 12:26:45 +01003496i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3497 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003498{
Eric Anholt673a3942008-07-30 12:06:12 -07003499 /* If we don't have a page list set up, then we're not pinned
3500 * to GPU, and we can ignore the cache flush because it'll happen
3501 * again at bind time.
3502 */
Chris Wilson05394f32010-11-08 19:18:58 +00003503 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003504 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003505
Imre Deak769ce462013-02-13 21:56:05 +02003506 /*
3507 * Stolen memory is always coherent with the GPU as it is explicitly
3508 * marked as wc by the system, or the system is cache-coherent.
3509 */
3510 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003511 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003512
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003513 /* If the GPU is snooping the contents of the CPU cache,
3514 * we do not need to manually clear the CPU cache lines. However,
3515 * the caches are only snooped when the render cache is
3516 * flushed/invalidated. As we always have to emit invalidations
3517 * and flushes when moving into and out of the RENDER domain, correct
3518 * snooping behaviour occurs naturally as the result of our domain
3519 * tracking.
3520 */
Chris Wilson2c225692013-08-09 12:26:45 +01003521 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003522 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003523
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003524 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003525 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003526
3527 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003528}
3529
3530/** Flushes the GTT write domain for the object if it's dirty. */
3531static void
Chris Wilson05394f32010-11-08 19:18:58 +00003532i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003533{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003534 uint32_t old_write_domain;
3535
Chris Wilson05394f32010-11-08 19:18:58 +00003536 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003537 return;
3538
Chris Wilson63256ec2011-01-04 18:42:07 +00003539 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003540 * to it immediately go to main memory as far as we know, so there's
3541 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003542 *
3543 * However, we do have to enforce the order so that all writes through
3544 * the GTT land before any writes to the device, such as updates to
3545 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003546 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003547 wmb();
3548
Chris Wilson05394f32010-11-08 19:18:58 +00003549 old_write_domain = obj->base.write_domain;
3550 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003551
Daniel Vetterf99d7062014-06-19 16:01:59 +02003552 intel_fb_obj_flush(obj, false);
3553
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003554 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003555 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003556 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003557}
3558
3559/** Flushes the CPU write domain for the object if it's dirty. */
3560static void
Chris Wilson2c225692013-08-09 12:26:45 +01003561i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3562 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003563{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003564 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003565
Chris Wilson05394f32010-11-08 19:18:58 +00003566 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003567 return;
3568
Chris Wilson000433b2013-08-08 14:41:09 +01003569 if (i915_gem_clflush_object(obj, force))
3570 i915_gem_chipset_flush(obj->base.dev);
3571
Chris Wilson05394f32010-11-08 19:18:58 +00003572 old_write_domain = obj->base.write_domain;
3573 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003574
Daniel Vetterf99d7062014-06-19 16:01:59 +02003575 intel_fb_obj_flush(obj, false);
3576
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003577 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003578 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003579 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003580}
3581
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003582/**
3583 * Moves a single object to the GTT read, and possibly write domain.
3584 *
3585 * This function returns when the move is complete, including waiting on
3586 * flushes to occur.
3587 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003588int
Chris Wilson20217462010-11-23 15:26:33 +00003589i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003590{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003591 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003592 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003593 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003594 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003595
Eric Anholt02354392008-11-26 13:58:13 -08003596 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003597 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003598 return -EINVAL;
3599
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003600 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3601 return 0;
3602
Chris Wilson0201f1e2012-07-20 12:41:01 +01003603 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003604 if (ret)
3605 return ret;
3606
Chris Wilsonc8725f32014-03-17 12:21:55 +00003607 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003608 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003609
Chris Wilsond0a57782012-10-09 19:24:37 +01003610 /* Serialise direct access to this object with the barriers for
3611 * coherent writes from the GPU, by effectively invalidating the
3612 * GTT domain upon first access.
3613 */
3614 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3615 mb();
3616
Chris Wilson05394f32010-11-08 19:18:58 +00003617 old_write_domain = obj->base.write_domain;
3618 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003619
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003620 /* It should now be out of any other write domains, and we can update
3621 * the domain values for our changes.
3622 */
Chris Wilson05394f32010-11-08 19:18:58 +00003623 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3624 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003625 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003626 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3627 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3628 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003629 }
3630
Daniel Vetterf99d7062014-06-19 16:01:59 +02003631 if (write)
3632 intel_fb_obj_invalidate(obj, NULL);
3633
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003634 trace_i915_gem_object_change_domain(obj,
3635 old_read_domains,
3636 old_write_domain);
3637
Chris Wilson8325a092012-04-24 15:52:35 +01003638 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003639 if (i915_gem_object_is_inactive(obj))
3640 list_move_tail(&vma->mm_list,
3641 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003642
Eric Anholte47c68e2008-11-14 13:35:19 -08003643 return 0;
3644}
3645
Chris Wilsone4ffd172011-04-04 09:44:39 +01003646int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3647 enum i915_cache_level cache_level)
3648{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003649 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003650 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003651 int ret;
3652
3653 if (obj->cache_level == cache_level)
3654 return 0;
3655
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003656 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003657 DRM_DEBUG("can not change the cache level of pinned objects\n");
3658 return -EBUSY;
3659 }
3660
Chris Wilsondf6f7832014-03-21 07:40:56 +00003661 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003662 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003663 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003664 if (ret)
3665 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003666 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003667 }
3668
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003669 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003670 ret = i915_gem_object_finish_gpu(obj);
3671 if (ret)
3672 return ret;
3673
3674 i915_gem_object_finish_gtt(obj);
3675
3676 /* Before SandyBridge, you could not use tiling or fence
3677 * registers with snooped memory, so relinquish any fences
3678 * currently pointing to our region in the aperture.
3679 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003680 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003681 ret = i915_gem_object_put_fence(obj);
3682 if (ret)
3683 return ret;
3684 }
3685
Ben Widawsky6f65e292013-12-06 14:10:56 -08003686 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003687 if (drm_mm_node_allocated(&vma->node))
3688 vma->bind_vma(vma, cache_level,
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01003689 vma->bound & GLOBAL_BIND);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003690 }
3691
Chris Wilson2c225692013-08-09 12:26:45 +01003692 list_for_each_entry(vma, &obj->vma_list, vma_link)
3693 vma->node.color = cache_level;
3694 obj->cache_level = cache_level;
3695
3696 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003697 u32 old_read_domains, old_write_domain;
3698
3699 /* If we're coming from LLC cached, then we haven't
3700 * actually been tracking whether the data is in the
3701 * CPU cache or not, since we only allow one bit set
3702 * in obj->write_domain and have been skipping the clflushes.
3703 * Just set it to the CPU cache for now.
3704 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003705 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003706 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003707
3708 old_read_domains = obj->base.read_domains;
3709 old_write_domain = obj->base.write_domain;
3710
3711 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3712 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3713
3714 trace_i915_gem_object_change_domain(obj,
3715 old_read_domains,
3716 old_write_domain);
3717 }
3718
Chris Wilsone4ffd172011-04-04 09:44:39 +01003719 return 0;
3720}
3721
Ben Widawsky199adf42012-09-21 17:01:20 -07003722int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3723 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003724{
Ben Widawsky199adf42012-09-21 17:01:20 -07003725 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003726 struct drm_i915_gem_object *obj;
3727 int ret;
3728
3729 ret = i915_mutex_lock_interruptible(dev);
3730 if (ret)
3731 return ret;
3732
3733 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3734 if (&obj->base == NULL) {
3735 ret = -ENOENT;
3736 goto unlock;
3737 }
3738
Chris Wilson651d7942013-08-08 14:41:10 +01003739 switch (obj->cache_level) {
3740 case I915_CACHE_LLC:
3741 case I915_CACHE_L3_LLC:
3742 args->caching = I915_CACHING_CACHED;
3743 break;
3744
Chris Wilson4257d3b2013-08-08 14:41:11 +01003745 case I915_CACHE_WT:
3746 args->caching = I915_CACHING_DISPLAY;
3747 break;
3748
Chris Wilson651d7942013-08-08 14:41:10 +01003749 default:
3750 args->caching = I915_CACHING_NONE;
3751 break;
3752 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003753
3754 drm_gem_object_unreference(&obj->base);
3755unlock:
3756 mutex_unlock(&dev->struct_mutex);
3757 return ret;
3758}
3759
Ben Widawsky199adf42012-09-21 17:01:20 -07003760int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3761 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003762{
Ben Widawsky199adf42012-09-21 17:01:20 -07003763 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003764 struct drm_i915_gem_object *obj;
3765 enum i915_cache_level level;
3766 int ret;
3767
Ben Widawsky199adf42012-09-21 17:01:20 -07003768 switch (args->caching) {
3769 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003770 level = I915_CACHE_NONE;
3771 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003772 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003773 level = I915_CACHE_LLC;
3774 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003775 case I915_CACHING_DISPLAY:
3776 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3777 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003778 default:
3779 return -EINVAL;
3780 }
3781
Ben Widawsky3bc29132012-09-26 16:15:20 -07003782 ret = i915_mutex_lock_interruptible(dev);
3783 if (ret)
3784 return ret;
3785
Chris Wilsone6994ae2012-07-10 10:27:08 +01003786 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3787 if (&obj->base == NULL) {
3788 ret = -ENOENT;
3789 goto unlock;
3790 }
3791
3792 ret = i915_gem_object_set_cache_level(obj, level);
3793
3794 drm_gem_object_unreference(&obj->base);
3795unlock:
3796 mutex_unlock(&dev->struct_mutex);
3797 return ret;
3798}
3799
Chris Wilsoncc98b412013-08-09 12:25:09 +01003800static bool is_pin_display(struct drm_i915_gem_object *obj)
3801{
Oscar Mateo19656432014-05-16 14:20:43 +01003802 struct i915_vma *vma;
3803
Oscar Mateo19656432014-05-16 14:20:43 +01003804 vma = i915_gem_obj_to_ggtt(obj);
3805 if (!vma)
3806 return false;
3807
Chris Wilsoncc98b412013-08-09 12:25:09 +01003808 /* There are 3 sources that pin objects:
3809 * 1. The display engine (scanouts, sprites, cursors);
3810 * 2. Reservations for execbuffer;
3811 * 3. The user.
3812 *
3813 * We can ignore reservations as we hold the struct_mutex and
3814 * are only called outside of the reservation path. The user
3815 * can only increment pin_count once, and so if after
3816 * subtracting the potential reference by the user, any pin_count
3817 * remains, it must be due to another use by the display engine.
3818 */
Oscar Mateo19656432014-05-16 14:20:43 +01003819 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003820}
3821
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003822/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003823 * Prepare buffer for display plane (scanout, cursors, etc).
3824 * Can be called from an uninterruptible phase (modesetting) and allows
3825 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003826 */
3827int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003828i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3829 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003830 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003831{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003832 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003833 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003834 int ret;
3835
Chris Wilson0be73282010-12-06 14:36:27 +00003836 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003837 ret = i915_gem_object_sync(obj, pipelined);
3838 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003839 return ret;
3840 }
3841
Chris Wilsoncc98b412013-08-09 12:25:09 +01003842 /* Mark the pin_display early so that we account for the
3843 * display coherency whilst setting up the cache domains.
3844 */
Oscar Mateo19656432014-05-16 14:20:43 +01003845 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003846 obj->pin_display = true;
3847
Eric Anholta7ef0642011-03-29 16:59:54 -07003848 /* The display engine is not coherent with the LLC cache on gen6. As
3849 * a result, we make sure that the pinning that is about to occur is
3850 * done with uncached PTEs. This is lowest common denominator for all
3851 * chipsets.
3852 *
3853 * However for gen6+, we could do better by using the GFDT bit instead
3854 * of uncaching, which would allow us to flush all the LLC-cached data
3855 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3856 */
Chris Wilson651d7942013-08-08 14:41:10 +01003857 ret = i915_gem_object_set_cache_level(obj,
3858 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003859 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003860 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003861
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003862 /* As the user may map the buffer once pinned in the display plane
3863 * (e.g. libkms for the bootup splash), we have to ensure that we
3864 * always use map_and_fenceable for all scanout buffers.
3865 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003866 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003867 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003868 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003869
Chris Wilson2c225692013-08-09 12:26:45 +01003870 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003871
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003872 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003873 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003874
3875 /* It should now be out of any other write domains, and we can update
3876 * the domain values for our changes.
3877 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003878 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003879 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003880
3881 trace_i915_gem_object_change_domain(obj,
3882 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003883 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003884
3885 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003886
3887err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003888 WARN_ON(was_pin_display != is_pin_display(obj));
3889 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003890 return ret;
3891}
3892
3893void
3894i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3895{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003896 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003897 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003898}
3899
Chris Wilson85345512010-11-13 09:49:11 +00003900int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003901i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003902{
Chris Wilson88241782011-01-07 17:09:48 +00003903 int ret;
3904
Chris Wilsona8198ee2011-04-13 22:04:09 +01003905 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003906 return 0;
3907
Chris Wilson0201f1e2012-07-20 12:41:01 +01003908 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003909 if (ret)
3910 return ret;
3911
Chris Wilsona8198ee2011-04-13 22:04:09 +01003912 /* Ensure that we invalidate the GPU's caches and TLBs. */
3913 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003914 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003915}
3916
Eric Anholte47c68e2008-11-14 13:35:19 -08003917/**
3918 * Moves a single object to the CPU read, and possibly write domain.
3919 *
3920 * This function returns when the move is complete, including waiting on
3921 * flushes to occur.
3922 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003923int
Chris Wilson919926a2010-11-12 13:42:53 +00003924i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003925{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003926 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003927 int ret;
3928
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003929 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3930 return 0;
3931
Chris Wilson0201f1e2012-07-20 12:41:01 +01003932 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003933 if (ret)
3934 return ret;
3935
Chris Wilsonc8725f32014-03-17 12:21:55 +00003936 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003937 i915_gem_object_flush_gtt_write_domain(obj);
3938
Chris Wilson05394f32010-11-08 19:18:58 +00003939 old_write_domain = obj->base.write_domain;
3940 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003941
Eric Anholte47c68e2008-11-14 13:35:19 -08003942 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003944 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003945
Chris Wilson05394f32010-11-08 19:18:58 +00003946 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003947 }
3948
3949 /* It should now be out of any other write domains, and we can update
3950 * the domain values for our changes.
3951 */
Chris Wilson05394f32010-11-08 19:18:58 +00003952 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003953
3954 /* If we're writing through the CPU, then the GPU read domains will
3955 * need to be invalidated at next use.
3956 */
3957 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003958 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3959 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003960 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003961
Daniel Vetterf99d7062014-06-19 16:01:59 +02003962 if (write)
3963 intel_fb_obj_invalidate(obj, NULL);
3964
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003965 trace_i915_gem_object_change_domain(obj,
3966 old_read_domains,
3967 old_write_domain);
3968
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003969 return 0;
3970}
3971
Eric Anholt673a3942008-07-30 12:06:12 -07003972/* Throttle our rendering by waiting until the ring has completed our requests
3973 * emitted over 20 msec ago.
3974 *
Eric Anholtb9624422009-06-03 07:27:35 +00003975 * Note that if we were to use the current jiffies each time around the loop,
3976 * we wouldn't escape the function with any frames outstanding if the time to
3977 * render a frame was over 20ms.
3978 *
Eric Anholt673a3942008-07-30 12:06:12 -07003979 * This should get us reasonable parallelism between CPU and GPU but also
3980 * relatively low latency when blocking on a particular request to finish.
3981 */
3982static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003983i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003984{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003985 struct drm_i915_private *dev_priv = dev->dev_private;
3986 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003987 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003988 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003989 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003990 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003991 u32 seqno = 0;
3992 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003993
Daniel Vetter308887a2012-11-14 17:14:06 +01003994 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3995 if (ret)
3996 return ret;
3997
3998 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3999 if (ret)
4000 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004001
Chris Wilson1c255952010-09-26 11:03:27 +01004002 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004003 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004004 if (time_after_eq(request->emitted_jiffies, recent_enough))
4005 break;
4006
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004007 ring = request->ring;
4008 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004009 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004010 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004011 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004012
4013 if (seqno == 0)
4014 return 0;
4015
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004016 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004017 if (ret == 0)
4018 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004019
Eric Anholt673a3942008-07-30 12:06:12 -07004020 return ret;
4021}
4022
Chris Wilsond23db882014-05-23 08:48:08 +02004023static bool
4024i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4025{
4026 struct drm_i915_gem_object *obj = vma->obj;
4027
4028 if (alignment &&
4029 vma->node.start & (alignment - 1))
4030 return true;
4031
4032 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4033 return true;
4034
4035 if (flags & PIN_OFFSET_BIAS &&
4036 vma->node.start < (flags & PIN_OFFSET_MASK))
4037 return true;
4038
4039 return false;
4040}
4041
Eric Anholt673a3942008-07-30 12:06:12 -07004042int
Chris Wilson05394f32010-11-08 19:18:58 +00004043i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004044 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004045 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004046 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004047{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004048 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004049 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004050 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004051 int ret;
4052
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004053 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4054 return -ENODEV;
4055
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004056 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004057 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004058
4059 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004060 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004061 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4062 return -EBUSY;
4063
Chris Wilsond23db882014-05-23 08:48:08 +02004064 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004065 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004066 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004067 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004068 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004069 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004070 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004071 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004072 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004073 if (ret)
4074 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004075
4076 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004077 }
4078 }
4079
Chris Wilsonef79e172014-10-31 13:53:52 +00004080 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004081 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004082 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4083 if (IS_ERR(vma))
4084 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004085 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004086
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01004087 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND))
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004088 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004089
Chris Wilsonef79e172014-10-31 13:53:52 +00004090 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4091 bool mappable, fenceable;
4092 u32 fence_size, fence_alignment;
4093
4094 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4095 obj->base.size,
4096 obj->tiling_mode);
4097 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4098 obj->base.size,
4099 obj->tiling_mode,
4100 true);
4101
4102 fenceable = (vma->node.size == fence_size &&
4103 (vma->node.start & (fence_alignment - 1)) == 0);
4104
4105 mappable = (vma->node.start + obj->base.size <=
4106 dev_priv->gtt.mappable_end);
4107
4108 obj->map_and_fenceable = mappable && fenceable;
4109 }
4110
4111 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4112
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004113 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004114 if (flags & PIN_MAPPABLE)
4115 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004116
4117 return 0;
4118}
4119
4120void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004121i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004122{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004123 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004124
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004125 BUG_ON(!vma);
4126 BUG_ON(vma->pin_count == 0);
4127 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4128
4129 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004130 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004131}
4132
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004133bool
4134i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4135{
4136 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4137 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4138 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4139
4140 WARN_ON(!ggtt_vma ||
4141 dev_priv->fence_regs[obj->fence_reg].pin_count >
4142 ggtt_vma->pin_count);
4143 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4144 return true;
4145 } else
4146 return false;
4147}
4148
4149void
4150i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4151{
4152 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4153 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4154 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4155 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4156 }
4157}
4158
Eric Anholt673a3942008-07-30 12:06:12 -07004159int
4160i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004161 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004162{
4163 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004164 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004165 int ret;
4166
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004167 if (INTEL_INFO(dev)->gen >= 6)
4168 return -ENODEV;
4169
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004170 ret = i915_mutex_lock_interruptible(dev);
4171 if (ret)
4172 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004173
Chris Wilson05394f32010-11-08 19:18:58 +00004174 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004175 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004176 ret = -ENOENT;
4177 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004178 }
Eric Anholt673a3942008-07-30 12:06:12 -07004179
Chris Wilson05394f32010-11-08 19:18:58 +00004180 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004181 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004182 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004183 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004184 }
4185
Chris Wilson05394f32010-11-08 19:18:58 +00004186 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004187 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004188 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004189 ret = -EINVAL;
4190 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004191 }
4192
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004193 if (obj->user_pin_count == ULONG_MAX) {
4194 ret = -EBUSY;
4195 goto out;
4196 }
4197
Chris Wilson93be8782013-01-02 10:31:22 +00004198 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004199 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004200 if (ret)
4201 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004202 }
4203
Chris Wilson93be8782013-01-02 10:31:22 +00004204 obj->user_pin_count++;
4205 obj->pin_filp = file;
4206
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004207 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004208out:
Chris Wilson05394f32010-11-08 19:18:58 +00004209 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004210unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004211 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004212 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004213}
4214
4215int
4216i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004217 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004218{
4219 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004220 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004221 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004222
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004223 ret = i915_mutex_lock_interruptible(dev);
4224 if (ret)
4225 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004226
Chris Wilson05394f32010-11-08 19:18:58 +00004227 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004228 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004229 ret = -ENOENT;
4230 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004231 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004232
Chris Wilson05394f32010-11-08 19:18:58 +00004233 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004234 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004235 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004236 ret = -EINVAL;
4237 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004238 }
Chris Wilson05394f32010-11-08 19:18:58 +00004239 obj->user_pin_count--;
4240 if (obj->user_pin_count == 0) {
4241 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004242 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004243 }
Eric Anholt673a3942008-07-30 12:06:12 -07004244
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004245out:
Chris Wilson05394f32010-11-08 19:18:58 +00004246 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004247unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004248 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004249 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004250}
4251
4252int
4253i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004254 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004255{
4256 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004257 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004258 int ret;
4259
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004260 ret = i915_mutex_lock_interruptible(dev);
4261 if (ret)
4262 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004263
Chris Wilson05394f32010-11-08 19:18:58 +00004264 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004265 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004266 ret = -ENOENT;
4267 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004268 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004269
Chris Wilson0be555b2010-08-04 15:36:30 +01004270 /* Count all active objects as busy, even if they are currently not used
4271 * by the gpu. Users of this interface expect objects to eventually
4272 * become non-busy without any further actions, therefore emit any
4273 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004274 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004275 ret = i915_gem_object_flush_active(obj);
4276
Chris Wilson05394f32010-11-08 19:18:58 +00004277 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004278 if (obj->ring) {
4279 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4280 args->busy |= intel_ring_flag(obj->ring) << 16;
4281 }
Eric Anholt673a3942008-07-30 12:06:12 -07004282
Chris Wilson05394f32010-11-08 19:18:58 +00004283 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004284unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004285 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004286 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004287}
4288
4289int
4290i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4291 struct drm_file *file_priv)
4292{
Akshay Joshi0206e352011-08-16 15:34:10 -04004293 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004294}
4295
Chris Wilson3ef94da2009-09-14 16:50:29 +01004296int
4297i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4298 struct drm_file *file_priv)
4299{
4300 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004301 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004302 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004303
4304 switch (args->madv) {
4305 case I915_MADV_DONTNEED:
4306 case I915_MADV_WILLNEED:
4307 break;
4308 default:
4309 return -EINVAL;
4310 }
4311
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004312 ret = i915_mutex_lock_interruptible(dev);
4313 if (ret)
4314 return ret;
4315
Chris Wilson05394f32010-11-08 19:18:58 +00004316 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004317 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004318 ret = -ENOENT;
4319 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004320 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004321
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004322 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004323 ret = -EINVAL;
4324 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004325 }
4326
Chris Wilson05394f32010-11-08 19:18:58 +00004327 if (obj->madv != __I915_MADV_PURGED)
4328 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004329
Chris Wilson6c085a72012-08-20 11:40:46 +02004330 /* if the object is no longer attached, discard its backing storage */
4331 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004332 i915_gem_object_truncate(obj);
4333
Chris Wilson05394f32010-11-08 19:18:58 +00004334 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004335
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004336out:
Chris Wilson05394f32010-11-08 19:18:58 +00004337 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004338unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004339 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004340 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004341}
4342
Chris Wilson37e680a2012-06-07 15:38:42 +01004343void i915_gem_object_init(struct drm_i915_gem_object *obj,
4344 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004345{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004346 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004347 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004348 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004349 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004350
Chris Wilson37e680a2012-06-07 15:38:42 +01004351 obj->ops = ops;
4352
Chris Wilson0327d6b2012-08-11 15:41:06 +01004353 obj->fence_reg = I915_FENCE_REG_NONE;
4354 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004355
4356 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4357}
4358
Chris Wilson37e680a2012-06-07 15:38:42 +01004359static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4360 .get_pages = i915_gem_object_get_pages_gtt,
4361 .put_pages = i915_gem_object_put_pages_gtt,
4362};
4363
Chris Wilson05394f32010-11-08 19:18:58 +00004364struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4365 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004366{
Daniel Vetterc397b902010-04-09 19:05:07 +00004367 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004368 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004369 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004370
Chris Wilson42dcedd2012-11-15 11:32:30 +00004371 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004372 if (obj == NULL)
4373 return NULL;
4374
4375 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004376 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004377 return NULL;
4378 }
4379
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004380 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4381 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4382 /* 965gm cannot relocate objects above 4GiB. */
4383 mask &= ~__GFP_HIGHMEM;
4384 mask |= __GFP_DMA32;
4385 }
4386
Al Viro496ad9a2013-01-23 17:07:38 -05004387 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004388 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004389
Chris Wilson37e680a2012-06-07 15:38:42 +01004390 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004391
Daniel Vetterc397b902010-04-09 19:05:07 +00004392 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4393 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4394
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004395 if (HAS_LLC(dev)) {
4396 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004397 * cache) for about a 10% performance improvement
4398 * compared to uncached. Graphics requests other than
4399 * display scanout are coherent with the CPU in
4400 * accessing this cache. This means in this mode we
4401 * don't need to clflush on the CPU side, and on the
4402 * GPU side we only need to flush internal caches to
4403 * get data visible to the CPU.
4404 *
4405 * However, we maintain the display planes as UC, and so
4406 * need to rebind when first used as such.
4407 */
4408 obj->cache_level = I915_CACHE_LLC;
4409 } else
4410 obj->cache_level = I915_CACHE_NONE;
4411
Daniel Vetterd861e332013-07-24 23:25:03 +02004412 trace_i915_gem_object_create(obj);
4413
Chris Wilson05394f32010-11-08 19:18:58 +00004414 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004415}
4416
Chris Wilson340fbd82014-05-22 09:16:52 +01004417static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4418{
4419 /* If we are the last user of the backing storage (be it shmemfs
4420 * pages or stolen etc), we know that the pages are going to be
4421 * immediately released. In this case, we can then skip copying
4422 * back the contents from the GPU.
4423 */
4424
4425 if (obj->madv != I915_MADV_WILLNEED)
4426 return false;
4427
4428 if (obj->base.filp == NULL)
4429 return true;
4430
4431 /* At first glance, this looks racy, but then again so would be
4432 * userspace racing mmap against close. However, the first external
4433 * reference to the filp can only be obtained through the
4434 * i915_gem_mmap_ioctl() which safeguards us against the user
4435 * acquiring such a reference whilst we are in the middle of
4436 * freeing the object.
4437 */
4438 return atomic_long_read(&obj->base.filp->f_count) == 1;
4439}
4440
Chris Wilson1488fc02012-04-24 15:47:31 +01004441void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004442{
Chris Wilson1488fc02012-04-24 15:47:31 +01004443 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004444 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004445 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004446 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004447
Paulo Zanonif65c9162013-11-27 18:20:34 -02004448 intel_runtime_pm_get(dev_priv);
4449
Chris Wilson26e12f892011-03-20 11:20:19 +00004450 trace_i915_gem_object_destroy(obj);
4451
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004452 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004453 int ret;
4454
4455 vma->pin_count = 0;
4456 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004457 if (WARN_ON(ret == -ERESTARTSYS)) {
4458 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004459
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004460 was_interruptible = dev_priv->mm.interruptible;
4461 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004462
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004463 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004464
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004465 dev_priv->mm.interruptible = was_interruptible;
4466 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004467 }
4468
Chris Wilson00731152014-05-21 12:42:56 +01004469 i915_gem_object_detach_phys(obj);
4470
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004471 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4472 * before progressing. */
4473 if (obj->stolen)
4474 i915_gem_object_unpin_pages(obj);
4475
Daniel Vettera071fa02014-06-18 23:28:09 +02004476 WARN_ON(obj->frontbuffer_bits);
4477
Ben Widawsky401c29f2013-05-31 11:28:47 -07004478 if (WARN_ON(obj->pages_pin_count))
4479 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004480 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004481 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004482 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004483 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004484
Chris Wilson9da3da62012-06-01 15:20:22 +01004485 BUG_ON(obj->pages);
4486
Chris Wilson2f745ad2012-09-04 21:02:58 +01004487 if (obj->base.import_attach)
4488 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004489
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004490 if (obj->ops->release)
4491 obj->ops->release(obj);
4492
Chris Wilson05394f32010-11-08 19:18:58 +00004493 drm_gem_object_release(&obj->base);
4494 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004495
Chris Wilson05394f32010-11-08 19:18:58 +00004496 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004497 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004498
4499 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004500}
4501
Daniel Vettere656a6c2013-08-14 14:14:04 +02004502struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004503 struct i915_address_space *vm)
4504{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004505 struct i915_vma *vma;
4506 list_for_each_entry(vma, &obj->vma_list, vma_link)
4507 if (vma->vm == vm)
4508 return vma;
4509
4510 return NULL;
4511}
4512
Ben Widawsky2f633152013-07-17 12:19:03 -07004513void i915_gem_vma_destroy(struct i915_vma *vma)
4514{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004515 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004516 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004517
4518 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4519 if (!list_empty(&vma->exec_list))
4520 return;
4521
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004522 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004523
Daniel Vetter841cd772014-08-06 15:04:48 +02004524 if (!i915_is_ggtt(vm))
4525 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004526
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004527 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004528
Ben Widawsky2f633152013-07-17 12:19:03 -07004529 kfree(vma);
4530}
4531
Chris Wilsone3efda42014-04-09 09:19:41 +01004532static void
4533i915_gem_stop_ringbuffers(struct drm_device *dev)
4534{
4535 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004536 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004537 int i;
4538
4539 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004540 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004541}
4542
Jesse Barnes5669fca2009-02-17 15:13:31 -08004543int
Chris Wilson45c5f202013-10-16 11:50:01 +01004544i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004545{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004546 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004547 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004548
Chris Wilson45c5f202013-10-16 11:50:01 +01004549 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004550 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004551 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004552
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004553 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004554 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004555 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004556
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004557 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004558
Chris Wilson29105cc2010-01-07 10:39:13 +00004559 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004560 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004561 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004562
Chris Wilson29105cc2010-01-07 10:39:13 +00004563 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004564 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004565
Chris Wilson45c5f202013-10-16 11:50:01 +01004566 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4567 * We need to replace this with a semaphore, or something.
4568 * And not confound ums.mm_suspended!
4569 */
4570 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4571 DRIVER_MODESET);
4572 mutex_unlock(&dev->struct_mutex);
4573
4574 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004575 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004576 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004577
Eric Anholt673a3942008-07-30 12:06:12 -07004578 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004579
4580err:
4581 mutex_unlock(&dev->struct_mutex);
4582 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004583}
4584
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004585int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004586{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004587 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004588 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004589 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4590 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004591 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004592
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004593 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004594 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004595
Ben Widawskyc3787e22013-09-17 21:12:44 -07004596 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4597 if (ret)
4598 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004599
Ben Widawskyc3787e22013-09-17 21:12:44 -07004600 /*
4601 * Note: We do not worry about the concurrent register cacheline hang
4602 * here because no other code should access these registers other than
4603 * at initialization time.
4604 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004605 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004606 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4607 intel_ring_emit(ring, reg_base + i);
4608 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004609 }
4610
Ben Widawskyc3787e22013-09-17 21:12:44 -07004611 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004612
Ben Widawskyc3787e22013-09-17 21:12:44 -07004613 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004614}
4615
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004616void i915_gem_init_swizzling(struct drm_device *dev)
4617{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004618 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004619
Daniel Vetter11782b02012-01-31 16:47:55 +01004620 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004621 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4622 return;
4623
4624 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4625 DISP_TILE_SURFACE_SWIZZLING);
4626
Daniel Vetter11782b02012-01-31 16:47:55 +01004627 if (IS_GEN5(dev))
4628 return;
4629
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004630 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4631 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004632 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004633 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004634 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004635 else if (IS_GEN8(dev))
4636 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004637 else
4638 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004639}
Daniel Vettere21af882012-02-09 20:53:27 +01004640
Chris Wilson67b1b572012-07-05 23:49:40 +01004641static bool
4642intel_enable_blt(struct drm_device *dev)
4643{
4644 if (!HAS_BLT(dev))
4645 return false;
4646
4647 /* The blitter was dysfunctional on early prototypes */
4648 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4649 DRM_INFO("BLT not supported on this pre-production hardware;"
4650 " graphics performance will be degraded.\n");
4651 return false;
4652 }
4653
4654 return true;
4655}
4656
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004657static void init_unused_ring(struct drm_device *dev, u32 base)
4658{
4659 struct drm_i915_private *dev_priv = dev->dev_private;
4660
4661 I915_WRITE(RING_CTL(base), 0);
4662 I915_WRITE(RING_HEAD(base), 0);
4663 I915_WRITE(RING_TAIL(base), 0);
4664 I915_WRITE(RING_START(base), 0);
4665}
4666
4667static void init_unused_rings(struct drm_device *dev)
4668{
4669 if (IS_I830(dev)) {
4670 init_unused_ring(dev, PRB1_BASE);
4671 init_unused_ring(dev, SRB0_BASE);
4672 init_unused_ring(dev, SRB1_BASE);
4673 init_unused_ring(dev, SRB2_BASE);
4674 init_unused_ring(dev, SRB3_BASE);
4675 } else if (IS_GEN2(dev)) {
4676 init_unused_ring(dev, SRB0_BASE);
4677 init_unused_ring(dev, SRB1_BASE);
4678 } else if (IS_GEN3(dev)) {
4679 init_unused_ring(dev, PRB1_BASE);
4680 init_unused_ring(dev, PRB2_BASE);
4681 }
4682}
4683
Oscar Mateoa83014d2014-07-24 17:04:21 +01004684int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004685{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004686 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004687 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004688
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004689 /*
4690 * At least 830 can leave some of the unused rings
4691 * "active" (ie. head != tail) after resume which
4692 * will prevent c3 entry. Makes sure all unused rings
4693 * are totally idle.
4694 */
4695 init_unused_rings(dev);
4696
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004697 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004698 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004699 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004700
4701 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004702 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004703 if (ret)
4704 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004705 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004706
Chris Wilson67b1b572012-07-05 23:49:40 +01004707 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004708 ret = intel_init_blt_ring_buffer(dev);
4709 if (ret)
4710 goto cleanup_bsd_ring;
4711 }
4712
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004713 if (HAS_VEBOX(dev)) {
4714 ret = intel_init_vebox_ring_buffer(dev);
4715 if (ret)
4716 goto cleanup_blt_ring;
4717 }
4718
Zhao Yakui845f74a2014-04-17 10:37:37 +08004719 if (HAS_BSD2(dev)) {
4720 ret = intel_init_bsd2_ring_buffer(dev);
4721 if (ret)
4722 goto cleanup_vebox_ring;
4723 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004724
Mika Kuoppala99433932013-01-22 14:12:17 +02004725 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4726 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004727 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004728
4729 return 0;
4730
Zhao Yakui845f74a2014-04-17 10:37:37 +08004731cleanup_bsd2_ring:
4732 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004733cleanup_vebox_ring:
4734 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004735cleanup_blt_ring:
4736 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4737cleanup_bsd_ring:
4738 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4739cleanup_render_ring:
4740 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4741
4742 return ret;
4743}
4744
4745int
4746i915_gem_init_hw(struct drm_device *dev)
4747{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004748 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004749 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004750
4751 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4752 return -EIO;
4753
Ben Widawsky59124502013-07-04 11:02:05 -07004754 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004755 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004756
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004757 if (IS_HASWELL(dev))
4758 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4759 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004760
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004761 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004762 if (IS_IVYBRIDGE(dev)) {
4763 u32 temp = I915_READ(GEN7_MSG_CTL);
4764 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4765 I915_WRITE(GEN7_MSG_CTL, temp);
4766 } else if (INTEL_INFO(dev)->gen >= 7) {
4767 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4768 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4769 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4770 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004771 }
4772
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004773 i915_gem_init_swizzling(dev);
4774
Oscar Mateoa83014d2014-07-24 17:04:21 +01004775 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004776 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004777 return ret;
4778
Ben Widawskyc3787e22013-09-17 21:12:44 -07004779 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4780 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4781
Ben Widawsky254f9652012-06-04 14:42:42 -07004782 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004783 * XXX: Contexts should only be initialized once. Doing a switch to the
4784 * default context switch however is something we'd like to do after
4785 * reset or thaw (the latter may not actually be necessary for HW, but
4786 * goes with our code better). Context switching requires rings (for
4787 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004788 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004789 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004790 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004791 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004792 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004793
4794 return ret;
4795 }
4796
4797 ret = i915_ppgtt_init_hw(dev);
4798 if (ret && ret != -EIO) {
4799 DRM_ERROR("PPGTT enable failed %d\n", ret);
4800 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004801 }
Daniel Vettere21af882012-02-09 20:53:27 +01004802
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004803 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004804}
4805
Chris Wilson1070a422012-04-24 15:47:41 +01004806int i915_gem_init(struct drm_device *dev)
4807{
4808 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004809 int ret;
4810
Oscar Mateo127f1002014-07-24 17:04:11 +01004811 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4812 i915.enable_execlists);
4813
Chris Wilson1070a422012-04-24 15:47:41 +01004814 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004815
4816 if (IS_VALLEYVIEW(dev)) {
4817 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004818 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4819 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4820 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004821 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4822 }
4823
Oscar Mateoa83014d2014-07-24 17:04:21 +01004824 if (!i915.enable_execlists) {
4825 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4826 dev_priv->gt.init_rings = i915_gem_init_rings;
4827 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4828 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004829 } else {
4830 dev_priv->gt.do_execbuf = intel_execlists_submission;
4831 dev_priv->gt.init_rings = intel_logical_rings_init;
4832 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4833 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004834 }
4835
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004836 ret = i915_gem_init_userptr(dev);
4837 if (ret) {
4838 mutex_unlock(&dev->struct_mutex);
4839 return ret;
4840 }
4841
Ben Widawskyd7e50082012-12-18 10:31:25 -08004842 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004843
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004844 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004845 if (ret) {
4846 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004847 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004848 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004849
Chris Wilson1070a422012-04-24 15:47:41 +01004850 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004851 if (ret == -EIO) {
4852 /* Allow ring initialisation to fail by marking the GPU as
4853 * wedged. But we only want to do this where the GPU is angry,
4854 * for all other failure, such as an allocation failure, bail.
4855 */
4856 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4857 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4858 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004859 }
Chris Wilson60990322014-04-09 09:19:42 +01004860 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004861
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004862 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4863 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4864 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004865 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004866}
4867
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004868void
4869i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4870{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004871 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004872 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004873 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004874
Chris Wilsonb4519512012-05-11 14:29:30 +01004875 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004876 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004877}
4878
4879int
Eric Anholt673a3942008-07-30 12:06:12 -07004880i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4881 struct drm_file *file_priv)
4882{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004883 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004884 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004885
Jesse Barnes79e53942008-11-07 14:24:08 -08004886 if (drm_core_check_feature(dev, DRIVER_MODESET))
4887 return 0;
4888
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004889 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004890 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004891 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004892 }
4893
Eric Anholt673a3942008-07-30 12:06:12 -07004894 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004895 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004896
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004897 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004898 if (ret != 0) {
4899 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004900 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004901 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004902
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004903 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004904
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004905 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004906 if (ret)
4907 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004908 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004909
Eric Anholt673a3942008-07-30 12:06:12 -07004910 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004911
4912cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004913 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004914 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004915 mutex_unlock(&dev->struct_mutex);
4916
4917 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004918}
4919
4920int
4921i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4922 struct drm_file *file_priv)
4923{
Jesse Barnes79e53942008-11-07 14:24:08 -08004924 if (drm_core_check_feature(dev, DRIVER_MODESET))
4925 return 0;
4926
Daniel Vettere090c532013-11-03 20:27:05 +01004927 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004928 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004929 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004930
Chris Wilson45c5f202013-10-16 11:50:01 +01004931 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004932}
4933
4934void
4935i915_gem_lastclose(struct drm_device *dev)
4936{
4937 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004938
Eric Anholte806b492009-01-22 09:56:58 -08004939 if (drm_core_check_feature(dev, DRIVER_MODESET))
4940 return;
4941
Chris Wilson45c5f202013-10-16 11:50:01 +01004942 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004943 if (ret)
4944 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004945}
4946
Chris Wilson64193402010-10-24 12:38:05 +01004947static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004948init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004949{
4950 INIT_LIST_HEAD(&ring->active_list);
4951 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004952}
4953
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004954void i915_init_vm(struct drm_i915_private *dev_priv,
4955 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004956{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004957 if (!i915_is_ggtt(vm))
4958 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004959 vm->dev = dev_priv->dev;
4960 INIT_LIST_HEAD(&vm->active_list);
4961 INIT_LIST_HEAD(&vm->inactive_list);
4962 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004963 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004964}
4965
Eric Anholt673a3942008-07-30 12:06:12 -07004966void
4967i915_gem_load(struct drm_device *dev)
4968{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004969 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004970 int i;
4971
4972 dev_priv->slab =
4973 kmem_cache_create("i915_gem_object",
4974 sizeof(struct drm_i915_gem_object), 0,
4975 SLAB_HWCACHE_ALIGN,
4976 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004977
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004978 INIT_LIST_HEAD(&dev_priv->vm_list);
4979 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4980
Ben Widawskya33afea2013-09-17 21:12:45 -07004981 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004982 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4983 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004984 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004985 for (i = 0; i < I915_NUM_RINGS; i++)
4986 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004987 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004988 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004989 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4990 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004991 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4992 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004993 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004994
Dave Airlie94400122010-07-20 13:15:31 +10004995 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004996 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004997 I915_WRITE(MI_ARB_STATE,
4998 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004999 }
5000
Chris Wilson72bfa192010-12-19 11:42:05 +00005001 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5002
Jesse Barnesde151cf2008-11-12 10:03:55 -08005003 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08005004 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5005 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08005006
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005007 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5008 dev_priv->num_fence_regs = 32;
5009 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005010 dev_priv->num_fence_regs = 16;
5011 else
5012 dev_priv->num_fence_regs = 8;
5013
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005014 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005015 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5016 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005017
Eric Anholt673a3942008-07-30 12:06:12 -07005018 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005019 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005020
Chris Wilsonce453d82011-02-21 14:43:56 +00005021 dev_priv->mm.interruptible = true;
5022
Chris Wilsonceabbba52014-03-25 13:23:04 +00005023 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
5024 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
5025 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
5026 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005027
5028 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
5029 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005030
5031 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005032}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005033
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005034void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005035{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005036 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005037
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005038 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5039
Eric Anholtb9624422009-06-03 07:27:35 +00005040 /* Clean up our request list when the client is going away, so that
5041 * later retire_requests won't dereference our soon-to-be-gone
5042 * file_priv.
5043 */
Chris Wilson1c255952010-09-26 11:03:27 +01005044 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005045 while (!list_empty(&file_priv->mm.request_list)) {
5046 struct drm_i915_gem_request *request;
5047
5048 request = list_first_entry(&file_priv->mm.request_list,
5049 struct drm_i915_gem_request,
5050 client_list);
5051 list_del(&request->client_list);
5052 request->file_priv = NULL;
5053 }
Chris Wilson1c255952010-09-26 11:03:27 +01005054 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005055}
Chris Wilson31169712009-09-14 16:50:28 +01005056
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005057static void
5058i915_gem_file_idle_work_handler(struct work_struct *work)
5059{
5060 struct drm_i915_file_private *file_priv =
5061 container_of(work, typeof(*file_priv), mm.idle_work.work);
5062
5063 atomic_set(&file_priv->rps_wait_boost, false);
5064}
5065
5066int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5067{
5068 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005069 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005070
5071 DRM_DEBUG_DRIVER("\n");
5072
5073 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5074 if (!file_priv)
5075 return -ENOMEM;
5076
5077 file->driver_priv = file_priv;
5078 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005079 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005080
5081 spin_lock_init(&file_priv->mm.lock);
5082 INIT_LIST_HEAD(&file_priv->mm.request_list);
5083 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5084 i915_gem_file_idle_work_handler);
5085
Ben Widawskye422b882013-12-06 14:10:58 -08005086 ret = i915_gem_context_open(dev, file);
5087 if (ret)
5088 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005089
Ben Widawskye422b882013-12-06 14:10:58 -08005090 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005091}
5092
Daniel Vetterb680c372014-09-19 18:27:27 +02005093/**
5094 * i915_gem_track_fb - update frontbuffer tracking
5095 * old: current GEM buffer for the frontbuffer slots
5096 * new: new GEM buffer for the frontbuffer slots
5097 * frontbuffer_bits: bitmask of frontbuffer slots
5098 *
5099 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5100 * from @old and setting them in @new. Both @old and @new can be NULL.
5101 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005102void i915_gem_track_fb(struct drm_i915_gem_object *old,
5103 struct drm_i915_gem_object *new,
5104 unsigned frontbuffer_bits)
5105{
5106 if (old) {
5107 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5108 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5109 old->frontbuffer_bits &= ~frontbuffer_bits;
5110 }
5111
5112 if (new) {
5113 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5114 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5115 new->frontbuffer_bits |= frontbuffer_bits;
5116 }
5117}
5118
Chris Wilson57745062012-11-21 13:04:04 +00005119static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5120{
5121 if (!mutex_is_locked(mutex))
5122 return false;
5123
5124#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5125 return mutex->owner == task;
5126#else
5127 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5128 return false;
5129#endif
5130}
5131
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005132static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5133{
5134 if (!mutex_trylock(&dev->struct_mutex)) {
5135 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5136 return false;
5137
5138 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5139 return false;
5140
5141 *unlock = false;
5142 } else
5143 *unlock = true;
5144
5145 return true;
5146}
5147
Chris Wilsonceabbba52014-03-25 13:23:04 +00005148static int num_vma_bound(struct drm_i915_gem_object *obj)
5149{
5150 struct i915_vma *vma;
5151 int count = 0;
5152
5153 list_for_each_entry(vma, &obj->vma_list, vma_link)
5154 if (drm_mm_node_allocated(&vma->node))
5155 count++;
5156
5157 return count;
5158}
5159
Dave Chinner7dc19d52013-08-28 10:18:11 +10005160static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005161i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005162{
Chris Wilson17250b72010-10-28 12:51:39 +01005163 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005164 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005165 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005166 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005167 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005168 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005169
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005170 if (!i915_gem_shrinker_lock(dev, &unlock))
5171 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005172
Dave Chinner7dc19d52013-08-28 10:18:11 +10005173 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005174 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005175 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005176 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005177
5178 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005179 if (!i915_gem_obj_is_pinned(obj) &&
5180 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005181 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005182 }
Chris Wilson31169712009-09-14 16:50:28 +01005183
Chris Wilson57745062012-11-21 13:04:04 +00005184 if (unlock)
5185 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005186
Dave Chinner7dc19d52013-08-28 10:18:11 +10005187 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005188}
Ben Widawskya70a3142013-07-31 16:59:56 -07005189
5190/* All the new VM stuff */
5191unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5192 struct i915_address_space *vm)
5193{
5194 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5195 struct i915_vma *vma;
5196
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005197 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005198
Ben Widawskya70a3142013-07-31 16:59:56 -07005199 list_for_each_entry(vma, &o->vma_list, vma_link) {
5200 if (vma->vm == vm)
5201 return vma->node.start;
5202
5203 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005204 WARN(1, "%s vma for this object not found.\n",
5205 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005206 return -1;
5207}
5208
5209bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5210 struct i915_address_space *vm)
5211{
5212 struct i915_vma *vma;
5213
5214 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005215 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005216 return true;
5217
5218 return false;
5219}
5220
5221bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5222{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005223 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005224
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005225 list_for_each_entry(vma, &o->vma_list, vma_link)
5226 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005227 return true;
5228
5229 return false;
5230}
5231
5232unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5233 struct i915_address_space *vm)
5234{
5235 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5236 struct i915_vma *vma;
5237
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005238 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005239
5240 BUG_ON(list_empty(&o->vma_list));
5241
5242 list_for_each_entry(vma, &o->vma_list, vma_link)
5243 if (vma->vm == vm)
5244 return vma->node.size;
5245
5246 return 0;
5247}
5248
Dave Chinner7dc19d52013-08-28 10:18:11 +10005249static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005250i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005251{
5252 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005253 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005254 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005255 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005256 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005257
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005258 if (!i915_gem_shrinker_lock(dev, &unlock))
5259 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005260
Chris Wilson21ab4e72014-09-09 11:16:08 +01005261 freed = i915_gem_shrink(dev_priv,
5262 sc->nr_to_scan,
5263 I915_SHRINK_BOUND |
5264 I915_SHRINK_UNBOUND |
5265 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005266 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005267 freed += i915_gem_shrink(dev_priv,
5268 sc->nr_to_scan - freed,
5269 I915_SHRINK_BOUND |
5270 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005271 if (unlock)
5272 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005273
Dave Chinner7dc19d52013-08-28 10:18:11 +10005274 return freed;
5275}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005276
Chris Wilson2cfcd322014-05-20 08:28:43 +01005277static int
5278i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5279{
5280 struct drm_i915_private *dev_priv =
5281 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5282 struct drm_device *dev = dev_priv->dev;
5283 struct drm_i915_gem_object *obj;
5284 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005285 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005286 bool was_interruptible;
5287 bool unlock;
5288
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005289 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005290 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005291 if (fatal_signal_pending(current))
5292 return NOTIFY_DONE;
5293 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005294 if (timeout == 0) {
5295 pr_err("Unable to purge GPU memory due lock contention.\n");
5296 return NOTIFY_DONE;
5297 }
5298
5299 was_interruptible = dev_priv->mm.interruptible;
5300 dev_priv->mm.interruptible = false;
5301
Chris Wilson005445c2014-10-08 11:25:16 +01005302 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005303
5304 dev_priv->mm.interruptible = was_interruptible;
5305
5306 /* Because we may be allocating inside our own driver, we cannot
5307 * assert that there are no objects with pinned pages that are not
5308 * being pointed to by hardware.
5309 */
5310 unbound = bound = pinned = 0;
5311 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5312 if (!obj->base.filp) /* not backed by a freeable object */
5313 continue;
5314
5315 if (obj->pages_pin_count)
5316 pinned += obj->base.size;
5317 else
5318 unbound += obj->base.size;
5319 }
5320 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5321 if (!obj->base.filp)
5322 continue;
5323
5324 if (obj->pages_pin_count)
5325 pinned += obj->base.size;
5326 else
5327 bound += obj->base.size;
5328 }
5329
5330 if (unlock)
5331 mutex_unlock(&dev->struct_mutex);
5332
Chris Wilsonbb9059d2014-10-08 11:25:17 +01005333 if (freed_pages || unbound || bound)
5334 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5335 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005336 if (unbound || bound)
5337 pr_err("%lu and %lu bytes still available in the "
5338 "bound and unbound GPU page lists.\n",
5339 bound, unbound);
5340
Chris Wilson005445c2014-10-08 11:25:16 +01005341 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005342 return NOTIFY_DONE;
5343}
5344
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005345struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5346{
5347 struct i915_vma *vma;
5348
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005349 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005350 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005351 return NULL;
5352
5353 return vma;
5354}