blob: 177c20722656ef347d7263d41ed0946c88904a14 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Dave Chinner7dc19d52013-08-28 10:18:11 +100057static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
58 struct shrink_control *sc);
59static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
60 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010061static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
62static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010063static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Damien Lespiaucb216aa2014-03-03 17:42:36 +000064static void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson42dcedd2012-11-15 11:32:30 +0000212void *i915_gem_object_alloc(struct drm_device *dev)
213{
214 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700215 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000216}
217
218void i915_gem_object_free(struct drm_i915_gem_object *obj)
219{
220 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
221 kmem_cache_free(dev_priv->slab, obj);
222}
223
Dave Airlieff72145b2011-02-07 12:16:14 +1000224static int
225i915_gem_create(struct drm_file *file,
226 struct drm_device *dev,
227 uint64_t size,
228 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700229{
Chris Wilson05394f32010-11-08 19:18:58 +0000230 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300231 int ret;
232 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700233
Dave Airlieff72145b2011-02-07 12:16:14 +1000234 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200235 if (size == 0)
236 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700237
238 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700240 if (obj == NULL)
241 return -ENOMEM;
242
Chris Wilson05394f32010-11-08 19:18:58 +0000243 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100244 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200245 drm_gem_object_unreference_unlocked(&obj->base);
246 if (ret)
247 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100248
Dave Airlieff72145b2011-02-07 12:16:14 +1000249 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700250 return 0;
251}
252
Dave Airlieff72145b2011-02-07 12:16:14 +1000253int
254i915_gem_dumb_create(struct drm_file *file,
255 struct drm_device *dev,
256 struct drm_mode_create_dumb *args)
257{
258 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300259 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000260 args->size = args->pitch * args->height;
261 return i915_gem_create(file, dev,
262 args->size, &args->handle);
263}
264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265/**
266 * Creates a new mm object and returns a handle to it.
267 */
268int
269i915_gem_create_ioctl(struct drm_device *dev, void *data,
270 struct drm_file *file)
271{
272 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200273
Dave Airlieff72145b2011-02-07 12:16:14 +1000274 return i915_gem_create(file, dev,
275 args->size, &args->handle);
276}
277
Daniel Vetter8c599672011-12-14 13:57:31 +0100278static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100279__copy_to_user_swizzled(char __user *cpu_vaddr,
280 const char *gpu_vaddr, int gpu_offset,
281 int length)
282{
283 int ret, cpu_offset = 0;
284
285 while (length > 0) {
286 int cacheline_end = ALIGN(gpu_offset + 1, 64);
287 int this_length = min(cacheline_end - gpu_offset, length);
288 int swizzled_gpu_offset = gpu_offset ^ 64;
289
290 ret = __copy_to_user(cpu_vaddr + cpu_offset,
291 gpu_vaddr + swizzled_gpu_offset,
292 this_length);
293 if (ret)
294 return ret + length;
295
296 cpu_offset += this_length;
297 gpu_offset += this_length;
298 length -= this_length;
299 }
300
301 return 0;
302}
303
304static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700305__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
306 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100307 int length)
308{
309 int ret, cpu_offset = 0;
310
311 while (length > 0) {
312 int cacheline_end = ALIGN(gpu_offset + 1, 64);
313 int this_length = min(cacheline_end - gpu_offset, length);
314 int swizzled_gpu_offset = gpu_offset ^ 64;
315
316 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
317 cpu_vaddr + cpu_offset,
318 this_length);
319 if (ret)
320 return ret + length;
321
322 cpu_offset += this_length;
323 gpu_offset += this_length;
324 length -= this_length;
325 }
326
327 return 0;
328}
329
Brad Volkin4c914c02014-02-18 10:15:45 -0800330/*
331 * Pins the specified object's pages and synchronizes the object with
332 * GPU accesses. Sets needs_clflush to non-zero if the caller should
333 * flush the object from the CPU cache.
334 */
335int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
336 int *needs_clflush)
337{
338 int ret;
339
340 *needs_clflush = 0;
341
342 if (!obj->base.filp)
343 return -EINVAL;
344
345 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
346 /* If we're not in the cpu read domain, set ourself into the gtt
347 * read domain and manually flush cachelines (if required). This
348 * optimizes for the case when the gpu will dirty the data
349 * anyway again before the next pread happens. */
350 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
351 obj->cache_level);
352 ret = i915_gem_object_wait_rendering(obj, true);
353 if (ret)
354 return ret;
355 }
356
357 ret = i915_gem_object_get_pages(obj);
358 if (ret)
359 return ret;
360
361 i915_gem_object_pin_pages(obj);
362
363 return ret;
364}
365
Daniel Vetterd174bd62012-03-25 19:47:40 +0200366/* Per-page copy function for the shmem pread fastpath.
367 * Flushes invalid cachelines before reading the target if
368 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700369static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
371 char __user *user_data,
372 bool page_do_bit17_swizzling, bool needs_clflush)
373{
374 char *vaddr;
375 int ret;
376
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200377 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200378 return -EINVAL;
379
380 vaddr = kmap_atomic(page);
381 if (needs_clflush)
382 drm_clflush_virt_range(vaddr + shmem_page_offset,
383 page_length);
384 ret = __copy_to_user_inatomic(user_data,
385 vaddr + shmem_page_offset,
386 page_length);
387 kunmap_atomic(vaddr);
388
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100389 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200390}
391
Daniel Vetter23c18c72012-03-25 19:47:42 +0200392static void
393shmem_clflush_swizzled_range(char *addr, unsigned long length,
394 bool swizzled)
395{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200396 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200397 unsigned long start = (unsigned long) addr;
398 unsigned long end = (unsigned long) addr + length;
399
400 /* For swizzling simply ensure that we always flush both
401 * channels. Lame, but simple and it works. Swizzled
402 * pwrite/pread is far from a hotpath - current userspace
403 * doesn't use it at all. */
404 start = round_down(start, 128);
405 end = round_up(end, 128);
406
407 drm_clflush_virt_range((void *)start, end - start);
408 } else {
409 drm_clflush_virt_range(addr, length);
410 }
411
412}
413
Daniel Vetterd174bd62012-03-25 19:47:40 +0200414/* Only difference to the fast-path function is that this can handle bit17
415 * and uses non-atomic copy and kmap functions. */
416static int
417shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
418 char __user *user_data,
419 bool page_do_bit17_swizzling, bool needs_clflush)
420{
421 char *vaddr;
422 int ret;
423
424 vaddr = kmap(page);
425 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200426 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
427 page_length,
428 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200429
430 if (page_do_bit17_swizzling)
431 ret = __copy_to_user_swizzled(user_data,
432 vaddr, shmem_page_offset,
433 page_length);
434 else
435 ret = __copy_to_user(user_data,
436 vaddr + shmem_page_offset,
437 page_length);
438 kunmap(page);
439
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100440 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200441}
442
Eric Anholteb014592009-03-10 11:44:52 -0700443static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200444i915_gem_shmem_pread(struct drm_device *dev,
445 struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pread *args,
447 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700448{
Daniel Vetter8461d222011-12-14 13:57:32 +0100449 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700450 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100451 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100452 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100453 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200454 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200455 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200456 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700457
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200458 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700459 remain = args->size;
460
Daniel Vetter8461d222011-12-14 13:57:32 +0100461 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700462
Brad Volkin4c914c02014-02-18 10:15:45 -0800463 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100464 if (ret)
465 return ret;
466
Eric Anholteb014592009-03-10 11:44:52 -0700467 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100468
Imre Deak67d5a502013-02-18 19:28:02 +0200469 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
470 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200471 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100472
473 if (remain <= 0)
474 break;
475
Eric Anholteb014592009-03-10 11:44:52 -0700476 /* Operation in this page
477 *
Eric Anholteb014592009-03-10 11:44:52 -0700478 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700479 * page_length = bytes to copy for this page
480 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100481 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700482 page_length = remain;
483 if ((shmem_page_offset + page_length) > PAGE_SIZE)
484 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700485
Daniel Vetter8461d222011-12-14 13:57:32 +0100486 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
487 (page_to_phys(page) & (1 << 17)) != 0;
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
492 if (ret == 0)
493 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495 mutex_unlock(&dev->struct_mutex);
496
Jani Nikulad330a952014-01-21 11:24:25 +0200497 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200498 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200499 /* Userspace is tricking us, but we've already clobbered
500 * its pages with the prefault and promised to write the
501 * data up to the first fault. Hence ignore any errors
502 * and just continue. */
503 (void)ret;
504 prefaulted = 1;
505 }
506
Daniel Vetterd174bd62012-03-25 19:47:40 +0200507 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
508 user_data, page_do_bit17_swizzling,
509 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700510
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200511 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100512
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200513next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100514 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100515
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100516 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100517 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100518
Eric Anholteb014592009-03-10 11:44:52 -0700519 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100520 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700521 offset += page_length;
522 }
523
Chris Wilson4f27b752010-10-14 15:26:45 +0100524out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100525 i915_gem_object_unpin_pages(obj);
526
Eric Anholteb014592009-03-10 11:44:52 -0700527 return ret;
528}
529
Eric Anholt673a3942008-07-30 12:06:12 -0700530/**
531 * Reads data from the object referenced by handle.
532 *
533 * On error, the contents of *data are undefined.
534 */
535int
536i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000537 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700538{
539 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000540 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100541 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson51311d02010-11-17 09:10:42 +0000543 if (args->size == 0)
544 return 0;
545
546 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200547 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000548 args->size))
549 return -EFAULT;
550
Chris Wilson4f27b752010-10-14 15:26:45 +0100551 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100552 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100553 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700554
Chris Wilson05394f32010-11-08 19:18:58 +0000555 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000556 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100557 ret = -ENOENT;
558 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100559 }
Eric Anholt673a3942008-07-30 12:06:12 -0700560
Chris Wilson7dcd2492010-09-26 20:21:44 +0100561 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000562 if (args->offset > obj->base.size ||
563 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100564 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100565 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100566 }
567
Daniel Vetter1286ff72012-05-10 15:25:09 +0200568 /* prime objects have no backing filp to GEM pread/pwrite
569 * pages from.
570 */
571 if (!obj->base.filp) {
572 ret = -EINVAL;
573 goto out;
574 }
575
Chris Wilsondb53a302011-02-03 11:57:46 +0000576 trace_i915_gem_object_pread(obj, args->offset, args->size);
577
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200578 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700579
Chris Wilson35b62a82010-09-26 20:23:38 +0100580out:
Chris Wilson05394f32010-11-08 19:18:58 +0000581 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100582unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100583 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700584 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700585}
586
Keith Packard0839ccb2008-10-30 19:38:48 -0700587/* This is the fast write path which cannot handle
588 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700589 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700590
Keith Packard0839ccb2008-10-30 19:38:48 -0700591static inline int
592fast_user_write(struct io_mapping *mapping,
593 loff_t page_base, int page_offset,
594 char __user *user_data,
595 int length)
596{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700597 void __iomem *vaddr_atomic;
598 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700599 unsigned long unwritten;
600
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700601 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700602 /* We can use the cpu mem copy function because this is X86. */
603 vaddr = (void __force*)vaddr_atomic + page_offset;
604 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700606 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100607 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700608}
609
Eric Anholt3de09aa2009-03-09 09:42:23 -0700610/**
611 * This is the fast pwrite path, where we copy the data directly from the
612 * user into the GTT, uncached.
613 */
Eric Anholt673a3942008-07-30 12:06:12 -0700614static int
Chris Wilson05394f32010-11-08 19:18:58 +0000615i915_gem_gtt_pwrite_fast(struct drm_device *dev,
616 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700617 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000618 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700619{
Keith Packard0839ccb2008-10-30 19:38:48 -0700620 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700621 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700623 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200624 int page_offset, page_length, ret;
625
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100626 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200627 if (ret)
628 goto out;
629
630 ret = i915_gem_object_set_to_gtt_domain(obj, true);
631 if (ret)
632 goto out_unpin;
633
634 ret = i915_gem_object_put_fence(obj);
635 if (ret)
636 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200638 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700639 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700641 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700642
643 while (remain > 0) {
644 /* Operation in this page
645 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700646 * page_base = page offset within aperture
647 * page_offset = offset within page
648 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700649 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100650 page_base = offset & PAGE_MASK;
651 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700652 page_length = remain;
653 if ((page_offset + remain) > PAGE_SIZE)
654 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Keith Packard0839ccb2008-10-30 19:38:48 -0700656 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700657 * source page isn't available. Return the error and we'll
658 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700659 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800660 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200661 page_offset, user_data, page_length)) {
662 ret = -EFAULT;
663 goto out_unpin;
664 }
Eric Anholt673a3942008-07-30 12:06:12 -0700665
Keith Packard0839ccb2008-10-30 19:38:48 -0700666 remain -= page_length;
667 user_data += page_length;
668 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700669 }
Eric Anholt673a3942008-07-30 12:06:12 -0700670
Daniel Vetter935aaa62012-03-25 19:47:35 +0200671out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800672 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200673out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700675}
676
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677/* Per-page copy function for the shmem pwrite fastpath.
678 * Flushes invalid cachelines before writing to the target if
679 * needs_clflush_before is set and flushes out any written cachelines after
680 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700681static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200682shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
683 char __user *user_data,
684 bool page_do_bit17_swizzling,
685 bool needs_clflush_before,
686 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700687{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200688 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700690
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200691 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700693
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694 vaddr = kmap_atomic(page);
695 if (needs_clflush_before)
696 drm_clflush_virt_range(vaddr + shmem_page_offset,
697 page_length);
698 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
699 user_data,
700 page_length);
701 if (needs_clflush_after)
702 drm_clflush_virt_range(vaddr + shmem_page_offset,
703 page_length);
704 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700705
Chris Wilson755d2212012-09-04 21:02:55 +0100706 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700707}
708
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709/* Only difference to the fast-path function is that this can handle bit17
710 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700711static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
713 char __user *user_data,
714 bool page_do_bit17_swizzling,
715 bool needs_clflush_before,
716 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700717{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200718 char *vaddr;
719 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700720
Daniel Vetterd174bd62012-03-25 19:47:40 +0200721 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200722 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200723 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
724 page_length,
725 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200726 if (page_do_bit17_swizzling)
727 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100728 user_data,
729 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200730 else
731 ret = __copy_from_user(vaddr + shmem_page_offset,
732 user_data,
733 page_length);
734 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200735 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
736 page_length,
737 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200738 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100739
Chris Wilson755d2212012-09-04 21:02:55 +0100740 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700741}
742
Eric Anholt40123c12009-03-09 13:42:30 -0700743static int
Daniel Vettere244a442012-03-25 19:47:28 +0200744i915_gem_shmem_pwrite(struct drm_device *dev,
745 struct drm_i915_gem_object *obj,
746 struct drm_i915_gem_pwrite *args,
747 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700748{
Eric Anholt40123c12009-03-09 13:42:30 -0700749 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100750 loff_t offset;
751 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100752 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100753 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200754 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200755 int needs_clflush_after = 0;
756 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200757 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700758
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200759 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700760 remain = args->size;
761
Daniel Vetter8c599672011-12-14 13:57:31 +0100762 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700763
Daniel Vetter58642882012-03-25 19:47:37 +0200764 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
765 /* If we're not in the cpu write domain, set ourself into the gtt
766 * write domain and manually flush cachelines (if required). This
767 * optimizes for the case when the gpu will use the data
768 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100769 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700770 ret = i915_gem_object_wait_rendering(obj, false);
771 if (ret)
772 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200773 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100774 /* Same trick applies to invalidate partially written cachelines read
775 * before writing. */
776 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
777 needs_clflush_before =
778 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200779
Chris Wilson755d2212012-09-04 21:02:55 +0100780 ret = i915_gem_object_get_pages(obj);
781 if (ret)
782 return ret;
783
784 i915_gem_object_pin_pages(obj);
785
Eric Anholt40123c12009-03-09 13:42:30 -0700786 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000787 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700788
Imre Deak67d5a502013-02-18 19:28:02 +0200789 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
790 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200791 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200792 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100793
Chris Wilson9da3da62012-06-01 15:20:22 +0100794 if (remain <= 0)
795 break;
796
Eric Anholt40123c12009-03-09 13:42:30 -0700797 /* Operation in this page
798 *
Eric Anholt40123c12009-03-09 13:42:30 -0700799 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700800 * page_length = bytes to copy for this page
801 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100802 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700803
804 page_length = remain;
805 if ((shmem_page_offset + page_length) > PAGE_SIZE)
806 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700807
Daniel Vetter58642882012-03-25 19:47:37 +0200808 /* If we don't overwrite a cacheline completely we need to be
809 * careful to have up-to-date data by first clflushing. Don't
810 * overcomplicate things and flush the entire patch. */
811 partial_cacheline_write = needs_clflush_before &&
812 ((shmem_page_offset | page_length)
813 & (boot_cpu_data.x86_clflush_size - 1));
814
Daniel Vetter8c599672011-12-14 13:57:31 +0100815 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
816 (page_to_phys(page) & (1 << 17)) != 0;
817
Daniel Vetterd174bd62012-03-25 19:47:40 +0200818 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
819 user_data, page_do_bit17_swizzling,
820 partial_cacheline_write,
821 needs_clflush_after);
822 if (ret == 0)
823 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700824
Daniel Vettere244a442012-03-25 19:47:28 +0200825 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200826 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200827 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
828 user_data, page_do_bit17_swizzling,
829 partial_cacheline_write,
830 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700831
Daniel Vettere244a442012-03-25 19:47:28 +0200832 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100833
Daniel Vettere244a442012-03-25 19:47:28 +0200834next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100835 set_page_dirty(page);
836 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100837
Chris Wilson755d2212012-09-04 21:02:55 +0100838 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100839 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100840
Eric Anholt40123c12009-03-09 13:42:30 -0700841 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700843 offset += page_length;
844 }
845
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100846out:
Chris Wilson755d2212012-09-04 21:02:55 +0100847 i915_gem_object_unpin_pages(obj);
848
Daniel Vettere244a442012-03-25 19:47:28 +0200849 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100850 /*
851 * Fixup: Flush cpu caches in case we didn't flush the dirty
852 * cachelines in-line while writing and the object moved
853 * out of the cpu write domain while we've dropped the lock.
854 */
855 if (!needs_clflush_after &&
856 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100857 if (i915_gem_clflush_object(obj, obj->pin_display))
858 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200859 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100860 }
Eric Anholt40123c12009-03-09 13:42:30 -0700861
Daniel Vetter58642882012-03-25 19:47:37 +0200862 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800863 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200864
Eric Anholt40123c12009-03-09 13:42:30 -0700865 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700866}
867
868/**
869 * Writes data to the object referenced by handle.
870 *
871 * On error, the contents of the buffer that were to be modified are undefined.
872 */
873int
874i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100875 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700876{
877 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000878 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000879 int ret;
880
881 if (args->size == 0)
882 return 0;
883
884 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200885 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000886 args->size))
887 return -EFAULT;
888
Jani Nikulad330a952014-01-21 11:24:25 +0200889 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800890 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
891 args->size);
892 if (ret)
893 return -EFAULT;
894 }
Eric Anholt673a3942008-07-30 12:06:12 -0700895
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100896 ret = i915_mutex_lock_interruptible(dev);
897 if (ret)
898 return ret;
899
Chris Wilson05394f32010-11-08 19:18:58 +0000900 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000901 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100902 ret = -ENOENT;
903 goto unlock;
904 }
Eric Anholt673a3942008-07-30 12:06:12 -0700905
Chris Wilson7dcd2492010-09-26 20:21:44 +0100906 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000907 if (args->offset > obj->base.size ||
908 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100909 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100910 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100911 }
912
Daniel Vetter1286ff72012-05-10 15:25:09 +0200913 /* prime objects have no backing filp to GEM pread/pwrite
914 * pages from.
915 */
916 if (!obj->base.filp) {
917 ret = -EINVAL;
918 goto out;
919 }
920
Chris Wilsondb53a302011-02-03 11:57:46 +0000921 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
922
Daniel Vetter935aaa62012-03-25 19:47:35 +0200923 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700924 /* We can only do the GTT pwrite on untiled buffers, as otherwise
925 * it would end up going through the fenced access, and we'll get
926 * different detiling behavior between reading and writing.
927 * pread/pwrite currently are reading and writing from the CPU
928 * perspective, requiring manual detiling by the client.
929 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100930 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100931 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100932 goto out;
933 }
934
Chris Wilson2c225692013-08-09 12:26:45 +0100935 if (obj->tiling_mode == I915_TILING_NONE &&
936 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
937 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100938 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200939 /* Note that the gtt paths might fail with non-page-backed user
940 * pointers (e.g. gtt mappings when moving data between
941 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700942 }
Eric Anholt673a3942008-07-30 12:06:12 -0700943
Chris Wilson86a1ee22012-08-11 15:41:04 +0100944 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200945 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100946
Chris Wilson35b62a82010-09-26 20:23:38 +0100947out:
Chris Wilson05394f32010-11-08 19:18:58 +0000948 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100949unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100950 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700951 return ret;
952}
953
Chris Wilsonb3612372012-08-24 09:35:08 +0100954int
Daniel Vetter33196de2012-11-14 17:14:05 +0100955i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100956 bool interruptible)
957{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100958 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100959 /* Non-interruptible callers can't handle -EAGAIN, hence return
960 * -EIO unconditionally for these. */
961 if (!interruptible)
962 return -EIO;
963
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100964 /* Recovery complete, but the reset failed ... */
965 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100966 return -EIO;
967
968 return -EAGAIN;
969 }
970
971 return 0;
972}
973
974/*
975 * Compare seqno against outstanding lazy request. Emit a request if they are
976 * equal.
977 */
978static int
979i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
980{
981 int ret;
982
983 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
984
985 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100986 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300987 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100988
989 return ret;
990}
991
Chris Wilson094f9a52013-09-25 17:34:55 +0100992static void fake_irq(unsigned long data)
993{
994 wake_up_process((struct task_struct *)data);
995}
996
997static bool missed_irq(struct drm_i915_private *dev_priv,
998 struct intel_ring_buffer *ring)
999{
1000 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1001}
1002
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001003static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1004{
1005 if (file_priv == NULL)
1006 return true;
1007
1008 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1009}
1010
Chris Wilsonb3612372012-08-24 09:35:08 +01001011/**
1012 * __wait_seqno - wait until execution of seqno has finished
1013 * @ring: the ring expected to report seqno
1014 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001015 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001016 * @interruptible: do an interruptible wait (normally yes)
1017 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1018 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001019 * Note: It is of utmost importance that the passed in seqno and reset_counter
1020 * values have been read by the caller in an smp safe manner. Where read-side
1021 * locks are involved, it is sufficient to read the reset_counter before
1022 * unlocking the lock that protects the seqno. For lockless tricks, the
1023 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1024 * inserted.
1025 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001026 * Returns 0 if the seqno was found within the alloted time. Else returns the
1027 * errno with remaining time filled in timeout argument.
1028 */
1029static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001030 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001031 bool interruptible,
1032 struct timespec *timeout,
1033 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001034{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001035 struct drm_device *dev = ring->dev;
1036 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001037 const bool irq_test_in_progress =
1038 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001039 struct timespec before, now;
1040 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001041 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001042 int ret;
1043
Paulo Zanonic67a4702013-08-19 13:18:09 -03001044 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1045
Chris Wilsonb3612372012-08-24 09:35:08 +01001046 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1047 return 0;
1048
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001049 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001050
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001051 if (INTEL_INFO(dev)->gen >= 6 && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001052 gen6_rps_boost(dev_priv);
1053 if (file_priv)
1054 mod_delayed_work(dev_priv->wq,
1055 &file_priv->mm.idle_work,
1056 msecs_to_jiffies(100));
1057 }
1058
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001059 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001060 return -ENODEV;
1061
Chris Wilson094f9a52013-09-25 17:34:55 +01001062 /* Record current time in case interrupted by signal, or wedged */
1063 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001064 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001065 for (;;) {
1066 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001067
Chris Wilson094f9a52013-09-25 17:34:55 +01001068 prepare_to_wait(&ring->irq_queue, &wait,
1069 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001070
Daniel Vetterf69061b2012-12-06 09:01:42 +01001071 /* We need to check whether any gpu reset happened in between
1072 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001073 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1074 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1075 * is truely gone. */
1076 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1077 if (ret == 0)
1078 ret = -EAGAIN;
1079 break;
1080 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001081
Chris Wilson094f9a52013-09-25 17:34:55 +01001082 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1083 ret = 0;
1084 break;
1085 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001086
Chris Wilson094f9a52013-09-25 17:34:55 +01001087 if (interruptible && signal_pending(current)) {
1088 ret = -ERESTARTSYS;
1089 break;
1090 }
1091
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001092 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001093 ret = -ETIME;
1094 break;
1095 }
1096
1097 timer.function = NULL;
1098 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001099 unsigned long expire;
1100
Chris Wilson094f9a52013-09-25 17:34:55 +01001101 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001102 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001103 mod_timer(&timer, expire);
1104 }
1105
Chris Wilson5035c272013-10-04 09:58:46 +01001106 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001107
Chris Wilson094f9a52013-09-25 17:34:55 +01001108 if (timer.function) {
1109 del_singleshot_timer_sync(&timer);
1110 destroy_timer_on_stack(&timer);
1111 }
1112 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001113 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001114 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001115
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001116 if (!irq_test_in_progress)
1117 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001118
1119 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001120
1121 if (timeout) {
1122 struct timespec sleep_time = timespec_sub(now, before);
1123 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001124 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1125 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001126 }
1127
Chris Wilson094f9a52013-09-25 17:34:55 +01001128 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001129}
1130
1131/**
1132 * Waits for a sequence number to be signaled, and cleans up the
1133 * request and object lists appropriately for that event.
1134 */
1135int
1136i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1137{
1138 struct drm_device *dev = ring->dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 bool interruptible = dev_priv->mm.interruptible;
1141 int ret;
1142
1143 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1144 BUG_ON(seqno == 0);
1145
Daniel Vetter33196de2012-11-14 17:14:05 +01001146 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 if (ret)
1148 return ret;
1149
1150 ret = i915_gem_check_olr(ring, seqno);
1151 if (ret)
1152 return ret;
1153
Daniel Vetterf69061b2012-12-06 09:01:42 +01001154 return __wait_seqno(ring, seqno,
1155 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001156 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001157}
1158
Chris Wilsond26e3af2013-06-29 22:05:26 +01001159static int
1160i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1161 struct intel_ring_buffer *ring)
1162{
1163 i915_gem_retire_requests_ring(ring);
1164
1165 /* Manually manage the write flush as we may have not yet
1166 * retired the buffer.
1167 *
1168 * Note that the last_write_seqno is always the earlier of
1169 * the two (read/write) seqno, so if we haved successfully waited,
1170 * we know we have passed the last write.
1171 */
1172 obj->last_write_seqno = 0;
1173 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1174
1175 return 0;
1176}
1177
Chris Wilsonb3612372012-08-24 09:35:08 +01001178/**
1179 * Ensures that all rendering to the object has completed and the object is
1180 * safe to unbind from the GTT or access from the CPU.
1181 */
1182static __must_check int
1183i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1184 bool readonly)
1185{
1186 struct intel_ring_buffer *ring = obj->ring;
1187 u32 seqno;
1188 int ret;
1189
1190 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1191 if (seqno == 0)
1192 return 0;
1193
1194 ret = i915_wait_seqno(ring, seqno);
1195 if (ret)
1196 return ret;
1197
Chris Wilsond26e3af2013-06-29 22:05:26 +01001198 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001199}
1200
Chris Wilson3236f572012-08-24 09:35:09 +01001201/* A nonblocking variant of the above wait. This is a highly dangerous routine
1202 * as the object state may change during this call.
1203 */
1204static __must_check int
1205i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001206 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001207 bool readonly)
1208{
1209 struct drm_device *dev = obj->base.dev;
1210 struct drm_i915_private *dev_priv = dev->dev_private;
1211 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001212 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001213 u32 seqno;
1214 int ret;
1215
1216 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1217 BUG_ON(!dev_priv->mm.interruptible);
1218
1219 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1220 if (seqno == 0)
1221 return 0;
1222
Daniel Vetter33196de2012-11-14 17:14:05 +01001223 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001224 if (ret)
1225 return ret;
1226
1227 ret = i915_gem_check_olr(ring, seqno);
1228 if (ret)
1229 return ret;
1230
Daniel Vetterf69061b2012-12-06 09:01:42 +01001231 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001232 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001233 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001234 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001235 if (ret)
1236 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001237
Chris Wilsond26e3af2013-06-29 22:05:26 +01001238 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001239}
1240
Eric Anholt673a3942008-07-30 12:06:12 -07001241/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001242 * Called when user space prepares to use an object with the CPU, either
1243 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001244 */
1245int
1246i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001247 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001248{
1249 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001250 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001251 uint32_t read_domains = args->read_domains;
1252 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001253 int ret;
1254
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001255 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001256 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001257 return -EINVAL;
1258
Chris Wilson21d509e2009-06-06 09:46:02 +01001259 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001260 return -EINVAL;
1261
1262 /* Having something in the write domain implies it's in the read
1263 * domain, and only that read domain. Enforce that in the request.
1264 */
1265 if (write_domain != 0 && read_domains != write_domain)
1266 return -EINVAL;
1267
Chris Wilson76c1dec2010-09-25 11:22:51 +01001268 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001269 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001270 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001271
Chris Wilson05394f32010-11-08 19:18:58 +00001272 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001273 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001274 ret = -ENOENT;
1275 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001276 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001277
Chris Wilson3236f572012-08-24 09:35:09 +01001278 /* Try to flush the object off the GPU without holding the lock.
1279 * We will repeat the flush holding the lock in the normal manner
1280 * to catch cases where we are gazumped.
1281 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001282 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1283 file->driver_priv,
1284 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001285 if (ret)
1286 goto unref;
1287
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001288 if (read_domains & I915_GEM_DOMAIN_GTT) {
1289 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001290
1291 /* Silently promote "you're not bound, there was nothing to do"
1292 * to success, since the client was just asking us to
1293 * make sure everything was done.
1294 */
1295 if (ret == -EINVAL)
1296 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001297 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001298 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001299 }
1300
Chris Wilson3236f572012-08-24 09:35:09 +01001301unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001302 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001303unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001304 mutex_unlock(&dev->struct_mutex);
1305 return ret;
1306}
1307
1308/**
1309 * Called when user space has done writes to this buffer
1310 */
1311int
1312i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001313 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001314{
1315 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001316 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001317 int ret = 0;
1318
Chris Wilson76c1dec2010-09-25 11:22:51 +01001319 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001321 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001322
Chris Wilson05394f32010-11-08 19:18:58 +00001323 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001324 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001325 ret = -ENOENT;
1326 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001327 }
1328
Eric Anholt673a3942008-07-30 12:06:12 -07001329 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001330 if (obj->pin_display)
1331 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001332
Chris Wilson05394f32010-11-08 19:18:58 +00001333 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001334unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001335 mutex_unlock(&dev->struct_mutex);
1336 return ret;
1337}
1338
1339/**
1340 * Maps the contents of an object, returning the address it is mapped
1341 * into.
1342 *
1343 * While the mapping holds a reference on the contents of the object, it doesn't
1344 * imply a ref on the object itself.
1345 */
1346int
1347i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001348 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001349{
1350 struct drm_i915_gem_mmap *args = data;
1351 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001352 unsigned long addr;
1353
Chris Wilson05394f32010-11-08 19:18:58 +00001354 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001355 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001356 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001357
Daniel Vetter1286ff72012-05-10 15:25:09 +02001358 /* prime objects have no backing filp to GEM mmap
1359 * pages from.
1360 */
1361 if (!obj->filp) {
1362 drm_gem_object_unreference_unlocked(obj);
1363 return -EINVAL;
1364 }
1365
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001366 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001367 PROT_READ | PROT_WRITE, MAP_SHARED,
1368 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001369 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001370 if (IS_ERR((void *)addr))
1371 return addr;
1372
1373 args->addr_ptr = (uint64_t) addr;
1374
1375 return 0;
1376}
1377
Jesse Barnesde151cf2008-11-12 10:03:55 -08001378/**
1379 * i915_gem_fault - fault a page into the GTT
1380 * vma: VMA in question
1381 * vmf: fault info
1382 *
1383 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1384 * from userspace. The fault handler takes care of binding the object to
1385 * the GTT (if needed), allocating and programming a fence register (again,
1386 * only if needed based on whether the old reg is still valid or the object
1387 * is tiled) and inserting a new PTE into the faulting process.
1388 *
1389 * Note that the faulting process may involve evicting existing objects
1390 * from the GTT and/or fence registers to make room. So performance may
1391 * suffer if the GTT working set is large or there are few fence registers
1392 * left.
1393 */
1394int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1395{
Chris Wilson05394f32010-11-08 19:18:58 +00001396 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1397 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001398 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 pgoff_t page_offset;
1400 unsigned long pfn;
1401 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001402 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403
Paulo Zanonif65c9162013-11-27 18:20:34 -02001404 intel_runtime_pm_get(dev_priv);
1405
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 /* We don't use vmf->pgoff since that has the fake offset */
1407 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1408 PAGE_SHIFT;
1409
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001410 ret = i915_mutex_lock_interruptible(dev);
1411 if (ret)
1412 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001413
Chris Wilsondb53a302011-02-03 11:57:46 +00001414 trace_i915_gem_object_fault(obj, page_offset, true, write);
1415
Chris Wilson6e4930f2014-02-07 18:37:06 -02001416 /* Try to flush the object off the GPU first without holding the lock.
1417 * Upon reacquiring the lock, we will perform our sanity checks and then
1418 * repeat the flush holding the lock in the normal manner to catch cases
1419 * where we are gazumped.
1420 */
1421 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1422 if (ret)
1423 goto unlock;
1424
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001425 /* Access to snoopable pages through the GTT is incoherent. */
1426 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1427 ret = -EINVAL;
1428 goto unlock;
1429 }
1430
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001431 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001432 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001433 if (ret)
1434 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001435
Chris Wilsonc9839302012-11-20 10:45:17 +00001436 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1437 if (ret)
1438 goto unpin;
1439
1440 ret = i915_gem_object_get_fence(obj);
1441 if (ret)
1442 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001443
Chris Wilson6299f992010-11-24 12:23:44 +00001444 obj->fault_mappable = true;
1445
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001446 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1447 pfn >>= PAGE_SHIFT;
1448 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001449
1450 /* Finally, remap it using the new GTT offset */
1451 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001452unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001453 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001454unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001455 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001456out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001457 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001458 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001459 /* If this -EIO is due to a gpu hang, give the reset code a
1460 * chance to clean up the mess. Otherwise return the proper
1461 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001462 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1463 ret = VM_FAULT_SIGBUS;
1464 break;
1465 }
Chris Wilson045e7692010-11-07 09:18:22 +00001466 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001467 /*
1468 * EAGAIN means the gpu is hung and we'll wait for the error
1469 * handler to reset everything when re-faulting in
1470 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001471 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001472 case 0:
1473 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001474 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001475 case -EBUSY:
1476 /*
1477 * EBUSY is ok: this just means that another thread
1478 * already did the job.
1479 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001480 ret = VM_FAULT_NOPAGE;
1481 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001482 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001483 ret = VM_FAULT_OOM;
1484 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001485 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001486 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001487 ret = VM_FAULT_SIGBUS;
1488 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001489 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001490 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001491 ret = VM_FAULT_SIGBUS;
1492 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001493 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001494
1495 intel_runtime_pm_put(dev_priv);
1496 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001497}
1498
Paulo Zanoni48018a52013-12-13 15:22:31 -02001499void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1500{
1501 struct i915_vma *vma;
1502
1503 /*
1504 * Only the global gtt is relevant for gtt memory mappings, so restrict
1505 * list traversal to objects bound into the global address space. Note
1506 * that the active list should be empty, but better safe than sorry.
1507 */
1508 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1509 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1510 i915_gem_release_mmap(vma->obj);
1511 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1512 i915_gem_release_mmap(vma->obj);
1513}
1514
Jesse Barnesde151cf2008-11-12 10:03:55 -08001515/**
Chris Wilson901782b2009-07-10 08:18:50 +01001516 * i915_gem_release_mmap - remove physical page mappings
1517 * @obj: obj in question
1518 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001519 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001520 * relinquish ownership of the pages back to the system.
1521 *
1522 * It is vital that we remove the page mapping if we have mapped a tiled
1523 * object through the GTT and then lose the fence register due to
1524 * resource pressure. Similarly if the object has been moved out of the
1525 * aperture, than pages mapped into userspace must be revoked. Removing the
1526 * mapping will then trigger a page fault on the next user access, allowing
1527 * fixup by i915_gem_fault().
1528 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001529void
Chris Wilson05394f32010-11-08 19:18:58 +00001530i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001531{
Chris Wilson6299f992010-11-24 12:23:44 +00001532 if (!obj->fault_mappable)
1533 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001534
David Herrmann51335df2013-07-24 21:10:03 +02001535 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001536 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001537}
1538
Imre Deak0fa87792013-01-07 21:47:35 +02001539uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001540i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001541{
Chris Wilsone28f8712011-07-18 13:11:49 -07001542 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001543
1544 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001545 tiling_mode == I915_TILING_NONE)
1546 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001547
1548 /* Previous chips need a power-of-two fence region when tiling */
1549 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001550 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001551 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001552 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001553
Chris Wilsone28f8712011-07-18 13:11:49 -07001554 while (gtt_size < size)
1555 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001556
Chris Wilsone28f8712011-07-18 13:11:49 -07001557 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001558}
1559
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560/**
1561 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1562 * @obj: object to check
1563 *
1564 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001565 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566 */
Imre Deakd8651102013-01-07 21:47:33 +02001567uint32_t
1568i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1569 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571 /*
1572 * Minimum alignment is 4k (GTT page size), but might be greater
1573 * if a fence register is needed for the object.
1574 */
Imre Deakd8651102013-01-07 21:47:33 +02001575 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001576 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577 return 4096;
1578
1579 /*
1580 * Previous chips need to be aligned to the size of the smallest
1581 * fence register that can contain the object.
1582 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001583 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001584}
1585
Chris Wilsond8cb5082012-08-11 15:41:03 +01001586static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1587{
1588 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1589 int ret;
1590
David Herrmann0de23972013-07-24 21:07:52 +02001591 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001592 return 0;
1593
Daniel Vetterda494d72012-12-20 15:11:16 +01001594 dev_priv->mm.shrinker_no_lock_stealing = true;
1595
Chris Wilsond8cb5082012-08-11 15:41:03 +01001596 ret = drm_gem_create_mmap_offset(&obj->base);
1597 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001598 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001599
1600 /* Badly fragmented mmap space? The only way we can recover
1601 * space is by destroying unwanted objects. We can't randomly release
1602 * mmap_offsets as userspace expects them to be persistent for the
1603 * lifetime of the objects. The closest we can is to release the
1604 * offsets on purgeable objects by truncating it and marking it purged,
1605 * which prevents userspace from ever using that object again.
1606 */
1607 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1608 ret = drm_gem_create_mmap_offset(&obj->base);
1609 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001610 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001611
1612 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001613 ret = drm_gem_create_mmap_offset(&obj->base);
1614out:
1615 dev_priv->mm.shrinker_no_lock_stealing = false;
1616
1617 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001618}
1619
1620static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1621{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001622 drm_gem_free_mmap_offset(&obj->base);
1623}
1624
Jesse Barnesde151cf2008-11-12 10:03:55 -08001625int
Dave Airlieff72145b2011-02-07 12:16:14 +10001626i915_gem_mmap_gtt(struct drm_file *file,
1627 struct drm_device *dev,
1628 uint32_t handle,
1629 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630{
Chris Wilsonda761a62010-10-27 17:37:08 +01001631 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001632 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001633 int ret;
1634
Chris Wilson76c1dec2010-09-25 11:22:51 +01001635 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001636 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001637 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001638
Dave Airlieff72145b2011-02-07 12:16:14 +10001639 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001640 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001641 ret = -ENOENT;
1642 goto unlock;
1643 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001644
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001645 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001646 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001647 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001648 }
1649
Chris Wilson05394f32010-11-08 19:18:58 +00001650 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001651 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001652 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001653 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001654 }
1655
Chris Wilsond8cb5082012-08-11 15:41:03 +01001656 ret = i915_gem_object_create_mmap_offset(obj);
1657 if (ret)
1658 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001659
David Herrmann0de23972013-07-24 21:07:52 +02001660 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001661
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001662out:
Chris Wilson05394f32010-11-08 19:18:58 +00001663 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001664unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001665 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001666 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001667}
1668
Dave Airlieff72145b2011-02-07 12:16:14 +10001669/**
1670 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1671 * @dev: DRM device
1672 * @data: GTT mapping ioctl data
1673 * @file: GEM object info
1674 *
1675 * Simply returns the fake offset to userspace so it can mmap it.
1676 * The mmap call will end up in drm_gem_mmap(), which will set things
1677 * up so we can get faults in the handler above.
1678 *
1679 * The fault handler will take care of binding the object into the GTT
1680 * (since it may have been evicted to make room for something), allocating
1681 * a fence register, and mapping the appropriate aperture address into
1682 * userspace.
1683 */
1684int
1685i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1686 struct drm_file *file)
1687{
1688 struct drm_i915_gem_mmap_gtt *args = data;
1689
Dave Airlieff72145b2011-02-07 12:16:14 +10001690 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1691}
1692
Daniel Vetter225067e2012-08-20 10:23:20 +02001693/* Immediately discard the backing storage */
1694static void
1695i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001696{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001697 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001698
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001699 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001700
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001701 if (obj->base.filp == NULL)
1702 return;
1703
Daniel Vetter225067e2012-08-20 10:23:20 +02001704 /* Our goal here is to return as much of the memory as
1705 * is possible back to the system as we are called from OOM.
1706 * To do this we must instruct the shmfs to drop all of its
1707 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001708 */
Al Viro496ad9a2013-01-23 17:07:38 -05001709 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001710 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001711
Daniel Vetter225067e2012-08-20 10:23:20 +02001712 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001713}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001714
Daniel Vetter225067e2012-08-20 10:23:20 +02001715static inline int
1716i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1717{
1718 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001719}
1720
Chris Wilson5cdf5882010-09-27 15:51:07 +01001721static void
Chris Wilson05394f32010-11-08 19:18:58 +00001722i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001723{
Imre Deak90797e62013-02-18 19:28:03 +02001724 struct sg_page_iter sg_iter;
1725 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001726
Chris Wilson05394f32010-11-08 19:18:58 +00001727 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001728
Chris Wilson6c085a72012-08-20 11:40:46 +02001729 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1730 if (ret) {
1731 /* In the event of a disaster, abandon all caches and
1732 * hope for the best.
1733 */
1734 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001735 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001736 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1737 }
1738
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001739 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001740 i915_gem_object_save_bit_17_swizzle(obj);
1741
Chris Wilson05394f32010-11-08 19:18:58 +00001742 if (obj->madv == I915_MADV_DONTNEED)
1743 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001744
Imre Deak90797e62013-02-18 19:28:03 +02001745 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001746 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001747
Chris Wilson05394f32010-11-08 19:18:58 +00001748 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001749 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001750
Chris Wilson05394f32010-11-08 19:18:58 +00001751 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001752 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001753
Chris Wilson9da3da62012-06-01 15:20:22 +01001754 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001755 }
Chris Wilson05394f32010-11-08 19:18:58 +00001756 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001757
Chris Wilson9da3da62012-06-01 15:20:22 +01001758 sg_free_table(obj->pages);
1759 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001760}
1761
Chris Wilsondd624af2013-01-15 12:39:35 +00001762int
Chris Wilson37e680a2012-06-07 15:38:42 +01001763i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1764{
1765 const struct drm_i915_gem_object_ops *ops = obj->ops;
1766
Chris Wilson2f745ad2012-09-04 21:02:58 +01001767 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001768 return 0;
1769
Chris Wilsona5570172012-09-04 21:02:54 +01001770 if (obj->pages_pin_count)
1771 return -EBUSY;
1772
Ben Widawsky98438772013-07-31 17:00:12 -07001773 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001774
Chris Wilsona2165e32012-12-03 11:49:00 +00001775 /* ->put_pages might need to allocate memory for the bit17 swizzle
1776 * array, hence protect them from being reaped by removing them from gtt
1777 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001778 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001779
Chris Wilson37e680a2012-06-07 15:38:42 +01001780 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001781 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001782
Chris Wilson6c085a72012-08-20 11:40:46 +02001783 if (i915_gem_object_is_purgeable(obj))
1784 i915_gem_object_truncate(obj);
1785
1786 return 0;
1787}
1788
Chris Wilsond9973b42013-10-04 10:33:00 +01001789static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001790__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1791 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001792{
Chris Wilson57094f82013-09-04 10:45:50 +01001793 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001795 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001796
1797 list_for_each_entry_safe(obj, next,
1798 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001799 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001800 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001801 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 count += obj->base.size >> PAGE_SHIFT;
1803 if (count >= target)
1804 return count;
1805 }
1806 }
1807
Chris Wilson57094f82013-09-04 10:45:50 +01001808 /*
1809 * As we may completely rewrite the bound list whilst unbinding
1810 * (due to retiring requests) we have to strictly process only
1811 * one element of the list at the time, and recheck the list
1812 * on every iteration.
1813 */
1814 INIT_LIST_HEAD(&still_bound_list);
1815 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001816 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001817
Chris Wilson57094f82013-09-04 10:45:50 +01001818 obj = list_first_entry(&dev_priv->mm.bound_list,
1819 typeof(*obj), global_list);
1820 list_move_tail(&obj->global_list, &still_bound_list);
1821
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001822 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1823 continue;
1824
Chris Wilson57094f82013-09-04 10:45:50 +01001825 /*
1826 * Hold a reference whilst we unbind this object, as we may
1827 * end up waiting for and retiring requests. This might
1828 * release the final reference (held by the active list)
1829 * and result in the object being freed from under us.
1830 * in this object being freed.
1831 *
1832 * Note 1: Shrinking the bound list is special since only active
1833 * (and hence bound objects) can contain such limbo objects, so
1834 * we don't need special tricks for shrinking the unbound list.
1835 * The only other place where we have to be careful with active
1836 * objects suddenly disappearing due to retiring requests is the
1837 * eviction code.
1838 *
1839 * Note 2: Even though the bound list doesn't hold a reference
1840 * to the object we can safely grab one here: The final object
1841 * unreferencing and the bound_list are both protected by the
1842 * dev->struct_mutex and so we won't ever be able to observe an
1843 * object on the bound_list with a reference count equals 0.
1844 */
1845 drm_gem_object_reference(&obj->base);
1846
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001847 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1848 if (i915_vma_unbind(vma))
1849 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001850
Chris Wilson57094f82013-09-04 10:45:50 +01001851 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001852 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001853
1854 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001855 }
Chris Wilson57094f82013-09-04 10:45:50 +01001856 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001857
1858 return count;
1859}
1860
Chris Wilsond9973b42013-10-04 10:33:00 +01001861static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001862i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1863{
1864 return __i915_gem_shrink(dev_priv, target, true);
1865}
1866
Chris Wilsond9973b42013-10-04 10:33:00 +01001867static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001868i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1869{
1870 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001871 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001872
1873 i915_gem_evict_everything(dev_priv->dev);
1874
Ben Widawsky35c20a62013-05-31 11:28:48 -07001875 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001876 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001877 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001878 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001879 }
1880 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001881}
1882
Chris Wilson37e680a2012-06-07 15:38:42 +01001883static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001884i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001885{
Chris Wilson6c085a72012-08-20 11:40:46 +02001886 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001887 int page_count, i;
1888 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001889 struct sg_table *st;
1890 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001891 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001892 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001893 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001894 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001895
Chris Wilson6c085a72012-08-20 11:40:46 +02001896 /* Assert that the object is not currently in any GPU domain. As it
1897 * wasn't in the GTT, there shouldn't be any way it could have been in
1898 * a GPU cache
1899 */
1900 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1901 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1902
Chris Wilson9da3da62012-06-01 15:20:22 +01001903 st = kmalloc(sizeof(*st), GFP_KERNEL);
1904 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001905 return -ENOMEM;
1906
Chris Wilson9da3da62012-06-01 15:20:22 +01001907 page_count = obj->base.size / PAGE_SIZE;
1908 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001909 kfree(st);
1910 return -ENOMEM;
1911 }
1912
1913 /* Get the list of pages out of our struct file. They'll be pinned
1914 * at this point until we release them.
1915 *
1916 * Fail silently without starting the shrinker
1917 */
Al Viro496ad9a2013-01-23 17:07:38 -05001918 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001919 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001920 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001921 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001922 sg = st->sgl;
1923 st->nents = 0;
1924 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001925 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1926 if (IS_ERR(page)) {
1927 i915_gem_purge(dev_priv, page_count);
1928 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1929 }
1930 if (IS_ERR(page)) {
1931 /* We've tried hard to allocate the memory by reaping
1932 * our own buffer, now let the real VM do its job and
1933 * go down in flames if truly OOM.
1934 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001935 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001936 gfp |= __GFP_IO | __GFP_WAIT;
1937
1938 i915_gem_shrink_all(dev_priv);
1939 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1940 if (IS_ERR(page))
1941 goto err_pages;
1942
Linus Torvaldscaf49192012-12-10 10:51:16 -08001943 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001944 gfp &= ~(__GFP_IO | __GFP_WAIT);
1945 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001946#ifdef CONFIG_SWIOTLB
1947 if (swiotlb_nr_tbl()) {
1948 st->nents++;
1949 sg_set_page(sg, page, PAGE_SIZE, 0);
1950 sg = sg_next(sg);
1951 continue;
1952 }
1953#endif
Imre Deak90797e62013-02-18 19:28:03 +02001954 if (!i || page_to_pfn(page) != last_pfn + 1) {
1955 if (i)
1956 sg = sg_next(sg);
1957 st->nents++;
1958 sg_set_page(sg, page, PAGE_SIZE, 0);
1959 } else {
1960 sg->length += PAGE_SIZE;
1961 }
1962 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001963
1964 /* Check that the i965g/gm workaround works. */
1965 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001966 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001967#ifdef CONFIG_SWIOTLB
1968 if (!swiotlb_nr_tbl())
1969#endif
1970 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001971 obj->pages = st;
1972
Eric Anholt673a3942008-07-30 12:06:12 -07001973 if (i915_gem_object_needs_bit17_swizzle(obj))
1974 i915_gem_object_do_bit_17_swizzle(obj);
1975
1976 return 0;
1977
1978err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001979 sg_mark_end(sg);
1980 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001981 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001982 sg_free_table(st);
1983 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001984 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001985}
1986
Chris Wilson37e680a2012-06-07 15:38:42 +01001987/* Ensure that the associated pages are gathered from the backing storage
1988 * and pinned into our object. i915_gem_object_get_pages() may be called
1989 * multiple times before they are released by a single call to
1990 * i915_gem_object_put_pages() - once the pages are no longer referenced
1991 * either as a result of memory pressure (reaping pages under the shrinker)
1992 * or as the object is itself released.
1993 */
1994int
1995i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1996{
1997 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1998 const struct drm_i915_gem_object_ops *ops = obj->ops;
1999 int ret;
2000
Chris Wilson2f745ad2012-09-04 21:02:58 +01002001 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002002 return 0;
2003
Chris Wilson43e28f02013-01-08 10:53:09 +00002004 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002005 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002006 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002007 }
2008
Chris Wilsona5570172012-09-04 21:02:54 +01002009 BUG_ON(obj->pages_pin_count);
2010
Chris Wilson37e680a2012-06-07 15:38:42 +01002011 ret = ops->get_pages(obj);
2012 if (ret)
2013 return ret;
2014
Ben Widawsky35c20a62013-05-31 11:28:48 -07002015 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002016 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002017}
2018
Ben Widawskye2d05a82013-09-24 09:57:58 -07002019static void
Chris Wilson05394f32010-11-08 19:18:58 +00002020i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00002021 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002022{
Chris Wilson05394f32010-11-08 19:18:58 +00002023 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002024 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002025 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002026
Zou Nan hai852835f2010-05-21 09:08:56 +08002027 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002028 if (obj->ring != ring && obj->last_write_seqno) {
2029 /* Keep the seqno relative to the current ring */
2030 obj->last_write_seqno = seqno;
2031 }
Chris Wilson05394f32010-11-08 19:18:58 +00002032 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002033
2034 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002035 if (!obj->active) {
2036 drm_gem_object_reference(&obj->base);
2037 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002038 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002039
Chris Wilson05394f32010-11-08 19:18:58 +00002040 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002041
Chris Wilson0201f1e2012-07-20 12:41:01 +01002042 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002043
Chris Wilsoncaea7472010-11-12 13:53:37 +00002044 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002045 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002046
Chris Wilson7dd49062012-03-21 10:48:18 +00002047 /* Bump MRU to take account of the delayed flush */
2048 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2049 struct drm_i915_fence_reg *reg;
2050
2051 reg = &dev_priv->fence_regs[obj->fence_reg];
2052 list_move_tail(&reg->lru_list,
2053 &dev_priv->mm.fence_list);
2054 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002055 }
2056}
2057
Ben Widawskye2d05a82013-09-24 09:57:58 -07002058void i915_vma_move_to_active(struct i915_vma *vma,
2059 struct intel_ring_buffer *ring)
2060{
2061 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2062 return i915_gem_object_move_to_active(vma->obj, ring);
2063}
2064
Chris Wilsoncaea7472010-11-12 13:53:37 +00002065static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002066i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2067{
Ben Widawskyca191b12013-07-31 17:00:14 -07002068 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002069 struct i915_address_space *vm;
2070 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002071
Chris Wilson65ce3022012-07-20 12:41:02 +01002072 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002073 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002074
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002075 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2076 vma = i915_gem_obj_to_vma(obj, vm);
2077 if (vma && !list_empty(&vma->mm_list))
2078 list_move_tail(&vma->mm_list, &vm->inactive_list);
2079 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002080
Chris Wilson65ce3022012-07-20 12:41:02 +01002081 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002082 obj->ring = NULL;
2083
Chris Wilson65ce3022012-07-20 12:41:02 +01002084 obj->last_read_seqno = 0;
2085 obj->last_write_seqno = 0;
2086 obj->base.write_domain = 0;
2087
2088 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002089 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002090
2091 obj->active = 0;
2092 drm_gem_object_unreference(&obj->base);
2093
2094 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002095}
Eric Anholt673a3942008-07-30 12:06:12 -07002096
Chris Wilson9d7730912012-11-27 16:22:52 +00002097static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002098i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002099{
Chris Wilson9d7730912012-11-27 16:22:52 +00002100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 struct intel_ring_buffer *ring;
2102 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002103
Chris Wilson107f27a52012-12-10 13:56:17 +02002104 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002105 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002106 ret = intel_ring_idle(ring);
2107 if (ret)
2108 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002109 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002110 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002111
2112 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002113 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002114 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002115
Chris Wilson9d7730912012-11-27 16:22:52 +00002116 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2117 ring->sync_seqno[j] = 0;
2118 }
2119
2120 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002121}
2122
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002123int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2124{
2125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 int ret;
2127
2128 if (seqno == 0)
2129 return -EINVAL;
2130
2131 /* HWS page needs to be set less than what we
2132 * will inject to ring
2133 */
2134 ret = i915_gem_init_seqno(dev, seqno - 1);
2135 if (ret)
2136 return ret;
2137
2138 /* Carefully set the last_seqno value so that wrap
2139 * detection still works
2140 */
2141 dev_priv->next_seqno = seqno;
2142 dev_priv->last_seqno = seqno - 1;
2143 if (dev_priv->last_seqno == 0)
2144 dev_priv->last_seqno--;
2145
2146 return 0;
2147}
2148
Chris Wilson9d7730912012-11-27 16:22:52 +00002149int
2150i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002151{
Chris Wilson9d7730912012-11-27 16:22:52 +00002152 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002153
Chris Wilson9d7730912012-11-27 16:22:52 +00002154 /* reserve 0 for non-seqno */
2155 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002156 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002157 if (ret)
2158 return ret;
2159
2160 dev_priv->next_seqno = 1;
2161 }
2162
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002163 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002164 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002165}
2166
Mika Kuoppala0025c072013-06-12 12:35:30 +03002167int __i915_add_request(struct intel_ring_buffer *ring,
2168 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002169 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002170 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002171{
Chris Wilsondb53a302011-02-03 11:57:46 +00002172 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002173 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002174 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002175 int ret;
2176
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002177 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002178 /*
2179 * Emit any outstanding flushes - execbuf can fail to emit the flush
2180 * after having emitted the batchbuffer command. Hence we need to fix
2181 * things up similar to emitting the lazy request. The difference here
2182 * is that the flush _must_ happen before the next request, no matter
2183 * what.
2184 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002185 ret = intel_ring_flush_all_caches(ring);
2186 if (ret)
2187 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002188
Chris Wilson3c0e2342013-09-04 10:45:52 +01002189 request = ring->preallocated_lazy_request;
2190 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002191 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002192
Chris Wilsona71d8d92012-02-15 11:25:36 +00002193 /* Record the position of the start of the request so that
2194 * should we detect the updated seqno part-way through the
2195 * GPU processing the request, we never over-estimate the
2196 * position of the head.
2197 */
2198 request_ring_position = intel_ring_get_tail(ring);
2199
Chris Wilson9d7730912012-11-27 16:22:52 +00002200 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002201 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002203
Chris Wilson9d7730912012-11-27 16:22:52 +00002204 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002205 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002206 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002207 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002208
2209 /* Whilst this request exists, batch_obj will be on the
2210 * active_list, and so will hold the active reference. Only when this
2211 * request is retired will the the batch_obj be moved onto the
2212 * inactive_list and lose its active reference. Hence we do not need
2213 * to explicitly hold another reference here.
2214 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002215 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002216
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002217 /* Hold a reference to the current context so that we can inspect
2218 * it later in case a hangcheck error event fires.
2219 */
2220 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002221 if (request->ctx)
2222 i915_gem_context_reference(request->ctx);
2223
Eric Anholt673a3942008-07-30 12:06:12 -07002224 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002225 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002226 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002227
Chris Wilsondb53a302011-02-03 11:57:46 +00002228 if (file) {
2229 struct drm_i915_file_private *file_priv = file->driver_priv;
2230
Chris Wilson1c255952010-09-26 11:03:27 +01002231 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002232 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002233 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002234 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002235 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002236 }
Eric Anholt673a3942008-07-30 12:06:12 -07002237
Chris Wilson9d7730912012-11-27 16:22:52 +00002238 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002239 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002240 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002241
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002242 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002243 i915_queue_hangcheck(ring->dev);
2244
Chris Wilsonf62a0072014-02-21 17:55:39 +00002245 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2246 queue_delayed_work(dev_priv->wq,
2247 &dev_priv->mm.retire_work,
2248 round_jiffies_up_relative(HZ));
2249 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002250 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002251
Chris Wilsonacb868d2012-09-26 13:47:30 +01002252 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002253 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002254 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002255}
2256
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002257static inline void
2258i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002259{
Chris Wilson1c255952010-09-26 11:03:27 +01002260 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002261
Chris Wilson1c255952010-09-26 11:03:27 +01002262 if (!file_priv)
2263 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002264
Chris Wilson1c255952010-09-26 11:03:27 +01002265 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002266 list_del(&request->client_list);
2267 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002268 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002269}
2270
Mika Kuoppala939fd762014-01-30 19:04:44 +02002271static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002272 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002273{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002274 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002275
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002276 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2277
2278 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002279 return true;
2280
2281 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002282 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002283 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002284 return true;
2285 } else if (dev_priv->gpu_error.stop_rings == 0) {
2286 DRM_ERROR("gpu hanging too fast, banning!\n");
2287 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002288 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002289 }
2290
2291 return false;
2292}
2293
Mika Kuoppala939fd762014-01-30 19:04:44 +02002294static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2295 struct i915_hw_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002296 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002297{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002298 struct i915_ctx_hang_stats *hs;
2299
2300 if (WARN_ON(!ctx))
2301 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002302
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002303 hs = &ctx->hang_stats;
2304
2305 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002306 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002307 hs->batch_active++;
2308 hs->guilty_ts = get_seconds();
2309 } else {
2310 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002311 }
2312}
2313
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002314static void i915_gem_free_request(struct drm_i915_gem_request *request)
2315{
2316 list_del(&request->list);
2317 i915_gem_request_remove_from_client(request);
2318
2319 if (request->ctx)
2320 i915_gem_context_unreference(request->ctx);
2321
2322 kfree(request);
2323}
2324
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002325struct drm_i915_gem_request *
2326i915_gem_find_active_request(struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002327{
Chris Wilson4db080f2013-12-04 11:37:09 +00002328 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002329 u32 completed_seqno;
2330
2331 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002332
Chris Wilson4db080f2013-12-04 11:37:09 +00002333 list_for_each_entry(request, &ring->request_list, list) {
2334 if (i915_seqno_passed(completed_seqno, request->seqno))
2335 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002336
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002337 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002338 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002339
2340 return NULL;
2341}
2342
2343static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2344 struct intel_ring_buffer *ring)
2345{
2346 struct drm_i915_gem_request *request;
2347 bool ring_hung;
2348
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002349 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002350
2351 if (request == NULL)
2352 return;
2353
2354 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2355
Mika Kuoppala939fd762014-01-30 19:04:44 +02002356 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002357
2358 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002359 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002360}
2361
2362static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2363 struct intel_ring_buffer *ring)
2364{
Chris Wilsondfaae392010-09-22 10:31:52 +01002365 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002366 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002367
Chris Wilson05394f32010-11-08 19:18:58 +00002368 obj = list_first_entry(&ring->active_list,
2369 struct drm_i915_gem_object,
2370 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002371
Chris Wilson05394f32010-11-08 19:18:58 +00002372 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002373 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002374
2375 /*
2376 * We must free the requests after all the corresponding objects have
2377 * been moved off active lists. Which is the same order as the normal
2378 * retire_requests function does. This is important if object hold
2379 * implicit references on things like e.g. ppgtt address spaces through
2380 * the request.
2381 */
2382 while (!list_empty(&ring->request_list)) {
2383 struct drm_i915_gem_request *request;
2384
2385 request = list_first_entry(&ring->request_list,
2386 struct drm_i915_gem_request,
2387 list);
2388
2389 i915_gem_free_request(request);
2390 }
Eric Anholt673a3942008-07-30 12:06:12 -07002391}
2392
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002393void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002394{
2395 struct drm_i915_private *dev_priv = dev->dev_private;
2396 int i;
2397
Daniel Vetter4b9de732011-10-09 21:52:02 +02002398 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002399 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002400
Daniel Vetter94a335d2013-07-17 14:51:28 +02002401 /*
2402 * Commit delayed tiling changes if we have an object still
2403 * attached to the fence, otherwise just clear the fence.
2404 */
2405 if (reg->obj) {
2406 i915_gem_object_update_fence(reg->obj, reg,
2407 reg->obj->tiling_mode);
2408 } else {
2409 i915_gem_write_fence(dev, i, NULL);
2410 }
Chris Wilson312817a2010-11-22 11:50:11 +00002411 }
2412}
2413
Chris Wilson069efc12010-09-30 16:53:18 +01002414void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002415{
Chris Wilsondfaae392010-09-22 10:31:52 +01002416 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002417 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002418 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002419
Chris Wilson4db080f2013-12-04 11:37:09 +00002420 /*
2421 * Before we free the objects from the requests, we need to inspect
2422 * them for finding the guilty party. As the requests only borrow
2423 * their reference to the objects, the inspection must be done first.
2424 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002425 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002426 i915_gem_reset_ring_status(dev_priv, ring);
2427
2428 for_each_ring(ring, dev_priv, i)
2429 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002430
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07002431 i915_gem_cleanup_ringbuffer(dev);
2432
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002433 i915_gem_context_reset(dev);
2434
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002435 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002436}
2437
2438/**
2439 * This function clears the request list as sequence numbers are passed.
2440 */
Damien Lespiaucb216aa2014-03-03 17:42:36 +00002441static void
Chris Wilsondb53a302011-02-03 11:57:46 +00002442i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002443{
Eric Anholt673a3942008-07-30 12:06:12 -07002444 uint32_t seqno;
2445
Chris Wilsondb53a302011-02-03 11:57:46 +00002446 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002447 return;
2448
Chris Wilsondb53a302011-02-03 11:57:46 +00002449 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002450
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002451 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002452
Chris Wilsone9103032014-01-07 11:45:14 +00002453 /* Move any buffers on the active list that are no longer referenced
2454 * by the ringbuffer to the flushing/inactive lists as appropriate,
2455 * before we free the context associated with the requests.
2456 */
2457 while (!list_empty(&ring->active_list)) {
2458 struct drm_i915_gem_object *obj;
2459
2460 obj = list_first_entry(&ring->active_list,
2461 struct drm_i915_gem_object,
2462 ring_list);
2463
2464 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2465 break;
2466
2467 i915_gem_object_move_to_inactive(obj);
2468 }
2469
2470
Zou Nan hai852835f2010-05-21 09:08:56 +08002471 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002472 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002473
Zou Nan hai852835f2010-05-21 09:08:56 +08002474 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002475 struct drm_i915_gem_request,
2476 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002477
Chris Wilsondfaae392010-09-22 10:31:52 +01002478 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002479 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002480
Chris Wilsondb53a302011-02-03 11:57:46 +00002481 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002482 /* We know the GPU must have read the request to have
2483 * sent us the seqno + interrupt, so use the position
2484 * of tail of the request to update the last known position
2485 * of the GPU head.
2486 */
2487 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002488
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002489 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002490 }
2491
Chris Wilsondb53a302011-02-03 11:57:46 +00002492 if (unlikely(ring->trace_irq_seqno &&
2493 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002494 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002495 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002496 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002497
Chris Wilsondb53a302011-02-03 11:57:46 +00002498 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002499}
2500
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002501bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002502i915_gem_retire_requests(struct drm_device *dev)
2503{
2504 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002505 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002506 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002507 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002508
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002509 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002510 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002511 idle &= list_empty(&ring->request_list);
2512 }
2513
2514 if (idle)
2515 mod_delayed_work(dev_priv->wq,
2516 &dev_priv->mm.idle_work,
2517 msecs_to_jiffies(100));
2518
2519 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002520}
2521
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002522static void
Eric Anholt673a3942008-07-30 12:06:12 -07002523i915_gem_retire_work_handler(struct work_struct *work)
2524{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002525 struct drm_i915_private *dev_priv =
2526 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2527 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002528 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002529
Chris Wilson891b48c2010-09-29 12:26:37 +01002530 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002531 idle = false;
2532 if (mutex_trylock(&dev->struct_mutex)) {
2533 idle = i915_gem_retire_requests(dev);
2534 mutex_unlock(&dev->struct_mutex);
2535 }
2536 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002537 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2538 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002539}
Chris Wilson891b48c2010-09-29 12:26:37 +01002540
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002541static void
2542i915_gem_idle_work_handler(struct work_struct *work)
2543{
2544 struct drm_i915_private *dev_priv =
2545 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002546
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002547 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002548}
2549
Ben Widawsky5816d642012-04-11 11:18:19 -07002550/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002551 * Ensures that an object will eventually get non-busy by flushing any required
2552 * write domains, emitting any outstanding lazy request and retiring and
2553 * completed requests.
2554 */
2555static int
2556i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2557{
2558 int ret;
2559
2560 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002561 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002562 if (ret)
2563 return ret;
2564
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002565 i915_gem_retire_requests_ring(obj->ring);
2566 }
2567
2568 return 0;
2569}
2570
2571/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002572 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2573 * @DRM_IOCTL_ARGS: standard ioctl arguments
2574 *
2575 * Returns 0 if successful, else an error is returned with the remaining time in
2576 * the timeout parameter.
2577 * -ETIME: object is still busy after timeout
2578 * -ERESTARTSYS: signal interrupted the wait
2579 * -ENONENT: object doesn't exist
2580 * Also possible, but rare:
2581 * -EAGAIN: GPU wedged
2582 * -ENOMEM: damn
2583 * -ENODEV: Internal IRQ fail
2584 * -E?: The add request failed
2585 *
2586 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2587 * non-zero timeout parameter the wait ioctl will wait for the given number of
2588 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2589 * without holding struct_mutex the object may become re-busied before this
2590 * function completes. A similar but shorter * race condition exists in the busy
2591 * ioctl
2592 */
2593int
2594i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2595{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002596 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002597 struct drm_i915_gem_wait *args = data;
2598 struct drm_i915_gem_object *obj;
2599 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002600 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002601 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002602 u32 seqno = 0;
2603 int ret = 0;
2604
Ben Widawskyeac1f142012-06-05 15:24:24 -07002605 if (args->timeout_ns >= 0) {
2606 timeout_stack = ns_to_timespec(args->timeout_ns);
2607 timeout = &timeout_stack;
2608 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002609
2610 ret = i915_mutex_lock_interruptible(dev);
2611 if (ret)
2612 return ret;
2613
2614 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2615 if (&obj->base == NULL) {
2616 mutex_unlock(&dev->struct_mutex);
2617 return -ENOENT;
2618 }
2619
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002620 /* Need to make sure the object gets inactive eventually. */
2621 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002622 if (ret)
2623 goto out;
2624
2625 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002626 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002627 ring = obj->ring;
2628 }
2629
2630 if (seqno == 0)
2631 goto out;
2632
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002633 /* Do this after OLR check to make sure we make forward progress polling
2634 * on this IOCTL with a 0 timeout (like busy ioctl)
2635 */
2636 if (!args->timeout_ns) {
2637 ret = -ETIME;
2638 goto out;
2639 }
2640
2641 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002642 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002643 mutex_unlock(&dev->struct_mutex);
2644
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002645 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002646 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002647 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002648 return ret;
2649
2650out:
2651 drm_gem_object_unreference(&obj->base);
2652 mutex_unlock(&dev->struct_mutex);
2653 return ret;
2654}
2655
2656/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002657 * i915_gem_object_sync - sync an object to a ring.
2658 *
2659 * @obj: object which may be in use on another ring.
2660 * @to: ring we wish to use the object on. May be NULL.
2661 *
2662 * This code is meant to abstract object synchronization with the GPU.
2663 * Calling with NULL implies synchronizing the object with the CPU
2664 * rather than a particular GPU ring.
2665 *
2666 * Returns 0 if successful, else propagates up the lower layer error.
2667 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002668int
2669i915_gem_object_sync(struct drm_i915_gem_object *obj,
2670 struct intel_ring_buffer *to)
2671{
2672 struct intel_ring_buffer *from = obj->ring;
2673 u32 seqno;
2674 int ret, idx;
2675
2676 if (from == NULL || to == from)
2677 return 0;
2678
Ben Widawsky5816d642012-04-11 11:18:19 -07002679 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002680 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002681
2682 idx = intel_ring_sync_index(from, to);
2683
Chris Wilson0201f1e2012-07-20 12:41:01 +01002684 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002685 if (seqno <= from->sync_seqno[idx])
2686 return 0;
2687
Ben Widawskyb4aca012012-04-25 20:50:12 -07002688 ret = i915_gem_check_olr(obj->ring, seqno);
2689 if (ret)
2690 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002691
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002692 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002693 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002694 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002695 /* We use last_read_seqno because sync_to()
2696 * might have just caused seqno wrap under
2697 * the radar.
2698 */
2699 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002700
Ben Widawskye3a5a222012-04-11 11:18:20 -07002701 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002702}
2703
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002704static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2705{
2706 u32 old_write_domain, old_read_domains;
2707
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002708 /* Force a pagefault for domain tracking on next user access */
2709 i915_gem_release_mmap(obj);
2710
Keith Packardb97c3d92011-06-24 21:02:59 -07002711 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2712 return;
2713
Chris Wilson97c809fd2012-10-09 19:24:38 +01002714 /* Wait for any direct GTT access to complete */
2715 mb();
2716
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002717 old_read_domains = obj->base.read_domains;
2718 old_write_domain = obj->base.write_domain;
2719
2720 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2721 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2722
2723 trace_i915_gem_object_change_domain(obj,
2724 old_read_domains,
2725 old_write_domain);
2726}
2727
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002728int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002729{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002730 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002731 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002732 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002733
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002734 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002735 return 0;
2736
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002737 if (!drm_mm_node_allocated(&vma->node)) {
2738 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002739 return 0;
2740 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002741
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002742 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002743 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002744
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002745 BUG_ON(obj->pages == NULL);
2746
Chris Wilsona8198ee2011-04-13 22:04:09 +01002747 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002748 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002749 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002750 /* Continue on if we fail due to EIO, the GPU is hung so we
2751 * should be safe and we need to cleanup or else we might
2752 * cause memory corruption through use-after-free.
2753 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002754
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002755 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002756
Daniel Vetter96b47b62009-12-15 17:50:00 +01002757 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002758 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002759 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002760 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002761
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002762 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002763
Ben Widawsky6f65e292013-12-06 14:10:56 -08002764 vma->unbind_vma(vma);
2765
Daniel Vetter74163902012-02-15 23:50:21 +01002766 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002767
Chris Wilson64bf9302014-02-25 14:23:28 +00002768 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002769 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002770 if (i915_is_ggtt(vma->vm))
2771 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002772
Ben Widawsky2f633152013-07-17 12:19:03 -07002773 drm_mm_remove_node(&vma->node);
2774 i915_gem_vma_destroy(vma);
2775
2776 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002777 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002778 if (list_empty(&obj->vma_list))
2779 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002780
Chris Wilson70903c32013-12-04 09:59:09 +00002781 /* And finally now the object is completely decoupled from this vma,
2782 * we can drop its hold on the backing storage and allow it to be
2783 * reaped by the shrinker.
2784 */
2785 i915_gem_object_unpin_pages(obj);
2786
Chris Wilson88241782011-01-07 17:09:48 +00002787 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002788}
2789
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002790int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002791{
2792 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002793 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002794 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002795
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002796 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002797 for_each_ring(ring, dev_priv, i) {
Ben Widawsky41bde552013-12-06 14:11:21 -08002798 ret = i915_switch_context(ring, NULL, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002799 if (ret)
2800 return ret;
2801
Chris Wilson3e960502012-11-27 16:22:54 +00002802 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002803 if (ret)
2804 return ret;
2805 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002806
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002807 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002808}
2809
Chris Wilson9ce079e2012-04-17 15:31:30 +01002810static void i965_write_fence_reg(struct drm_device *dev, int reg,
2811 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002812{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002813 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002814 int fence_reg;
2815 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002816
Imre Deak56c844e2013-01-07 21:47:34 +02002817 if (INTEL_INFO(dev)->gen >= 6) {
2818 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2819 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2820 } else {
2821 fence_reg = FENCE_REG_965_0;
2822 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2823 }
2824
Chris Wilsond18b9612013-07-10 13:36:23 +01002825 fence_reg += reg * 8;
2826
2827 /* To w/a incoherency with non-atomic 64-bit register updates,
2828 * we split the 64-bit update into two 32-bit writes. In order
2829 * for a partial fence not to be evaluated between writes, we
2830 * precede the update with write to turn off the fence register,
2831 * and only enable the fence as the last step.
2832 *
2833 * For extra levels of paranoia, we make sure each step lands
2834 * before applying the next step.
2835 */
2836 I915_WRITE(fence_reg, 0);
2837 POSTING_READ(fence_reg);
2838
Chris Wilson9ce079e2012-04-17 15:31:30 +01002839 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002840 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002841 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002842
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002843 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002844 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002845 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002846 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002847 if (obj->tiling_mode == I915_TILING_Y)
2848 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2849 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002850
Chris Wilsond18b9612013-07-10 13:36:23 +01002851 I915_WRITE(fence_reg + 4, val >> 32);
2852 POSTING_READ(fence_reg + 4);
2853
2854 I915_WRITE(fence_reg + 0, val);
2855 POSTING_READ(fence_reg);
2856 } else {
2857 I915_WRITE(fence_reg + 4, 0);
2858 POSTING_READ(fence_reg + 4);
2859 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002860}
2861
Chris Wilson9ce079e2012-04-17 15:31:30 +01002862static void i915_write_fence_reg(struct drm_device *dev, int reg,
2863 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002864{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002865 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002866 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002867
Chris Wilson9ce079e2012-04-17 15:31:30 +01002868 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002869 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002870 int pitch_val;
2871 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002872
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002873 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002874 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002875 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2876 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2877 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002878
2879 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2880 tile_width = 128;
2881 else
2882 tile_width = 512;
2883
2884 /* Note: pitch better be a power of two tile widths */
2885 pitch_val = obj->stride / tile_width;
2886 pitch_val = ffs(pitch_val) - 1;
2887
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002888 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002889 if (obj->tiling_mode == I915_TILING_Y)
2890 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2891 val |= I915_FENCE_SIZE_BITS(size);
2892 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2893 val |= I830_FENCE_REG_VALID;
2894 } else
2895 val = 0;
2896
2897 if (reg < 8)
2898 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002899 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002900 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002901
Chris Wilson9ce079e2012-04-17 15:31:30 +01002902 I915_WRITE(reg, val);
2903 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904}
2905
Chris Wilson9ce079e2012-04-17 15:31:30 +01002906static void i830_write_fence_reg(struct drm_device *dev, int reg,
2907 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002908{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002909 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002910 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002911
Chris Wilson9ce079e2012-04-17 15:31:30 +01002912 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002913 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002914 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002915
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002916 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002917 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002918 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2919 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2920 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002921
Chris Wilson9ce079e2012-04-17 15:31:30 +01002922 pitch_val = obj->stride / 128;
2923 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002924
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002925 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002926 if (obj->tiling_mode == I915_TILING_Y)
2927 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2928 val |= I830_FENCE_SIZE_BITS(size);
2929 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2930 val |= I830_FENCE_REG_VALID;
2931 } else
2932 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002933
Chris Wilson9ce079e2012-04-17 15:31:30 +01002934 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2935 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2936}
2937
Chris Wilsond0a57782012-10-09 19:24:37 +01002938inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2939{
2940 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2941}
2942
Chris Wilson9ce079e2012-04-17 15:31:30 +01002943static void i915_gem_write_fence(struct drm_device *dev, int reg,
2944 struct drm_i915_gem_object *obj)
2945{
Chris Wilsond0a57782012-10-09 19:24:37 +01002946 struct drm_i915_private *dev_priv = dev->dev_private;
2947
2948 /* Ensure that all CPU reads are completed before installing a fence
2949 * and all writes before removing the fence.
2950 */
2951 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2952 mb();
2953
Daniel Vetter94a335d2013-07-17 14:51:28 +02002954 WARN(obj && (!obj->stride || !obj->tiling_mode),
2955 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2956 obj->stride, obj->tiling_mode);
2957
Chris Wilson9ce079e2012-04-17 15:31:30 +01002958 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002959 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002960 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002961 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002962 case 5:
2963 case 4: i965_write_fence_reg(dev, reg, obj); break;
2964 case 3: i915_write_fence_reg(dev, reg, obj); break;
2965 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002966 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002967 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002968
2969 /* And similarly be paranoid that no direct access to this region
2970 * is reordered to before the fence is installed.
2971 */
2972 if (i915_gem_object_needs_mb(obj))
2973 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002974}
2975
Chris Wilson61050802012-04-17 15:31:31 +01002976static inline int fence_number(struct drm_i915_private *dev_priv,
2977 struct drm_i915_fence_reg *fence)
2978{
2979 return fence - dev_priv->fence_regs;
2980}
2981
2982static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2983 struct drm_i915_fence_reg *fence,
2984 bool enable)
2985{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002986 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002987 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002988
Chris Wilson46a0b632013-07-10 13:36:24 +01002989 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002990
2991 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002992 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002993 fence->obj = obj;
2994 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2995 } else {
2996 obj->fence_reg = I915_FENCE_REG_NONE;
2997 fence->obj = NULL;
2998 list_del_init(&fence->lru_list);
2999 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003000 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003001}
3002
Chris Wilsond9e86c02010-11-10 16:40:20 +00003003static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003004i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003005{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003006 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003007 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003008 if (ret)
3009 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003010
3011 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003012 }
3013
Chris Wilson86d5bc32012-07-20 12:41:04 +01003014 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003015 return 0;
3016}
3017
3018int
3019i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3020{
Chris Wilson61050802012-04-17 15:31:31 +01003021 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003022 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003023 int ret;
3024
Chris Wilsond0a57782012-10-09 19:24:37 +01003025 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003026 if (ret)
3027 return ret;
3028
Chris Wilson61050802012-04-17 15:31:31 +01003029 if (obj->fence_reg == I915_FENCE_REG_NONE)
3030 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003031
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003032 fence = &dev_priv->fence_regs[obj->fence_reg];
3033
Chris Wilson61050802012-04-17 15:31:31 +01003034 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003035 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003036
3037 return 0;
3038}
3039
3040static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003041i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003042{
Daniel Vetterae3db242010-02-19 11:51:58 +01003043 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003044 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003045 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003046
3047 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003048 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003049 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3050 reg = &dev_priv->fence_regs[i];
3051 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003052 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003053
Chris Wilson1690e1e2011-12-14 13:57:08 +01003054 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003055 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003056 }
3057
Chris Wilsond9e86c02010-11-10 16:40:20 +00003058 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003059 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003060
3061 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003062 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003063 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003064 continue;
3065
Chris Wilson8fe301a2012-04-17 15:31:28 +01003066 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003067 }
3068
Chris Wilson5dce5b932014-01-20 10:17:36 +00003069deadlock:
3070 /* Wait for completion of pending flips which consume fences */
3071 if (intel_has_pending_fb_unpin(dev))
3072 return ERR_PTR(-EAGAIN);
3073
3074 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003075}
3076
Jesse Barnesde151cf2008-11-12 10:03:55 -08003077/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003078 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003079 * @obj: object to map through a fence reg
3080 *
3081 * When mapping objects through the GTT, userspace wants to be able to write
3082 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003083 * This function walks the fence regs looking for a free one for @obj,
3084 * stealing one if it can't find any.
3085 *
3086 * It then sets up the reg based on the object's properties: address, pitch
3087 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003088 *
3089 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003090 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003091int
Chris Wilson06d98132012-04-17 15:31:24 +01003092i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003093{
Chris Wilson05394f32010-11-08 19:18:58 +00003094 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003095 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003096 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003097 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003098 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003099
Chris Wilson14415742012-04-17 15:31:33 +01003100 /* Have we updated the tiling parameters upon the object and so
3101 * will need to serialise the write to the associated fence register?
3102 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003103 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003104 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003105 if (ret)
3106 return ret;
3107 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003108
Chris Wilsond9e86c02010-11-10 16:40:20 +00003109 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003110 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3111 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003112 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003113 list_move_tail(&reg->lru_list,
3114 &dev_priv->mm.fence_list);
3115 return 0;
3116 }
3117 } else if (enable) {
3118 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003119 if (IS_ERR(reg))
3120 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003121
Chris Wilson14415742012-04-17 15:31:33 +01003122 if (reg->obj) {
3123 struct drm_i915_gem_object *old = reg->obj;
3124
Chris Wilsond0a57782012-10-09 19:24:37 +01003125 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003126 if (ret)
3127 return ret;
3128
Chris Wilson14415742012-04-17 15:31:33 +01003129 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003130 }
Chris Wilson14415742012-04-17 15:31:33 +01003131 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003132 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003133
Chris Wilson14415742012-04-17 15:31:33 +01003134 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003135
Chris Wilson9ce079e2012-04-17 15:31:30 +01003136 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003137}
3138
Chris Wilson42d6ab42012-07-26 11:49:32 +01003139static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3140 struct drm_mm_node *gtt_space,
3141 unsigned long cache_level)
3142{
3143 struct drm_mm_node *other;
3144
3145 /* On non-LLC machines we have to be careful when putting differing
3146 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003147 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003148 */
3149 if (HAS_LLC(dev))
3150 return true;
3151
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003152 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003153 return true;
3154
3155 if (list_empty(&gtt_space->node_list))
3156 return true;
3157
3158 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3159 if (other->allocated && !other->hole_follows && other->color != cache_level)
3160 return false;
3161
3162 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3163 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3164 return false;
3165
3166 return true;
3167}
3168
3169static void i915_gem_verify_gtt(struct drm_device *dev)
3170{
3171#if WATCH_GTT
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173 struct drm_i915_gem_object *obj;
3174 int err = 0;
3175
Ben Widawsky35c20a62013-05-31 11:28:48 -07003176 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003177 if (obj->gtt_space == NULL) {
3178 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3179 err++;
3180 continue;
3181 }
3182
3183 if (obj->cache_level != obj->gtt_space->color) {
3184 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003185 i915_gem_obj_ggtt_offset(obj),
3186 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003187 obj->cache_level,
3188 obj->gtt_space->color);
3189 err++;
3190 continue;
3191 }
3192
3193 if (!i915_gem_valid_gtt_space(dev,
3194 obj->gtt_space,
3195 obj->cache_level)) {
3196 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003197 i915_gem_obj_ggtt_offset(obj),
3198 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003199 obj->cache_level);
3200 err++;
3201 continue;
3202 }
3203 }
3204
3205 WARN_ON(err);
3206#endif
3207}
3208
Jesse Barnesde151cf2008-11-12 10:03:55 -08003209/**
Eric Anholt673a3942008-07-30 12:06:12 -07003210 * Finds free space in the GTT aperture and binds the object there.
3211 */
Daniel Vetter262de142014-02-14 14:01:20 +01003212static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003213i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3214 struct i915_address_space *vm,
3215 unsigned alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003216 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003217{
Chris Wilson05394f32010-11-08 19:18:58 +00003218 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003219 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003220 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003221 size_t gtt_max =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003222 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003223 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003224 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003225
Chris Wilsone28f8712011-07-18 13:11:49 -07003226 fence_size = i915_gem_get_gtt_size(dev,
3227 obj->base.size,
3228 obj->tiling_mode);
3229 fence_alignment = i915_gem_get_gtt_alignment(dev,
3230 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003231 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003232 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003233 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003234 obj->base.size,
3235 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003236
Eric Anholt673a3942008-07-30 12:06:12 -07003237 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003238 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003239 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003240 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003241 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003242 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003243 }
3244
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003245 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003246
Chris Wilson654fc602010-05-27 13:18:21 +01003247 /* If the object is bigger than the entire aperture, reject it early
3248 * before evicting everything in a vain attempt to find space.
3249 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003250 if (obj->base.size > gtt_max) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003251 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003252 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003253 flags & PIN_MAPPABLE ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003254 gtt_max);
Daniel Vetter262de142014-02-14 14:01:20 +01003255 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003256 }
3257
Chris Wilson37e680a2012-06-07 15:38:42 +01003258 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003259 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003260 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003261
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003262 i915_gem_object_pin_pages(obj);
3263
Ben Widawskyaccfef22013-08-14 11:38:35 +02003264 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003265 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003266 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003267
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003268search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003269 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003270 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003271 obj->cache_level, 0, gtt_max,
3272 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003273 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003274 ret = i915_gem_evict_something(dev, vm, size, alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003275 obj->cache_level, flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003276 if (ret == 0)
3277 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003278
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003279 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003280 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003281 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003282 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003283 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003284 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003285 }
3286
Daniel Vetter74163902012-02-15 23:50:21 +01003287 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003288 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003289 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003290
Ben Widawsky35c20a62013-05-31 11:28:48 -07003291 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003292 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003293
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003294 if (i915_is_ggtt(vm)) {
3295 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003296
Daniel Vetter49987092013-08-14 10:21:23 +02003297 fenceable = (vma->node.size == fence_size &&
3298 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003299
Daniel Vetter49987092013-08-14 10:21:23 +02003300 mappable = (vma->node.start + obj->base.size <=
3301 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003302
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003303 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003304 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003305
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003306 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003307
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003308 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003309 vma->bind_vma(vma, obj->cache_level,
3310 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3311
Chris Wilson42d6ab42012-07-26 11:49:32 +01003312 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003313 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003314
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003315err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003316 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003317err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003318 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003319 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003320err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003321 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003322 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003323}
3324
Chris Wilson000433b2013-08-08 14:41:09 +01003325bool
Chris Wilson2c225692013-08-09 12:26:45 +01003326i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3327 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003328{
Eric Anholt673a3942008-07-30 12:06:12 -07003329 /* If we don't have a page list set up, then we're not pinned
3330 * to GPU, and we can ignore the cache flush because it'll happen
3331 * again at bind time.
3332 */
Chris Wilson05394f32010-11-08 19:18:58 +00003333 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003334 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003335
Imre Deak769ce462013-02-13 21:56:05 +02003336 /*
3337 * Stolen memory is always coherent with the GPU as it is explicitly
3338 * marked as wc by the system, or the system is cache-coherent.
3339 */
3340 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003341 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003342
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003343 /* If the GPU is snooping the contents of the CPU cache,
3344 * we do not need to manually clear the CPU cache lines. However,
3345 * the caches are only snooped when the render cache is
3346 * flushed/invalidated. As we always have to emit invalidations
3347 * and flushes when moving into and out of the RENDER domain, correct
3348 * snooping behaviour occurs naturally as the result of our domain
3349 * tracking.
3350 */
Chris Wilson2c225692013-08-09 12:26:45 +01003351 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003352 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003353
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003354 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003355 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003356
3357 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003358}
3359
3360/** Flushes the GTT write domain for the object if it's dirty. */
3361static void
Chris Wilson05394f32010-11-08 19:18:58 +00003362i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003363{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003364 uint32_t old_write_domain;
3365
Chris Wilson05394f32010-11-08 19:18:58 +00003366 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003367 return;
3368
Chris Wilson63256ec2011-01-04 18:42:07 +00003369 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003370 * to it immediately go to main memory as far as we know, so there's
3371 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003372 *
3373 * However, we do have to enforce the order so that all writes through
3374 * the GTT land before any writes to the device, such as updates to
3375 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003376 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003377 wmb();
3378
Chris Wilson05394f32010-11-08 19:18:58 +00003379 old_write_domain = obj->base.write_domain;
3380 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003381
3382 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003383 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003384 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003385}
3386
3387/** Flushes the CPU write domain for the object if it's dirty. */
3388static void
Chris Wilson2c225692013-08-09 12:26:45 +01003389i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3390 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003391{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003392 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003393
Chris Wilson05394f32010-11-08 19:18:58 +00003394 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003395 return;
3396
Chris Wilson000433b2013-08-08 14:41:09 +01003397 if (i915_gem_clflush_object(obj, force))
3398 i915_gem_chipset_flush(obj->base.dev);
3399
Chris Wilson05394f32010-11-08 19:18:58 +00003400 old_write_domain = obj->base.write_domain;
3401 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003402
3403 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003404 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003405 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003406}
3407
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003408/**
3409 * Moves a single object to the GTT read, and possibly write domain.
3410 *
3411 * This function returns when the move is complete, including waiting on
3412 * flushes to occur.
3413 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003414int
Chris Wilson20217462010-11-23 15:26:33 +00003415i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003416{
Chris Wilson8325a092012-04-24 15:52:35 +01003417 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003418 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003419 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003420
Eric Anholt02354392008-11-26 13:58:13 -08003421 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003422 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003423 return -EINVAL;
3424
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003425 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3426 return 0;
3427
Chris Wilson0201f1e2012-07-20 12:41:01 +01003428 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003429 if (ret)
3430 return ret;
3431
Chris Wilson2c225692013-08-09 12:26:45 +01003432 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003433
Chris Wilsond0a57782012-10-09 19:24:37 +01003434 /* Serialise direct access to this object with the barriers for
3435 * coherent writes from the GPU, by effectively invalidating the
3436 * GTT domain upon first access.
3437 */
3438 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3439 mb();
3440
Chris Wilson05394f32010-11-08 19:18:58 +00003441 old_write_domain = obj->base.write_domain;
3442 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003443
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003444 /* It should now be out of any other write domains, and we can update
3445 * the domain values for our changes.
3446 */
Chris Wilson05394f32010-11-08 19:18:58 +00003447 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3448 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003449 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003450 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3451 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3452 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003453 }
3454
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003455 trace_i915_gem_object_change_domain(obj,
3456 old_read_domains,
3457 old_write_domain);
3458
Chris Wilson8325a092012-04-24 15:52:35 +01003459 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003460 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003461 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003462 if (vma)
3463 list_move_tail(&vma->mm_list,
3464 &dev_priv->gtt.base.inactive_list);
3465
3466 }
Chris Wilson8325a092012-04-24 15:52:35 +01003467
Eric Anholte47c68e2008-11-14 13:35:19 -08003468 return 0;
3469}
3470
Chris Wilsone4ffd172011-04-04 09:44:39 +01003471int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3472 enum i915_cache_level cache_level)
3473{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003474 struct drm_device *dev = obj->base.dev;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003475 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003476 int ret;
3477
3478 if (obj->cache_level == cache_level)
3479 return 0;
3480
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003481 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003482 DRM_DEBUG("can not change the cache level of pinned objects\n");
3483 return -EBUSY;
3484 }
3485
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003486 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3487 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003488 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003489 if (ret)
3490 return ret;
3491
3492 break;
3493 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003494 }
3495
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003496 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003497 ret = i915_gem_object_finish_gpu(obj);
3498 if (ret)
3499 return ret;
3500
3501 i915_gem_object_finish_gtt(obj);
3502
3503 /* Before SandyBridge, you could not use tiling or fence
3504 * registers with snooped memory, so relinquish any fences
3505 * currently pointing to our region in the aperture.
3506 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003507 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003508 ret = i915_gem_object_put_fence(obj);
3509 if (ret)
3510 return ret;
3511 }
3512
Ben Widawsky6f65e292013-12-06 14:10:56 -08003513 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003514 if (drm_mm_node_allocated(&vma->node))
3515 vma->bind_vma(vma, cache_level,
3516 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003517 }
3518
Chris Wilson2c225692013-08-09 12:26:45 +01003519 list_for_each_entry(vma, &obj->vma_list, vma_link)
3520 vma->node.color = cache_level;
3521 obj->cache_level = cache_level;
3522
3523 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003524 u32 old_read_domains, old_write_domain;
3525
3526 /* If we're coming from LLC cached, then we haven't
3527 * actually been tracking whether the data is in the
3528 * CPU cache or not, since we only allow one bit set
3529 * in obj->write_domain and have been skipping the clflushes.
3530 * Just set it to the CPU cache for now.
3531 */
3532 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003533
3534 old_read_domains = obj->base.read_domains;
3535 old_write_domain = obj->base.write_domain;
3536
3537 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3538 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3539
3540 trace_i915_gem_object_change_domain(obj,
3541 old_read_domains,
3542 old_write_domain);
3543 }
3544
Chris Wilson42d6ab42012-07-26 11:49:32 +01003545 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003546 return 0;
3547}
3548
Ben Widawsky199adf42012-09-21 17:01:20 -07003549int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3550 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003551{
Ben Widawsky199adf42012-09-21 17:01:20 -07003552 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003553 struct drm_i915_gem_object *obj;
3554 int ret;
3555
3556 ret = i915_mutex_lock_interruptible(dev);
3557 if (ret)
3558 return ret;
3559
3560 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3561 if (&obj->base == NULL) {
3562 ret = -ENOENT;
3563 goto unlock;
3564 }
3565
Chris Wilson651d7942013-08-08 14:41:10 +01003566 switch (obj->cache_level) {
3567 case I915_CACHE_LLC:
3568 case I915_CACHE_L3_LLC:
3569 args->caching = I915_CACHING_CACHED;
3570 break;
3571
Chris Wilson4257d3b2013-08-08 14:41:11 +01003572 case I915_CACHE_WT:
3573 args->caching = I915_CACHING_DISPLAY;
3574 break;
3575
Chris Wilson651d7942013-08-08 14:41:10 +01003576 default:
3577 args->caching = I915_CACHING_NONE;
3578 break;
3579 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003580
3581 drm_gem_object_unreference(&obj->base);
3582unlock:
3583 mutex_unlock(&dev->struct_mutex);
3584 return ret;
3585}
3586
Ben Widawsky199adf42012-09-21 17:01:20 -07003587int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3588 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003589{
Ben Widawsky199adf42012-09-21 17:01:20 -07003590 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003591 struct drm_i915_gem_object *obj;
3592 enum i915_cache_level level;
3593 int ret;
3594
Ben Widawsky199adf42012-09-21 17:01:20 -07003595 switch (args->caching) {
3596 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003597 level = I915_CACHE_NONE;
3598 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003599 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003600 level = I915_CACHE_LLC;
3601 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003602 case I915_CACHING_DISPLAY:
3603 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3604 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003605 default:
3606 return -EINVAL;
3607 }
3608
Ben Widawsky3bc29132012-09-26 16:15:20 -07003609 ret = i915_mutex_lock_interruptible(dev);
3610 if (ret)
3611 return ret;
3612
Chris Wilsone6994ae2012-07-10 10:27:08 +01003613 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3614 if (&obj->base == NULL) {
3615 ret = -ENOENT;
3616 goto unlock;
3617 }
3618
3619 ret = i915_gem_object_set_cache_level(obj, level);
3620
3621 drm_gem_object_unreference(&obj->base);
3622unlock:
3623 mutex_unlock(&dev->struct_mutex);
3624 return ret;
3625}
3626
Chris Wilsoncc98b412013-08-09 12:25:09 +01003627static bool is_pin_display(struct drm_i915_gem_object *obj)
3628{
3629 /* There are 3 sources that pin objects:
3630 * 1. The display engine (scanouts, sprites, cursors);
3631 * 2. Reservations for execbuffer;
3632 * 3. The user.
3633 *
3634 * We can ignore reservations as we hold the struct_mutex and
3635 * are only called outside of the reservation path. The user
3636 * can only increment pin_count once, and so if after
3637 * subtracting the potential reference by the user, any pin_count
3638 * remains, it must be due to another use by the display engine.
3639 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003640 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003641}
3642
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003643/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003644 * Prepare buffer for display plane (scanout, cursors, etc).
3645 * Can be called from an uninterruptible phase (modesetting) and allows
3646 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003647 */
3648int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003649i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3650 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003651 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003652{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003653 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003654 int ret;
3655
Chris Wilson0be73282010-12-06 14:36:27 +00003656 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003657 ret = i915_gem_object_sync(obj, pipelined);
3658 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003659 return ret;
3660 }
3661
Chris Wilsoncc98b412013-08-09 12:25:09 +01003662 /* Mark the pin_display early so that we account for the
3663 * display coherency whilst setting up the cache domains.
3664 */
3665 obj->pin_display = true;
3666
Eric Anholta7ef0642011-03-29 16:59:54 -07003667 /* The display engine is not coherent with the LLC cache on gen6. As
3668 * a result, we make sure that the pinning that is about to occur is
3669 * done with uncached PTEs. This is lowest common denominator for all
3670 * chipsets.
3671 *
3672 * However for gen6+, we could do better by using the GFDT bit instead
3673 * of uncaching, which would allow us to flush all the LLC-cached data
3674 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3675 */
Chris Wilson651d7942013-08-08 14:41:10 +01003676 ret = i915_gem_object_set_cache_level(obj,
3677 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003678 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003679 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003680
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003681 /* As the user may map the buffer once pinned in the display plane
3682 * (e.g. libkms for the bootup splash), we have to ensure that we
3683 * always use map_and_fenceable for all scanout buffers.
3684 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003685 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003686 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003687 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003688
Chris Wilson2c225692013-08-09 12:26:45 +01003689 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003690
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003691 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003692 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003693
3694 /* It should now be out of any other write domains, and we can update
3695 * the domain values for our changes.
3696 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003697 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003698 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003699
3700 trace_i915_gem_object_change_domain(obj,
3701 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003702 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003703
3704 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003705
3706err_unpin_display:
3707 obj->pin_display = is_pin_display(obj);
3708 return ret;
3709}
3710
3711void
3712i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3713{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003714 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003715 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003716}
3717
Chris Wilson85345512010-11-13 09:49:11 +00003718int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003719i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003720{
Chris Wilson88241782011-01-07 17:09:48 +00003721 int ret;
3722
Chris Wilsona8198ee2011-04-13 22:04:09 +01003723 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003724 return 0;
3725
Chris Wilson0201f1e2012-07-20 12:41:01 +01003726 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003727 if (ret)
3728 return ret;
3729
Chris Wilsona8198ee2011-04-13 22:04:09 +01003730 /* Ensure that we invalidate the GPU's caches and TLBs. */
3731 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003732 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003733}
3734
Eric Anholte47c68e2008-11-14 13:35:19 -08003735/**
3736 * Moves a single object to the CPU read, and possibly write domain.
3737 *
3738 * This function returns when the move is complete, including waiting on
3739 * flushes to occur.
3740 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003741int
Chris Wilson919926a2010-11-12 13:42:53 +00003742i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003743{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003744 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003745 int ret;
3746
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003747 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3748 return 0;
3749
Chris Wilson0201f1e2012-07-20 12:41:01 +01003750 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003751 if (ret)
3752 return ret;
3753
Eric Anholte47c68e2008-11-14 13:35:19 -08003754 i915_gem_object_flush_gtt_write_domain(obj);
3755
Chris Wilson05394f32010-11-08 19:18:58 +00003756 old_write_domain = obj->base.write_domain;
3757 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003758
Eric Anholte47c68e2008-11-14 13:35:19 -08003759 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003760 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003761 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003762
Chris Wilson05394f32010-11-08 19:18:58 +00003763 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003764 }
3765
3766 /* It should now be out of any other write domains, and we can update
3767 * the domain values for our changes.
3768 */
Chris Wilson05394f32010-11-08 19:18:58 +00003769 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003770
3771 /* If we're writing through the CPU, then the GPU read domains will
3772 * need to be invalidated at next use.
3773 */
3774 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003775 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3776 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003777 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003778
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003779 trace_i915_gem_object_change_domain(obj,
3780 old_read_domains,
3781 old_write_domain);
3782
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003783 return 0;
3784}
3785
Eric Anholt673a3942008-07-30 12:06:12 -07003786/* Throttle our rendering by waiting until the ring has completed our requests
3787 * emitted over 20 msec ago.
3788 *
Eric Anholtb9624422009-06-03 07:27:35 +00003789 * Note that if we were to use the current jiffies each time around the loop,
3790 * we wouldn't escape the function with any frames outstanding if the time to
3791 * render a frame was over 20ms.
3792 *
Eric Anholt673a3942008-07-30 12:06:12 -07003793 * This should get us reasonable parallelism between CPU and GPU but also
3794 * relatively low latency when blocking on a particular request to finish.
3795 */
3796static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003797i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003798{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003799 struct drm_i915_private *dev_priv = dev->dev_private;
3800 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003801 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003802 struct drm_i915_gem_request *request;
3803 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003804 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003805 u32 seqno = 0;
3806 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003807
Daniel Vetter308887a2012-11-14 17:14:06 +01003808 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3809 if (ret)
3810 return ret;
3811
3812 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3813 if (ret)
3814 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003815
Chris Wilson1c255952010-09-26 11:03:27 +01003816 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003817 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003818 if (time_after_eq(request->emitted_jiffies, recent_enough))
3819 break;
3820
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003821 ring = request->ring;
3822 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003823 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003824 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003825 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003826
3827 if (seqno == 0)
3828 return 0;
3829
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003830 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003831 if (ret == 0)
3832 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003833
Eric Anholt673a3942008-07-30 12:06:12 -07003834 return ret;
3835}
3836
Eric Anholt673a3942008-07-30 12:06:12 -07003837int
Chris Wilson05394f32010-11-08 19:18:58 +00003838i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003839 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003840 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003841 unsigned flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003842{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003843 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003844 int ret;
3845
Daniel Vetterbf3d1492014-02-14 14:01:12 +01003846 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003847 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003848
3849 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003850 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003851 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3852 return -EBUSY;
3853
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003854 if ((alignment &&
3855 vma->node.start & (alignment - 1)) ||
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003856 (flags & PIN_MAPPABLE && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003857 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003858 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003859 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003860 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003861 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003862 flags & PIN_MAPPABLE,
Chris Wilson05394f32010-11-08 19:18:58 +00003863 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003864 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003865 if (ret)
3866 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003867
3868 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003869 }
3870 }
3871
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003872 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01003873 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
3874 if (IS_ERR(vma))
3875 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00003876 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003877
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003878 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
3879 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01003880
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003881 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003882 if (flags & PIN_MAPPABLE)
3883 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07003884
3885 return 0;
3886}
3887
3888void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003889i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003890{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003891 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003892
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003893 BUG_ON(!vma);
3894 BUG_ON(vma->pin_count == 0);
3895 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3896
3897 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003898 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003899}
3900
3901int
3902i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003903 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003904{
3905 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003906 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003907 int ret;
3908
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003909 if (INTEL_INFO(dev)->gen >= 6)
3910 return -ENODEV;
3911
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003912 ret = i915_mutex_lock_interruptible(dev);
3913 if (ret)
3914 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003915
Chris Wilson05394f32010-11-08 19:18:58 +00003916 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003917 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003918 ret = -ENOENT;
3919 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003920 }
Eric Anholt673a3942008-07-30 12:06:12 -07003921
Chris Wilson05394f32010-11-08 19:18:58 +00003922 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003923 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00003924 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003925 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003926 }
3927
Chris Wilson05394f32010-11-08 19:18:58 +00003928 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003929 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003930 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003931 ret = -EINVAL;
3932 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003933 }
3934
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003935 if (obj->user_pin_count == ULONG_MAX) {
3936 ret = -EBUSY;
3937 goto out;
3938 }
3939
Chris Wilson93be8782013-01-02 10:31:22 +00003940 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003941 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003942 if (ret)
3943 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003944 }
3945
Chris Wilson93be8782013-01-02 10:31:22 +00003946 obj->user_pin_count++;
3947 obj->pin_filp = file;
3948
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003949 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003950out:
Chris Wilson05394f32010-11-08 19:18:58 +00003951 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003952unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003953 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003954 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003955}
3956
3957int
3958i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003959 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003960{
3961 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003962 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003963 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003964
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003965 ret = i915_mutex_lock_interruptible(dev);
3966 if (ret)
3967 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003968
Chris Wilson05394f32010-11-08 19:18:58 +00003969 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003970 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003971 ret = -ENOENT;
3972 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003973 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003974
Chris Wilson05394f32010-11-08 19:18:58 +00003975 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003976 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08003977 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003978 ret = -EINVAL;
3979 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003980 }
Chris Wilson05394f32010-11-08 19:18:58 +00003981 obj->user_pin_count--;
3982 if (obj->user_pin_count == 0) {
3983 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003984 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08003985 }
Eric Anholt673a3942008-07-30 12:06:12 -07003986
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003987out:
Chris Wilson05394f32010-11-08 19:18:58 +00003988 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003989unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003990 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003991 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003992}
3993
3994int
3995i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003996 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003997{
3998 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003999 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004000 int ret;
4001
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004002 ret = i915_mutex_lock_interruptible(dev);
4003 if (ret)
4004 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004005
Chris Wilson05394f32010-11-08 19:18:58 +00004006 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004007 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004008 ret = -ENOENT;
4009 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004010 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004011
Chris Wilson0be555b2010-08-04 15:36:30 +01004012 /* Count all active objects as busy, even if they are currently not used
4013 * by the gpu. Users of this interface expect objects to eventually
4014 * become non-busy without any further actions, therefore emit any
4015 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004016 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004017 ret = i915_gem_object_flush_active(obj);
4018
Chris Wilson05394f32010-11-08 19:18:58 +00004019 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004020 if (obj->ring) {
4021 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4022 args->busy |= intel_ring_flag(obj->ring) << 16;
4023 }
Eric Anholt673a3942008-07-30 12:06:12 -07004024
Chris Wilson05394f32010-11-08 19:18:58 +00004025 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004026unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004027 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004028 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004029}
4030
4031int
4032i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4033 struct drm_file *file_priv)
4034{
Akshay Joshi0206e352011-08-16 15:34:10 -04004035 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004036}
4037
Chris Wilson3ef94da2009-09-14 16:50:29 +01004038int
4039i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4040 struct drm_file *file_priv)
4041{
4042 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004043 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004044 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004045
4046 switch (args->madv) {
4047 case I915_MADV_DONTNEED:
4048 case I915_MADV_WILLNEED:
4049 break;
4050 default:
4051 return -EINVAL;
4052 }
4053
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004054 ret = i915_mutex_lock_interruptible(dev);
4055 if (ret)
4056 return ret;
4057
Chris Wilson05394f32010-11-08 19:18:58 +00004058 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004059 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004060 ret = -ENOENT;
4061 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004062 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004063
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004064 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004065 ret = -EINVAL;
4066 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004067 }
4068
Chris Wilson05394f32010-11-08 19:18:58 +00004069 if (obj->madv != __I915_MADV_PURGED)
4070 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004071
Chris Wilson6c085a72012-08-20 11:40:46 +02004072 /* if the object is no longer attached, discard its backing storage */
4073 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004074 i915_gem_object_truncate(obj);
4075
Chris Wilson05394f32010-11-08 19:18:58 +00004076 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004077
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004078out:
Chris Wilson05394f32010-11-08 19:18:58 +00004079 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004080unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004081 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004082 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004083}
4084
Chris Wilson37e680a2012-06-07 15:38:42 +01004085void i915_gem_object_init(struct drm_i915_gem_object *obj,
4086 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004087{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004088 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004089 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004090 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004091 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004092
Chris Wilson37e680a2012-06-07 15:38:42 +01004093 obj->ops = ops;
4094
Chris Wilson0327d6b2012-08-11 15:41:06 +01004095 obj->fence_reg = I915_FENCE_REG_NONE;
4096 obj->madv = I915_MADV_WILLNEED;
4097 /* Avoid an unnecessary call to unbind on the first bind. */
4098 obj->map_and_fenceable = true;
4099
4100 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4101}
4102
Chris Wilson37e680a2012-06-07 15:38:42 +01004103static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4104 .get_pages = i915_gem_object_get_pages_gtt,
4105 .put_pages = i915_gem_object_put_pages_gtt,
4106};
4107
Chris Wilson05394f32010-11-08 19:18:58 +00004108struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4109 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004110{
Daniel Vetterc397b902010-04-09 19:05:07 +00004111 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004112 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004113 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004114
Chris Wilson42dcedd2012-11-15 11:32:30 +00004115 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004116 if (obj == NULL)
4117 return NULL;
4118
4119 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004120 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004121 return NULL;
4122 }
4123
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004124 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4125 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4126 /* 965gm cannot relocate objects above 4GiB. */
4127 mask &= ~__GFP_HIGHMEM;
4128 mask |= __GFP_DMA32;
4129 }
4130
Al Viro496ad9a2013-01-23 17:07:38 -05004131 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004132 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004133
Chris Wilson37e680a2012-06-07 15:38:42 +01004134 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004135
Daniel Vetterc397b902010-04-09 19:05:07 +00004136 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4137 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4138
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004139 if (HAS_LLC(dev)) {
4140 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004141 * cache) for about a 10% performance improvement
4142 * compared to uncached. Graphics requests other than
4143 * display scanout are coherent with the CPU in
4144 * accessing this cache. This means in this mode we
4145 * don't need to clflush on the CPU side, and on the
4146 * GPU side we only need to flush internal caches to
4147 * get data visible to the CPU.
4148 *
4149 * However, we maintain the display planes as UC, and so
4150 * need to rebind when first used as such.
4151 */
4152 obj->cache_level = I915_CACHE_LLC;
4153 } else
4154 obj->cache_level = I915_CACHE_NONE;
4155
Daniel Vetterd861e332013-07-24 23:25:03 +02004156 trace_i915_gem_object_create(obj);
4157
Chris Wilson05394f32010-11-08 19:18:58 +00004158 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004159}
4160
Chris Wilson1488fc02012-04-24 15:47:31 +01004161void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004162{
Chris Wilson1488fc02012-04-24 15:47:31 +01004163 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004164 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004165 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004166 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004167
Paulo Zanonif65c9162013-11-27 18:20:34 -02004168 intel_runtime_pm_get(dev_priv);
4169
Chris Wilson26e12f892011-03-20 11:20:19 +00004170 trace_i915_gem_object_destroy(obj);
4171
Chris Wilson1488fc02012-04-24 15:47:31 +01004172 if (obj->phys_obj)
4173 i915_gem_detach_phys_object(dev, obj);
4174
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004175 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004176 int ret;
4177
4178 vma->pin_count = 0;
4179 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004180 if (WARN_ON(ret == -ERESTARTSYS)) {
4181 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004182
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004183 was_interruptible = dev_priv->mm.interruptible;
4184 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004185
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004186 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004187
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004188 dev_priv->mm.interruptible = was_interruptible;
4189 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004190 }
4191
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004192 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4193 * before progressing. */
4194 if (obj->stolen)
4195 i915_gem_object_unpin_pages(obj);
4196
Ben Widawsky401c29f2013-05-31 11:28:47 -07004197 if (WARN_ON(obj->pages_pin_count))
4198 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004199 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004200 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004201 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004202
Chris Wilson9da3da62012-06-01 15:20:22 +01004203 BUG_ON(obj->pages);
4204
Chris Wilson2f745ad2012-09-04 21:02:58 +01004205 if (obj->base.import_attach)
4206 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004207
Chris Wilson05394f32010-11-08 19:18:58 +00004208 drm_gem_object_release(&obj->base);
4209 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004210
Chris Wilson05394f32010-11-08 19:18:58 +00004211 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004212 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004213
4214 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004215}
4216
Daniel Vettere656a6c2013-08-14 14:14:04 +02004217struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004218 struct i915_address_space *vm)
4219{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004220 struct i915_vma *vma;
4221 list_for_each_entry(vma, &obj->vma_list, vma_link)
4222 if (vma->vm == vm)
4223 return vma;
4224
4225 return NULL;
4226}
4227
Ben Widawsky2f633152013-07-17 12:19:03 -07004228void i915_gem_vma_destroy(struct i915_vma *vma)
4229{
4230 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004231
4232 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4233 if (!list_empty(&vma->exec_list))
4234 return;
4235
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004236 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004237
Ben Widawsky2f633152013-07-17 12:19:03 -07004238 kfree(vma);
4239}
4240
Jesse Barnes5669fca2009-02-17 15:13:31 -08004241int
Chris Wilson45c5f202013-10-16 11:50:01 +01004242i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004243{
4244 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004245 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004246
Chris Wilson45c5f202013-10-16 11:50:01 +01004247 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004248 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004249 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004250
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004251 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004252 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004253 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004254
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004255 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004256
Chris Wilson29105cc2010-01-07 10:39:13 +00004257 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004258 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004259 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004260
Chris Wilson29105cc2010-01-07 10:39:13 +00004261 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004262 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004263
Chris Wilson45c5f202013-10-16 11:50:01 +01004264 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4265 * We need to replace this with a semaphore, or something.
4266 * And not confound ums.mm_suspended!
4267 */
4268 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4269 DRIVER_MODESET);
4270 mutex_unlock(&dev->struct_mutex);
4271
4272 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004273 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004274 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004275
Eric Anholt673a3942008-07-30 12:06:12 -07004276 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004277
4278err:
4279 mutex_unlock(&dev->struct_mutex);
4280 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004281}
4282
Ben Widawskyc3787e22013-09-17 21:12:44 -07004283int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004284{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004285 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004286 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004287 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4288 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004289 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004290
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004291 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004292 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004293
Ben Widawskyc3787e22013-09-17 21:12:44 -07004294 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4295 if (ret)
4296 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004297
Ben Widawskyc3787e22013-09-17 21:12:44 -07004298 /*
4299 * Note: We do not worry about the concurrent register cacheline hang
4300 * here because no other code should access these registers other than
4301 * at initialization time.
4302 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004303 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004304 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4305 intel_ring_emit(ring, reg_base + i);
4306 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004307 }
4308
Ben Widawskyc3787e22013-09-17 21:12:44 -07004309 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004310
Ben Widawskyc3787e22013-09-17 21:12:44 -07004311 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004312}
4313
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004314void i915_gem_init_swizzling(struct drm_device *dev)
4315{
4316 drm_i915_private_t *dev_priv = dev->dev_private;
4317
Daniel Vetter11782b02012-01-31 16:47:55 +01004318 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004319 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4320 return;
4321
4322 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4323 DISP_TILE_SURFACE_SWIZZLING);
4324
Daniel Vetter11782b02012-01-31 16:47:55 +01004325 if (IS_GEN5(dev))
4326 return;
4327
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004328 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4329 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004330 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004331 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004332 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004333 else if (IS_GEN8(dev))
4334 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004335 else
4336 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004337}
Daniel Vettere21af882012-02-09 20:53:27 +01004338
Chris Wilson67b1b572012-07-05 23:49:40 +01004339static bool
4340intel_enable_blt(struct drm_device *dev)
4341{
4342 if (!HAS_BLT(dev))
4343 return false;
4344
4345 /* The blitter was dysfunctional on early prototypes */
4346 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4347 DRM_INFO("BLT not supported on this pre-production hardware;"
4348 " graphics performance will be degraded.\n");
4349 return false;
4350 }
4351
4352 return true;
4353}
4354
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004355static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004356{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004357 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004358 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004359
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004360 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004361 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004362 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004363
4364 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004365 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004366 if (ret)
4367 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004368 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004369
Chris Wilson67b1b572012-07-05 23:49:40 +01004370 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004371 ret = intel_init_blt_ring_buffer(dev);
4372 if (ret)
4373 goto cleanup_bsd_ring;
4374 }
4375
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004376 if (HAS_VEBOX(dev)) {
4377 ret = intel_init_vebox_ring_buffer(dev);
4378 if (ret)
4379 goto cleanup_blt_ring;
4380 }
4381
4382
Mika Kuoppala99433932013-01-22 14:12:17 +02004383 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4384 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004385 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004386
4387 return 0;
4388
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004389cleanup_vebox_ring:
4390 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004391cleanup_blt_ring:
4392 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4393cleanup_bsd_ring:
4394 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4395cleanup_render_ring:
4396 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4397
4398 return ret;
4399}
4400
4401int
4402i915_gem_init_hw(struct drm_device *dev)
4403{
4404 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004405 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004406
4407 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4408 return -EIO;
4409
Ben Widawsky59124502013-07-04 11:02:05 -07004410 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004411 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004412
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004413 if (IS_HASWELL(dev))
4414 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4415 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004416
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004417 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004418 if (IS_IVYBRIDGE(dev)) {
4419 u32 temp = I915_READ(GEN7_MSG_CTL);
4420 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4421 I915_WRITE(GEN7_MSG_CTL, temp);
4422 } else if (INTEL_INFO(dev)->gen >= 7) {
4423 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4424 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4425 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4426 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004427 }
4428
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004429 i915_gem_init_swizzling(dev);
4430
4431 ret = i915_gem_init_rings(dev);
4432 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004433 return ret;
4434
Ben Widawskyc3787e22013-09-17 21:12:44 -07004435 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4436 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4437
Ben Widawsky254f9652012-06-04 14:42:42 -07004438 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004439 * XXX: Contexts should only be initialized once. Doing a switch to the
4440 * default context switch however is something we'd like to do after
4441 * reset or thaw (the latter may not actually be necessary for HW, but
4442 * goes with our code better). Context switching requires rings (for
4443 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004444 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004445 ret = i915_gem_context_enable(dev_priv);
Ben Widawsky8245be32013-11-06 13:56:29 -02004446 if (ret) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004447 DRM_ERROR("Context enable failed %d\n", ret);
4448 goto err_out;
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004449 }
Daniel Vettere21af882012-02-09 20:53:27 +01004450
Chris Wilson68f95ba2010-05-27 13:18:22 +01004451 return 0;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004452
4453err_out:
4454 i915_gem_cleanup_ringbuffer(dev);
4455 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004456}
4457
Chris Wilson1070a422012-04-24 15:47:41 +01004458int i915_gem_init(struct drm_device *dev)
4459{
4460 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004461 int ret;
4462
Chris Wilson1070a422012-04-24 15:47:41 +01004463 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004464
4465 if (IS_VALLEYVIEW(dev)) {
4466 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4467 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4468 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4469 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4470 }
4471
Ben Widawskyd7e50082012-12-18 10:31:25 -08004472 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004473
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004474 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004475 if (ret) {
4476 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004477 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004478 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004479
Chris Wilson1070a422012-04-24 15:47:41 +01004480 ret = i915_gem_init_hw(dev);
4481 mutex_unlock(&dev->struct_mutex);
4482 if (ret) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -08004483 WARN_ON(dev_priv->mm.aliasing_ppgtt);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004484 i915_gem_context_fini(dev);
Ben Widawskyc39538a2013-12-06 14:10:50 -08004485 drm_mm_takedown(&dev_priv->gtt.base.mm);
Chris Wilson1070a422012-04-24 15:47:41 +01004486 return ret;
4487 }
4488
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004489 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4490 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4491 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004492 return 0;
4493}
4494
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004495void
4496i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4497{
4498 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004499 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004500 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004501
Chris Wilsonb4519512012-05-11 14:29:30 +01004502 for_each_ring(ring, dev_priv, i)
4503 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004504}
4505
4506int
Eric Anholt673a3942008-07-30 12:06:12 -07004507i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4508 struct drm_file *file_priv)
4509{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004510 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004511 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004512
Jesse Barnes79e53942008-11-07 14:24:08 -08004513 if (drm_core_check_feature(dev, DRIVER_MODESET))
4514 return 0;
4515
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004516 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004517 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004518 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004519 }
4520
Eric Anholt673a3942008-07-30 12:06:12 -07004521 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004522 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004523
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004524 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004525 if (ret != 0) {
4526 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004527 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004528 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004529
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004530 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004531 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004532
Chris Wilson5f353082010-06-07 14:03:03 +01004533 ret = drm_irq_install(dev);
4534 if (ret)
4535 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004536
Eric Anholt673a3942008-07-30 12:06:12 -07004537 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004538
4539cleanup_ringbuffer:
4540 mutex_lock(&dev->struct_mutex);
4541 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004542 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004543 mutex_unlock(&dev->struct_mutex);
4544
4545 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004546}
4547
4548int
4549i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4550 struct drm_file *file_priv)
4551{
Jesse Barnes79e53942008-11-07 14:24:08 -08004552 if (drm_core_check_feature(dev, DRIVER_MODESET))
4553 return 0;
4554
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004555 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004556
Chris Wilson45c5f202013-10-16 11:50:01 +01004557 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004558}
4559
4560void
4561i915_gem_lastclose(struct drm_device *dev)
4562{
4563 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004564
Eric Anholte806b492009-01-22 09:56:58 -08004565 if (drm_core_check_feature(dev, DRIVER_MODESET))
4566 return;
4567
Chris Wilson45c5f202013-10-16 11:50:01 +01004568 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004569 if (ret)
4570 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004571}
4572
Chris Wilson64193402010-10-24 12:38:05 +01004573static void
4574init_ring_lists(struct intel_ring_buffer *ring)
4575{
4576 INIT_LIST_HEAD(&ring->active_list);
4577 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004578}
4579
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004580void i915_init_vm(struct drm_i915_private *dev_priv,
4581 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004582{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004583 if (!i915_is_ggtt(vm))
4584 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004585 vm->dev = dev_priv->dev;
4586 INIT_LIST_HEAD(&vm->active_list);
4587 INIT_LIST_HEAD(&vm->inactive_list);
4588 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004589 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004590}
4591
Eric Anholt673a3942008-07-30 12:06:12 -07004592void
4593i915_gem_load(struct drm_device *dev)
4594{
4595 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004596 int i;
4597
4598 dev_priv->slab =
4599 kmem_cache_create("i915_gem_object",
4600 sizeof(struct drm_i915_gem_object), 0,
4601 SLAB_HWCACHE_ALIGN,
4602 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004603
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004604 INIT_LIST_HEAD(&dev_priv->vm_list);
4605 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4606
Ben Widawskya33afea2013-09-17 21:12:45 -07004607 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004608 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4609 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004610 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004611 for (i = 0; i < I915_NUM_RINGS; i++)
4612 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004613 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004614 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004615 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4616 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004617 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4618 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004619 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004620
Dave Airlie94400122010-07-20 13:15:31 +10004621 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4622 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004623 I915_WRITE(MI_ARB_STATE,
4624 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004625 }
4626
Chris Wilson72bfa192010-12-19 11:42:05 +00004627 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4628
Jesse Barnesde151cf2008-11-12 10:03:55 -08004629 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004630 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4631 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004632
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004633 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4634 dev_priv->num_fence_regs = 32;
4635 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004636 dev_priv->num_fence_regs = 16;
4637 else
4638 dev_priv->num_fence_regs = 8;
4639
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004640 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004641 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4642 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004643
Eric Anholt673a3942008-07-30 12:06:12 -07004644 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004645 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004646
Chris Wilsonce453d82011-02-21 14:43:56 +00004647 dev_priv->mm.interruptible = true;
4648
Dave Chinner7dc19d52013-08-28 10:18:11 +10004649 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4650 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004651 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4652 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004653}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004654
4655/*
4656 * Create a physically contiguous memory object for this object
4657 * e.g. for cursor + overlay regs
4658 */
Chris Wilson995b6762010-08-20 13:23:26 +01004659static int i915_gem_init_phys_object(struct drm_device *dev,
4660 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004661{
4662 drm_i915_private_t *dev_priv = dev->dev_private;
4663 struct drm_i915_gem_phys_object *phys_obj;
4664 int ret;
4665
4666 if (dev_priv->mm.phys_objs[id - 1] || !size)
4667 return 0;
4668
Daniel Vetterb14c5672013-09-19 12:18:32 +02004669 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004670 if (!phys_obj)
4671 return -ENOMEM;
4672
4673 phys_obj->id = id;
4674
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004675 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004676 if (!phys_obj->handle) {
4677 ret = -ENOMEM;
4678 goto kfree_obj;
4679 }
4680#ifdef CONFIG_X86
4681 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4682#endif
4683
4684 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4685
4686 return 0;
4687kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004688 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004689 return ret;
4690}
4691
Chris Wilson995b6762010-08-20 13:23:26 +01004692static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004693{
4694 drm_i915_private_t *dev_priv = dev->dev_private;
4695 struct drm_i915_gem_phys_object *phys_obj;
4696
4697 if (!dev_priv->mm.phys_objs[id - 1])
4698 return;
4699
4700 phys_obj = dev_priv->mm.phys_objs[id - 1];
4701 if (phys_obj->cur_obj) {
4702 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4703 }
4704
4705#ifdef CONFIG_X86
4706 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4707#endif
4708 drm_pci_free(dev, phys_obj->handle);
4709 kfree(phys_obj);
4710 dev_priv->mm.phys_objs[id - 1] = NULL;
4711}
4712
4713void i915_gem_free_all_phys_object(struct drm_device *dev)
4714{
4715 int i;
4716
Dave Airlie260883c2009-01-22 17:58:49 +10004717 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004718 i915_gem_free_phys_object(dev, i);
4719}
4720
4721void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004722 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004723{
Al Viro496ad9a2013-01-23 17:07:38 -05004724 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004725 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004726 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004727 int page_count;
4728
Chris Wilson05394f32010-11-08 19:18:58 +00004729 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004730 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004731 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004732
Chris Wilson05394f32010-11-08 19:18:58 +00004733 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004734 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004735 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004736 if (!IS_ERR(page)) {
4737 char *dst = kmap_atomic(page);
4738 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4739 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004740
Chris Wilsone5281cc2010-10-28 13:45:36 +01004741 drm_clflush_pages(&page, 1);
4742
4743 set_page_dirty(page);
4744 mark_page_accessed(page);
4745 page_cache_release(page);
4746 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004747 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004748 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004749
Chris Wilson05394f32010-11-08 19:18:58 +00004750 obj->phys_obj->cur_obj = NULL;
4751 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004752}
4753
4754int
4755i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004756 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004757 int id,
4758 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004759{
Al Viro496ad9a2013-01-23 17:07:38 -05004760 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004761 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004762 int ret = 0;
4763 int page_count;
4764 int i;
4765
4766 if (id > I915_MAX_PHYS_OBJECT)
4767 return -EINVAL;
4768
Chris Wilson05394f32010-11-08 19:18:58 +00004769 if (obj->phys_obj) {
4770 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004771 return 0;
4772 i915_gem_detach_phys_object(dev, obj);
4773 }
4774
Dave Airlie71acb5e2008-12-30 20:31:46 +10004775 /* create a new object */
4776 if (!dev_priv->mm.phys_objs[id - 1]) {
4777 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004778 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004779 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004780 DRM_ERROR("failed to init phys object %d size: %zu\n",
4781 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004782 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004783 }
4784 }
4785
4786 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004787 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4788 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004789
Chris Wilson05394f32010-11-08 19:18:58 +00004790 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004791
4792 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004793 struct page *page;
4794 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004795
Hugh Dickins5949eac2011-06-27 16:18:18 -07004796 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004797 if (IS_ERR(page))
4798 return PTR_ERR(page);
4799
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004800 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004801 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004802 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004803 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004804
4805 mark_page_accessed(page);
4806 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004807 }
4808
4809 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004810}
4811
4812static int
Chris Wilson05394f32010-11-08 19:18:58 +00004813i915_gem_phys_pwrite(struct drm_device *dev,
4814 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004815 struct drm_i915_gem_pwrite *args,
4816 struct drm_file *file_priv)
4817{
Chris Wilson05394f32010-11-08 19:18:58 +00004818 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004819 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004820
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004821 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4822 unsigned long unwritten;
4823
4824 /* The physical object once assigned is fixed for the lifetime
4825 * of the obj, so we can safely drop the lock and continue
4826 * to access vaddr.
4827 */
4828 mutex_unlock(&dev->struct_mutex);
4829 unwritten = copy_from_user(vaddr, user_data, args->size);
4830 mutex_lock(&dev->struct_mutex);
4831 if (unwritten)
4832 return -EFAULT;
4833 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004834
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004835 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004836 return 0;
4837}
Eric Anholtb9624422009-06-03 07:27:35 +00004838
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004839void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004840{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004841 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004842
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004843 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4844
Eric Anholtb9624422009-06-03 07:27:35 +00004845 /* Clean up our request list when the client is going away, so that
4846 * later retire_requests won't dereference our soon-to-be-gone
4847 * file_priv.
4848 */
Chris Wilson1c255952010-09-26 11:03:27 +01004849 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004850 while (!list_empty(&file_priv->mm.request_list)) {
4851 struct drm_i915_gem_request *request;
4852
4853 request = list_first_entry(&file_priv->mm.request_list,
4854 struct drm_i915_gem_request,
4855 client_list);
4856 list_del(&request->client_list);
4857 request->file_priv = NULL;
4858 }
Chris Wilson1c255952010-09-26 11:03:27 +01004859 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004860}
Chris Wilson31169712009-09-14 16:50:28 +01004861
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004862static void
4863i915_gem_file_idle_work_handler(struct work_struct *work)
4864{
4865 struct drm_i915_file_private *file_priv =
4866 container_of(work, typeof(*file_priv), mm.idle_work.work);
4867
4868 atomic_set(&file_priv->rps_wait_boost, false);
4869}
4870
4871int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4872{
4873 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004874 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004875
4876 DRM_DEBUG_DRIVER("\n");
4877
4878 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4879 if (!file_priv)
4880 return -ENOMEM;
4881
4882 file->driver_priv = file_priv;
4883 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004884 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004885
4886 spin_lock_init(&file_priv->mm.lock);
4887 INIT_LIST_HEAD(&file_priv->mm.request_list);
4888 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4889 i915_gem_file_idle_work_handler);
4890
Ben Widawskye422b882013-12-06 14:10:58 -08004891 ret = i915_gem_context_open(dev, file);
4892 if (ret)
4893 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004894
Ben Widawskye422b882013-12-06 14:10:58 -08004895 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004896}
4897
Chris Wilson57745062012-11-21 13:04:04 +00004898static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4899{
4900 if (!mutex_is_locked(mutex))
4901 return false;
4902
4903#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4904 return mutex->owner == task;
4905#else
4906 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4907 return false;
4908#endif
4909}
4910
Dave Chinner7dc19d52013-08-28 10:18:11 +10004911static unsigned long
4912i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004913{
Chris Wilson17250b72010-10-28 12:51:39 +01004914 struct drm_i915_private *dev_priv =
4915 container_of(shrinker,
4916 struct drm_i915_private,
4917 mm.inactive_shrinker);
4918 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004919 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004920 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004921 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004922
Chris Wilson57745062012-11-21 13:04:04 +00004923 if (!mutex_trylock(&dev->struct_mutex)) {
4924 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004925 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004926
Daniel Vetter677feac2012-12-19 14:33:45 +01004927 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004928 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004929
Chris Wilson57745062012-11-21 13:04:04 +00004930 unlock = false;
4931 }
Chris Wilson31169712009-09-14 16:50:28 +01004932
Dave Chinner7dc19d52013-08-28 10:18:11 +10004933 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004934 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004935 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004936 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004937
4938 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4939 if (obj->active)
4940 continue;
4941
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004942 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004943 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004944 }
Chris Wilson31169712009-09-14 16:50:28 +01004945
Chris Wilson57745062012-11-21 13:04:04 +00004946 if (unlock)
4947 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004948
Dave Chinner7dc19d52013-08-28 10:18:11 +10004949 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004950}
Ben Widawskya70a3142013-07-31 16:59:56 -07004951
4952/* All the new VM stuff */
4953unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4954 struct i915_address_space *vm)
4955{
4956 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4957 struct i915_vma *vma;
4958
Ben Widawsky6f425322013-12-06 14:10:48 -08004959 if (!dev_priv->mm.aliasing_ppgtt ||
4960 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07004961 vm = &dev_priv->gtt.base;
4962
4963 BUG_ON(list_empty(&o->vma_list));
4964 list_for_each_entry(vma, &o->vma_list, vma_link) {
4965 if (vma->vm == vm)
4966 return vma->node.start;
4967
4968 }
4969 return -1;
4970}
4971
4972bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4973 struct i915_address_space *vm)
4974{
4975 struct i915_vma *vma;
4976
4977 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004978 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004979 return true;
4980
4981 return false;
4982}
4983
4984bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4985{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004986 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004987
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004988 list_for_each_entry(vma, &o->vma_list, vma_link)
4989 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004990 return true;
4991
4992 return false;
4993}
4994
4995unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4996 struct i915_address_space *vm)
4997{
4998 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4999 struct i915_vma *vma;
5000
Ben Widawsky6f425322013-12-06 14:10:48 -08005001 if (!dev_priv->mm.aliasing_ppgtt ||
5002 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005003 vm = &dev_priv->gtt.base;
5004
5005 BUG_ON(list_empty(&o->vma_list));
5006
5007 list_for_each_entry(vma, &o->vma_list, vma_link)
5008 if (vma->vm == vm)
5009 return vma->node.size;
5010
5011 return 0;
5012}
5013
Dave Chinner7dc19d52013-08-28 10:18:11 +10005014static unsigned long
5015i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5016{
5017 struct drm_i915_private *dev_priv =
5018 container_of(shrinker,
5019 struct drm_i915_private,
5020 mm.inactive_shrinker);
5021 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005022 unsigned long freed;
5023 bool unlock = true;
5024
5025 if (!mutex_trylock(&dev->struct_mutex)) {
5026 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005027 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005028
5029 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005030 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005031
5032 unlock = false;
5033 }
5034
Chris Wilsond9973b42013-10-04 10:33:00 +01005035 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5036 if (freed < sc->nr_to_scan)
5037 freed += __i915_gem_shrink(dev_priv,
5038 sc->nr_to_scan - freed,
5039 false);
5040 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005041 freed += i915_gem_shrink_all(dev_priv);
5042
5043 if (unlock)
5044 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005045
Dave Chinner7dc19d52013-08-28 10:18:11 +10005046 return freed;
5047}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005048
5049struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5050{
5051 struct i915_vma *vma;
5052
5053 if (WARN_ON(list_empty(&obj->vma_list)))
5054 return NULL;
5055
5056 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005057 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005058 return NULL;
5059
5060 return vma;
5061}