blob: aaabf3c259d50e1c665b79eaed4b34f85e419a6b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 struct i915_gtt *ggtt = &dev_priv->gtt;
153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 list_for_each_entry(vma, &ggtt->base.active_list, mm_list)
159 if (vma->pin_count)
160 pinned += vma->node.size;
161 list_for_each_entry(vma, &ggtt->base.inactive_list, mm_list)
162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700166 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
197 page_cache_release(page);
198 vaddr += PAGE_SIZE;
199 }
200
201 i915_gem_chipset_flush(obj->base.dev);
202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
220 obj->has_dma_mapping = true;
221 return 0;
222}
223
224static void
225i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
226{
227 int ret;
228
229 BUG_ON(obj->madv == __I915_MADV_PURGED);
230
231 ret = i915_gem_object_set_to_cpu_domain(obj, true);
232 if (ret) {
233 /* In the event of a disaster, abandon all caches and
234 * hope for the best.
235 */
236 WARN_ON(ret != -EIO);
237 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
238 }
239
240 if (obj->madv == I915_MADV_DONTNEED)
241 obj->dirty = 0;
242
243 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100244 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100246 int i;
247
248 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 struct page *page;
250 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 page = shmem_read_mapping_page(mapping, i);
253 if (IS_ERR(page))
254 continue;
255
256 dst = kmap_atomic(page);
257 drm_clflush_virt_range(vaddr, PAGE_SIZE);
258 memcpy(dst, vaddr, PAGE_SIZE);
259 kunmap_atomic(dst);
260
261 set_page_dirty(page);
262 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100263 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800264 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100265 vaddr += PAGE_SIZE;
266 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800267 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100268 }
269
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 sg_free_table(obj->pages);
271 kfree(obj->pages);
272
273 obj->has_dma_mapping = false;
274}
275
276static void
277i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
278{
279 drm_pci_free(obj->base.dev, obj->phys_handle);
280}
281
282static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
283 .get_pages = i915_gem_object_get_pages_phys,
284 .put_pages = i915_gem_object_put_pages_phys,
285 .release = i915_gem_object_release_phys,
286};
287
288static int
289drop_pages(struct drm_i915_gem_object *obj)
290{
291 struct i915_vma *vma, *next;
292 int ret;
293
294 drm_gem_object_reference(&obj->base);
295 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
296 if (i915_vma_unbind(vma))
297 break;
298
299 ret = i915_gem_object_put_pages(obj);
300 drm_gem_object_unreference(&obj->base);
301
302 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100303}
304
305int
306i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
307 int align)
308{
309 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800310 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100311
312 if (obj->phys_handle) {
313 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
314 return -EBUSY;
315
316 return 0;
317 }
318
319 if (obj->madv != I915_MADV_WILLNEED)
320 return -EFAULT;
321
322 if (obj->base.filp == NULL)
323 return -EINVAL;
324
Chris Wilson6a2c4232014-11-04 04:51:40 -0800325 ret = drop_pages(obj);
326 if (ret)
327 return ret;
328
Chris Wilson00731152014-05-21 12:42:56 +0100329 /* create a new object */
330 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
331 if (!phys)
332 return -ENOMEM;
333
Chris Wilson00731152014-05-21 12:42:56 +0100334 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800335 obj->ops = &i915_gem_phys_ops;
336
337 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100338}
339
340static int
341i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
342 struct drm_i915_gem_pwrite *args,
343 struct drm_file *file_priv)
344{
345 struct drm_device *dev = obj->base.dev;
346 void *vaddr = obj->phys_handle->vaddr + args->offset;
347 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200348 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800349
350 /* We manually control the domain here and pretend that it
351 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
352 */
353 ret = i915_gem_object_wait_rendering(obj, false);
354 if (ret)
355 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100356
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700357 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100358 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
359 unsigned long unwritten;
360
361 /* The physical object once assigned is fixed for the lifetime
362 * of the obj, so we can safely drop the lock and continue
363 * to access vaddr.
364 */
365 mutex_unlock(&dev->struct_mutex);
366 unwritten = copy_from_user(vaddr, user_data, args->size);
367 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200368 if (unwritten) {
369 ret = -EFAULT;
370 goto out;
371 }
Chris Wilson00731152014-05-21 12:42:56 +0100372 }
373
Chris Wilson6a2c4232014-11-04 04:51:40 -0800374 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100375 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200376
377out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700378 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200379 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100380}
381
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382void *i915_gem_object_alloc(struct drm_device *dev)
383{
384 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100385 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000386}
387
388void i915_gem_object_free(struct drm_i915_gem_object *obj)
389{
390 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100391 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000392}
393
Dave Airlieff72145b2011-02-07 12:16:14 +1000394static int
395i915_gem_create(struct drm_file *file,
396 struct drm_device *dev,
397 uint64_t size,
398 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700399{
Chris Wilson05394f32010-11-08 19:18:58 +0000400 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300401 int ret;
402 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
Dave Airlieff72145b2011-02-07 12:16:14 +1000404 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200405 if (size == 0)
406 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700407
408 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000409 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700410 if (obj == NULL)
411 return -ENOMEM;
412
Chris Wilson05394f32010-11-08 19:18:58 +0000413 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200415 drm_gem_object_unreference_unlocked(&obj->base);
416 if (ret)
417 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700420 return 0;
421}
422
Dave Airlieff72145b2011-02-07 12:16:14 +1000423int
424i915_gem_dumb_create(struct drm_file *file,
425 struct drm_device *dev,
426 struct drm_mode_create_dumb *args)
427{
428 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300429 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000430 args->size = args->pitch * args->height;
431 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000432 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000433}
434
Dave Airlieff72145b2011-02-07 12:16:14 +1000435/**
436 * Creates a new mm object and returns a handle to it.
437 */
438int
439i915_gem_create_ioctl(struct drm_device *dev, void *data,
440 struct drm_file *file)
441{
442 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200443
Dave Airlieff72145b2011-02-07 12:16:14 +1000444 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000445 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000446}
447
Daniel Vetter8c599672011-12-14 13:57:31 +0100448static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100449__copy_to_user_swizzled(char __user *cpu_vaddr,
450 const char *gpu_vaddr, int gpu_offset,
451 int length)
452{
453 int ret, cpu_offset = 0;
454
455 while (length > 0) {
456 int cacheline_end = ALIGN(gpu_offset + 1, 64);
457 int this_length = min(cacheline_end - gpu_offset, length);
458 int swizzled_gpu_offset = gpu_offset ^ 64;
459
460 ret = __copy_to_user(cpu_vaddr + cpu_offset,
461 gpu_vaddr + swizzled_gpu_offset,
462 this_length);
463 if (ret)
464 return ret + length;
465
466 cpu_offset += this_length;
467 gpu_offset += this_length;
468 length -= this_length;
469 }
470
471 return 0;
472}
473
474static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700475__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
476 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100477 int length)
478{
479 int ret, cpu_offset = 0;
480
481 while (length > 0) {
482 int cacheline_end = ALIGN(gpu_offset + 1, 64);
483 int this_length = min(cacheline_end - gpu_offset, length);
484 int swizzled_gpu_offset = gpu_offset ^ 64;
485
486 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
487 cpu_vaddr + cpu_offset,
488 this_length);
489 if (ret)
490 return ret + length;
491
492 cpu_offset += this_length;
493 gpu_offset += this_length;
494 length -= this_length;
495 }
496
497 return 0;
498}
499
Brad Volkin4c914c02014-02-18 10:15:45 -0800500/*
501 * Pins the specified object's pages and synchronizes the object with
502 * GPU accesses. Sets needs_clflush to non-zero if the caller should
503 * flush the object from the CPU cache.
504 */
505int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
506 int *needs_clflush)
507{
508 int ret;
509
510 *needs_clflush = 0;
511
512 if (!obj->base.filp)
513 return -EINVAL;
514
515 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
516 /* If we're not in the cpu read domain, set ourself into the gtt
517 * read domain and manually flush cachelines (if required). This
518 * optimizes for the case when the gpu will dirty the data
519 * anyway again before the next pread happens. */
520 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
521 obj->cache_level);
522 ret = i915_gem_object_wait_rendering(obj, true);
523 if (ret)
524 return ret;
525 }
526
527 ret = i915_gem_object_get_pages(obj);
528 if (ret)
529 return ret;
530
531 i915_gem_object_pin_pages(obj);
532
533 return ret;
534}
535
Daniel Vetterd174bd62012-03-25 19:47:40 +0200536/* Per-page copy function for the shmem pread fastpath.
537 * Flushes invalid cachelines before reading the target if
538 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700539static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
541 char __user *user_data,
542 bool page_do_bit17_swizzling, bool needs_clflush)
543{
544 char *vaddr;
545 int ret;
546
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200547 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200548 return -EINVAL;
549
550 vaddr = kmap_atomic(page);
551 if (needs_clflush)
552 drm_clflush_virt_range(vaddr + shmem_page_offset,
553 page_length);
554 ret = __copy_to_user_inatomic(user_data,
555 vaddr + shmem_page_offset,
556 page_length);
557 kunmap_atomic(vaddr);
558
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100559 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200560}
561
Daniel Vetter23c18c72012-03-25 19:47:42 +0200562static void
563shmem_clflush_swizzled_range(char *addr, unsigned long length,
564 bool swizzled)
565{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200566 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200567 unsigned long start = (unsigned long) addr;
568 unsigned long end = (unsigned long) addr + length;
569
570 /* For swizzling simply ensure that we always flush both
571 * channels. Lame, but simple and it works. Swizzled
572 * pwrite/pread is far from a hotpath - current userspace
573 * doesn't use it at all. */
574 start = round_down(start, 128);
575 end = round_up(end, 128);
576
577 drm_clflush_virt_range((void *)start, end - start);
578 } else {
579 drm_clflush_virt_range(addr, length);
580 }
581
582}
583
Daniel Vetterd174bd62012-03-25 19:47:40 +0200584/* Only difference to the fast-path function is that this can handle bit17
585 * and uses non-atomic copy and kmap functions. */
586static int
587shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
588 char __user *user_data,
589 bool page_do_bit17_swizzling, bool needs_clflush)
590{
591 char *vaddr;
592 int ret;
593
594 vaddr = kmap(page);
595 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200596 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
597 page_length,
598 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200599
600 if (page_do_bit17_swizzling)
601 ret = __copy_to_user_swizzled(user_data,
602 vaddr, shmem_page_offset,
603 page_length);
604 else
605 ret = __copy_to_user(user_data,
606 vaddr + shmem_page_offset,
607 page_length);
608 kunmap(page);
609
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100610 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200611}
612
Eric Anholteb014592009-03-10 11:44:52 -0700613static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200614i915_gem_shmem_pread(struct drm_device *dev,
615 struct drm_i915_gem_object *obj,
616 struct drm_i915_gem_pread *args,
617 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700618{
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700620 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100621 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100622 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100623 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200624 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200625 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200626 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700627
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200628 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700629 remain = args->size;
630
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700632
Brad Volkin4c914c02014-02-18 10:15:45 -0800633 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100634 if (ret)
635 return ret;
636
Eric Anholteb014592009-03-10 11:44:52 -0700637 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100638
Imre Deak67d5a502013-02-18 19:28:02 +0200639 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
640 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200641 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100642
643 if (remain <= 0)
644 break;
645
Eric Anholteb014592009-03-10 11:44:52 -0700646 /* Operation in this page
647 *
Eric Anholteb014592009-03-10 11:44:52 -0700648 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700649 * page_length = bytes to copy for this page
650 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100651 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700652 page_length = remain;
653 if ((shmem_page_offset + page_length) > PAGE_SIZE)
654 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700655
Daniel Vetter8461d222011-12-14 13:57:32 +0100656 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
657 (page_to_phys(page) & (1 << 17)) != 0;
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
660 user_data, page_do_bit17_swizzling,
661 needs_clflush);
662 if (ret == 0)
663 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700664
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200665 mutex_unlock(&dev->struct_mutex);
666
Jani Nikulad330a952014-01-21 11:24:25 +0200667 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200668 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200669 /* Userspace is tricking us, but we've already clobbered
670 * its pages with the prefault and promised to write the
671 * data up to the first fault. Hence ignore any errors
672 * and just continue. */
673 (void)ret;
674 prefaulted = 1;
675 }
676
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
678 user_data, page_do_bit17_swizzling,
679 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700680
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200681 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100682
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100683 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100684 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100685
Chris Wilson17793c92014-03-07 08:30:36 +0000686next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700687 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100688 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700689 offset += page_length;
690 }
691
Chris Wilson4f27b752010-10-14 15:26:45 +0100692out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100693 i915_gem_object_unpin_pages(obj);
694
Eric Anholteb014592009-03-10 11:44:52 -0700695 return ret;
696}
697
Eric Anholt673a3942008-07-30 12:06:12 -0700698/**
699 * Reads data from the object referenced by handle.
700 *
701 * On error, the contents of *data are undefined.
702 */
703int
704i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000705 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700706{
707 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000708 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100709 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700710
Chris Wilson51311d02010-11-17 09:10:42 +0000711 if (args->size == 0)
712 return 0;
713
714 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200715 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000716 args->size))
717 return -EFAULT;
718
Chris Wilson4f27b752010-10-14 15:26:45 +0100719 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100720 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100721 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700722
Chris Wilson05394f32010-11-08 19:18:58 +0000723 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000724 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100725 ret = -ENOENT;
726 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100727 }
Eric Anholt673a3942008-07-30 12:06:12 -0700728
Chris Wilson7dcd2492010-09-26 20:21:44 +0100729 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000730 if (args->offset > obj->base.size ||
731 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100732 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100733 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100734 }
735
Daniel Vetter1286ff72012-05-10 15:25:09 +0200736 /* prime objects have no backing filp to GEM pread/pwrite
737 * pages from.
738 */
739 if (!obj->base.filp) {
740 ret = -EINVAL;
741 goto out;
742 }
743
Chris Wilsondb53a302011-02-03 11:57:46 +0000744 trace_i915_gem_object_pread(obj, args->offset, args->size);
745
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200746 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700747
Chris Wilson35b62a82010-09-26 20:23:38 +0100748out:
Chris Wilson05394f32010-11-08 19:18:58 +0000749 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100750unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100751 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700752 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700753}
754
Keith Packard0839ccb2008-10-30 19:38:48 -0700755/* This is the fast write path which cannot handle
756 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700757 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700758
Keith Packard0839ccb2008-10-30 19:38:48 -0700759static inline int
760fast_user_write(struct io_mapping *mapping,
761 loff_t page_base, int page_offset,
762 char __user *user_data,
763 int length)
764{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700765 void __iomem *vaddr_atomic;
766 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700767 unsigned long unwritten;
768
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700769 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700770 /* We can use the cpu mem copy function because this is X86. */
771 vaddr = (void __force*)vaddr_atomic + page_offset;
772 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700773 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700774 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100775 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700776}
777
Eric Anholt3de09aa2009-03-09 09:42:23 -0700778/**
779 * This is the fast pwrite path, where we copy the data directly from the
780 * user into the GTT, uncached.
781 */
Eric Anholt673a3942008-07-30 12:06:12 -0700782static int
Chris Wilson05394f32010-11-08 19:18:58 +0000783i915_gem_gtt_pwrite_fast(struct drm_device *dev,
784 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700785 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000786 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700787{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300788 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700789 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700790 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200792 int page_offset, page_length, ret;
793
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100794 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795 if (ret)
796 goto out;
797
798 ret = i915_gem_object_set_to_gtt_domain(obj, true);
799 if (ret)
800 goto out_unpin;
801
802 ret = i915_gem_object_put_fence(obj);
803 if (ret)
804 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700805
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200806 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700807 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700808
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700809 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700810
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700811 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200812
Eric Anholt673a3942008-07-30 12:06:12 -0700813 while (remain > 0) {
814 /* Operation in this page
815 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700816 * page_base = page offset within aperture
817 * page_offset = offset within page
818 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700819 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100820 page_base = offset & PAGE_MASK;
821 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 page_length = remain;
823 if ((page_offset + remain) > PAGE_SIZE)
824 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700825
Keith Packard0839ccb2008-10-30 19:38:48 -0700826 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700827 * source page isn't available. Return the error and we'll
828 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700829 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800830 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200831 page_offset, user_data, page_length)) {
832 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200833 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200834 }
Eric Anholt673a3942008-07-30 12:06:12 -0700835
Keith Packard0839ccb2008-10-30 19:38:48 -0700836 remain -= page_length;
837 user_data += page_length;
838 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700839 }
Eric Anholt673a3942008-07-30 12:06:12 -0700840
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200841out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700842 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200843out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800844 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200845out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700846 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700847}
848
Daniel Vetterd174bd62012-03-25 19:47:40 +0200849/* Per-page copy function for the shmem pwrite fastpath.
850 * Flushes invalid cachelines before writing to the target if
851 * needs_clflush_before is set and flushes out any written cachelines after
852 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700853static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200854shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
855 char __user *user_data,
856 bool page_do_bit17_swizzling,
857 bool needs_clflush_before,
858 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700859{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700862
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200863 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200864 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700865
Daniel Vetterd174bd62012-03-25 19:47:40 +0200866 vaddr = kmap_atomic(page);
867 if (needs_clflush_before)
868 drm_clflush_virt_range(vaddr + shmem_page_offset,
869 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000870 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
871 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 if (needs_clflush_after)
873 drm_clflush_virt_range(vaddr + shmem_page_offset,
874 page_length);
875 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700876
Chris Wilson755d2212012-09-04 21:02:55 +0100877 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700878}
879
Daniel Vetterd174bd62012-03-25 19:47:40 +0200880/* Only difference to the fast-path function is that this can handle bit17
881 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700882static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200883shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
884 char __user *user_data,
885 bool page_do_bit17_swizzling,
886 bool needs_clflush_before,
887 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700888{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 char *vaddr;
890 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700891
Daniel Vetterd174bd62012-03-25 19:47:40 +0200892 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200893 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200894 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
895 page_length,
896 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 if (page_do_bit17_swizzling)
898 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100899 user_data,
900 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200901 else
902 ret = __copy_from_user(vaddr + shmem_page_offset,
903 user_data,
904 page_length);
905 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200906 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
907 page_length,
908 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200909 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100910
Chris Wilson755d2212012-09-04 21:02:55 +0100911 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700912}
913
Eric Anholt40123c12009-03-09 13:42:30 -0700914static int
Daniel Vettere244a442012-03-25 19:47:28 +0200915i915_gem_shmem_pwrite(struct drm_device *dev,
916 struct drm_i915_gem_object *obj,
917 struct drm_i915_gem_pwrite *args,
918 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700919{
Eric Anholt40123c12009-03-09 13:42:30 -0700920 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100921 loff_t offset;
922 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100923 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100924 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200925 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200926 int needs_clflush_after = 0;
927 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200928 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700929
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200930 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700931 remain = args->size;
932
Daniel Vetter8c599672011-12-14 13:57:31 +0100933 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700934
Daniel Vetter58642882012-03-25 19:47:37 +0200935 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
936 /* If we're not in the cpu write domain, set ourself into the gtt
937 * write domain and manually flush cachelines (if required). This
938 * optimizes for the case when the gpu will use the data
939 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100940 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700941 ret = i915_gem_object_wait_rendering(obj, false);
942 if (ret)
943 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200944 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100945 /* Same trick applies to invalidate partially written cachelines read
946 * before writing. */
947 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
948 needs_clflush_before =
949 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200950
Chris Wilson755d2212012-09-04 21:02:55 +0100951 ret = i915_gem_object_get_pages(obj);
952 if (ret)
953 return ret;
954
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700955 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 i915_gem_object_pin_pages(obj);
958
Eric Anholt40123c12009-03-09 13:42:30 -0700959 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000960 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700961
Imre Deak67d5a502013-02-18 19:28:02 +0200962 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
963 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200964 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200965 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 if (remain <= 0)
968 break;
969
Eric Anholt40123c12009-03-09 13:42:30 -0700970 /* Operation in this page
971 *
Eric Anholt40123c12009-03-09 13:42:30 -0700972 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700973 * page_length = bytes to copy for this page
974 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100975 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700976
977 page_length = remain;
978 if ((shmem_page_offset + page_length) > PAGE_SIZE)
979 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 /* If we don't overwrite a cacheline completely we need to be
982 * careful to have up-to-date data by first clflushing. Don't
983 * overcomplicate things and flush the entire patch. */
984 partial_cacheline_write = needs_clflush_before &&
985 ((shmem_page_offset | page_length)
986 & (boot_cpu_data.x86_clflush_size - 1));
987
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
989 (page_to_phys(page) & (1 << 17)) != 0;
990
Daniel Vetterd174bd62012-03-25 19:47:40 +0200991 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
992 user_data, page_do_bit17_swizzling,
993 partial_cacheline_write,
994 needs_clflush_after);
995 if (ret == 0)
996 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700997
Daniel Vettere244a442012-03-25 19:47:28 +0200998 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200999 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001000 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1001 user_data, page_do_bit17_swizzling,
1002 partial_cacheline_write,
1003 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001004
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001006
Chris Wilson755d2212012-09-04 21:02:55 +01001007 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001009
Chris Wilson17793c92014-03-07 08:30:36 +00001010next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001011 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001012 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001013 offset += page_length;
1014 }
1015
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001016out:
Chris Wilson755d2212012-09-04 21:02:55 +01001017 i915_gem_object_unpin_pages(obj);
1018
Daniel Vettere244a442012-03-25 19:47:28 +02001019 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001020 /*
1021 * Fixup: Flush cpu caches in case we didn't flush the dirty
1022 * cachelines in-line while writing and the object moved
1023 * out of the cpu write domain while we've dropped the lock.
1024 */
1025 if (!needs_clflush_after &&
1026 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001027 if (i915_gem_clflush_object(obj, obj->pin_display))
1028 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001029 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001030 }
Eric Anholt40123c12009-03-09 13:42:30 -07001031
Daniel Vetter58642882012-03-25 19:47:37 +02001032 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001033 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001034
Rodrigo Vivide152b62015-07-07 16:28:51 -07001035 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001036 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001037}
1038
1039/**
1040 * Writes data to the object referenced by handle.
1041 *
1042 * On error, the contents of the buffer that were to be modified are undefined.
1043 */
1044int
1045i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001046 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001047{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001048 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001049 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001050 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001051 int ret;
1052
1053 if (args->size == 0)
1054 return 0;
1055
1056 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001057 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001058 args->size))
1059 return -EFAULT;
1060
Jani Nikulad330a952014-01-21 11:24:25 +02001061 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001062 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1063 args->size);
1064 if (ret)
1065 return -EFAULT;
1066 }
Eric Anholt673a3942008-07-30 12:06:12 -07001067
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 intel_runtime_pm_get(dev_priv);
1069
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001070 ret = i915_mutex_lock_interruptible(dev);
1071 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001072 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001073
Chris Wilson05394f32010-11-08 19:18:58 +00001074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001075 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001076 ret = -ENOENT;
1077 goto unlock;
1078 }
Eric Anholt673a3942008-07-30 12:06:12 -07001079
Chris Wilson7dcd2492010-09-26 20:21:44 +01001080 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001081 if (args->offset > obj->base.size ||
1082 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001083 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001084 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 }
1086
Daniel Vetter1286ff72012-05-10 15:25:09 +02001087 /* prime objects have no backing filp to GEM pread/pwrite
1088 * pages from.
1089 */
1090 if (!obj->base.filp) {
1091 ret = -EINVAL;
1092 goto out;
1093 }
1094
Chris Wilsondb53a302011-02-03 11:57:46 +00001095 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1096
Daniel Vetter935aaa62012-03-25 19:47:35 +02001097 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001098 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1099 * it would end up going through the fenced access, and we'll get
1100 * different detiling behavior between reading and writing.
1101 * pread/pwrite currently are reading and writing from the CPU
1102 * perspective, requiring manual detiling by the client.
1103 */
Chris Wilson2c225692013-08-09 12:26:45 +01001104 if (obj->tiling_mode == I915_TILING_NONE &&
1105 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1106 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001107 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001108 /* Note that the gtt paths might fail with non-page-backed user
1109 * pointers (e.g. gtt mappings when moving data between
1110 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001111 }
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Chris Wilson6a2c4232014-11-04 04:51:40 -08001113 if (ret == -EFAULT || ret == -ENOSPC) {
1114 if (obj->phys_handle)
1115 ret = i915_gem_phys_pwrite(obj, args, file);
1116 else
1117 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1118 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001119
Chris Wilson35b62a82010-09-26 20:23:38 +01001120out:
Chris Wilson05394f32010-11-08 19:18:58 +00001121 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001122unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001123 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001124put_rpm:
1125 intel_runtime_pm_put(dev_priv);
1126
Eric Anholt673a3942008-07-30 12:06:12 -07001127 return ret;
1128}
1129
Chris Wilsonb3612372012-08-24 09:35:08 +01001130int
Daniel Vetter33196de2012-11-14 17:14:05 +01001131i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001132 bool interruptible)
1133{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001134 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001135 /* Non-interruptible callers can't handle -EAGAIN, hence return
1136 * -EIO unconditionally for these. */
1137 if (!interruptible)
1138 return -EIO;
1139
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001140 /* Recovery complete, but the reset failed ... */
1141 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001142 return -EIO;
1143
McAulay, Alistair6689c162014-08-15 18:51:35 +01001144 /*
1145 * Check if GPU Reset is in progress - we need intel_ring_begin
1146 * to work properly to reinit the hw state while the gpu is
1147 * still marked as reset-in-progress. Handle this with a flag.
1148 */
1149 if (!error->reload_in_reset)
1150 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 }
1152
1153 return 0;
1154}
1155
Chris Wilson094f9a52013-09-25 17:34:55 +01001156static void fake_irq(unsigned long data)
1157{
1158 wake_up_process((struct task_struct *)data);
1159}
1160
1161static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001162 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001163{
1164 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1165}
1166
Daniel Vettereed29a52015-05-21 14:21:25 +02001167static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001168{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001169 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001170
Daniel Vettereed29a52015-05-21 14:21:25 +02001171 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001172 return -EBUSY;
1173
1174 timeout = jiffies + 1;
1175 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001176 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001177 return 0;
1178
1179 if (time_after_eq(jiffies, timeout))
1180 break;
1181
1182 cpu_relax_lowlatency();
1183 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001184 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001185 return 0;
1186
1187 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001188}
1189
Chris Wilsonb3612372012-08-24 09:35:08 +01001190/**
John Harrison9c654812014-11-24 18:49:35 +00001191 * __i915_wait_request - wait until execution of request has finished
1192 * @req: duh!
1193 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001194 * @interruptible: do an interruptible wait (normally yes)
1195 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1196 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001197 * Note: It is of utmost importance that the passed in seqno and reset_counter
1198 * values have been read by the caller in an smp safe manner. Where read-side
1199 * locks are involved, it is sufficient to read the reset_counter before
1200 * unlocking the lock that protects the seqno. For lockless tricks, the
1201 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1202 * inserted.
1203 *
John Harrison9c654812014-11-24 18:49:35 +00001204 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001205 * errno with remaining time filled in timeout argument.
1206 */
John Harrison9c654812014-11-24 18:49:35 +00001207int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001208 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001209 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001210 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001211 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001212{
John Harrison9c654812014-11-24 18:49:35 +00001213 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001214 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001215 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001216 const bool irq_test_in_progress =
1217 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001218 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001219 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001220 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001221 int ret;
1222
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001223 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001224
Chris Wilsonb4716182015-04-27 13:41:17 +01001225 if (list_empty(&req->list))
1226 return 0;
1227
John Harrison1b5a4332014-11-24 18:49:42 +00001228 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001229 return 0;
1230
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001231 timeout_expire = timeout ?
1232 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001233
Chris Wilson2e1b8732015-04-27 13:41:22 +01001234 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001235 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001236
Chris Wilson094f9a52013-09-25 17:34:55 +01001237 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001238 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001239 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001240
1241 /* Optimistic spin for the next jiffie before touching IRQs */
1242 ret = __i915_spin_request(req);
1243 if (ret == 0)
1244 goto out;
1245
1246 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1247 ret = -ENODEV;
1248 goto out;
1249 }
1250
Chris Wilson094f9a52013-09-25 17:34:55 +01001251 for (;;) {
1252 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001253
Chris Wilson094f9a52013-09-25 17:34:55 +01001254 prepare_to_wait(&ring->irq_queue, &wait,
1255 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001256
Daniel Vetterf69061b2012-12-06 09:01:42 +01001257 /* We need to check whether any gpu reset happened in between
1258 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001259 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1260 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1261 * is truely gone. */
1262 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1263 if (ret == 0)
1264 ret = -EAGAIN;
1265 break;
1266 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001267
John Harrison1b5a4332014-11-24 18:49:42 +00001268 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 ret = 0;
1270 break;
1271 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001272
Chris Wilson094f9a52013-09-25 17:34:55 +01001273 if (interruptible && signal_pending(current)) {
1274 ret = -ERESTARTSYS;
1275 break;
1276 }
1277
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001278 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001279 ret = -ETIME;
1280 break;
1281 }
1282
1283 timer.function = NULL;
1284 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001285 unsigned long expire;
1286
Chris Wilson094f9a52013-09-25 17:34:55 +01001287 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001288 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001289 mod_timer(&timer, expire);
1290 }
1291
Chris Wilson5035c272013-10-04 09:58:46 +01001292 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001293
Chris Wilson094f9a52013-09-25 17:34:55 +01001294 if (timer.function) {
1295 del_singleshot_timer_sync(&timer);
1296 destroy_timer_on_stack(&timer);
1297 }
1298 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001299 if (!irq_test_in_progress)
1300 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001301
1302 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001303
Chris Wilson2def4ad92015-04-07 16:20:41 +01001304out:
1305 now = ktime_get_raw_ns();
1306 trace_i915_gem_request_wait_end(req);
1307
Chris Wilsonb3612372012-08-24 09:35:08 +01001308 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001309 s64 tres = *timeout - (now - before);
1310
1311 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001312
1313 /*
1314 * Apparently ktime isn't accurate enough and occasionally has a
1315 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1316 * things up to make the test happy. We allow up to 1 jiffy.
1317 *
1318 * This is a regrssion from the timespec->ktime conversion.
1319 */
1320 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1321 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001322 }
1323
Chris Wilson094f9a52013-09-25 17:34:55 +01001324 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001325}
1326
John Harrisonfcfa423c2015-05-29 17:44:12 +01001327int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1328 struct drm_file *file)
1329{
1330 struct drm_i915_private *dev_private;
1331 struct drm_i915_file_private *file_priv;
1332
1333 WARN_ON(!req || !file || req->file_priv);
1334
1335 if (!req || !file)
1336 return -EINVAL;
1337
1338 if (req->file_priv)
1339 return -EINVAL;
1340
1341 dev_private = req->ring->dev->dev_private;
1342 file_priv = file->driver_priv;
1343
1344 spin_lock(&file_priv->mm.lock);
1345 req->file_priv = file_priv;
1346 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1347 spin_unlock(&file_priv->mm.lock);
1348
1349 req->pid = get_pid(task_pid(current));
1350
1351 return 0;
1352}
1353
Chris Wilsonb4716182015-04-27 13:41:17 +01001354static inline void
1355i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1356{
1357 struct drm_i915_file_private *file_priv = request->file_priv;
1358
1359 if (!file_priv)
1360 return;
1361
1362 spin_lock(&file_priv->mm.lock);
1363 list_del(&request->client_list);
1364 request->file_priv = NULL;
1365 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001366
1367 put_pid(request->pid);
1368 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001369}
1370
1371static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1372{
1373 trace_i915_gem_request_retire(request);
1374
1375 /* We know the GPU must have read the request to have
1376 * sent us the seqno + interrupt, so use the position
1377 * of tail of the request to update the last known position
1378 * of the GPU head.
1379 *
1380 * Note this requires that we are always called in request
1381 * completion order.
1382 */
1383 request->ringbuf->last_retired_head = request->postfix;
1384
1385 list_del_init(&request->list);
1386 i915_gem_request_remove_from_client(request);
1387
Chris Wilsonb4716182015-04-27 13:41:17 +01001388 i915_gem_request_unreference(request);
1389}
1390
1391static void
1392__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1393{
1394 struct intel_engine_cs *engine = req->ring;
1395 struct drm_i915_gem_request *tmp;
1396
1397 lockdep_assert_held(&engine->dev->struct_mutex);
1398
1399 if (list_empty(&req->list))
1400 return;
1401
1402 do {
1403 tmp = list_first_entry(&engine->request_list,
1404 typeof(*tmp), list);
1405
1406 i915_gem_request_retire(tmp);
1407 } while (tmp != req);
1408
1409 WARN_ON(i915_verify_lists(engine->dev));
1410}
1411
Chris Wilsonb3612372012-08-24 09:35:08 +01001412/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001413 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001414 * request and object lists appropriately for that event.
1415 */
1416int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001417i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001418{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001419 struct drm_device *dev;
1420 struct drm_i915_private *dev_priv;
1421 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001422 int ret;
1423
Daniel Vettera4b3a572014-11-26 14:17:05 +01001424 BUG_ON(req == NULL);
1425
1426 dev = req->ring->dev;
1427 dev_priv = dev->dev_private;
1428 interruptible = dev_priv->mm.interruptible;
1429
Chris Wilsonb3612372012-08-24 09:35:08 +01001430 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001431
Daniel Vetter33196de2012-11-14 17:14:05 +01001432 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001433 if (ret)
1434 return ret;
1435
Chris Wilsonb4716182015-04-27 13:41:17 +01001436 ret = __i915_wait_request(req,
1437 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001438 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001439 if (ret)
1440 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001441
Chris Wilsonb4716182015-04-27 13:41:17 +01001442 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001443 return 0;
1444}
1445
Chris Wilsonb3612372012-08-24 09:35:08 +01001446/**
1447 * Ensures that all rendering to the object has completed and the object is
1448 * safe to unbind from the GTT or access from the CPU.
1449 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001450int
Chris Wilsonb3612372012-08-24 09:35:08 +01001451i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1452 bool readonly)
1453{
Chris Wilsonb4716182015-04-27 13:41:17 +01001454 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001455
Chris Wilsonb4716182015-04-27 13:41:17 +01001456 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001457 return 0;
1458
Chris Wilsonb4716182015-04-27 13:41:17 +01001459 if (readonly) {
1460 if (obj->last_write_req != NULL) {
1461 ret = i915_wait_request(obj->last_write_req);
1462 if (ret)
1463 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001464
Chris Wilsonb4716182015-04-27 13:41:17 +01001465 i = obj->last_write_req->ring->id;
1466 if (obj->last_read_req[i] == obj->last_write_req)
1467 i915_gem_object_retire__read(obj, i);
1468 else
1469 i915_gem_object_retire__write(obj);
1470 }
1471 } else {
1472 for (i = 0; i < I915_NUM_RINGS; i++) {
1473 if (obj->last_read_req[i] == NULL)
1474 continue;
1475
1476 ret = i915_wait_request(obj->last_read_req[i]);
1477 if (ret)
1478 return ret;
1479
1480 i915_gem_object_retire__read(obj, i);
1481 }
1482 RQ_BUG_ON(obj->active);
1483 }
1484
1485 return 0;
1486}
1487
1488static void
1489i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1490 struct drm_i915_gem_request *req)
1491{
1492 int ring = req->ring->id;
1493
1494 if (obj->last_read_req[ring] == req)
1495 i915_gem_object_retire__read(obj, ring);
1496 else if (obj->last_write_req == req)
1497 i915_gem_object_retire__write(obj);
1498
1499 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001500}
1501
Chris Wilson3236f572012-08-24 09:35:09 +01001502/* A nonblocking variant of the above wait. This is a highly dangerous routine
1503 * as the object state may change during this call.
1504 */
1505static __must_check int
1506i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001507 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001508 bool readonly)
1509{
1510 struct drm_device *dev = obj->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001512 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001513 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001514 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001515
1516 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1517 BUG_ON(!dev_priv->mm.interruptible);
1518
Chris Wilsonb4716182015-04-27 13:41:17 +01001519 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001520 return 0;
1521
Daniel Vetter33196de2012-11-14 17:14:05 +01001522 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001523 if (ret)
1524 return ret;
1525
Daniel Vetterf69061b2012-12-06 09:01:42 +01001526 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001527
Chris Wilsonb4716182015-04-27 13:41:17 +01001528 if (readonly) {
1529 struct drm_i915_gem_request *req;
1530
1531 req = obj->last_write_req;
1532 if (req == NULL)
1533 return 0;
1534
Chris Wilsonb4716182015-04-27 13:41:17 +01001535 requests[n++] = i915_gem_request_reference(req);
1536 } else {
1537 for (i = 0; i < I915_NUM_RINGS; i++) {
1538 struct drm_i915_gem_request *req;
1539
1540 req = obj->last_read_req[i];
1541 if (req == NULL)
1542 continue;
1543
Chris Wilsonb4716182015-04-27 13:41:17 +01001544 requests[n++] = i915_gem_request_reference(req);
1545 }
1546 }
1547
1548 mutex_unlock(&dev->struct_mutex);
1549 for (i = 0; ret == 0 && i < n; i++)
1550 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001551 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001552 mutex_lock(&dev->struct_mutex);
1553
Chris Wilsonb4716182015-04-27 13:41:17 +01001554 for (i = 0; i < n; i++) {
1555 if (ret == 0)
1556 i915_gem_object_retire_request(obj, requests[i]);
1557 i915_gem_request_unreference(requests[i]);
1558 }
1559
1560 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001561}
1562
Chris Wilson2e1b8732015-04-27 13:41:22 +01001563static struct intel_rps_client *to_rps_client(struct drm_file *file)
1564{
1565 struct drm_i915_file_private *fpriv = file->driver_priv;
1566 return &fpriv->rps;
1567}
1568
Eric Anholt673a3942008-07-30 12:06:12 -07001569/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001570 * Called when user space prepares to use an object with the CPU, either
1571 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001572 */
1573int
1574i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001575 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001576{
1577 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001578 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001579 uint32_t read_domains = args->read_domains;
1580 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001581 int ret;
1582
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001583 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001584 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001585 return -EINVAL;
1586
Chris Wilson21d509e2009-06-06 09:46:02 +01001587 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001588 return -EINVAL;
1589
1590 /* Having something in the write domain implies it's in the read
1591 * domain, and only that read domain. Enforce that in the request.
1592 */
1593 if (write_domain != 0 && read_domains != write_domain)
1594 return -EINVAL;
1595
Chris Wilson76c1dec2010-09-25 11:22:51 +01001596 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001597 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001598 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001599
Chris Wilson05394f32010-11-08 19:18:58 +00001600 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001601 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001602 ret = -ENOENT;
1603 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001604 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001605
Chris Wilson3236f572012-08-24 09:35:09 +01001606 /* Try to flush the object off the GPU without holding the lock.
1607 * We will repeat the flush holding the lock in the normal manner
1608 * to catch cases where we are gazumped.
1609 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001610 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001611 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001612 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001613 if (ret)
1614 goto unref;
1615
Chris Wilson43566de2015-01-02 16:29:29 +05301616 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001617 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301618 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001619 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001620
Daniel Vetter031b6982015-06-26 19:35:16 +02001621 if (write_domain != 0)
1622 intel_fb_obj_invalidate(obj,
1623 write_domain == I915_GEM_DOMAIN_GTT ?
1624 ORIGIN_GTT : ORIGIN_CPU);
1625
Chris Wilson3236f572012-08-24 09:35:09 +01001626unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001627 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001628unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001629 mutex_unlock(&dev->struct_mutex);
1630 return ret;
1631}
1632
1633/**
1634 * Called when user space has done writes to this buffer
1635 */
1636int
1637i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001638 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001639{
1640 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001641 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001642 int ret = 0;
1643
Chris Wilson76c1dec2010-09-25 11:22:51 +01001644 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001645 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001646 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001647
Chris Wilson05394f32010-11-08 19:18:58 +00001648 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001649 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001650 ret = -ENOENT;
1651 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001652 }
1653
Eric Anholt673a3942008-07-30 12:06:12 -07001654 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001655 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001656 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001657
Chris Wilson05394f32010-11-08 19:18:58 +00001658 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001659unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001660 mutex_unlock(&dev->struct_mutex);
1661 return ret;
1662}
1663
1664/**
1665 * Maps the contents of an object, returning the address it is mapped
1666 * into.
1667 *
1668 * While the mapping holds a reference on the contents of the object, it doesn't
1669 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001670 *
1671 * IMPORTANT:
1672 *
1673 * DRM driver writers who look a this function as an example for how to do GEM
1674 * mmap support, please don't implement mmap support like here. The modern way
1675 * to implement DRM mmap support is with an mmap offset ioctl (like
1676 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1677 * That way debug tooling like valgrind will understand what's going on, hiding
1678 * the mmap call in a driver private ioctl will break that. The i915 driver only
1679 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001680 */
1681int
1682i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001683 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001684{
1685 struct drm_i915_gem_mmap *args = data;
1686 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001687 unsigned long addr;
1688
Akash Goel1816f922015-01-02 16:29:30 +05301689 if (args->flags & ~(I915_MMAP_WC))
1690 return -EINVAL;
1691
1692 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1693 return -ENODEV;
1694
Chris Wilson05394f32010-11-08 19:18:58 +00001695 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001696 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001697 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001698
Daniel Vetter1286ff72012-05-10 15:25:09 +02001699 /* prime objects have no backing filp to GEM mmap
1700 * pages from.
1701 */
1702 if (!obj->filp) {
1703 drm_gem_object_unreference_unlocked(obj);
1704 return -EINVAL;
1705 }
1706
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001707 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001708 PROT_READ | PROT_WRITE, MAP_SHARED,
1709 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301710 if (args->flags & I915_MMAP_WC) {
1711 struct mm_struct *mm = current->mm;
1712 struct vm_area_struct *vma;
1713
1714 down_write(&mm->mmap_sem);
1715 vma = find_vma(mm, addr);
1716 if (vma)
1717 vma->vm_page_prot =
1718 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1719 else
1720 addr = -ENOMEM;
1721 up_write(&mm->mmap_sem);
1722 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001723 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001724 if (IS_ERR((void *)addr))
1725 return addr;
1726
1727 args->addr_ptr = (uint64_t) addr;
1728
1729 return 0;
1730}
1731
Jesse Barnesde151cf2008-11-12 10:03:55 -08001732/**
1733 * i915_gem_fault - fault a page into the GTT
1734 * vma: VMA in question
1735 * vmf: fault info
1736 *
1737 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1738 * from userspace. The fault handler takes care of binding the object to
1739 * the GTT (if needed), allocating and programming a fence register (again,
1740 * only if needed based on whether the old reg is still valid or the object
1741 * is tiled) and inserting a new PTE into the faulting process.
1742 *
1743 * Note that the faulting process may involve evicting existing objects
1744 * from the GTT and/or fence registers to make room. So performance may
1745 * suffer if the GTT working set is large or there are few fence registers
1746 * left.
1747 */
1748int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1749{
Chris Wilson05394f32010-11-08 19:18:58 +00001750 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1751 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001752 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001753 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001754 pgoff_t page_offset;
1755 unsigned long pfn;
1756 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001757 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001758
Paulo Zanonif65c9162013-11-27 18:20:34 -02001759 intel_runtime_pm_get(dev_priv);
1760
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761 /* We don't use vmf->pgoff since that has the fake offset */
1762 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1763 PAGE_SHIFT;
1764
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001765 ret = i915_mutex_lock_interruptible(dev);
1766 if (ret)
1767 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001768
Chris Wilsondb53a302011-02-03 11:57:46 +00001769 trace_i915_gem_object_fault(obj, page_offset, true, write);
1770
Chris Wilson6e4930f2014-02-07 18:37:06 -02001771 /* Try to flush the object off the GPU first without holding the lock.
1772 * Upon reacquiring the lock, we will perform our sanity checks and then
1773 * repeat the flush holding the lock in the normal manner to catch cases
1774 * where we are gazumped.
1775 */
1776 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1777 if (ret)
1778 goto unlock;
1779
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001780 /* Access to snoopable pages through the GTT is incoherent. */
1781 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001782 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001783 goto unlock;
1784 }
1785
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001786 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001787 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1788 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001789 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001790
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001791 memset(&view, 0, sizeof(view));
1792 view.type = I915_GGTT_VIEW_PARTIAL;
1793 view.params.partial.offset = rounddown(page_offset, chunk_size);
1794 view.params.partial.size =
1795 min_t(unsigned int,
1796 chunk_size,
1797 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1798 view.params.partial.offset);
1799 }
1800
1801 /* Now pin it into the GTT if needed */
1802 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001803 if (ret)
1804 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001805
Chris Wilsonc9839302012-11-20 10:45:17 +00001806 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1807 if (ret)
1808 goto unpin;
1809
1810 ret = i915_gem_object_get_fence(obj);
1811 if (ret)
1812 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001813
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001814 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001815 pfn = dev_priv->gtt.mappable_base +
1816 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001817 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001818
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001819 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1820 /* Overriding existing pages in partial view does not cause
1821 * us any trouble as TLBs are still valid because the fault
1822 * is due to userspace losing part of the mapping or never
1823 * having accessed it before (at this partials' range).
1824 */
1825 unsigned long base = vma->vm_start +
1826 (view.params.partial.offset << PAGE_SHIFT);
1827 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001828
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001829 for (i = 0; i < view.params.partial.size; i++) {
1830 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001831 if (ret)
1832 break;
1833 }
1834
1835 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001836 } else {
1837 if (!obj->fault_mappable) {
1838 unsigned long size = min_t(unsigned long,
1839 vma->vm_end - vma->vm_start,
1840 obj->base.size);
1841 int i;
1842
1843 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1844 ret = vm_insert_pfn(vma,
1845 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1846 pfn + i);
1847 if (ret)
1848 break;
1849 }
1850
1851 obj->fault_mappable = true;
1852 } else
1853 ret = vm_insert_pfn(vma,
1854 (unsigned long)vmf->virtual_address,
1855 pfn + page_offset);
1856 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001857unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001858 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001859unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001860 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001861out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001862 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001863 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001864 /*
1865 * We eat errors when the gpu is terminally wedged to avoid
1866 * userspace unduly crashing (gl has no provisions for mmaps to
1867 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1868 * and so needs to be reported.
1869 */
1870 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001871 ret = VM_FAULT_SIGBUS;
1872 break;
1873 }
Chris Wilson045e7692010-11-07 09:18:22 +00001874 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001875 /*
1876 * EAGAIN means the gpu is hung and we'll wait for the error
1877 * handler to reset everything when re-faulting in
1878 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001879 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001880 case 0:
1881 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001882 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001883 case -EBUSY:
1884 /*
1885 * EBUSY is ok: this just means that another thread
1886 * already did the job.
1887 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001888 ret = VM_FAULT_NOPAGE;
1889 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001891 ret = VM_FAULT_OOM;
1892 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001893 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001894 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001895 ret = VM_FAULT_SIGBUS;
1896 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001897 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001898 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001899 ret = VM_FAULT_SIGBUS;
1900 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001902
1903 intel_runtime_pm_put(dev_priv);
1904 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001905}
1906
1907/**
Chris Wilson901782b2009-07-10 08:18:50 +01001908 * i915_gem_release_mmap - remove physical page mappings
1909 * @obj: obj in question
1910 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001911 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001912 * relinquish ownership of the pages back to the system.
1913 *
1914 * It is vital that we remove the page mapping if we have mapped a tiled
1915 * object through the GTT and then lose the fence register due to
1916 * resource pressure. Similarly if the object has been moved out of the
1917 * aperture, than pages mapped into userspace must be revoked. Removing the
1918 * mapping will then trigger a page fault on the next user access, allowing
1919 * fixup by i915_gem_fault().
1920 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001921void
Chris Wilson05394f32010-11-08 19:18:58 +00001922i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001923{
Chris Wilson6299f992010-11-24 12:23:44 +00001924 if (!obj->fault_mappable)
1925 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001926
David Herrmann6796cb12014-01-03 14:24:19 +01001927 drm_vma_node_unmap(&obj->base.vma_node,
1928 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001929 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001930}
1931
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001932void
1933i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1934{
1935 struct drm_i915_gem_object *obj;
1936
1937 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1938 i915_gem_release_mmap(obj);
1939}
1940
Imre Deak0fa87792013-01-07 21:47:35 +02001941uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001942i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001943{
Chris Wilsone28f8712011-07-18 13:11:49 -07001944 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001945
1946 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001947 tiling_mode == I915_TILING_NONE)
1948 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001949
1950 /* Previous chips need a power-of-two fence region when tiling */
1951 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001952 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001953 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001954 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001955
Chris Wilsone28f8712011-07-18 13:11:49 -07001956 while (gtt_size < size)
1957 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001958
Chris Wilsone28f8712011-07-18 13:11:49 -07001959 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001960}
1961
Jesse Barnesde151cf2008-11-12 10:03:55 -08001962/**
1963 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1964 * @obj: object to check
1965 *
1966 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001967 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001968 */
Imre Deakd8651102013-01-07 21:47:33 +02001969uint32_t
1970i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1971 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001972{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001973 /*
1974 * Minimum alignment is 4k (GTT page size), but might be greater
1975 * if a fence register is needed for the object.
1976 */
Imre Deakd8651102013-01-07 21:47:33 +02001977 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001978 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001979 return 4096;
1980
1981 /*
1982 * Previous chips need to be aligned to the size of the smallest
1983 * fence register that can contain the object.
1984 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001985 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001986}
1987
Chris Wilsond8cb5082012-08-11 15:41:03 +01001988static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1989{
1990 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1991 int ret;
1992
David Herrmann0de23972013-07-24 21:07:52 +02001993 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001994 return 0;
1995
Daniel Vetterda494d72012-12-20 15:11:16 +01001996 dev_priv->mm.shrinker_no_lock_stealing = true;
1997
Chris Wilsond8cb5082012-08-11 15:41:03 +01001998 ret = drm_gem_create_mmap_offset(&obj->base);
1999 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002000 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002001
2002 /* Badly fragmented mmap space? The only way we can recover
2003 * space is by destroying unwanted objects. We can't randomly release
2004 * mmap_offsets as userspace expects them to be persistent for the
2005 * lifetime of the objects. The closest we can is to release the
2006 * offsets on purgeable objects by truncating it and marking it purged,
2007 * which prevents userspace from ever using that object again.
2008 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002009 i915_gem_shrink(dev_priv,
2010 obj->base.size >> PAGE_SHIFT,
2011 I915_SHRINK_BOUND |
2012 I915_SHRINK_UNBOUND |
2013 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002014 ret = drm_gem_create_mmap_offset(&obj->base);
2015 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002016 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002017
2018 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002019 ret = drm_gem_create_mmap_offset(&obj->base);
2020out:
2021 dev_priv->mm.shrinker_no_lock_stealing = false;
2022
2023 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002024}
2025
2026static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2027{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002028 drm_gem_free_mmap_offset(&obj->base);
2029}
2030
Dave Airlieda6b51d2014-12-24 13:11:17 +10002031int
Dave Airlieff72145b2011-02-07 12:16:14 +10002032i915_gem_mmap_gtt(struct drm_file *file,
2033 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002034 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002035 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002036{
Chris Wilson05394f32010-11-08 19:18:58 +00002037 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002038 int ret;
2039
Chris Wilson76c1dec2010-09-25 11:22:51 +01002040 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002041 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002042 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002043
Dave Airlieff72145b2011-02-07 12:16:14 +10002044 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002045 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002046 ret = -ENOENT;
2047 goto unlock;
2048 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002049
Chris Wilson05394f32010-11-08 19:18:58 +00002050 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002051 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002052 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002053 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002054 }
2055
Chris Wilsond8cb5082012-08-11 15:41:03 +01002056 ret = i915_gem_object_create_mmap_offset(obj);
2057 if (ret)
2058 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002059
David Herrmann0de23972013-07-24 21:07:52 +02002060 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002061
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002062out:
Chris Wilson05394f32010-11-08 19:18:58 +00002063 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002064unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002065 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002066 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002067}
2068
Dave Airlieff72145b2011-02-07 12:16:14 +10002069/**
2070 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2071 * @dev: DRM device
2072 * @data: GTT mapping ioctl data
2073 * @file: GEM object info
2074 *
2075 * Simply returns the fake offset to userspace so it can mmap it.
2076 * The mmap call will end up in drm_gem_mmap(), which will set things
2077 * up so we can get faults in the handler above.
2078 *
2079 * The fault handler will take care of binding the object into the GTT
2080 * (since it may have been evicted to make room for something), allocating
2081 * a fence register, and mapping the appropriate aperture address into
2082 * userspace.
2083 */
2084int
2085i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2086 struct drm_file *file)
2087{
2088 struct drm_i915_gem_mmap_gtt *args = data;
2089
Dave Airlieda6b51d2014-12-24 13:11:17 +10002090 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002091}
2092
Daniel Vetter225067e2012-08-20 10:23:20 +02002093/* Immediately discard the backing storage */
2094static void
2095i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002097 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002098
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002099 if (obj->base.filp == NULL)
2100 return;
2101
Daniel Vetter225067e2012-08-20 10:23:20 +02002102 /* Our goal here is to return as much of the memory as
2103 * is possible back to the system as we are called from OOM.
2104 * To do this we must instruct the shmfs to drop all of its
2105 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002106 */
Chris Wilson55372522014-03-25 13:23:06 +00002107 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002108 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002109}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002110
Chris Wilson55372522014-03-25 13:23:06 +00002111/* Try to discard unwanted pages */
2112static void
2113i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002114{
Chris Wilson55372522014-03-25 13:23:06 +00002115 struct address_space *mapping;
2116
2117 switch (obj->madv) {
2118 case I915_MADV_DONTNEED:
2119 i915_gem_object_truncate(obj);
2120 case __I915_MADV_PURGED:
2121 return;
2122 }
2123
2124 if (obj->base.filp == NULL)
2125 return;
2126
2127 mapping = file_inode(obj->base.filp)->i_mapping,
2128 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002129}
2130
Chris Wilson5cdf5882010-09-27 15:51:07 +01002131static void
Chris Wilson05394f32010-11-08 19:18:58 +00002132i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002133{
Imre Deak90797e62013-02-18 19:28:03 +02002134 struct sg_page_iter sg_iter;
2135 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002136
Chris Wilson05394f32010-11-08 19:18:58 +00002137 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002138
Chris Wilson6c085a72012-08-20 11:40:46 +02002139 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2140 if (ret) {
2141 /* In the event of a disaster, abandon all caches and
2142 * hope for the best.
2143 */
2144 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002145 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002146 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2147 }
2148
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002149 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002150 i915_gem_object_save_bit_17_swizzle(obj);
2151
Chris Wilson05394f32010-11-08 19:18:58 +00002152 if (obj->madv == I915_MADV_DONTNEED)
2153 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002154
Imre Deak90797e62013-02-18 19:28:03 +02002155 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002156 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002157
Chris Wilson05394f32010-11-08 19:18:58 +00002158 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002159 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002160
Chris Wilson05394f32010-11-08 19:18:58 +00002161 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002162 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002163
Chris Wilson9da3da62012-06-01 15:20:22 +01002164 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002165 }
Chris Wilson05394f32010-11-08 19:18:58 +00002166 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002167
Chris Wilson9da3da62012-06-01 15:20:22 +01002168 sg_free_table(obj->pages);
2169 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002170}
2171
Chris Wilsondd624af2013-01-15 12:39:35 +00002172int
Chris Wilson37e680a2012-06-07 15:38:42 +01002173i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2174{
2175 const struct drm_i915_gem_object_ops *ops = obj->ops;
2176
Chris Wilson2f745ad2012-09-04 21:02:58 +01002177 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002178 return 0;
2179
Chris Wilsona5570172012-09-04 21:02:54 +01002180 if (obj->pages_pin_count)
2181 return -EBUSY;
2182
Ben Widawsky98438772013-07-31 17:00:12 -07002183 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002184
Chris Wilsona2165e32012-12-03 11:49:00 +00002185 /* ->put_pages might need to allocate memory for the bit17 swizzle
2186 * array, hence protect them from being reaped by removing them from gtt
2187 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002188 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002189
Chris Wilson37e680a2012-06-07 15:38:42 +01002190 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002191 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002192
Chris Wilson55372522014-03-25 13:23:06 +00002193 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002194
2195 return 0;
2196}
2197
Chris Wilson37e680a2012-06-07 15:38:42 +01002198static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002199i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002200{
Chris Wilson6c085a72012-08-20 11:40:46 +02002201 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002202 int page_count, i;
2203 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002204 struct sg_table *st;
2205 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002206 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002207 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002208 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002209 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002210
Chris Wilson6c085a72012-08-20 11:40:46 +02002211 /* Assert that the object is not currently in any GPU domain. As it
2212 * wasn't in the GTT, there shouldn't be any way it could have been in
2213 * a GPU cache
2214 */
2215 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2216 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2217
Chris Wilson9da3da62012-06-01 15:20:22 +01002218 st = kmalloc(sizeof(*st), GFP_KERNEL);
2219 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002220 return -ENOMEM;
2221
Chris Wilson9da3da62012-06-01 15:20:22 +01002222 page_count = obj->base.size / PAGE_SIZE;
2223 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002224 kfree(st);
2225 return -ENOMEM;
2226 }
2227
2228 /* Get the list of pages out of our struct file. They'll be pinned
2229 * at this point until we release them.
2230 *
2231 * Fail silently without starting the shrinker
2232 */
Al Viro496ad9a2013-01-23 17:07:38 -05002233 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002234 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002235 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002236 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002237 sg = st->sgl;
2238 st->nents = 0;
2239 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002240 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2241 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002242 i915_gem_shrink(dev_priv,
2243 page_count,
2244 I915_SHRINK_BOUND |
2245 I915_SHRINK_UNBOUND |
2246 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002247 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2248 }
2249 if (IS_ERR(page)) {
2250 /* We've tried hard to allocate the memory by reaping
2251 * our own buffer, now let the real VM do its job and
2252 * go down in flames if truly OOM.
2253 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002254 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002255 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002256 if (IS_ERR(page))
2257 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002258 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002259#ifdef CONFIG_SWIOTLB
2260 if (swiotlb_nr_tbl()) {
2261 st->nents++;
2262 sg_set_page(sg, page, PAGE_SIZE, 0);
2263 sg = sg_next(sg);
2264 continue;
2265 }
2266#endif
Imre Deak90797e62013-02-18 19:28:03 +02002267 if (!i || page_to_pfn(page) != last_pfn + 1) {
2268 if (i)
2269 sg = sg_next(sg);
2270 st->nents++;
2271 sg_set_page(sg, page, PAGE_SIZE, 0);
2272 } else {
2273 sg->length += PAGE_SIZE;
2274 }
2275 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002276
2277 /* Check that the i965g/gm workaround works. */
2278 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002279 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002280#ifdef CONFIG_SWIOTLB
2281 if (!swiotlb_nr_tbl())
2282#endif
2283 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002284 obj->pages = st;
2285
Eric Anholt673a3942008-07-30 12:06:12 -07002286 if (i915_gem_object_needs_bit17_swizzle(obj))
2287 i915_gem_object_do_bit_17_swizzle(obj);
2288
Daniel Vetter656bfa32014-11-20 09:26:30 +01002289 if (obj->tiling_mode != I915_TILING_NONE &&
2290 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2291 i915_gem_object_pin_pages(obj);
2292
Eric Anholt673a3942008-07-30 12:06:12 -07002293 return 0;
2294
2295err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002296 sg_mark_end(sg);
2297 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002298 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002299 sg_free_table(st);
2300 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002301
2302 /* shmemfs first checks if there is enough memory to allocate the page
2303 * and reports ENOSPC should there be insufficient, along with the usual
2304 * ENOMEM for a genuine allocation failure.
2305 *
2306 * We use ENOSPC in our driver to mean that we have run out of aperture
2307 * space and so want to translate the error from shmemfs back to our
2308 * usual understanding of ENOMEM.
2309 */
2310 if (PTR_ERR(page) == -ENOSPC)
2311 return -ENOMEM;
2312 else
2313 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002314}
2315
Chris Wilson37e680a2012-06-07 15:38:42 +01002316/* Ensure that the associated pages are gathered from the backing storage
2317 * and pinned into our object. i915_gem_object_get_pages() may be called
2318 * multiple times before they are released by a single call to
2319 * i915_gem_object_put_pages() - once the pages are no longer referenced
2320 * either as a result of memory pressure (reaping pages under the shrinker)
2321 * or as the object is itself released.
2322 */
2323int
2324i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2325{
2326 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2327 const struct drm_i915_gem_object_ops *ops = obj->ops;
2328 int ret;
2329
Chris Wilson2f745ad2012-09-04 21:02:58 +01002330 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002331 return 0;
2332
Chris Wilson43e28f02013-01-08 10:53:09 +00002333 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002334 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002335 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002336 }
2337
Chris Wilsona5570172012-09-04 21:02:54 +01002338 BUG_ON(obj->pages_pin_count);
2339
Chris Wilson37e680a2012-06-07 15:38:42 +01002340 ret = ops->get_pages(obj);
2341 if (ret)
2342 return ret;
2343
Ben Widawsky35c20a62013-05-31 11:28:48 -07002344 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002345
2346 obj->get_page.sg = obj->pages->sgl;
2347 obj->get_page.last = 0;
2348
Chris Wilson37e680a2012-06-07 15:38:42 +01002349 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002350}
2351
Ben Widawskye2d05a82013-09-24 09:57:58 -07002352void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002353 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002354{
Chris Wilsonb4716182015-04-27 13:41:17 +01002355 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002356 struct intel_engine_cs *ring;
2357
2358 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002359
2360 /* Add a reference if we're newly entering the active list. */
2361 if (obj->active == 0)
2362 drm_gem_object_reference(&obj->base);
2363 obj->active |= intel_ring_flag(ring);
2364
2365 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002366 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002367
Ben Widawskye2d05a82013-09-24 09:57:58 -07002368 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002369}
2370
Chris Wilsoncaea7472010-11-12 13:53:37 +00002371static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002372i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2373{
2374 RQ_BUG_ON(obj->last_write_req == NULL);
2375 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2376
2377 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002378 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002379}
2380
2381static void
2382i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002383{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002384 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002385
Chris Wilsonb4716182015-04-27 13:41:17 +01002386 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2387 RQ_BUG_ON(!(obj->active & (1 << ring)));
2388
2389 list_del_init(&obj->ring_list[ring]);
2390 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2391
2392 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2393 i915_gem_object_retire__write(obj);
2394
2395 obj->active &= ~(1 << ring);
2396 if (obj->active)
2397 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002398
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002399 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2400 if (!list_empty(&vma->mm_list))
2401 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002402 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002403
John Harrison97b2a6a2014-11-24 18:49:26 +00002404 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002405 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002406}
2407
Chris Wilson9d7730912012-11-27 16:22:52 +00002408static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002409i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002410{
Chris Wilson9d7730912012-11-27 16:22:52 +00002411 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002412 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002413 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002414
Chris Wilson107f27a52012-12-10 13:56:17 +02002415 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002416 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002417 ret = intel_ring_idle(ring);
2418 if (ret)
2419 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002420 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002421 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002422
2423 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002424 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002425 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002426
Ben Widawskyebc348b2014-04-29 14:52:28 -07002427 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2428 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002429 }
2430
2431 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002432}
2433
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002434int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2435{
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 int ret;
2438
2439 if (seqno == 0)
2440 return -EINVAL;
2441
2442 /* HWS page needs to be set less than what we
2443 * will inject to ring
2444 */
2445 ret = i915_gem_init_seqno(dev, seqno - 1);
2446 if (ret)
2447 return ret;
2448
2449 /* Carefully set the last_seqno value so that wrap
2450 * detection still works
2451 */
2452 dev_priv->next_seqno = seqno;
2453 dev_priv->last_seqno = seqno - 1;
2454 if (dev_priv->last_seqno == 0)
2455 dev_priv->last_seqno--;
2456
2457 return 0;
2458}
2459
Chris Wilson9d7730912012-11-27 16:22:52 +00002460int
2461i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002462{
Chris Wilson9d7730912012-11-27 16:22:52 +00002463 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002464
Chris Wilson9d7730912012-11-27 16:22:52 +00002465 /* reserve 0 for non-seqno */
2466 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002467 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002468 if (ret)
2469 return ret;
2470
2471 dev_priv->next_seqno = 1;
2472 }
2473
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002474 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002475 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002476}
2477
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002478/*
2479 * NB: This function is not allowed to fail. Doing so would mean the the
2480 * request is not being tracked for completion but the work itself is
2481 * going to happen on the hardware. This would be a Bad Thing(tm).
2482 */
John Harrison75289872015-05-29 17:43:49 +01002483void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002484 struct drm_i915_gem_object *obj,
2485 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002486{
John Harrison75289872015-05-29 17:43:49 +01002487 struct intel_engine_cs *ring;
2488 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002489 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002490 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002491 int ret;
2492
Oscar Mateo48e29f52014-07-24 17:04:29 +01002493 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002494 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002495
John Harrison75289872015-05-29 17:43:49 +01002496 ring = request->ring;
2497 dev_priv = ring->dev->dev_private;
2498 ringbuf = request->ringbuf;
2499
John Harrison29b1b412015-06-18 13:10:09 +01002500 /*
2501 * To ensure that this call will not fail, space for its emissions
2502 * should already have been reserved in the ring buffer. Let the ring
2503 * know that it is time to use that space up.
2504 */
2505 intel_ring_reserved_space_use(ringbuf);
2506
Oscar Mateo48e29f52014-07-24 17:04:29 +01002507 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002508 /*
2509 * Emit any outstanding flushes - execbuf can fail to emit the flush
2510 * after having emitted the batchbuffer command. Hence we need to fix
2511 * things up similar to emitting the lazy request. The difference here
2512 * is that the flush _must_ happen before the next request, no matter
2513 * what.
2514 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002515 if (flush_caches) {
2516 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002517 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002518 else
John Harrison4866d722015-05-29 17:43:55 +01002519 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002520 /* Not allowed to fail! */
2521 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2522 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002523
Chris Wilsona71d8d92012-02-15 11:25:36 +00002524 /* Record the position of the start of the request so that
2525 * should we detect the updated seqno part-way through the
2526 * GPU processing the request, we never over-estimate the
2527 * position of the head.
2528 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002529 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002530
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002531 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002532 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002533 else {
John Harrisonee044a82015-05-29 17:44:00 +01002534 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002535
2536 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002537 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002538 /* Not allowed to fail! */
2539 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002540
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002541 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002542
2543 /* Whilst this request exists, batch_obj will be on the
2544 * active_list, and so will hold the active reference. Only when this
2545 * request is retired will the the batch_obj be moved onto the
2546 * inactive_list and lose its active reference. Hence we do not need
2547 * to explicitly hold another reference here.
2548 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002549 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002550
Eric Anholt673a3942008-07-30 12:06:12 -07002551 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002552 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002553
John Harrison74328ee2014-11-24 18:49:38 +00002554 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002555
Daniel Vetter87255482014-11-19 20:36:48 +01002556 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002557
Daniel Vetter87255482014-11-19 20:36:48 +01002558 queue_delayed_work(dev_priv->wq,
2559 &dev_priv->mm.retire_work,
2560 round_jiffies_up_relative(HZ));
2561 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002562
John Harrison29b1b412015-06-18 13:10:09 +01002563 /* Sanity check that the reserved size was large enough. */
2564 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002565}
2566
Mika Kuoppala939fd762014-01-30 19:04:44 +02002567static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002568 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002569{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002570 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002571
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002572 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2573
2574 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002575 return true;
2576
Chris Wilson676fa572014-12-24 08:13:39 -08002577 if (ctx->hang_stats.ban_period_seconds &&
2578 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002579 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002580 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002581 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002582 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2583 if (i915_stop_ring_allow_warn(dev_priv))
2584 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002585 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002586 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002587 }
2588
2589 return false;
2590}
2591
Mika Kuoppala939fd762014-01-30 19:04:44 +02002592static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002593 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002594 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002595{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002596 struct i915_ctx_hang_stats *hs;
2597
2598 if (WARN_ON(!ctx))
2599 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002600
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002601 hs = &ctx->hang_stats;
2602
2603 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002604 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002605 hs->batch_active++;
2606 hs->guilty_ts = get_seconds();
2607 } else {
2608 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002609 }
2610}
2611
John Harrisonabfe2622014-11-24 18:49:24 +00002612void i915_gem_request_free(struct kref *req_ref)
2613{
2614 struct drm_i915_gem_request *req = container_of(req_ref,
2615 typeof(*req), ref);
2616 struct intel_context *ctx = req->ctx;
2617
John Harrisonfcfa423c2015-05-29 17:44:12 +01002618 if (req->file_priv)
2619 i915_gem_request_remove_from_client(req);
2620
Thomas Daniel0794aed2014-11-25 10:39:25 +00002621 if (ctx) {
2622 if (i915.enable_execlists) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002623 if (ctx != req->ring->default_context)
2624 intel_lr_context_unpin(req);
Thomas Daniel0794aed2014-11-25 10:39:25 +00002625 }
John Harrisonabfe2622014-11-24 18:49:24 +00002626
Oscar Mateodcb4c122014-11-13 10:28:10 +00002627 i915_gem_context_unreference(ctx);
2628 }
John Harrisonabfe2622014-11-24 18:49:24 +00002629
Chris Wilsonefab6d82015-04-07 16:20:57 +01002630 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002631}
2632
John Harrison6689cb22015-03-19 12:30:08 +00002633int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002634 struct intel_context *ctx,
2635 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002636{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002637 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002638 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002639 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002640
John Harrison217e46b2015-05-29 17:43:29 +01002641 if (!req_out)
2642 return -EINVAL;
2643
John Harrisonbccca492015-05-29 17:44:11 +01002644 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002645
Daniel Vettereed29a52015-05-21 14:21:25 +02002646 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2647 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002648 return -ENOMEM;
2649
Daniel Vettereed29a52015-05-21 14:21:25 +02002650 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002651 if (ret)
2652 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002653
John Harrison40e895c2015-05-29 17:43:26 +01002654 kref_init(&req->ref);
2655 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002656 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002657 req->ctx = ctx;
2658 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002659
2660 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002661 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002662 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002663 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002664 if (ret) {
2665 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002666 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002667 }
John Harrison6689cb22015-03-19 12:30:08 +00002668
John Harrison29b1b412015-06-18 13:10:09 +01002669 /*
2670 * Reserve space in the ring buffer for all the commands required to
2671 * eventually emit this request. This is to guarantee that the
2672 * i915_add_request() call can't fail. Note that the reserve may need
2673 * to be redone if the request is not actually submitted straight
2674 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002675 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002676 if (i915.enable_execlists)
2677 ret = intel_logical_ring_reserve_space(req);
2678 else
2679 ret = intel_ring_reserve_space(req);
2680 if (ret) {
2681 /*
2682 * At this point, the request is fully allocated even if not
2683 * fully prepared. Thus it can be cleaned up using the proper
2684 * free code.
2685 */
2686 i915_gem_request_cancel(req);
2687 return ret;
2688 }
John Harrison29b1b412015-06-18 13:10:09 +01002689
John Harrisonbccca492015-05-29 17:44:11 +01002690 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002691 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002692
2693err:
2694 kmem_cache_free(dev_priv->requests, req);
2695 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002696}
2697
John Harrison29b1b412015-06-18 13:10:09 +01002698void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2699{
2700 intel_ring_reserved_space_cancel(req->ringbuf);
2701
2702 i915_gem_request_unreference(req);
2703}
2704
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002705struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002706i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002707{
Chris Wilson4db080f2013-12-04 11:37:09 +00002708 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002709
Chris Wilson4db080f2013-12-04 11:37:09 +00002710 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002711 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002712 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002713
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002714 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002715 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002716
2717 return NULL;
2718}
2719
2720static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002721 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002722{
2723 struct drm_i915_gem_request *request;
2724 bool ring_hung;
2725
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002726 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002727
2728 if (request == NULL)
2729 return;
2730
2731 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2732
Mika Kuoppala939fd762014-01-30 19:04:44 +02002733 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002734
2735 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002736 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002737}
2738
2739static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002740 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002741{
Chris Wilsondfaae392010-09-22 10:31:52 +01002742 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002743 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002744
Chris Wilson05394f32010-11-08 19:18:58 +00002745 obj = list_first_entry(&ring->active_list,
2746 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002747 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002748
Chris Wilsonb4716182015-04-27 13:41:17 +01002749 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002750 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002751
2752 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002753 * Clear the execlists queue up before freeing the requests, as those
2754 * are the ones that keep the context and ringbuffer backing objects
2755 * pinned in place.
2756 */
2757 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002758 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002759
2760 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002761 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002762 execlist_link);
2763 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002764
2765 if (submit_req->ctx != ring->default_context)
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002766 intel_lr_context_unpin(submit_req);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002767
Nick Hoathb3a38992015-02-19 16:30:47 +00002768 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002769 }
2770
2771 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002772 * We must free the requests after all the corresponding objects have
2773 * been moved off active lists. Which is the same order as the normal
2774 * retire_requests function does. This is important if object hold
2775 * implicit references on things like e.g. ppgtt address spaces through
2776 * the request.
2777 */
2778 while (!list_empty(&ring->request_list)) {
2779 struct drm_i915_gem_request *request;
2780
2781 request = list_first_entry(&ring->request_list,
2782 struct drm_i915_gem_request,
2783 list);
2784
Chris Wilsonb4716182015-04-27 13:41:17 +01002785 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002786 }
Eric Anholt673a3942008-07-30 12:06:12 -07002787}
2788
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002789void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002790{
2791 struct drm_i915_private *dev_priv = dev->dev_private;
2792 int i;
2793
Daniel Vetter4b9de732011-10-09 21:52:02 +02002794 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002795 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002796
Daniel Vetter94a335d2013-07-17 14:51:28 +02002797 /*
2798 * Commit delayed tiling changes if we have an object still
2799 * attached to the fence, otherwise just clear the fence.
2800 */
2801 if (reg->obj) {
2802 i915_gem_object_update_fence(reg->obj, reg,
2803 reg->obj->tiling_mode);
2804 } else {
2805 i915_gem_write_fence(dev, i, NULL);
2806 }
Chris Wilson312817a2010-11-22 11:50:11 +00002807 }
2808}
2809
Chris Wilson069efc12010-09-30 16:53:18 +01002810void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002811{
Chris Wilsondfaae392010-09-22 10:31:52 +01002812 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002813 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002814 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002815
Chris Wilson4db080f2013-12-04 11:37:09 +00002816 /*
2817 * Before we free the objects from the requests, we need to inspect
2818 * them for finding the guilty party. As the requests only borrow
2819 * their reference to the objects, the inspection must be done first.
2820 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002821 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002822 i915_gem_reset_ring_status(dev_priv, ring);
2823
2824 for_each_ring(ring, dev_priv, i)
2825 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002826
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002827 i915_gem_context_reset(dev);
2828
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002829 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002830
2831 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002832}
2833
2834/**
2835 * This function clears the request list as sequence numbers are passed.
2836 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002837void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002838i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002839{
Chris Wilsondb53a302011-02-03 11:57:46 +00002840 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002841
Chris Wilson832a3aa2015-03-18 18:19:22 +00002842 /* Retire requests first as we use it above for the early return.
2843 * If we retire requests last, we may use a later seqno and so clear
2844 * the requests lists without clearing the active list, leading to
2845 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002846 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002847 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002848 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002849
Zou Nan hai852835f2010-05-21 09:08:56 +08002850 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002851 struct drm_i915_gem_request,
2852 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002853
John Harrison1b5a4332014-11-24 18:49:42 +00002854 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002855 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002856
Chris Wilsonb4716182015-04-27 13:41:17 +01002857 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002858 }
2859
Chris Wilson832a3aa2015-03-18 18:19:22 +00002860 /* Move any buffers on the active list that are no longer referenced
2861 * by the ringbuffer to the flushing/inactive lists as appropriate,
2862 * before we free the context associated with the requests.
2863 */
2864 while (!list_empty(&ring->active_list)) {
2865 struct drm_i915_gem_object *obj;
2866
2867 obj = list_first_entry(&ring->active_list,
2868 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002869 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002870
Chris Wilsonb4716182015-04-27 13:41:17 +01002871 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002872 break;
2873
Chris Wilsonb4716182015-04-27 13:41:17 +01002874 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002875 }
2876
John Harrison581c26e82014-11-24 18:49:39 +00002877 if (unlikely(ring->trace_irq_req &&
2878 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002879 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002880 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002881 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002882
Chris Wilsondb53a302011-02-03 11:57:46 +00002883 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002884}
2885
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002886bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002887i915_gem_retire_requests(struct drm_device *dev)
2888{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002889 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002890 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002891 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002892 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002893
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002894 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002895 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002896 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002897 if (i915.enable_execlists) {
2898 unsigned long flags;
2899
2900 spin_lock_irqsave(&ring->execlist_lock, flags);
2901 idle &= list_empty(&ring->execlist_queue);
2902 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2903
2904 intel_execlists_retire_requests(ring);
2905 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002906 }
2907
2908 if (idle)
2909 mod_delayed_work(dev_priv->wq,
2910 &dev_priv->mm.idle_work,
2911 msecs_to_jiffies(100));
2912
2913 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002914}
2915
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002916static void
Eric Anholt673a3942008-07-30 12:06:12 -07002917i915_gem_retire_work_handler(struct work_struct *work)
2918{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002919 struct drm_i915_private *dev_priv =
2920 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2921 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002922 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002923
Chris Wilson891b48c2010-09-29 12:26:37 +01002924 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002925 idle = false;
2926 if (mutex_trylock(&dev->struct_mutex)) {
2927 idle = i915_gem_retire_requests(dev);
2928 mutex_unlock(&dev->struct_mutex);
2929 }
2930 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002931 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2932 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002933}
Chris Wilson891b48c2010-09-29 12:26:37 +01002934
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002935static void
2936i915_gem_idle_work_handler(struct work_struct *work)
2937{
2938 struct drm_i915_private *dev_priv =
2939 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002940 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002941 struct intel_engine_cs *ring;
2942 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002943
Chris Wilson423795c2015-04-07 16:21:08 +01002944 for_each_ring(ring, dev_priv, i)
2945 if (!list_empty(&ring->request_list))
2946 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002947
Chris Wilson35c94182015-04-07 16:20:37 +01002948 intel_mark_idle(dev);
2949
2950 if (mutex_trylock(&dev->struct_mutex)) {
2951 struct intel_engine_cs *ring;
2952 int i;
2953
2954 for_each_ring(ring, dev_priv, i)
2955 i915_gem_batch_pool_fini(&ring->batch_pool);
2956
2957 mutex_unlock(&dev->struct_mutex);
2958 }
Eric Anholt673a3942008-07-30 12:06:12 -07002959}
2960
Ben Widawsky5816d642012-04-11 11:18:19 -07002961/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002962 * Ensures that an object will eventually get non-busy by flushing any required
2963 * write domains, emitting any outstanding lazy request and retiring and
2964 * completed requests.
2965 */
2966static int
2967i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2968{
John Harrisona5ac0f92015-05-29 17:44:15 +01002969 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002970
Chris Wilsonb4716182015-04-27 13:41:17 +01002971 if (!obj->active)
2972 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002973
Chris Wilsonb4716182015-04-27 13:41:17 +01002974 for (i = 0; i < I915_NUM_RINGS; i++) {
2975 struct drm_i915_gem_request *req;
2976
2977 req = obj->last_read_req[i];
2978 if (req == NULL)
2979 continue;
2980
2981 if (list_empty(&req->list))
2982 goto retire;
2983
Chris Wilsonb4716182015-04-27 13:41:17 +01002984 if (i915_gem_request_completed(req, true)) {
2985 __i915_gem_request_retire__upto(req);
2986retire:
2987 i915_gem_object_retire__read(obj, i);
2988 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002989 }
2990
2991 return 0;
2992}
2993
2994/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002995 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2996 * @DRM_IOCTL_ARGS: standard ioctl arguments
2997 *
2998 * Returns 0 if successful, else an error is returned with the remaining time in
2999 * the timeout parameter.
3000 * -ETIME: object is still busy after timeout
3001 * -ERESTARTSYS: signal interrupted the wait
3002 * -ENONENT: object doesn't exist
3003 * Also possible, but rare:
3004 * -EAGAIN: GPU wedged
3005 * -ENOMEM: damn
3006 * -ENODEV: Internal IRQ fail
3007 * -E?: The add request failed
3008 *
3009 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3010 * non-zero timeout parameter the wait ioctl will wait for the given number of
3011 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3012 * without holding struct_mutex the object may become re-busied before this
3013 * function completes. A similar but shorter * race condition exists in the busy
3014 * ioctl
3015 */
3016int
3017i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3018{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003019 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003020 struct drm_i915_gem_wait *args = data;
3021 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003022 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003023 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003024 int i, n = 0;
3025 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003026
Daniel Vetter11b5d512014-09-29 15:31:26 +02003027 if (args->flags != 0)
3028 return -EINVAL;
3029
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003030 ret = i915_mutex_lock_interruptible(dev);
3031 if (ret)
3032 return ret;
3033
3034 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3035 if (&obj->base == NULL) {
3036 mutex_unlock(&dev->struct_mutex);
3037 return -ENOENT;
3038 }
3039
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003040 /* Need to make sure the object gets inactive eventually. */
3041 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003042 if (ret)
3043 goto out;
3044
Chris Wilsonb4716182015-04-27 13:41:17 +01003045 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003046 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003047
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003048 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003049 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003050 */
Chris Wilson762e4582015-03-04 18:09:26 +00003051 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003052 ret = -ETIME;
3053 goto out;
3054 }
3055
3056 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003057 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003058
3059 for (i = 0; i < I915_NUM_RINGS; i++) {
3060 if (obj->last_read_req[i] == NULL)
3061 continue;
3062
3063 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3064 }
3065
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003066 mutex_unlock(&dev->struct_mutex);
3067
Chris Wilsonb4716182015-04-27 13:41:17 +01003068 for (i = 0; i < n; i++) {
3069 if (ret == 0)
3070 ret = __i915_wait_request(req[i], reset_counter, true,
3071 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3072 file->driver_priv);
3073 i915_gem_request_unreference__unlocked(req[i]);
3074 }
John Harrisonff865882014-11-24 18:49:28 +00003075 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003076
3077out:
3078 drm_gem_object_unreference(&obj->base);
3079 mutex_unlock(&dev->struct_mutex);
3080 return ret;
3081}
3082
Chris Wilsonb4716182015-04-27 13:41:17 +01003083static int
3084__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3085 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003086 struct drm_i915_gem_request *from_req,
3087 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003088{
3089 struct intel_engine_cs *from;
3090 int ret;
3091
John Harrison91af1272015-06-18 13:14:56 +01003092 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003093 if (to == from)
3094 return 0;
3095
John Harrison91af1272015-06-18 13:14:56 +01003096 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003097 return 0;
3098
Chris Wilsonb4716182015-04-27 13:41:17 +01003099 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003100 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003101 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003102 atomic_read(&i915->gpu_error.reset_counter),
3103 i915->mm.interruptible,
3104 NULL,
3105 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003106 if (ret)
3107 return ret;
3108
John Harrison91af1272015-06-18 13:14:56 +01003109 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003110 } else {
3111 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003112 u32 seqno = i915_gem_request_get_seqno(from_req);
3113
3114 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003115
3116 if (seqno <= from->semaphore.sync_seqno[idx])
3117 return 0;
3118
John Harrison91af1272015-06-18 13:14:56 +01003119 if (*to_req == NULL) {
3120 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3121 if (ret)
3122 return ret;
3123 }
3124
John Harrison599d9242015-05-29 17:44:04 +01003125 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3126 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003127 if (ret)
3128 return ret;
3129
3130 /* We use last_read_req because sync_to()
3131 * might have just caused seqno wrap under
3132 * the radar.
3133 */
3134 from->semaphore.sync_seqno[idx] =
3135 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3136 }
3137
3138 return 0;
3139}
3140
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003141/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003142 * i915_gem_object_sync - sync an object to a ring.
3143 *
3144 * @obj: object which may be in use on another ring.
3145 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003146 * @to_req: request we wish to use the object for. See below.
3147 * This will be allocated and returned if a request is
3148 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003149 *
3150 * This code is meant to abstract object synchronization with the GPU.
3151 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003152 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003153 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003154 * into a buffer at any time, but multiple readers. To ensure each has
3155 * a coherent view of memory, we must:
3156 *
3157 * - If there is an outstanding write request to the object, the new
3158 * request must wait for it to complete (either CPU or in hw, requests
3159 * on the same ring will be naturally ordered).
3160 *
3161 * - If we are a write request (pending_write_domain is set), the new
3162 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003163 *
John Harrison91af1272015-06-18 13:14:56 +01003164 * For CPU synchronisation (NULL to) no request is required. For syncing with
3165 * rings to_req must be non-NULL. However, a request does not have to be
3166 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3167 * request will be allocated automatically and returned through *to_req. Note
3168 * that it is not guaranteed that commands will be emitted (because the system
3169 * might already be idle). Hence there is no need to create a request that
3170 * might never have any work submitted. Note further that if a request is
3171 * returned in *to_req, it is the responsibility of the caller to submit
3172 * that request (after potentially adding more work to it).
3173 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003174 * Returns 0 if successful, else propagates up the lower layer error.
3175 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003176int
3177i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003178 struct intel_engine_cs *to,
3179 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003180{
Chris Wilsonb4716182015-04-27 13:41:17 +01003181 const bool readonly = obj->base.pending_write_domain == 0;
3182 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3183 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003184
Chris Wilsonb4716182015-04-27 13:41:17 +01003185 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003186 return 0;
3187
Chris Wilsonb4716182015-04-27 13:41:17 +01003188 if (to == NULL)
3189 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003190
Chris Wilsonb4716182015-04-27 13:41:17 +01003191 n = 0;
3192 if (readonly) {
3193 if (obj->last_write_req)
3194 req[n++] = obj->last_write_req;
3195 } else {
3196 for (i = 0; i < I915_NUM_RINGS; i++)
3197 if (obj->last_read_req[i])
3198 req[n++] = obj->last_read_req[i];
3199 }
3200 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003201 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003202 if (ret)
3203 return ret;
3204 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003205
Chris Wilsonb4716182015-04-27 13:41:17 +01003206 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003207}
3208
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003209static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3210{
3211 u32 old_write_domain, old_read_domains;
3212
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003213 /* Force a pagefault for domain tracking on next user access */
3214 i915_gem_release_mmap(obj);
3215
Keith Packardb97c3d92011-06-24 21:02:59 -07003216 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3217 return;
3218
Chris Wilson97c809fd2012-10-09 19:24:38 +01003219 /* Wait for any direct GTT access to complete */
3220 mb();
3221
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003222 old_read_domains = obj->base.read_domains;
3223 old_write_domain = obj->base.write_domain;
3224
3225 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3226 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3227
3228 trace_i915_gem_object_change_domain(obj,
3229 old_read_domains,
3230 old_write_domain);
3231}
3232
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003233int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003234{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003235 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003236 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003237 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003238
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003239 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003240 return 0;
3241
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003242 if (!drm_mm_node_allocated(&vma->node)) {
3243 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003244 return 0;
3245 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003246
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003247 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003248 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003249
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003250 BUG_ON(obj->pages == NULL);
3251
Chris Wilson2e2f3512015-04-27 13:41:14 +01003252 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003253 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003254 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003255 /* Continue on if we fail due to EIO, the GPU is hung so we
3256 * should be safe and we need to cleanup or else we might
3257 * cause memory corruption through use-after-free.
3258 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003259
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003260 if (i915_is_ggtt(vma->vm) &&
3261 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003262 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003263
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003264 /* release the fence reg _after_ flushing */
3265 ret = i915_gem_object_put_fence(obj);
3266 if (ret)
3267 return ret;
3268 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003269
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003270 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003271
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003272 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003273 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003274
Chris Wilson64bf9302014-02-25 14:23:28 +00003275 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003276 if (i915_is_ggtt(vma->vm)) {
3277 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3278 obj->map_and_fenceable = false;
3279 } else if (vma->ggtt_view.pages) {
3280 sg_free_table(vma->ggtt_view.pages);
3281 kfree(vma->ggtt_view.pages);
3282 vma->ggtt_view.pages = NULL;
3283 }
3284 }
Eric Anholt673a3942008-07-30 12:06:12 -07003285
Ben Widawsky2f633152013-07-17 12:19:03 -07003286 drm_mm_remove_node(&vma->node);
3287 i915_gem_vma_destroy(vma);
3288
3289 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003290 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003291 if (list_empty(&obj->vma_list)) {
3292 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003293 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003294 }
Eric Anholt673a3942008-07-30 12:06:12 -07003295
Chris Wilson70903c32013-12-04 09:59:09 +00003296 /* And finally now the object is completely decoupled from this vma,
3297 * we can drop its hold on the backing storage and allow it to be
3298 * reaped by the shrinker.
3299 */
3300 i915_gem_object_unpin_pages(obj);
3301
Chris Wilson88241782011-01-07 17:09:48 +00003302 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003303}
3304
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003305int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003306{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003307 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003308 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003309 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003310
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003311 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003312 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003313 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003314 struct drm_i915_gem_request *req;
3315
3316 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003317 if (ret)
3318 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003319
John Harrisonba01cc92015-05-29 17:43:41 +01003320 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003321 if (ret) {
3322 i915_gem_request_cancel(req);
3323 return ret;
3324 }
3325
John Harrison75289872015-05-29 17:43:49 +01003326 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003327 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003328
Chris Wilson3e960502012-11-27 16:22:54 +00003329 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003330 if (ret)
3331 return ret;
3332 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003333
Chris Wilsonb4716182015-04-27 13:41:17 +01003334 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003335 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003336}
3337
Chris Wilson9ce079e2012-04-17 15:31:30 +01003338static void i965_write_fence_reg(struct drm_device *dev, int reg,
3339 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003340{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003341 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003342 int fence_reg;
3343 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003344
Imre Deak56c844e2013-01-07 21:47:34 +02003345 if (INTEL_INFO(dev)->gen >= 6) {
3346 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3347 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3348 } else {
3349 fence_reg = FENCE_REG_965_0;
3350 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3351 }
3352
Chris Wilsond18b9612013-07-10 13:36:23 +01003353 fence_reg += reg * 8;
3354
3355 /* To w/a incoherency with non-atomic 64-bit register updates,
3356 * we split the 64-bit update into two 32-bit writes. In order
3357 * for a partial fence not to be evaluated between writes, we
3358 * precede the update with write to turn off the fence register,
3359 * and only enable the fence as the last step.
3360 *
3361 * For extra levels of paranoia, we make sure each step lands
3362 * before applying the next step.
3363 */
3364 I915_WRITE(fence_reg, 0);
3365 POSTING_READ(fence_reg);
3366
Chris Wilson9ce079e2012-04-17 15:31:30 +01003367 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003368 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003369 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003370
Bob Paauweaf1a7302014-12-18 09:51:26 -08003371 /* Adjust fence size to match tiled area */
3372 if (obj->tiling_mode != I915_TILING_NONE) {
3373 uint32_t row_size = obj->stride *
3374 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3375 size = (size / row_size) * row_size;
3376 }
3377
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003378 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003379 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003380 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003381 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003382 if (obj->tiling_mode == I915_TILING_Y)
3383 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3384 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003385
Chris Wilsond18b9612013-07-10 13:36:23 +01003386 I915_WRITE(fence_reg + 4, val >> 32);
3387 POSTING_READ(fence_reg + 4);
3388
3389 I915_WRITE(fence_reg + 0, val);
3390 POSTING_READ(fence_reg);
3391 } else {
3392 I915_WRITE(fence_reg + 4, 0);
3393 POSTING_READ(fence_reg + 4);
3394 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003395}
3396
Chris Wilson9ce079e2012-04-17 15:31:30 +01003397static void i915_write_fence_reg(struct drm_device *dev, int reg,
3398 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003399{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003400 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003401 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003402
Chris Wilson9ce079e2012-04-17 15:31:30 +01003403 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003404 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003405 int pitch_val;
3406 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003407
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003408 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003409 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003410 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3411 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3412 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003413
3414 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3415 tile_width = 128;
3416 else
3417 tile_width = 512;
3418
3419 /* Note: pitch better be a power of two tile widths */
3420 pitch_val = obj->stride / tile_width;
3421 pitch_val = ffs(pitch_val) - 1;
3422
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003423 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003424 if (obj->tiling_mode == I915_TILING_Y)
3425 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3426 val |= I915_FENCE_SIZE_BITS(size);
3427 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3428 val |= I830_FENCE_REG_VALID;
3429 } else
3430 val = 0;
3431
3432 if (reg < 8)
3433 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003434 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003435 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003436
Chris Wilson9ce079e2012-04-17 15:31:30 +01003437 I915_WRITE(reg, val);
3438 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003439}
3440
Chris Wilson9ce079e2012-04-17 15:31:30 +01003441static void i830_write_fence_reg(struct drm_device *dev, int reg,
3442 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003443{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003444 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003445 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003446
Chris Wilson9ce079e2012-04-17 15:31:30 +01003447 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003448 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003449 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003450
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003451 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003452 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003453 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3454 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3455 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003456
Chris Wilson9ce079e2012-04-17 15:31:30 +01003457 pitch_val = obj->stride / 128;
3458 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003459
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003460 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003461 if (obj->tiling_mode == I915_TILING_Y)
3462 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3463 val |= I830_FENCE_SIZE_BITS(size);
3464 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3465 val |= I830_FENCE_REG_VALID;
3466 } else
3467 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003468
Chris Wilson9ce079e2012-04-17 15:31:30 +01003469 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3470 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3471}
3472
Chris Wilsond0a57782012-10-09 19:24:37 +01003473inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3474{
3475 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3476}
3477
Chris Wilson9ce079e2012-04-17 15:31:30 +01003478static void i915_gem_write_fence(struct drm_device *dev, int reg,
3479 struct drm_i915_gem_object *obj)
3480{
Chris Wilsond0a57782012-10-09 19:24:37 +01003481 struct drm_i915_private *dev_priv = dev->dev_private;
3482
3483 /* Ensure that all CPU reads are completed before installing a fence
3484 * and all writes before removing the fence.
3485 */
3486 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3487 mb();
3488
Daniel Vetter94a335d2013-07-17 14:51:28 +02003489 WARN(obj && (!obj->stride || !obj->tiling_mode),
3490 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3491 obj->stride, obj->tiling_mode);
3492
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003493 if (IS_GEN2(dev))
3494 i830_write_fence_reg(dev, reg, obj);
3495 else if (IS_GEN3(dev))
3496 i915_write_fence_reg(dev, reg, obj);
3497 else if (INTEL_INFO(dev)->gen >= 4)
3498 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003499
3500 /* And similarly be paranoid that no direct access to this region
3501 * is reordered to before the fence is installed.
3502 */
3503 if (i915_gem_object_needs_mb(obj))
3504 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003505}
3506
Chris Wilson61050802012-04-17 15:31:31 +01003507static inline int fence_number(struct drm_i915_private *dev_priv,
3508 struct drm_i915_fence_reg *fence)
3509{
3510 return fence - dev_priv->fence_regs;
3511}
3512
3513static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3514 struct drm_i915_fence_reg *fence,
3515 bool enable)
3516{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003517 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003518 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003519
Chris Wilson46a0b632013-07-10 13:36:24 +01003520 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003521
3522 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003523 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003524 fence->obj = obj;
3525 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3526 } else {
3527 obj->fence_reg = I915_FENCE_REG_NONE;
3528 fence->obj = NULL;
3529 list_del_init(&fence->lru_list);
3530 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003531 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003532}
3533
Chris Wilsond9e86c02010-11-10 16:40:20 +00003534static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003535i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003536{
John Harrison97b2a6a2014-11-24 18:49:26 +00003537 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003538 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003539 if (ret)
3540 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003541
John Harrison97b2a6a2014-11-24 18:49:26 +00003542 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003543 }
3544
3545 return 0;
3546}
3547
3548int
3549i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3550{
Chris Wilson61050802012-04-17 15:31:31 +01003551 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003552 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003553 int ret;
3554
Chris Wilsond0a57782012-10-09 19:24:37 +01003555 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003556 if (ret)
3557 return ret;
3558
Chris Wilson61050802012-04-17 15:31:31 +01003559 if (obj->fence_reg == I915_FENCE_REG_NONE)
3560 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003561
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003562 fence = &dev_priv->fence_regs[obj->fence_reg];
3563
Daniel Vetteraff10b302014-02-14 14:06:05 +01003564 if (WARN_ON(fence->pin_count))
3565 return -EBUSY;
3566
Chris Wilson61050802012-04-17 15:31:31 +01003567 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003568 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003569
3570 return 0;
3571}
3572
3573static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003574i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003575{
Daniel Vetterae3db242010-02-19 11:51:58 +01003576 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003577 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003578 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003579
3580 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003581 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003582 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3583 reg = &dev_priv->fence_regs[i];
3584 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003585 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003586
Chris Wilson1690e1e2011-12-14 13:57:08 +01003587 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003588 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003589 }
3590
Chris Wilsond9e86c02010-11-10 16:40:20 +00003591 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003592 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003593
3594 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003595 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003596 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003597 continue;
3598
Chris Wilson8fe301a2012-04-17 15:31:28 +01003599 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003600 }
3601
Chris Wilson5dce5b932014-01-20 10:17:36 +00003602deadlock:
3603 /* Wait for completion of pending flips which consume fences */
3604 if (intel_has_pending_fb_unpin(dev))
3605 return ERR_PTR(-EAGAIN);
3606
3607 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003608}
3609
Jesse Barnesde151cf2008-11-12 10:03:55 -08003610/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003611 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003612 * @obj: object to map through a fence reg
3613 *
3614 * When mapping objects through the GTT, userspace wants to be able to write
3615 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003616 * This function walks the fence regs looking for a free one for @obj,
3617 * stealing one if it can't find any.
3618 *
3619 * It then sets up the reg based on the object's properties: address, pitch
3620 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003621 *
3622 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003623 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003624int
Chris Wilson06d98132012-04-17 15:31:24 +01003625i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003626{
Chris Wilson05394f32010-11-08 19:18:58 +00003627 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003628 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003629 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003630 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003631 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003632
Chris Wilson14415742012-04-17 15:31:33 +01003633 /* Have we updated the tiling parameters upon the object and so
3634 * will need to serialise the write to the associated fence register?
3635 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003636 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003637 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003638 if (ret)
3639 return ret;
3640 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003641
Chris Wilsond9e86c02010-11-10 16:40:20 +00003642 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003643 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3644 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003645 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003646 list_move_tail(&reg->lru_list,
3647 &dev_priv->mm.fence_list);
3648 return 0;
3649 }
3650 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003651 if (WARN_ON(!obj->map_and_fenceable))
3652 return -EINVAL;
3653
Chris Wilson14415742012-04-17 15:31:33 +01003654 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003655 if (IS_ERR(reg))
3656 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003657
Chris Wilson14415742012-04-17 15:31:33 +01003658 if (reg->obj) {
3659 struct drm_i915_gem_object *old = reg->obj;
3660
Chris Wilsond0a57782012-10-09 19:24:37 +01003661 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003662 if (ret)
3663 return ret;
3664
Chris Wilson14415742012-04-17 15:31:33 +01003665 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003666 }
Chris Wilson14415742012-04-17 15:31:33 +01003667 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003668 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003669
Chris Wilson14415742012-04-17 15:31:33 +01003670 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003671
Chris Wilson9ce079e2012-04-17 15:31:30 +01003672 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003673}
3674
Chris Wilson4144f9b2014-09-11 08:43:48 +01003675static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003676 unsigned long cache_level)
3677{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003678 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003679 struct drm_mm_node *other;
3680
Chris Wilson4144f9b2014-09-11 08:43:48 +01003681 /*
3682 * On some machines we have to be careful when putting differing types
3683 * of snoopable memory together to avoid the prefetcher crossing memory
3684 * domains and dying. During vm initialisation, we decide whether or not
3685 * these constraints apply and set the drm_mm.color_adjust
3686 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003687 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003688 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003689 return true;
3690
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003691 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003692 return true;
3693
3694 if (list_empty(&gtt_space->node_list))
3695 return true;
3696
3697 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3698 if (other->allocated && !other->hole_follows && other->color != cache_level)
3699 return false;
3700
3701 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3702 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3703 return false;
3704
3705 return true;
3706}
3707
Jesse Barnesde151cf2008-11-12 10:03:55 -08003708/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003709 * Finds free space in the GTT aperture and binds the object or a view of it
3710 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003711 */
Daniel Vetter262de142014-02-14 14:01:20 +01003712static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003713i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3714 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003715 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003716 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003717 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003718{
Chris Wilson05394f32010-11-08 19:18:58 +00003719 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003720 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003721 u32 size, fence_size, fence_alignment, unfenced_alignment;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003722 u64 start =
Chris Wilsond23db882014-05-23 08:48:08 +02003723 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003724 u64 end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003725 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003726 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003727 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003728
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003729 if (i915_is_ggtt(vm)) {
3730 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003731
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003732 if (WARN_ON(!ggtt_view))
3733 return ERR_PTR(-EINVAL);
3734
3735 view_size = i915_ggtt_view_size(obj, ggtt_view);
3736
3737 fence_size = i915_gem_get_gtt_size(dev,
3738 view_size,
3739 obj->tiling_mode);
3740 fence_alignment = i915_gem_get_gtt_alignment(dev,
3741 view_size,
3742 obj->tiling_mode,
3743 true);
3744 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3745 view_size,
3746 obj->tiling_mode,
3747 false);
3748 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3749 } else {
3750 fence_size = i915_gem_get_gtt_size(dev,
3751 obj->base.size,
3752 obj->tiling_mode);
3753 fence_alignment = i915_gem_get_gtt_alignment(dev,
3754 obj->base.size,
3755 obj->tiling_mode,
3756 true);
3757 unfenced_alignment =
3758 i915_gem_get_gtt_alignment(dev,
3759 obj->base.size,
3760 obj->tiling_mode,
3761 false);
3762 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3763 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003764
Eric Anholt673a3942008-07-30 12:06:12 -07003765 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003766 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003767 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003768 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003769 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3770 ggtt_view ? ggtt_view->type : 0,
3771 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003772 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003773 }
3774
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003775 /* If binding the object/GGTT view requires more space than the entire
3776 * aperture has, reject it early before evicting everything in a vain
3777 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003778 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003779 if (size > end) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003780 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003781 ggtt_view ? ggtt_view->type : 0,
3782 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003783 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003784 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003785 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003786 }
3787
Chris Wilson37e680a2012-06-07 15:38:42 +01003788 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003789 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003790 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003791
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003792 i915_gem_object_pin_pages(obj);
3793
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003794 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3795 i915_gem_obj_lookup_or_create_vma(obj, vm);
3796
Daniel Vetter262de142014-02-14 14:01:20 +01003797 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003798 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003799
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003800search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003801 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003802 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003803 obj->cache_level,
3804 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003805 DRM_MM_SEARCH_DEFAULT,
3806 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003807 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003808 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003809 obj->cache_level,
3810 start, end,
3811 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003812 if (ret == 0)
3813 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003814
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003815 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003816 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003817 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003818 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003819 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003820 }
3821
Daniel Vetter74163902012-02-15 23:50:21 +01003822 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003823 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003824 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003825
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003826 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003827 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003828 if (ret)
3829 goto err_finish_gtt;
3830
Ben Widawsky35c20a62013-05-31 11:28:48 -07003831 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003832 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003833
Daniel Vetter262de142014-02-14 14:01:20 +01003834 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003835
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003836err_finish_gtt:
3837 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003838err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003839 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003840err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003841 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003842 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003843err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003844 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003845 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003846}
3847
Chris Wilson000433b2013-08-08 14:41:09 +01003848bool
Chris Wilson2c225692013-08-09 12:26:45 +01003849i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3850 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003851{
Eric Anholt673a3942008-07-30 12:06:12 -07003852 /* If we don't have a page list set up, then we're not pinned
3853 * to GPU, and we can ignore the cache flush because it'll happen
3854 * again at bind time.
3855 */
Chris Wilson05394f32010-11-08 19:18:58 +00003856 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003857 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003858
Imre Deak769ce462013-02-13 21:56:05 +02003859 /*
3860 * Stolen memory is always coherent with the GPU as it is explicitly
3861 * marked as wc by the system, or the system is cache-coherent.
3862 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003863 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003864 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003865
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003866 /* If the GPU is snooping the contents of the CPU cache,
3867 * we do not need to manually clear the CPU cache lines. However,
3868 * the caches are only snooped when the render cache is
3869 * flushed/invalidated. As we always have to emit invalidations
3870 * and flushes when moving into and out of the RENDER domain, correct
3871 * snooping behaviour occurs naturally as the result of our domain
3872 * tracking.
3873 */
Chris Wilson0f719792015-01-13 13:32:52 +00003874 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3875 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003876 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003877 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003878
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003879 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003880 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003881 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003882
3883 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003884}
3885
3886/** Flushes the GTT write domain for the object if it's dirty. */
3887static void
Chris Wilson05394f32010-11-08 19:18:58 +00003888i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003889{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003890 uint32_t old_write_domain;
3891
Chris Wilson05394f32010-11-08 19:18:58 +00003892 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003893 return;
3894
Chris Wilson63256ec2011-01-04 18:42:07 +00003895 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003896 * to it immediately go to main memory as far as we know, so there's
3897 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003898 *
3899 * However, we do have to enforce the order so that all writes through
3900 * the GTT land before any writes to the device, such as updates to
3901 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003902 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003903 wmb();
3904
Chris Wilson05394f32010-11-08 19:18:58 +00003905 old_write_domain = obj->base.write_domain;
3906 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003907
Rodrigo Vivide152b62015-07-07 16:28:51 -07003908 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003909
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003910 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003911 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003912 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003913}
3914
3915/** Flushes the CPU write domain for the object if it's dirty. */
3916static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003917i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003918{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003919 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003920
Chris Wilson05394f32010-11-08 19:18:58 +00003921 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003922 return;
3923
Daniel Vettere62b59e2015-01-21 14:53:48 +01003924 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003925 i915_gem_chipset_flush(obj->base.dev);
3926
Chris Wilson05394f32010-11-08 19:18:58 +00003927 old_write_domain = obj->base.write_domain;
3928 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003929
Rodrigo Vivide152b62015-07-07 16:28:51 -07003930 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003931
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003932 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003933 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003934 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003935}
3936
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003937/**
3938 * Moves a single object to the GTT read, and possibly write domain.
3939 *
3940 * This function returns when the move is complete, including waiting on
3941 * flushes to occur.
3942 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003943int
Chris Wilson20217462010-11-23 15:26:33 +00003944i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003945{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003946 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303947 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003948 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003949
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003950 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3951 return 0;
3952
Chris Wilson0201f1e2012-07-20 12:41:01 +01003953 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003954 if (ret)
3955 return ret;
3956
Chris Wilson43566de2015-01-02 16:29:29 +05303957 /* Flush and acquire obj->pages so that we are coherent through
3958 * direct access in memory with previous cached writes through
3959 * shmemfs and that our cache domain tracking remains valid.
3960 * For example, if the obj->filp was moved to swap without us
3961 * being notified and releasing the pages, we would mistakenly
3962 * continue to assume that the obj remained out of the CPU cached
3963 * domain.
3964 */
3965 ret = i915_gem_object_get_pages(obj);
3966 if (ret)
3967 return ret;
3968
Daniel Vettere62b59e2015-01-21 14:53:48 +01003969 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003970
Chris Wilsond0a57782012-10-09 19:24:37 +01003971 /* Serialise direct access to this object with the barriers for
3972 * coherent writes from the GPU, by effectively invalidating the
3973 * GTT domain upon first access.
3974 */
3975 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3976 mb();
3977
Chris Wilson05394f32010-11-08 19:18:58 +00003978 old_write_domain = obj->base.write_domain;
3979 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003980
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003981 /* It should now be out of any other write domains, and we can update
3982 * the domain values for our changes.
3983 */
Chris Wilson05394f32010-11-08 19:18:58 +00003984 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3985 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003986 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003987 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3988 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3989 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003990 }
3991
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003992 trace_i915_gem_object_change_domain(obj,
3993 old_read_domains,
3994 old_write_domain);
3995
Chris Wilson8325a092012-04-24 15:52:35 +01003996 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303997 vma = i915_gem_obj_to_ggtt(obj);
3998 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003999 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05304000 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004001
Eric Anholte47c68e2008-11-14 13:35:19 -08004002 return 0;
4003}
4004
Chris Wilsone4ffd172011-04-04 09:44:39 +01004005int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4006 enum i915_cache_level cache_level)
4007{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004008 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004009 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004010 int ret;
4011
4012 if (obj->cache_level == cache_level)
4013 return 0;
4014
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004015 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004016 DRM_DEBUG("can not change the cache level of pinned objects\n");
4017 return -EBUSY;
4018 }
4019
Chris Wilsondf6f7832014-03-21 07:40:56 +00004020 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01004021 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004022 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004023 if (ret)
4024 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004025 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01004026 }
4027
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004028 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01004029 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004030 if (ret)
4031 return ret;
4032
4033 i915_gem_object_finish_gtt(obj);
4034
4035 /* Before SandyBridge, you could not use tiling or fence
4036 * registers with snooped memory, so relinquish any fences
4037 * currently pointing to our region in the aperture.
4038 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01004039 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004040 ret = i915_gem_object_put_fence(obj);
4041 if (ret)
4042 return ret;
4043 }
4044
Ben Widawsky6f65e292013-12-06 14:10:56 -08004045 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004046 if (drm_mm_node_allocated(&vma->node)) {
4047 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07004048 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004049 if (ret)
4050 return ret;
4051 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004052 }
4053
Chris Wilson2c225692013-08-09 12:26:45 +01004054 list_for_each_entry(vma, &obj->vma_list, vma_link)
4055 vma->node.color = cache_level;
4056 obj->cache_level = cache_level;
4057
Chris Wilson0f719792015-01-13 13:32:52 +00004058 if (obj->cache_dirty &&
4059 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4060 cpu_write_needs_clflush(obj)) {
4061 if (i915_gem_clflush_object(obj, true))
4062 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004063 }
4064
Chris Wilsone4ffd172011-04-04 09:44:39 +01004065 return 0;
4066}
4067
Ben Widawsky199adf42012-09-21 17:01:20 -07004068int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4069 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004070{
Ben Widawsky199adf42012-09-21 17:01:20 -07004071 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004072 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004073
4074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004075 if (&obj->base == NULL)
4076 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004077
Chris Wilson651d7942013-08-08 14:41:10 +01004078 switch (obj->cache_level) {
4079 case I915_CACHE_LLC:
4080 case I915_CACHE_L3_LLC:
4081 args->caching = I915_CACHING_CACHED;
4082 break;
4083
Chris Wilson4257d3b2013-08-08 14:41:11 +01004084 case I915_CACHE_WT:
4085 args->caching = I915_CACHING_DISPLAY;
4086 break;
4087
Chris Wilson651d7942013-08-08 14:41:10 +01004088 default:
4089 args->caching = I915_CACHING_NONE;
4090 break;
4091 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004092
Chris Wilson432be692015-05-07 12:14:55 +01004093 drm_gem_object_unreference_unlocked(&obj->base);
4094 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004095}
4096
Ben Widawsky199adf42012-09-21 17:01:20 -07004097int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4098 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004099{
Ben Widawsky199adf42012-09-21 17:01:20 -07004100 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004101 struct drm_i915_gem_object *obj;
4102 enum i915_cache_level level;
4103 int ret;
4104
Ben Widawsky199adf42012-09-21 17:01:20 -07004105 switch (args->caching) {
4106 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004107 level = I915_CACHE_NONE;
4108 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004109 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004110 level = I915_CACHE_LLC;
4111 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004112 case I915_CACHING_DISPLAY:
4113 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4114 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004115 default:
4116 return -EINVAL;
4117 }
4118
Ben Widawsky3bc29132012-09-26 16:15:20 -07004119 ret = i915_mutex_lock_interruptible(dev);
4120 if (ret)
4121 return ret;
4122
Chris Wilsone6994ae2012-07-10 10:27:08 +01004123 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4124 if (&obj->base == NULL) {
4125 ret = -ENOENT;
4126 goto unlock;
4127 }
4128
4129 ret = i915_gem_object_set_cache_level(obj, level);
4130
4131 drm_gem_object_unreference(&obj->base);
4132unlock:
4133 mutex_unlock(&dev->struct_mutex);
4134 return ret;
4135}
4136
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004137/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004138 * Prepare buffer for display plane (scanout, cursors, etc).
4139 * Can be called from an uninterruptible phase (modesetting) and allows
4140 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004141 */
4142int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004143i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4144 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004145 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01004146 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004147 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004148{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004149 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004150 int ret;
4151
John Harrison91af1272015-06-18 13:14:56 +01004152 ret = i915_gem_object_sync(obj, pipelined, pipelined_request);
Chris Wilsonb4716182015-04-27 13:41:17 +01004153 if (ret)
4154 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004155
Chris Wilsoncc98b412013-08-09 12:25:09 +01004156 /* Mark the pin_display early so that we account for the
4157 * display coherency whilst setting up the cache domains.
4158 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004159 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004160
Eric Anholta7ef0642011-03-29 16:59:54 -07004161 /* The display engine is not coherent with the LLC cache on gen6. As
4162 * a result, we make sure that the pinning that is about to occur is
4163 * done with uncached PTEs. This is lowest common denominator for all
4164 * chipsets.
4165 *
4166 * However for gen6+, we could do better by using the GFDT bit instead
4167 * of uncaching, which would allow us to flush all the LLC-cached data
4168 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4169 */
Chris Wilson651d7942013-08-08 14:41:10 +01004170 ret = i915_gem_object_set_cache_level(obj,
4171 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004172 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004173 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004174
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004175 /* As the user may map the buffer once pinned in the display plane
4176 * (e.g. libkms for the bootup splash), we have to ensure that we
4177 * always use map_and_fenceable for all scanout buffers.
4178 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004179 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4180 view->type == I915_GGTT_VIEW_NORMAL ?
4181 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004182 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004183 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004184
Daniel Vettere62b59e2015-01-21 14:53:48 +01004185 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004186
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004187 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004188 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004189
4190 /* It should now be out of any other write domains, and we can update
4191 * the domain values for our changes.
4192 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004193 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004194 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004195
4196 trace_i915_gem_object_change_domain(obj,
4197 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004198 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004199
4200 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004201
4202err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004203 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004204 return ret;
4205}
4206
4207void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004208i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4209 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004210{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004211 if (WARN_ON(obj->pin_display == 0))
4212 return;
4213
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004214 i915_gem_object_ggtt_unpin_view(obj, view);
4215
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004216 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004217}
4218
Eric Anholte47c68e2008-11-14 13:35:19 -08004219/**
4220 * Moves a single object to the CPU read, and possibly write domain.
4221 *
4222 * This function returns when the move is complete, including waiting on
4223 * flushes to occur.
4224 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004225int
Chris Wilson919926a2010-11-12 13:42:53 +00004226i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004227{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004228 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004229 int ret;
4230
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004231 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4232 return 0;
4233
Chris Wilson0201f1e2012-07-20 12:41:01 +01004234 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004235 if (ret)
4236 return ret;
4237
Eric Anholte47c68e2008-11-14 13:35:19 -08004238 i915_gem_object_flush_gtt_write_domain(obj);
4239
Chris Wilson05394f32010-11-08 19:18:58 +00004240 old_write_domain = obj->base.write_domain;
4241 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004242
Eric Anholte47c68e2008-11-14 13:35:19 -08004243 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004244 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004245 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004246
Chris Wilson05394f32010-11-08 19:18:58 +00004247 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004248 }
4249
4250 /* It should now be out of any other write domains, and we can update
4251 * the domain values for our changes.
4252 */
Chris Wilson05394f32010-11-08 19:18:58 +00004253 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004254
4255 /* If we're writing through the CPU, then the GPU read domains will
4256 * need to be invalidated at next use.
4257 */
4258 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004259 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4260 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004261 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004262
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004263 trace_i915_gem_object_change_domain(obj,
4264 old_read_domains,
4265 old_write_domain);
4266
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004267 return 0;
4268}
4269
Eric Anholt673a3942008-07-30 12:06:12 -07004270/* Throttle our rendering by waiting until the ring has completed our requests
4271 * emitted over 20 msec ago.
4272 *
Eric Anholtb9624422009-06-03 07:27:35 +00004273 * Note that if we were to use the current jiffies each time around the loop,
4274 * we wouldn't escape the function with any frames outstanding if the time to
4275 * render a frame was over 20ms.
4276 *
Eric Anholt673a3942008-07-30 12:06:12 -07004277 * This should get us reasonable parallelism between CPU and GPU but also
4278 * relatively low latency when blocking on a particular request to finish.
4279 */
4280static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004281i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004282{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004283 struct drm_i915_private *dev_priv = dev->dev_private;
4284 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004285 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004286 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004287 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004288 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004289
Daniel Vetter308887a2012-11-14 17:14:06 +01004290 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4291 if (ret)
4292 return ret;
4293
4294 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4295 if (ret)
4296 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004297
Chris Wilson1c255952010-09-26 11:03:27 +01004298 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004299 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004300 if (time_after_eq(request->emitted_jiffies, recent_enough))
4301 break;
4302
John Harrisonfcfa423c2015-05-29 17:44:12 +01004303 /*
4304 * Note that the request might not have been submitted yet.
4305 * In which case emitted_jiffies will be zero.
4306 */
4307 if (!request->emitted_jiffies)
4308 continue;
4309
John Harrison54fb2412014-11-24 18:49:27 +00004310 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004311 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004312 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004313 if (target)
4314 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004315 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004316
John Harrison54fb2412014-11-24 18:49:27 +00004317 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004318 return 0;
4319
John Harrison9c654812014-11-24 18:49:35 +00004320 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004321 if (ret == 0)
4322 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004323
Chris Wilson41037f92015-03-27 11:01:36 +00004324 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004325
Eric Anholt673a3942008-07-30 12:06:12 -07004326 return ret;
4327}
4328
Chris Wilsond23db882014-05-23 08:48:08 +02004329static bool
4330i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4331{
4332 struct drm_i915_gem_object *obj = vma->obj;
4333
4334 if (alignment &&
4335 vma->node.start & (alignment - 1))
4336 return true;
4337
4338 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4339 return true;
4340
4341 if (flags & PIN_OFFSET_BIAS &&
4342 vma->node.start < (flags & PIN_OFFSET_MASK))
4343 return true;
4344
4345 return false;
4346}
4347
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004348static int
4349i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4350 struct i915_address_space *vm,
4351 const struct i915_ggtt_view *ggtt_view,
4352 uint32_t alignment,
4353 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004354{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004355 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004356 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004357 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004358 int ret;
4359
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004360 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4361 return -ENODEV;
4362
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004363 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004364 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004365
Chris Wilsonc826c442014-10-31 13:53:53 +00004366 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4367 return -EINVAL;
4368
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004369 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4370 return -EINVAL;
4371
4372 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4373 i915_gem_obj_to_vma(obj, vm);
4374
4375 if (IS_ERR(vma))
4376 return PTR_ERR(vma);
4377
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004378 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004379 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4380 return -EBUSY;
4381
Chris Wilsond23db882014-05-23 08:48:08 +02004382 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004383 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004384 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004385 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004386 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004387 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004388 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004389 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004390 ggtt_view ? "ggtt" : "ppgtt",
4391 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004392 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004393 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004394 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004395 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004396 if (ret)
4397 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004398
4399 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004400 }
4401 }
4402
Chris Wilsonef79e172014-10-31 13:53:52 +00004403 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004404 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004405 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4406 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004407 if (IS_ERR(vma))
4408 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004409 } else {
4410 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004411 if (ret)
4412 return ret;
4413 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004414
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004415 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4416 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004417 bool mappable, fenceable;
4418 u32 fence_size, fence_alignment;
4419
4420 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4421 obj->base.size,
4422 obj->tiling_mode);
4423 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4424 obj->base.size,
4425 obj->tiling_mode,
4426 true);
4427
4428 fenceable = (vma->node.size == fence_size &&
4429 (vma->node.start & (fence_alignment - 1)) == 0);
4430
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004431 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004432 dev_priv->gtt.mappable_end);
4433
4434 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004435
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004436 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4437 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004438
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004439 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004440 return 0;
4441}
4442
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004443int
4444i915_gem_object_pin(struct drm_i915_gem_object *obj,
4445 struct i915_address_space *vm,
4446 uint32_t alignment,
4447 uint64_t flags)
4448{
4449 return i915_gem_object_do_pin(obj, vm,
4450 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4451 alignment, flags);
4452}
4453
4454int
4455i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4456 const struct i915_ggtt_view *view,
4457 uint32_t alignment,
4458 uint64_t flags)
4459{
4460 if (WARN_ONCE(!view, "no view specified"))
4461 return -EINVAL;
4462
4463 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004464 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004465}
4466
Eric Anholt673a3942008-07-30 12:06:12 -07004467void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004468i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4469 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004470{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004471 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004472
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004473 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004474 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004475 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004476
Chris Wilson30154652015-04-07 17:28:24 +01004477 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004478}
4479
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004480bool
4481i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4482{
4483 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4484 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4485 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4486
4487 WARN_ON(!ggtt_vma ||
4488 dev_priv->fence_regs[obj->fence_reg].pin_count >
4489 ggtt_vma->pin_count);
4490 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4491 return true;
4492 } else
4493 return false;
4494}
4495
4496void
4497i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4498{
4499 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4500 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4501 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4502 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4503 }
4504}
4505
Eric Anholt673a3942008-07-30 12:06:12 -07004506int
Eric Anholt673a3942008-07-30 12:06:12 -07004507i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004509{
4510 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004511 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004512 int ret;
4513
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004514 ret = i915_mutex_lock_interruptible(dev);
4515 if (ret)
4516 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004517
Chris Wilson05394f32010-11-08 19:18:58 +00004518 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004519 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004520 ret = -ENOENT;
4521 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004522 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004523
Chris Wilson0be555b2010-08-04 15:36:30 +01004524 /* Count all active objects as busy, even if they are currently not used
4525 * by the gpu. Users of this interface expect objects to eventually
4526 * become non-busy without any further actions, therefore emit any
4527 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004528 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004529 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004530 if (ret)
4531 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004532
Chris Wilsonb4716182015-04-27 13:41:17 +01004533 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4534 args->busy = obj->active << 16;
4535 if (obj->last_write_req)
4536 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004537
Chris Wilsonb4716182015-04-27 13:41:17 +01004538unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004539 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004540unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004541 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004542 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004543}
4544
4545int
4546i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4547 struct drm_file *file_priv)
4548{
Akshay Joshi0206e352011-08-16 15:34:10 -04004549 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004550}
4551
Chris Wilson3ef94da2009-09-14 16:50:29 +01004552int
4553i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4554 struct drm_file *file_priv)
4555{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004556 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004557 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004558 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004559 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004560
4561 switch (args->madv) {
4562 case I915_MADV_DONTNEED:
4563 case I915_MADV_WILLNEED:
4564 break;
4565 default:
4566 return -EINVAL;
4567 }
4568
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004569 ret = i915_mutex_lock_interruptible(dev);
4570 if (ret)
4571 return ret;
4572
Chris Wilson05394f32010-11-08 19:18:58 +00004573 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004574 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004575 ret = -ENOENT;
4576 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004577 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004578
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004579 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004580 ret = -EINVAL;
4581 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004582 }
4583
Daniel Vetter656bfa32014-11-20 09:26:30 +01004584 if (obj->pages &&
4585 obj->tiling_mode != I915_TILING_NONE &&
4586 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4587 if (obj->madv == I915_MADV_WILLNEED)
4588 i915_gem_object_unpin_pages(obj);
4589 if (args->madv == I915_MADV_WILLNEED)
4590 i915_gem_object_pin_pages(obj);
4591 }
4592
Chris Wilson05394f32010-11-08 19:18:58 +00004593 if (obj->madv != __I915_MADV_PURGED)
4594 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004595
Chris Wilson6c085a72012-08-20 11:40:46 +02004596 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004597 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004598 i915_gem_object_truncate(obj);
4599
Chris Wilson05394f32010-11-08 19:18:58 +00004600 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004601
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004602out:
Chris Wilson05394f32010-11-08 19:18:58 +00004603 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004604unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004605 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004606 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004607}
4608
Chris Wilson37e680a2012-06-07 15:38:42 +01004609void i915_gem_object_init(struct drm_i915_gem_object *obj,
4610 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004611{
Chris Wilsonb4716182015-04-27 13:41:17 +01004612 int i;
4613
Ben Widawsky35c20a62013-05-31 11:28:48 -07004614 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004615 for (i = 0; i < I915_NUM_RINGS; i++)
4616 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004617 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004618 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004619 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004620
Chris Wilson37e680a2012-06-07 15:38:42 +01004621 obj->ops = ops;
4622
Chris Wilson0327d6b2012-08-11 15:41:06 +01004623 obj->fence_reg = I915_FENCE_REG_NONE;
4624 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004625
4626 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4627}
4628
Chris Wilson37e680a2012-06-07 15:38:42 +01004629static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4630 .get_pages = i915_gem_object_get_pages_gtt,
4631 .put_pages = i915_gem_object_put_pages_gtt,
4632};
4633
Chris Wilson05394f32010-11-08 19:18:58 +00004634struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4635 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004636{
Daniel Vetterc397b902010-04-09 19:05:07 +00004637 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004638 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004639 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004640
Chris Wilson42dcedd2012-11-15 11:32:30 +00004641 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004642 if (obj == NULL)
4643 return NULL;
4644
4645 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004646 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004647 return NULL;
4648 }
4649
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004650 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4651 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4652 /* 965gm cannot relocate objects above 4GiB. */
4653 mask &= ~__GFP_HIGHMEM;
4654 mask |= __GFP_DMA32;
4655 }
4656
Al Viro496ad9a2013-01-23 17:07:38 -05004657 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004658 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004659
Chris Wilson37e680a2012-06-07 15:38:42 +01004660 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004661
Daniel Vetterc397b902010-04-09 19:05:07 +00004662 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4663 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4664
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004665 if (HAS_LLC(dev)) {
4666 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004667 * cache) for about a 10% performance improvement
4668 * compared to uncached. Graphics requests other than
4669 * display scanout are coherent with the CPU in
4670 * accessing this cache. This means in this mode we
4671 * don't need to clflush on the CPU side, and on the
4672 * GPU side we only need to flush internal caches to
4673 * get data visible to the CPU.
4674 *
4675 * However, we maintain the display planes as UC, and so
4676 * need to rebind when first used as such.
4677 */
4678 obj->cache_level = I915_CACHE_LLC;
4679 } else
4680 obj->cache_level = I915_CACHE_NONE;
4681
Daniel Vetterd861e332013-07-24 23:25:03 +02004682 trace_i915_gem_object_create(obj);
4683
Chris Wilson05394f32010-11-08 19:18:58 +00004684 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004685}
4686
Chris Wilson340fbd82014-05-22 09:16:52 +01004687static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4688{
4689 /* If we are the last user of the backing storage (be it shmemfs
4690 * pages or stolen etc), we know that the pages are going to be
4691 * immediately released. In this case, we can then skip copying
4692 * back the contents from the GPU.
4693 */
4694
4695 if (obj->madv != I915_MADV_WILLNEED)
4696 return false;
4697
4698 if (obj->base.filp == NULL)
4699 return true;
4700
4701 /* At first glance, this looks racy, but then again so would be
4702 * userspace racing mmap against close. However, the first external
4703 * reference to the filp can only be obtained through the
4704 * i915_gem_mmap_ioctl() which safeguards us against the user
4705 * acquiring such a reference whilst we are in the middle of
4706 * freeing the object.
4707 */
4708 return atomic_long_read(&obj->base.filp->f_count) == 1;
4709}
4710
Chris Wilson1488fc02012-04-24 15:47:31 +01004711void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004712{
Chris Wilson1488fc02012-04-24 15:47:31 +01004713 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004714 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004715 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004716 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004717
Paulo Zanonif65c9162013-11-27 18:20:34 -02004718 intel_runtime_pm_get(dev_priv);
4719
Chris Wilson26e12f892011-03-20 11:20:19 +00004720 trace_i915_gem_object_destroy(obj);
4721
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004722 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004723 int ret;
4724
4725 vma->pin_count = 0;
4726 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004727 if (WARN_ON(ret == -ERESTARTSYS)) {
4728 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004729
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004730 was_interruptible = dev_priv->mm.interruptible;
4731 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004732
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004733 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004734
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004735 dev_priv->mm.interruptible = was_interruptible;
4736 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004737 }
4738
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004739 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4740 * before progressing. */
4741 if (obj->stolen)
4742 i915_gem_object_unpin_pages(obj);
4743
Daniel Vettera071fa02014-06-18 23:28:09 +02004744 WARN_ON(obj->frontbuffer_bits);
4745
Daniel Vetter656bfa32014-11-20 09:26:30 +01004746 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4747 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4748 obj->tiling_mode != I915_TILING_NONE)
4749 i915_gem_object_unpin_pages(obj);
4750
Ben Widawsky401c29f2013-05-31 11:28:47 -07004751 if (WARN_ON(obj->pages_pin_count))
4752 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004753 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004754 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004755 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004756 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004757
Chris Wilson9da3da62012-06-01 15:20:22 +01004758 BUG_ON(obj->pages);
4759
Chris Wilson2f745ad2012-09-04 21:02:58 +01004760 if (obj->base.import_attach)
4761 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004762
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004763 if (obj->ops->release)
4764 obj->ops->release(obj);
4765
Chris Wilson05394f32010-11-08 19:18:58 +00004766 drm_gem_object_release(&obj->base);
4767 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004768
Chris Wilson05394f32010-11-08 19:18:58 +00004769 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004770 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004771
4772 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004773}
4774
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004775struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4776 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004777{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004778 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004779 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4780 if (i915_is_ggtt(vma->vm) &&
4781 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4782 continue;
4783 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004784 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004785 }
4786 return NULL;
4787}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004788
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004789struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4790 const struct i915_ggtt_view *view)
4791{
4792 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4793 struct i915_vma *vma;
4794
4795 if (WARN_ONCE(!view, "no view specified"))
4796 return ERR_PTR(-EINVAL);
4797
4798 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004799 if (vma->vm == ggtt &&
4800 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004801 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004802 return NULL;
4803}
4804
Ben Widawsky2f633152013-07-17 12:19:03 -07004805void i915_gem_vma_destroy(struct i915_vma *vma)
4806{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004807 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004808 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004809
4810 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4811 if (!list_empty(&vma->exec_list))
4812 return;
4813
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004814 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004815
Daniel Vetter841cd772014-08-06 15:04:48 +02004816 if (!i915_is_ggtt(vm))
4817 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004818
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004819 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004820
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004821 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004822}
4823
Chris Wilsone3efda42014-04-09 09:19:41 +01004824static void
4825i915_gem_stop_ringbuffers(struct drm_device *dev)
4826{
4827 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004828 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004829 int i;
4830
4831 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004832 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004833}
4834
Jesse Barnes5669fca2009-02-17 15:13:31 -08004835int
Chris Wilson45c5f202013-10-16 11:50:01 +01004836i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004837{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004839 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004840
Chris Wilson45c5f202013-10-16 11:50:01 +01004841 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004842 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004843 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004844 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004845
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004846 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004847
Chris Wilsone3efda42014-04-09 09:19:41 +01004848 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004849 mutex_unlock(&dev->struct_mutex);
4850
Chris Wilson737b1502015-01-26 18:03:03 +02004851 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004852 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004853 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004854
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004855 /* Assert that we sucessfully flushed all the work and
4856 * reset the GPU back to its idle, low power state.
4857 */
4858 WARN_ON(dev_priv->mm.busy);
4859
Eric Anholt673a3942008-07-30 12:06:12 -07004860 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004861
4862err:
4863 mutex_unlock(&dev->struct_mutex);
4864 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004865}
4866
John Harrison6909a662015-05-29 17:43:51 +01004867int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004868{
John Harrison6909a662015-05-29 17:43:51 +01004869 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004870 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004871 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004872 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4873 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004874 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004875
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004876 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004877 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004878
John Harrison5fb9de12015-05-29 17:44:07 +01004879 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004880 if (ret)
4881 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004882
Ben Widawskyc3787e22013-09-17 21:12:44 -07004883 /*
4884 * Note: We do not worry about the concurrent register cacheline hang
4885 * here because no other code should access these registers other than
4886 * at initialization time.
4887 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004888 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004889 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4890 intel_ring_emit(ring, reg_base + i);
4891 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004892 }
4893
Ben Widawskyc3787e22013-09-17 21:12:44 -07004894 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004895
Ben Widawskyc3787e22013-09-17 21:12:44 -07004896 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004897}
4898
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004899void i915_gem_init_swizzling(struct drm_device *dev)
4900{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004901 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004902
Daniel Vetter11782b02012-01-31 16:47:55 +01004903 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004904 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4905 return;
4906
4907 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4908 DISP_TILE_SURFACE_SWIZZLING);
4909
Daniel Vetter11782b02012-01-31 16:47:55 +01004910 if (IS_GEN5(dev))
4911 return;
4912
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004913 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4914 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004915 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004916 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004917 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004918 else if (IS_GEN8(dev))
4919 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004920 else
4921 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004922}
Daniel Vettere21af882012-02-09 20:53:27 +01004923
Chris Wilson67b1b572012-07-05 23:49:40 +01004924static bool
4925intel_enable_blt(struct drm_device *dev)
4926{
4927 if (!HAS_BLT(dev))
4928 return false;
4929
4930 /* The blitter was dysfunctional on early prototypes */
4931 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4932 DRM_INFO("BLT not supported on this pre-production hardware;"
4933 " graphics performance will be degraded.\n");
4934 return false;
4935 }
4936
4937 return true;
4938}
4939
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004940static void init_unused_ring(struct drm_device *dev, u32 base)
4941{
4942 struct drm_i915_private *dev_priv = dev->dev_private;
4943
4944 I915_WRITE(RING_CTL(base), 0);
4945 I915_WRITE(RING_HEAD(base), 0);
4946 I915_WRITE(RING_TAIL(base), 0);
4947 I915_WRITE(RING_START(base), 0);
4948}
4949
4950static void init_unused_rings(struct drm_device *dev)
4951{
4952 if (IS_I830(dev)) {
4953 init_unused_ring(dev, PRB1_BASE);
4954 init_unused_ring(dev, SRB0_BASE);
4955 init_unused_ring(dev, SRB1_BASE);
4956 init_unused_ring(dev, SRB2_BASE);
4957 init_unused_ring(dev, SRB3_BASE);
4958 } else if (IS_GEN2(dev)) {
4959 init_unused_ring(dev, SRB0_BASE);
4960 init_unused_ring(dev, SRB1_BASE);
4961 } else if (IS_GEN3(dev)) {
4962 init_unused_ring(dev, PRB1_BASE);
4963 init_unused_ring(dev, PRB2_BASE);
4964 }
4965}
4966
Oscar Mateoa83014d2014-07-24 17:04:21 +01004967int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004968{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004969 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004970 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004971
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004972 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004973 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004974 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004975
4976 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004977 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004978 if (ret)
4979 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004980 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004981
Chris Wilson67b1b572012-07-05 23:49:40 +01004982 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004983 ret = intel_init_blt_ring_buffer(dev);
4984 if (ret)
4985 goto cleanup_bsd_ring;
4986 }
4987
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004988 if (HAS_VEBOX(dev)) {
4989 ret = intel_init_vebox_ring_buffer(dev);
4990 if (ret)
4991 goto cleanup_blt_ring;
4992 }
4993
Zhao Yakui845f74a2014-04-17 10:37:37 +08004994 if (HAS_BSD2(dev)) {
4995 ret = intel_init_bsd2_ring_buffer(dev);
4996 if (ret)
4997 goto cleanup_vebox_ring;
4998 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004999
Mika Kuoppala99433932013-01-22 14:12:17 +02005000 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
5001 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08005002 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005003
5004 return 0;
5005
Zhao Yakui845f74a2014-04-17 10:37:37 +08005006cleanup_bsd2_ring:
5007 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005008cleanup_vebox_ring:
5009 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005010cleanup_blt_ring:
5011 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
5012cleanup_bsd_ring:
5013 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
5014cleanup_render_ring:
5015 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
5016
5017 return ret;
5018}
5019
5020int
5021i915_gem_init_hw(struct drm_device *dev)
5022{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005023 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005024 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01005025 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005026
5027 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
5028 return -EIO;
5029
Chris Wilson5e4f5182015-02-13 14:35:59 +00005030 /* Double layer security blanket, see i915_gem_init() */
5031 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5032
Ben Widawsky59124502013-07-04 11:02:05 -07005033 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005034 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005035
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005036 if (IS_HASWELL(dev))
5037 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5038 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005039
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005040 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005041 if (IS_IVYBRIDGE(dev)) {
5042 u32 temp = I915_READ(GEN7_MSG_CTL);
5043 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5044 I915_WRITE(GEN7_MSG_CTL, temp);
5045 } else if (INTEL_INFO(dev)->gen >= 7) {
5046 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5047 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5048 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5049 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005050 }
5051
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005052 i915_gem_init_swizzling(dev);
5053
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005054 /*
5055 * At least 830 can leave some of the unused rings
5056 * "active" (ie. head != tail) after resume which
5057 * will prevent c3 entry. Makes sure all unused rings
5058 * are totally idle.
5059 */
5060 init_unused_rings(dev);
5061
John Harrison90638cc2015-05-29 17:43:37 +01005062 BUG_ON(!dev_priv->ring[RCS].default_context);
5063
John Harrison4ad2fd82015-06-18 13:11:20 +01005064 ret = i915_ppgtt_init_hw(dev);
5065 if (ret) {
5066 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5067 goto out;
5068 }
5069
5070 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005071 for_each_ring(ring, dev_priv, i) {
5072 ret = ring->init_hw(ring);
5073 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005074 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005075 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005076
John Harrison4ad2fd82015-06-18 13:11:20 +01005077 /* Now it is safe to go back round and do everything else: */
5078 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01005079 struct drm_i915_gem_request *req;
5080
John Harrison90638cc2015-05-29 17:43:37 +01005081 WARN_ON(!ring->default_context);
5082
John Harrisondc4be60712015-05-29 17:43:39 +01005083 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
5084 if (ret) {
5085 i915_gem_cleanup_ringbuffer(dev);
5086 goto out;
5087 }
5088
John Harrison4ad2fd82015-06-18 13:11:20 +01005089 if (ring->id == RCS) {
5090 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01005091 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01005092 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07005093
John Harrisonb3dd6b92015-05-29 17:43:40 +01005094 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005095 if (ret && ret != -EIO) {
5096 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005097 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005098 i915_gem_cleanup_ringbuffer(dev);
5099 goto out;
5100 }
David Woodhousef48a0162015-01-20 17:21:42 +00005101
John Harrisonb3dd6b92015-05-29 17:43:40 +01005102 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01005103 if (ret && ret != -EIO) {
5104 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005105 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01005106 i915_gem_cleanup_ringbuffer(dev);
5107 goto out;
5108 }
John Harrisondc4be60712015-05-29 17:43:39 +01005109
John Harrison75289872015-05-29 17:43:49 +01005110 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02005111 }
5112
Chris Wilson5e4f5182015-02-13 14:35:59 +00005113out:
5114 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005115 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005116}
5117
Chris Wilson1070a422012-04-24 15:47:41 +01005118int i915_gem_init(struct drm_device *dev)
5119{
5120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005121 int ret;
5122
Oscar Mateo127f1002014-07-24 17:04:11 +01005123 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5124 i915.enable_execlists);
5125
Chris Wilson1070a422012-04-24 15:47:41 +01005126 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005127
5128 if (IS_VALLEYVIEW(dev)) {
5129 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005130 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5131 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5132 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005133 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5134 }
5135
Oscar Mateoa83014d2014-07-24 17:04:21 +01005136 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005137 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005138 dev_priv->gt.init_rings = i915_gem_init_rings;
5139 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5140 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005141 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005142 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005143 dev_priv->gt.init_rings = intel_logical_rings_init;
5144 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5145 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005146 }
5147
Chris Wilson5e4f5182015-02-13 14:35:59 +00005148 /* This is just a security blanket to placate dragons.
5149 * On some systems, we very sporadically observe that the first TLBs
5150 * used by the CS may be stale, despite us poking the TLB reset. If
5151 * we hold the forcewake during initialisation these problems
5152 * just magically go away.
5153 */
5154 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5155
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005156 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005157 if (ret)
5158 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005159
Ben Widawskyd7e50082012-12-18 10:31:25 -08005160 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005161
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005162 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005163 if (ret)
5164 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005165
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005166 ret = dev_priv->gt.init_rings(dev);
5167 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005168 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005169
5170 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005171 if (ret == -EIO) {
5172 /* Allow ring initialisation to fail by marking the GPU as
5173 * wedged. But we only want to do this where the GPU is angry,
5174 * for all other failure, such as an allocation failure, bail.
5175 */
5176 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5177 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5178 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005179 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005180
5181out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005182 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005183 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005184
Chris Wilson60990322014-04-09 09:19:42 +01005185 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005186}
5187
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005188void
5189i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5190{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005191 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005192 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005193 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005194
Chris Wilsonb4519512012-05-11 14:29:30 +01005195 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005196 dev_priv->gt.cleanup_ring(ring);
Niu,Binga6478282015-07-04 00:27:34 +08005197
5198 if (i915.enable_execlists)
5199 /*
5200 * Neither the BIOS, ourselves or any other kernel
5201 * expects the system to be in execlists mode on startup,
5202 * so we need to reset the GPU back to legacy mode.
5203 */
5204 intel_gpu_reset(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005205}
5206
Chris Wilson64193402010-10-24 12:38:05 +01005207static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005208init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005209{
5210 INIT_LIST_HEAD(&ring->active_list);
5211 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005212}
5213
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005214void i915_init_vm(struct drm_i915_private *dev_priv,
5215 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005216{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005217 if (!i915_is_ggtt(vm))
5218 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005219 vm->dev = dev_priv->dev;
5220 INIT_LIST_HEAD(&vm->active_list);
5221 INIT_LIST_HEAD(&vm->inactive_list);
5222 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005223 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005224}
5225
Eric Anholt673a3942008-07-30 12:06:12 -07005226void
5227i915_gem_load(struct drm_device *dev)
5228{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005229 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005230 int i;
5231
Chris Wilsonefab6d82015-04-07 16:20:57 +01005232 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005233 kmem_cache_create("i915_gem_object",
5234 sizeof(struct drm_i915_gem_object), 0,
5235 SLAB_HWCACHE_ALIGN,
5236 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005237 dev_priv->vmas =
5238 kmem_cache_create("i915_gem_vma",
5239 sizeof(struct i915_vma), 0,
5240 SLAB_HWCACHE_ALIGN,
5241 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005242 dev_priv->requests =
5243 kmem_cache_create("i915_gem_request",
5244 sizeof(struct drm_i915_gem_request), 0,
5245 SLAB_HWCACHE_ALIGN,
5246 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005247
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005248 INIT_LIST_HEAD(&dev_priv->vm_list);
5249 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5250
Ben Widawskya33afea2013-09-17 21:12:45 -07005251 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005252 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5253 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005254 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005255 for (i = 0; i < I915_NUM_RINGS; i++)
5256 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005257 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005258 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005259 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5260 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005261 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5262 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005263 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005264
Chris Wilson72bfa192010-12-19 11:42:05 +00005265 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5266
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005267 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5268 dev_priv->num_fence_regs = 32;
5269 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005270 dev_priv->num_fence_regs = 16;
5271 else
5272 dev_priv->num_fence_regs = 8;
5273
Yu Zhangeb822892015-02-10 19:05:49 +08005274 if (intel_vgpu_active(dev))
5275 dev_priv->num_fence_regs =
5276 I915_READ(vgtif_reg(avail_rs.fence_num));
5277
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005278 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005279 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5280 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005281
Eric Anholt673a3942008-07-30 12:06:12 -07005282 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005283 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005284
Chris Wilsonce453d82011-02-21 14:43:56 +00005285 dev_priv->mm.interruptible = true;
5286
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005287 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005288
5289 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005290}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005291
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005292void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005293{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005294 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005295
5296 /* Clean up our request list when the client is going away, so that
5297 * later retire_requests won't dereference our soon-to-be-gone
5298 * file_priv.
5299 */
Chris Wilson1c255952010-09-26 11:03:27 +01005300 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005301 while (!list_empty(&file_priv->mm.request_list)) {
5302 struct drm_i915_gem_request *request;
5303
5304 request = list_first_entry(&file_priv->mm.request_list,
5305 struct drm_i915_gem_request,
5306 client_list);
5307 list_del(&request->client_list);
5308 request->file_priv = NULL;
5309 }
Chris Wilson1c255952010-09-26 11:03:27 +01005310 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005311
Chris Wilson2e1b8732015-04-27 13:41:22 +01005312 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005313 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005314 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005315 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005316 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005317}
5318
5319int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5320{
5321 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005322 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005323
5324 DRM_DEBUG_DRIVER("\n");
5325
5326 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5327 if (!file_priv)
5328 return -ENOMEM;
5329
5330 file->driver_priv = file_priv;
5331 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005332 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005333 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005334
5335 spin_lock_init(&file_priv->mm.lock);
5336 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005337
Ben Widawskye422b882013-12-06 14:10:58 -08005338 ret = i915_gem_context_open(dev, file);
5339 if (ret)
5340 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005341
Ben Widawskye422b882013-12-06 14:10:58 -08005342 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005343}
5344
Daniel Vetterb680c372014-09-19 18:27:27 +02005345/**
5346 * i915_gem_track_fb - update frontbuffer tracking
5347 * old: current GEM buffer for the frontbuffer slots
5348 * new: new GEM buffer for the frontbuffer slots
5349 * frontbuffer_bits: bitmask of frontbuffer slots
5350 *
5351 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5352 * from @old and setting them in @new. Both @old and @new can be NULL.
5353 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005354void i915_gem_track_fb(struct drm_i915_gem_object *old,
5355 struct drm_i915_gem_object *new,
5356 unsigned frontbuffer_bits)
5357{
5358 if (old) {
5359 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5360 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5361 old->frontbuffer_bits &= ~frontbuffer_bits;
5362 }
5363
5364 if (new) {
5365 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5366 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5367 new->frontbuffer_bits |= frontbuffer_bits;
5368 }
5369}
5370
Ben Widawskya70a3142013-07-31 16:59:56 -07005371/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005372unsigned long
5373i915_gem_obj_offset(struct drm_i915_gem_object *o,
5374 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005375{
5376 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5377 struct i915_vma *vma;
5378
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005379 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005380
Ben Widawskya70a3142013-07-31 16:59:56 -07005381 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005382 if (i915_is_ggtt(vma->vm) &&
5383 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5384 continue;
5385 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005386 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005387 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005388
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005389 WARN(1, "%s vma for this object not found.\n",
5390 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005391 return -1;
5392}
5393
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005394unsigned long
5395i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005396 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005397{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005398 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005399 struct i915_vma *vma;
5400
5401 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005402 if (vma->vm == ggtt &&
5403 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005404 return vma->node.start;
5405
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005406 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005407 return -1;
5408}
5409
5410bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5411 struct i915_address_space *vm)
5412{
5413 struct i915_vma *vma;
5414
5415 list_for_each_entry(vma, &o->vma_list, vma_link) {
5416 if (i915_is_ggtt(vma->vm) &&
5417 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5418 continue;
5419 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5420 return true;
5421 }
5422
5423 return false;
5424}
5425
5426bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005427 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005428{
5429 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5430 struct i915_vma *vma;
5431
5432 list_for_each_entry(vma, &o->vma_list, vma_link)
5433 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005434 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005435 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005436 return true;
5437
5438 return false;
5439}
5440
5441bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5442{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005443 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005444
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005445 list_for_each_entry(vma, &o->vma_list, vma_link)
5446 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005447 return true;
5448
5449 return false;
5450}
5451
5452unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5453 struct i915_address_space *vm)
5454{
5455 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5456 struct i915_vma *vma;
5457
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005458 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005459
5460 BUG_ON(list_empty(&o->vma_list));
5461
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005462 list_for_each_entry(vma, &o->vma_list, vma_link) {
5463 if (i915_is_ggtt(vma->vm) &&
5464 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5465 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005466 if (vma->vm == vm)
5467 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005468 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005469 return 0;
5470}
5471
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005472bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005473{
5474 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005475 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005476 if (vma->pin_count > 0)
5477 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005478
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005479 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005480}