blob: 6ce2c31b9a813b848e0b54727c9f1f5eb9c124cb [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
57 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
58 return true;
59
60 return obj->pin_display;
61}
62
Chris Wilson73aa8082010-09-30 11:46:12 +010063/* some bookkeeping */
64static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
65 size_t size)
66{
Daniel Vetterc20e8352013-07-24 22:40:23 +020067 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010068 dev_priv->mm.object_count++;
69 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020070 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010071}
72
73static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
74 size_t size)
75{
Daniel Vetterc20e8352013-07-24 22:40:23 +020076 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010077 dev_priv->mm.object_count--;
78 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020079 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010080}
81
Chris Wilson21dd3732011-01-26 15:55:56 +000082static int
Daniel Vetter33196de2012-11-14 17:14:05 +010083i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010084{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085 int ret;
86
Chris Wilsond98c52c2016-04-13 17:35:05 +010087 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +010088 return 0;
89
Daniel Vetter0a6759c2012-07-04 22:18:41 +020090 /*
91 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
92 * userspace. If it takes that long something really bad is going on and
93 * we should simply try to bail out and fail as gracefully as possible.
94 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010095 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +010096 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +010097 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +020098 if (ret == 0) {
99 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
100 return -EIO;
101 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100103 } else {
104 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106}
107
Chris Wilson54cf91d2010-11-25 18:00:26 +0000108int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100109{
Daniel Vetter33196de2012-11-14 17:14:05 +0100110 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100111 int ret;
112
Daniel Vetter33196de2012-11-14 17:14:05 +0100113 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100114 if (ret)
115 return ret;
116
117 ret = mutex_lock_interruptible(&dev->struct_mutex);
118 if (ret)
119 return ret;
120
Chris Wilson23bc5982010-09-29 16:10:57 +0100121 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100122 return 0;
123}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124
Eric Anholt673a3942008-07-30 12:06:12 -0700125int
Eric Anholt5a125c32008-10-22 21:40:13 -0700126i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000127 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700128{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300129 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200130 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300131 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100132 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000133 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134
Chris Wilson6299f992010-11-24 12:23:44 +0000135 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100136 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000137 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100138 if (vma->pin_count)
139 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000140 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100141 if (vma->pin_count)
142 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100143 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700144
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300145 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000147
Eric Anholt5a125c32008-10-22 21:40:13 -0700148 return 0;
149}
150
Chris Wilson6a2c4232014-11-04 04:51:40 -0800151static int
152i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100153{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800154 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
155 char *vaddr = obj->phys_handle->vaddr;
156 struct sg_table *st;
157 struct scatterlist *sg;
158 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100159
Chris Wilson6a2c4232014-11-04 04:51:40 -0800160 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
161 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100162
Chris Wilson6a2c4232014-11-04 04:51:40 -0800163 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
164 struct page *page;
165 char *src;
166
167 page = shmem_read_mapping_page(mapping, i);
168 if (IS_ERR(page))
169 return PTR_ERR(page);
170
171 src = kmap_atomic(page);
172 memcpy(vaddr, src, PAGE_SIZE);
173 drm_clflush_virt_range(vaddr, PAGE_SIZE);
174 kunmap_atomic(src);
175
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300176 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 vaddr += PAGE_SIZE;
178 }
179
180 i915_gem_chipset_flush(obj->base.dev);
181
182 st = kmalloc(sizeof(*st), GFP_KERNEL);
183 if (st == NULL)
184 return -ENOMEM;
185
186 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
187 kfree(st);
188 return -ENOMEM;
189 }
190
191 sg = st->sgl;
192 sg->offset = 0;
193 sg->length = obj->base.size;
194
195 sg_dma_address(sg) = obj->phys_handle->busaddr;
196 sg_dma_len(sg) = obj->base.size;
197
198 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 return 0;
200}
201
202static void
203i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
204{
205 int ret;
206
207 BUG_ON(obj->madv == __I915_MADV_PURGED);
208
209 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100210 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800211 /* In the event of a disaster, abandon all caches and
212 * hope for the best.
213 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
215 }
216
217 if (obj->madv == I915_MADV_DONTNEED)
218 obj->dirty = 0;
219
220 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100221 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800222 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100223 int i;
224
225 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 struct page *page;
227 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100228
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229 page = shmem_read_mapping_page(mapping, i);
230 if (IS_ERR(page))
231 continue;
232
233 dst = kmap_atomic(page);
234 drm_clflush_virt_range(vaddr, PAGE_SIZE);
235 memcpy(dst, vaddr, PAGE_SIZE);
236 kunmap_atomic(dst);
237
238 set_page_dirty(page);
239 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100240 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300241 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100242 vaddr += PAGE_SIZE;
243 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100245 }
246
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 sg_free_table(obj->pages);
248 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249}
250
251static void
252i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
253{
254 drm_pci_free(obj->base.dev, obj->phys_handle);
255}
256
257static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
258 .get_pages = i915_gem_object_get_pages_phys,
259 .put_pages = i915_gem_object_put_pages_phys,
260 .release = i915_gem_object_release_phys,
261};
262
263static int
264drop_pages(struct drm_i915_gem_object *obj)
265{
266 struct i915_vma *vma, *next;
267 int ret;
268
269 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000270 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800271 if (i915_vma_unbind(vma))
272 break;
273
274 ret = i915_gem_object_put_pages(obj);
275 drm_gem_object_unreference(&obj->base);
276
277 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100278}
279
280int
281i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
282 int align)
283{
284 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800285 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100286
287 if (obj->phys_handle) {
288 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
289 return -EBUSY;
290
291 return 0;
292 }
293
294 if (obj->madv != I915_MADV_WILLNEED)
295 return -EFAULT;
296
297 if (obj->base.filp == NULL)
298 return -EINVAL;
299
Chris Wilson6a2c4232014-11-04 04:51:40 -0800300 ret = drop_pages(obj);
301 if (ret)
302 return ret;
303
Chris Wilson00731152014-05-21 12:42:56 +0100304 /* create a new object */
305 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
306 if (!phys)
307 return -ENOMEM;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800310 obj->ops = &i915_gem_phys_ops;
311
312 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100313}
314
315static int
316i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
317 struct drm_i915_gem_pwrite *args,
318 struct drm_file *file_priv)
319{
320 struct drm_device *dev = obj->base.dev;
321 void *vaddr = obj->phys_handle->vaddr + args->offset;
322 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200323 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800324
325 /* We manually control the domain here and pretend that it
326 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
327 */
328 ret = i915_gem_object_wait_rendering(obj, false);
329 if (ret)
330 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100331
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700332 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100333 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
334 unsigned long unwritten;
335
336 /* The physical object once assigned is fixed for the lifetime
337 * of the obj, so we can safely drop the lock and continue
338 * to access vaddr.
339 */
340 mutex_unlock(&dev->struct_mutex);
341 unwritten = copy_from_user(vaddr, user_data, args->size);
342 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200343 if (unwritten) {
344 ret = -EFAULT;
345 goto out;
346 }
Chris Wilson00731152014-05-21 12:42:56 +0100347 }
348
Chris Wilson6a2c4232014-11-04 04:51:40 -0800349 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100350 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200351
352out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700353 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200354 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100355}
356
Chris Wilson42dcedd2012-11-15 11:32:30 +0000357void *i915_gem_object_alloc(struct drm_device *dev)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100360 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000361}
362
363void i915_gem_object_free(struct drm_i915_gem_object *obj)
364{
365 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100366 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000367}
368
Dave Airlieff72145b2011-02-07 12:16:14 +1000369static int
370i915_gem_create(struct drm_file *file,
371 struct drm_device *dev,
372 uint64_t size,
373 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700374{
Chris Wilson05394f32010-11-08 19:18:58 +0000375 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300376 int ret;
377 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700378
Dave Airlieff72145b2011-02-07 12:16:14 +1000379 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200380 if (size == 0)
381 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700382
383 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700385 if (obj == NULL)
386 return -ENOMEM;
387
Chris Wilson05394f32010-11-08 19:18:58 +0000388 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100389 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200390 drm_gem_object_unreference_unlocked(&obj->base);
391 if (ret)
392 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100393
Dave Airlieff72145b2011-02-07 12:16:14 +1000394 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700395 return 0;
396}
397
Dave Airlieff72145b2011-02-07 12:16:14 +1000398int
399i915_gem_dumb_create(struct drm_file *file,
400 struct drm_device *dev,
401 struct drm_mode_create_dumb *args)
402{
403 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300404 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 args->size = args->pitch * args->height;
406 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000407 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000408}
409
Dave Airlieff72145b2011-02-07 12:16:14 +1000410/**
411 * Creates a new mm object and returns a handle to it.
412 */
413int
414i915_gem_create_ioctl(struct drm_device *dev, void *data,
415 struct drm_file *file)
416{
417 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000420 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000421}
422
Daniel Vetter8c599672011-12-14 13:57:31 +0100423static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100424__copy_to_user_swizzled(char __user *cpu_vaddr,
425 const char *gpu_vaddr, int gpu_offset,
426 int length)
427{
428 int ret, cpu_offset = 0;
429
430 while (length > 0) {
431 int cacheline_end = ALIGN(gpu_offset + 1, 64);
432 int this_length = min(cacheline_end - gpu_offset, length);
433 int swizzled_gpu_offset = gpu_offset ^ 64;
434
435 ret = __copy_to_user(cpu_vaddr + cpu_offset,
436 gpu_vaddr + swizzled_gpu_offset,
437 this_length);
438 if (ret)
439 return ret + length;
440
441 cpu_offset += this_length;
442 gpu_offset += this_length;
443 length -= this_length;
444 }
445
446 return 0;
447}
448
449static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700450__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
451 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100452 int length)
453{
454 int ret, cpu_offset = 0;
455
456 while (length > 0) {
457 int cacheline_end = ALIGN(gpu_offset + 1, 64);
458 int this_length = min(cacheline_end - gpu_offset, length);
459 int swizzled_gpu_offset = gpu_offset ^ 64;
460
461 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
462 cpu_vaddr + cpu_offset,
463 this_length);
464 if (ret)
465 return ret + length;
466
467 cpu_offset += this_length;
468 gpu_offset += this_length;
469 length -= this_length;
470 }
471
472 return 0;
473}
474
Brad Volkin4c914c02014-02-18 10:15:45 -0800475/*
476 * Pins the specified object's pages and synchronizes the object with
477 * GPU accesses. Sets needs_clflush to non-zero if the caller should
478 * flush the object from the CPU cache.
479 */
480int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
481 int *needs_clflush)
482{
483 int ret;
484
485 *needs_clflush = 0;
486
Ben Widawsky1db6e2e2016-02-09 11:44:12 -0800487 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Brad Volkin4c914c02014-02-18 10:15:45 -0800488 return -EINVAL;
489
490 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
491 /* If we're not in the cpu read domain, set ourself into the gtt
492 * read domain and manually flush cachelines (if required). This
493 * optimizes for the case when the gpu will dirty the data
494 * anyway again before the next pread happens. */
495 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
496 obj->cache_level);
497 ret = i915_gem_object_wait_rendering(obj, true);
498 if (ret)
499 return ret;
500 }
501
502 ret = i915_gem_object_get_pages(obj);
503 if (ret)
504 return ret;
505
506 i915_gem_object_pin_pages(obj);
507
508 return ret;
509}
510
Daniel Vetterd174bd62012-03-25 19:47:40 +0200511/* Per-page copy function for the shmem pread fastpath.
512 * Flushes invalid cachelines before reading the target if
513 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700514static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200515shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
516 char __user *user_data,
517 bool page_do_bit17_swizzling, bool needs_clflush)
518{
519 char *vaddr;
520 int ret;
521
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200522 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200523 return -EINVAL;
524
525 vaddr = kmap_atomic(page);
526 if (needs_clflush)
527 drm_clflush_virt_range(vaddr + shmem_page_offset,
528 page_length);
529 ret = __copy_to_user_inatomic(user_data,
530 vaddr + shmem_page_offset,
531 page_length);
532 kunmap_atomic(vaddr);
533
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100534 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535}
536
Daniel Vetter23c18c72012-03-25 19:47:42 +0200537static void
538shmem_clflush_swizzled_range(char *addr, unsigned long length,
539 bool swizzled)
540{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200541 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542 unsigned long start = (unsigned long) addr;
543 unsigned long end = (unsigned long) addr + length;
544
545 /* For swizzling simply ensure that we always flush both
546 * channels. Lame, but simple and it works. Swizzled
547 * pwrite/pread is far from a hotpath - current userspace
548 * doesn't use it at all. */
549 start = round_down(start, 128);
550 end = round_up(end, 128);
551
552 drm_clflush_virt_range((void *)start, end - start);
553 } else {
554 drm_clflush_virt_range(addr, length);
555 }
556
557}
558
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559/* Only difference to the fast-path function is that this can handle bit17
560 * and uses non-atomic copy and kmap functions. */
561static int
562shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
563 char __user *user_data,
564 bool page_do_bit17_swizzling, bool needs_clflush)
565{
566 char *vaddr;
567 int ret;
568
569 vaddr = kmap(page);
570 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200571 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
572 page_length,
573 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200574
575 if (page_do_bit17_swizzling)
576 ret = __copy_to_user_swizzled(user_data,
577 vaddr, shmem_page_offset,
578 page_length);
579 else
580 ret = __copy_to_user(user_data,
581 vaddr + shmem_page_offset,
582 page_length);
583 kunmap(page);
584
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100585 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200586}
587
Eric Anholteb014592009-03-10 11:44:52 -0700588static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200589i915_gem_shmem_pread(struct drm_device *dev,
590 struct drm_i915_gem_object *obj,
591 struct drm_i915_gem_pread *args,
592 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700593{
Daniel Vetter8461d222011-12-14 13:57:32 +0100594 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700595 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100596 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100597 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100598 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200599 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200600 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200601 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700602
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200603 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700604 remain = args->size;
605
Daniel Vetter8461d222011-12-14 13:57:32 +0100606 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700607
Brad Volkin4c914c02014-02-18 10:15:45 -0800608 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 if (ret)
610 return ret;
611
Eric Anholteb014592009-03-10 11:44:52 -0700612 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100613
Imre Deak67d5a502013-02-18 19:28:02 +0200614 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
615 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200616 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100617
618 if (remain <= 0)
619 break;
620
Eric Anholteb014592009-03-10 11:44:52 -0700621 /* Operation in this page
622 *
Eric Anholteb014592009-03-10 11:44:52 -0700623 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700624 * page_length = bytes to copy for this page
625 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100626 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700627 page_length = remain;
628 if ((shmem_page_offset + page_length) > PAGE_SIZE)
629 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700630
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
632 (page_to_phys(page) & (1 << 17)) != 0;
633
Daniel Vetterd174bd62012-03-25 19:47:40 +0200634 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
635 user_data, page_do_bit17_swizzling,
636 needs_clflush);
637 if (ret == 0)
638 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700639
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200640 mutex_unlock(&dev->struct_mutex);
641
Jani Nikulad330a952014-01-21 11:24:25 +0200642 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200643 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200644 /* Userspace is tricking us, but we've already clobbered
645 * its pages with the prefault and promised to write the
646 * data up to the first fault. Hence ignore any errors
647 * and just continue. */
648 (void)ret;
649 prefaulted = 1;
650 }
651
Daniel Vetterd174bd62012-03-25 19:47:40 +0200652 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
653 user_data, page_do_bit17_swizzling,
654 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700655
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200656 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100657
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100658 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100659 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100660
Chris Wilson17793c92014-03-07 08:30:36 +0000661next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700662 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100663 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700664 offset += page_length;
665 }
666
Chris Wilson4f27b752010-10-14 15:26:45 +0100667out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100668 i915_gem_object_unpin_pages(obj);
669
Eric Anholteb014592009-03-10 11:44:52 -0700670 return ret;
671}
672
Eric Anholt673a3942008-07-30 12:06:12 -0700673/**
674 * Reads data from the object referenced by handle.
675 *
676 * On error, the contents of *data are undefined.
677 */
678int
679i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000680 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700681{
682 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000683 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100684 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700685
Chris Wilson51311d02010-11-17 09:10:42 +0000686 if (args->size == 0)
687 return 0;
688
689 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200690 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000691 args->size))
692 return -EFAULT;
693
Chris Wilson4f27b752010-10-14 15:26:45 +0100694 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100695 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100696 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700697
Chris Wilson05394f32010-11-08 19:18:58 +0000698 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000699 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 ret = -ENOENT;
701 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100702 }
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Chris Wilson7dcd2492010-09-26 20:21:44 +0100704 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000705 if (args->offset > obj->base.size ||
706 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100707 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100708 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100709 }
710
Daniel Vetter1286ff72012-05-10 15:25:09 +0200711 /* prime objects have no backing filp to GEM pread/pwrite
712 * pages from.
713 */
714 if (!obj->base.filp) {
715 ret = -EINVAL;
716 goto out;
717 }
718
Chris Wilsondb53a302011-02-03 11:57:46 +0000719 trace_i915_gem_object_pread(obj, args->offset, args->size);
720
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200721 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700722
Chris Wilson35b62a82010-09-26 20:23:38 +0100723out:
Chris Wilson05394f32010-11-08 19:18:58 +0000724 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100725unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100726 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700727 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700728}
729
Keith Packard0839ccb2008-10-30 19:38:48 -0700730/* This is the fast write path which cannot handle
731 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700732 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700733
Keith Packard0839ccb2008-10-30 19:38:48 -0700734static inline int
735fast_user_write(struct io_mapping *mapping,
736 loff_t page_base, int page_offset,
737 char __user *user_data,
738 int length)
739{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700740 void __iomem *vaddr_atomic;
741 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700742 unsigned long unwritten;
743
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700744 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 /* We can use the cpu mem copy function because this is X86. */
746 vaddr = (void __force*)vaddr_atomic + page_offset;
747 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700748 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100750 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700751}
752
Eric Anholt3de09aa2009-03-09 09:42:23 -0700753/**
754 * This is the fast pwrite path, where we copy the data directly from the
755 * user into the GTT, uncached.
756 */
Eric Anholt673a3942008-07-30 12:06:12 -0700757static int
Chris Wilson05394f32010-11-08 19:18:58 +0000758i915_gem_gtt_pwrite_fast(struct drm_device *dev,
759 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000761 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700762{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300763 struct drm_i915_private *dev_priv = to_i915(dev);
764 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Eric Anholt673a3942008-07-30 12:06:12 -0700765 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700766 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700767 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200768 int page_offset, page_length, ret;
769
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100770 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200771 if (ret)
772 goto out;
773
774 ret = i915_gem_object_set_to_gtt_domain(obj, true);
775 if (ret)
776 goto out_unpin;
777
778 ret = i915_gem_object_put_fence(obj);
779 if (ret)
780 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700781
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200782 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700783 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700784
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700785 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700787 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200788
Eric Anholt673a3942008-07-30 12:06:12 -0700789 while (remain > 0) {
790 /* Operation in this page
791 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700792 * page_base = page offset within aperture
793 * page_offset = offset within page
794 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700795 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100796 page_base = offset & PAGE_MASK;
797 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700798 page_length = remain;
799 if ((page_offset + remain) > PAGE_SIZE)
800 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700803 * source page isn't available. Return the error and we'll
804 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700805 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300806 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200807 page_offset, user_data, page_length)) {
808 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200810 }
Eric Anholt673a3942008-07-30 12:06:12 -0700811
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 remain -= page_length;
813 user_data += page_length;
814 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700815 }
Eric Anholt673a3942008-07-30 12:06:12 -0700816
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200817out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700818 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200819out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800820 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200821out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700822 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700823}
824
Daniel Vetterd174bd62012-03-25 19:47:40 +0200825/* Per-page copy function for the shmem pwrite fastpath.
826 * Flushes invalid cachelines before writing to the target if
827 * needs_clflush_before is set and flushes out any written cachelines after
828 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700829static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
831 char __user *user_data,
832 bool page_do_bit17_swizzling,
833 bool needs_clflush_before,
834 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700835{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200836 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700837 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700838
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200839 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap_atomic(page);
843 if (needs_clflush_before)
844 drm_clflush_virt_range(vaddr + shmem_page_offset,
845 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000846 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
847 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200848 if (needs_clflush_after)
849 drm_clflush_virt_range(vaddr + shmem_page_offset,
850 page_length);
851 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852
Chris Wilson755d2212012-09-04 21:02:55 +0100853 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700854}
855
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856/* Only difference to the fast-path function is that this can handle bit17
857 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700858static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
860 char __user *user_data,
861 bool page_do_bit17_swizzling,
862 bool needs_clflush_before,
863 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700864{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200865 char *vaddr;
866 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700867
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200870 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
871 page_length,
872 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200873 if (page_do_bit17_swizzling)
874 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100875 user_data,
876 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 else
878 ret = __copy_from_user(vaddr + shmem_page_offset,
879 user_data,
880 page_length);
881 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200882 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
883 page_length,
884 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100886
Chris Wilson755d2212012-09-04 21:02:55 +0100887 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700888}
889
Eric Anholt40123c12009-03-09 13:42:30 -0700890static int
Daniel Vettere244a442012-03-25 19:47:28 +0200891i915_gem_shmem_pwrite(struct drm_device *dev,
892 struct drm_i915_gem_object *obj,
893 struct drm_i915_gem_pwrite *args,
894 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700895{
Eric Anholt40123c12009-03-09 13:42:30 -0700896 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100897 loff_t offset;
898 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100899 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100900 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200901 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200902 int needs_clflush_after = 0;
903 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200904 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700905
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200906 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700907 remain = args->size;
908
Daniel Vetter8c599672011-12-14 13:57:31 +0100909 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700910
Daniel Vetter58642882012-03-25 19:47:37 +0200911 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
912 /* If we're not in the cpu write domain, set ourself into the gtt
913 * write domain and manually flush cachelines (if required). This
914 * optimizes for the case when the gpu will use the data
915 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100916 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700917 ret = i915_gem_object_wait_rendering(obj, false);
918 if (ret)
919 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200920 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100921 /* Same trick applies to invalidate partially written cachelines read
922 * before writing. */
923 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
924 needs_clflush_before =
925 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200926
Chris Wilson755d2212012-09-04 21:02:55 +0100927 ret = i915_gem_object_get_pages(obj);
928 if (ret)
929 return ret;
930
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700931 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200932
Chris Wilson755d2212012-09-04 21:02:55 +0100933 i915_gem_object_pin_pages(obj);
934
Eric Anholt40123c12009-03-09 13:42:30 -0700935 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000936 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700937
Imre Deak67d5a502013-02-18 19:28:02 +0200938 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
939 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200940 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200941 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100942
Chris Wilson9da3da62012-06-01 15:20:22 +0100943 if (remain <= 0)
944 break;
945
Eric Anholt40123c12009-03-09 13:42:30 -0700946 /* Operation in this page
947 *
Eric Anholt40123c12009-03-09 13:42:30 -0700948 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700949 * page_length = bytes to copy for this page
950 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100951 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700952
953 page_length = remain;
954 if ((shmem_page_offset + page_length) > PAGE_SIZE)
955 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700956
Daniel Vetter58642882012-03-25 19:47:37 +0200957 /* If we don't overwrite a cacheline completely we need to be
958 * careful to have up-to-date data by first clflushing. Don't
959 * overcomplicate things and flush the entire patch. */
960 partial_cacheline_write = needs_clflush_before &&
961 ((shmem_page_offset | page_length)
962 & (boot_cpu_data.x86_clflush_size - 1));
963
Daniel Vetter8c599672011-12-14 13:57:31 +0100964 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
965 (page_to_phys(page) & (1 << 17)) != 0;
966
Daniel Vetterd174bd62012-03-25 19:47:40 +0200967 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
968 user_data, page_do_bit17_swizzling,
969 partial_cacheline_write,
970 needs_clflush_after);
971 if (ret == 0)
972 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700973
Daniel Vettere244a442012-03-25 19:47:28 +0200974 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200975 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
977 user_data, page_do_bit17_swizzling,
978 partial_cacheline_write,
979 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vettere244a442012-03-25 19:47:28 +0200981 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100982
Chris Wilson755d2212012-09-04 21:02:55 +0100983 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100985
Chris Wilson17793c92014-03-07 08:30:36 +0000986next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700987 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700989 offset += page_length;
990 }
991
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100992out:
Chris Wilson755d2212012-09-04 21:02:55 +0100993 i915_gem_object_unpin_pages(obj);
994
Daniel Vettere244a442012-03-25 19:47:28 +0200995 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100996 /*
997 * Fixup: Flush cpu caches in case we didn't flush the dirty
998 * cachelines in-line while writing and the object moved
999 * out of the cpu write domain while we've dropped the lock.
1000 */
1001 if (!needs_clflush_after &&
1002 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001003 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001004 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001006 }
Eric Anholt40123c12009-03-09 13:42:30 -07001007
Daniel Vetter58642882012-03-25 19:47:37 +02001008 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001009 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001010 else
1011 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001012
Rodrigo Vivide152b62015-07-07 16:28:51 -07001013 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001014 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001015}
1016
1017/**
1018 * Writes data to the object referenced by handle.
1019 *
1020 * On error, the contents of the buffer that were to be modified are undefined.
1021 */
1022int
1023i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001024 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001025{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001026 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001027 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001029 int ret;
1030
1031 if (args->size == 0)
1032 return 0;
1033
1034 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001035 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001036 args->size))
1037 return -EFAULT;
1038
Jani Nikulad330a952014-01-21 11:24:25 +02001039 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001040 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1041 args->size);
1042 if (ret)
1043 return -EFAULT;
1044 }
Eric Anholt673a3942008-07-30 12:06:12 -07001045
Imre Deak5d77d9c2014-11-12 16:40:35 +02001046 intel_runtime_pm_get(dev_priv);
1047
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001048 ret = i915_mutex_lock_interruptible(dev);
1049 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001051
Chris Wilson05394f32010-11-08 19:18:58 +00001052 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = -ENOENT;
1055 goto unlock;
1056 }
Eric Anholt673a3942008-07-30 12:06:12 -07001057
Chris Wilson7dcd2492010-09-26 20:21:44 +01001058 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001059 if (args->offset > obj->base.size ||
1060 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001061 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001062 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001063 }
1064
Daniel Vetter1286ff72012-05-10 15:25:09 +02001065 /* prime objects have no backing filp to GEM pread/pwrite
1066 * pages from.
1067 */
1068 if (!obj->base.filp) {
1069 ret = -EINVAL;
1070 goto out;
1071 }
1072
Chris Wilsondb53a302011-02-03 11:57:46 +00001073 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1074
Daniel Vetter935aaa62012-03-25 19:47:35 +02001075 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001076 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1077 * it would end up going through the fenced access, and we'll get
1078 * different detiling behavior between reading and writing.
1079 * pread/pwrite currently are reading and writing from the CPU
1080 * perspective, requiring manual detiling by the client.
1081 */
Chris Wilson2c225692013-08-09 12:26:45 +01001082 if (obj->tiling_mode == I915_TILING_NONE &&
1083 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1084 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001085 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001086 /* Note that the gtt paths might fail with non-page-backed user
1087 * pointers (e.g. gtt mappings when moving data between
1088 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001089 }
Eric Anholt673a3942008-07-30 12:06:12 -07001090
Chris Wilson6a2c4232014-11-04 04:51:40 -08001091 if (ret == -EFAULT || ret == -ENOSPC) {
1092 if (obj->phys_handle)
1093 ret = i915_gem_phys_pwrite(obj, args, file);
1094 else
1095 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1096 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001097
Chris Wilson35b62a82010-09-26 20:23:38 +01001098out:
Chris Wilson05394f32010-11-08 19:18:58 +00001099 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001100unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001101 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001102put_rpm:
1103 intel_runtime_pm_put(dev_priv);
1104
Eric Anholt673a3942008-07-30 12:06:12 -07001105 return ret;
1106}
1107
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001108static int
1109i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001110{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001111 if (__i915_terminally_wedged(reset_counter))
1112 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001113
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001114 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001115 /* Non-interruptible callers can't handle -EAGAIN, hence return
1116 * -EIO unconditionally for these. */
1117 if (!interruptible)
1118 return -EIO;
1119
Chris Wilsond98c52c2016-04-13 17:35:05 +01001120 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001121 }
1122
1123 return 0;
1124}
1125
Chris Wilson094f9a52013-09-25 17:34:55 +01001126static void fake_irq(unsigned long data)
1127{
1128 wake_up_process((struct task_struct *)data);
1129}
1130
1131static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001132 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001133{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001134 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001135}
1136
Chris Wilsonca5b7212015-12-11 11:32:58 +00001137static unsigned long local_clock_us(unsigned *cpu)
1138{
1139 unsigned long t;
1140
1141 /* Cheaply and approximately convert from nanoseconds to microseconds.
1142 * The result and subsequent calculations are also defined in the same
1143 * approximate microseconds units. The principal source of timing
1144 * error here is from the simple truncation.
1145 *
1146 * Note that local_clock() is only defined wrt to the current CPU;
1147 * the comparisons are no longer valid if we switch CPUs. Instead of
1148 * blocking preemption for the entire busywait, we can detect the CPU
1149 * switch and use that as indicator of system load and a reason to
1150 * stop busywaiting, see busywait_stop().
1151 */
1152 *cpu = get_cpu();
1153 t = local_clock() >> 10;
1154 put_cpu();
1155
1156 return t;
1157}
1158
1159static bool busywait_stop(unsigned long timeout, unsigned cpu)
1160{
1161 unsigned this_cpu;
1162
1163 if (time_after(local_clock_us(&this_cpu), timeout))
1164 return true;
1165
1166 return this_cpu != cpu;
1167}
1168
Chris Wilson91b0c352015-12-11 11:32:57 +00001169static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001170{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001171 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001172 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001173
Chris Wilsonca5b7212015-12-11 11:32:58 +00001174 /* When waiting for high frequency requests, e.g. during synchronous
1175 * rendering split between the CPU and GPU, the finite amount of time
1176 * required to set up the irq and wait upon it limits the response
1177 * rate. By busywaiting on the request completion for a short while we
1178 * can service the high frequency waits as quick as possible. However,
1179 * if it is a slow request, we want to sleep as quickly as possible.
1180 * The tradeoff between waiting and sleeping is roughly the time it
1181 * takes to sleep on a request, on the order of a microsecond.
1182 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001183
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001184 if (req->engine->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001185 return -EBUSY;
1186
Chris Wilson821485d2015-12-11 11:32:59 +00001187 /* Only spin if we know the GPU is processing this request */
1188 if (!i915_gem_request_started(req, true))
1189 return -EAGAIN;
1190
Chris Wilsonca5b7212015-12-11 11:32:58 +00001191 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001192 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001193 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001194 return 0;
1195
Chris Wilson91b0c352015-12-11 11:32:57 +00001196 if (signal_pending_state(state, current))
1197 break;
1198
Chris Wilsonca5b7212015-12-11 11:32:58 +00001199 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001200 break;
1201
1202 cpu_relax_lowlatency();
1203 }
Chris Wilson821485d2015-12-11 11:32:59 +00001204
Daniel Vettereed29a52015-05-21 14:21:25 +02001205 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001206 return 0;
1207
1208 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001209}
1210
Chris Wilsonb3612372012-08-24 09:35:08 +01001211/**
John Harrison9c654812014-11-24 18:49:35 +00001212 * __i915_wait_request - wait until execution of request has finished
1213 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001214 * @interruptible: do an interruptible wait (normally yes)
1215 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1216 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001217 * Note: It is of utmost importance that the passed in seqno and reset_counter
1218 * values have been read by the caller in an smp safe manner. Where read-side
1219 * locks are involved, it is sufficient to read the reset_counter before
1220 * unlocking the lock that protects the seqno. For lockless tricks, the
1221 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1222 * inserted.
1223 *
John Harrison9c654812014-11-24 18:49:35 +00001224 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001225 * errno with remaining time filled in timeout argument.
1226 */
John Harrison9c654812014-11-24 18:49:35 +00001227int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001228 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001229 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001230 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001231{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001232 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001233 struct drm_device *dev = engine->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001234 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001235 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001236 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001237 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001238 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001239 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001240 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001241 int ret;
1242
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001243 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001244
Chris Wilsonb4716182015-04-27 13:41:17 +01001245 if (list_empty(&req->list))
1246 return 0;
1247
John Harrison1b5a4332014-11-24 18:49:42 +00001248 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001249 return 0;
1250
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001251 timeout_expire = 0;
1252 if (timeout) {
1253 if (WARN_ON(*timeout < 0))
1254 return -EINVAL;
1255
1256 if (*timeout == 0)
1257 return -ETIME;
1258
1259 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001260
1261 /*
1262 * Record current time in case interrupted by signal, or wedged.
1263 */
1264 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001265 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001266
Chris Wilson2e1b8732015-04-27 13:41:22 +01001267 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001268 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001269
John Harrison74328ee2014-11-24 18:49:38 +00001270 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001271
1272 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001273 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001274 if (ret == 0)
1275 goto out;
1276
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001277 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad92015-04-07 16:20:41 +01001278 ret = -ENODEV;
1279 goto out;
1280 }
1281
Chris Wilson094f9a52013-09-25 17:34:55 +01001282 for (;;) {
1283 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001284
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001285 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001286
Daniel Vetterf69061b2012-12-06 09:01:42 +01001287 /* We need to check whether any gpu reset happened in between
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001288 * the request being submitted and now. If a reset has occurred,
1289 * the request is effectively complete (we either are in the
1290 * process of or have discarded the rendering and completely
1291 * reset the GPU. The results of the request are lost and we
1292 * are free to continue on with the original operation.
1293 */
Chris Wilson299259a2016-04-13 17:35:06 +01001294 if (req->reset_counter != i915_reset_counter(&dev_priv->gpu_error)) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001295 ret = 0;
Chris Wilson094f9a52013-09-25 17:34:55 +01001296 break;
1297 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001298
John Harrison1b5a4332014-11-24 18:49:42 +00001299 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001300 ret = 0;
1301 break;
1302 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001303
Chris Wilson91b0c352015-12-11 11:32:57 +00001304 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001305 ret = -ERESTARTSYS;
1306 break;
1307 }
1308
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001309 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001310 ret = -ETIME;
1311 break;
1312 }
1313
1314 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001315 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001316 unsigned long expire;
1317
Chris Wilson094f9a52013-09-25 17:34:55 +01001318 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001319 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001320 mod_timer(&timer, expire);
1321 }
1322
Chris Wilson5035c272013-10-04 09:58:46 +01001323 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001324
Chris Wilson094f9a52013-09-25 17:34:55 +01001325 if (timer.function) {
1326 del_singleshot_timer_sync(&timer);
1327 destroy_timer_on_stack(&timer);
1328 }
1329 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001330 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001331 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001332
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001333 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001334
Chris Wilson2def4ad92015-04-07 16:20:41 +01001335out:
Chris Wilson2def4ad92015-04-07 16:20:41 +01001336 trace_i915_gem_request_wait_end(req);
1337
Chris Wilsonb3612372012-08-24 09:35:08 +01001338 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001339 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001340
1341 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001342
1343 /*
1344 * Apparently ktime isn't accurate enough and occasionally has a
1345 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1346 * things up to make the test happy. We allow up to 1 jiffy.
1347 *
1348 * This is a regrssion from the timespec->ktime conversion.
1349 */
1350 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1351 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001352 }
1353
Chris Wilson094f9a52013-09-25 17:34:55 +01001354 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001355}
1356
John Harrisonfcfa423c2015-05-29 17:44:12 +01001357int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1358 struct drm_file *file)
1359{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001360 struct drm_i915_file_private *file_priv;
1361
1362 WARN_ON(!req || !file || req->file_priv);
1363
1364 if (!req || !file)
1365 return -EINVAL;
1366
1367 if (req->file_priv)
1368 return -EINVAL;
1369
John Harrisonfcfa423c2015-05-29 17:44:12 +01001370 file_priv = file->driver_priv;
1371
1372 spin_lock(&file_priv->mm.lock);
1373 req->file_priv = file_priv;
1374 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1375 spin_unlock(&file_priv->mm.lock);
1376
1377 req->pid = get_pid(task_pid(current));
1378
1379 return 0;
1380}
1381
Chris Wilsonb4716182015-04-27 13:41:17 +01001382static inline void
1383i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1384{
1385 struct drm_i915_file_private *file_priv = request->file_priv;
1386
1387 if (!file_priv)
1388 return;
1389
1390 spin_lock(&file_priv->mm.lock);
1391 list_del(&request->client_list);
1392 request->file_priv = NULL;
1393 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001394
1395 put_pid(request->pid);
1396 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001397}
1398
1399static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1400{
1401 trace_i915_gem_request_retire(request);
1402
1403 /* We know the GPU must have read the request to have
1404 * sent us the seqno + interrupt, so use the position
1405 * of tail of the request to update the last known position
1406 * of the GPU head.
1407 *
1408 * Note this requires that we are always called in request
1409 * completion order.
1410 */
1411 request->ringbuf->last_retired_head = request->postfix;
1412
1413 list_del_init(&request->list);
1414 i915_gem_request_remove_from_client(request);
1415
Chris Wilsonb4716182015-04-27 13:41:17 +01001416 i915_gem_request_unreference(request);
1417}
1418
1419static void
1420__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1421{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001422 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001423 struct drm_i915_gem_request *tmp;
1424
1425 lockdep_assert_held(&engine->dev->struct_mutex);
1426
1427 if (list_empty(&req->list))
1428 return;
1429
1430 do {
1431 tmp = list_first_entry(&engine->request_list,
1432 typeof(*tmp), list);
1433
1434 i915_gem_request_retire(tmp);
1435 } while (tmp != req);
1436
1437 WARN_ON(i915_verify_lists(engine->dev));
1438}
1439
Chris Wilsonb3612372012-08-24 09:35:08 +01001440/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001441 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001442 * request and object lists appropriately for that event.
1443 */
1444int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001445i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001446{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001447 struct drm_device *dev;
1448 struct drm_i915_private *dev_priv;
1449 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001450 int ret;
1451
Daniel Vettera4b3a572014-11-26 14:17:05 +01001452 BUG_ON(req == NULL);
1453
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001454 dev = req->engine->dev;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001455 dev_priv = dev->dev_private;
1456 interruptible = dev_priv->mm.interruptible;
1457
Chris Wilsonb3612372012-08-24 09:35:08 +01001458 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001459
Chris Wilson299259a2016-04-13 17:35:06 +01001460 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001461 if (ret)
1462 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001463
Chris Wilsonb4716182015-04-27 13:41:17 +01001464 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001465 return 0;
1466}
1467
Chris Wilsonb3612372012-08-24 09:35:08 +01001468/**
1469 * Ensures that all rendering to the object has completed and the object is
1470 * safe to unbind from the GTT or access from the CPU.
1471 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001472int
Chris Wilsonb3612372012-08-24 09:35:08 +01001473i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1474 bool readonly)
1475{
Chris Wilsonb4716182015-04-27 13:41:17 +01001476 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001477
Chris Wilsonb4716182015-04-27 13:41:17 +01001478 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001479 return 0;
1480
Chris Wilsonb4716182015-04-27 13:41:17 +01001481 if (readonly) {
1482 if (obj->last_write_req != NULL) {
1483 ret = i915_wait_request(obj->last_write_req);
1484 if (ret)
1485 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001486
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001487 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001488 if (obj->last_read_req[i] == obj->last_write_req)
1489 i915_gem_object_retire__read(obj, i);
1490 else
1491 i915_gem_object_retire__write(obj);
1492 }
1493 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001494 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001495 if (obj->last_read_req[i] == NULL)
1496 continue;
1497
1498 ret = i915_wait_request(obj->last_read_req[i]);
1499 if (ret)
1500 return ret;
1501
1502 i915_gem_object_retire__read(obj, i);
1503 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001504 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001505 }
1506
1507 return 0;
1508}
1509
1510static void
1511i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1512 struct drm_i915_gem_request *req)
1513{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001514 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001515
1516 if (obj->last_read_req[ring] == req)
1517 i915_gem_object_retire__read(obj, ring);
1518 else if (obj->last_write_req == req)
1519 i915_gem_object_retire__write(obj);
1520
1521 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001522}
1523
Chris Wilson3236f572012-08-24 09:35:09 +01001524/* A nonblocking variant of the above wait. This is a highly dangerous routine
1525 * as the object state may change during this call.
1526 */
1527static __must_check int
1528i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001529 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001530 bool readonly)
1531{
1532 struct drm_device *dev = obj->base.dev;
1533 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001534 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001535 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001536
1537 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1538 BUG_ON(!dev_priv->mm.interruptible);
1539
Chris Wilsonb4716182015-04-27 13:41:17 +01001540 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001541 return 0;
1542
Chris Wilsonb4716182015-04-27 13:41:17 +01001543 if (readonly) {
1544 struct drm_i915_gem_request *req;
1545
1546 req = obj->last_write_req;
1547 if (req == NULL)
1548 return 0;
1549
Chris Wilsonb4716182015-04-27 13:41:17 +01001550 requests[n++] = i915_gem_request_reference(req);
1551 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001552 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001553 struct drm_i915_gem_request *req;
1554
1555 req = obj->last_read_req[i];
1556 if (req == NULL)
1557 continue;
1558
Chris Wilsonb4716182015-04-27 13:41:17 +01001559 requests[n++] = i915_gem_request_reference(req);
1560 }
1561 }
1562
1563 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001564 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001565 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001566 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001567 mutex_lock(&dev->struct_mutex);
1568
Chris Wilsonb4716182015-04-27 13:41:17 +01001569 for (i = 0; i < n; i++) {
1570 if (ret == 0)
1571 i915_gem_object_retire_request(obj, requests[i]);
1572 i915_gem_request_unreference(requests[i]);
1573 }
1574
1575 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001576}
1577
Chris Wilson2e1b8732015-04-27 13:41:22 +01001578static struct intel_rps_client *to_rps_client(struct drm_file *file)
1579{
1580 struct drm_i915_file_private *fpriv = file->driver_priv;
1581 return &fpriv->rps;
1582}
1583
Eric Anholt673a3942008-07-30 12:06:12 -07001584/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001585 * Called when user space prepares to use an object with the CPU, either
1586 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001587 */
1588int
1589i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001590 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001591{
1592 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001593 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001594 uint32_t read_domains = args->read_domains;
1595 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001596 int ret;
1597
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001598 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001599 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001600 return -EINVAL;
1601
Chris Wilson21d509e2009-06-06 09:46:02 +01001602 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001603 return -EINVAL;
1604
1605 /* Having something in the write domain implies it's in the read
1606 * domain, and only that read domain. Enforce that in the request.
1607 */
1608 if (write_domain != 0 && read_domains != write_domain)
1609 return -EINVAL;
1610
Chris Wilson76c1dec2010-09-25 11:22:51 +01001611 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001612 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001613 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001614
Chris Wilson05394f32010-11-08 19:18:58 +00001615 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001616 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001617 ret = -ENOENT;
1618 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001619 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001620
Chris Wilson3236f572012-08-24 09:35:09 +01001621 /* Try to flush the object off the GPU without holding the lock.
1622 * We will repeat the flush holding the lock in the normal manner
1623 * to catch cases where we are gazumped.
1624 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001625 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001626 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001627 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001628 if (ret)
1629 goto unref;
1630
Chris Wilson43566de2015-01-02 16:29:29 +05301631 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001632 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301633 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001634 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001635
Daniel Vetter031b6982015-06-26 19:35:16 +02001636 if (write_domain != 0)
1637 intel_fb_obj_invalidate(obj,
1638 write_domain == I915_GEM_DOMAIN_GTT ?
1639 ORIGIN_GTT : ORIGIN_CPU);
1640
Chris Wilson3236f572012-08-24 09:35:09 +01001641unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001642 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001643unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001644 mutex_unlock(&dev->struct_mutex);
1645 return ret;
1646}
1647
1648/**
1649 * Called when user space has done writes to this buffer
1650 */
1651int
1652i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001653 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001654{
1655 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001656 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001657 int ret = 0;
1658
Chris Wilson76c1dec2010-09-25 11:22:51 +01001659 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001660 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001661 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001662
Chris Wilson05394f32010-11-08 19:18:58 +00001663 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001664 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001665 ret = -ENOENT;
1666 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001667 }
1668
Eric Anholt673a3942008-07-30 12:06:12 -07001669 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001670 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001671 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001672
Chris Wilson05394f32010-11-08 19:18:58 +00001673 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001674unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001675 mutex_unlock(&dev->struct_mutex);
1676 return ret;
1677}
1678
1679/**
1680 * Maps the contents of an object, returning the address it is mapped
1681 * into.
1682 *
1683 * While the mapping holds a reference on the contents of the object, it doesn't
1684 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001685 *
1686 * IMPORTANT:
1687 *
1688 * DRM driver writers who look a this function as an example for how to do GEM
1689 * mmap support, please don't implement mmap support like here. The modern way
1690 * to implement DRM mmap support is with an mmap offset ioctl (like
1691 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1692 * That way debug tooling like valgrind will understand what's going on, hiding
1693 * the mmap call in a driver private ioctl will break that. The i915 driver only
1694 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001695 */
1696int
1697i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001698 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001699{
1700 struct drm_i915_gem_mmap *args = data;
1701 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001702 unsigned long addr;
1703
Akash Goel1816f922015-01-02 16:29:30 +05301704 if (args->flags & ~(I915_MMAP_WC))
1705 return -EINVAL;
1706
1707 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1708 return -ENODEV;
1709
Chris Wilson05394f32010-11-08 19:18:58 +00001710 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001711 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001712 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001713
Daniel Vetter1286ff72012-05-10 15:25:09 +02001714 /* prime objects have no backing filp to GEM mmap
1715 * pages from.
1716 */
1717 if (!obj->filp) {
1718 drm_gem_object_unreference_unlocked(obj);
1719 return -EINVAL;
1720 }
1721
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001722 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001723 PROT_READ | PROT_WRITE, MAP_SHARED,
1724 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301725 if (args->flags & I915_MMAP_WC) {
1726 struct mm_struct *mm = current->mm;
1727 struct vm_area_struct *vma;
1728
1729 down_write(&mm->mmap_sem);
1730 vma = find_vma(mm, addr);
1731 if (vma)
1732 vma->vm_page_prot =
1733 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1734 else
1735 addr = -ENOMEM;
1736 up_write(&mm->mmap_sem);
1737 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001738 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001739 if (IS_ERR((void *)addr))
1740 return addr;
1741
1742 args->addr_ptr = (uint64_t) addr;
1743
1744 return 0;
1745}
1746
Jesse Barnesde151cf2008-11-12 10:03:55 -08001747/**
1748 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001749 * @vma: VMA in question
1750 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 *
1752 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1753 * from userspace. The fault handler takes care of binding the object to
1754 * the GTT (if needed), allocating and programming a fence register (again,
1755 * only if needed based on whether the old reg is still valid or the object
1756 * is tiled) and inserting a new PTE into the faulting process.
1757 *
1758 * Note that the faulting process may involve evicting existing objects
1759 * from the GTT and/or fence registers to make room. So performance may
1760 * suffer if the GTT working set is large or there are few fence registers
1761 * left.
1762 */
1763int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1764{
Chris Wilson05394f32010-11-08 19:18:58 +00001765 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1766 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001767 struct drm_i915_private *dev_priv = to_i915(dev);
1768 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001769 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001770 pgoff_t page_offset;
1771 unsigned long pfn;
1772 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001773 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001774
Paulo Zanonif65c9162013-11-27 18:20:34 -02001775 intel_runtime_pm_get(dev_priv);
1776
Jesse Barnesde151cf2008-11-12 10:03:55 -08001777 /* We don't use vmf->pgoff since that has the fake offset */
1778 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1779 PAGE_SHIFT;
1780
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001781 ret = i915_mutex_lock_interruptible(dev);
1782 if (ret)
1783 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001784
Chris Wilsondb53a302011-02-03 11:57:46 +00001785 trace_i915_gem_object_fault(obj, page_offset, true, write);
1786
Chris Wilson6e4930f2014-02-07 18:37:06 -02001787 /* Try to flush the object off the GPU first without holding the lock.
1788 * Upon reacquiring the lock, we will perform our sanity checks and then
1789 * repeat the flush holding the lock in the normal manner to catch cases
1790 * where we are gazumped.
1791 */
1792 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1793 if (ret)
1794 goto unlock;
1795
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001796 /* Access to snoopable pages through the GTT is incoherent. */
1797 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001798 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001799 goto unlock;
1800 }
1801
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001802 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001803 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001804 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001805 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001806
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001807 memset(&view, 0, sizeof(view));
1808 view.type = I915_GGTT_VIEW_PARTIAL;
1809 view.params.partial.offset = rounddown(page_offset, chunk_size);
1810 view.params.partial.size =
1811 min_t(unsigned int,
1812 chunk_size,
1813 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1814 view.params.partial.offset);
1815 }
1816
1817 /* Now pin it into the GTT if needed */
1818 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001819 if (ret)
1820 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001821
Chris Wilsonc9839302012-11-20 10:45:17 +00001822 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1823 if (ret)
1824 goto unpin;
1825
1826 ret = i915_gem_object_get_fence(obj);
1827 if (ret)
1828 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001829
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001830 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001831 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001832 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001833 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001834
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001835 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1836 /* Overriding existing pages in partial view does not cause
1837 * us any trouble as TLBs are still valid because the fault
1838 * is due to userspace losing part of the mapping or never
1839 * having accessed it before (at this partials' range).
1840 */
1841 unsigned long base = vma->vm_start +
1842 (view.params.partial.offset << PAGE_SHIFT);
1843 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001844
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001845 for (i = 0; i < view.params.partial.size; i++) {
1846 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001847 if (ret)
1848 break;
1849 }
1850
1851 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001852 } else {
1853 if (!obj->fault_mappable) {
1854 unsigned long size = min_t(unsigned long,
1855 vma->vm_end - vma->vm_start,
1856 obj->base.size);
1857 int i;
1858
1859 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1860 ret = vm_insert_pfn(vma,
1861 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1862 pfn + i);
1863 if (ret)
1864 break;
1865 }
1866
1867 obj->fault_mappable = true;
1868 } else
1869 ret = vm_insert_pfn(vma,
1870 (unsigned long)vmf->virtual_address,
1871 pfn + page_offset);
1872 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001873unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001874 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001875unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001876 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001877out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001878 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001879 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001880 /*
1881 * We eat errors when the gpu is terminally wedged to avoid
1882 * userspace unduly crashing (gl has no provisions for mmaps to
1883 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1884 * and so needs to be reported.
1885 */
1886 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001887 ret = VM_FAULT_SIGBUS;
1888 break;
1889 }
Chris Wilson045e7692010-11-07 09:18:22 +00001890 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001891 /*
1892 * EAGAIN means the gpu is hung and we'll wait for the error
1893 * handler to reset everything when re-faulting in
1894 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001895 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001896 case 0:
1897 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001898 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001899 case -EBUSY:
1900 /*
1901 * EBUSY is ok: this just means that another thread
1902 * already did the job.
1903 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001904 ret = VM_FAULT_NOPAGE;
1905 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001906 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001907 ret = VM_FAULT_OOM;
1908 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001909 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001910 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001911 ret = VM_FAULT_SIGBUS;
1912 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001913 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001914 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001915 ret = VM_FAULT_SIGBUS;
1916 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001917 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001918
1919 intel_runtime_pm_put(dev_priv);
1920 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001921}
1922
1923/**
Chris Wilson901782b2009-07-10 08:18:50 +01001924 * i915_gem_release_mmap - remove physical page mappings
1925 * @obj: obj in question
1926 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001927 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001928 * relinquish ownership of the pages back to the system.
1929 *
1930 * It is vital that we remove the page mapping if we have mapped a tiled
1931 * object through the GTT and then lose the fence register due to
1932 * resource pressure. Similarly if the object has been moved out of the
1933 * aperture, than pages mapped into userspace must be revoked. Removing the
1934 * mapping will then trigger a page fault on the next user access, allowing
1935 * fixup by i915_gem_fault().
1936 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001937void
Chris Wilson05394f32010-11-08 19:18:58 +00001938i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001939{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001940 /* Serialisation between user GTT access and our code depends upon
1941 * revoking the CPU's PTE whilst the mutex is held. The next user
1942 * pagefault then has to wait until we release the mutex.
1943 */
1944 lockdep_assert_held(&obj->base.dev->struct_mutex);
1945
Chris Wilson6299f992010-11-24 12:23:44 +00001946 if (!obj->fault_mappable)
1947 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001948
David Herrmann6796cb12014-01-03 14:24:19 +01001949 drm_vma_node_unmap(&obj->base.vma_node,
1950 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001951
1952 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1953 * memory transactions from userspace before we return. The TLB
1954 * flushing implied above by changing the PTE above *should* be
1955 * sufficient, an extra barrier here just provides us with a bit
1956 * of paranoid documentation about our requirement to serialise
1957 * memory writes before touching registers / GSM.
1958 */
1959 wmb();
1960
Chris Wilson6299f992010-11-24 12:23:44 +00001961 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001962}
1963
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001964void
1965i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1966{
1967 struct drm_i915_gem_object *obj;
1968
1969 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1970 i915_gem_release_mmap(obj);
1971}
1972
Imre Deak0fa87792013-01-07 21:47:35 +02001973uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001974i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001975{
Chris Wilsone28f8712011-07-18 13:11:49 -07001976 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001977
1978 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001979 tiling_mode == I915_TILING_NONE)
1980 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001981
1982 /* Previous chips need a power-of-two fence region when tiling */
1983 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001984 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001985 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001986 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001987
Chris Wilsone28f8712011-07-18 13:11:49 -07001988 while (gtt_size < size)
1989 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001990
Chris Wilsone28f8712011-07-18 13:11:49 -07001991 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001992}
1993
Jesse Barnesde151cf2008-11-12 10:03:55 -08001994/**
1995 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1996 * @obj: object to check
1997 *
1998 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001999 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002000 */
Imre Deakd8651102013-01-07 21:47:33 +02002001uint32_t
2002i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2003 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002004{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005 /*
2006 * Minimum alignment is 4k (GTT page size), but might be greater
2007 * if a fence register is needed for the object.
2008 */
Imre Deakd8651102013-01-07 21:47:33 +02002009 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002010 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002011 return 4096;
2012
2013 /*
2014 * Previous chips need to be aligned to the size of the smallest
2015 * fence register that can contain the object.
2016 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002017 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002018}
2019
Chris Wilsond8cb5082012-08-11 15:41:03 +01002020static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2021{
2022 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2023 int ret;
2024
David Herrmann0de23972013-07-24 21:07:52 +02002025 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01002026 return 0;
2027
Daniel Vetterda494d72012-12-20 15:11:16 +01002028 dev_priv->mm.shrinker_no_lock_stealing = true;
2029
Chris Wilsond8cb5082012-08-11 15:41:03 +01002030 ret = drm_gem_create_mmap_offset(&obj->base);
2031 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002032 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002033
2034 /* Badly fragmented mmap space? The only way we can recover
2035 * space is by destroying unwanted objects. We can't randomly release
2036 * mmap_offsets as userspace expects them to be persistent for the
2037 * lifetime of the objects. The closest we can is to release the
2038 * offsets on purgeable objects by truncating it and marking it purged,
2039 * which prevents userspace from ever using that object again.
2040 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002041 i915_gem_shrink(dev_priv,
2042 obj->base.size >> PAGE_SHIFT,
2043 I915_SHRINK_BOUND |
2044 I915_SHRINK_UNBOUND |
2045 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002046 ret = drm_gem_create_mmap_offset(&obj->base);
2047 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002048 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002049
2050 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002051 ret = drm_gem_create_mmap_offset(&obj->base);
2052out:
2053 dev_priv->mm.shrinker_no_lock_stealing = false;
2054
2055 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002056}
2057
2058static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2059{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002060 drm_gem_free_mmap_offset(&obj->base);
2061}
2062
Dave Airlieda6b51d2014-12-24 13:11:17 +10002063int
Dave Airlieff72145b2011-02-07 12:16:14 +10002064i915_gem_mmap_gtt(struct drm_file *file,
2065 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002066 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002067 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002068{
Chris Wilson05394f32010-11-08 19:18:58 +00002069 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002070 int ret;
2071
Chris Wilson76c1dec2010-09-25 11:22:51 +01002072 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002073 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002074 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002075
Dave Airlieff72145b2011-02-07 12:16:14 +10002076 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002077 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002078 ret = -ENOENT;
2079 goto unlock;
2080 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002081
Chris Wilson05394f32010-11-08 19:18:58 +00002082 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002083 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002084 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002085 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002086 }
2087
Chris Wilsond8cb5082012-08-11 15:41:03 +01002088 ret = i915_gem_object_create_mmap_offset(obj);
2089 if (ret)
2090 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002091
David Herrmann0de23972013-07-24 21:07:52 +02002092 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002093
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002094out:
Chris Wilson05394f32010-11-08 19:18:58 +00002095 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002096unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002097 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002098 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002099}
2100
Dave Airlieff72145b2011-02-07 12:16:14 +10002101/**
2102 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2103 * @dev: DRM device
2104 * @data: GTT mapping ioctl data
2105 * @file: GEM object info
2106 *
2107 * Simply returns the fake offset to userspace so it can mmap it.
2108 * The mmap call will end up in drm_gem_mmap(), which will set things
2109 * up so we can get faults in the handler above.
2110 *
2111 * The fault handler will take care of binding the object into the GTT
2112 * (since it may have been evicted to make room for something), allocating
2113 * a fence register, and mapping the appropriate aperture address into
2114 * userspace.
2115 */
2116int
2117i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2118 struct drm_file *file)
2119{
2120 struct drm_i915_gem_mmap_gtt *args = data;
2121
Dave Airlieda6b51d2014-12-24 13:11:17 +10002122 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002123}
2124
Daniel Vetter225067e2012-08-20 10:23:20 +02002125/* Immediately discard the backing storage */
2126static void
2127i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002128{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002129 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002130
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002131 if (obj->base.filp == NULL)
2132 return;
2133
Daniel Vetter225067e2012-08-20 10:23:20 +02002134 /* Our goal here is to return as much of the memory as
2135 * is possible back to the system as we are called from OOM.
2136 * To do this we must instruct the shmfs to drop all of its
2137 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002138 */
Chris Wilson55372522014-03-25 13:23:06 +00002139 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002140 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002141}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002142
Chris Wilson55372522014-03-25 13:23:06 +00002143/* Try to discard unwanted pages */
2144static void
2145i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002146{
Chris Wilson55372522014-03-25 13:23:06 +00002147 struct address_space *mapping;
2148
2149 switch (obj->madv) {
2150 case I915_MADV_DONTNEED:
2151 i915_gem_object_truncate(obj);
2152 case __I915_MADV_PURGED:
2153 return;
2154 }
2155
2156 if (obj->base.filp == NULL)
2157 return;
2158
2159 mapping = file_inode(obj->base.filp)->i_mapping,
2160 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002161}
2162
Chris Wilson5cdf5882010-09-27 15:51:07 +01002163static void
Chris Wilson05394f32010-11-08 19:18:58 +00002164i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002165{
Imre Deak90797e62013-02-18 19:28:03 +02002166 struct sg_page_iter sg_iter;
2167 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002168
Chris Wilson05394f32010-11-08 19:18:58 +00002169 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002170
Chris Wilson6c085a72012-08-20 11:40:46 +02002171 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002172 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002173 /* In the event of a disaster, abandon all caches and
2174 * hope for the best.
2175 */
Chris Wilson2c225692013-08-09 12:26:45 +01002176 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002177 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2178 }
2179
Imre Deake2273302015-07-09 12:59:05 +03002180 i915_gem_gtt_finish_object(obj);
2181
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002182 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002183 i915_gem_object_save_bit_17_swizzle(obj);
2184
Chris Wilson05394f32010-11-08 19:18:58 +00002185 if (obj->madv == I915_MADV_DONTNEED)
2186 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002187
Imre Deak90797e62013-02-18 19:28:03 +02002188 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002189 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002190
Chris Wilson05394f32010-11-08 19:18:58 +00002191 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002192 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002193
Chris Wilson05394f32010-11-08 19:18:58 +00002194 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002195 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002196
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002197 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002198 }
Chris Wilson05394f32010-11-08 19:18:58 +00002199 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Chris Wilson9da3da62012-06-01 15:20:22 +01002201 sg_free_table(obj->pages);
2202 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002203}
2204
Chris Wilsondd624af2013-01-15 12:39:35 +00002205int
Chris Wilson37e680a2012-06-07 15:38:42 +01002206i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2207{
2208 const struct drm_i915_gem_object_ops *ops = obj->ops;
2209
Chris Wilson2f745ad2012-09-04 21:02:58 +01002210 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002211 return 0;
2212
Chris Wilsona5570172012-09-04 21:02:54 +01002213 if (obj->pages_pin_count)
2214 return -EBUSY;
2215
Ben Widawsky98438772013-07-31 17:00:12 -07002216 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002217
Chris Wilsona2165e32012-12-03 11:49:00 +00002218 /* ->put_pages might need to allocate memory for the bit17 swizzle
2219 * array, hence protect them from being reaped by removing them from gtt
2220 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002221 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002222
Chris Wilson0a798eb2016-04-08 12:11:11 +01002223 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002224 if (is_vmalloc_addr(obj->mapping))
2225 vunmap(obj->mapping);
2226 else
2227 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002228 obj->mapping = NULL;
2229 }
2230
Chris Wilson37e680a2012-06-07 15:38:42 +01002231 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002232 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002233
Chris Wilson55372522014-03-25 13:23:06 +00002234 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002235
2236 return 0;
2237}
2238
Chris Wilson37e680a2012-06-07 15:38:42 +01002239static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002240i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002241{
Chris Wilson6c085a72012-08-20 11:40:46 +02002242 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002243 int page_count, i;
2244 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002245 struct sg_table *st;
2246 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002247 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002248 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002249 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002250 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002251 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002252
Chris Wilson6c085a72012-08-20 11:40:46 +02002253 /* Assert that the object is not currently in any GPU domain. As it
2254 * wasn't in the GTT, there shouldn't be any way it could have been in
2255 * a GPU cache
2256 */
2257 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2258 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2259
Chris Wilson9da3da62012-06-01 15:20:22 +01002260 st = kmalloc(sizeof(*st), GFP_KERNEL);
2261 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002262 return -ENOMEM;
2263
Chris Wilson9da3da62012-06-01 15:20:22 +01002264 page_count = obj->base.size / PAGE_SIZE;
2265 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002266 kfree(st);
2267 return -ENOMEM;
2268 }
2269
2270 /* Get the list of pages out of our struct file. They'll be pinned
2271 * at this point until we release them.
2272 *
2273 * Fail silently without starting the shrinker
2274 */
Al Viro496ad9a2013-01-23 17:07:38 -05002275 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002276 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002277 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002278 sg = st->sgl;
2279 st->nents = 0;
2280 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002281 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2282 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002283 i915_gem_shrink(dev_priv,
2284 page_count,
2285 I915_SHRINK_BOUND |
2286 I915_SHRINK_UNBOUND |
2287 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002288 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2289 }
2290 if (IS_ERR(page)) {
2291 /* We've tried hard to allocate the memory by reaping
2292 * our own buffer, now let the real VM do its job and
2293 * go down in flames if truly OOM.
2294 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002295 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002296 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002297 if (IS_ERR(page)) {
2298 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002299 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002300 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002301 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002302#ifdef CONFIG_SWIOTLB
2303 if (swiotlb_nr_tbl()) {
2304 st->nents++;
2305 sg_set_page(sg, page, PAGE_SIZE, 0);
2306 sg = sg_next(sg);
2307 continue;
2308 }
2309#endif
Imre Deak90797e62013-02-18 19:28:03 +02002310 if (!i || page_to_pfn(page) != last_pfn + 1) {
2311 if (i)
2312 sg = sg_next(sg);
2313 st->nents++;
2314 sg_set_page(sg, page, PAGE_SIZE, 0);
2315 } else {
2316 sg->length += PAGE_SIZE;
2317 }
2318 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002319
2320 /* Check that the i965g/gm workaround works. */
2321 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002322 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002323#ifdef CONFIG_SWIOTLB
2324 if (!swiotlb_nr_tbl())
2325#endif
2326 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002327 obj->pages = st;
2328
Imre Deake2273302015-07-09 12:59:05 +03002329 ret = i915_gem_gtt_prepare_object(obj);
2330 if (ret)
2331 goto err_pages;
2332
Eric Anholt673a3942008-07-30 12:06:12 -07002333 if (i915_gem_object_needs_bit17_swizzle(obj))
2334 i915_gem_object_do_bit_17_swizzle(obj);
2335
Daniel Vetter656bfa32014-11-20 09:26:30 +01002336 if (obj->tiling_mode != I915_TILING_NONE &&
2337 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2338 i915_gem_object_pin_pages(obj);
2339
Eric Anholt673a3942008-07-30 12:06:12 -07002340 return 0;
2341
2342err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002343 sg_mark_end(sg);
2344 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002345 put_page(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002346 sg_free_table(st);
2347 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002348
2349 /* shmemfs first checks if there is enough memory to allocate the page
2350 * and reports ENOSPC should there be insufficient, along with the usual
2351 * ENOMEM for a genuine allocation failure.
2352 *
2353 * We use ENOSPC in our driver to mean that we have run out of aperture
2354 * space and so want to translate the error from shmemfs back to our
2355 * usual understanding of ENOMEM.
2356 */
Imre Deake2273302015-07-09 12:59:05 +03002357 if (ret == -ENOSPC)
2358 ret = -ENOMEM;
2359
2360 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002361}
2362
Chris Wilson37e680a2012-06-07 15:38:42 +01002363/* Ensure that the associated pages are gathered from the backing storage
2364 * and pinned into our object. i915_gem_object_get_pages() may be called
2365 * multiple times before they are released by a single call to
2366 * i915_gem_object_put_pages() - once the pages are no longer referenced
2367 * either as a result of memory pressure (reaping pages under the shrinker)
2368 * or as the object is itself released.
2369 */
2370int
2371i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2372{
2373 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2374 const struct drm_i915_gem_object_ops *ops = obj->ops;
2375 int ret;
2376
Chris Wilson2f745ad2012-09-04 21:02:58 +01002377 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002378 return 0;
2379
Chris Wilson43e28f02013-01-08 10:53:09 +00002380 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002381 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002382 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002383 }
2384
Chris Wilsona5570172012-09-04 21:02:54 +01002385 BUG_ON(obj->pages_pin_count);
2386
Chris Wilson37e680a2012-06-07 15:38:42 +01002387 ret = ops->get_pages(obj);
2388 if (ret)
2389 return ret;
2390
Ben Widawsky35c20a62013-05-31 11:28:48 -07002391 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002392
2393 obj->get_page.sg = obj->pages->sgl;
2394 obj->get_page.last = 0;
2395
Chris Wilson37e680a2012-06-07 15:38:42 +01002396 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002397}
2398
Chris Wilson0a798eb2016-04-08 12:11:11 +01002399void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2400{
2401 int ret;
2402
2403 lockdep_assert_held(&obj->base.dev->struct_mutex);
2404
2405 ret = i915_gem_object_get_pages(obj);
2406 if (ret)
2407 return ERR_PTR(ret);
2408
2409 i915_gem_object_pin_pages(obj);
2410
2411 if (obj->mapping == NULL) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002412 struct page **pages;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002413
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002414 pages = NULL;
2415 if (obj->base.size == PAGE_SIZE)
2416 obj->mapping = kmap(sg_page(obj->pages->sgl));
2417 else
2418 pages = drm_malloc_gfp(obj->base.size >> PAGE_SHIFT,
2419 sizeof(*pages),
2420 GFP_TEMPORARY);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002421 if (pages != NULL) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002422 struct sg_page_iter sg_iter;
2423 int n;
2424
Chris Wilson0a798eb2016-04-08 12:11:11 +01002425 n = 0;
2426 for_each_sg_page(obj->pages->sgl, &sg_iter,
2427 obj->pages->nents, 0)
2428 pages[n++] = sg_page_iter_page(&sg_iter);
2429
2430 obj->mapping = vmap(pages, n, 0, PAGE_KERNEL);
2431 drm_free_large(pages);
2432 }
2433 if (obj->mapping == NULL) {
2434 i915_gem_object_unpin_pages(obj);
2435 return ERR_PTR(-ENOMEM);
2436 }
2437 }
2438
2439 return obj->mapping;
2440}
2441
Ben Widawskye2d05a82013-09-24 09:57:58 -07002442void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002443 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002444{
Chris Wilsonb4716182015-04-27 13:41:17 +01002445 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002446 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002447
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002448 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002449
2450 /* Add a reference if we're newly entering the active list. */
2451 if (obj->active == 0)
2452 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002453 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002454
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002455 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002456 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002457
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002458 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002459}
2460
Chris Wilsoncaea7472010-11-12 13:53:37 +00002461static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002462i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2463{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002464 GEM_BUG_ON(obj->last_write_req == NULL);
2465 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002466
2467 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002468 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002469}
2470
2471static void
2472i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002473{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002474 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002475
Chris Wilsond501b1d2016-04-13 17:35:02 +01002476 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2477 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002478
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002479 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002480 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2481
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002482 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002483 i915_gem_object_retire__write(obj);
2484
2485 obj->active &= ~(1 << ring);
2486 if (obj->active)
2487 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002488
Chris Wilson6c246952015-07-27 10:26:26 +01002489 /* Bump our place on the bound list to keep it roughly in LRU order
2490 * so that we don't steal from recently used but inactive objects
2491 * (unless we are forced to ofc!)
2492 */
2493 list_move_tail(&obj->global_list,
2494 &to_i915(obj->base.dev)->mm.bound_list);
2495
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002496 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2497 if (!list_empty(&vma->vm_link))
2498 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002499 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002500
John Harrison97b2a6a2014-11-24 18:49:26 +00002501 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002502 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002503}
2504
Chris Wilson9d7730912012-11-27 16:22:52 +00002505static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002506i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002507{
Chris Wilson9d7730912012-11-27 16:22:52 +00002508 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002509 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002510 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002511
Chris Wilson107f27a52012-12-10 13:56:17 +02002512 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002513 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002514 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002515 if (ret)
2516 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002517 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002518 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002519
2520 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002521 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002522 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002523
Chris Wilson9d7730912012-11-27 16:22:52 +00002524 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002525}
2526
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002527int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2528{
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 int ret;
2531
2532 if (seqno == 0)
2533 return -EINVAL;
2534
2535 /* HWS page needs to be set less than what we
2536 * will inject to ring
2537 */
2538 ret = i915_gem_init_seqno(dev, seqno - 1);
2539 if (ret)
2540 return ret;
2541
2542 /* Carefully set the last_seqno value so that wrap
2543 * detection still works
2544 */
2545 dev_priv->next_seqno = seqno;
2546 dev_priv->last_seqno = seqno - 1;
2547 if (dev_priv->last_seqno == 0)
2548 dev_priv->last_seqno--;
2549
2550 return 0;
2551}
2552
Chris Wilson9d7730912012-11-27 16:22:52 +00002553int
2554i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002555{
Chris Wilson9d7730912012-11-27 16:22:52 +00002556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002557
Chris Wilson9d7730912012-11-27 16:22:52 +00002558 /* reserve 0 for non-seqno */
2559 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002560 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002561 if (ret)
2562 return ret;
2563
2564 dev_priv->next_seqno = 1;
2565 }
2566
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002567 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002568 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002569}
2570
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002571/*
2572 * NB: This function is not allowed to fail. Doing so would mean the the
2573 * request is not being tracked for completion but the work itself is
2574 * going to happen on the hardware. This would be a Bad Thing(tm).
2575 */
John Harrison75289872015-05-29 17:43:49 +01002576void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002577 struct drm_i915_gem_object *obj,
2578 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002579{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002580 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002581 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002582 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002583 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002584 int ret;
2585
Oscar Mateo48e29f52014-07-24 17:04:29 +01002586 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002587 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002588
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002589 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002590 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002591 ringbuf = request->ringbuf;
2592
John Harrison29b1b412015-06-18 13:10:09 +01002593 /*
2594 * To ensure that this call will not fail, space for its emissions
2595 * should already have been reserved in the ring buffer. Let the ring
2596 * know that it is time to use that space up.
2597 */
2598 intel_ring_reserved_space_use(ringbuf);
2599
Oscar Mateo48e29f52014-07-24 17:04:29 +01002600 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002601 /*
2602 * Emit any outstanding flushes - execbuf can fail to emit the flush
2603 * after having emitted the batchbuffer command. Hence we need to fix
2604 * things up similar to emitting the lazy request. The difference here
2605 * is that the flush _must_ happen before the next request, no matter
2606 * what.
2607 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002608 if (flush_caches) {
2609 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002610 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002611 else
John Harrison4866d722015-05-29 17:43:55 +01002612 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002613 /* Not allowed to fail! */
2614 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2615 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002616
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002617 trace_i915_gem_request_add(request);
2618
2619 request->head = request_start;
2620
2621 /* Whilst this request exists, batch_obj will be on the
2622 * active_list, and so will hold the active reference. Only when this
2623 * request is retired will the the batch_obj be moved onto the
2624 * inactive_list and lose its active reference. Hence we do not need
2625 * to explicitly hold another reference here.
2626 */
2627 request->batch_obj = obj;
2628
2629 /* Seal the request and mark it as pending execution. Note that
2630 * we may inspect this state, without holding any locks, during
2631 * hangcheck. Hence we apply the barrier to ensure that we do not
2632 * see a more recent value in the hws than we are tracking.
2633 */
2634 request->emitted_jiffies = jiffies;
2635 request->previous_seqno = engine->last_submitted_seqno;
2636 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2637 list_add_tail(&request->list, &engine->request_list);
2638
Chris Wilsona71d8d92012-02-15 11:25:36 +00002639 /* Record the position of the start of the request so that
2640 * should we detect the updated seqno part-way through the
2641 * GPU processing the request, we never over-estimate the
2642 * position of the head.
2643 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002644 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002645
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002646 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002647 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002648 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002649 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002650
2651 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002652 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002653 /* Not allowed to fail! */
2654 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002655
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002656 i915_queue_hangcheck(engine->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002657
Daniel Vetter87255482014-11-19 20:36:48 +01002658 queue_delayed_work(dev_priv->wq,
2659 &dev_priv->mm.retire_work,
2660 round_jiffies_up_relative(HZ));
2661 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002662
John Harrison29b1b412015-06-18 13:10:09 +01002663 /* Sanity check that the reserved size was large enough. */
2664 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002665}
2666
Mika Kuoppala939fd762014-01-30 19:04:44 +02002667static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002668 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002669{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002670 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002671
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002672 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2673
2674 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002675 return true;
2676
Chris Wilson676fa572014-12-24 08:13:39 -08002677 if (ctx->hang_stats.ban_period_seconds &&
2678 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002679 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002680 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002681 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002682 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2683 if (i915_stop_ring_allow_warn(dev_priv))
2684 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002685 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002686 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002687 }
2688
2689 return false;
2690}
2691
Mika Kuoppala939fd762014-01-30 19:04:44 +02002692static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002693 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002694 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002695{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002696 struct i915_ctx_hang_stats *hs;
2697
2698 if (WARN_ON(!ctx))
2699 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002700
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002701 hs = &ctx->hang_stats;
2702
2703 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002704 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002705 hs->batch_active++;
2706 hs->guilty_ts = get_seconds();
2707 } else {
2708 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002709 }
2710}
2711
John Harrisonabfe2622014-11-24 18:49:24 +00002712void i915_gem_request_free(struct kref *req_ref)
2713{
2714 struct drm_i915_gem_request *req = container_of(req_ref,
2715 typeof(*req), ref);
2716 struct intel_context *ctx = req->ctx;
2717
John Harrisonfcfa423c2015-05-29 17:44:12 +01002718 if (req->file_priv)
2719 i915_gem_request_remove_from_client(req);
2720
Thomas Daniel0794aed2014-11-25 10:39:25 +00002721 if (ctx) {
Dave Gordone28e4042016-01-19 19:02:55 +00002722 if (i915.enable_execlists && ctx != req->i915->kernel_context)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002723 intel_lr_context_unpin(ctx, req->engine);
John Harrisonabfe2622014-11-24 18:49:24 +00002724
Oscar Mateodcb4c122014-11-13 10:28:10 +00002725 i915_gem_context_unreference(ctx);
2726 }
John Harrisonabfe2622014-11-24 18:49:24 +00002727
Chris Wilsonefab6d82015-04-07 16:20:57 +01002728 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002729}
2730
Dave Gordon26827082016-01-19 19:02:53 +00002731static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002732__i915_gem_request_alloc(struct intel_engine_cs *engine,
Dave Gordon26827082016-01-19 19:02:53 +00002733 struct intel_context *ctx,
2734 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002735{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002736 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson299259a2016-04-13 17:35:06 +01002737 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02002738 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002739 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002740
John Harrison217e46b2015-05-29 17:43:29 +01002741 if (!req_out)
2742 return -EINVAL;
2743
John Harrisonbccca492015-05-29 17:44:11 +01002744 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002745
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002746 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
2747 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
2748 * and restart.
2749 */
2750 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01002751 if (ret)
2752 return ret;
2753
Daniel Vettereed29a52015-05-21 14:21:25 +02002754 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2755 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002756 return -ENOMEM;
2757
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002758 ret = i915_gem_get_seqno(engine->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002759 if (ret)
2760 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002761
John Harrison40e895c2015-05-29 17:43:26 +01002762 kref_init(&req->ref);
2763 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002764 req->engine = engine;
Chris Wilson299259a2016-04-13 17:35:06 +01002765 req->reset_counter = reset_counter;
John Harrison40e895c2015-05-29 17:43:26 +01002766 req->ctx = ctx;
2767 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002768
2769 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002770 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002771 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002772 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002773 if (ret) {
2774 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002775 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002776 }
John Harrison6689cb22015-03-19 12:30:08 +00002777
John Harrison29b1b412015-06-18 13:10:09 +01002778 /*
2779 * Reserve space in the ring buffer for all the commands required to
2780 * eventually emit this request. This is to guarantee that the
2781 * i915_add_request() call can't fail. Note that the reserve may need
2782 * to be redone if the request is not actually submitted straight
2783 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002784 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002785 if (i915.enable_execlists)
2786 ret = intel_logical_ring_reserve_space(req);
2787 else
2788 ret = intel_ring_reserve_space(req);
2789 if (ret) {
2790 /*
2791 * At this point, the request is fully allocated even if not
2792 * fully prepared. Thus it can be cleaned up using the proper
2793 * free code.
2794 */
Chris Wilsonaa9b7812016-04-13 17:35:15 +01002795 intel_ring_reserved_space_cancel(req->ringbuf);
2796 i915_gem_request_unreference(req);
John Harrisonccd98fe2015-05-29 17:44:09 +01002797 return ret;
2798 }
John Harrison29b1b412015-06-18 13:10:09 +01002799
John Harrisonbccca492015-05-29 17:44:11 +01002800 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002801 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002802
2803err:
2804 kmem_cache_free(dev_priv->requests, req);
2805 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002806}
2807
Dave Gordon26827082016-01-19 19:02:53 +00002808/**
2809 * i915_gem_request_alloc - allocate a request structure
2810 *
2811 * @engine: engine that we wish to issue the request on.
2812 * @ctx: context that the request will be associated with.
2813 * This can be NULL if the request is not directly related to
2814 * any specific user context, in which case this function will
2815 * choose an appropriate context to use.
2816 *
2817 * Returns a pointer to the allocated request if successful,
2818 * or an error code if not.
2819 */
2820struct drm_i915_gem_request *
2821i915_gem_request_alloc(struct intel_engine_cs *engine,
2822 struct intel_context *ctx)
2823{
2824 struct drm_i915_gem_request *req;
2825 int err;
2826
2827 if (ctx == NULL)
Dave Gordoned54c1a2016-01-19 19:02:54 +00002828 ctx = to_i915(engine->dev)->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00002829 err = __i915_gem_request_alloc(engine, ctx, &req);
2830 return err ? ERR_PTR(err) : req;
2831}
2832
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002833struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002834i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002835{
Chris Wilson4db080f2013-12-04 11:37:09 +00002836 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002837
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002838 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002839 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002840 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002841
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002842 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002843 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002844
2845 return NULL;
2846}
2847
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002848static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002849 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002850{
2851 struct drm_i915_gem_request *request;
2852 bool ring_hung;
2853
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002854 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002855
2856 if (request == NULL)
2857 return;
2858
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002859 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002860
Mika Kuoppala939fd762014-01-30 19:04:44 +02002861 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002862
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002863 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002864 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002865}
2866
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002867static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002868 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002869{
Chris Wilson608c1a52015-09-03 13:01:40 +01002870 struct intel_ringbuffer *buffer;
2871
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002872 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002873 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002874
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002875 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002876 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002877 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002878
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002879 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002880 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002881
2882 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002883 * Clear the execlists queue up before freeing the requests, as those
2884 * are the ones that keep the context and ringbuffer backing objects
2885 * pinned in place.
2886 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002887
Tomas Elf7de16912015-10-19 16:32:32 +01002888 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002889 /* Ensure irq handler finishes or is cancelled. */
2890 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002891
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002892 spin_lock_bh(&engine->execlist_lock);
Tomas Elfc5baa562015-10-23 18:02:37 +01002893 /* list_splice_tail_init checks for empty lists */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002894 list_splice_tail_init(&engine->execlist_queue,
2895 &engine->execlist_retired_req_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002896 spin_unlock_bh(&engine->execlist_lock);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002897
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002898 intel_execlists_retire_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002899 }
2900
2901 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002902 * We must free the requests after all the corresponding objects have
2903 * been moved off active lists. Which is the same order as the normal
2904 * retire_requests function does. This is important if object hold
2905 * implicit references on things like e.g. ppgtt address spaces through
2906 * the request.
2907 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002908 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002909 struct drm_i915_gem_request *request;
2910
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002911 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002912 struct drm_i915_gem_request,
2913 list);
2914
Chris Wilsonb4716182015-04-27 13:41:17 +01002915 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002916 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002917
2918 /* Having flushed all requests from all queues, we know that all
2919 * ringbuffers must now be empty. However, since we do not reclaim
2920 * all space when retiring the request (to prevent HEADs colliding
2921 * with rapid ringbuffer wraparound) the amount of available space
2922 * upon reset is less than when we start. Do one more pass over
2923 * all the ringbuffers to reset last_retired_head.
2924 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002925 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002926 buffer->last_retired_head = buffer->tail;
2927 intel_ring_update_space(buffer);
2928 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002929
2930 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002931}
2932
Chris Wilson069efc12010-09-30 16:53:18 +01002933void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002934{
Chris Wilsondfaae392010-09-22 10:31:52 +01002935 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002936 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002937
Chris Wilson4db080f2013-12-04 11:37:09 +00002938 /*
2939 * Before we free the objects from the requests, we need to inspect
2940 * them for finding the guilty party. As the requests only borrow
2941 * their reference to the objects, the inspection must be done first.
2942 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002943 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002944 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002945
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002946 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002947 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01002948
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002949 i915_gem_context_reset(dev);
2950
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002951 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002952
2953 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002954}
2955
2956/**
2957 * This function clears the request list as sequence numbers are passed.
2958 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002959void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002960i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002961{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002962 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002963
Chris Wilson832a3aa2015-03-18 18:19:22 +00002964 /* Retire requests first as we use it above for the early return.
2965 * If we retire requests last, we may use a later seqno and so clear
2966 * the requests lists without clearing the active list, leading to
2967 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002968 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002969 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002970 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002971
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002972 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002973 struct drm_i915_gem_request,
2974 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002975
John Harrison1b5a4332014-11-24 18:49:42 +00002976 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002977 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002978
Chris Wilsonb4716182015-04-27 13:41:17 +01002979 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002980 }
2981
Chris Wilson832a3aa2015-03-18 18:19:22 +00002982 /* Move any buffers on the active list that are no longer referenced
2983 * by the ringbuffer to the flushing/inactive lists as appropriate,
2984 * before we free the context associated with the requests.
2985 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002986 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002987 struct drm_i915_gem_object *obj;
2988
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002989 obj = list_first_entry(&engine->active_list,
2990 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002991 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002992
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002993 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002994 break;
2995
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002996 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002997 }
2998
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002999 if (unlikely(engine->trace_irq_req &&
3000 i915_gem_request_completed(engine->trace_irq_req, true))) {
3001 engine->irq_put(engine);
3002 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01003003 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003004
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003005 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003006}
3007
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003008bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003009i915_gem_retire_requests(struct drm_device *dev)
3010{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003011 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003012 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003013 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003014
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003015 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003016 i915_gem_retire_requests_ring(engine);
3017 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003018 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003019 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003020 idle &= list_empty(&engine->execlist_queue);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003021 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003022
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003023 intel_execlists_retire_requests(engine);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003024 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003025 }
3026
3027 if (idle)
3028 mod_delayed_work(dev_priv->wq,
3029 &dev_priv->mm.idle_work,
3030 msecs_to_jiffies(100));
3031
3032 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003033}
3034
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003035static void
Eric Anholt673a3942008-07-30 12:06:12 -07003036i915_gem_retire_work_handler(struct work_struct *work)
3037{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003038 struct drm_i915_private *dev_priv =
3039 container_of(work, typeof(*dev_priv), mm.retire_work.work);
3040 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00003041 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07003042
Chris Wilson891b48c2010-09-29 12:26:37 +01003043 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003044 idle = false;
3045 if (mutex_trylock(&dev->struct_mutex)) {
3046 idle = i915_gem_retire_requests(dev);
3047 mutex_unlock(&dev->struct_mutex);
3048 }
3049 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003050 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3051 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003052}
Chris Wilson891b48c2010-09-29 12:26:37 +01003053
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003054static void
3055i915_gem_idle_work_handler(struct work_struct *work)
3056{
3057 struct drm_i915_private *dev_priv =
3058 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003059 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003060 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003061
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003062 for_each_engine(engine, dev_priv)
3063 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003064 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003065
Daniel Vetter30ecad72015-12-09 09:29:36 +01003066 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003067 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003068 * by dev->struct_mutex. */
3069
Chris Wilson35c94182015-04-07 16:20:37 +01003070 intel_mark_idle(dev);
3071
3072 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003073 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003074 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003075
3076 mutex_unlock(&dev->struct_mutex);
3077 }
Eric Anholt673a3942008-07-30 12:06:12 -07003078}
3079
Ben Widawsky5816d642012-04-11 11:18:19 -07003080/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003081 * Ensures that an object will eventually get non-busy by flushing any required
3082 * write domains, emitting any outstanding lazy request and retiring and
3083 * completed requests.
3084 */
3085static int
3086i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3087{
John Harrisona5ac0f92015-05-29 17:44:15 +01003088 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003089
Chris Wilsonb4716182015-04-27 13:41:17 +01003090 if (!obj->active)
3091 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003092
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003093 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003094 struct drm_i915_gem_request *req;
3095
3096 req = obj->last_read_req[i];
3097 if (req == NULL)
3098 continue;
3099
3100 if (list_empty(&req->list))
3101 goto retire;
3102
Chris Wilsonb4716182015-04-27 13:41:17 +01003103 if (i915_gem_request_completed(req, true)) {
3104 __i915_gem_request_retire__upto(req);
3105retire:
3106 i915_gem_object_retire__read(obj, i);
3107 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003108 }
3109
3110 return 0;
3111}
3112
3113/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003114 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3115 * @DRM_IOCTL_ARGS: standard ioctl arguments
3116 *
3117 * Returns 0 if successful, else an error is returned with the remaining time in
3118 * the timeout parameter.
3119 * -ETIME: object is still busy after timeout
3120 * -ERESTARTSYS: signal interrupted the wait
3121 * -ENONENT: object doesn't exist
3122 * Also possible, but rare:
3123 * -EAGAIN: GPU wedged
3124 * -ENOMEM: damn
3125 * -ENODEV: Internal IRQ fail
3126 * -E?: The add request failed
3127 *
3128 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3129 * non-zero timeout parameter the wait ioctl will wait for the given number of
3130 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3131 * without holding struct_mutex the object may become re-busied before this
3132 * function completes. A similar but shorter * race condition exists in the busy
3133 * ioctl
3134 */
3135int
3136i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3137{
3138 struct drm_i915_gem_wait *args = data;
3139 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003140 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003141 int i, n = 0;
3142 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003143
Daniel Vetter11b5d512014-09-29 15:31:26 +02003144 if (args->flags != 0)
3145 return -EINVAL;
3146
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003147 ret = i915_mutex_lock_interruptible(dev);
3148 if (ret)
3149 return ret;
3150
3151 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3152 if (&obj->base == NULL) {
3153 mutex_unlock(&dev->struct_mutex);
3154 return -ENOENT;
3155 }
3156
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003157 /* Need to make sure the object gets inactive eventually. */
3158 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003159 if (ret)
3160 goto out;
3161
Chris Wilsonb4716182015-04-27 13:41:17 +01003162 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003163 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003164
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003165 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003166 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003167 */
Chris Wilson762e4582015-03-04 18:09:26 +00003168 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003169 ret = -ETIME;
3170 goto out;
3171 }
3172
3173 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003174
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003175 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003176 if (obj->last_read_req[i] == NULL)
3177 continue;
3178
3179 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3180 }
3181
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003182 mutex_unlock(&dev->struct_mutex);
3183
Chris Wilsonb4716182015-04-27 13:41:17 +01003184 for (i = 0; i < n; i++) {
3185 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003186 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003187 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003188 to_rps_client(file));
Chris Wilsonb4716182015-04-27 13:41:17 +01003189 i915_gem_request_unreference__unlocked(req[i]);
3190 }
John Harrisonff865882014-11-24 18:49:28 +00003191 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003192
3193out:
3194 drm_gem_object_unreference(&obj->base);
3195 mutex_unlock(&dev->struct_mutex);
3196 return ret;
3197}
3198
Chris Wilsonb4716182015-04-27 13:41:17 +01003199static int
3200__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3201 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003202 struct drm_i915_gem_request *from_req,
3203 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003204{
3205 struct intel_engine_cs *from;
3206 int ret;
3207
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003208 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003209 if (to == from)
3210 return 0;
3211
John Harrison91af1272015-06-18 13:14:56 +01003212 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003213 return 0;
3214
Chris Wilsonb4716182015-04-27 13:41:17 +01003215 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003216 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003217 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003218 i915->mm.interruptible,
3219 NULL,
3220 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003221 if (ret)
3222 return ret;
3223
John Harrison91af1272015-06-18 13:14:56 +01003224 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003225 } else {
3226 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003227 u32 seqno = i915_gem_request_get_seqno(from_req);
3228
3229 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003230
3231 if (seqno <= from->semaphore.sync_seqno[idx])
3232 return 0;
3233
John Harrison91af1272015-06-18 13:14:56 +01003234 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003235 struct drm_i915_gem_request *req;
3236
3237 req = i915_gem_request_alloc(to, NULL);
3238 if (IS_ERR(req))
3239 return PTR_ERR(req);
3240
3241 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003242 }
3243
John Harrison599d9242015-05-29 17:44:04 +01003244 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3245 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003246 if (ret)
3247 return ret;
3248
3249 /* We use last_read_req because sync_to()
3250 * might have just caused seqno wrap under
3251 * the radar.
3252 */
3253 from->semaphore.sync_seqno[idx] =
3254 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3255 }
3256
3257 return 0;
3258}
3259
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003260/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003261 * i915_gem_object_sync - sync an object to a ring.
3262 *
3263 * @obj: object which may be in use on another ring.
3264 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003265 * @to_req: request we wish to use the object for. See below.
3266 * This will be allocated and returned if a request is
3267 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003268 *
3269 * This code is meant to abstract object synchronization with the GPU.
3270 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003271 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003272 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003273 * into a buffer at any time, but multiple readers. To ensure each has
3274 * a coherent view of memory, we must:
3275 *
3276 * - If there is an outstanding write request to the object, the new
3277 * request must wait for it to complete (either CPU or in hw, requests
3278 * on the same ring will be naturally ordered).
3279 *
3280 * - If we are a write request (pending_write_domain is set), the new
3281 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003282 *
John Harrison91af1272015-06-18 13:14:56 +01003283 * For CPU synchronisation (NULL to) no request is required. For syncing with
3284 * rings to_req must be non-NULL. However, a request does not have to be
3285 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3286 * request will be allocated automatically and returned through *to_req. Note
3287 * that it is not guaranteed that commands will be emitted (because the system
3288 * might already be idle). Hence there is no need to create a request that
3289 * might never have any work submitted. Note further that if a request is
3290 * returned in *to_req, it is the responsibility of the caller to submit
3291 * that request (after potentially adding more work to it).
3292 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003293 * Returns 0 if successful, else propagates up the lower layer error.
3294 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003295int
3296i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003297 struct intel_engine_cs *to,
3298 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003299{
Chris Wilsonb4716182015-04-27 13:41:17 +01003300 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003301 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003302 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003303
Chris Wilsonb4716182015-04-27 13:41:17 +01003304 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003305 return 0;
3306
Chris Wilsonb4716182015-04-27 13:41:17 +01003307 if (to == NULL)
3308 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003309
Chris Wilsonb4716182015-04-27 13:41:17 +01003310 n = 0;
3311 if (readonly) {
3312 if (obj->last_write_req)
3313 req[n++] = obj->last_write_req;
3314 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003315 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003316 if (obj->last_read_req[i])
3317 req[n++] = obj->last_read_req[i];
3318 }
3319 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003320 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003321 if (ret)
3322 return ret;
3323 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003324
Chris Wilsonb4716182015-04-27 13:41:17 +01003325 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003326}
3327
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003328static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3329{
3330 u32 old_write_domain, old_read_domains;
3331
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003332 /* Force a pagefault for domain tracking on next user access */
3333 i915_gem_release_mmap(obj);
3334
Keith Packardb97c3d92011-06-24 21:02:59 -07003335 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3336 return;
3337
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003338 old_read_domains = obj->base.read_domains;
3339 old_write_domain = obj->base.write_domain;
3340
3341 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3342 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3343
3344 trace_i915_gem_object_change_domain(obj,
3345 old_read_domains,
3346 old_write_domain);
3347}
3348
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003349static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003350{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003351 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003352 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003353 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003354
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003355 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003356 return 0;
3357
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003358 if (!drm_mm_node_allocated(&vma->node)) {
3359 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003360 return 0;
3361 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003362
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003363 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003364 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003365
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003366 BUG_ON(obj->pages == NULL);
3367
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003368 if (wait) {
3369 ret = i915_gem_object_wait_rendering(obj, false);
3370 if (ret)
3371 return ret;
3372 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003373
Chris Wilson596c5922016-02-26 11:03:20 +00003374 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003375 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003376
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003377 /* release the fence reg _after_ flushing */
3378 ret = i915_gem_object_put_fence(obj);
3379 if (ret)
3380 return ret;
3381 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003382
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003383 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003384
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003385 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003386 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003387
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003388 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003389 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003390 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3391 obj->map_and_fenceable = false;
3392 } else if (vma->ggtt_view.pages) {
3393 sg_free_table(vma->ggtt_view.pages);
3394 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003395 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003396 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003397 }
Eric Anholt673a3942008-07-30 12:06:12 -07003398
Ben Widawsky2f633152013-07-17 12:19:03 -07003399 drm_mm_remove_node(&vma->node);
3400 i915_gem_vma_destroy(vma);
3401
3402 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003403 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003404 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003405 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003406
Chris Wilson70903c32013-12-04 09:59:09 +00003407 /* And finally now the object is completely decoupled from this vma,
3408 * we can drop its hold on the backing storage and allow it to be
3409 * reaped by the shrinker.
3410 */
3411 i915_gem_object_unpin_pages(obj);
3412
Chris Wilson88241782011-01-07 17:09:48 +00003413 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003414}
3415
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003416int i915_vma_unbind(struct i915_vma *vma)
3417{
3418 return __i915_vma_unbind(vma, true);
3419}
3420
3421int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3422{
3423 return __i915_vma_unbind(vma, false);
3424}
3425
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003426int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003427{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003428 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003429 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003430 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003431
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003432 /* Flush everything onto the inactive list. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003433 for_each_engine(engine, dev_priv) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003434 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003435 struct drm_i915_gem_request *req;
3436
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003437 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00003438 if (IS_ERR(req))
3439 return PTR_ERR(req);
John Harrison73cfa862015-05-29 17:43:35 +01003440
John Harrisonba01cc92015-05-29 17:43:41 +01003441 ret = i915_switch_context(req);
John Harrison75289872015-05-29 17:43:49 +01003442 i915_add_request_no_flush(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01003443 if (ret)
3444 return ret;
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003445 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003446
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003447 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003448 if (ret)
3449 return ret;
3450 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003451
Chris Wilsonb4716182015-04-27 13:41:17 +01003452 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003453 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003454}
3455
Chris Wilson4144f9b2014-09-11 08:43:48 +01003456static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003457 unsigned long cache_level)
3458{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003459 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003460 struct drm_mm_node *other;
3461
Chris Wilson4144f9b2014-09-11 08:43:48 +01003462 /*
3463 * On some machines we have to be careful when putting differing types
3464 * of snoopable memory together to avoid the prefetcher crossing memory
3465 * domains and dying. During vm initialisation, we decide whether or not
3466 * these constraints apply and set the drm_mm.color_adjust
3467 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003468 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003469 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003470 return true;
3471
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003472 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003473 return true;
3474
3475 if (list_empty(&gtt_space->node_list))
3476 return true;
3477
3478 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3479 if (other->allocated && !other->hole_follows && other->color != cache_level)
3480 return false;
3481
3482 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3483 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3484 return false;
3485
3486 return true;
3487}
3488
Jesse Barnesde151cf2008-11-12 10:03:55 -08003489/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003490 * Finds free space in the GTT aperture and binds the object or a view of it
3491 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003492 */
Daniel Vetter262de142014-02-14 14:01:20 +01003493static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003494i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3495 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003496 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003497 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003498 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003499{
Chris Wilson05394f32010-11-08 19:18:58 +00003500 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003501 struct drm_i915_private *dev_priv = to_i915(dev);
3502 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003503 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003504 u32 search_flag, alloc_flag;
3505 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003506 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003507 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003508 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003509
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003510 if (i915_is_ggtt(vm)) {
3511 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003512
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003513 if (WARN_ON(!ggtt_view))
3514 return ERR_PTR(-EINVAL);
3515
3516 view_size = i915_ggtt_view_size(obj, ggtt_view);
3517
3518 fence_size = i915_gem_get_gtt_size(dev,
3519 view_size,
3520 obj->tiling_mode);
3521 fence_alignment = i915_gem_get_gtt_alignment(dev,
3522 view_size,
3523 obj->tiling_mode,
3524 true);
3525 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3526 view_size,
3527 obj->tiling_mode,
3528 false);
3529 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3530 } else {
3531 fence_size = i915_gem_get_gtt_size(dev,
3532 obj->base.size,
3533 obj->tiling_mode);
3534 fence_alignment = i915_gem_get_gtt_alignment(dev,
3535 obj->base.size,
3536 obj->tiling_mode,
3537 true);
3538 unfenced_alignment =
3539 i915_gem_get_gtt_alignment(dev,
3540 obj->base.size,
3541 obj->tiling_mode,
3542 false);
3543 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3544 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003545
Michel Thierry101b5062015-10-01 13:33:57 +01003546 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3547 end = vm->total;
3548 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003549 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003550 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003551 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003552
Eric Anholt673a3942008-07-30 12:06:12 -07003553 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003554 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003555 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003556 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003557 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3558 ggtt_view ? ggtt_view->type : 0,
3559 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003560 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003561 }
3562
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003563 /* If binding the object/GGTT view requires more space than the entire
3564 * aperture has, reject it early before evicting everything in a vain
3565 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003566 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003567 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003568 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003569 ggtt_view ? ggtt_view->type : 0,
3570 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003571 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003572 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003573 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003574 }
3575
Chris Wilson37e680a2012-06-07 15:38:42 +01003576 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003577 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003578 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003579
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003580 i915_gem_object_pin_pages(obj);
3581
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003582 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3583 i915_gem_obj_lookup_or_create_vma(obj, vm);
3584
Daniel Vetter262de142014-02-14 14:01:20 +01003585 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003586 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003587
Chris Wilson506a8e82015-12-08 11:55:07 +00003588 if (flags & PIN_OFFSET_FIXED) {
3589 uint64_t offset = flags & PIN_OFFSET_MASK;
3590
3591 if (offset & (alignment - 1) || offset + size > end) {
3592 ret = -EINVAL;
3593 goto err_free_vma;
3594 }
3595 vma->node.start = offset;
3596 vma->node.size = size;
3597 vma->node.color = obj->cache_level;
3598 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3599 if (ret) {
3600 ret = i915_gem_evict_for_vma(vma);
3601 if (ret == 0)
3602 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3603 }
3604 if (ret)
3605 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003606 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003607 if (flags & PIN_HIGH) {
3608 search_flag = DRM_MM_SEARCH_BELOW;
3609 alloc_flag = DRM_MM_CREATE_TOP;
3610 } else {
3611 search_flag = DRM_MM_SEARCH_DEFAULT;
3612 alloc_flag = DRM_MM_CREATE_DEFAULT;
3613 }
Michel Thierry101b5062015-10-01 13:33:57 +01003614
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003615search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003616 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3617 size, alignment,
3618 obj->cache_level,
3619 start, end,
3620 search_flag,
3621 alloc_flag);
3622 if (ret) {
3623 ret = i915_gem_evict_something(dev, vm, size, alignment,
3624 obj->cache_level,
3625 start, end,
3626 flags);
3627 if (ret == 0)
3628 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003629
Chris Wilson506a8e82015-12-08 11:55:07 +00003630 goto err_free_vma;
3631 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003632 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003633 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003634 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003635 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003636 }
3637
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003638 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003639 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003640 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003641 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003642
Ben Widawsky35c20a62013-05-31 11:28:48 -07003643 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003644 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003645
Daniel Vetter262de142014-02-14 14:01:20 +01003646 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003647
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003648err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003649 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003650err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003651 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003652 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003653err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003654 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003655 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003656}
3657
Chris Wilson000433b2013-08-08 14:41:09 +01003658bool
Chris Wilson2c225692013-08-09 12:26:45 +01003659i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3660 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003661{
Eric Anholt673a3942008-07-30 12:06:12 -07003662 /* If we don't have a page list set up, then we're not pinned
3663 * to GPU, and we can ignore the cache flush because it'll happen
3664 * again at bind time.
3665 */
Chris Wilson05394f32010-11-08 19:18:58 +00003666 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003667 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003668
Imre Deak769ce462013-02-13 21:56:05 +02003669 /*
3670 * Stolen memory is always coherent with the GPU as it is explicitly
3671 * marked as wc by the system, or the system is cache-coherent.
3672 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003673 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003674 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003675
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003676 /* If the GPU is snooping the contents of the CPU cache,
3677 * we do not need to manually clear the CPU cache lines. However,
3678 * the caches are only snooped when the render cache is
3679 * flushed/invalidated. As we always have to emit invalidations
3680 * and flushes when moving into and out of the RENDER domain, correct
3681 * snooping behaviour occurs naturally as the result of our domain
3682 * tracking.
3683 */
Chris Wilson0f719792015-01-13 13:32:52 +00003684 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3685 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003686 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003687 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003688
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003689 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003690 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003691 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003692
3693 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003694}
3695
3696/** Flushes the GTT write domain for the object if it's dirty. */
3697static void
Chris Wilson05394f32010-11-08 19:18:58 +00003698i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003699{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003700 uint32_t old_write_domain;
3701
Chris Wilson05394f32010-11-08 19:18:58 +00003702 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003703 return;
3704
Chris Wilson63256ec2011-01-04 18:42:07 +00003705 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003706 * to it immediately go to main memory as far as we know, so there's
3707 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003708 *
3709 * However, we do have to enforce the order so that all writes through
3710 * the GTT land before any writes to the device, such as updates to
3711 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003712 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003713 wmb();
3714
Chris Wilson05394f32010-11-08 19:18:58 +00003715 old_write_domain = obj->base.write_domain;
3716 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003717
Rodrigo Vivide152b62015-07-07 16:28:51 -07003718 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003719
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003720 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003721 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003722 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003723}
3724
3725/** Flushes the CPU write domain for the object if it's dirty. */
3726static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003727i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003728{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003729 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003730
Chris Wilson05394f32010-11-08 19:18:58 +00003731 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003732 return;
3733
Daniel Vettere62b59e2015-01-21 14:53:48 +01003734 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003735 i915_gem_chipset_flush(obj->base.dev);
3736
Chris Wilson05394f32010-11-08 19:18:58 +00003737 old_write_domain = obj->base.write_domain;
3738 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003739
Rodrigo Vivide152b62015-07-07 16:28:51 -07003740 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003741
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003742 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003743 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003744 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003745}
3746
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003747/**
3748 * Moves a single object to the GTT read, and possibly write domain.
3749 *
3750 * This function returns when the move is complete, including waiting on
3751 * flushes to occur.
3752 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003753int
Chris Wilson20217462010-11-23 15:26:33 +00003754i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003755{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003756 struct drm_device *dev = obj->base.dev;
3757 struct drm_i915_private *dev_priv = to_i915(dev);
3758 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003759 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303760 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003761 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003762
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003763 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3764 return 0;
3765
Chris Wilson0201f1e2012-07-20 12:41:01 +01003766 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003767 if (ret)
3768 return ret;
3769
Chris Wilson43566de2015-01-02 16:29:29 +05303770 /* Flush and acquire obj->pages so that we are coherent through
3771 * direct access in memory with previous cached writes through
3772 * shmemfs and that our cache domain tracking remains valid.
3773 * For example, if the obj->filp was moved to swap without us
3774 * being notified and releasing the pages, we would mistakenly
3775 * continue to assume that the obj remained out of the CPU cached
3776 * domain.
3777 */
3778 ret = i915_gem_object_get_pages(obj);
3779 if (ret)
3780 return ret;
3781
Daniel Vettere62b59e2015-01-21 14:53:48 +01003782 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003783
Chris Wilsond0a57782012-10-09 19:24:37 +01003784 /* Serialise direct access to this object with the barriers for
3785 * coherent writes from the GPU, by effectively invalidating the
3786 * GTT domain upon first access.
3787 */
3788 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3789 mb();
3790
Chris Wilson05394f32010-11-08 19:18:58 +00003791 old_write_domain = obj->base.write_domain;
3792 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003793
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003794 /* It should now be out of any other write domains, and we can update
3795 * the domain values for our changes.
3796 */
Chris Wilson05394f32010-11-08 19:18:58 +00003797 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3798 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003799 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003800 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3801 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3802 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003803 }
3804
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003805 trace_i915_gem_object_change_domain(obj,
3806 old_read_domains,
3807 old_write_domain);
3808
Chris Wilson8325a092012-04-24 15:52:35 +01003809 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303810 vma = i915_gem_obj_to_ggtt(obj);
3811 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003812 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003813 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003814
Eric Anholte47c68e2008-11-14 13:35:19 -08003815 return 0;
3816}
3817
Chris Wilsonef55f922015-10-09 14:11:27 +01003818/**
3819 * Changes the cache-level of an object across all VMA.
3820 *
3821 * After this function returns, the object will be in the new cache-level
3822 * across all GTT and the contents of the backing storage will be coherent,
3823 * with respect to the new cache-level. In order to keep the backing storage
3824 * coherent for all users, we only allow a single cache level to be set
3825 * globally on the object and prevent it from being changed whilst the
3826 * hardware is reading from the object. That is if the object is currently
3827 * on the scanout it will be set to uncached (or equivalent display
3828 * cache coherency) and all non-MOCS GPU access will also be uncached so
3829 * that all direct access to the scanout remains coherent.
3830 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003831int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3832 enum i915_cache_level cache_level)
3833{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003834 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003835 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003836 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003837 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003838
3839 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003840 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003841
Chris Wilsonef55f922015-10-09 14:11:27 +01003842 /* Inspect the list of currently bound VMA and unbind any that would
3843 * be invalid given the new cache-level. This is principally to
3844 * catch the issue of the CS prefetch crossing page boundaries and
3845 * reading an invalid PTE on older architectures.
3846 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003847 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003848 if (!drm_mm_node_allocated(&vma->node))
3849 continue;
3850
3851 if (vma->pin_count) {
3852 DRM_DEBUG("can not change the cache level of pinned objects\n");
3853 return -EBUSY;
3854 }
3855
Chris Wilson4144f9b2014-09-11 08:43:48 +01003856 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003857 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003858 if (ret)
3859 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003860 } else
3861 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003862 }
3863
Chris Wilsonef55f922015-10-09 14:11:27 +01003864 /* We can reuse the existing drm_mm nodes but need to change the
3865 * cache-level on the PTE. We could simply unbind them all and
3866 * rebind with the correct cache-level on next use. However since
3867 * we already have a valid slot, dma mapping, pages etc, we may as
3868 * rewrite the PTE in the belief that doing so tramples upon less
3869 * state and so involves less work.
3870 */
3871 if (bound) {
3872 /* Before we change the PTE, the GPU must not be accessing it.
3873 * If we wait upon the object, we know that all the bound
3874 * VMA are no longer active.
3875 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003876 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003877 if (ret)
3878 return ret;
3879
Chris Wilsonef55f922015-10-09 14:11:27 +01003880 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3881 /* Access to snoopable pages through the GTT is
3882 * incoherent and on some machines causes a hard
3883 * lockup. Relinquish the CPU mmaping to force
3884 * userspace to refault in the pages and we can
3885 * then double check if the GTT mapping is still
3886 * valid for that pointer access.
3887 */
3888 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003889
Chris Wilsonef55f922015-10-09 14:11:27 +01003890 /* As we no longer need a fence for GTT access,
3891 * we can relinquish it now (and so prevent having
3892 * to steal a fence from someone else on the next
3893 * fence request). Note GPU activity would have
3894 * dropped the fence as all snoopable access is
3895 * supposed to be linear.
3896 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003897 ret = i915_gem_object_put_fence(obj);
3898 if (ret)
3899 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003900 } else {
3901 /* We either have incoherent backing store and
3902 * so no GTT access or the architecture is fully
3903 * coherent. In such cases, existing GTT mmaps
3904 * ignore the cache bit in the PTE and we can
3905 * rewrite it without confusing the GPU or having
3906 * to force userspace to fault back in its mmaps.
3907 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003908 }
3909
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003910 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003911 if (!drm_mm_node_allocated(&vma->node))
3912 continue;
3913
3914 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3915 if (ret)
3916 return ret;
3917 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003918 }
3919
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003920 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003921 vma->node.color = cache_level;
3922 obj->cache_level = cache_level;
3923
Ville Syrjäläed75a552015-08-11 19:47:10 +03003924out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003925 /* Flush the dirty CPU caches to the backing storage so that the
3926 * object is now coherent at its new cache level (with respect
3927 * to the access domain).
3928 */
Chris Wilson0f719792015-01-13 13:32:52 +00003929 if (obj->cache_dirty &&
3930 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3931 cpu_write_needs_clflush(obj)) {
3932 if (i915_gem_clflush_object(obj, true))
3933 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003934 }
3935
Chris Wilsone4ffd172011-04-04 09:44:39 +01003936 return 0;
3937}
3938
Ben Widawsky199adf42012-09-21 17:01:20 -07003939int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3940 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003941{
Ben Widawsky199adf42012-09-21 17:01:20 -07003942 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003943 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003944
3945 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003946 if (&obj->base == NULL)
3947 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003948
Chris Wilson651d7942013-08-08 14:41:10 +01003949 switch (obj->cache_level) {
3950 case I915_CACHE_LLC:
3951 case I915_CACHE_L3_LLC:
3952 args->caching = I915_CACHING_CACHED;
3953 break;
3954
Chris Wilson4257d3b2013-08-08 14:41:11 +01003955 case I915_CACHE_WT:
3956 args->caching = I915_CACHING_DISPLAY;
3957 break;
3958
Chris Wilson651d7942013-08-08 14:41:10 +01003959 default:
3960 args->caching = I915_CACHING_NONE;
3961 break;
3962 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003963
Chris Wilson432be692015-05-07 12:14:55 +01003964 drm_gem_object_unreference_unlocked(&obj->base);
3965 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003966}
3967
Ben Widawsky199adf42012-09-21 17:01:20 -07003968int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3969 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003970{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003971 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003972 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003973 struct drm_i915_gem_object *obj;
3974 enum i915_cache_level level;
3975 int ret;
3976
Ben Widawsky199adf42012-09-21 17:01:20 -07003977 switch (args->caching) {
3978 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003979 level = I915_CACHE_NONE;
3980 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003981 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003982 /*
3983 * Due to a HW issue on BXT A stepping, GPU stores via a
3984 * snooped mapping may leave stale data in a corresponding CPU
3985 * cacheline, whereas normally such cachelines would get
3986 * invalidated.
3987 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003988 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003989 return -ENODEV;
3990
Chris Wilsone6994ae2012-07-10 10:27:08 +01003991 level = I915_CACHE_LLC;
3992 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003993 case I915_CACHING_DISPLAY:
3994 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3995 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003996 default:
3997 return -EINVAL;
3998 }
3999
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004000 intel_runtime_pm_get(dev_priv);
4001
Ben Widawsky3bc29132012-09-26 16:15:20 -07004002 ret = i915_mutex_lock_interruptible(dev);
4003 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004004 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07004005
Chris Wilsone6994ae2012-07-10 10:27:08 +01004006 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4007 if (&obj->base == NULL) {
4008 ret = -ENOENT;
4009 goto unlock;
4010 }
4011
4012 ret = i915_gem_object_set_cache_level(obj, level);
4013
4014 drm_gem_object_unreference(&obj->base);
4015unlock:
4016 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004017rpm_put:
4018 intel_runtime_pm_put(dev_priv);
4019
Chris Wilsone6994ae2012-07-10 10:27:08 +01004020 return ret;
4021}
4022
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004023/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004024 * Prepare buffer for display plane (scanout, cursors, etc).
4025 * Can be called from an uninterruptible phase (modesetting) and allows
4026 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004027 */
4028int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004029i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4030 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004031 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004032{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004033 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004034 int ret;
4035
Chris Wilsoncc98b412013-08-09 12:25:09 +01004036 /* Mark the pin_display early so that we account for the
4037 * display coherency whilst setting up the cache domains.
4038 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004039 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004040
Eric Anholta7ef0642011-03-29 16:59:54 -07004041 /* The display engine is not coherent with the LLC cache on gen6. As
4042 * a result, we make sure that the pinning that is about to occur is
4043 * done with uncached PTEs. This is lowest common denominator for all
4044 * chipsets.
4045 *
4046 * However for gen6+, we could do better by using the GFDT bit instead
4047 * of uncaching, which would allow us to flush all the LLC-cached data
4048 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4049 */
Chris Wilson651d7942013-08-08 14:41:10 +01004050 ret = i915_gem_object_set_cache_level(obj,
4051 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004052 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004053 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004054
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004055 /* As the user may map the buffer once pinned in the display plane
4056 * (e.g. libkms for the bootup splash), we have to ensure that we
4057 * always use map_and_fenceable for all scanout buffers.
4058 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004059 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4060 view->type == I915_GGTT_VIEW_NORMAL ?
4061 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004062 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004063 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004064
Daniel Vettere62b59e2015-01-21 14:53:48 +01004065 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004066
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004067 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004068 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004069
4070 /* It should now be out of any other write domains, and we can update
4071 * the domain values for our changes.
4072 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004073 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004074 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004075
4076 trace_i915_gem_object_change_domain(obj,
4077 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004078 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004079
4080 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004081
4082err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004083 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004084 return ret;
4085}
4086
4087void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004088i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4089 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004090{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004091 if (WARN_ON(obj->pin_display == 0))
4092 return;
4093
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004094 i915_gem_object_ggtt_unpin_view(obj, view);
4095
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004096 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004097}
4098
Eric Anholte47c68e2008-11-14 13:35:19 -08004099/**
4100 * Moves a single object to the CPU read, and possibly write domain.
4101 *
4102 * This function returns when the move is complete, including waiting on
4103 * flushes to occur.
4104 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004105int
Chris Wilson919926a2010-11-12 13:42:53 +00004106i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004107{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004108 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004109 int ret;
4110
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004111 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4112 return 0;
4113
Chris Wilson0201f1e2012-07-20 12:41:01 +01004114 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004115 if (ret)
4116 return ret;
4117
Eric Anholte47c68e2008-11-14 13:35:19 -08004118 i915_gem_object_flush_gtt_write_domain(obj);
4119
Chris Wilson05394f32010-11-08 19:18:58 +00004120 old_write_domain = obj->base.write_domain;
4121 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004122
Eric Anholte47c68e2008-11-14 13:35:19 -08004123 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004124 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004125 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004126
Chris Wilson05394f32010-11-08 19:18:58 +00004127 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004128 }
4129
4130 /* It should now be out of any other write domains, and we can update
4131 * the domain values for our changes.
4132 */
Chris Wilson05394f32010-11-08 19:18:58 +00004133 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004134
4135 /* If we're writing through the CPU, then the GPU read domains will
4136 * need to be invalidated at next use.
4137 */
4138 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004139 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4140 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004141 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004142
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004143 trace_i915_gem_object_change_domain(obj,
4144 old_read_domains,
4145 old_write_domain);
4146
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004147 return 0;
4148}
4149
Eric Anholt673a3942008-07-30 12:06:12 -07004150/* Throttle our rendering by waiting until the ring has completed our requests
4151 * emitted over 20 msec ago.
4152 *
Eric Anholtb9624422009-06-03 07:27:35 +00004153 * Note that if we were to use the current jiffies each time around the loop,
4154 * we wouldn't escape the function with any frames outstanding if the time to
4155 * render a frame was over 20ms.
4156 *
Eric Anholt673a3942008-07-30 12:06:12 -07004157 * This should get us reasonable parallelism between CPU and GPU but also
4158 * relatively low latency when blocking on a particular request to finish.
4159 */
4160static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004161i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004162{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004163 struct drm_i915_private *dev_priv = dev->dev_private;
4164 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004165 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004166 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004167 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004168
Daniel Vetter308887a2012-11-14 17:14:06 +01004169 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4170 if (ret)
4171 return ret;
4172
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004173 /* ABI: return -EIO if already wedged */
4174 if (i915_terminally_wedged(&dev_priv->gpu_error))
4175 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004176
Chris Wilson1c255952010-09-26 11:03:27 +01004177 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004178 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004179 if (time_after_eq(request->emitted_jiffies, recent_enough))
4180 break;
4181
John Harrisonfcfa423c2015-05-29 17:44:12 +01004182 /*
4183 * Note that the request might not have been submitted yet.
4184 * In which case emitted_jiffies will be zero.
4185 */
4186 if (!request->emitted_jiffies)
4187 continue;
4188
John Harrison54fb2412014-11-24 18:49:27 +00004189 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004190 }
John Harrisonff865882014-11-24 18:49:28 +00004191 if (target)
4192 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004193 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004194
John Harrison54fb2412014-11-24 18:49:27 +00004195 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004196 return 0;
4197
Chris Wilson299259a2016-04-13 17:35:06 +01004198 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004199 if (ret == 0)
4200 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004201
Chris Wilson41037f92015-03-27 11:01:36 +00004202 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004203
Eric Anholt673a3942008-07-30 12:06:12 -07004204 return ret;
4205}
4206
Chris Wilsond23db882014-05-23 08:48:08 +02004207static bool
4208i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4209{
4210 struct drm_i915_gem_object *obj = vma->obj;
4211
4212 if (alignment &&
4213 vma->node.start & (alignment - 1))
4214 return true;
4215
4216 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4217 return true;
4218
4219 if (flags & PIN_OFFSET_BIAS &&
4220 vma->node.start < (flags & PIN_OFFSET_MASK))
4221 return true;
4222
Chris Wilson506a8e82015-12-08 11:55:07 +00004223 if (flags & PIN_OFFSET_FIXED &&
4224 vma->node.start != (flags & PIN_OFFSET_MASK))
4225 return true;
4226
Chris Wilsond23db882014-05-23 08:48:08 +02004227 return false;
4228}
4229
Chris Wilsond0710ab2015-11-20 14:16:39 +00004230void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4231{
4232 struct drm_i915_gem_object *obj = vma->obj;
4233 bool mappable, fenceable;
4234 u32 fence_size, fence_alignment;
4235
4236 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4237 obj->base.size,
4238 obj->tiling_mode);
4239 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4240 obj->base.size,
4241 obj->tiling_mode,
4242 true);
4243
4244 fenceable = (vma->node.size == fence_size &&
4245 (vma->node.start & (fence_alignment - 1)) == 0);
4246
4247 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004248 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004249
4250 obj->map_and_fenceable = mappable && fenceable;
4251}
4252
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004253static int
4254i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4255 struct i915_address_space *vm,
4256 const struct i915_ggtt_view *ggtt_view,
4257 uint32_t alignment,
4258 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004259{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004260 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004261 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004262 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004263 int ret;
4264
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004265 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4266 return -ENODEV;
4267
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004268 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004269 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004270
Chris Wilsonc826c442014-10-31 13:53:53 +00004271 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4272 return -EINVAL;
4273
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004274 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4275 return -EINVAL;
4276
4277 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4278 i915_gem_obj_to_vma(obj, vm);
4279
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004280 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004281 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4282 return -EBUSY;
4283
Chris Wilsond23db882014-05-23 08:48:08 +02004284 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004285 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004286 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004287 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004288 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004289 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004290 upper_32_bits(vma->node.start),
4291 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004292 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004293 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004294 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004295 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004296 if (ret)
4297 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004298
4299 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004300 }
4301 }
4302
Chris Wilsonef79e172014-10-31 13:53:52 +00004303 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004304 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004305 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4306 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004307 if (IS_ERR(vma))
4308 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004309 } else {
4310 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004311 if (ret)
4312 return ret;
4313 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004314
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004315 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4316 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004317 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004318 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4319 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004320
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004321 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004322 return 0;
4323}
4324
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004325int
4326i915_gem_object_pin(struct drm_i915_gem_object *obj,
4327 struct i915_address_space *vm,
4328 uint32_t alignment,
4329 uint64_t flags)
4330{
4331 return i915_gem_object_do_pin(obj, vm,
4332 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4333 alignment, flags);
4334}
4335
4336int
4337i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4338 const struct i915_ggtt_view *view,
4339 uint32_t alignment,
4340 uint64_t flags)
4341{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004342 struct drm_device *dev = obj->base.dev;
4343 struct drm_i915_private *dev_priv = to_i915(dev);
4344 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4345
Matthew Auldade7daa2016-03-24 15:54:20 +00004346 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004347
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004348 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004349 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004350}
4351
Eric Anholt673a3942008-07-30 12:06:12 -07004352void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004353i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4354 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004355{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004356 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004357
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004358 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004359 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004360 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004361
Chris Wilson30154652015-04-07 17:28:24 +01004362 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004363}
4364
4365int
Eric Anholt673a3942008-07-30 12:06:12 -07004366i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004367 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004368{
4369 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004370 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004371 int ret;
4372
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004373 ret = i915_mutex_lock_interruptible(dev);
4374 if (ret)
4375 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004376
Chris Wilson05394f32010-11-08 19:18:58 +00004377 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004378 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004379 ret = -ENOENT;
4380 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004381 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004382
Chris Wilson0be555b2010-08-04 15:36:30 +01004383 /* Count all active objects as busy, even if they are currently not used
4384 * by the gpu. Users of this interface expect objects to eventually
4385 * become non-busy without any further actions, therefore emit any
4386 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004387 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004388 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004389 if (ret)
4390 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004391
Chris Wilson426960b2016-01-15 16:51:46 +00004392 args->busy = 0;
4393 if (obj->active) {
4394 int i;
4395
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004396 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004397 struct drm_i915_gem_request *req;
4398
4399 req = obj->last_read_req[i];
4400 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004401 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004402 }
4403 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004404 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004405 }
Eric Anholt673a3942008-07-30 12:06:12 -07004406
Chris Wilsonb4716182015-04-27 13:41:17 +01004407unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004408 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004409unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004410 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004411 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004412}
4413
4414int
4415i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4416 struct drm_file *file_priv)
4417{
Akshay Joshi0206e352011-08-16 15:34:10 -04004418 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004419}
4420
Chris Wilson3ef94da2009-09-14 16:50:29 +01004421int
4422i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4423 struct drm_file *file_priv)
4424{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004425 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004426 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004427 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004428 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004429
4430 switch (args->madv) {
4431 case I915_MADV_DONTNEED:
4432 case I915_MADV_WILLNEED:
4433 break;
4434 default:
4435 return -EINVAL;
4436 }
4437
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004438 ret = i915_mutex_lock_interruptible(dev);
4439 if (ret)
4440 return ret;
4441
Chris Wilson05394f32010-11-08 19:18:58 +00004442 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004443 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004444 ret = -ENOENT;
4445 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004446 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004447
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004448 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004449 ret = -EINVAL;
4450 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004451 }
4452
Daniel Vetter656bfa32014-11-20 09:26:30 +01004453 if (obj->pages &&
4454 obj->tiling_mode != I915_TILING_NONE &&
4455 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4456 if (obj->madv == I915_MADV_WILLNEED)
4457 i915_gem_object_unpin_pages(obj);
4458 if (args->madv == I915_MADV_WILLNEED)
4459 i915_gem_object_pin_pages(obj);
4460 }
4461
Chris Wilson05394f32010-11-08 19:18:58 +00004462 if (obj->madv != __I915_MADV_PURGED)
4463 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004464
Chris Wilson6c085a72012-08-20 11:40:46 +02004465 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004466 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004467 i915_gem_object_truncate(obj);
4468
Chris Wilson05394f32010-11-08 19:18:58 +00004469 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004470
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004471out:
Chris Wilson05394f32010-11-08 19:18:58 +00004472 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004473unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004474 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004475 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004476}
4477
Chris Wilson37e680a2012-06-07 15:38:42 +01004478void i915_gem_object_init(struct drm_i915_gem_object *obj,
4479 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004480{
Chris Wilsonb4716182015-04-27 13:41:17 +01004481 int i;
4482
Ben Widawsky35c20a62013-05-31 11:28:48 -07004483 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004484 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004485 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004486 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004487 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004488 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004489
Chris Wilson37e680a2012-06-07 15:38:42 +01004490 obj->ops = ops;
4491
Chris Wilson0327d6b2012-08-11 15:41:06 +01004492 obj->fence_reg = I915_FENCE_REG_NONE;
4493 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004494
4495 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4496}
4497
Chris Wilson37e680a2012-06-07 15:38:42 +01004498static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004499 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004500 .get_pages = i915_gem_object_get_pages_gtt,
4501 .put_pages = i915_gem_object_put_pages_gtt,
4502};
4503
Chris Wilson05394f32010-11-08 19:18:58 +00004504struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4505 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004506{
Daniel Vetterc397b902010-04-09 19:05:07 +00004507 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004508 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004509 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004510
Chris Wilson42dcedd2012-11-15 11:32:30 +00004511 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004512 if (obj == NULL)
4513 return NULL;
4514
4515 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004516 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004517 return NULL;
4518 }
4519
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004520 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4521 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4522 /* 965gm cannot relocate objects above 4GiB. */
4523 mask &= ~__GFP_HIGHMEM;
4524 mask |= __GFP_DMA32;
4525 }
4526
Al Viro496ad9a2013-01-23 17:07:38 -05004527 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004528 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004529
Chris Wilson37e680a2012-06-07 15:38:42 +01004530 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004531
Daniel Vetterc397b902010-04-09 19:05:07 +00004532 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4533 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4534
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004535 if (HAS_LLC(dev)) {
4536 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004537 * cache) for about a 10% performance improvement
4538 * compared to uncached. Graphics requests other than
4539 * display scanout are coherent with the CPU in
4540 * accessing this cache. This means in this mode we
4541 * don't need to clflush on the CPU side, and on the
4542 * GPU side we only need to flush internal caches to
4543 * get data visible to the CPU.
4544 *
4545 * However, we maintain the display planes as UC, and so
4546 * need to rebind when first used as such.
4547 */
4548 obj->cache_level = I915_CACHE_LLC;
4549 } else
4550 obj->cache_level = I915_CACHE_NONE;
4551
Daniel Vetterd861e332013-07-24 23:25:03 +02004552 trace_i915_gem_object_create(obj);
4553
Chris Wilson05394f32010-11-08 19:18:58 +00004554 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004555}
4556
Chris Wilson340fbd82014-05-22 09:16:52 +01004557static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4558{
4559 /* If we are the last user of the backing storage (be it shmemfs
4560 * pages or stolen etc), we know that the pages are going to be
4561 * immediately released. In this case, we can then skip copying
4562 * back the contents from the GPU.
4563 */
4564
4565 if (obj->madv != I915_MADV_WILLNEED)
4566 return false;
4567
4568 if (obj->base.filp == NULL)
4569 return true;
4570
4571 /* At first glance, this looks racy, but then again so would be
4572 * userspace racing mmap against close. However, the first external
4573 * reference to the filp can only be obtained through the
4574 * i915_gem_mmap_ioctl() which safeguards us against the user
4575 * acquiring such a reference whilst we are in the middle of
4576 * freeing the object.
4577 */
4578 return atomic_long_read(&obj->base.filp->f_count) == 1;
4579}
4580
Chris Wilson1488fc02012-04-24 15:47:31 +01004581void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004582{
Chris Wilson1488fc02012-04-24 15:47:31 +01004583 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004584 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004585 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004586 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004587
Paulo Zanonif65c9162013-11-27 18:20:34 -02004588 intel_runtime_pm_get(dev_priv);
4589
Chris Wilson26e12f892011-03-20 11:20:19 +00004590 trace_i915_gem_object_destroy(obj);
4591
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004592 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004593 int ret;
4594
4595 vma->pin_count = 0;
4596 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004597 if (WARN_ON(ret == -ERESTARTSYS)) {
4598 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004599
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004600 was_interruptible = dev_priv->mm.interruptible;
4601 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004602
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004603 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004604
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004605 dev_priv->mm.interruptible = was_interruptible;
4606 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004607 }
4608
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004609 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4610 * before progressing. */
4611 if (obj->stolen)
4612 i915_gem_object_unpin_pages(obj);
4613
Daniel Vettera071fa02014-06-18 23:28:09 +02004614 WARN_ON(obj->frontbuffer_bits);
4615
Daniel Vetter656bfa32014-11-20 09:26:30 +01004616 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4617 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4618 obj->tiling_mode != I915_TILING_NONE)
4619 i915_gem_object_unpin_pages(obj);
4620
Ben Widawsky401c29f2013-05-31 11:28:47 -07004621 if (WARN_ON(obj->pages_pin_count))
4622 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004623 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004624 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004625 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004626 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004627
Chris Wilson9da3da62012-06-01 15:20:22 +01004628 BUG_ON(obj->pages);
4629
Chris Wilson2f745ad2012-09-04 21:02:58 +01004630 if (obj->base.import_attach)
4631 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004632
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004633 if (obj->ops->release)
4634 obj->ops->release(obj);
4635
Chris Wilson05394f32010-11-08 19:18:58 +00004636 drm_gem_object_release(&obj->base);
4637 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004638
Chris Wilson05394f32010-11-08 19:18:58 +00004639 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004640 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004641
4642 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004643}
4644
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004645struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4646 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004647{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004648 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004649 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004650 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4651 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004652 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004653 }
4654 return NULL;
4655}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004656
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004657struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4658 const struct i915_ggtt_view *view)
4659{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004660 struct drm_device *dev = obj->base.dev;
4661 struct drm_i915_private *dev_priv = to_i915(dev);
4662 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004663 struct i915_vma *vma;
4664
Matthew Auldade7daa2016-03-24 15:54:20 +00004665 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004666
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004667 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004668 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004669 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004670 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004671 return NULL;
4672}
4673
Ben Widawsky2f633152013-07-17 12:19:03 -07004674void i915_gem_vma_destroy(struct i915_vma *vma)
4675{
4676 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004677
4678 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4679 if (!list_empty(&vma->exec_list))
4680 return;
4681
Chris Wilson596c5922016-02-26 11:03:20 +00004682 if (!vma->is_ggtt)
4683 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004684
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004685 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004686
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004687 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004688}
4689
Chris Wilsone3efda42014-04-09 09:19:41 +01004690static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004691i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004692{
4693 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004694 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004695
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004696 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004697 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004698}
4699
Jesse Barnes5669fca2009-02-17 15:13:31 -08004700int
Chris Wilson45c5f202013-10-16 11:50:01 +01004701i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004702{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004703 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004704 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004705
Chris Wilson45c5f202013-10-16 11:50:01 +01004706 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004707 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004708 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004709 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004710
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004711 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004712
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004713 i915_gem_stop_engines(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004714 mutex_unlock(&dev->struct_mutex);
4715
Chris Wilson737b1502015-01-26 18:03:03 +02004716 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004717 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004718 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004719
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004720 /* Assert that we sucessfully flushed all the work and
4721 * reset the GPU back to its idle, low power state.
4722 */
4723 WARN_ON(dev_priv->mm.busy);
4724
Eric Anholt673a3942008-07-30 12:06:12 -07004725 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004726
4727err:
4728 mutex_unlock(&dev->struct_mutex);
4729 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004730}
4731
John Harrison6909a662015-05-29 17:43:51 +01004732int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004733{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004734 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004735 struct drm_device *dev = engine->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004736 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004737 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004738 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004739
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004740 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004741 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004742
John Harrison5fb9de12015-05-29 17:44:07 +01004743 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004744 if (ret)
4745 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004746
Ben Widawskyc3787e22013-09-17 21:12:44 -07004747 /*
4748 * Note: We do not worry about the concurrent register cacheline hang
4749 * here because no other code should access these registers other than
4750 * at initialization time.
4751 */
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02004752 for (i = 0; i < GEN7_L3LOG_SIZE / 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004753 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
4754 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
4755 intel_ring_emit(engine, remap_info[i]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004756 }
4757
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004758 intel_ring_advance(engine);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004759
Ben Widawskyc3787e22013-09-17 21:12:44 -07004760 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004761}
4762
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004763void i915_gem_init_swizzling(struct drm_device *dev)
4764{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004765 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004766
Daniel Vetter11782b02012-01-31 16:47:55 +01004767 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004768 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4769 return;
4770
4771 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4772 DISP_TILE_SURFACE_SWIZZLING);
4773
Daniel Vetter11782b02012-01-31 16:47:55 +01004774 if (IS_GEN5(dev))
4775 return;
4776
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004777 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4778 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004779 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004780 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004781 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004782 else if (IS_GEN8(dev))
4783 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004784 else
4785 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004786}
Daniel Vettere21af882012-02-09 20:53:27 +01004787
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004788static void init_unused_ring(struct drm_device *dev, u32 base)
4789{
4790 struct drm_i915_private *dev_priv = dev->dev_private;
4791
4792 I915_WRITE(RING_CTL(base), 0);
4793 I915_WRITE(RING_HEAD(base), 0);
4794 I915_WRITE(RING_TAIL(base), 0);
4795 I915_WRITE(RING_START(base), 0);
4796}
4797
4798static void init_unused_rings(struct drm_device *dev)
4799{
4800 if (IS_I830(dev)) {
4801 init_unused_ring(dev, PRB1_BASE);
4802 init_unused_ring(dev, SRB0_BASE);
4803 init_unused_ring(dev, SRB1_BASE);
4804 init_unused_ring(dev, SRB2_BASE);
4805 init_unused_ring(dev, SRB3_BASE);
4806 } else if (IS_GEN2(dev)) {
4807 init_unused_ring(dev, SRB0_BASE);
4808 init_unused_ring(dev, SRB1_BASE);
4809 } else if (IS_GEN3(dev)) {
4810 init_unused_ring(dev, PRB1_BASE);
4811 init_unused_ring(dev, PRB2_BASE);
4812 }
4813}
4814
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004815int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004816{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004817 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004818 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004819
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004820 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004821 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004822 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004823
4824 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004825 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004826 if (ret)
4827 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004828 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004829
Jani Nikulad39398f2015-10-07 11:17:44 +03004830 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004831 ret = intel_init_blt_ring_buffer(dev);
4832 if (ret)
4833 goto cleanup_bsd_ring;
4834 }
4835
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004836 if (HAS_VEBOX(dev)) {
4837 ret = intel_init_vebox_ring_buffer(dev);
4838 if (ret)
4839 goto cleanup_blt_ring;
4840 }
4841
Zhao Yakui845f74a2014-04-17 10:37:37 +08004842 if (HAS_BSD2(dev)) {
4843 ret = intel_init_bsd2_ring_buffer(dev);
4844 if (ret)
4845 goto cleanup_vebox_ring;
4846 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004847
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004848 return 0;
4849
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004850cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004851 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004852cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004853 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004854cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004855 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004856cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004857 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004858
4859 return ret;
4860}
4861
4862int
4863i915_gem_init_hw(struct drm_device *dev)
4864{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004865 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004866 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004867 int ret, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004868
4869 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4870 return -EIO;
4871
Chris Wilson5e4f5182015-02-13 14:35:59 +00004872 /* Double layer security blanket, see i915_gem_init() */
4873 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4874
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004875 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004876 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004877
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004878 if (IS_HASWELL(dev))
4879 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4880 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004881
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004882 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004883 if (IS_IVYBRIDGE(dev)) {
4884 u32 temp = I915_READ(GEN7_MSG_CTL);
4885 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4886 I915_WRITE(GEN7_MSG_CTL, temp);
4887 } else if (INTEL_INFO(dev)->gen >= 7) {
4888 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4889 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4890 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4891 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004892 }
4893
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004894 i915_gem_init_swizzling(dev);
4895
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004896 /*
4897 * At least 830 can leave some of the unused rings
4898 * "active" (ie. head != tail) after resume which
4899 * will prevent c3 entry. Makes sure all unused rings
4900 * are totally idle.
4901 */
4902 init_unused_rings(dev);
4903
Dave Gordoned54c1a2016-01-19 19:02:54 +00004904 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004905
John Harrison4ad2fd82015-06-18 13:11:20 +01004906 ret = i915_ppgtt_init_hw(dev);
4907 if (ret) {
4908 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4909 goto out;
4910 }
4911
4912 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004913 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004914 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004915 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004916 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004917 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004918
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004919 intel_mocs_init_l3cc_table(dev);
4920
Alex Dai33a732f2015-08-12 15:43:36 +01004921 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004922 if (HAS_GUC_UCODE(dev)) {
4923 ret = intel_guc_ucode_load(dev);
4924 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004925 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4926 ret = -EIO;
4927 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004928 }
Alex Dai33a732f2015-08-12 15:43:36 +01004929 }
4930
Nick Hoathe84fe802015-09-11 12:53:46 +01004931 /*
4932 * Increment the next seqno by 0x100 so we have a visible break
4933 * on re-initialisation
4934 */
4935 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4936 if (ret)
4937 goto out;
4938
John Harrison4ad2fd82015-06-18 13:11:20 +01004939 /* Now it is safe to go back round and do everything else: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004940 for_each_engine(engine, dev_priv) {
John Harrisondc4be60712015-05-29 17:43:39 +01004941 struct drm_i915_gem_request *req;
4942
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004943 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00004944 if (IS_ERR(req)) {
4945 ret = PTR_ERR(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01004946 break;
John Harrisondc4be60712015-05-29 17:43:39 +01004947 }
4948
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004949 if (engine->id == RCS) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +01004950 for (j = 0; j < NUM_L3_SLICES(dev); j++) {
4951 ret = i915_gem_l3_remap(req, j);
4952 if (ret)
4953 goto err_request;
4954 }
John Harrison4ad2fd82015-06-18 13:11:20 +01004955 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07004956
John Harrisonb3dd6b92015-05-29 17:43:40 +01004957 ret = i915_ppgtt_init_ring(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01004958 if (ret)
4959 goto err_request;
David Woodhousef48a0162015-01-20 17:21:42 +00004960
John Harrisonb3dd6b92015-05-29 17:43:40 +01004961 ret = i915_gem_context_enable(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01004962 if (ret)
4963 goto err_request;
John Harrisondc4be60712015-05-29 17:43:39 +01004964
Chris Wilsonaa9b7812016-04-13 17:35:15 +01004965err_request:
John Harrison75289872015-05-29 17:43:49 +01004966 i915_add_request_no_flush(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01004967 if (ret) {
4968 DRM_ERROR("Failed to enable %s, error=%d\n",
4969 engine->name, ret);
4970 i915_gem_cleanup_engines(dev);
4971 break;
4972 }
Daniel Vetter82460d92014-08-06 20:19:53 +02004973 }
4974
Chris Wilson5e4f5182015-02-13 14:35:59 +00004975out:
4976 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004977 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004978}
4979
Chris Wilson1070a422012-04-24 15:47:41 +01004980int i915_gem_init(struct drm_device *dev)
4981{
4982 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004983 int ret;
4984
Oscar Mateo127f1002014-07-24 17:04:11 +01004985 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4986 i915.enable_execlists);
4987
Chris Wilson1070a422012-04-24 15:47:41 +01004988 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004989
Oscar Mateoa83014d2014-07-24 17:04:21 +01004990 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004991 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004992 dev_priv->gt.init_engines = i915_gem_init_engines;
4993 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
4994 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004995 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004996 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004997 dev_priv->gt.init_engines = intel_logical_rings_init;
4998 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4999 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005000 }
5001
Chris Wilson5e4f5182015-02-13 14:35:59 +00005002 /* This is just a security blanket to placate dragons.
5003 * On some systems, we very sporadically observe that the first TLBs
5004 * used by the CS may be stale, despite us poking the TLB reset. If
5005 * we hold the forcewake during initialisation these problems
5006 * just magically go away.
5007 */
5008 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5009
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005010 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005011 if (ret)
5012 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005013
Joonas Lahtinend85489d2016-03-24 16:47:46 +02005014 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005015
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005016 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005017 if (ret)
5018 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005019
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005020 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005021 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005022 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005023
5024 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005025 if (ret == -EIO) {
5026 /* Allow ring initialisation to fail by marking the GPU as
5027 * wedged. But we only want to do this where the GPU is angry,
5028 * for all other failure, such as an allocation failure, bail.
5029 */
5030 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005031 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005032 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005033 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005034
5035out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005036 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005037 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005038
Chris Wilson60990322014-04-09 09:19:42 +01005039 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005040}
5041
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005042void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005043i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005044{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005045 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005046 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005047
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005048 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005049 dev_priv->gt.cleanup_engine(engine);
Niu,Binga6478282015-07-04 00:27:34 +08005050
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02005051 if (i915.enable_execlists)
5052 /*
5053 * Neither the BIOS, ourselves or any other kernel
5054 * expects the system to be in execlists mode on startup,
5055 * so we need to reset the GPU back to legacy mode.
5056 */
5057 intel_gpu_reset(dev, ALL_ENGINES);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005058}
5059
Chris Wilson64193402010-10-24 12:38:05 +01005060static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005061init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005062{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005063 INIT_LIST_HEAD(&engine->active_list);
5064 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005065}
5066
Eric Anholt673a3942008-07-30 12:06:12 -07005067void
Imre Deak40ae4e12016-03-16 14:54:03 +02005068i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5069{
5070 struct drm_device *dev = dev_priv->dev;
5071
5072 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5073 !IS_CHERRYVIEW(dev_priv))
5074 dev_priv->num_fence_regs = 32;
5075 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5076 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5077 dev_priv->num_fence_regs = 16;
5078 else
5079 dev_priv->num_fence_regs = 8;
5080
5081 if (intel_vgpu_active(dev))
5082 dev_priv->num_fence_regs =
5083 I915_READ(vgtif_reg(avail_rs.fence_num));
5084
5085 /* Initialize fence registers to zero */
5086 i915_gem_restore_fences(dev);
5087
5088 i915_gem_detect_bit_6_swizzle(dev);
5089}
5090
5091void
Imre Deakd64aa092016-01-19 15:26:29 +02005092i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005093{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005094 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005095 int i;
5096
Chris Wilsonefab6d82015-04-07 16:20:57 +01005097 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005098 kmem_cache_create("i915_gem_object",
5099 sizeof(struct drm_i915_gem_object), 0,
5100 SLAB_HWCACHE_ALIGN,
5101 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005102 dev_priv->vmas =
5103 kmem_cache_create("i915_gem_vma",
5104 sizeof(struct i915_vma), 0,
5105 SLAB_HWCACHE_ALIGN,
5106 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005107 dev_priv->requests =
5108 kmem_cache_create("i915_gem_request",
5109 sizeof(struct drm_i915_gem_request), 0,
5110 SLAB_HWCACHE_ALIGN,
5111 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005112
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005113 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005114 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005115 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5116 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005117 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005118 for (i = 0; i < I915_NUM_ENGINES; i++)
5119 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005120 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005121 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005122 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5123 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005124 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5125 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005126 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005127
Chris Wilson72bfa192010-12-19 11:42:05 +00005128 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5129
Nick Hoathe84fe802015-09-11 12:53:46 +01005130 /*
5131 * Set initial sequence number for requests.
5132 * Using this number allows the wraparound to happen early,
5133 * catching any obvious problems.
5134 */
5135 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5136 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5137
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005138 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005139
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005140 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005141
Chris Wilsonce453d82011-02-21 14:43:56 +00005142 dev_priv->mm.interruptible = true;
5143
Daniel Vetterf99d7062014-06-19 16:01:59 +02005144 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005145}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005146
Imre Deakd64aa092016-01-19 15:26:29 +02005147void i915_gem_load_cleanup(struct drm_device *dev)
5148{
5149 struct drm_i915_private *dev_priv = to_i915(dev);
5150
5151 kmem_cache_destroy(dev_priv->requests);
5152 kmem_cache_destroy(dev_priv->vmas);
5153 kmem_cache_destroy(dev_priv->objects);
5154}
5155
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005156void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005157{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005158 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005159
5160 /* Clean up our request list when the client is going away, so that
5161 * later retire_requests won't dereference our soon-to-be-gone
5162 * file_priv.
5163 */
Chris Wilson1c255952010-09-26 11:03:27 +01005164 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005165 while (!list_empty(&file_priv->mm.request_list)) {
5166 struct drm_i915_gem_request *request;
5167
5168 request = list_first_entry(&file_priv->mm.request_list,
5169 struct drm_i915_gem_request,
5170 client_list);
5171 list_del(&request->client_list);
5172 request->file_priv = NULL;
5173 }
Chris Wilson1c255952010-09-26 11:03:27 +01005174 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005175
Chris Wilson2e1b8732015-04-27 13:41:22 +01005176 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005177 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005178 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005179 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005180 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005181}
5182
5183int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5184{
5185 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005186 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005187
5188 DRM_DEBUG_DRIVER("\n");
5189
5190 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5191 if (!file_priv)
5192 return -ENOMEM;
5193
5194 file->driver_priv = file_priv;
5195 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005196 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005197 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005198
5199 spin_lock_init(&file_priv->mm.lock);
5200 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005201
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005202 file_priv->bsd_ring = -1;
5203
Ben Widawskye422b882013-12-06 14:10:58 -08005204 ret = i915_gem_context_open(dev, file);
5205 if (ret)
5206 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005207
Ben Widawskye422b882013-12-06 14:10:58 -08005208 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005209}
5210
Daniel Vetterb680c372014-09-19 18:27:27 +02005211/**
5212 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005213 * @old: current GEM buffer for the frontbuffer slots
5214 * @new: new GEM buffer for the frontbuffer slots
5215 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005216 *
5217 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5218 * from @old and setting them in @new. Both @old and @new can be NULL.
5219 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005220void i915_gem_track_fb(struct drm_i915_gem_object *old,
5221 struct drm_i915_gem_object *new,
5222 unsigned frontbuffer_bits)
5223{
5224 if (old) {
5225 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5226 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5227 old->frontbuffer_bits &= ~frontbuffer_bits;
5228 }
5229
5230 if (new) {
5231 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5232 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5233 new->frontbuffer_bits |= frontbuffer_bits;
5234 }
5235}
5236
Ben Widawskya70a3142013-07-31 16:59:56 -07005237/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005238u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5239 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005240{
5241 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5242 struct i915_vma *vma;
5243
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005244 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005245
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005246 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005247 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005248 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5249 continue;
5250 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005251 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005252 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005253
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005254 WARN(1, "%s vma for this object not found.\n",
5255 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005256 return -1;
5257}
5258
Michel Thierry088e0df2015-08-07 17:40:17 +01005259u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5260 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005261{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005262 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
5263 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskya70a3142013-07-31 16:59:56 -07005264 struct i915_vma *vma;
5265
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005266 list_for_each_entry(vma, &o->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005267 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005268 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005269 return vma->node.start;
5270
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005271 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005272 return -1;
5273}
5274
5275bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5276 struct i915_address_space *vm)
5277{
5278 struct i915_vma *vma;
5279
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005280 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005281 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005282 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5283 continue;
5284 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5285 return true;
5286 }
5287
5288 return false;
5289}
5290
5291bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005292 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005293{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005294 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
5295 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005296 struct i915_vma *vma;
5297
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005298 list_for_each_entry(vma, &o->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005299 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005300 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005301 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005302 return true;
5303
5304 return false;
5305}
5306
5307bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5308{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005309 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005310
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005311 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005312 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005313 return true;
5314
5315 return false;
5316}
5317
5318unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5319 struct i915_address_space *vm)
5320{
5321 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5322 struct i915_vma *vma;
5323
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005324 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005325
5326 BUG_ON(list_empty(&o->vma_list));
5327
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005328 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005329 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005330 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5331 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005332 if (vma->vm == vm)
5333 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005334 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005335 return 0;
5336}
5337
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005338bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005339{
5340 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005341 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005342 if (vma->pin_count > 0)
5343 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005344
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005345 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005346}
Dave Gordonea702992015-07-09 19:29:02 +01005347
Dave Gordon033908a2015-12-10 18:51:23 +00005348/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5349struct page *
5350i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5351{
5352 struct page *page;
5353
5354 /* Only default objects have per-page dirty tracking */
Chris Wilsonde472662016-01-22 18:32:31 +00005355 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Dave Gordon033908a2015-12-10 18:51:23 +00005356 return NULL;
5357
5358 page = i915_gem_object_get_page(obj, n);
5359 set_page_dirty(page);
5360 return page;
5361}
5362
Dave Gordonea702992015-07-09 19:29:02 +01005363/* Allocate a new GEM object and fill it with the supplied data */
5364struct drm_i915_gem_object *
5365i915_gem_object_create_from_data(struct drm_device *dev,
5366 const void *data, size_t size)
5367{
5368 struct drm_i915_gem_object *obj;
5369 struct sg_table *sg;
5370 size_t bytes;
5371 int ret;
5372
5373 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5374 if (IS_ERR_OR_NULL(obj))
5375 return obj;
5376
5377 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5378 if (ret)
5379 goto fail;
5380
5381 ret = i915_gem_object_get_pages(obj);
5382 if (ret)
5383 goto fail;
5384
5385 i915_gem_object_pin_pages(obj);
5386 sg = obj->pages;
5387 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005388 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005389 i915_gem_object_unpin_pages(obj);
5390
5391 if (WARN_ON(bytes != size)) {
5392 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5393 ret = -EFAULT;
5394 goto fail;
5395 }
5396
5397 return obj;
5398
5399fail:
5400 drm_gem_object_unreference(&obj->base);
5401 return ERR_PTR(ret);
5402}