blob: 4063ee1dec17629d3477e2eb91bf323287a6d621 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070056#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300132 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300133
134 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300143
Egbert Eich1d843f92013-02-25 12:06:49 -0500144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
Chris Wilson2a2d5482012-12-03 11:49:06 +0000157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700163
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800166
Damien Lespiaud79b8142014-05-13 23:32:23 +0100167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
Damien Lespiaud063ae42014-05-13 23:32:21 +0100170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
Daniel Vettere7b903d2013-06-05 13:34:14 +0200181struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100182struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200183
Daniel Vettere2b78262013-06-07 23:10:03 +0200184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100190#define I915_NUM_PLLS 2
191
Daniel Vetter53589012013-06-05 13:34:16 +0200192struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200193 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200194 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200195 uint32_t fp0;
196 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200197};
198
Daniel Vetter46edb022013-06-05 13:34:12 +0200199struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200206 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/* Interface history:
238 *
239 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100242 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000243 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
247#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000248#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define DRIVER_PATCHLEVEL 0
250
Chris Wilson23bc5982010-09-29 16:10:57 +0100251#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100252#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700253
Dave Airlie71acb5e2008-12-30 20:31:46 +1000254#define I915_GEM_PHYS_CURSOR_0 1
255#define I915_GEM_PHYS_CURSOR_1 2
256#define I915_GEM_PHYS_OVERLAY_REGS 3
257#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
258
259struct drm_i915_gem_phys_object {
260 int id;
261 struct page **page_list;
262 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000263 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000264};
265
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700266struct opregion_header;
267struct opregion_acpi;
268struct opregion_swsci;
269struct opregion_asle;
270
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700272 struct opregion_header __iomem *header;
273 struct opregion_acpi __iomem *acpi;
274 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300275 u32 swsci_gbda_sub_functions;
276 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700277 struct opregion_asle __iomem *asle;
278 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000279 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200280 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100281};
Chris Wilson44834a62010-08-19 16:09:23 +0100282#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100283
Chris Wilson6ef3d422010-08-04 20:26:07 +0100284struct intel_overlay;
285struct intel_overlay_error_state;
286
Dave Airlie7c1c2872008-11-28 14:22:24 +1000287struct drm_i915_master_private {
288 drm_local_map_t *sarea;
289 struct _drm_i915_sarea *sarea_priv;
290};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800291#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300292#define I915_MAX_NUM_FENCES 32
293/* 32 fences + sign bit for FENCE_REG_NONE */
294#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800295
296struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200297 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000298 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100299 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800300};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000301
yakui_zhao9b9d1722009-05-31 17:17:17 +0800302struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100303 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800304 u8 dvo_port;
305 u8 slave_addr;
306 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100307 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400308 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800309};
310
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000311struct intel_display_error_state;
312
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700313struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200314 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800315 struct timeval time;
316
Mika Kuoppalacb383002014-02-25 17:11:25 +0200317 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200318 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200319 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200320
Ben Widawsky585b0282014-01-30 00:19:37 -0800321 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700322 u32 eir;
323 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700324 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700325 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000326 u32 derrmr;
327 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800328 u32 error; /* gen6+ */
329 u32 err_int; /* gen7 */
330 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800331 u32 gac_eco;
332 u32 gam_ecochk;
333 u32 gab_ctl;
334 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800335 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800336 u64 fence[I915_MAX_NUM_FENCES];
337 struct intel_overlay_error_state *overlay;
338 struct intel_display_error_state *display;
339
Chris Wilson52d39a22012-02-15 11:25:37 +0000340 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000341 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800342 /* Software tracked state */
343 bool waiting;
344 int hangcheck_score;
345 enum intel_ring_hangcheck_action hangcheck_action;
346 int num_requests;
347
348 /* our own tracking of ring head and tail */
349 u32 cpu_ring_head;
350 u32 cpu_ring_tail;
351
352 u32 semaphore_seqno[I915_NUM_RINGS - 1];
353
354 /* Register state */
355 u32 tail;
356 u32 head;
357 u32 ctl;
358 u32 hws;
359 u32 ipeir;
360 u32 ipehr;
361 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800362 u32 bbstate;
363 u32 instpm;
364 u32 instps;
365 u32 seqno;
366 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000367 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800368 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700369 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800370 u32 rc_psmi; /* sleep state */
371 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
372
Chris Wilson52d39a22012-02-15 11:25:37 +0000373 struct drm_i915_error_object {
374 int page_count;
375 u32 gtt_offset;
376 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200377 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800378
Chris Wilson52d39a22012-02-15 11:25:37 +0000379 struct drm_i915_error_request {
380 long jiffies;
381 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000382 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000383 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800384
385 struct {
386 u32 gfx_mode;
387 union {
388 u64 pdp[4];
389 u32 pp_dir_base;
390 };
391 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200392
393 pid_t pid;
394 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000395 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000396 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000397 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000398 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100399 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000400 u32 gtt_offset;
401 u32 read_domains;
402 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200403 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000404 s32 pinned:2;
405 u32 tiling:2;
406 u32 dirty:1;
407 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100408 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100409 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100410 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700411 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800412
Ben Widawsky95f53012013-07-31 17:00:15 -0700413 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700414};
415
Jani Nikula7bd688c2013-11-08 16:48:56 +0200416struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100417struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800418struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100419struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200420struct intel_limit;
421struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100422
Jesse Barnese70236a2009-09-21 10:42:27 -0700423struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400424 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200425 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700426 void (*disable_fbc)(struct drm_device *dev);
427 int (*get_display_clock_speed)(struct drm_device *dev);
428 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200429 /**
430 * find_dpll() - Find the best values for the PLL
431 * @limit: limits for the PLL
432 * @crtc: current CRTC
433 * @target: target frequency in kHz
434 * @refclk: reference clock frequency in kHz
435 * @match_clock: if provided, @best_clock P divider must
436 * match the P divider from @match_clock
437 * used for LVDS downclocking
438 * @best_clock: best PLL values found
439 *
440 * Returns true on success, false on failure.
441 */
442 bool (*find_dpll)(const struct intel_limit *limit,
443 struct drm_crtc *crtc,
444 int target, int refclk,
445 struct dpll *match_clock,
446 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300447 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300448 void (*update_sprite_wm)(struct drm_plane *plane,
449 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300450 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300451 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200452 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100453 /* Returns the active state of the crtc, and if the crtc is active,
454 * fills out the pipe-config with the hw state. */
455 bool (*get_pipe_config)(struct intel_crtc *,
456 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800457 void (*get_plane_config)(struct intel_crtc *,
458 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700459 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700460 int x, int y,
461 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200462 void (*crtc_enable)(struct drm_crtc *crtc);
463 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100464 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800465 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300466 struct drm_crtc *crtc,
467 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700468 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700469 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700470 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
471 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700472 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100473 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700474 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200475 void (*update_primary_plane)(struct drm_crtc *crtc,
476 struct drm_framebuffer *fb,
477 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100478 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700479 /* clock updates for mode set */
480 /* cursor updates */
481 /* render clock increase/decrease */
482 /* display clock increase/decrease */
483 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200484
485 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200486 uint32_t (*get_backlight)(struct intel_connector *connector);
487 void (*set_backlight)(struct intel_connector *connector,
488 uint32_t level);
489 void (*disable_backlight)(struct intel_connector *connector);
490 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700491};
492
Chris Wilson907b28c2013-07-19 20:36:52 +0100493struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530494 void (*force_wake_get)(struct drm_i915_private *dev_priv,
495 int fw_engine);
496 void (*force_wake_put)(struct drm_i915_private *dev_priv,
497 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700498
499 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
500 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
501 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
502 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
503
504 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
505 uint8_t val, bool trace);
506 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
507 uint16_t val, bool trace);
508 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
509 uint32_t val, bool trace);
510 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
511 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300512};
513
Chris Wilson907b28c2013-07-19 20:36:52 +0100514struct intel_uncore {
515 spinlock_t lock; /** lock is also taken in irq contexts. */
516
517 struct intel_uncore_funcs funcs;
518
519 unsigned fifo_count;
520 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100521
Deepak S940aece2013-11-23 14:55:43 +0530522 unsigned fw_rendercount;
523 unsigned fw_mediacount;
524
Chris Wilson82326442014-03-05 12:00:39 +0000525 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100526};
527
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100528#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
529 func(is_mobile) sep \
530 func(is_i85x) sep \
531 func(is_i915g) sep \
532 func(is_i945gm) sep \
533 func(is_g33) sep \
534 func(need_gfx_hws) sep \
535 func(is_g4x) sep \
536 func(is_pineview) sep \
537 func(is_broadwater) sep \
538 func(is_crestline) sep \
539 func(is_ivybridge) sep \
540 func(is_valleyview) sep \
541 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700542 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100543 func(has_fbc) sep \
544 func(has_pipe_cxsr) sep \
545 func(has_hotplug) sep \
546 func(cursor_needs_physical) sep \
547 func(has_overlay) sep \
548 func(overlay_needs_physical) sep \
549 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100550 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100551 func(has_ddi) sep \
552 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200553
Damien Lespiaua587f772013-04-22 18:40:38 +0100554#define DEFINE_FLAG(name) u8 name:1
555#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200556
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500557struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200558 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700559 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000560 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000561 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700562 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100563 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200564 /* Register offsets for the various display pipes and transcoders */
565 int pipe_offsets[I915_MAX_TRANSCODERS];
566 int trans_offsets[I915_MAX_TRANSCODERS];
567 int dpll_offsets[I915_MAX_PIPES];
568 int dpll_md_offsets[I915_MAX_PIPES];
569 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300570 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500571};
572
Damien Lespiaua587f772013-04-22 18:40:38 +0100573#undef DEFINE_FLAG
574#undef SEP_SEMICOLON
575
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800576enum i915_cache_level {
577 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100578 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
579 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
580 caches, eg sampler/render caches, and the
581 large Last-Level-Cache. LLC is coherent with
582 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100583 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800584};
585
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300586struct i915_ctx_hang_stats {
587 /* This context had batch pending when hang was declared */
588 unsigned batch_pending;
589
590 /* This context had batch active when hang was declared */
591 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300592
593 /* Time when this context was last blamed for a GPU reset */
594 unsigned long guilty_ts;
595
596 /* This context is banned to submit more work */
597 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300598};
Ben Widawsky40521052012-06-04 14:42:43 -0700599
600/* This must match up with the value previously used for execbuf2.rsvd1. */
601#define DEFAULT_CONTEXT_ID 0
Oscar Mateo273497e2014-05-22 14:13:37 +0100602struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300603 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700604 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700605 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700606 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700607 struct drm_i915_file_private *file_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100608 struct intel_engine_cs *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700609 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300610 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800611 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700612
613 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700614};
615
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700616struct i915_fbc {
617 unsigned long size;
618 unsigned int fb_id;
619 enum plane plane;
620 int y;
621
622 struct drm_mm_node *compressed_fb;
623 struct drm_mm_node *compressed_llb;
624
625 struct intel_fbc_work {
626 struct delayed_work work;
627 struct drm_crtc *crtc;
628 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700629 } *fbc_work;
630
Chris Wilson29ebf902013-07-27 17:23:55 +0100631 enum no_fbc_reason {
632 FBC_OK, /* FBC is enabled */
633 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700634 FBC_NO_OUTPUT, /* no outputs enabled to compress */
635 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
636 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
637 FBC_MODE_TOO_LARGE, /* mode too large for compression */
638 FBC_BAD_PLANE, /* fbc not supported on plane */
639 FBC_NOT_TILED, /* buffer not tiled */
640 FBC_MULTIPLE_PIPES, /* more than one pipe active */
641 FBC_MODULE_PARAM,
642 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
643 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800644};
645
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530646struct i915_drrs {
647 struct intel_connector *connector;
648};
649
Rodrigo Vivia031d702013-10-03 16:15:06 -0300650struct i915_psr {
651 bool sink_support;
652 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300653};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700654
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800655enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300656 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800657 PCH_IBX, /* Ibexpeak PCH */
658 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300659 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700660 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800661};
662
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200663enum intel_sbi_destination {
664 SBI_ICLK,
665 SBI_MPHY,
666};
667
Jesse Barnesb690e962010-07-19 13:53:12 -0700668#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700669#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100670#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700671
Dave Airlie8be48d92010-03-30 05:34:14 +0000672struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100673struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000674
Daniel Vetterc2b91522012-02-14 22:37:19 +0100675struct intel_gmbus {
676 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000677 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100678 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100679 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100680 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100681 struct drm_i915_private *dev_priv;
682};
683
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100684struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000685 u8 saveLBB;
686 u32 saveDSPACNTR;
687 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000688 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000689 u32 savePIPEACONF;
690 u32 savePIPEBCONF;
691 u32 savePIPEASRC;
692 u32 savePIPEBSRC;
693 u32 saveFPA0;
694 u32 saveFPA1;
695 u32 saveDPLL_A;
696 u32 saveDPLL_A_MD;
697 u32 saveHTOTAL_A;
698 u32 saveHBLANK_A;
699 u32 saveHSYNC_A;
700 u32 saveVTOTAL_A;
701 u32 saveVBLANK_A;
702 u32 saveVSYNC_A;
703 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000704 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800705 u32 saveTRANS_HTOTAL_A;
706 u32 saveTRANS_HBLANK_A;
707 u32 saveTRANS_HSYNC_A;
708 u32 saveTRANS_VTOTAL_A;
709 u32 saveTRANS_VBLANK_A;
710 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000711 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000712 u32 saveDSPASTRIDE;
713 u32 saveDSPASIZE;
714 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700715 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000716 u32 saveDSPASURF;
717 u32 saveDSPATILEOFF;
718 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700719 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000720 u32 saveBLC_PWM_CTL;
721 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200722 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800723 u32 saveBLC_CPU_PWM_CTL;
724 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000725 u32 saveFPB0;
726 u32 saveFPB1;
727 u32 saveDPLL_B;
728 u32 saveDPLL_B_MD;
729 u32 saveHTOTAL_B;
730 u32 saveHBLANK_B;
731 u32 saveHSYNC_B;
732 u32 saveVTOTAL_B;
733 u32 saveVBLANK_B;
734 u32 saveVSYNC_B;
735 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000736 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800737 u32 saveTRANS_HTOTAL_B;
738 u32 saveTRANS_HBLANK_B;
739 u32 saveTRANS_HSYNC_B;
740 u32 saveTRANS_VTOTAL_B;
741 u32 saveTRANS_VBLANK_B;
742 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000743 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000744 u32 saveDSPBSTRIDE;
745 u32 saveDSPBSIZE;
746 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700747 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000748 u32 saveDSPBSURF;
749 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700750 u32 saveVGA0;
751 u32 saveVGA1;
752 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000753 u32 saveVGACNTRL;
754 u32 saveADPA;
755 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700756 u32 savePP_ON_DELAYS;
757 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000758 u32 saveDVOA;
759 u32 saveDVOB;
760 u32 saveDVOC;
761 u32 savePP_ON;
762 u32 savePP_OFF;
763 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700764 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000765 u32 savePFIT_CONTROL;
766 u32 save_palette_a[256];
767 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000768 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000769 u32 saveIER;
770 u32 saveIIR;
771 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800772 u32 saveDEIER;
773 u32 saveDEIMR;
774 u32 saveGTIER;
775 u32 saveGTIMR;
776 u32 saveFDI_RXA_IMR;
777 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800778 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800779 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000780 u32 saveSWF0[16];
781 u32 saveSWF1[16];
782 u32 saveSWF2[3];
783 u8 saveMSR;
784 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800785 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000786 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000787 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000788 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000789 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200790 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000791 u32 saveCURACNTR;
792 u32 saveCURAPOS;
793 u32 saveCURABASE;
794 u32 saveCURBCNTR;
795 u32 saveCURBPOS;
796 u32 saveCURBBASE;
797 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 u32 saveDP_B;
799 u32 saveDP_C;
800 u32 saveDP_D;
801 u32 savePIPEA_GMCH_DATA_M;
802 u32 savePIPEB_GMCH_DATA_M;
803 u32 savePIPEA_GMCH_DATA_N;
804 u32 savePIPEB_GMCH_DATA_N;
805 u32 savePIPEA_DP_LINK_M;
806 u32 savePIPEB_DP_LINK_M;
807 u32 savePIPEA_DP_LINK_N;
808 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800809 u32 saveFDI_RXA_CTL;
810 u32 saveFDI_TXA_CTL;
811 u32 saveFDI_RXB_CTL;
812 u32 saveFDI_TXB_CTL;
813 u32 savePFA_CTL_1;
814 u32 savePFB_CTL_1;
815 u32 savePFA_WIN_SZ;
816 u32 savePFB_WIN_SZ;
817 u32 savePFA_WIN_POS;
818 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000819 u32 savePCH_DREF_CONTROL;
820 u32 saveDISP_ARB_CTL;
821 u32 savePIPEA_DATA_M1;
822 u32 savePIPEA_DATA_N1;
823 u32 savePIPEA_LINK_M1;
824 u32 savePIPEA_LINK_N1;
825 u32 savePIPEB_DATA_M1;
826 u32 savePIPEB_DATA_N1;
827 u32 savePIPEB_LINK_M1;
828 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000829 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400830 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100831};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100832
Imre Deakddeea5b2014-05-05 15:19:56 +0300833struct vlv_s0ix_state {
834 /* GAM */
835 u32 wr_watermark;
836 u32 gfx_prio_ctrl;
837 u32 arb_mode;
838 u32 gfx_pend_tlb0;
839 u32 gfx_pend_tlb1;
840 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
841 u32 media_max_req_count;
842 u32 gfx_max_req_count;
843 u32 render_hwsp;
844 u32 ecochk;
845 u32 bsd_hwsp;
846 u32 blt_hwsp;
847 u32 tlb_rd_addr;
848
849 /* MBC */
850 u32 g3dctl;
851 u32 gsckgctl;
852 u32 mbctl;
853
854 /* GCP */
855 u32 ucgctl1;
856 u32 ucgctl3;
857 u32 rcgctl1;
858 u32 rcgctl2;
859 u32 rstctl;
860 u32 misccpctl;
861
862 /* GPM */
863 u32 gfxpause;
864 u32 rpdeuhwtc;
865 u32 rpdeuc;
866 u32 ecobus;
867 u32 pwrdwnupctl;
868 u32 rp_down_timeout;
869 u32 rp_deucsw;
870 u32 rcubmabdtmr;
871 u32 rcedata;
872 u32 spare2gh;
873
874 /* Display 1 CZ domain */
875 u32 gt_imr;
876 u32 gt_ier;
877 u32 pm_imr;
878 u32 pm_ier;
879 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
880
881 /* GT SA CZ domain */
882 u32 tilectl;
883 u32 gt_fifoctl;
884 u32 gtlc_wake_ctrl;
885 u32 gtlc_survive;
886 u32 pmwgicz;
887
888 /* Display 2 CZ domain */
889 u32 gu_ctl0;
890 u32 gu_ctl1;
891 u32 clock_gate_dis2;
892};
893
Daniel Vetterc85aa882012-11-02 19:55:03 +0100894struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200895 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100896 struct work_struct work;
897 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200898
Ben Widawskyb39fb292014-03-19 18:31:11 -0700899 /* Frequencies are stored in potentially platform dependent multiples.
900 * In other words, *_freq needs to be multiplied by X to be interesting.
901 * Soft limits are those which are used for the dynamic reclocking done
902 * by the driver (raise frequencies under heavy loads, and lower for
903 * lighter loads). Hard limits are those imposed by the hardware.
904 *
905 * A distinction is made for overclocking, which is never enabled by
906 * default, and is considered to be above the hard limit if it's
907 * possible at all.
908 */
909 u8 cur_freq; /* Current frequency (cached, may not == HW) */
910 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
911 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
912 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
913 u8 min_freq; /* AKA RPn. Minimum frequency */
914 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
915 u8 rp1_freq; /* "less than" RP0 power/freqency */
916 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700917
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100918 int last_adj;
919 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
920
Chris Wilsonc0951f02013-10-10 21:58:50 +0100921 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700922 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700923
924 /*
925 * Protects RPS/RC6 register access and PCU communication.
926 * Must be taken after struct_mutex if nested.
927 */
928 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100929};
930
Daniel Vetter1a240d42012-11-29 22:18:51 +0100931/* defined intel_pm.c */
932extern spinlock_t mchdev_lock;
933
Daniel Vetterc85aa882012-11-02 19:55:03 +0100934struct intel_ilk_power_mgmt {
935 u8 cur_delay;
936 u8 min_delay;
937 u8 max_delay;
938 u8 fmax;
939 u8 fstart;
940
941 u64 last_count1;
942 unsigned long last_time1;
943 unsigned long chipset_power;
944 u64 last_count2;
945 struct timespec last_time2;
946 unsigned long gfx_power;
947 u8 corr;
948
949 int c_m;
950 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100951
952 struct drm_i915_gem_object *pwrctx;
953 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100954};
955
Imre Deakc6cb5822014-03-04 19:22:55 +0200956struct drm_i915_private;
957struct i915_power_well;
958
959struct i915_power_well_ops {
960 /*
961 * Synchronize the well's hw state to match the current sw state, for
962 * example enable/disable it based on the current refcount. Called
963 * during driver init and resume time, possibly after first calling
964 * the enable/disable handlers.
965 */
966 void (*sync_hw)(struct drm_i915_private *dev_priv,
967 struct i915_power_well *power_well);
968 /*
969 * Enable the well and resources that depend on it (for example
970 * interrupts located on the well). Called after the 0->1 refcount
971 * transition.
972 */
973 void (*enable)(struct drm_i915_private *dev_priv,
974 struct i915_power_well *power_well);
975 /*
976 * Disable the well and resources that depend on it. Called after
977 * the 1->0 refcount transition.
978 */
979 void (*disable)(struct drm_i915_private *dev_priv,
980 struct i915_power_well *power_well);
981 /* Returns the hw enabled state. */
982 bool (*is_enabled)(struct drm_i915_private *dev_priv,
983 struct i915_power_well *power_well);
984};
985
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800986/* Power well structure for haswell */
987struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200988 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200989 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800990 /* power well enable/disable usage count */
991 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +0200992 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +0200993 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +0200994 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800995};
996
Imre Deak83c00f552013-10-25 17:36:47 +0300997struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300998 /*
999 * Power wells needed for initialization at driver init and suspend
1000 * time are on. They are kept on until after the first modeset.
1001 */
1002 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001003 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001004 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001005
Imre Deak83c00f552013-10-25 17:36:47 +03001006 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001007 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001008 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001009};
1010
Daniel Vetter231f42a2012-11-02 19:55:05 +01001011struct i915_dri1_state {
1012 unsigned allow_batchbuffer : 1;
1013 u32 __iomem *gfx_hws_cpu_addr;
1014
1015 unsigned int cpp;
1016 int back_offset;
1017 int front_offset;
1018 int current_page;
1019 int page_flipping;
1020
1021 uint32_t counter;
1022};
1023
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001024struct i915_ums_state {
1025 /**
1026 * Flag if the X Server, and thus DRM, is not currently in
1027 * control of the device.
1028 *
1029 * This is set between LeaveVT and EnterVT. It needs to be
1030 * replaced with a semaphore. It also needs to be
1031 * transitioned away from for kernel modesetting.
1032 */
1033 int mm_suspended;
1034};
1035
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001036#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001037struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001038 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001039 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001040 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001041};
1042
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001043struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001044 /** Memory allocator for GTT stolen memory */
1045 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001046 /** List of all objects in gtt_space. Used to restore gtt
1047 * mappings on resume */
1048 struct list_head bound_list;
1049 /**
1050 * List of objects which are not bound to the GTT (thus
1051 * are idle and not used by the GPU) but still have
1052 * (presumably uncached) pages still attached.
1053 */
1054 struct list_head unbound_list;
1055
1056 /** Usable portion of the GTT for GEM */
1057 unsigned long stolen_base; /* limited to low memory (32-bit) */
1058
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001059 /** PPGTT used for aliasing the PPGTT with the GTT */
1060 struct i915_hw_ppgtt *aliasing_ppgtt;
1061
Chris Wilson2cfcd322014-05-20 08:28:43 +01001062 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001063 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001064 bool shrinker_no_lock_stealing;
1065
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001066 /** LRU list of objects with fence regs on them. */
1067 struct list_head fence_list;
1068
1069 /**
1070 * We leave the user IRQ off as much as possible,
1071 * but this means that requests will finish and never
1072 * be retired once the system goes idle. Set a timer to
1073 * fire periodically while the ring is running. When it
1074 * fires, go retire requests.
1075 */
1076 struct delayed_work retire_work;
1077
1078 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001079 * When we detect an idle GPU, we want to turn on
1080 * powersaving features. So once we see that there
1081 * are no more requests outstanding and no more
1082 * arrive within a small period of time, we fire
1083 * off the idle_work.
1084 */
1085 struct delayed_work idle_work;
1086
1087 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001088 * Are we in a non-interruptible section of code like
1089 * modesetting?
1090 */
1091 bool interruptible;
1092
Chris Wilsonf62a0072014-02-21 17:55:39 +00001093 /**
1094 * Is the GPU currently considered idle, or busy executing userspace
1095 * requests? Whilst idle, we attempt to power down the hardware and
1096 * display clocks. In order to reduce the effect on performance, there
1097 * is a slight delay before we do so.
1098 */
1099 bool busy;
1100
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001101 /* the indicator for dispatch video commands on two BSD rings */
1102 int bsd_ring_dispatch_index;
1103
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001104 /** Bit 6 swizzling required for X tiling */
1105 uint32_t bit_6_swizzle_x;
1106 /** Bit 6 swizzling required for Y tiling */
1107 uint32_t bit_6_swizzle_y;
1108
1109 /* storage for physical objects */
1110 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1111
1112 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001113 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001114 size_t object_memory;
1115 u32 object_count;
1116};
1117
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001118struct drm_i915_error_state_buf {
1119 unsigned bytes;
1120 unsigned size;
1121 int err;
1122 u8 *buf;
1123 loff_t start;
1124 loff_t pos;
1125};
1126
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001127struct i915_error_state_file_priv {
1128 struct drm_device *dev;
1129 struct drm_i915_error_state *error;
1130};
1131
Daniel Vetter99584db2012-11-14 17:14:04 +01001132struct i915_gpu_error {
1133 /* For hangcheck timer */
1134#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1135#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001136 /* Hang gpu twice in this window and your context gets banned */
1137#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1138
Daniel Vetter99584db2012-11-14 17:14:04 +01001139 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001140
1141 /* For reset and error_state handling. */
1142 spinlock_t lock;
1143 /* Protected by the above dev->gpu_error.lock. */
1144 struct drm_i915_error_state *first_error;
1145 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001146
Chris Wilson094f9a52013-09-25 17:34:55 +01001147
1148 unsigned long missed_irq_rings;
1149
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001150 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001151 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001152 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001153 * This is a counter which gets incremented when reset is triggered,
1154 * and again when reset has been handled. So odd values (lowest bit set)
1155 * means that reset is in progress and even values that
1156 * (reset_counter >> 1):th reset was successfully completed.
1157 *
1158 * If reset is not completed succesfully, the I915_WEDGE bit is
1159 * set meaning that hardware is terminally sour and there is no
1160 * recovery. All waiters on the reset_queue will be woken when
1161 * that happens.
1162 *
1163 * This counter is used by the wait_seqno code to notice that reset
1164 * event happened and it needs to restart the entire ioctl (since most
1165 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001166 *
1167 * This is important for lock-free wait paths, where no contended lock
1168 * naturally enforces the correct ordering between the bail-out of the
1169 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001170 */
1171 atomic_t reset_counter;
1172
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001173#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001174#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001175
1176 /**
1177 * Waitqueue to signal when the reset has completed. Used by clients
1178 * that wait for dev_priv->mm.wedged to settle.
1179 */
1180 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001181
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001182 /* Userspace knobs for gpu hang simulation;
1183 * combines both a ring mask, and extra flags
1184 */
1185 u32 stop_rings;
1186#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1187#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001188
1189 /* For missed irq/seqno simulation. */
1190 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001191};
1192
Zhang Ruib8efb172013-02-05 15:41:53 +08001193enum modeset_restore {
1194 MODESET_ON_LID_OPEN,
1195 MODESET_DONE,
1196 MODESET_SUSPENDED,
1197};
1198
Paulo Zanoni6acab152013-09-12 17:06:24 -03001199struct ddi_vbt_port_info {
1200 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001201
1202 uint8_t supports_dvi:1;
1203 uint8_t supports_hdmi:1;
1204 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001205};
1206
Pradeep Bhat83a72802014-03-28 10:14:57 +05301207enum drrs_support_type {
1208 DRRS_NOT_SUPPORTED = 0,
1209 STATIC_DRRS_SUPPORT = 1,
1210 SEAMLESS_DRRS_SUPPORT = 2
1211};
1212
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001213struct intel_vbt_data {
1214 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1215 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1216
1217 /* Feature bits */
1218 unsigned int int_tv_support:1;
1219 unsigned int lvds_dither:1;
1220 unsigned int lvds_vbt:1;
1221 unsigned int int_crt_support:1;
1222 unsigned int lvds_use_ssc:1;
1223 unsigned int display_clock_mode:1;
1224 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301225 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001226 int lvds_ssc_freq;
1227 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1228
Pradeep Bhat83a72802014-03-28 10:14:57 +05301229 enum drrs_support_type drrs_type;
1230
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001231 /* eDP */
1232 int edp_rate;
1233 int edp_lanes;
1234 int edp_preemphasis;
1235 int edp_vswing;
1236 bool edp_initialized;
1237 bool edp_support;
1238 int edp_bpp;
1239 struct edp_power_seq edp_pps;
1240
Jani Nikulaf00076d2013-12-14 20:38:29 -02001241 struct {
1242 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001243 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001244 bool active_low_pwm;
1245 } backlight;
1246
Shobhit Kumard17c5442013-08-27 15:12:25 +03001247 /* MIPI DSI */
1248 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301249 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001250 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301251 struct mipi_config *config;
1252 struct mipi_pps_data *pps;
1253 u8 seq_version;
1254 u32 size;
1255 u8 *data;
1256 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001257 } dsi;
1258
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001259 int crt_ddc_pin;
1260
1261 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001262 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001263
1264 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001265};
1266
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001267enum intel_ddb_partitioning {
1268 INTEL_DDB_PART_1_2,
1269 INTEL_DDB_PART_5_6, /* IVB+ */
1270};
1271
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001272struct intel_wm_level {
1273 bool enable;
1274 uint32_t pri_val;
1275 uint32_t spr_val;
1276 uint32_t cur_val;
1277 uint32_t fbc_val;
1278};
1279
Imre Deak820c1982013-12-17 14:46:36 +02001280struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001281 uint32_t wm_pipe[3];
1282 uint32_t wm_lp[3];
1283 uint32_t wm_lp_spr[3];
1284 uint32_t wm_linetime[3];
1285 bool enable_fbc_wm;
1286 enum intel_ddb_partitioning partitioning;
1287};
1288
Paulo Zanonic67a4702013-08-19 13:18:09 -03001289/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001290 * This struct helps tracking the state needed for runtime PM, which puts the
1291 * device in PCI D3 state. Notice that when this happens, nothing on the
1292 * graphics device works, even register access, so we don't get interrupts nor
1293 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001294 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001295 * Every piece of our code that needs to actually touch the hardware needs to
1296 * either call intel_runtime_pm_get or call intel_display_power_get with the
1297 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001298 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001299 * Our driver uses the autosuspend delay feature, which means we'll only really
1300 * suspend if we stay with zero refcount for a certain amount of time. The
1301 * default value is currently very conservative (see intel_init_runtime_pm), but
1302 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001303 *
1304 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1305 * goes back to false exactly before we reenable the IRQs. We use this variable
1306 * to check if someone is trying to enable/disable IRQs while they're supposed
1307 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001308 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001309 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001310 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001311 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001312struct i915_runtime_pm {
1313 bool suspended;
1314 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001315};
1316
Daniel Vetter926321d2013-10-16 13:30:34 +02001317enum intel_pipe_crc_source {
1318 INTEL_PIPE_CRC_SOURCE_NONE,
1319 INTEL_PIPE_CRC_SOURCE_PLANE1,
1320 INTEL_PIPE_CRC_SOURCE_PLANE2,
1321 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001322 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001323 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1324 INTEL_PIPE_CRC_SOURCE_TV,
1325 INTEL_PIPE_CRC_SOURCE_DP_B,
1326 INTEL_PIPE_CRC_SOURCE_DP_C,
1327 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001328 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001329 INTEL_PIPE_CRC_SOURCE_MAX,
1330};
1331
Shuang He8bf1e9f2013-10-15 18:55:27 +01001332struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001333 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001334 uint32_t crc[5];
1335};
1336
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001337#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001338struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001339 spinlock_t lock;
1340 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001341 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001342 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001343 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001344 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001345};
1346
Jani Nikula77fec552014-03-31 14:27:22 +03001347struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001348 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001349 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001350
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001351 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001352
1353 int relative_constants_mode;
1354
1355 void __iomem *regs;
1356
Chris Wilson907b28c2013-07-19 20:36:52 +01001357 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001358
1359 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1360
Daniel Vetter28c70f12012-12-01 13:53:45 +01001361
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001362 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1363 * controller on different i2c buses. */
1364 struct mutex gmbus_mutex;
1365
1366 /**
1367 * Base address of the gmbus and gpio block.
1368 */
1369 uint32_t gpio_mmio_base;
1370
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301371 /* MMIO base address for MIPI regs */
1372 uint32_t mipi_mmio_base;
1373
Daniel Vetter28c70f12012-12-01 13:53:45 +01001374 wait_queue_head_t gmbus_wait_queue;
1375
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001376 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001377 struct intel_engine_cs ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001378 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001379
1380 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001381 struct resource mch_res;
1382
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001383 /* protects the irq masks */
1384 spinlock_t irq_lock;
1385
Imre Deakf8b79e52014-03-04 19:23:07 +02001386 bool display_irqs_enabled;
1387
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001388 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1389 struct pm_qos_request pm_qos;
1390
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001391 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001392 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001393
1394 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001395 union {
1396 u32 irq_mask;
1397 u32 de_irq_mask[I915_MAX_PIPES];
1398 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001399 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001400 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301401 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001402 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001403
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001404 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001405 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001406 struct {
1407 unsigned long hpd_last_jiffies;
1408 int hpd_cnt;
1409 enum {
1410 HPD_ENABLED = 0,
1411 HPD_DISABLED = 1,
1412 HPD_MARK_DISABLED = 2
1413 } hpd_mark;
1414 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001415 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001416 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001417
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001418 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301419 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001420 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001421 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001422
1423 /* overlay */
1424 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001425
Jani Nikula58c68772013-11-08 16:48:54 +02001426 /* backlight registers and fields in struct intel_panel */
1427 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001428
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001429 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001430 bool no_aux_handshake;
1431
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001432 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1433 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1434 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1435
1436 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001437 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001438
Daniel Vetter645416f2013-09-02 16:22:25 +02001439 /**
1440 * wq - Driver workqueue for GEM.
1441 *
1442 * NOTE: Work items scheduled here are not allowed to grab any modeset
1443 * locks, for otherwise the flushing done in the pageflip code will
1444 * result in deadlocks.
1445 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001446 struct workqueue_struct *wq;
1447
1448 /* Display functions */
1449 struct drm_i915_display_funcs display;
1450
1451 /* PCH chipset type */
1452 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001453 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454
1455 unsigned long quirks;
1456
Zhang Ruib8efb172013-02-05 15:41:53 +08001457 enum modeset_restore modeset_restore;
1458 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001459
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001460 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001461 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001462
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001463 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001464#if defined(CONFIG_MMU_NOTIFIER)
1465 DECLARE_HASHTABLE(mmu_notifiers, 7);
1466#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001467
Daniel Vetter87813422012-05-02 11:49:32 +02001468 /* Kernel Modesetting */
1469
yakui_zhao9b9d1722009-05-31 17:17:17 +08001470 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001471
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001472 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1473 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001474 wait_queue_head_t pending_flip_queue;
1475
Daniel Vetterc4597872013-10-21 21:04:07 +02001476#ifdef CONFIG_DEBUG_FS
1477 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1478#endif
1479
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001480 int num_shared_dpll;
1481 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001482 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001483 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001484
Jesse Barnes652c3932009-08-17 13:31:43 -07001485 /* Reclocking support */
1486 bool render_reclock_avail;
1487 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001488 /* indicates the reduced downclock for LVDS*/
1489 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001490 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001491
Zhenyu Wangc48044112009-12-17 14:48:43 +08001492 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001493
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001494 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001495
Ben Widawsky59124502013-07-04 11:02:05 -07001496 /* Cannot be determined by PCIID. You must always read a register. */
1497 size_t ellc_size;
1498
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001499 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001500 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001501
Daniel Vetter20e4d402012-08-08 23:35:39 +02001502 /* ilk-only ips/rps state. Everything in here is protected by the global
1503 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001504 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001505
Imre Deak83c00f552013-10-25 17:36:47 +03001506 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001507
Rodrigo Vivia031d702013-10-03 16:15:06 -03001508 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001509
Daniel Vetter99584db2012-11-14 17:14:04 +01001510 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001511
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001512 struct drm_i915_gem_object *vlv_pctx;
1513
Daniel Vetter4520f532013-10-09 09:18:51 +02001514#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001515 /* list of fbdev register on this device */
1516 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001517#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001518
Jesse Barnes073f34d2012-11-02 11:13:59 -07001519 /*
1520 * The console may be contended at resume, but we don't
1521 * want it to block on it.
1522 */
1523 struct work_struct console_resume_work;
1524
Chris Wilsone953fd72011-02-21 22:23:52 +00001525 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001526 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001527
Ben Widawsky254f9652012-06-04 14:42:42 -07001528 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001529 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001530
Damien Lespiau3e683202012-12-11 18:48:29 +00001531 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001532
Daniel Vetter842f1c82014-03-10 10:01:44 +01001533 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001534 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001535 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001536
Ville Syrjälä53615a52013-08-01 16:18:50 +03001537 struct {
1538 /*
1539 * Raw watermark latency values:
1540 * in 0.1us units for WM0,
1541 * in 0.5us units for WM1+.
1542 */
1543 /* primary */
1544 uint16_t pri_latency[5];
1545 /* sprite */
1546 uint16_t spr_latency[5];
1547 /* cursor */
1548 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001549
1550 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001551 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001552 } wm;
1553
Paulo Zanoni8a187452013-12-06 20:32:13 -02001554 struct i915_runtime_pm pm;
1555
Daniel Vetter231f42a2012-11-02 19:55:05 +01001556 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1557 * here! */
1558 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001559 /* Old ums support infrastructure, same warning applies. */
1560 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001561
1562 /*
1563 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1564 * will be rejected. Instead look for a better place.
1565 */
Jani Nikula77fec552014-03-31 14:27:22 +03001566};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
Chris Wilson2c1792a2013-08-01 18:39:55 +01001568static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1569{
1570 return dev->dev_private;
1571}
1572
Chris Wilsonb4519512012-05-11 14:29:30 +01001573/* Iterate over initialised rings */
1574#define for_each_ring(ring__, dev_priv__, i__) \
1575 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1576 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1577
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001578enum hdmi_force_audio {
1579 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1580 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1581 HDMI_AUDIO_AUTO, /* trust EDID */
1582 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1583};
1584
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001585#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001586
Chris Wilson37e680a2012-06-07 15:38:42 +01001587struct drm_i915_gem_object_ops {
1588 /* Interface between the GEM object and its backing storage.
1589 * get_pages() is called once prior to the use of the associated set
1590 * of pages before to binding them into the GTT, and put_pages() is
1591 * called after we no longer need them. As we expect there to be
1592 * associated cost with migrating pages between the backing storage
1593 * and making them available for the GPU (e.g. clflush), we may hold
1594 * onto the pages after they are no longer referenced by the GPU
1595 * in case they may be used again shortly (for example migrating the
1596 * pages to a different memory domain within the GTT). put_pages()
1597 * will therefore most likely be called when the object itself is
1598 * being released or under memory pressure (where we attempt to
1599 * reap pages for the shrinker).
1600 */
1601 int (*get_pages)(struct drm_i915_gem_object *);
1602 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001603 int (*dmabuf_export)(struct drm_i915_gem_object *);
1604 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001605};
1606
Eric Anholt673a3942008-07-30 12:06:12 -07001607struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001608 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001609
Chris Wilson37e680a2012-06-07 15:38:42 +01001610 const struct drm_i915_gem_object_ops *ops;
1611
Ben Widawsky2f633152013-07-17 12:19:03 -07001612 /** List of VMAs backed by this object */
1613 struct list_head vma_list;
1614
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001615 /** Stolen memory for this object, instead of being backed by shmem. */
1616 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001617 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001618
Chris Wilson69dc4982010-10-19 10:36:51 +01001619 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001620 /** Used in execbuf to temporarily hold a ref */
1621 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001622
1623 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001624 * This is set if the object is on the active lists (has pending
1625 * rendering and so a non-zero seqno), and is not set if it i s on
1626 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001627 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001628 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001629
1630 /**
1631 * This is set if the object has been written to since last bound
1632 * to the GTT
1633 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001634 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001635
1636 /**
1637 * Fence register bits (if any) for this object. Will be set
1638 * as needed when mapped into the GTT.
1639 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001640 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001641 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001642
1643 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001644 * Advice: are the backing pages purgeable?
1645 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001646 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001647
1648 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001649 * Current tiling mode for the object.
1650 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001651 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001652 /**
1653 * Whether the tiling parameters for the currently associated fence
1654 * register have changed. Note that for the purposes of tracking
1655 * tiling changes we also treat the unfenced register, the register
1656 * slot that the object occupies whilst it executes a fenced
1657 * command (such as BLT on gen2/3), as a "fence".
1658 */
1659 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001660
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001661 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001662 * Is the object at the current location in the gtt mappable and
1663 * fenceable? Used to avoid costly recalculations.
1664 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001665 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001666
1667 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001668 * Whether the current gtt mapping needs to be mappable (and isn't just
1669 * mappable by accident). Track pin and fault separate for a more
1670 * accurate mappable working set.
1671 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001672 unsigned int fault_mappable:1;
1673 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001674 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001675
Chris Wilsoncaea7472010-11-12 13:53:37 +00001676 /*
1677 * Is the GPU currently using a fence to access this buffer,
1678 */
1679 unsigned int pending_fenced_gpu_access:1;
1680 unsigned int fenced_gpu_access:1;
1681
Chris Wilson651d7942013-08-08 14:41:10 +01001682 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001683
Daniel Vetter7bddb012012-02-09 17:15:47 +01001684 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001685 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001686 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001687
Chris Wilson9da3da62012-06-01 15:20:22 +01001688 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001689 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001690
Daniel Vetter1286ff72012-05-10 15:25:09 +02001691 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001692 void *dma_buf_vmapping;
1693 int vmapping_count;
1694
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001695 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001696
Chris Wilson1c293ea2012-04-17 15:31:27 +01001697 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001698 uint32_t last_read_seqno;
1699 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001700 /** Breadcrumb of last fenced GPU access to the buffer. */
1701 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001702
Daniel Vetter778c3542010-05-13 11:49:44 +02001703 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001704 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001705
Daniel Vetter80075d42013-10-09 21:23:52 +02001706 /** References from framebuffers, locks out tiling changes. */
1707 unsigned long framebuffer_references;
1708
Eric Anholt280b7132009-03-12 16:56:27 -07001709 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001710 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001711
Jesse Barnes79e53942008-11-07 14:24:08 -08001712 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001713 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001714 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001715
1716 /** for phy allocated objects */
1717 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001718
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001719 union {
1720 struct i915_gem_userptr {
1721 uintptr_t ptr;
1722 unsigned read_only :1;
1723 unsigned workers :4;
1724#define I915_GEM_USERPTR_MAX_WORKERS 15
1725
1726 struct mm_struct *mm;
1727 struct i915_mmu_object *mn;
1728 struct work_struct *work;
1729 } userptr;
1730 };
1731};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001732#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001733
Eric Anholt673a3942008-07-30 12:06:12 -07001734/**
1735 * Request queue structure.
1736 *
1737 * The request queue allows us to note sequence numbers that have been emitted
1738 * and may be associated with active buffers to be retired.
1739 *
1740 * By keeping this list, we can avoid having to do questionable
1741 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1742 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1743 */
1744struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001745 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001746 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001747
Eric Anholt673a3942008-07-30 12:06:12 -07001748 /** GEM sequence number associated with this request. */
1749 uint32_t seqno;
1750
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001751 /** Position in the ringbuffer of the start of the request */
1752 u32 head;
1753
1754 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001755 u32 tail;
1756
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001757 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001758 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001759
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001760 /** Batch buffer related to this request if any */
1761 struct drm_i915_gem_object *batch_obj;
1762
Eric Anholt673a3942008-07-30 12:06:12 -07001763 /** Time at which this request was emitted, in jiffies. */
1764 unsigned long emitted_jiffies;
1765
Eric Anholtb9624422009-06-03 07:27:35 +00001766 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001767 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001768
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001769 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001770 /** file_priv list entry for this request */
1771 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001772};
1773
1774struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001775 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001776 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001777
Eric Anholt673a3942008-07-30 12:06:12 -07001778 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001779 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001780 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001781 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001782 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001783 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001784
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001785 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001786 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001787};
1788
Brad Volkin351e3db2014-02-18 10:15:46 -08001789/*
1790 * A command that requires special handling by the command parser.
1791 */
1792struct drm_i915_cmd_descriptor {
1793 /*
1794 * Flags describing how the command parser processes the command.
1795 *
1796 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1797 * a length mask if not set
1798 * CMD_DESC_SKIP: The command is allowed but does not follow the
1799 * standard length encoding for the opcode range in
1800 * which it falls
1801 * CMD_DESC_REJECT: The command is never allowed
1802 * CMD_DESC_REGISTER: The command should be checked against the
1803 * register whitelist for the appropriate ring
1804 * CMD_DESC_MASTER: The command is allowed if the submitting process
1805 * is the DRM master
1806 */
1807 u32 flags;
1808#define CMD_DESC_FIXED (1<<0)
1809#define CMD_DESC_SKIP (1<<1)
1810#define CMD_DESC_REJECT (1<<2)
1811#define CMD_DESC_REGISTER (1<<3)
1812#define CMD_DESC_BITMASK (1<<4)
1813#define CMD_DESC_MASTER (1<<5)
1814
1815 /*
1816 * The command's unique identification bits and the bitmask to get them.
1817 * This isn't strictly the opcode field as defined in the spec and may
1818 * also include type, subtype, and/or subop fields.
1819 */
1820 struct {
1821 u32 value;
1822 u32 mask;
1823 } cmd;
1824
1825 /*
1826 * The command's length. The command is either fixed length (i.e. does
1827 * not include a length field) or has a length field mask. The flag
1828 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1829 * a length mask. All command entries in a command table must include
1830 * length information.
1831 */
1832 union {
1833 u32 fixed;
1834 u32 mask;
1835 } length;
1836
1837 /*
1838 * Describes where to find a register address in the command to check
1839 * against the ring's register whitelist. Only valid if flags has the
1840 * CMD_DESC_REGISTER bit set.
1841 */
1842 struct {
1843 u32 offset;
1844 u32 mask;
1845 } reg;
1846
1847#define MAX_CMD_DESC_BITMASKS 3
1848 /*
1849 * Describes command checks where a particular dword is masked and
1850 * compared against an expected value. If the command does not match
1851 * the expected value, the parser rejects it. Only valid if flags has
1852 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1853 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001854 *
1855 * If the check specifies a non-zero condition_mask then the parser
1856 * only performs the check when the bits specified by condition_mask
1857 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001858 */
1859 struct {
1860 u32 offset;
1861 u32 mask;
1862 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001863 u32 condition_offset;
1864 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001865 } bits[MAX_CMD_DESC_BITMASKS];
1866};
1867
1868/*
1869 * A table of commands requiring special handling by the command parser.
1870 *
1871 * Each ring has an array of tables. Each table consists of an array of command
1872 * descriptors, which must be sorted with command opcodes in ascending order.
1873 */
1874struct drm_i915_cmd_table {
1875 const struct drm_i915_cmd_descriptor *table;
1876 int count;
1877};
1878
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001879#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001880
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001881#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1882#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001883#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001884#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001885#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001886#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1887#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001888#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1889#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1890#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001891#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001892#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001893#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1894#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001895#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1896#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001897#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001898#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001899#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1900 (dev)->pdev->device == 0x0152 || \
1901 (dev)->pdev->device == 0x015a)
1902#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1903 (dev)->pdev->device == 0x0106 || \
1904 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001905#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03001906#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001907#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03001908#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001909#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001910#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001911 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001912#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1913 (((dev)->pdev->device & 0xf) == 0x2 || \
1914 ((dev)->pdev->device & 0xf) == 0x6 || \
1915 ((dev)->pdev->device & 0xf) == 0xe))
1916#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001917 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001918#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001919#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001920 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001921#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001922
Jesse Barnes85436692011-04-06 12:11:14 -07001923/*
1924 * The genX designation typically refers to the render engine, so render
1925 * capability related checks should use IS_GEN, while display and other checks
1926 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1927 * chips, etc.).
1928 */
Zou Nan haicae58522010-11-09 17:17:32 +08001929#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1930#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1931#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1932#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1933#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001934#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001935#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001936
Ben Widawsky73ae4782013-10-15 10:02:57 -07001937#define RENDER_RING (1<<RCS)
1938#define BSD_RING (1<<VCS)
1939#define BLT_RING (1<<BCS)
1940#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001941#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001942#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001943#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001944#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1945#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1946#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1947#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
1948 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001949#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1950
Ben Widawsky254f9652012-06-04 14:42:42 -07001951#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ville Syrjälä3f1d8962014-04-09 13:28:03 +03001952#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && \
1953 (!IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
1954#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 \
1955 && !IS_GEN8(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001956#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001957#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001958
Chris Wilson05394f32010-11-08 19:18:58 +00001959#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001960#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1961
Daniel Vetterb45305f2012-12-17 16:21:27 +01001962/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1963#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01001964/*
1965 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
1966 * even when in MSI mode. This results in spurious interrupt warnings if the
1967 * legacy irq no. is shared with another device. The kernel then disables that
1968 * interrupt source and so prevents the other device from working properly.
1969 */
1970#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1971#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01001972
Zou Nan haicae58522010-11-09 17:17:32 +08001973/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1974 * rows, which changed the alignment requirements and fence programming.
1975 */
1976#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1977 IS_I915GM(dev)))
1978#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1979#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1980#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001981#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1982#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001983
1984#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1985#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001986#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001987
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001988#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001989
Damien Lespiaudd93be52013-04-22 18:40:39 +01001990#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001991#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001992#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001993#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03001994 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001995
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001996#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1997#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1998#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1999#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2000#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2001#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2002
Chris Wilson2c1792a2013-08-01 18:39:55 +01002003#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002004#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002005#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2006#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002007#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002008#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002009
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002010/* DPF == dynamic parity feature */
2011#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2012#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002013
Ben Widawskyc8735b02012-09-07 19:43:39 -07002014#define GT_FREQUENCY_MULTIPLIER 50
2015
Chris Wilson05394f32010-11-08 19:18:58 +00002016#include "i915_trace.h"
2017
Rob Clarkbaa70942013-08-02 13:27:49 -04002018extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002019extern int i915_max_ioctl;
2020
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002021extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2022extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002023extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2024extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2025
Jani Nikulad330a952014-01-21 11:24:25 +02002026/* i915_params.c */
2027struct i915_params {
2028 int modeset;
2029 int panel_ignore_lid;
2030 unsigned int powersave;
2031 int semaphores;
2032 unsigned int lvds_downclock;
2033 int lvds_channel_mode;
2034 int panel_use_ssc;
2035 int vbt_sdvo_panel_type;
2036 int enable_rc6;
2037 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002038 int enable_ppgtt;
2039 int enable_psr;
2040 unsigned int preliminary_hw_support;
2041 int disable_power_well;
2042 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002043 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002044 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002045 /* leave bools at the end to not create holes */
2046 bool enable_hangcheck;
2047 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002048 bool prefault_disable;
2049 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002050 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002051 bool disable_vtd_wa;
Jani Nikulad330a952014-01-21 11:24:25 +02002052};
2053extern struct i915_params i915 __read_mostly;
2054
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002056void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002057extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002058extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002059extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07002060extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002061extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002062extern void i915_driver_preclose(struct drm_device *dev,
2063 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002064extern void i915_driver_postclose(struct drm_device *dev,
2065 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002066extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002067#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002068extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2069 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002070#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002071extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002072 struct drm_clip_rect *box,
2073 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002074extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002075extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002076extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2077extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2078extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2079extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002080int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002081
Jesse Barnes073f34d2012-11-02 11:13:59 -07002082extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002083
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002085void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002086__printf(3, 4)
2087void i915_handle_error(struct drm_device *dev, bool wedged,
2088 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
Deepak S76c3552f2014-01-30 23:08:16 +05302090void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2091 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002092extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002093extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002094
2095extern void intel_uncore_sanitize(struct drm_device *dev);
2096extern void intel_uncore_early_sanitize(struct drm_device *dev);
2097extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002098extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002099extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002100
Keith Packard7c463582008-11-04 02:03:27 -08002101void
Jani Nikula50227e12014-03-31 14:27:21 +03002102i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002103 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002104
2105void
Jani Nikula50227e12014-03-31 14:27:21 +03002106i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002107 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002108
Imre Deakf8b79e52014-03-04 19:23:07 +02002109void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2110void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2111
Eric Anholt673a3942008-07-30 12:06:12 -07002112/* i915_gem.c */
2113int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2114 struct drm_file *file_priv);
2115int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2116 struct drm_file *file_priv);
2117int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2118 struct drm_file *file_priv);
2119int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2120 struct drm_file *file_priv);
2121int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2122 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002123int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2124 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002125int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2126 struct drm_file *file_priv);
2127int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2128 struct drm_file *file_priv);
2129int i915_gem_execbuffer(struct drm_device *dev, void *data,
2130 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002131int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2132 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002133int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2134 struct drm_file *file_priv);
2135int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2136 struct drm_file *file_priv);
2137int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2138 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002139int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2140 struct drm_file *file);
2141int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2142 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002143int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2144 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002145int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2146 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002147int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2148 struct drm_file *file_priv);
2149int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2150 struct drm_file *file_priv);
2151int i915_gem_set_tiling(struct drm_device *dev, void *data,
2152 struct drm_file *file_priv);
2153int i915_gem_get_tiling(struct drm_device *dev, void *data,
2154 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002155int i915_gem_init_userptr(struct drm_device *dev);
2156int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2157 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002158int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2159 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002160int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2161 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002162void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002163void *i915_gem_object_alloc(struct drm_device *dev);
2164void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002165void i915_gem_object_init(struct drm_i915_gem_object *obj,
2166 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002167struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2168 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002169void i915_init_vm(struct drm_i915_private *dev_priv,
2170 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002171void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002172void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002173
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002174#define PIN_MAPPABLE 0x1
2175#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002176#define PIN_GLOBAL 0x4
Chris Wilson20217462010-11-23 15:26:33 +00002177int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002178 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002179 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002180 unsigned flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002181int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002182int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002183void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002184void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002185void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002186
Brad Volkin4c914c02014-02-18 10:15:45 -08002187int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2188 int *needs_clflush);
2189
Chris Wilson37e680a2012-06-07 15:38:42 +01002190int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002191static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2192{
Imre Deak67d5a502013-02-18 19:28:02 +02002193 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002194
Imre Deak67d5a502013-02-18 19:28:02 +02002195 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002196 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002197
2198 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002199}
Chris Wilsona5570172012-09-04 21:02:54 +01002200static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2201{
2202 BUG_ON(obj->pages == NULL);
2203 obj->pages_pin_count++;
2204}
2205static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2206{
2207 BUG_ON(obj->pages_pin_count == 0);
2208 obj->pages_pin_count--;
2209}
2210
Chris Wilson54cf91d2010-11-25 18:00:26 +00002211int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002212int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002213 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002214void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002215 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002216int i915_gem_dumb_create(struct drm_file *file_priv,
2217 struct drm_device *dev,
2218 struct drm_mode_create_dumb *args);
2219int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2220 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002221/**
2222 * Returns true if seq1 is later than seq2.
2223 */
2224static inline bool
2225i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2226{
2227 return (int32_t)(seq1 - seq2) >= 0;
2228}
2229
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002230int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2231int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002232int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002233int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002234
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002235bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2236void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002237
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002238struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002239i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002240
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002241bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002242void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002243int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002244 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002245static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2246{
2247 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002248 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002249}
2250
2251static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2252{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002253 return atomic_read(&error->reset_counter) & I915_WEDGED;
2254}
2255
2256static inline u32 i915_reset_count(struct i915_gpu_error *error)
2257{
2258 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002259}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002260
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002261static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2262{
2263 return dev_priv->gpu_error.stop_rings == 0 ||
2264 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2265}
2266
2267static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2268{
2269 return dev_priv->gpu_error.stop_rings == 0 ||
2270 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2271}
2272
Chris Wilson069efc12010-09-30 16:53:18 +01002273void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002274bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002275int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002276int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002277int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002278int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002279void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002280void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002281int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002282int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002283int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002284 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002285 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002286 u32 *seqno);
2287#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002288 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002289int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002290 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002291int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002292int __must_check
2293i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2294 bool write);
2295int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002296i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2297int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002298i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2299 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002300 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002301void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002302int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002303 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002304 int id,
2305 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002306void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002307 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002308void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002309int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002310void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002311
Chris Wilson467cffb2011-03-07 10:42:03 +00002312uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002313i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2314uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002315i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2316 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002317
Chris Wilsone4ffd172011-04-04 09:44:39 +01002318int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2319 enum i915_cache_level cache_level);
2320
Daniel Vetter1286ff72012-05-10 15:25:09 +02002321struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2322 struct dma_buf *dma_buf);
2323
2324struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2325 struct drm_gem_object *gem_obj, int flags);
2326
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002327void i915_gem_restore_fences(struct drm_device *dev);
2328
Ben Widawskya70a3142013-07-31 16:59:56 -07002329unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2330 struct i915_address_space *vm);
2331bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2332bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2333 struct i915_address_space *vm);
2334unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2335 struct i915_address_space *vm);
2336struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2337 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002338struct i915_vma *
2339i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2340 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002341
2342struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002343static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2344 struct i915_vma *vma;
2345 list_for_each_entry(vma, &obj->vma_list, vma_link)
2346 if (vma->pin_count > 0)
2347 return true;
2348 return false;
2349}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002350
Ben Widawskya70a3142013-07-31 16:59:56 -07002351/* Some GGTT VM helpers */
2352#define obj_to_ggtt(obj) \
2353 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2354static inline bool i915_is_ggtt(struct i915_address_space *vm)
2355{
2356 struct i915_address_space *ggtt =
2357 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2358 return vm == ggtt;
2359}
2360
2361static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2362{
2363 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2364}
2365
2366static inline unsigned long
2367i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2368{
2369 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2370}
2371
2372static inline unsigned long
2373i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2374{
2375 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2376}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002377
2378static inline int __must_check
2379i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2380 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002381 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002382{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002383 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002384}
Ben Widawskya70a3142013-07-31 16:59:56 -07002385
Daniel Vetterb2871102014-02-14 14:01:19 +01002386static inline int
2387i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2388{
2389 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2390}
2391
2392void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2393
Ben Widawsky254f9652012-06-04 14:42:42 -07002394/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002395#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002396int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002397void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002398void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002399int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002400int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002401void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002402int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002403 struct intel_context *to);
2404struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002405i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002406void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002407static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002408{
Chris Wilson691e6412014-04-09 09:07:36 +01002409 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002410}
2411
Oscar Mateo273497e2014-05-22 14:13:37 +01002412static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002413{
Chris Wilson691e6412014-04-09 09:07:36 +01002414 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002415}
2416
Oscar Mateo273497e2014-05-22 14:13:37 +01002417static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002418{
2419 return c->id == DEFAULT_CONTEXT_ID;
2420}
2421
Ben Widawsky84624812012-06-04 14:42:54 -07002422int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2423 struct drm_file *file);
2424int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2425 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002426
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002427/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002428int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002429/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002430int __must_check i915_gem_evict_something(struct drm_device *dev,
2431 struct i915_address_space *vm,
2432 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002433 unsigned alignment,
2434 unsigned cache_level,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002435 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002436int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002437int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002438
Ben Widawsky0260c422014-03-22 22:47:21 -07002439/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002440static inline void i915_gem_chipset_flush(struct drm_device *dev)
2441{
Chris Wilson05394f32010-11-08 19:18:58 +00002442 if (INTEL_INFO(dev)->gen < 6)
2443 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002444}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002445
Chris Wilson9797fbf2012-04-24 15:47:39 +01002446/* i915_gem_stolen.c */
2447int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002448int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2449void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002450void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002451struct drm_i915_gem_object *
2452i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002453struct drm_i915_gem_object *
2454i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2455 u32 stolen_offset,
2456 u32 gtt_offset,
2457 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002458void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002459
Eric Anholt673a3942008-07-30 12:06:12 -07002460/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002461static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002462{
Jani Nikula50227e12014-03-31 14:27:21 +03002463 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002464
2465 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2466 obj->tiling_mode != I915_TILING_NONE;
2467}
2468
Eric Anholt673a3942008-07-30 12:06:12 -07002469void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002470void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2471void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002472
2473/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002474#if WATCH_LISTS
2475int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002476#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002477#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002478#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479
Ben Gamari20172632009-02-17 20:08:50 -05002480/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002481int i915_debugfs_init(struct drm_minor *minor);
2482void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002483#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002484void intel_display_crc_init(struct drm_device *dev);
2485#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002486static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002487#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002488
2489/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002490__printf(2, 3)
2491void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002492int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2493 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002494int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2495 size_t count, loff_t pos);
2496static inline void i915_error_state_buf_release(
2497 struct drm_i915_error_state_buf *eb)
2498{
2499 kfree(eb->buf);
2500}
Mika Kuoppala58174462014-02-25 17:11:26 +02002501void i915_capture_error_state(struct drm_device *dev, bool wedge,
2502 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002503void i915_error_state_get(struct drm_device *dev,
2504 struct i915_error_state_file_priv *error_priv);
2505void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2506void i915_destroy_error_state(struct drm_device *dev);
2507
2508void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2509const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002510
Brad Volkin351e3db2014-02-18 10:15:46 -08002511/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002512int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002513int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2514void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2515bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2516int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002517 struct drm_i915_gem_object *batch_obj,
2518 u32 batch_start_offset,
2519 bool is_master);
2520
Jesse Barnes317c35d2008-08-25 15:11:06 -07002521/* i915_suspend.c */
2522extern int i915_save_state(struct drm_device *dev);
2523extern int i915_restore_state(struct drm_device *dev);
2524
Daniel Vetterd8157a32013-01-25 17:53:20 +01002525/* i915_ums.c */
2526void i915_save_display_reg(struct drm_device *dev);
2527void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002528
Ben Widawsky0136db582012-04-10 21:17:01 -07002529/* i915_sysfs.c */
2530void i915_setup_sysfs(struct drm_device *dev_priv);
2531void i915_teardown_sysfs(struct drm_device *dev_priv);
2532
Chris Wilsonf899fc62010-07-20 15:44:45 -07002533/* intel_i2c.c */
2534extern int intel_setup_gmbus(struct drm_device *dev);
2535extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002536static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002537{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002538 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002539}
2540
2541extern struct i2c_adapter *intel_gmbus_get_adapter(
2542 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002543extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2544extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002545static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002546{
2547 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2548}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002549extern void intel_i2c_reset(struct drm_device *dev);
2550
Chris Wilson3b617962010-08-24 09:02:58 +01002551/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002552struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002553#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002554extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002555extern void intel_opregion_init(struct drm_device *dev);
2556extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002557extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002558extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2559 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002560extern int intel_opregion_notify_adapter(struct drm_device *dev,
2561 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002562#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002563static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002564static inline void intel_opregion_init(struct drm_device *dev) { return; }
2565static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002566static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002567static inline int
2568intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2569{
2570 return 0;
2571}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002572static inline int
2573intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2574{
2575 return 0;
2576}
Len Brown65e082c2008-10-24 17:18:10 -04002577#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002578
Jesse Barnes723bfd72010-10-07 16:01:13 -07002579/* intel_acpi.c */
2580#ifdef CONFIG_ACPI
2581extern void intel_register_dsm_handler(void);
2582extern void intel_unregister_dsm_handler(void);
2583#else
2584static inline void intel_register_dsm_handler(void) { return; }
2585static inline void intel_unregister_dsm_handler(void) { return; }
2586#endif /* CONFIG_ACPI */
2587
Jesse Barnes79e53942008-11-07 14:24:08 -08002588/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002589extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002590extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002591extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002592extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002593extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002594extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002595extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002596extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2597 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002598extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002599extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002600extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002601extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002602extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002603extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002604extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002605extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2606extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2607extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002608extern void intel_detect_pch(struct drm_device *dev);
2609extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002610extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002611
Ben Widawsky2911a352012-04-05 14:47:36 -07002612extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002613int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2614 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002615int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2616 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002617
Chris Wilson6ef3d422010-08-04 20:26:07 +01002618/* overlay */
2619extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002620extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2621 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002622
2623extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002624extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002625 struct drm_device *dev,
2626 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002627
Ben Widawskyb7287d82011-04-25 11:22:22 -07002628/* On SNB platform, before reading ring registers forcewake bit
2629 * must be set to prevent GT core from power down and stale values being
2630 * returned.
2631 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302632void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2633void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002634void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002635
Ben Widawsky42c05262012-09-26 10:34:00 -07002636int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2637int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002638
2639/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002640u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2641void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2642u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002643u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2644void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2645u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2646void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2647u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2648void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002649u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2650void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002651u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2652void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002653u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2654void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002655u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2656 enum intel_sbi_destination destination);
2657void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2658 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302659u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2660void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002661
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002662int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2663int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002664
Deepak Sc8d9a592013-11-23 14:55:42 +05302665#define FORCEWAKE_RENDER (1 << 0)
2666#define FORCEWAKE_MEDIA (1 << 1)
2667#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2668
2669
Ben Widawsky0b274482013-10-04 21:22:51 -07002670#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2671#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002672
Ben Widawsky0b274482013-10-04 21:22:51 -07002673#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2674#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2675#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2676#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002677
Ben Widawsky0b274482013-10-04 21:22:51 -07002678#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2679#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2680#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2681#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002682
Chris Wilson698b3132014-03-21 13:16:43 +00002683/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2684 * will be implemented using 2 32-bit writes in an arbitrary order with
2685 * an arbitrary delay between them. This can cause the hardware to
2686 * act upon the intermediate value, possibly leading to corruption and
2687 * machine death. You have been warned.
2688 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002689#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2690#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002691
Chris Wilson50877442014-03-21 12:41:53 +00002692#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2693 u32 upper = I915_READ(upper_reg); \
2694 u32 lower = I915_READ(lower_reg); \
2695 u32 tmp = I915_READ(upper_reg); \
2696 if (upper != tmp) { \
2697 upper = tmp; \
2698 lower = I915_READ(lower_reg); \
2699 WARN_ON(I915_READ(upper_reg) != upper); \
2700 } \
2701 (u64)upper << 32 | lower; })
2702
Zou Nan haicae58522010-11-09 17:17:32 +08002703#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2704#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2705
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002706/* "Broadcast RGB" property */
2707#define INTEL_BROADCAST_RGB_AUTO 0
2708#define INTEL_BROADCAST_RGB_FULL 1
2709#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002710
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002711static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2712{
2713 if (HAS_PCH_SPLIT(dev))
2714 return CPU_VGACNTRL;
2715 else if (IS_VALLEYVIEW(dev))
2716 return VLV_VGACNTRL;
2717 else
2718 return VGACNTRL;
2719}
2720
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002721static inline void __user *to_user_ptr(u64 address)
2722{
2723 return (void __user *)(uintptr_t)address;
2724}
2725
Imre Deakdf977292013-05-21 20:03:17 +03002726static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2727{
2728 unsigned long j = msecs_to_jiffies(m);
2729
2730 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2731}
2732
2733static inline unsigned long
2734timespec_to_jiffies_timeout(const struct timespec *value)
2735{
2736 unsigned long j = timespec_to_jiffies(value);
2737
2738 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2739}
2740
Paulo Zanonidce56b32013-12-19 14:29:40 -02002741/*
2742 * If you need to wait X milliseconds between events A and B, but event B
2743 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2744 * when event A happened, then just before event B you call this function and
2745 * pass the timestamp as the first argument, and X as the second argument.
2746 */
2747static inline void
2748wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2749{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002750 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002751
2752 /*
2753 * Don't re-read the value of "jiffies" every time since it may change
2754 * behind our back and break the math.
2755 */
2756 tmp_jiffies = jiffies;
2757 target_jiffies = timestamp_jiffies +
2758 msecs_to_jiffies_timeout(to_wait_ms);
2759
2760 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002761 remaining_jiffies = target_jiffies - tmp_jiffies;
2762 while (remaining_jiffies)
2763 remaining_jiffies =
2764 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002765 }
2766}
2767
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768#endif