blob: 61b451fbd09e6ec9de8a42b20a1bb11b6438496f [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Chris Wilson40a24482015-08-21 16:08:41 +0100350 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300351 }
352 if (invalidate_domains) {
353 flags |= PIPE_CONTROL_TLB_INVALIDATE;
354 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
358 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000359 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 /*
361 * TLB invalidate requires a post-sync write.
362 */
363 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200364 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300365
Chris Wilsonadd284a2014-12-16 08:44:32 +0000366 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
367
Paulo Zanonif3987632012-08-17 18:35:43 -0300368 /* Workaround: we must issue a pipe_control with CS-stall bit
369 * set before a pipe_control command that has the state cache
370 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100371 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300372 }
373
John Harrison5fb9de12015-05-29 17:44:07 +0100374 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 if (ret)
376 return ret;
377
378 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
379 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200380 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300381 intel_ring_emit(ring, 0);
382 intel_ring_advance(ring);
383
384 return 0;
385}
386
Ben Widawskya5f3d682013-11-02 21:07:27 -0700387static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100388gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300389 u32 flags, u32 scratch_addr)
390{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100391 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300392 int ret;
393
John Harrison5fb9de12015-05-29 17:44:07 +0100394 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300395 if (ret)
396 return ret;
397
398 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
399 intel_ring_emit(ring, flags);
400 intel_ring_emit(ring, scratch_addr);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_emit(ring, 0);
404 intel_ring_advance(ring);
405
406 return 0;
407}
408
409static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100410gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700411 u32 invalidate_domains, u32 flush_domains)
412{
413 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100414 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800415 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416
417 flags |= PIPE_CONTROL_CS_STALL;
418
419 if (flush_domains) {
420 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
421 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Chris Wilson40a24482015-08-21 16:08:41 +0100422 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700423 }
424 if (invalidate_domains) {
425 flags |= PIPE_CONTROL_TLB_INVALIDATE;
426 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
430 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_QW_WRITE;
432 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800433
434 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100435 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800436 PIPE_CONTROL_CS_STALL |
437 PIPE_CONTROL_STALL_AT_SCOREBOARD,
438 0);
439 if (ret)
440 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700441 }
442
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100443 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700444}
445
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100446static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100447 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800448{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300449 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100450 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800451}
452
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100453u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800454{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300455 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000456 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800457
Chris Wilson50877442014-03-21 12:41:53 +0000458 if (INTEL_INFO(ring->dev)->gen >= 8)
459 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
460 RING_ACTHD_UDW(ring->mmio_base));
461 else if (INTEL_INFO(ring->dev)->gen >= 4)
462 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
463 else
464 acthd = I915_READ(ACTHD);
465
466 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800467}
468
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100469static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200470{
471 struct drm_i915_private *dev_priv = ring->dev->dev_private;
472 u32 addr;
473
474 addr = dev_priv->status_page_dmah->busaddr;
475 if (INTEL_INFO(ring->dev)->gen >= 4)
476 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
477 I915_WRITE(HWS_PGA, addr);
478}
479
Damien Lespiauaf75f262015-02-10 19:32:17 +0000480static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
481{
482 struct drm_device *dev = ring->dev;
483 struct drm_i915_private *dev_priv = ring->dev->dev_private;
484 u32 mmio = 0;
485
486 /* The ring status page addresses are no longer next to the rest of
487 * the ring registers as of gen7.
488 */
489 if (IS_GEN7(dev)) {
490 switch (ring->id) {
491 case RCS:
492 mmio = RENDER_HWS_PGA_GEN7;
493 break;
494 case BCS:
495 mmio = BLT_HWS_PGA_GEN7;
496 break;
497 /*
498 * VCS2 actually doesn't exist on Gen7. Only shut up
499 * gcc switch check warning
500 */
501 case VCS2:
502 case VCS:
503 mmio = BSD_HWS_PGA_GEN7;
504 break;
505 case VECS:
506 mmio = VEBOX_HWS_PGA_GEN7;
507 break;
508 }
509 } else if (IS_GEN6(ring->dev)) {
510 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
511 } else {
512 /* XXX: gen8 returns to sanity */
513 mmio = RING_HWS_PGA(ring->mmio_base);
514 }
515
516 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
517 POSTING_READ(mmio);
518
519 /*
520 * Flush the TLB for this page
521 *
522 * FIXME: These two bits have disappeared on gen8, so a question
523 * arises: do we still need this and if so how should we go about
524 * invalidating the TLB?
525 */
526 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
527 u32 reg = RING_INSTPM(ring->mmio_base);
528
529 /* ring should be idle before issuing a sync flush*/
530 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
531
532 I915_WRITE(reg,
533 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
534 INSTPM_SYNC_FLUSH));
535 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
536 1000))
537 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
538 ring->name);
539 }
540}
541
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100542static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100543{
544 struct drm_i915_private *dev_priv = to_i915(ring->dev);
545
546 if (!IS_GEN2(ring->dev)) {
547 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200548 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
549 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100550 /* Sometimes we observe that the idle flag is not
551 * set even though the ring is empty. So double
552 * check before giving up.
553 */
554 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
555 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100556 }
557 }
558
559 I915_WRITE_CTL(ring, 0);
560 I915_WRITE_HEAD(ring, 0);
561 ring->write_tail(ring, 0);
562
563 if (!IS_GEN2(ring->dev)) {
564 (void)I915_READ_CTL(ring);
565 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
566 }
567
568 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
569}
570
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100571static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800572{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200573 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300574 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100575 struct intel_ringbuffer *ringbuf = ring->buffer;
576 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200577 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578
Mika Kuoppala59bad942015-01-16 11:34:40 +0200579 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200580
Chris Wilson9991ae72014-04-02 16:36:07 +0100581 if (!stop_ring(ring)) {
582 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000583 DRM_DEBUG_KMS("%s head not reset to zero "
584 "ctl %08x head %08x tail %08x start %08x\n",
585 ring->name,
586 I915_READ_CTL(ring),
587 I915_READ_HEAD(ring),
588 I915_READ_TAIL(ring),
589 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000592 DRM_ERROR("failed to set %s head to zero "
593 "ctl %08x head %08x tail %08x start %08x\n",
594 ring->name,
595 I915_READ_CTL(ring),
596 I915_READ_HEAD(ring),
597 I915_READ_TAIL(ring),
598 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100599 ret = -EIO;
600 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000601 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700602 }
603
Chris Wilson9991ae72014-04-02 16:36:07 +0100604 if (I915_NEED_GFX_HWS(dev))
605 intel_ring_setup_status_page(ring);
606 else
607 ring_setup_phys_status_page(ring);
608
Jiri Kosinaece4a172014-08-07 16:29:53 +0200609 /* Enforce ordering by reading HEAD register back */
610 I915_READ_HEAD(ring);
611
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200612 /* Initialize the ring. This must happen _after_ we've cleared the ring
613 * registers with the above sequence (the readback of the HEAD registers
614 * also enforces ordering), otherwise the hw might lose the new ring
615 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700616 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100617
618 /* WaClearRingBufHeadRegAtInit:ctg,elk */
619 if (I915_READ_HEAD(ring))
620 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
621 ring->name, I915_READ_HEAD(ring));
622 I915_WRITE_HEAD(ring, 0);
623 (void)I915_READ_HEAD(ring);
624
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200625 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100626 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000627 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800628
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400630 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700631 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400632 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000633 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100634 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
635 ring->name,
636 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
637 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
638 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200639 ret = -EIO;
640 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800641 }
642
Dave Gordonebd0fd42014-11-27 11:22:49 +0000643 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100644 ringbuf->head = I915_READ_HEAD(ring);
645 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000646 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000647
Chris Wilson50f018d2013-06-10 11:20:19 +0100648 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
649
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200651 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200652
653 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700654}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800655
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100656void
657intel_fini_pipe_control(struct intel_engine_cs *ring)
658{
659 struct drm_device *dev = ring->dev;
660
661 if (ring->scratch.obj == NULL)
662 return;
663
664 if (INTEL_INFO(dev)->gen >= 5) {
665 kunmap(sg_page(ring->scratch.obj->pages->sgl));
666 i915_gem_object_ggtt_unpin(ring->scratch.obj);
667 }
668
669 drm_gem_object_unreference(&ring->scratch.obj->base);
670 ring->scratch.obj = NULL;
671}
672
673int
674intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000675{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676 int ret;
677
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100678 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100680 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
681 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682 DRM_ERROR("Failed to allocate seqno page\n");
683 ret = -ENOMEM;
684 goto err;
685 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100686
Daniel Vettera9cc7262014-02-14 14:01:13 +0100687 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
688 if (ret)
689 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100691 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000692 if (ret)
693 goto err_unref;
694
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
696 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
697 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800700 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200702 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100703 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000704 return 0;
705
706err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800707 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100709 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000710err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000711 return ret;
712}
713
John Harrisone2be4fa2015-05-29 17:43:54 +0100714static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100715{
Mika Kuoppala72253422014-10-07 17:21:26 +0300716 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100717 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100718 struct drm_device *dev = ring->dev;
719 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300720 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100721
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000722 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100724
Mika Kuoppala72253422014-10-07 17:21:26 +0300725 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100726 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100727 if (ret)
728 return ret;
729
John Harrison5fb9de12015-05-29 17:44:07 +0100730 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300731 if (ret)
732 return ret;
733
Arun Siluvery22a916a2014-10-22 18:59:52 +0100734 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300735 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300736 intel_ring_emit(ring, w->reg[i].addr);
737 intel_ring_emit(ring, w->reg[i].value);
738 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100739 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300740
741 intel_ring_advance(ring);
742
743 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100744 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300745 if (ret)
746 return ret;
747
748 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
749
750 return 0;
751}
752
John Harrison87531812015-05-29 17:43:44 +0100753static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100754{
755 int ret;
756
John Harrisone2be4fa2015-05-29 17:43:54 +0100757 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100758 if (ret != 0)
759 return ret;
760
John Harrisonbe013632015-05-29 17:43:45 +0100761 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100762 if (ret)
763 DRM_ERROR("init render state: %d\n", ret);
764
765 return ret;
766}
767
Mika Kuoppala72253422014-10-07 17:21:26 +0300768static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000769 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300770{
771 const u32 idx = dev_priv->workarounds.count;
772
773 if (WARN_ON(idx >= I915_MAX_WA_REGS))
774 return -ENOSPC;
775
776 dev_priv->workarounds.reg[idx].addr = addr;
777 dev_priv->workarounds.reg[idx].value = val;
778 dev_priv->workarounds.reg[idx].mask = mask;
779
780 dev_priv->workarounds.count++;
781
782 return 0;
783}
784
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100785#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000786 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300787 if (r) \
788 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100789 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300790
791#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000792 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300793
794#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000795 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300796
Damien Lespiau98533252014-12-08 17:33:51 +0000797#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300799
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000800#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
801#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000803#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300804
805static int bdw_init_workarounds(struct intel_engine_cs *ring)
806{
807 struct drm_device *dev = ring->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300810 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
811
Ville Syrjälä2441f872015-06-02 15:37:37 +0300812 /* WaDisableAsyncFlipPerfMode:bdw */
813 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
814
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700816 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300817 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
818 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
819 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100820
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700821 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300822 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
823 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100824
Mika Kuoppala72253422014-10-07 17:21:26 +0300825 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
826 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100827
828 /* Use Force Non-Coherent whenever executing a 3D context. This is a
829 * workaround for for a possible hang in the unlikely event a TLB
830 * invalidation occurs during a PSD flush.
831 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300832 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000833 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300834 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000835 /* WaForceContextSaveRestoreNonCoherent:bdw */
836 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
837 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000838 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000839 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300840 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100841
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800842 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
843 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
844 * polygons in the same 8x4 pixel/sample area to be processed without
845 * stalling waiting for the earlier ones to write to Hierarchical Z
846 * buffer."
847 *
848 * This optimization is off by default for Broadwell; turn it on.
849 */
850 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
851
Arun Siluvery86d7f232014-08-26 14:44:50 +0100852 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300853 WA_SET_BIT_MASKED(CACHE_MODE_1,
854 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100855
856 /*
857 * BSpec recommends 8x4 when MSAA is used,
858 * however in practice 16x4 seems fastest.
859 *
860 * Note that PS/WM thread counts depend on the WIZ hashing
861 * disable bit, which we don't touch here, but it's good
862 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
863 */
Damien Lespiau98533252014-12-08 17:33:51 +0000864 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
865 GEN6_WIZ_HASHING_MASK,
866 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100867
Arun Siluvery86d7f232014-08-26 14:44:50 +0100868 return 0;
869}
870
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300871static int chv_init_workarounds(struct intel_engine_cs *ring)
872{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300873 struct drm_device *dev = ring->dev;
874 struct drm_i915_private *dev_priv = dev->dev_private;
875
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300876 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
877
Ville Syrjälä2441f872015-06-02 15:37:37 +0300878 /* WaDisableAsyncFlipPerfMode:chv */
879 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
880
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300881 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300882 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300883 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000884 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
885 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300886
Arun Siluvery952890092014-10-28 18:33:14 +0000887 /* Use Force Non-Coherent whenever executing a 3D context. This is a
888 * workaround for a possible hang in the unlikely event a TLB
889 * invalidation occurs during a PSD flush.
890 */
891 /* WaForceEnableNonCoherent:chv */
892 /* WaHdcDisableFetchWhenMasked:chv */
893 WA_SET_BIT_MASKED(HDC_CHICKEN0,
894 HDC_FORCE_NON_COHERENT |
895 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
896
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800897 /* According to the CACHE_MODE_0 default value documentation, some
898 * CHV platforms disable this optimization by default. Turn it on.
899 */
900 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
901
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200902 /* Wa4x4STCOptimizationDisable:chv */
903 WA_SET_BIT_MASKED(CACHE_MODE_1,
904 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
905
Kenneth Graunked60de812015-01-10 18:02:22 -0800906 /* Improve HiZ throughput on CHV. */
907 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
908
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200909 /*
910 * BSpec recommends 8x4 when MSAA is used,
911 * however in practice 16x4 seems fastest.
912 *
913 * Note that PS/WM thread counts depend on the WIZ hashing
914 * disable bit, which we don't touch here, but it's good
915 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
916 */
917 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
918 GEN6_WIZ_HASHING_MASK,
919 GEN6_WIZ_HASHING_16x4);
920
Mika Kuoppala72253422014-10-07 17:21:26 +0300921 return 0;
922}
923
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000924static int gen9_init_workarounds(struct intel_engine_cs *ring)
925{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000926 struct drm_device *dev = ring->dev;
927 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300928 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000929
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100930 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000931 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
932 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
933
Nick Hoatha119a6e2015-05-07 14:15:30 +0100934 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000935 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
936 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
937
Nick Hoathd2a31db2015-05-07 14:15:31 +0100938 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
939 INTEL_REVID(dev) == SKL_REVID_B0)) ||
940 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
941 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000942 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
943 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000944 }
945
Nick Hoatha13d2152015-05-07 14:15:32 +0100946 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
947 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
948 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000949 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
950 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100951 /*
952 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
953 * but we do that in per ctx batchbuffer as there is an issue
954 * with this register not getting restored on ctx restore
955 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000956 }
957
Nick Hoath27a1b682015-05-07 14:15:33 +0100958 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
959 IS_BROXTON(dev)) {
960 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000961 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
962 GEN9_ENABLE_YV12_BUGFIX);
963 }
964
Nick Hoath50683682015-05-07 14:15:35 +0100965 /* Wa4x4STCOptimizationDisable:skl,bxt */
Hoath, Nicholas18404812015-02-05 10:47:23 +0000966 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
967
Nick Hoath27160c92015-05-07 14:15:36 +0100968 /* WaDisablePartialResolveInVc:skl,bxt */
Damien Lespiau9370cd92015-02-09 19:33:17 +0000969 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
970
Nick Hoath16be17a2015-05-07 14:15:37 +0100971 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000972 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
973 GEN9_CCS_TLB_PREFETCH_ENABLE);
974
Imre Deak5a2ae952015-05-19 15:04:59 +0300975 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
976 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
977 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200978 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
979 PIXEL_MASK_CAMMING_DISABLE);
980
Imre Deak8ea6f892015-05-19 17:05:42 +0300981 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
982 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
983 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
984 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
985 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
986 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
987
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000988 return 0;
989}
990
Damien Lespiaub7668792015-02-14 18:30:29 +0000991static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000992{
Damien Lespiaub7668792015-02-14 18:30:29 +0000993 struct drm_device *dev = ring->dev;
994 struct drm_i915_private *dev_priv = dev->dev_private;
995 u8 vals[3] = { 0, 0, 0 };
996 unsigned int i;
997
998 for (i = 0; i < 3; i++) {
999 u8 ss;
1000
1001 /*
1002 * Only consider slices where one, and only one, subslice has 7
1003 * EUs
1004 */
1005 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1006 continue;
1007
1008 /*
1009 * subslice_7eu[i] != 0 (because of the check above) and
1010 * ss_max == 4 (maximum number of subslices possible per slice)
1011 *
1012 * -> 0 <= ss <= 3;
1013 */
1014 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1015 vals[i] = 3 - ss;
1016 }
1017
1018 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1019 return 0;
1020
1021 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1022 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1023 GEN9_IZ_HASHING_MASK(2) |
1024 GEN9_IZ_HASHING_MASK(1) |
1025 GEN9_IZ_HASHING_MASK(0),
1026 GEN9_IZ_HASHING(2, vals[2]) |
1027 GEN9_IZ_HASHING(1, vals[1]) |
1028 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001029
Mika Kuoppala72253422014-10-07 17:21:26 +03001030 return 0;
1031}
1032
Damien Lespiaub7668792015-02-14 18:30:29 +00001033
Damien Lespiau8d205492015-02-09 19:33:15 +00001034static int skl_init_workarounds(struct intel_engine_cs *ring)
1035{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001036 struct drm_device *dev = ring->dev;
1037 struct drm_i915_private *dev_priv = dev->dev_private;
1038
Damien Lespiau8d205492015-02-09 19:33:15 +00001039 gen9_init_workarounds(ring);
1040
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001041 /* WaDisablePowerCompilerClockGating:skl */
1042 if (INTEL_REVID(dev) == SKL_REVID_B0)
1043 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1044 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1045
Nick Hoathb62adbd2015-05-07 14:15:34 +01001046 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1047 /*
1048 *Use Force Non-Coherent whenever executing a 3D context. This
1049 * is a workaround for a possible hang in the unlikely event
1050 * a TLB invalidation occurs during a PSD flush.
1051 */
1052 /* WaForceEnableNonCoherent:skl */
1053 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1054 HDC_FORCE_NON_COHERENT);
1055 }
1056
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001057 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1058 INTEL_REVID(dev) == SKL_REVID_D0)
1059 /* WaBarrierPerformanceFixDisable:skl */
1060 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1061 HDC_FENCE_DEST_SLM_DISABLE |
1062 HDC_BARRIER_PERFORMANCE_DISABLE);
1063
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001064 /* WaDisableSbeCacheDispatchPortSharing:skl */
1065 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1066 WA_SET_BIT_MASKED(
1067 GEN7_HALF_SLICE_CHICKEN1,
1068 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1069 }
1070
Damien Lespiaub7668792015-02-14 18:30:29 +00001071 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001072}
1073
Nick Hoathcae04372015-03-17 11:39:38 +02001074static int bxt_init_workarounds(struct intel_engine_cs *ring)
1075{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001076 struct drm_device *dev = ring->dev;
1077 struct drm_i915_private *dev_priv = dev->dev_private;
1078
Nick Hoathcae04372015-03-17 11:39:38 +02001079 gen9_init_workarounds(ring);
1080
Nick Hoathdfb601e2015-04-10 13:12:24 +01001081 /* WaDisableThreadStallDopClockGating:bxt */
1082 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1083 STALL_DOP_GATING_DISABLE);
1084
Nick Hoath983b4b92015-04-10 13:12:25 +01001085 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1086 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1087 WA_SET_BIT_MASKED(
1088 GEN7_HALF_SLICE_CHICKEN1,
1089 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1090 }
1091
Nick Hoathcae04372015-03-17 11:39:38 +02001092 return 0;
1093}
1094
Michel Thierry771b9a52014-11-11 16:47:33 +00001095int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001096{
1097 struct drm_device *dev = ring->dev;
1098 struct drm_i915_private *dev_priv = dev->dev_private;
1099
1100 WARN_ON(ring->id != RCS);
1101
1102 dev_priv->workarounds.count = 0;
1103
1104 if (IS_BROADWELL(dev))
1105 return bdw_init_workarounds(ring);
1106
1107 if (IS_CHERRYVIEW(dev))
1108 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001109
Damien Lespiau8d205492015-02-09 19:33:15 +00001110 if (IS_SKYLAKE(dev))
1111 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001112
1113 if (IS_BROXTON(dev))
1114 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001115
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001116 return 0;
1117}
1118
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001119static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001120{
Chris Wilson78501ea2010-10-27 12:18:21 +01001121 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001122 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001123 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001124 if (ret)
1125 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001126
Akash Goel61a563a2014-03-25 18:01:50 +05301127 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1128 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001129 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001130
1131 /* We need to disable the AsyncFlip performance optimisations in order
1132 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1133 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001134 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001135 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001136 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001137 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001138 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1139
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001140 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301141 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001142 if (INTEL_INFO(dev)->gen == 6)
1143 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001144 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001145
Akash Goel01fa0302014-03-24 23:00:04 +05301146 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001147 if (IS_GEN7(dev))
1148 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301149 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001150 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001151
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001152 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001153 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1154 * "If this bit is set, STCunit will have LRA as replacement
1155 * policy. [...] This bit must be reset. LRA replacement
1156 * policy is not supported."
1157 */
1158 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001159 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001160 }
1161
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001162 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001163 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001164
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001165 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001166 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001167
Mika Kuoppala72253422014-10-07 17:21:26 +03001168 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001169}
1170
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001171static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001172{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001173 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001174 struct drm_i915_private *dev_priv = dev->dev_private;
1175
1176 if (dev_priv->semaphore_obj) {
1177 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1178 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1179 dev_priv->semaphore_obj = NULL;
1180 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001181
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001182 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001183}
1184
John Harrisonf7169682015-05-29 17:44:05 +01001185static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001186 unsigned int num_dwords)
1187{
1188#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001189 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001190 struct drm_device *dev = signaller->dev;
1191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 struct intel_engine_cs *waiter;
1193 int i, ret, num_rings;
1194
1195 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1196 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1197#undef MBOX_UPDATE_DWORDS
1198
John Harrison5fb9de12015-05-29 17:44:07 +01001199 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001200 if (ret)
1201 return ret;
1202
1203 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001204 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001205 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1206 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1207 continue;
1208
John Harrisonf7169682015-05-29 17:44:05 +01001209 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001210 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1211 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1212 PIPE_CONTROL_QW_WRITE |
1213 PIPE_CONTROL_FLUSH_ENABLE);
1214 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1215 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001216 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001217 intel_ring_emit(signaller, 0);
1218 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1219 MI_SEMAPHORE_TARGET(waiter->id));
1220 intel_ring_emit(signaller, 0);
1221 }
1222
1223 return 0;
1224}
1225
John Harrisonf7169682015-05-29 17:44:05 +01001226static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001227 unsigned int num_dwords)
1228{
1229#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001230 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001231 struct drm_device *dev = signaller->dev;
1232 struct drm_i915_private *dev_priv = dev->dev_private;
1233 struct intel_engine_cs *waiter;
1234 int i, ret, num_rings;
1235
1236 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1237 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1238#undef MBOX_UPDATE_DWORDS
1239
John Harrison5fb9de12015-05-29 17:44:07 +01001240 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001241 if (ret)
1242 return ret;
1243
1244 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001245 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001246 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1247 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1248 continue;
1249
John Harrisonf7169682015-05-29 17:44:05 +01001250 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001251 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1252 MI_FLUSH_DW_OP_STOREDW);
1253 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1254 MI_FLUSH_DW_USE_GTT);
1255 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001256 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001257 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1258 MI_SEMAPHORE_TARGET(waiter->id));
1259 intel_ring_emit(signaller, 0);
1260 }
1261
1262 return 0;
1263}
1264
John Harrisonf7169682015-05-29 17:44:05 +01001265static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001266 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001267{
John Harrisonf7169682015-05-29 17:44:05 +01001268 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001269 struct drm_device *dev = signaller->dev;
1270 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001271 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001272 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001273
Ben Widawskya1444b72014-06-30 09:53:35 -07001274#define MBOX_UPDATE_DWORDS 3
1275 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1276 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1277#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001278
John Harrison5fb9de12015-05-29 17:44:07 +01001279 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001280 if (ret)
1281 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001282
Ben Widawsky78325f22014-04-29 14:52:29 -07001283 for_each_ring(useless, dev_priv, i) {
1284 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1285 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001286 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001287 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1288 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001289 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001290 }
1291 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001292
Ben Widawskya1444b72014-06-30 09:53:35 -07001293 /* If num_dwords was rounded, make sure the tail pointer is correct */
1294 if (num_rings % 2 == 0)
1295 intel_ring_emit(signaller, MI_NOOP);
1296
Ben Widawsky024a43e2014-04-29 14:52:30 -07001297 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001298}
1299
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001300/**
1301 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001302 *
1303 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001304 *
1305 * Update the mailbox registers in the *other* rings with the current seqno.
1306 * This acts like a signal in the canonical semaphore.
1307 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001308static int
John Harrisonee044a82015-05-29 17:44:00 +01001309gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001310{
John Harrisonee044a82015-05-29 17:44:00 +01001311 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001312 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001313
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001314 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001315 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001316 else
John Harrison5fb9de12015-05-29 17:44:07 +01001317 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001318
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001319 if (ret)
1320 return ret;
1321
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001322 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1323 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001324 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001325 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001326 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001327
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001328 return 0;
1329}
1330
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001331static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1332 u32 seqno)
1333{
1334 struct drm_i915_private *dev_priv = dev->dev_private;
1335 return dev_priv->last_seqno < seqno;
1336}
1337
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001338/**
1339 * intel_ring_sync - sync the waiter to the signaller on seqno
1340 *
1341 * @waiter - ring that is waiting
1342 * @signaller - ring which has, or will signal
1343 * @seqno - seqno which the waiter will block on
1344 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001345
1346static int
John Harrison599d9242015-05-29 17:44:04 +01001347gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001348 struct intel_engine_cs *signaller,
1349 u32 seqno)
1350{
John Harrison599d9242015-05-29 17:44:04 +01001351 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001352 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1353 int ret;
1354
John Harrison5fb9de12015-05-29 17:44:07 +01001355 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001356 if (ret)
1357 return ret;
1358
1359 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1360 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001361 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001362 MI_SEMAPHORE_SAD_GTE_SDD);
1363 intel_ring_emit(waiter, seqno);
1364 intel_ring_emit(waiter,
1365 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1366 intel_ring_emit(waiter,
1367 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1368 intel_ring_advance(waiter);
1369 return 0;
1370}
1371
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001372static int
John Harrison599d9242015-05-29 17:44:04 +01001373gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001374 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001375 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001376{
John Harrison599d9242015-05-29 17:44:04 +01001377 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001378 u32 dw1 = MI_SEMAPHORE_MBOX |
1379 MI_SEMAPHORE_COMPARE |
1380 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001381 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1382 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001383
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001384 /* Throughout all of the GEM code, seqno passed implies our current
1385 * seqno is >= the last seqno executed. However for hardware the
1386 * comparison is strictly greater than.
1387 */
1388 seqno -= 1;
1389
Ben Widawskyebc348b2014-04-29 14:52:28 -07001390 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001391
John Harrison5fb9de12015-05-29 17:44:07 +01001392 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001393 if (ret)
1394 return ret;
1395
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001396 /* If seqno wrap happened, omit the wait with no-ops */
1397 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001398 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001399 intel_ring_emit(waiter, seqno);
1400 intel_ring_emit(waiter, 0);
1401 intel_ring_emit(waiter, MI_NOOP);
1402 } else {
1403 intel_ring_emit(waiter, MI_NOOP);
1404 intel_ring_emit(waiter, MI_NOOP);
1405 intel_ring_emit(waiter, MI_NOOP);
1406 intel_ring_emit(waiter, MI_NOOP);
1407 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001408 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001409
1410 return 0;
1411}
1412
Chris Wilsonc6df5412010-12-15 09:56:50 +00001413#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1414do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001415 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1416 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001417 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1418 intel_ring_emit(ring__, 0); \
1419 intel_ring_emit(ring__, 0); \
1420} while (0)
1421
1422static int
John Harrisonee044a82015-05-29 17:44:00 +01001423pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001424{
John Harrisonee044a82015-05-29 17:44:00 +01001425 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001426 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001427 int ret;
1428
1429 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1430 * incoherent with writes to memory, i.e. completely fubar,
1431 * so we need to use PIPE_NOTIFY instead.
1432 *
1433 * However, we also need to workaround the qword write
1434 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1435 * memory before requesting an interrupt.
1436 */
John Harrison5fb9de12015-05-29 17:44:07 +01001437 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001438 if (ret)
1439 return ret;
1440
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001441 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001442 PIPE_CONTROL_WRITE_FLUSH |
1443 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001444 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001445 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001446 intel_ring_emit(ring, 0);
1447 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001448 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001449 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001450 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001451 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001452 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001453 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001454 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001455 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001456 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001457 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001458
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001459 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001460 PIPE_CONTROL_WRITE_FLUSH |
1461 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001462 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001463 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001464 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001465 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001466 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001467
Chris Wilsonc6df5412010-12-15 09:56:50 +00001468 return 0;
1469}
1470
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001471static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001472gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001473{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001474 /* Workaround to force correct ordering between irq and seqno writes on
1475 * ivb (and maybe also on snb) by reading from a CS register (like
1476 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001477 if (!lazy_coherency) {
1478 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1479 POSTING_READ(RING_ACTHD(ring->mmio_base));
1480 }
1481
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001482 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1483}
1484
1485static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001486ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001487{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001488 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1489}
1490
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001491static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001492ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001493{
1494 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1495}
1496
Chris Wilsonc6df5412010-12-15 09:56:50 +00001497static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001498pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001499{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001500 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001501}
1502
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001503static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001504pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001505{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001506 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001507}
1508
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001509static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001510gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001511{
1512 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001513 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001514 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001515
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001516 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001517 return false;
1518
Chris Wilson7338aef2012-04-24 21:48:47 +01001519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001520 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001521 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001522 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001523
1524 return true;
1525}
1526
1527static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001528gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001529{
1530 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001531 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001532 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001533
Chris Wilson7338aef2012-04-24 21:48:47 +01001534 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001535 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001536 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001537 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001538}
1539
1540static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001541i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001542{
Chris Wilson78501ea2010-10-27 12:18:21 +01001543 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001544 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001545 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001546
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001547 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001548 return false;
1549
Chris Wilson7338aef2012-04-24 21:48:47 +01001550 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001551 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001552 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1553 I915_WRITE(IMR, dev_priv->irq_mask);
1554 POSTING_READ(IMR);
1555 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001556 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001557
1558 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001559}
1560
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001561static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001562i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001563{
Chris Wilson78501ea2010-10-27 12:18:21 +01001564 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001565 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001566 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001567
Chris Wilson7338aef2012-04-24 21:48:47 +01001568 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001569 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001570 dev_priv->irq_mask |= ring->irq_enable_mask;
1571 I915_WRITE(IMR, dev_priv->irq_mask);
1572 POSTING_READ(IMR);
1573 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001574 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001575}
1576
Chris Wilsonc2798b12012-04-22 21:13:57 +01001577static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001578i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001579{
1580 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001581 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001582 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001583
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001584 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001585 return false;
1586
Chris Wilson7338aef2012-04-24 21:48:47 +01001587 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001588 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001589 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1590 I915_WRITE16(IMR, dev_priv->irq_mask);
1591 POSTING_READ16(IMR);
1592 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001593 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001594
1595 return true;
1596}
1597
1598static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001599i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001600{
1601 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001602 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001603 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001604
Chris Wilson7338aef2012-04-24 21:48:47 +01001605 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001606 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001607 dev_priv->irq_mask |= ring->irq_enable_mask;
1608 I915_WRITE16(IMR, dev_priv->irq_mask);
1609 POSTING_READ16(IMR);
1610 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001611 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001612}
1613
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001614static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001615bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001616 u32 invalidate_domains,
1617 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001618{
John Harrisona84c3ae2015-05-29 17:43:57 +01001619 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001620 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001621
John Harrison5fb9de12015-05-29 17:44:07 +01001622 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001623 if (ret)
1624 return ret;
1625
1626 intel_ring_emit(ring, MI_FLUSH);
1627 intel_ring_emit(ring, MI_NOOP);
1628 intel_ring_advance(ring);
1629 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001630}
1631
Chris Wilson3cce4692010-10-27 16:11:02 +01001632static int
John Harrisonee044a82015-05-29 17:44:00 +01001633i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001634{
John Harrisonee044a82015-05-29 17:44:00 +01001635 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001636 int ret;
1637
John Harrison5fb9de12015-05-29 17:44:07 +01001638 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001639 if (ret)
1640 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001641
Chris Wilson3cce4692010-10-27 16:11:02 +01001642 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1643 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001644 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001645 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001646 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001647
Chris Wilson3cce4692010-10-27 16:11:02 +01001648 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001649}
1650
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001651static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001652gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001653{
1654 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001655 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001656 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001657
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001658 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1659 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001660
Chris Wilson7338aef2012-04-24 21:48:47 +01001661 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001662 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001663 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001664 I915_WRITE_IMR(ring,
1665 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001666 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001667 else
1668 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001669 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001670 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001671 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001672
1673 return true;
1674}
1675
1676static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001677gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001678{
1679 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001680 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001681 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001682
Chris Wilson7338aef2012-04-24 21:48:47 +01001683 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001684 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001685 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001686 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001687 else
1688 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001689 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001690 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001691 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001692}
1693
Ben Widawskya19d2932013-05-28 19:22:30 -07001694static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001695hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001696{
1697 struct drm_device *dev = ring->dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 unsigned long flags;
1700
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001701 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001702 return false;
1703
Daniel Vetter59cdb632013-07-04 23:35:28 +02001704 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001705 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001706 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001707 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001708 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001709 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001710
1711 return true;
1712}
1713
1714static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001715hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001716{
1717 struct drm_device *dev = ring->dev;
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719 unsigned long flags;
1720
Daniel Vetter59cdb632013-07-04 23:35:28 +02001721 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001722 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001723 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001724 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001725 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001726 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001727}
1728
Ben Widawskyabd58f02013-11-02 21:07:09 -07001729static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001730gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001731{
1732 struct drm_device *dev = ring->dev;
1733 struct drm_i915_private *dev_priv = dev->dev_private;
1734 unsigned long flags;
1735
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001736 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001737 return false;
1738
1739 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1740 if (ring->irq_refcount++ == 0) {
1741 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1742 I915_WRITE_IMR(ring,
1743 ~(ring->irq_enable_mask |
1744 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1745 } else {
1746 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1747 }
1748 POSTING_READ(RING_IMR(ring->mmio_base));
1749 }
1750 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1751
1752 return true;
1753}
1754
1755static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001756gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001757{
1758 struct drm_device *dev = ring->dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 unsigned long flags;
1761
1762 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1763 if (--ring->irq_refcount == 0) {
1764 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1765 I915_WRITE_IMR(ring,
1766 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1767 } else {
1768 I915_WRITE_IMR(ring, ~0);
1769 }
1770 POSTING_READ(RING_IMR(ring->mmio_base));
1771 }
1772 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1773}
1774
Zou Nan haid1b851f2010-05-21 09:08:57 +08001775static int
John Harrison53fddaf2015-05-29 17:44:02 +01001776i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001777 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001778 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001779{
John Harrison53fddaf2015-05-29 17:44:02 +01001780 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001781 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001782
John Harrison5fb9de12015-05-29 17:44:07 +01001783 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001784 if (ret)
1785 return ret;
1786
Chris Wilson78501ea2010-10-27 12:18:21 +01001787 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001788 MI_BATCH_BUFFER_START |
1789 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001790 (dispatch_flags & I915_DISPATCH_SECURE ?
1791 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001792 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001793 intel_ring_advance(ring);
1794
Zou Nan haid1b851f2010-05-21 09:08:57 +08001795 return 0;
1796}
1797
Daniel Vetterb45305f2012-12-17 16:21:27 +01001798/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1799#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001800#define I830_TLB_ENTRIES (2)
1801#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001802static int
John Harrison53fddaf2015-05-29 17:44:02 +01001803i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001804 u64 offset, u32 len,
1805 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001806{
John Harrison53fddaf2015-05-29 17:44:02 +01001807 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001808 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001809 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001810
John Harrison5fb9de12015-05-29 17:44:07 +01001811 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001812 if (ret)
1813 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001814
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001815 /* Evict the invalid PTE TLBs */
1816 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1817 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1818 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1819 intel_ring_emit(ring, cs_offset);
1820 intel_ring_emit(ring, 0xdeadbeef);
1821 intel_ring_emit(ring, MI_NOOP);
1822 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001823
John Harrison8e004ef2015-02-13 11:48:10 +00001824 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001825 if (len > I830_BATCH_LIMIT)
1826 return -ENOSPC;
1827
John Harrison5fb9de12015-05-29 17:44:07 +01001828 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001829 if (ret)
1830 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001831
1832 /* Blit the batch (which has now all relocs applied) to the
1833 * stable batch scratch bo area (so that the CS never
1834 * stumbles over its tlb invalidation bug) ...
1835 */
1836 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1837 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001838 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001839 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001840 intel_ring_emit(ring, 4096);
1841 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001842
Daniel Vetterb45305f2012-12-17 16:21:27 +01001843 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001844 intel_ring_emit(ring, MI_NOOP);
1845 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001846
1847 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001848 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001849 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001850
John Harrison5fb9de12015-05-29 17:44:07 +01001851 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001852 if (ret)
1853 return ret;
1854
1855 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001856 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1857 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001858 intel_ring_emit(ring, offset + len - 8);
1859 intel_ring_emit(ring, MI_NOOP);
1860 intel_ring_advance(ring);
1861
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001862 return 0;
1863}
1864
1865static int
John Harrison53fddaf2015-05-29 17:44:02 +01001866i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001867 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001868 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001869{
John Harrison53fddaf2015-05-29 17:44:02 +01001870 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001871 int ret;
1872
John Harrison5fb9de12015-05-29 17:44:07 +01001873 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001874 if (ret)
1875 return ret;
1876
Chris Wilson65f56872012-04-17 16:38:12 +01001877 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001878 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1879 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001880 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001881
Eric Anholt62fdfea2010-05-21 13:26:39 -07001882 return 0;
1883}
1884
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001885static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001886{
Chris Wilson05394f32010-11-08 19:18:58 +00001887 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001888
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001889 obj = ring->status_page.obj;
1890 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001891 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001892
Chris Wilson9da3da62012-06-01 15:20:22 +01001893 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001894 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001895 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001896 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001897}
1898
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001899static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001900{
Chris Wilson05394f32010-11-08 19:18:58 +00001901 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001902
Chris Wilsone3efda42014-04-09 09:19:41 +01001903 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001904 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001905 int ret;
1906
1907 obj = i915_gem_alloc_object(ring->dev, 4096);
1908 if (obj == NULL) {
1909 DRM_ERROR("Failed to allocate status page\n");
1910 return -ENOMEM;
1911 }
1912
1913 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1914 if (ret)
1915 goto err_unref;
1916
Chris Wilson1f767e02014-07-03 17:33:03 -04001917 flags = 0;
1918 if (!HAS_LLC(ring->dev))
1919 /* On g33, we cannot place HWS above 256MiB, so
1920 * restrict its pinning to the low mappable arena.
1921 * Though this restriction is not documented for
1922 * gen4, gen5, or byt, they also behave similarly
1923 * and hang if the HWS is placed at the top of the
1924 * GTT. To generalise, it appears that all !llc
1925 * platforms have issues with us placing the HWS
1926 * above the mappable region (even though we never
1927 * actualy map it).
1928 */
1929 flags |= PIN_MAPPABLE;
1930 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001931 if (ret) {
1932err_unref:
1933 drm_gem_object_unreference(&obj->base);
1934 return ret;
1935 }
1936
1937 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001938 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001939
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001940 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001941 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001942 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001944 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1945 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001946
1947 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001948}
1949
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001950static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001951{
1952 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001953
1954 if (!dev_priv->status_page_dmah) {
1955 dev_priv->status_page_dmah =
1956 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1957 if (!dev_priv->status_page_dmah)
1958 return -ENOMEM;
1959 }
1960
Chris Wilson6b8294a2012-11-16 11:43:20 +00001961 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1962 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1963
1964 return 0;
1965}
1966
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001967void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1968{
1969 iounmap(ringbuf->virtual_start);
1970 ringbuf->virtual_start = NULL;
1971 i915_gem_object_ggtt_unpin(ringbuf->obj);
1972}
1973
1974int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1975 struct intel_ringbuffer *ringbuf)
1976{
1977 struct drm_i915_private *dev_priv = to_i915(dev);
1978 struct drm_i915_gem_object *obj = ringbuf->obj;
1979 int ret;
1980
1981 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1982 if (ret)
1983 return ret;
1984
1985 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1986 if (ret) {
1987 i915_gem_object_ggtt_unpin(obj);
1988 return ret;
1989 }
1990
1991 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1992 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1993 if (ringbuf->virtual_start == NULL) {
1994 i915_gem_object_ggtt_unpin(obj);
1995 return -EINVAL;
1996 }
1997
1998 return 0;
1999}
2000
Oscar Mateo84c23772014-07-24 17:04:15 +01002001void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002002{
Oscar Mateo2919d292014-07-03 16:28:02 +01002003 drm_gem_object_unreference(&ringbuf->obj->base);
2004 ringbuf->obj = NULL;
2005}
2006
Oscar Mateo84c23772014-07-24 17:04:15 +01002007int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2008 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002009{
Chris Wilsone3efda42014-04-09 09:19:41 +01002010 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002011
2012 obj = NULL;
2013 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002014 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002015 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002016 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002017 if (obj == NULL)
2018 return -ENOMEM;
2019
Akash Goel24f3a8c2014-06-17 10:59:42 +05302020 /* mark ring buffers as read-only from GPU side by default */
2021 obj->gt_ro = 1;
2022
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002023 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002024
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002025 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002026}
2027
Ben Widawskyc43b5632012-04-16 14:07:40 -07002028static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002029 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002030{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002031 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002032 int ret;
2033
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002034 WARN_ON(ring->buffer);
2035
2036 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2037 if (!ringbuf)
2038 return -ENOMEM;
2039 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002040
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002041 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002042 INIT_LIST_HEAD(&ring->active_list);
2043 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002044 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002045 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002046 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002047 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002048 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002049
Chris Wilsonb259f672011-03-29 13:19:09 +01002050 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002051
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002052 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002053 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002054 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002055 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002056 } else {
2057 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002058 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002059 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002060 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002061 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002062
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002063 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002064
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002065 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2066 if (ret) {
2067 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2068 ring->name, ret);
2069 goto error;
2070 }
2071
2072 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2073 if (ret) {
2074 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2075 ring->name, ret);
2076 intel_destroy_ringbuffer_obj(ringbuf);
2077 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002078 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002079
Chris Wilson55249ba2010-12-22 14:04:47 +00002080 /* Workaround an erratum on the i830 which causes a hang if
2081 * the TAIL pointer points to within the last 2 cachelines
2082 * of the buffer.
2083 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002084 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002085 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002086 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002087
Brad Volkin44e895a2014-05-10 14:10:43 -07002088 ret = i915_cmd_parser_init_ring(ring);
2089 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002090 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002091
Oscar Mateo8ee14972014-05-22 14:13:34 +01002092 return 0;
2093
2094error:
2095 kfree(ringbuf);
2096 ring->buffer = NULL;
2097 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002098}
2099
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002100void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002101{
John Harrison6402c332014-10-31 12:00:26 +00002102 struct drm_i915_private *dev_priv;
2103 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002104
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002105 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002106 return;
2107
John Harrison6402c332014-10-31 12:00:26 +00002108 dev_priv = to_i915(ring->dev);
2109 ringbuf = ring->buffer;
2110
Chris Wilsone3efda42014-04-09 09:19:41 +01002111 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002112 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002113
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002114 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002115 intel_destroy_ringbuffer_obj(ringbuf);
Chris Wilson78501ea2010-10-27 12:18:21 +01002116
Zou Nan hai8d192152010-11-02 16:31:01 +08002117 if (ring->cleanup)
2118 ring->cleanup(ring);
2119
Chris Wilson78501ea2010-10-27 12:18:21 +01002120 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002121
2122 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002123 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002124
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002125 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002126 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002127}
2128
Chris Wilson595e1ee2015-04-07 16:20:51 +01002129static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002130{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002131 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002132 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002133 unsigned space;
2134 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002135
Dave Gordonebd0fd42014-11-27 11:22:49 +00002136 if (intel_ring_space(ringbuf) >= n)
2137 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002138
John Harrison79bbcc22015-06-30 12:40:55 +01002139 /* The whole point of reserving space is to not wait! */
2140 WARN_ON(ringbuf->reserved_in_use);
2141
Chris Wilsona71d8d92012-02-15 11:25:36 +00002142 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002143 space = __intel_ring_space(request->postfix, ringbuf->tail,
2144 ringbuf->size);
2145 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002146 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002147 }
2148
Chris Wilson595e1ee2015-04-07 16:20:51 +01002149 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002150 return -ENOSPC;
2151
Daniel Vettera4b3a572014-11-26 14:17:05 +01002152 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002153 if (ret)
2154 return ret;
2155
Chris Wilsonb4716182015-04-27 13:41:17 +01002156 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002157 return 0;
2158}
2159
John Harrison79bbcc22015-06-30 12:40:55 +01002160static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002161{
2162 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002163 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002164
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002165 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002166 rem /= 4;
2167 while (rem--)
2168 iowrite32(MI_NOOP, virt++);
2169
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002170 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002171 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002172}
2173
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002174int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002175{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002176 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002177
Chris Wilson3e960502012-11-27 16:22:54 +00002178 /* Wait upon the last request to be completed */
2179 if (list_empty(&ring->request_list))
2180 return 0;
2181
Daniel Vettera4b3a572014-11-26 14:17:05 +01002182 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002183 struct drm_i915_gem_request,
2184 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002185
Chris Wilsonb4716182015-04-27 13:41:17 +01002186 /* Make sure we do not trigger any retires */
2187 return __i915_wait_request(req,
2188 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2189 to_i915(ring->dev)->mm.interruptible,
2190 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002191}
2192
John Harrison6689cb22015-03-19 12:30:08 +00002193int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002194{
John Harrison6689cb22015-03-19 12:30:08 +00002195 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002196 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002197}
2198
John Harrisonccd98fe2015-05-29 17:44:09 +01002199int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2200{
2201 /*
2202 * The first call merely notes the reserve request and is common for
2203 * all back ends. The subsequent localised _begin() call actually
2204 * ensures that the reservation is available. Without the begin, if
2205 * the request creator immediately submitted the request without
2206 * adding any commands to it then there might not actually be
2207 * sufficient room for the submission commands.
2208 */
2209 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2210
2211 return intel_ring_begin(request, 0);
2212}
2213
John Harrison29b1b412015-06-18 13:10:09 +01002214void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2215{
John Harrisonccd98fe2015-05-29 17:44:09 +01002216 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002217 WARN_ON(ringbuf->reserved_in_use);
2218
2219 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002220}
2221
2222void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2223{
2224 WARN_ON(ringbuf->reserved_in_use);
2225
2226 ringbuf->reserved_size = 0;
2227 ringbuf->reserved_in_use = false;
2228}
2229
2230void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2231{
2232 WARN_ON(ringbuf->reserved_in_use);
2233
2234 ringbuf->reserved_in_use = true;
2235 ringbuf->reserved_tail = ringbuf->tail;
2236}
2237
2238void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2239{
2240 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002241 if (ringbuf->tail > ringbuf->reserved_tail) {
2242 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2243 "request reserved size too small: %d vs %d!\n",
2244 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2245 } else {
2246 /*
2247 * The ring was wrapped while the reserved space was in use.
2248 * That means that some unknown amount of the ring tail was
2249 * no-op filled and skipped. Thus simply adding the ring size
2250 * to the tail and doing the above space check will not work.
2251 * Rather than attempt to track how much tail was skipped,
2252 * it is much simpler to say that also skipping the sanity
2253 * check every once in a while is not a big issue.
2254 */
2255 }
John Harrison29b1b412015-06-18 13:10:09 +01002256
2257 ringbuf->reserved_size = 0;
2258 ringbuf->reserved_in_use = false;
2259}
2260
2261static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002262{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002263 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002264 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2265 int remain_actual = ringbuf->size - ringbuf->tail;
2266 int ret, total_bytes, wait_bytes = 0;
2267 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002268
John Harrison79bbcc22015-06-30 12:40:55 +01002269 if (ringbuf->reserved_in_use)
2270 total_bytes = bytes;
2271 else
2272 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002273
John Harrison79bbcc22015-06-30 12:40:55 +01002274 if (unlikely(bytes > remain_usable)) {
2275 /*
2276 * Not enough space for the basic request. So need to flush
2277 * out the remainder and then wait for base + reserved.
2278 */
2279 wait_bytes = remain_actual + total_bytes;
2280 need_wrap = true;
2281 } else {
2282 if (unlikely(total_bytes > remain_usable)) {
2283 /*
2284 * The base request will fit but the reserved space
2285 * falls off the end. So only need to to wait for the
2286 * reserved size after flushing out the remainder.
2287 */
2288 wait_bytes = remain_actual + ringbuf->reserved_size;
2289 need_wrap = true;
2290 } else if (total_bytes > ringbuf->space) {
2291 /* No wrapping required, just waiting. */
2292 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002293 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002294 }
2295
John Harrison79bbcc22015-06-30 12:40:55 +01002296 if (wait_bytes) {
2297 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002298 if (unlikely(ret))
2299 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002300
2301 if (need_wrap)
2302 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002303 }
2304
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002305 return 0;
2306}
2307
John Harrison5fb9de12015-05-29 17:44:07 +01002308int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002309 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002310{
John Harrison5fb9de12015-05-29 17:44:07 +01002311 struct intel_engine_cs *ring;
2312 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002313 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002314
John Harrison5fb9de12015-05-29 17:44:07 +01002315 WARN_ON(req == NULL);
2316 ring = req->ring;
2317 dev_priv = ring->dev->dev_private;
2318
Daniel Vetter33196de2012-11-14 17:14:05 +01002319 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2320 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002321 if (ret)
2322 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002323
Chris Wilson304d6952014-01-02 14:32:35 +00002324 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2325 if (ret)
2326 return ret;
2327
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002328 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002329 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002330}
2331
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002332/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002333int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002334{
John Harrisonbba09b12015-05-29 17:44:06 +01002335 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002336 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002337 int ret;
2338
2339 if (num_dwords == 0)
2340 return 0;
2341
Chris Wilson18393f62014-04-09 09:19:40 +01002342 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002343 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002344 if (ret)
2345 return ret;
2346
2347 while (num_dwords--)
2348 intel_ring_emit(ring, MI_NOOP);
2349
2350 intel_ring_advance(ring);
2351
2352 return 0;
2353}
2354
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002355void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002356{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002357 struct drm_device *dev = ring->dev;
2358 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002359
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002360 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002361 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2362 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002363 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002364 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002365 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002366
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002367 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002368 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002369}
2370
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002371static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002372 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002373{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002374 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002375
2376 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002377
Chris Wilson12f55812012-07-05 17:14:01 +01002378 /* Disable notification that the ring is IDLE. The GT
2379 * will then assume that it is busy and bring it out of rc6.
2380 */
2381 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2382 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2383
2384 /* Clear the context id. Here be magic! */
2385 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2386
2387 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002388 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002389 GEN6_BSD_SLEEP_INDICATOR) == 0,
2390 50))
2391 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002392
Chris Wilson12f55812012-07-05 17:14:01 +01002393 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002394 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002395 POSTING_READ(RING_TAIL(ring->mmio_base));
2396
2397 /* Let the ring send IDLE messages to the GT again,
2398 * and so let it sleep to conserve power when idle.
2399 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002400 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002401 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002402}
2403
John Harrisona84c3ae2015-05-29 17:43:57 +01002404static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002405 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002406{
John Harrisona84c3ae2015-05-29 17:43:57 +01002407 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002408 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002409 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002410
John Harrison5fb9de12015-05-29 17:44:07 +01002411 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002412 if (ret)
2413 return ret;
2414
Chris Wilson71a77e02011-02-02 12:13:49 +00002415 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002416 if (INTEL_INFO(ring->dev)->gen >= 8)
2417 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002418
2419 /* We always require a command barrier so that subsequent
2420 * commands, such as breadcrumb interrupts, are strictly ordered
2421 * wrt the contents of the write cache being flushed to memory
2422 * (and thus being coherent from the CPU).
2423 */
2424 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2425
Jesse Barnes9a289772012-10-26 09:42:42 -07002426 /*
2427 * Bspec vol 1c.5 - video engine command streamer:
2428 * "If ENABLED, all TLBs will be invalidated once the flush
2429 * operation is complete. This bit is only valid when the
2430 * Post-Sync Operation field is a value of 1h or 3h."
2431 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002432 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002433 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2434
Chris Wilson71a77e02011-02-02 12:13:49 +00002435 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002436 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002437 if (INTEL_INFO(ring->dev)->gen >= 8) {
2438 intel_ring_emit(ring, 0); /* upper addr */
2439 intel_ring_emit(ring, 0); /* value */
2440 } else {
2441 intel_ring_emit(ring, 0);
2442 intel_ring_emit(ring, MI_NOOP);
2443 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002444 intel_ring_advance(ring);
2445 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002446}
2447
2448static int
John Harrison53fddaf2015-05-29 17:44:02 +01002449gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002450 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002451 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002452{
John Harrison53fddaf2015-05-29 17:44:02 +01002453 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002454 bool ppgtt = USES_PPGTT(ring->dev) &&
2455 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002456 int ret;
2457
John Harrison5fb9de12015-05-29 17:44:07 +01002458 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002459 if (ret)
2460 return ret;
2461
2462 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002463 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2464 (dispatch_flags & I915_DISPATCH_RS ?
2465 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002466 intel_ring_emit(ring, lower_32_bits(offset));
2467 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002468 intel_ring_emit(ring, MI_NOOP);
2469 intel_ring_advance(ring);
2470
2471 return 0;
2472}
2473
2474static int
John Harrison53fddaf2015-05-29 17:44:02 +01002475hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002476 u64 offset, u32 len,
2477 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002478{
John Harrison53fddaf2015-05-29 17:44:02 +01002479 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002480 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002481
John Harrison5fb9de12015-05-29 17:44:07 +01002482 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002483 if (ret)
2484 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002485
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002486 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002487 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002488 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002489 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2490 (dispatch_flags & I915_DISPATCH_RS ?
2491 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002492 /* bit0-7 is the length on GEN6+ */
2493 intel_ring_emit(ring, offset);
2494 intel_ring_advance(ring);
2495
2496 return 0;
2497}
2498
2499static int
John Harrison53fddaf2015-05-29 17:44:02 +01002500gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002501 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002502 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002503{
John Harrison53fddaf2015-05-29 17:44:02 +01002504 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002505 int ret;
2506
John Harrison5fb9de12015-05-29 17:44:07 +01002507 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002508 if (ret)
2509 return ret;
2510
2511 intel_ring_emit(ring,
2512 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002513 (dispatch_flags & I915_DISPATCH_SECURE ?
2514 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002515 /* bit0-7 is the length on GEN6+ */
2516 intel_ring_emit(ring, offset);
2517 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002518
Akshay Joshi0206e352011-08-16 15:34:10 -04002519 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002520}
2521
Chris Wilson549f7362010-10-19 11:19:32 +01002522/* Blitter support (SandyBridge+) */
2523
John Harrisona84c3ae2015-05-29 17:43:57 +01002524static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002525 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002526{
John Harrisona84c3ae2015-05-29 17:43:57 +01002527 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002528 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002529 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002530 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002531
John Harrison5fb9de12015-05-29 17:44:07 +01002532 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002533 if (ret)
2534 return ret;
2535
Chris Wilson71a77e02011-02-02 12:13:49 +00002536 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002537 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002538 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002539
2540 /* We always require a command barrier so that subsequent
2541 * commands, such as breadcrumb interrupts, are strictly ordered
2542 * wrt the contents of the write cache being flushed to memory
2543 * (and thus being coherent from the CPU).
2544 */
2545 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2546
Jesse Barnes9a289772012-10-26 09:42:42 -07002547 /*
2548 * Bspec vol 1c.3 - blitter engine command streamer:
2549 * "If ENABLED, all TLBs will be invalidated once the flush
2550 * operation is complete. This bit is only valid when the
2551 * Post-Sync Operation field is a value of 1h or 3h."
2552 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002553 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002554 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002555 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002556 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002557 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002558 intel_ring_emit(ring, 0); /* upper addr */
2559 intel_ring_emit(ring, 0); /* value */
2560 } else {
2561 intel_ring_emit(ring, 0);
2562 intel_ring_emit(ring, MI_NOOP);
2563 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002564 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002565
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002566 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002567}
2568
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002569int intel_init_render_ring_buffer(struct drm_device *dev)
2570{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002571 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002572 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002573 struct drm_i915_gem_object *obj;
2574 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002575
Daniel Vetter59465b52012-04-11 22:12:48 +02002576 ring->name = "render ring";
2577 ring->id = RCS;
2578 ring->mmio_base = RENDER_RING_BASE;
2579
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002580 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002581 if (i915_semaphore_is_enabled(dev)) {
2582 obj = i915_gem_alloc_object(dev, 4096);
2583 if (obj == NULL) {
2584 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2585 i915.semaphores = 0;
2586 } else {
2587 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2588 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2589 if (ret != 0) {
2590 drm_gem_object_unreference(&obj->base);
2591 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2592 i915.semaphores = 0;
2593 } else
2594 dev_priv->semaphore_obj = obj;
2595 }
2596 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002597
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002598 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002599 ring->add_request = gen6_add_request;
2600 ring->flush = gen8_render_ring_flush;
2601 ring->irq_get = gen8_ring_get_irq;
2602 ring->irq_put = gen8_ring_put_irq;
2603 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2604 ring->get_seqno = gen6_ring_get_seqno;
2605 ring->set_seqno = ring_set_seqno;
2606 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002607 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002608 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002609 ring->semaphore.signal = gen8_rcs_signal;
2610 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002611 }
2612 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002613 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002614 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002615 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002616 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002617 ring->irq_get = gen6_ring_get_irq;
2618 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002619 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002620 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002621 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002622 if (i915_semaphore_is_enabled(dev)) {
2623 ring->semaphore.sync_to = gen6_ring_sync;
2624 ring->semaphore.signal = gen6_signal;
2625 /*
2626 * The current semaphore is only applied on pre-gen8
2627 * platform. And there is no VCS2 ring on the pre-gen8
2628 * platform. So the semaphore between RCS and VCS2 is
2629 * initialized as INVALID. Gen8 will initialize the
2630 * sema between VCS2 and RCS later.
2631 */
2632 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2633 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2634 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2635 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2636 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2637 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2638 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2639 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2640 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2641 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2642 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002643 } else if (IS_GEN5(dev)) {
2644 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002645 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002646 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002647 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002648 ring->irq_get = gen5_ring_get_irq;
2649 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002650 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2651 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002652 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002653 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002654 if (INTEL_INFO(dev)->gen < 4)
2655 ring->flush = gen2_render_ring_flush;
2656 else
2657 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002658 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002659 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002660 if (IS_GEN2(dev)) {
2661 ring->irq_get = i8xx_ring_get_irq;
2662 ring->irq_put = i8xx_ring_put_irq;
2663 } else {
2664 ring->irq_get = i9xx_ring_get_irq;
2665 ring->irq_put = i9xx_ring_put_irq;
2666 }
Daniel Vettere3670312012-04-11 22:12:53 +02002667 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002668 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002669 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002670
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002671 if (IS_HASWELL(dev))
2672 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002673 else if (IS_GEN8(dev))
2674 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002675 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002676 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2677 else if (INTEL_INFO(dev)->gen >= 4)
2678 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2679 else if (IS_I830(dev) || IS_845G(dev))
2680 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2681 else
2682 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002683 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002684 ring->cleanup = render_ring_cleanup;
2685
Daniel Vetterb45305f2012-12-17 16:21:27 +01002686 /* Workaround batchbuffer to combat CS tlb bug. */
2687 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002688 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002689 if (obj == NULL) {
2690 DRM_ERROR("Failed to allocate batch bo\n");
2691 return -ENOMEM;
2692 }
2693
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002694 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002695 if (ret != 0) {
2696 drm_gem_object_unreference(&obj->base);
2697 DRM_ERROR("Failed to ping batch bo\n");
2698 return ret;
2699 }
2700
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002701 ring->scratch.obj = obj;
2702 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002703 }
2704
Daniel Vetter99be1df2014-11-20 00:33:06 +01002705 ret = intel_init_ring_buffer(dev, ring);
2706 if (ret)
2707 return ret;
2708
2709 if (INTEL_INFO(dev)->gen >= 5) {
2710 ret = intel_init_pipe_control(ring);
2711 if (ret)
2712 return ret;
2713 }
2714
2715 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002716}
2717
2718int intel_init_bsd_ring_buffer(struct drm_device *dev)
2719{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002720 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002721 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002722
Daniel Vetter58fa3832012-04-11 22:12:49 +02002723 ring->name = "bsd ring";
2724 ring->id = VCS;
2725
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002726 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002727 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002728 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002729 /* gen6 bsd needs a special wa for tail updates */
2730 if (IS_GEN6(dev))
2731 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002732 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002733 ring->add_request = gen6_add_request;
2734 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002735 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002736 if (INTEL_INFO(dev)->gen >= 8) {
2737 ring->irq_enable_mask =
2738 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2739 ring->irq_get = gen8_ring_get_irq;
2740 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002741 ring->dispatch_execbuffer =
2742 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002743 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002744 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002745 ring->semaphore.signal = gen8_xcs_signal;
2746 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002747 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002748 } else {
2749 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2750 ring->irq_get = gen6_ring_get_irq;
2751 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002752 ring->dispatch_execbuffer =
2753 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002754 if (i915_semaphore_is_enabled(dev)) {
2755 ring->semaphore.sync_to = gen6_ring_sync;
2756 ring->semaphore.signal = gen6_signal;
2757 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2758 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2759 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2760 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2761 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2762 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2763 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2764 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2765 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2766 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2767 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002768 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002769 } else {
2770 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002771 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002772 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002773 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002774 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002775 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002776 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002777 ring->irq_get = gen5_ring_get_irq;
2778 ring->irq_put = gen5_ring_put_irq;
2779 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002780 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002781 ring->irq_get = i9xx_ring_get_irq;
2782 ring->irq_put = i9xx_ring_put_irq;
2783 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002784 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002785 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002786 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002787
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002788 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002789}
Chris Wilson549f7362010-10-19 11:19:32 +01002790
Zhao Yakui845f74a2014-04-17 10:37:37 +08002791/**
Damien Lespiau62659922015-01-29 14:13:40 +00002792 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002793 */
2794int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2795{
2796 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002797 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002798
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002799 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002800 ring->id = VCS2;
2801
2802 ring->write_tail = ring_write_tail;
2803 ring->mmio_base = GEN8_BSD2_RING_BASE;
2804 ring->flush = gen6_bsd_ring_flush;
2805 ring->add_request = gen6_add_request;
2806 ring->get_seqno = gen6_ring_get_seqno;
2807 ring->set_seqno = ring_set_seqno;
2808 ring->irq_enable_mask =
2809 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2810 ring->irq_get = gen8_ring_get_irq;
2811 ring->irq_put = gen8_ring_put_irq;
2812 ring->dispatch_execbuffer =
2813 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002814 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002815 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002816 ring->semaphore.signal = gen8_xcs_signal;
2817 GEN8_RING_SEMAPHORE_INIT;
2818 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002819 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002820
2821 return intel_init_ring_buffer(dev, ring);
2822}
2823
Chris Wilson549f7362010-10-19 11:19:32 +01002824int intel_init_blt_ring_buffer(struct drm_device *dev)
2825{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002826 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002827 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002828
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002829 ring->name = "blitter ring";
2830 ring->id = BCS;
2831
2832 ring->mmio_base = BLT_RING_BASE;
2833 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002834 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002835 ring->add_request = gen6_add_request;
2836 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002837 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002838 if (INTEL_INFO(dev)->gen >= 8) {
2839 ring->irq_enable_mask =
2840 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2841 ring->irq_get = gen8_ring_get_irq;
2842 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002843 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002844 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002845 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002846 ring->semaphore.signal = gen8_xcs_signal;
2847 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002848 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002849 } else {
2850 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2851 ring->irq_get = gen6_ring_get_irq;
2852 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002853 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002854 if (i915_semaphore_is_enabled(dev)) {
2855 ring->semaphore.signal = gen6_signal;
2856 ring->semaphore.sync_to = gen6_ring_sync;
2857 /*
2858 * The current semaphore is only applied on pre-gen8
2859 * platform. And there is no VCS2 ring on the pre-gen8
2860 * platform. So the semaphore between BCS and VCS2 is
2861 * initialized as INVALID. Gen8 will initialize the
2862 * sema between BCS and VCS2 later.
2863 */
2864 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2865 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2866 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2867 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2868 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2869 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2870 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2871 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2872 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2873 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2874 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002875 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002876 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002877
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002878 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002879}
Chris Wilsona7b97612012-07-20 12:41:08 +01002880
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002881int intel_init_vebox_ring_buffer(struct drm_device *dev)
2882{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002883 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002884 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002885
2886 ring->name = "video enhancement ring";
2887 ring->id = VECS;
2888
2889 ring->mmio_base = VEBOX_RING_BASE;
2890 ring->write_tail = ring_write_tail;
2891 ring->flush = gen6_ring_flush;
2892 ring->add_request = gen6_add_request;
2893 ring->get_seqno = gen6_ring_get_seqno;
2894 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002895
2896 if (INTEL_INFO(dev)->gen >= 8) {
2897 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002898 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002899 ring->irq_get = gen8_ring_get_irq;
2900 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002901 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002902 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002903 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002904 ring->semaphore.signal = gen8_xcs_signal;
2905 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002906 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002907 } else {
2908 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2909 ring->irq_get = hsw_vebox_get_irq;
2910 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002911 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002912 if (i915_semaphore_is_enabled(dev)) {
2913 ring->semaphore.sync_to = gen6_ring_sync;
2914 ring->semaphore.signal = gen6_signal;
2915 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2916 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2917 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2918 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2919 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2920 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2921 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2922 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2923 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2924 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2925 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002926 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002927 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002928
2929 return intel_init_ring_buffer(dev, ring);
2930}
2931
Chris Wilsona7b97612012-07-20 12:41:08 +01002932int
John Harrison4866d722015-05-29 17:43:55 +01002933intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002934{
John Harrison4866d722015-05-29 17:43:55 +01002935 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002936 int ret;
2937
2938 if (!ring->gpu_caches_dirty)
2939 return 0;
2940
John Harrisona84c3ae2015-05-29 17:43:57 +01002941 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002942 if (ret)
2943 return ret;
2944
John Harrisona84c3ae2015-05-29 17:43:57 +01002945 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002946
2947 ring->gpu_caches_dirty = false;
2948 return 0;
2949}
2950
2951int
John Harrison2f200552015-05-29 17:43:53 +01002952intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002953{
John Harrison2f200552015-05-29 17:43:53 +01002954 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002955 uint32_t flush_domains;
2956 int ret;
2957
2958 flush_domains = 0;
2959 if (ring->gpu_caches_dirty)
2960 flush_domains = I915_GEM_GPU_DOMAINS;
2961
John Harrisona84c3ae2015-05-29 17:43:57 +01002962 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002963 if (ret)
2964 return ret;
2965
John Harrisona84c3ae2015-05-29 17:43:57 +01002966 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002967
2968 ring->gpu_caches_dirty = false;
2969 return 0;
2970}
Chris Wilsone3efda42014-04-09 09:19:41 +01002971
2972void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002973intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002974{
2975 int ret;
2976
2977 if (!intel_ring_initialized(ring))
2978 return;
2979
2980 ret = intel_ring_idle(ring);
2981 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2982 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2983 ring->name, ret);
2984
2985 stop_ring(ring);
2986}