blob: 7dc9c9c7778c08f52a1ad0a5a827a173a2e1677b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
46static __must_check int
Ben Widawsky07fe0b12013-07-31 17:00:10 -070047i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
48 struct i915_address_space *vm,
49 unsigned alignment,
50 bool map_and_fenceable,
51 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070056
Chris Wilson61050802012-04-17 15:31:31 +010057static void i915_gem_write_fence(struct drm_device *dev, int reg,
58 struct drm_i915_gem_object *obj);
59static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
60 struct drm_i915_fence_reg *fence,
61 bool enable);
62
Dave Chinner7dc19d52013-08-28 10:18:11 +100063static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
64 struct shrink_control *sc);
65static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
66 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020067static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
Dave Chinner7dc19d52013-08-28 10:18:11 +100068static long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010069static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilsonc76ce032013-08-08 14:41:03 +010071static bool cpu_cache_is_coherent(struct drm_device *dev,
72 enum i915_cache_level level)
73{
74 return HAS_LLC(dev) || level != I915_CACHE_NONE;
75}
76
Chris Wilson2c225692013-08-09 12:26:45 +010077static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
78{
79 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
80 return true;
81
82 return obj->pin_display;
83}
84
Chris Wilson61050802012-04-17 15:31:31 +010085static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
86{
87 if (obj->tiling_mode)
88 i915_gem_release_mmap(obj);
89
90 /* As we do not have an associated fence register, we will force
91 * a tiling change if we ever need to acquire one.
92 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010093 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010094 obj->fence_reg = I915_FENCE_REG_NONE;
95}
96
Chris Wilson73aa8082010-09-30 11:46:12 +010097/* some bookkeeping */
98static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
99 size_t size)
100{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102 dev_priv->mm.object_count++;
103 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105}
106
107static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
108 size_t size)
109{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200110 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100111 dev_priv->mm.object_count--;
112 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200113 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100114}
115
Chris Wilson21dd3732011-01-26 15:55:56 +0000116static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100117i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 int ret;
120
Daniel Vetter7abb6902013-05-24 21:29:32 +0200121#define EXIT_COND (!i915_reset_in_progress(error) || \
122 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100123 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124 return 0;
125
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 /*
127 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
128 * userspace. If it takes that long something really bad is going on and
129 * we should simply try to bail out and fail as gracefully as possible.
130 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100131 ret = wait_event_interruptible_timeout(error->reset_queue,
132 EXIT_COND,
133 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 if (ret == 0) {
135 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
136 return -EIO;
137 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200139 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100140#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson21dd3732011-01-26 15:55:56 +0000142 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143}
144
Chris Wilson54cf91d2010-11-25 18:00:26 +0000145int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146{
Daniel Vetter33196de2012-11-14 17:14:05 +0100147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100148 int ret;
149
Daniel Vetter33196de2012-11-14 17:14:05 +0100150 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100151 if (ret)
152 return ret;
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
157
Chris Wilson23bc5982010-09-29 16:10:57 +0100158 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100159 return 0;
160}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100161
Chris Wilson7d1c4802010-08-07 21:45:03 +0100162static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000163i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100164{
Ben Widawsky98438772013-07-31 17:00:12 -0700165 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166}
167
Eric Anholt673a3942008-07-30 12:06:12 -0700168int
169i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700171{
Ben Widawsky93d18792013-01-17 12:45:17 -0800172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700173 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000174
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200175 if (drm_core_check_feature(dev, DRIVER_MODESET))
176 return -ENODEV;
177
Chris Wilson20217462010-11-23 15:26:33 +0000178 if (args->gtt_start >= args->gtt_end ||
179 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Daniel Vetterf534bc02012-03-26 22:37:04 +0200182 /* GEM with user mode setting was never supported on ilk and later. */
183 if (INTEL_INFO(dev)->gen >= 5)
184 return -ENODEV;
185
Eric Anholt673a3942008-07-30 12:06:12 -0700186 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800187 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
188 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800189 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700190 mutex_unlock(&dev->struct_mutex);
191
Chris Wilson20217462010-11-23 15:26:33 +0000192 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700193}
194
Eric Anholt5a125c32008-10-22 21:40:13 -0700195int
196i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000197 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700198{
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700200 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000201 struct drm_i915_gem_object *obj;
202 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700203
Chris Wilson6299f992010-11-24 12:23:44 +0000204 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100205 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700206 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100207 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700208 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100209 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700210
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700211 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000213
Eric Anholt5a125c32008-10-22 21:40:13 -0700214 return 0;
215}
216
Chris Wilson42dcedd2012-11-15 11:32:30 +0000217void *i915_gem_object_alloc(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700220 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000221}
222
223void i915_gem_object_free(struct drm_i915_gem_object *obj)
224{
225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
226 kmem_cache_free(dev_priv->slab, obj);
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229static int
230i915_gem_create(struct drm_file *file,
231 struct drm_device *dev,
232 uint64_t size,
233 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700234{
Chris Wilson05394f32010-11-08 19:18:58 +0000235 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200240 if (size == 0)
241 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700242
243 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700245 if (obj == NULL)
246 return -ENOMEM;
247
Chris Wilson05394f32010-11-08 19:18:58 +0000248 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100249 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200250 drm_gem_object_unreference_unlocked(&obj->base);
251 if (ret)
252 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100253
Dave Airlieff72145b2011-02-07 12:16:14 +1000254 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700255 return 0;
256}
257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258int
259i915_gem_dumb_create(struct drm_file *file,
260 struct drm_device *dev,
261 struct drm_mode_create_dumb *args)
262{
263 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000264 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 args->size = args->pitch * args->height;
266 return i915_gem_create(file, dev,
267 args->size, &args->handle);
268}
269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270/**
271 * Creates a new mm object and returns a handle to it.
272 */
273int
274i915_gem_create_ioctl(struct drm_device *dev, void *data,
275 struct drm_file *file)
276{
277 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200278
Dave Airlieff72145b2011-02-07 12:16:14 +1000279 return i915_gem_create(file, dev,
280 args->size, &args->handle);
281}
282
Daniel Vetter8c599672011-12-14 13:57:31 +0100283static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100284__copy_to_user_swizzled(char __user *cpu_vaddr,
285 const char *gpu_vaddr, int gpu_offset,
286 int length)
287{
288 int ret, cpu_offset = 0;
289
290 while (length > 0) {
291 int cacheline_end = ALIGN(gpu_offset + 1, 64);
292 int this_length = min(cacheline_end - gpu_offset, length);
293 int swizzled_gpu_offset = gpu_offset ^ 64;
294
295 ret = __copy_to_user(cpu_vaddr + cpu_offset,
296 gpu_vaddr + swizzled_gpu_offset,
297 this_length);
298 if (ret)
299 return ret + length;
300
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
306 return 0;
307}
308
309static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700310__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
311 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100312 int length)
313{
314 int ret, cpu_offset = 0;
315
316 while (length > 0) {
317 int cacheline_end = ALIGN(gpu_offset + 1, 64);
318 int this_length = min(cacheline_end - gpu_offset, length);
319 int swizzled_gpu_offset = gpu_offset ^ 64;
320
321 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
322 cpu_vaddr + cpu_offset,
323 this_length);
324 if (ret)
325 return ret + length;
326
327 cpu_offset += this_length;
328 gpu_offset += this_length;
329 length -= this_length;
330 }
331
332 return 0;
333}
334
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335/* Per-page copy function for the shmem pread fastpath.
336 * Flushes invalid cachelines before reading the target if
337 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700338static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200339shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
340 char __user *user_data,
341 bool page_do_bit17_swizzling, bool needs_clflush)
342{
343 char *vaddr;
344 int ret;
345
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200346 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347 return -EINVAL;
348
349 vaddr = kmap_atomic(page);
350 if (needs_clflush)
351 drm_clflush_virt_range(vaddr + shmem_page_offset,
352 page_length);
353 ret = __copy_to_user_inatomic(user_data,
354 vaddr + shmem_page_offset,
355 page_length);
356 kunmap_atomic(vaddr);
357
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100358 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359}
360
Daniel Vetter23c18c72012-03-25 19:47:42 +0200361static void
362shmem_clflush_swizzled_range(char *addr, unsigned long length,
363 bool swizzled)
364{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200365 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200366 unsigned long start = (unsigned long) addr;
367 unsigned long end = (unsigned long) addr + length;
368
369 /* For swizzling simply ensure that we always flush both
370 * channels. Lame, but simple and it works. Swizzled
371 * pwrite/pread is far from a hotpath - current userspace
372 * doesn't use it at all. */
373 start = round_down(start, 128);
374 end = round_up(end, 128);
375
376 drm_clflush_virt_range((void *)start, end - start);
377 } else {
378 drm_clflush_virt_range(addr, length);
379 }
380
381}
382
Daniel Vetterd174bd62012-03-25 19:47:40 +0200383/* Only difference to the fast-path function is that this can handle bit17
384 * and uses non-atomic copy and kmap functions. */
385static int
386shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
387 char __user *user_data,
388 bool page_do_bit17_swizzling, bool needs_clflush)
389{
390 char *vaddr;
391 int ret;
392
393 vaddr = kmap(page);
394 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200395 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
396 page_length,
397 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398
399 if (page_do_bit17_swizzling)
400 ret = __copy_to_user_swizzled(user_data,
401 vaddr, shmem_page_offset,
402 page_length);
403 else
404 ret = __copy_to_user(user_data,
405 vaddr + shmem_page_offset,
406 page_length);
407 kunmap(page);
408
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100409 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200410}
411
Eric Anholteb014592009-03-10 11:44:52 -0700412static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200413i915_gem_shmem_pread(struct drm_device *dev,
414 struct drm_i915_gem_object *obj,
415 struct drm_i915_gem_pread *args,
416 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700417{
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700419 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100421 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200423 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200424 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200425 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700426
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200427 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700428 remain = args->size;
429
Daniel Vetter8461d222011-12-14 13:57:32 +0100430 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700431
Daniel Vetter84897312012-03-25 19:47:31 +0200432 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
433 /* If we're not in the cpu read domain, set ourself into the gtt
434 * read domain and manually flush cachelines (if required). This
435 * optimizes for the case when the gpu will dirty the data
436 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100437 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700438 ret = i915_gem_object_wait_rendering(obj, true);
439 if (ret)
440 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200441 }
Eric Anholteb014592009-03-10 11:44:52 -0700442
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100443 ret = i915_gem_object_get_pages(obj);
444 if (ret)
445 return ret;
446
447 i915_gem_object_pin_pages(obj);
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100450
Imre Deak67d5a502013-02-18 19:28:02 +0200451 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
452 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200453 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100454
455 if (remain <= 0)
456 break;
457
Eric Anholteb014592009-03-10 11:44:52 -0700458 /* Operation in this page
459 *
Eric Anholteb014592009-03-10 11:44:52 -0700460 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700461 * page_length = bytes to copy for this page
462 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100463 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700464 page_length = remain;
465 if ((shmem_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetter8461d222011-12-14 13:57:32 +0100468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_unlock(&dev->struct_mutex);
478
Xiong Zhang0b74b502013-07-19 13:51:24 +0800479 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200480 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100498 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500
Eric Anholteb014592009-03-10 11:44:52 -0700501 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100502 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset += page_length;
504 }
505
Chris Wilson4f27b752010-10-14 15:26:45 +0100506out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100507 i915_gem_object_unpin_pages(obj);
508
Eric Anholteb014592009-03-10 11:44:52 -0700509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200529 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
Ben Widawskyc37e2202013-07-31 16:59:58 -0700608 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200620 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
654 i915_gem_object_unpin(obj);
655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
Chris Wilson755d2212012-09-04 21:02:55 +0100688 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Chris Wilson755d2212012-09-04 21:02:55 +0100722 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Eric Anholt40123c12009-03-09 13:42:30 -0700731 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100732 loff_t offset;
733 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100734 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200736 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200739 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700740
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200741 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700742 remain = args->size;
743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700745
Daniel Vetter58642882012-03-25 19:47:37 +0200746 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
747 /* If we're not in the cpu write domain, set ourself into the gtt
748 * write domain and manually flush cachelines (if required). This
749 * optimizes for the case when the gpu will use the data
750 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100751 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700752 ret = i915_gem_object_wait_rendering(obj, false);
753 if (ret)
754 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100756 /* Same trick applies to invalidate partially written cachelines read
757 * before writing. */
758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
759 needs_clflush_before =
760 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Imre Deak67d5a502013-02-18 19:28:02 +0200771 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
772 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200773 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200774 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775
Chris Wilson9da3da62012-06-01 15:20:22 +0100776 if (remain <= 0)
777 break;
778
Eric Anholt40123c12009-03-09 13:42:30 -0700779 /* Operation in this page
780 *
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700782 * page_length = bytes to copy for this page
783 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100784 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700785
786 page_length = remain;
787 if ((shmem_page_offset + page_length) > PAGE_SIZE)
788 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700789
Daniel Vetter58642882012-03-25 19:47:37 +0200790 /* If we don't overwrite a cacheline completely we need to be
791 * careful to have up-to-date data by first clflushing. Don't
792 * overcomplicate things and flush the entire patch. */
793 partial_cacheline_write = needs_clflush_before &&
794 ((shmem_page_offset | page_length)
795 & (boot_cpu_data.x86_clflush_size - 1));
796
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
Daniel Vetterd174bd62012-03-25 19:47:40 +0200800 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 partial_cacheline_write,
803 needs_clflush_after);
804 if (ret == 0)
805 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700806
Daniel Vettere244a442012-03-25 19:47:28 +0200807 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100815
Daniel Vettere244a442012-03-25 19:47:28 +0200816next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100817 set_page_dirty(page);
818 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Chris Wilson755d2212012-09-04 21:02:55 +0100820 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100821 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100822
Eric Anholt40123c12009-03-09 13:42:30 -0700823 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700825 offset += page_length;
826 }
827
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100828out:
Chris Wilson755d2212012-09-04 21:02:55 +0100829 i915_gem_object_unpin_pages(obj);
830
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100832 /*
833 * Fixup: Flush cpu caches in case we didn't flush the dirty
834 * cachelines in-line while writing and the object moved
835 * out of the cpu write domain while we've dropped the lock.
836 */
837 if (!needs_clflush_after &&
838 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100839 if (i915_gem_clflush_object(obj, obj->pin_display))
840 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200841 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 }
Eric Anholt40123c12009-03-09 13:42:30 -0700843
Daniel Vetter58642882012-03-25 19:47:37 +0200844 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200846
Eric Anholt40123c12009-03-09 13:42:30 -0700847 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700848}
849
850/**
851 * Writes data to the object referenced by handle.
852 *
853 * On error, the contents of the buffer that were to be modified are undefined.
854 */
855int
856i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100857 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700858{
859 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000860 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000861 int ret;
862
863 if (args->size == 0)
864 return 0;
865
866 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200867 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000868 args->size))
869 return -EFAULT;
870
Xiong Zhang0b74b502013-07-19 13:51:24 +0800871 if (likely(!i915_prefault_disable)) {
872 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
873 args->size);
874 if (ret)
875 return -EFAULT;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = i915_mutex_lock_interruptible(dev);
879 if (ret)
880 return ret;
881
Chris Wilson05394f32010-11-08 19:18:58 +0000882 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000883 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = -ENOENT;
885 goto unlock;
886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Chris Wilson7dcd2492010-09-26 20:21:44 +0100888 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000889 if (args->offset > obj->base.size ||
890 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100891 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100892 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100893 }
894
Daniel Vetter1286ff72012-05-10 15:25:09 +0200895 /* prime objects have no backing filp to GEM pread/pwrite
896 * pages from.
897 */
898 if (!obj->base.filp) {
899 ret = -EINVAL;
900 goto out;
901 }
902
Chris Wilsondb53a302011-02-03 11:57:46 +0000903 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
904
Daniel Vetter935aaa62012-03-25 19:47:35 +0200905 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700906 /* We can only do the GTT pwrite on untiled buffers, as otherwise
907 * it would end up going through the fenced access, and we'll get
908 * different detiling behavior between reading and writing.
909 * pread/pwrite currently are reading and writing from the CPU
910 * perspective, requiring manual detiling by the client.
911 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100912 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100914 goto out;
915 }
916
Chris Wilson2c225692013-08-09 12:26:45 +0100917 if (obj->tiling_mode == I915_TILING_NONE &&
918 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
919 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 /* Note that the gtt paths might fail with non-page-backed user
922 * pointers (e.g. gtt mappings when moving data between
923 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700924 }
Eric Anholt673a3942008-07-30 12:06:12 -0700925
Chris Wilson86a1ee22012-08-11 15:41:04 +0100926 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100928
Chris Wilson35b62a82010-09-26 20:23:38 +0100929out:
Chris Wilson05394f32010-11-08 19:18:58 +0000930 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100931unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700933 return ret;
934}
935
Chris Wilsonb3612372012-08-24 09:35:08 +0100936int
Daniel Vetter33196de2012-11-14 17:14:05 +0100937i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 bool interruptible)
939{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100941 /* Non-interruptible callers can't handle -EAGAIN, hence return
942 * -EIO unconditionally for these. */
943 if (!interruptible)
944 return -EIO;
945
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100946 /* Recovery complete, but the reset failed ... */
947 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100948 return -EIO;
949
950 return -EAGAIN;
951 }
952
953 return 0;
954}
955
956/*
957 * Compare seqno against outstanding lazy request. Emit a request if they are
958 * equal.
959 */
960static int
961i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
962{
963 int ret;
964
965 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
966
967 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100968 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300969 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100970
971 return ret;
972}
973
Chris Wilson094f9a52013-09-25 17:34:55 +0100974static void fake_irq(unsigned long data)
975{
976 wake_up_process((struct task_struct *)data);
977}
978
979static bool missed_irq(struct drm_i915_private *dev_priv,
980 struct intel_ring_buffer *ring)
981{
982 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
983}
984
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100985static bool can_wait_boost(struct drm_i915_file_private *file_priv)
986{
987 if (file_priv == NULL)
988 return true;
989
990 return !atomic_xchg(&file_priv->rps_wait_boost, true);
991}
992
Chris Wilsonb3612372012-08-24 09:35:08 +0100993/**
994 * __wait_seqno - wait until execution of seqno has finished
995 * @ring: the ring expected to report seqno
996 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100997 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100998 * @interruptible: do an interruptible wait (normally yes)
999 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1000 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001001 * Note: It is of utmost importance that the passed in seqno and reset_counter
1002 * values have been read by the caller in an smp safe manner. Where read-side
1003 * locks are involved, it is sufficient to read the reset_counter before
1004 * unlocking the lock that protects the seqno. For lockless tricks, the
1005 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1006 * inserted.
1007 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001008 * Returns 0 if the seqno was found within the alloted time. Else returns the
1009 * errno with remaining time filled in timeout argument.
1010 */
1011static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001012 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001013 bool interruptible,
1014 struct timespec *timeout,
1015 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001016{
1017 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson094f9a52013-09-25 17:34:55 +01001018 struct timespec before, now;
1019 DEFINE_WAIT(wait);
1020 long timeout_jiffies;
Chris Wilsonb3612372012-08-24 09:35:08 +01001021 int ret;
1022
Paulo Zanonic67a4702013-08-19 13:18:09 -03001023 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1024
Chris Wilsonb3612372012-08-24 09:35:08 +01001025 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1026 return 0;
1027
Chris Wilson094f9a52013-09-25 17:34:55 +01001028 timeout_jiffies = timeout ? timespec_to_jiffies_timeout(timeout) : 1;
Chris Wilsonb3612372012-08-24 09:35:08 +01001029
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001030 if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
1031 gen6_rps_boost(dev_priv);
1032 if (file_priv)
1033 mod_delayed_work(dev_priv->wq,
1034 &file_priv->mm.idle_work,
1035 msecs_to_jiffies(100));
1036 }
1037
Chris Wilson094f9a52013-09-25 17:34:55 +01001038 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)) &&
1039 WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001040 return -ENODEV;
1041
Chris Wilson094f9a52013-09-25 17:34:55 +01001042 /* Record current time in case interrupted by signal, or wedged */
1043 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001044 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001045 for (;;) {
1046 struct timer_list timer;
1047 unsigned long expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001048
Chris Wilson094f9a52013-09-25 17:34:55 +01001049 prepare_to_wait(&ring->irq_queue, &wait,
1050 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001051
Daniel Vetterf69061b2012-12-06 09:01:42 +01001052 /* We need to check whether any gpu reset happened in between
1053 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001054 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1055 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1056 * is truely gone. */
1057 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1058 if (ret == 0)
1059 ret = -EAGAIN;
1060 break;
1061 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001062
Chris Wilson094f9a52013-09-25 17:34:55 +01001063 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1064 ret = 0;
1065 break;
1066 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001067
Chris Wilson094f9a52013-09-25 17:34:55 +01001068 if (interruptible && signal_pending(current)) {
1069 ret = -ERESTARTSYS;
1070 break;
1071 }
1072
1073 if (timeout_jiffies <= 0) {
1074 ret = -ETIME;
1075 break;
1076 }
1077
1078 timer.function = NULL;
1079 if (timeout || missed_irq(dev_priv, ring)) {
1080 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1081 expire = jiffies + (missed_irq(dev_priv, ring) ? 1: timeout_jiffies);
1082 mod_timer(&timer, expire);
1083 }
1084
Chris Wilson5035c272013-10-04 09:58:46 +01001085 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001086
1087 if (timeout)
1088 timeout_jiffies = expire - jiffies;
1089
1090 if (timer.function) {
1091 del_singleshot_timer_sync(&timer);
1092 destroy_timer_on_stack(&timer);
1093 }
1094 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001095 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001096 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001097
1098 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001099
1100 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001101
1102 if (timeout) {
1103 struct timespec sleep_time = timespec_sub(now, before);
1104 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001105 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1106 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001107 }
1108
Chris Wilson094f9a52013-09-25 17:34:55 +01001109 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001110}
1111
1112/**
1113 * Waits for a sequence number to be signaled, and cleans up the
1114 * request and object lists appropriately for that event.
1115 */
1116int
1117i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1118{
1119 struct drm_device *dev = ring->dev;
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 bool interruptible = dev_priv->mm.interruptible;
1122 int ret;
1123
1124 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1125 BUG_ON(seqno == 0);
1126
Daniel Vetter33196de2012-11-14 17:14:05 +01001127 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 if (ret)
1129 return ret;
1130
1131 ret = i915_gem_check_olr(ring, seqno);
1132 if (ret)
1133 return ret;
1134
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 return __wait_seqno(ring, seqno,
1136 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001137 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001138}
1139
Chris Wilsond26e3af2013-06-29 22:05:26 +01001140static int
1141i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1142 struct intel_ring_buffer *ring)
1143{
1144 i915_gem_retire_requests_ring(ring);
1145
1146 /* Manually manage the write flush as we may have not yet
1147 * retired the buffer.
1148 *
1149 * Note that the last_write_seqno is always the earlier of
1150 * the two (read/write) seqno, so if we haved successfully waited,
1151 * we know we have passed the last write.
1152 */
1153 obj->last_write_seqno = 0;
1154 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1155
1156 return 0;
1157}
1158
Chris Wilsonb3612372012-08-24 09:35:08 +01001159/**
1160 * Ensures that all rendering to the object has completed and the object is
1161 * safe to unbind from the GTT or access from the CPU.
1162 */
1163static __must_check int
1164i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1165 bool readonly)
1166{
1167 struct intel_ring_buffer *ring = obj->ring;
1168 u32 seqno;
1169 int ret;
1170
1171 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1172 if (seqno == 0)
1173 return 0;
1174
1175 ret = i915_wait_seqno(ring, seqno);
1176 if (ret)
1177 return ret;
1178
Chris Wilsond26e3af2013-06-29 22:05:26 +01001179 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001180}
1181
Chris Wilson3236f572012-08-24 09:35:09 +01001182/* A nonblocking variant of the above wait. This is a highly dangerous routine
1183 * as the object state may change during this call.
1184 */
1185static __must_check int
1186i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001187 struct drm_file *file,
Chris Wilson3236f572012-08-24 09:35:09 +01001188 bool readonly)
1189{
1190 struct drm_device *dev = obj->base.dev;
1191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001193 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001194 u32 seqno;
1195 int ret;
1196
1197 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1198 BUG_ON(!dev_priv->mm.interruptible);
1199
1200 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1201 if (seqno == 0)
1202 return 0;
1203
Daniel Vetter33196de2012-11-14 17:14:05 +01001204 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001205 if (ret)
1206 return ret;
1207
1208 ret = i915_gem_check_olr(ring, seqno);
1209 if (ret)
1210 return ret;
1211
Daniel Vetterf69061b2012-12-06 09:01:42 +01001212 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001213 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001214 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001215 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001216 if (ret)
1217 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001218
Chris Wilsond26e3af2013-06-29 22:05:26 +01001219 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001220}
1221
Eric Anholt673a3942008-07-30 12:06:12 -07001222/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001223 * Called when user space prepares to use an object with the CPU, either
1224 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001225 */
1226int
1227i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001228 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001229{
1230 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001231 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 uint32_t read_domains = args->read_domains;
1233 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001234 int ret;
1235
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001237 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001238 return -EINVAL;
1239
Chris Wilson21d509e2009-06-06 09:46:02 +01001240 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001241 return -EINVAL;
1242
1243 /* Having something in the write domain implies it's in the read
1244 * domain, and only that read domain. Enforce that in the request.
1245 */
1246 if (write_domain != 0 && read_domains != write_domain)
1247 return -EINVAL;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001257 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001258
Chris Wilson3236f572012-08-24 09:35:09 +01001259 /* Try to flush the object off the GPU without holding the lock.
1260 * We will repeat the flush holding the lock in the normal manner
1261 * to catch cases where we are gazumped.
1262 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001263 ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001264 if (ret)
1265 goto unref;
1266
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001267 if (read_domains & I915_GEM_DOMAIN_GTT) {
1268 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001269
1270 /* Silently promote "you're not bound, there was nothing to do"
1271 * to success, since the client was just asking us to
1272 * make sure everything was done.
1273 */
1274 if (ret == -EINVAL)
1275 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001276 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001277 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001278 }
1279
Chris Wilson3236f572012-08-24 09:35:09 +01001280unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001281 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001282unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001283 mutex_unlock(&dev->struct_mutex);
1284 return ret;
1285}
1286
1287/**
1288 * Called when user space has done writes to this buffer
1289 */
1290int
1291i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001292 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001293{
1294 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001295 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001296 int ret = 0;
1297
Chris Wilson76c1dec2010-09-25 11:22:51 +01001298 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001299 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001300 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301
Chris Wilson05394f32010-11-08 19:18:58 +00001302 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001303 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001304 ret = -ENOENT;
1305 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001306 }
1307
Eric Anholt673a3942008-07-30 12:06:12 -07001308 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001309 if (obj->pin_display)
1310 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001311
Chris Wilson05394f32010-11-08 19:18:58 +00001312 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001313unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001314 mutex_unlock(&dev->struct_mutex);
1315 return ret;
1316}
1317
1318/**
1319 * Maps the contents of an object, returning the address it is mapped
1320 * into.
1321 *
1322 * While the mapping holds a reference on the contents of the object, it doesn't
1323 * imply a ref on the object itself.
1324 */
1325int
1326i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001327 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001328{
1329 struct drm_i915_gem_mmap *args = data;
1330 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001331 unsigned long addr;
1332
Chris Wilson05394f32010-11-08 19:18:58 +00001333 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001334 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001335 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001336
Daniel Vetter1286ff72012-05-10 15:25:09 +02001337 /* prime objects have no backing filp to GEM mmap
1338 * pages from.
1339 */
1340 if (!obj->filp) {
1341 drm_gem_object_unreference_unlocked(obj);
1342 return -EINVAL;
1343 }
1344
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001345 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001346 PROT_READ | PROT_WRITE, MAP_SHARED,
1347 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001348 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001349 if (IS_ERR((void *)addr))
1350 return addr;
1351
1352 args->addr_ptr = (uint64_t) addr;
1353
1354 return 0;
1355}
1356
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357/**
1358 * i915_gem_fault - fault a page into the GTT
1359 * vma: VMA in question
1360 * vmf: fault info
1361 *
1362 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1363 * from userspace. The fault handler takes care of binding the object to
1364 * the GTT (if needed), allocating and programming a fence register (again,
1365 * only if needed based on whether the old reg is still valid or the object
1366 * is tiled) and inserting a new PTE into the faulting process.
1367 *
1368 * Note that the faulting process may involve evicting existing objects
1369 * from the GTT and/or fence registers to make room. So performance may
1370 * suffer if the GTT working set is large or there are few fence registers
1371 * left.
1372 */
1373int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1374{
Chris Wilson05394f32010-11-08 19:18:58 +00001375 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1376 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001377 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001378 pgoff_t page_offset;
1379 unsigned long pfn;
1380 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001381 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382
1383 /* We don't use vmf->pgoff since that has the fake offset */
1384 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1385 PAGE_SHIFT;
1386
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001387 ret = i915_mutex_lock_interruptible(dev);
1388 if (ret)
1389 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001390
Chris Wilsondb53a302011-02-03 11:57:46 +00001391 trace_i915_gem_object_fault(obj, page_offset, true, write);
1392
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001393 /* Access to snoopable pages through the GTT is incoherent. */
1394 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1395 ret = -EINVAL;
1396 goto unlock;
1397 }
1398
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001399 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001400 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001401 if (ret)
1402 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403
Chris Wilsonc9839302012-11-20 10:45:17 +00001404 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1405 if (ret)
1406 goto unpin;
1407
1408 ret = i915_gem_object_get_fence(obj);
1409 if (ret)
1410 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001411
Chris Wilson6299f992010-11-24 12:23:44 +00001412 obj->fault_mappable = true;
1413
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001414 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1415 pfn >>= PAGE_SHIFT;
1416 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417
1418 /* Finally, remap it using the new GTT offset */
1419 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001420unpin:
1421 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001422unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001423 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001424out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001425 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001426 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001427 /* If this -EIO is due to a gpu hang, give the reset code a
1428 * chance to clean up the mess. Otherwise return the proper
1429 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001430 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001431 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001432 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001433 /*
1434 * EAGAIN means the gpu is hung and we'll wait for the error
1435 * handler to reset everything when re-faulting in
1436 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001437 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001438 case 0:
1439 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001440 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001441 case -EBUSY:
1442 /*
1443 * EBUSY is ok: this just means that another thread
1444 * already did the job.
1445 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001446 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001447 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001448 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001449 case -ENOSPC:
1450 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001451 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001452 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001453 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001454 }
1455}
1456
1457/**
Chris Wilson901782b2009-07-10 08:18:50 +01001458 * i915_gem_release_mmap - remove physical page mappings
1459 * @obj: obj in question
1460 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001461 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001462 * relinquish ownership of the pages back to the system.
1463 *
1464 * It is vital that we remove the page mapping if we have mapped a tiled
1465 * object through the GTT and then lose the fence register due to
1466 * resource pressure. Similarly if the object has been moved out of the
1467 * aperture, than pages mapped into userspace must be revoked. Removing the
1468 * mapping will then trigger a page fault on the next user access, allowing
1469 * fixup by i915_gem_fault().
1470 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001471void
Chris Wilson05394f32010-11-08 19:18:58 +00001472i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001473{
Chris Wilson6299f992010-11-24 12:23:44 +00001474 if (!obj->fault_mappable)
1475 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001476
David Herrmann51335df2013-07-24 21:10:03 +02001477 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001478 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001479}
1480
Imre Deak0fa87792013-01-07 21:47:35 +02001481uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001482i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001483{
Chris Wilsone28f8712011-07-18 13:11:49 -07001484 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001485
1486 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001487 tiling_mode == I915_TILING_NONE)
1488 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001489
1490 /* Previous chips need a power-of-two fence region when tiling */
1491 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001492 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001493 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001494 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001495
Chris Wilsone28f8712011-07-18 13:11:49 -07001496 while (gtt_size < size)
1497 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001498
Chris Wilsone28f8712011-07-18 13:11:49 -07001499 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001500}
1501
Jesse Barnesde151cf2008-11-12 10:03:55 -08001502/**
1503 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1504 * @obj: object to check
1505 *
1506 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001507 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001508 */
Imre Deakd8651102013-01-07 21:47:33 +02001509uint32_t
1510i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1511 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001512{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001513 /*
1514 * Minimum alignment is 4k (GTT page size), but might be greater
1515 * if a fence register is needed for the object.
1516 */
Imre Deakd8651102013-01-07 21:47:33 +02001517 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001518 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001519 return 4096;
1520
1521 /*
1522 * Previous chips need to be aligned to the size of the smallest
1523 * fence register that can contain the object.
1524 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001525 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001526}
1527
Chris Wilsond8cb5082012-08-11 15:41:03 +01001528static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1529{
1530 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1531 int ret;
1532
David Herrmann0de23972013-07-24 21:07:52 +02001533 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001534 return 0;
1535
Daniel Vetterda494d72012-12-20 15:11:16 +01001536 dev_priv->mm.shrinker_no_lock_stealing = true;
1537
Chris Wilsond8cb5082012-08-11 15:41:03 +01001538 ret = drm_gem_create_mmap_offset(&obj->base);
1539 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001540 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001541
1542 /* Badly fragmented mmap space? The only way we can recover
1543 * space is by destroying unwanted objects. We can't randomly release
1544 * mmap_offsets as userspace expects them to be persistent for the
1545 * lifetime of the objects. The closest we can is to release the
1546 * offsets on purgeable objects by truncating it and marking it purged,
1547 * which prevents userspace from ever using that object again.
1548 */
1549 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1550 ret = drm_gem_create_mmap_offset(&obj->base);
1551 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001552 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001553
1554 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001555 ret = drm_gem_create_mmap_offset(&obj->base);
1556out:
1557 dev_priv->mm.shrinker_no_lock_stealing = false;
1558
1559 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001560}
1561
1562static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1563{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001564 drm_gem_free_mmap_offset(&obj->base);
1565}
1566
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567int
Dave Airlieff72145b2011-02-07 12:16:14 +10001568i915_gem_mmap_gtt(struct drm_file *file,
1569 struct drm_device *dev,
1570 uint32_t handle,
1571 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001572{
Chris Wilsonda761a62010-10-27 17:37:08 +01001573 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001574 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001575 int ret;
1576
Chris Wilson76c1dec2010-09-25 11:22:51 +01001577 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001578 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001579 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001580
Dave Airlieff72145b2011-02-07 12:16:14 +10001581 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001582 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001583 ret = -ENOENT;
1584 goto unlock;
1585 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001586
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001587 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001588 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001589 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001590 }
1591
Chris Wilson05394f32010-11-08 19:18:58 +00001592 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001593 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594 ret = -EINVAL;
1595 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001596 }
1597
Chris Wilsond8cb5082012-08-11 15:41:03 +01001598 ret = i915_gem_object_create_mmap_offset(obj);
1599 if (ret)
1600 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001601
David Herrmann0de23972013-07-24 21:07:52 +02001602 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001603
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001604out:
Chris Wilson05394f32010-11-08 19:18:58 +00001605 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001606unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001607 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001608 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001609}
1610
Dave Airlieff72145b2011-02-07 12:16:14 +10001611/**
1612 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1613 * @dev: DRM device
1614 * @data: GTT mapping ioctl data
1615 * @file: GEM object info
1616 *
1617 * Simply returns the fake offset to userspace so it can mmap it.
1618 * The mmap call will end up in drm_gem_mmap(), which will set things
1619 * up so we can get faults in the handler above.
1620 *
1621 * The fault handler will take care of binding the object into the GTT
1622 * (since it may have been evicted to make room for something), allocating
1623 * a fence register, and mapping the appropriate aperture address into
1624 * userspace.
1625 */
1626int
1627i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1628 struct drm_file *file)
1629{
1630 struct drm_i915_gem_mmap_gtt *args = data;
1631
Dave Airlieff72145b2011-02-07 12:16:14 +10001632 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1633}
1634
Daniel Vetter225067e2012-08-20 10:23:20 +02001635/* Immediately discard the backing storage */
1636static void
1637i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001638{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001639 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001640
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001641 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001642
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001643 if (obj->base.filp == NULL)
1644 return;
1645
Daniel Vetter225067e2012-08-20 10:23:20 +02001646 /* Our goal here is to return as much of the memory as
1647 * is possible back to the system as we are called from OOM.
1648 * To do this we must instruct the shmfs to drop all of its
1649 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001650 */
Al Viro496ad9a2013-01-23 17:07:38 -05001651 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001652 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001653
Daniel Vetter225067e2012-08-20 10:23:20 +02001654 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001655}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001656
Daniel Vetter225067e2012-08-20 10:23:20 +02001657static inline int
1658i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1659{
1660 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001661}
1662
Chris Wilson5cdf5882010-09-27 15:51:07 +01001663static void
Chris Wilson05394f32010-11-08 19:18:58 +00001664i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001665{
Imre Deak90797e62013-02-18 19:28:03 +02001666 struct sg_page_iter sg_iter;
1667 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001668
Chris Wilson05394f32010-11-08 19:18:58 +00001669 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001670
Chris Wilson6c085a72012-08-20 11:40:46 +02001671 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1672 if (ret) {
1673 /* In the event of a disaster, abandon all caches and
1674 * hope for the best.
1675 */
1676 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001677 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001678 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1679 }
1680
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001681 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001682 i915_gem_object_save_bit_17_swizzle(obj);
1683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 if (obj->madv == I915_MADV_DONTNEED)
1685 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001686
Imre Deak90797e62013-02-18 19:28:03 +02001687 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001688 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001689
Chris Wilson05394f32010-11-08 19:18:58 +00001690 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001691 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001692
Chris Wilson05394f32010-11-08 19:18:58 +00001693 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001694 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001695
Chris Wilson9da3da62012-06-01 15:20:22 +01001696 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001697 }
Chris Wilson05394f32010-11-08 19:18:58 +00001698 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001699
Chris Wilson9da3da62012-06-01 15:20:22 +01001700 sg_free_table(obj->pages);
1701 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001702}
1703
Chris Wilsondd624af2013-01-15 12:39:35 +00001704int
Chris Wilson37e680a2012-06-07 15:38:42 +01001705i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1706{
1707 const struct drm_i915_gem_object_ops *ops = obj->ops;
1708
Chris Wilson2f745ad2012-09-04 21:02:58 +01001709 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001710 return 0;
1711
Chris Wilsona5570172012-09-04 21:02:54 +01001712 if (obj->pages_pin_count)
1713 return -EBUSY;
1714
Ben Widawsky98438772013-07-31 17:00:12 -07001715 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001716
Chris Wilsona2165e32012-12-03 11:49:00 +00001717 /* ->put_pages might need to allocate memory for the bit17 swizzle
1718 * array, hence protect them from being reaped by removing them from gtt
1719 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001720 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001721
Chris Wilson37e680a2012-06-07 15:38:42 +01001722 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001723 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001724
Chris Wilson6c085a72012-08-20 11:40:46 +02001725 if (i915_gem_object_is_purgeable(obj))
1726 i915_gem_object_truncate(obj);
1727
1728 return 0;
1729}
1730
1731static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001732__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1733 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001734{
Chris Wilson57094f82013-09-04 10:45:50 +01001735 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001736 struct drm_i915_gem_object *obj, *next;
1737 long count = 0;
1738
1739 list_for_each_entry_safe(obj, next,
1740 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001741 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001742 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001743 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001744 count += obj->base.size >> PAGE_SHIFT;
1745 if (count >= target)
1746 return count;
1747 }
1748 }
1749
Chris Wilson57094f82013-09-04 10:45:50 +01001750 /*
1751 * As we may completely rewrite the bound list whilst unbinding
1752 * (due to retiring requests) we have to strictly process only
1753 * one element of the list at the time, and recheck the list
1754 * on every iteration.
1755 */
1756 INIT_LIST_HEAD(&still_bound_list);
1757 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001758 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001759
Chris Wilson57094f82013-09-04 10:45:50 +01001760 obj = list_first_entry(&dev_priv->mm.bound_list,
1761 typeof(*obj), global_list);
1762 list_move_tail(&obj->global_list, &still_bound_list);
1763
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001764 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1765 continue;
1766
Chris Wilson57094f82013-09-04 10:45:50 +01001767 /*
1768 * Hold a reference whilst we unbind this object, as we may
1769 * end up waiting for and retiring requests. This might
1770 * release the final reference (held by the active list)
1771 * and result in the object being freed from under us.
1772 * in this object being freed.
1773 *
1774 * Note 1: Shrinking the bound list is special since only active
1775 * (and hence bound objects) can contain such limbo objects, so
1776 * we don't need special tricks for shrinking the unbound list.
1777 * The only other place where we have to be careful with active
1778 * objects suddenly disappearing due to retiring requests is the
1779 * eviction code.
1780 *
1781 * Note 2: Even though the bound list doesn't hold a reference
1782 * to the object we can safely grab one here: The final object
1783 * unreferencing and the bound_list are both protected by the
1784 * dev->struct_mutex and so we won't ever be able to observe an
1785 * object on the bound_list with a reference count equals 0.
1786 */
1787 drm_gem_object_reference(&obj->base);
1788
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001789 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1790 if (i915_vma_unbind(vma))
1791 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001792
Chris Wilson57094f82013-09-04 10:45:50 +01001793 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001795
1796 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001797 }
Chris Wilson57094f82013-09-04 10:45:50 +01001798 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001799
1800 return count;
1801}
1802
Daniel Vetter93927ca2013-01-10 18:03:00 +01001803static long
1804i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1805{
1806 return __i915_gem_shrink(dev_priv, target, true);
1807}
1808
Dave Chinner7dc19d52013-08-28 10:18:11 +10001809static long
Chris Wilson6c085a72012-08-20 11:40:46 +02001810i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1811{
1812 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001813 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001814
1815 i915_gem_evict_everything(dev_priv->dev);
1816
Ben Widawsky35c20a62013-05-31 11:28:48 -07001817 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001818 global_list) {
1819 if (obj->pages_pin_count == 0)
1820 freed += obj->base.size >> PAGE_SHIFT;
Chris Wilson37e680a2012-06-07 15:38:42 +01001821 i915_gem_object_put_pages(obj);
Dave Chinner7dc19d52013-08-28 10:18:11 +10001822 }
1823 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001824}
1825
Chris Wilson37e680a2012-06-07 15:38:42 +01001826static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001827i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001828{
Chris Wilson6c085a72012-08-20 11:40:46 +02001829 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001830 int page_count, i;
1831 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001832 struct sg_table *st;
1833 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001834 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001835 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001836 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001837 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001838
Chris Wilson6c085a72012-08-20 11:40:46 +02001839 /* Assert that the object is not currently in any GPU domain. As it
1840 * wasn't in the GTT, there shouldn't be any way it could have been in
1841 * a GPU cache
1842 */
1843 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1844 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1845
Chris Wilson9da3da62012-06-01 15:20:22 +01001846 st = kmalloc(sizeof(*st), GFP_KERNEL);
1847 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001848 return -ENOMEM;
1849
Chris Wilson9da3da62012-06-01 15:20:22 +01001850 page_count = obj->base.size / PAGE_SIZE;
1851 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001852 kfree(st);
1853 return -ENOMEM;
1854 }
1855
1856 /* Get the list of pages out of our struct file. They'll be pinned
1857 * at this point until we release them.
1858 *
1859 * Fail silently without starting the shrinker
1860 */
Al Viro496ad9a2013-01-23 17:07:38 -05001861 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001862 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001863 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001864 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001865 sg = st->sgl;
1866 st->nents = 0;
1867 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001868 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1869 if (IS_ERR(page)) {
1870 i915_gem_purge(dev_priv, page_count);
1871 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1872 }
1873 if (IS_ERR(page)) {
1874 /* We've tried hard to allocate the memory by reaping
1875 * our own buffer, now let the real VM do its job and
1876 * go down in flames if truly OOM.
1877 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001878 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001879 gfp |= __GFP_IO | __GFP_WAIT;
1880
1881 i915_gem_shrink_all(dev_priv);
1882 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1883 if (IS_ERR(page))
1884 goto err_pages;
1885
Linus Torvaldscaf49192012-12-10 10:51:16 -08001886 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001887 gfp &= ~(__GFP_IO | __GFP_WAIT);
1888 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001889#ifdef CONFIG_SWIOTLB
1890 if (swiotlb_nr_tbl()) {
1891 st->nents++;
1892 sg_set_page(sg, page, PAGE_SIZE, 0);
1893 sg = sg_next(sg);
1894 continue;
1895 }
1896#endif
Imre Deak90797e62013-02-18 19:28:03 +02001897 if (!i || page_to_pfn(page) != last_pfn + 1) {
1898 if (i)
1899 sg = sg_next(sg);
1900 st->nents++;
1901 sg_set_page(sg, page, PAGE_SIZE, 0);
1902 } else {
1903 sg->length += PAGE_SIZE;
1904 }
1905 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001906 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001907#ifdef CONFIG_SWIOTLB
1908 if (!swiotlb_nr_tbl())
1909#endif
1910 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001911 obj->pages = st;
1912
Eric Anholt673a3942008-07-30 12:06:12 -07001913 if (i915_gem_object_needs_bit17_swizzle(obj))
1914 i915_gem_object_do_bit_17_swizzle(obj);
1915
1916 return 0;
1917
1918err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001919 sg_mark_end(sg);
1920 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001921 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001922 sg_free_table(st);
1923 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001924 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001925}
1926
Chris Wilson37e680a2012-06-07 15:38:42 +01001927/* Ensure that the associated pages are gathered from the backing storage
1928 * and pinned into our object. i915_gem_object_get_pages() may be called
1929 * multiple times before they are released by a single call to
1930 * i915_gem_object_put_pages() - once the pages are no longer referenced
1931 * either as a result of memory pressure (reaping pages under the shrinker)
1932 * or as the object is itself released.
1933 */
1934int
1935i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1936{
1937 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1938 const struct drm_i915_gem_object_ops *ops = obj->ops;
1939 int ret;
1940
Chris Wilson2f745ad2012-09-04 21:02:58 +01001941 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001942 return 0;
1943
Chris Wilson43e28f02013-01-08 10:53:09 +00001944 if (obj->madv != I915_MADV_WILLNEED) {
1945 DRM_ERROR("Attempting to obtain a purgeable object\n");
1946 return -EINVAL;
1947 }
1948
Chris Wilsona5570172012-09-04 21:02:54 +01001949 BUG_ON(obj->pages_pin_count);
1950
Chris Wilson37e680a2012-06-07 15:38:42 +01001951 ret = ops->get_pages(obj);
1952 if (ret)
1953 return ret;
1954
Ben Widawsky35c20a62013-05-31 11:28:48 -07001955 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001956 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001957}
1958
Ben Widawskye2d05a82013-09-24 09:57:58 -07001959static void
Chris Wilson05394f32010-11-08 19:18:58 +00001960i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001961 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001962{
Chris Wilson05394f32010-11-08 19:18:58 +00001963 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001964 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001965 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001966
Zou Nan hai852835f2010-05-21 09:08:56 +08001967 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001968 if (obj->ring != ring && obj->last_write_seqno) {
1969 /* Keep the seqno relative to the current ring */
1970 obj->last_write_seqno = seqno;
1971 }
Chris Wilson05394f32010-11-08 19:18:58 +00001972 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001973
1974 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001975 if (!obj->active) {
1976 drm_gem_object_reference(&obj->base);
1977 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001978 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001979
Chris Wilson05394f32010-11-08 19:18:58 +00001980 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001981
Chris Wilson0201f1e2012-07-20 12:41:01 +01001982 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001983
Chris Wilsoncaea7472010-11-12 13:53:37 +00001984 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001985 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001986
Chris Wilson7dd49062012-03-21 10:48:18 +00001987 /* Bump MRU to take account of the delayed flush */
1988 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1989 struct drm_i915_fence_reg *reg;
1990
1991 reg = &dev_priv->fence_regs[obj->fence_reg];
1992 list_move_tail(&reg->lru_list,
1993 &dev_priv->mm.fence_list);
1994 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001995 }
1996}
1997
Ben Widawskye2d05a82013-09-24 09:57:58 -07001998void i915_vma_move_to_active(struct i915_vma *vma,
1999 struct intel_ring_buffer *ring)
2000{
2001 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2002 return i915_gem_object_move_to_active(vma->obj, ring);
2003}
2004
Chris Wilsoncaea7472010-11-12 13:53:37 +00002005static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002006i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2007{
Ben Widawskyca191b12013-07-31 17:00:14 -07002008 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2009 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2010 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002011
Chris Wilson65ce3022012-07-20 12:41:02 +01002012 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002013 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002014
Ben Widawskyca191b12013-07-31 17:00:14 -07002015 list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002016
Chris Wilson65ce3022012-07-20 12:41:02 +01002017 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002018 obj->ring = NULL;
2019
Chris Wilson65ce3022012-07-20 12:41:02 +01002020 obj->last_read_seqno = 0;
2021 obj->last_write_seqno = 0;
2022 obj->base.write_domain = 0;
2023
2024 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002025 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002026
2027 obj->active = 0;
2028 drm_gem_object_unreference(&obj->base);
2029
2030 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002031}
Eric Anholt673a3942008-07-30 12:06:12 -07002032
Chris Wilson9d7730912012-11-27 16:22:52 +00002033static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002034i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002035{
Chris Wilson9d7730912012-11-27 16:22:52 +00002036 struct drm_i915_private *dev_priv = dev->dev_private;
2037 struct intel_ring_buffer *ring;
2038 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002039
Chris Wilson107f27a52012-12-10 13:56:17 +02002040 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002041 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002042 ret = intel_ring_idle(ring);
2043 if (ret)
2044 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002045 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002046 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002047
2048 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002049 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002050 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002051
Chris Wilson9d7730912012-11-27 16:22:52 +00002052 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2053 ring->sync_seqno[j] = 0;
2054 }
2055
2056 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002057}
2058
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002059int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2060{
2061 struct drm_i915_private *dev_priv = dev->dev_private;
2062 int ret;
2063
2064 if (seqno == 0)
2065 return -EINVAL;
2066
2067 /* HWS page needs to be set less than what we
2068 * will inject to ring
2069 */
2070 ret = i915_gem_init_seqno(dev, seqno - 1);
2071 if (ret)
2072 return ret;
2073
2074 /* Carefully set the last_seqno value so that wrap
2075 * detection still works
2076 */
2077 dev_priv->next_seqno = seqno;
2078 dev_priv->last_seqno = seqno - 1;
2079 if (dev_priv->last_seqno == 0)
2080 dev_priv->last_seqno--;
2081
2082 return 0;
2083}
2084
Chris Wilson9d7730912012-11-27 16:22:52 +00002085int
2086i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002087{
Chris Wilson9d7730912012-11-27 16:22:52 +00002088 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002089
Chris Wilson9d7730912012-11-27 16:22:52 +00002090 /* reserve 0 for non-seqno */
2091 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002092 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002093 if (ret)
2094 return ret;
2095
2096 dev_priv->next_seqno = 1;
2097 }
2098
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002099 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002100 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002101}
2102
Mika Kuoppala0025c072013-06-12 12:35:30 +03002103int __i915_add_request(struct intel_ring_buffer *ring,
2104 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002105 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002106 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002107{
Chris Wilsondb53a302011-02-03 11:57:46 +00002108 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002109 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002110 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002111 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002112 int ret;
2113
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002114 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002115 /*
2116 * Emit any outstanding flushes - execbuf can fail to emit the flush
2117 * after having emitted the batchbuffer command. Hence we need to fix
2118 * things up similar to emitting the lazy request. The difference here
2119 * is that the flush _must_ happen before the next request, no matter
2120 * what.
2121 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002122 ret = intel_ring_flush_all_caches(ring);
2123 if (ret)
2124 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002125
Chris Wilson3c0e2342013-09-04 10:45:52 +01002126 request = ring->preallocated_lazy_request;
2127 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002128 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002129
Chris Wilsona71d8d92012-02-15 11:25:36 +00002130 /* Record the position of the start of the request so that
2131 * should we detect the updated seqno part-way through the
2132 * GPU processing the request, we never over-estimate the
2133 * position of the head.
2134 */
2135 request_ring_position = intel_ring_get_tail(ring);
2136
Chris Wilson9d7730912012-11-27 16:22:52 +00002137 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002138 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002139 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002140
Chris Wilson9d7730912012-11-27 16:22:52 +00002141 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002142 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002143 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002144 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002145
2146 /* Whilst this request exists, batch_obj will be on the
2147 * active_list, and so will hold the active reference. Only when this
2148 * request is retired will the the batch_obj be moved onto the
2149 * inactive_list and lose its active reference. Hence we do not need
2150 * to explicitly hold another reference here.
2151 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002152 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002153
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002154 /* Hold a reference to the current context so that we can inspect
2155 * it later in case a hangcheck error event fires.
2156 */
2157 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002158 if (request->ctx)
2159 i915_gem_context_reference(request->ctx);
2160
Eric Anholt673a3942008-07-30 12:06:12 -07002161 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002162 was_empty = list_empty(&ring->request_list);
2163 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002164 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002165
Chris Wilsondb53a302011-02-03 11:57:46 +00002166 if (file) {
2167 struct drm_i915_file_private *file_priv = file->driver_priv;
2168
Chris Wilson1c255952010-09-26 11:03:27 +01002169 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002170 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002171 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002172 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002173 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002174 }
Eric Anholt673a3942008-07-30 12:06:12 -07002175
Chris Wilson9d7730912012-11-27 16:22:52 +00002176 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002177 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002178 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002179
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002180 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002181 i915_queue_hangcheck(ring->dev);
2182
Chris Wilsonf047e392012-07-21 12:31:41 +01002183 if (was_empty) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002184 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002185 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002186 &dev_priv->mm.retire_work,
2187 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002188 intel_mark_busy(dev_priv->dev);
2189 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002190 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002191
Chris Wilsonacb868d2012-09-26 13:47:30 +01002192 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002193 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002194 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002195}
2196
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002197static inline void
2198i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002199{
Chris Wilson1c255952010-09-26 11:03:27 +01002200 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002201
Chris Wilson1c255952010-09-26 11:03:27 +01002202 if (!file_priv)
2203 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002204
Chris Wilson1c255952010-09-26 11:03:27 +01002205 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002206 list_del(&request->client_list);
2207 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002208 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002209}
2210
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002211static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2212 struct i915_address_space *vm)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002213{
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002214 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2215 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002216 return true;
2217
2218 return false;
2219}
2220
2221static bool i915_head_inside_request(const u32 acthd_unmasked,
2222 const u32 request_start,
2223 const u32 request_end)
2224{
2225 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2226
2227 if (request_start < request_end) {
2228 if (acthd >= request_start && acthd < request_end)
2229 return true;
2230 } else if (request_start > request_end) {
2231 if (acthd >= request_start || acthd < request_end)
2232 return true;
2233 }
2234
2235 return false;
2236}
2237
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002238static struct i915_address_space *
2239request_to_vm(struct drm_i915_gem_request *request)
2240{
2241 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2242 struct i915_address_space *vm;
2243
2244 vm = &dev_priv->gtt.base;
2245
2246 return vm;
2247}
2248
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002249static bool i915_request_guilty(struct drm_i915_gem_request *request,
2250 const u32 acthd, bool *inside)
2251{
2252 /* There is a possibility that unmasked head address
2253 * pointing inside the ring, matches the batch_obj address range.
2254 * However this is extremely unlikely.
2255 */
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002256 if (request->batch_obj) {
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002257 if (i915_head_inside_object(acthd, request->batch_obj,
2258 request_to_vm(request))) {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002259 *inside = true;
2260 return true;
2261 }
2262 }
2263
2264 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2265 *inside = false;
2266 return true;
2267 }
2268
2269 return false;
2270}
2271
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002272static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
2273{
2274 const unsigned long elapsed = get_seconds() - hs->guilty_ts;
2275
2276 if (hs->banned)
2277 return true;
2278
2279 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2280 DRM_ERROR("context hanging too fast, declaring banned!\n");
2281 return true;
2282 }
2283
2284 return false;
2285}
2286
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002287static void i915_set_reset_status(struct intel_ring_buffer *ring,
2288 struct drm_i915_gem_request *request,
2289 u32 acthd)
2290{
2291 struct i915_ctx_hang_stats *hs = NULL;
2292 bool inside, guilty;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002293 unsigned long offset = 0;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002294
2295 /* Innocent until proven guilty */
2296 guilty = false;
2297
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002298 if (request->batch_obj)
2299 offset = i915_gem_obj_offset(request->batch_obj,
2300 request_to_vm(request));
2301
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002302 if (ring->hangcheck.action != HANGCHECK_WAIT &&
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002303 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002304 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002305 ring->name,
2306 inside ? "inside" : "flushing",
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002307 offset,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002308 request->ctx ? request->ctx->id : 0,
2309 acthd);
2310
2311 guilty = true;
2312 }
2313
2314 /* If contexts are disabled or this is the default context, use
2315 * file_priv->reset_state
2316 */
2317 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2318 hs = &request->ctx->hang_stats;
2319 else if (request->file_priv)
2320 hs = &request->file_priv->hang_stats;
2321
2322 if (hs) {
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002323 if (guilty) {
2324 hs->banned = i915_context_is_banned(hs);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002325 hs->batch_active++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002326 hs->guilty_ts = get_seconds();
2327 } else {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002328 hs->batch_pending++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002329 }
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002330 }
2331}
2332
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002333static void i915_gem_free_request(struct drm_i915_gem_request *request)
2334{
2335 list_del(&request->list);
2336 i915_gem_request_remove_from_client(request);
2337
2338 if (request->ctx)
2339 i915_gem_context_unreference(request->ctx);
2340
2341 kfree(request);
2342}
2343
Chris Wilsondfaae392010-09-22 10:31:52 +01002344static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2345 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002346{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002347 u32 completed_seqno;
2348 u32 acthd;
2349
2350 acthd = intel_ring_get_active_head(ring);
2351 completed_seqno = ring->get_seqno(ring, false);
2352
Chris Wilsondfaae392010-09-22 10:31:52 +01002353 while (!list_empty(&ring->request_list)) {
2354 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002355
Chris Wilsondfaae392010-09-22 10:31:52 +01002356 request = list_first_entry(&ring->request_list,
2357 struct drm_i915_gem_request,
2358 list);
2359
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002360 if (request->seqno > completed_seqno)
2361 i915_set_reset_status(ring, request, acthd);
2362
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002363 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002364 }
2365
2366 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002367 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002368
Chris Wilson05394f32010-11-08 19:18:58 +00002369 obj = list_first_entry(&ring->active_list,
2370 struct drm_i915_gem_object,
2371 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002372
Chris Wilson05394f32010-11-08 19:18:58 +00002373 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002374 }
Eric Anholt673a3942008-07-30 12:06:12 -07002375}
2376
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002377void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 int i;
2381
Daniel Vetter4b9de732011-10-09 21:52:02 +02002382 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002383 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002384
Daniel Vetter94a335d2013-07-17 14:51:28 +02002385 /*
2386 * Commit delayed tiling changes if we have an object still
2387 * attached to the fence, otherwise just clear the fence.
2388 */
2389 if (reg->obj) {
2390 i915_gem_object_update_fence(reg->obj, reg,
2391 reg->obj->tiling_mode);
2392 } else {
2393 i915_gem_write_fence(dev, i, NULL);
2394 }
Chris Wilson312817a2010-11-22 11:50:11 +00002395 }
2396}
2397
Chris Wilson069efc12010-09-30 16:53:18 +01002398void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002399{
Chris Wilsondfaae392010-09-22 10:31:52 +01002400 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002401 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002402 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002403
Chris Wilsonb4519512012-05-11 14:29:30 +01002404 for_each_ring(ring, dev_priv, i)
2405 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002406
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002407 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002408}
2409
2410/**
2411 * This function clears the request list as sequence numbers are passed.
2412 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002413void
Chris Wilsondb53a302011-02-03 11:57:46 +00002414i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002415{
Eric Anholt673a3942008-07-30 12:06:12 -07002416 uint32_t seqno;
2417
Chris Wilsondb53a302011-02-03 11:57:46 +00002418 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002419 return;
2420
Chris Wilsondb53a302011-02-03 11:57:46 +00002421 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002422
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002423 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002424
Zou Nan hai852835f2010-05-21 09:08:56 +08002425 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002426 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002427
Zou Nan hai852835f2010-05-21 09:08:56 +08002428 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002429 struct drm_i915_gem_request,
2430 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002431
Chris Wilsondfaae392010-09-22 10:31:52 +01002432 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002433 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002434
Chris Wilsondb53a302011-02-03 11:57:46 +00002435 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002436 /* We know the GPU must have read the request to have
2437 * sent us the seqno + interrupt, so use the position
2438 * of tail of the request to update the last known position
2439 * of the GPU head.
2440 */
2441 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002442
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002443 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002444 }
2445
2446 /* Move any buffers on the active list that are no longer referenced
2447 * by the ringbuffer to the flushing/inactive lists as appropriate.
2448 */
2449 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002450 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002451
Akshay Joshi0206e352011-08-16 15:34:10 -04002452 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002453 struct drm_i915_gem_object,
2454 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002455
Chris Wilson0201f1e2012-07-20 12:41:01 +01002456 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002457 break;
2458
Chris Wilson65ce3022012-07-20 12:41:02 +01002459 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002460 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002461
Chris Wilsondb53a302011-02-03 11:57:46 +00002462 if (unlikely(ring->trace_irq_seqno &&
2463 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002464 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002465 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002466 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002467
Chris Wilsondb53a302011-02-03 11:57:46 +00002468 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002469}
2470
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002471bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002472i915_gem_retire_requests(struct drm_device *dev)
2473{
2474 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002475 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002476 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002477 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002478
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002479 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002480 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002481 idle &= list_empty(&ring->request_list);
2482 }
2483
2484 if (idle)
2485 mod_delayed_work(dev_priv->wq,
2486 &dev_priv->mm.idle_work,
2487 msecs_to_jiffies(100));
2488
2489 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002490}
2491
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002492static void
Eric Anholt673a3942008-07-30 12:06:12 -07002493i915_gem_retire_work_handler(struct work_struct *work)
2494{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002495 struct drm_i915_private *dev_priv =
2496 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2497 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002498 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002499
Chris Wilson891b48c2010-09-29 12:26:37 +01002500 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002501 idle = false;
2502 if (mutex_trylock(&dev->struct_mutex)) {
2503 idle = i915_gem_retire_requests(dev);
2504 mutex_unlock(&dev->struct_mutex);
2505 }
2506 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002507 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2508 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002509}
Chris Wilson891b48c2010-09-29 12:26:37 +01002510
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002511static void
2512i915_gem_idle_work_handler(struct work_struct *work)
2513{
2514 struct drm_i915_private *dev_priv =
2515 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002516
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002517 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002518}
2519
Ben Widawsky5816d642012-04-11 11:18:19 -07002520/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002521 * Ensures that an object will eventually get non-busy by flushing any required
2522 * write domains, emitting any outstanding lazy request and retiring and
2523 * completed requests.
2524 */
2525static int
2526i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2527{
2528 int ret;
2529
2530 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002531 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002532 if (ret)
2533 return ret;
2534
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002535 i915_gem_retire_requests_ring(obj->ring);
2536 }
2537
2538 return 0;
2539}
2540
2541/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002542 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2543 * @DRM_IOCTL_ARGS: standard ioctl arguments
2544 *
2545 * Returns 0 if successful, else an error is returned with the remaining time in
2546 * the timeout parameter.
2547 * -ETIME: object is still busy after timeout
2548 * -ERESTARTSYS: signal interrupted the wait
2549 * -ENONENT: object doesn't exist
2550 * Also possible, but rare:
2551 * -EAGAIN: GPU wedged
2552 * -ENOMEM: damn
2553 * -ENODEV: Internal IRQ fail
2554 * -E?: The add request failed
2555 *
2556 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2557 * non-zero timeout parameter the wait ioctl will wait for the given number of
2558 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2559 * without holding struct_mutex the object may become re-busied before this
2560 * function completes. A similar but shorter * race condition exists in the busy
2561 * ioctl
2562 */
2563int
2564i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2565{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002566 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002567 struct drm_i915_gem_wait *args = data;
2568 struct drm_i915_gem_object *obj;
2569 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002570 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002571 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002572 u32 seqno = 0;
2573 int ret = 0;
2574
Ben Widawskyeac1f142012-06-05 15:24:24 -07002575 if (args->timeout_ns >= 0) {
2576 timeout_stack = ns_to_timespec(args->timeout_ns);
2577 timeout = &timeout_stack;
2578 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002579
2580 ret = i915_mutex_lock_interruptible(dev);
2581 if (ret)
2582 return ret;
2583
2584 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2585 if (&obj->base == NULL) {
2586 mutex_unlock(&dev->struct_mutex);
2587 return -ENOENT;
2588 }
2589
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002590 /* Need to make sure the object gets inactive eventually. */
2591 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002592 if (ret)
2593 goto out;
2594
2595 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002596 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002597 ring = obj->ring;
2598 }
2599
2600 if (seqno == 0)
2601 goto out;
2602
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002603 /* Do this after OLR check to make sure we make forward progress polling
2604 * on this IOCTL with a 0 timeout (like busy ioctl)
2605 */
2606 if (!args->timeout_ns) {
2607 ret = -ETIME;
2608 goto out;
2609 }
2610
2611 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002612 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002613 mutex_unlock(&dev->struct_mutex);
2614
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002615 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002616 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002617 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002618 return ret;
2619
2620out:
2621 drm_gem_object_unreference(&obj->base);
2622 mutex_unlock(&dev->struct_mutex);
2623 return ret;
2624}
2625
2626/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002627 * i915_gem_object_sync - sync an object to a ring.
2628 *
2629 * @obj: object which may be in use on another ring.
2630 * @to: ring we wish to use the object on. May be NULL.
2631 *
2632 * This code is meant to abstract object synchronization with the GPU.
2633 * Calling with NULL implies synchronizing the object with the CPU
2634 * rather than a particular GPU ring.
2635 *
2636 * Returns 0 if successful, else propagates up the lower layer error.
2637 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002638int
2639i915_gem_object_sync(struct drm_i915_gem_object *obj,
2640 struct intel_ring_buffer *to)
2641{
2642 struct intel_ring_buffer *from = obj->ring;
2643 u32 seqno;
2644 int ret, idx;
2645
2646 if (from == NULL || to == from)
2647 return 0;
2648
Ben Widawsky5816d642012-04-11 11:18:19 -07002649 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002650 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002651
2652 idx = intel_ring_sync_index(from, to);
2653
Chris Wilson0201f1e2012-07-20 12:41:01 +01002654 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002655 if (seqno <= from->sync_seqno[idx])
2656 return 0;
2657
Ben Widawskyb4aca012012-04-25 20:50:12 -07002658 ret = i915_gem_check_olr(obj->ring, seqno);
2659 if (ret)
2660 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002661
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002662 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002663 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002664 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002665 /* We use last_read_seqno because sync_to()
2666 * might have just caused seqno wrap under
2667 * the radar.
2668 */
2669 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002670
Ben Widawskye3a5a222012-04-11 11:18:20 -07002671 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002672}
2673
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002674static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2675{
2676 u32 old_write_domain, old_read_domains;
2677
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002678 /* Force a pagefault for domain tracking on next user access */
2679 i915_gem_release_mmap(obj);
2680
Keith Packardb97c3d92011-06-24 21:02:59 -07002681 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2682 return;
2683
Chris Wilson97c809fd2012-10-09 19:24:38 +01002684 /* Wait for any direct GTT access to complete */
2685 mb();
2686
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002687 old_read_domains = obj->base.read_domains;
2688 old_write_domain = obj->base.write_domain;
2689
2690 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2691 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2692
2693 trace_i915_gem_object_change_domain(obj,
2694 old_read_domains,
2695 old_write_domain);
2696}
2697
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002698int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002699{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002700 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002701 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002702 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002703
Daniel Vetterb93dab62013-08-26 11:23:47 +02002704 /* For now we only ever use 1 vma per object */
2705 WARN_ON(!list_is_singular(&obj->vma_list));
2706
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002707 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002708 return 0;
2709
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002710 if (!drm_mm_node_allocated(&vma->node)) {
2711 i915_gem_vma_destroy(vma);
2712
2713 return 0;
2714 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002715
Chris Wilson31d8d652012-05-24 19:11:20 +01002716 if (obj->pin_count)
2717 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002718
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002719 BUG_ON(obj->pages == NULL);
2720
Chris Wilsona8198ee2011-04-13 22:04:09 +01002721 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002722 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002723 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002724 /* Continue on if we fail due to EIO, the GPU is hung so we
2725 * should be safe and we need to cleanup or else we might
2726 * cause memory corruption through use-after-free.
2727 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002728
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002729 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002730
Daniel Vetter96b47b62009-12-15 17:50:00 +01002731 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002732 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002733 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002734 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002735
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002736 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002737
Daniel Vetter74898d72012-02-15 23:50:22 +01002738 if (obj->has_global_gtt_mapping)
2739 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002740 if (obj->has_aliasing_ppgtt_mapping) {
2741 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2742 obj->has_aliasing_ppgtt_mapping = 0;
2743 }
Daniel Vetter74163902012-02-15 23:50:21 +01002744 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002745 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002746
Ben Widawskyca191b12013-07-31 17:00:14 -07002747 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002748 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002749 if (i915_is_ggtt(vma->vm))
2750 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002751
Ben Widawsky2f633152013-07-17 12:19:03 -07002752 drm_mm_remove_node(&vma->node);
Ben Widawsky433544b2013-08-13 18:09:06 -07002753
Ben Widawsky2f633152013-07-17 12:19:03 -07002754 i915_gem_vma_destroy(vma);
2755
2756 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002757 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002758 if (list_empty(&obj->vma_list))
2759 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002760
Chris Wilson88241782011-01-07 17:09:48 +00002761 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002762}
2763
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002764/**
2765 * Unbinds an object from the global GTT aperture.
2766 */
2767int
2768i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2769{
2770 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2771 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2772
Dan Carpenter58e73e12013-08-09 12:44:11 +03002773 if (!i915_gem_obj_ggtt_bound(obj))
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002774 return 0;
2775
2776 if (obj->pin_count)
2777 return -EBUSY;
2778
2779 BUG_ON(obj->pages == NULL);
2780
2781 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2782}
2783
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002784int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002785{
2786 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002787 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002788 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002789
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002790 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002791 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002792 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2793 if (ret)
2794 return ret;
2795
Chris Wilson3e960502012-11-27 16:22:54 +00002796 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002797 if (ret)
2798 return ret;
2799 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002800
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002801 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002802}
2803
Chris Wilson9ce079e2012-04-17 15:31:30 +01002804static void i965_write_fence_reg(struct drm_device *dev, int reg,
2805 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002806{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002807 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002808 int fence_reg;
2809 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002810
Imre Deak56c844e2013-01-07 21:47:34 +02002811 if (INTEL_INFO(dev)->gen >= 6) {
2812 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2813 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2814 } else {
2815 fence_reg = FENCE_REG_965_0;
2816 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2817 }
2818
Chris Wilsond18b9612013-07-10 13:36:23 +01002819 fence_reg += reg * 8;
2820
2821 /* To w/a incoherency with non-atomic 64-bit register updates,
2822 * we split the 64-bit update into two 32-bit writes. In order
2823 * for a partial fence not to be evaluated between writes, we
2824 * precede the update with write to turn off the fence register,
2825 * and only enable the fence as the last step.
2826 *
2827 * For extra levels of paranoia, we make sure each step lands
2828 * before applying the next step.
2829 */
2830 I915_WRITE(fence_reg, 0);
2831 POSTING_READ(fence_reg);
2832
Chris Wilson9ce079e2012-04-17 15:31:30 +01002833 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002834 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002835 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002836
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002837 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002838 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002839 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002840 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002841 if (obj->tiling_mode == I915_TILING_Y)
2842 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2843 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002844
Chris Wilsond18b9612013-07-10 13:36:23 +01002845 I915_WRITE(fence_reg + 4, val >> 32);
2846 POSTING_READ(fence_reg + 4);
2847
2848 I915_WRITE(fence_reg + 0, val);
2849 POSTING_READ(fence_reg);
2850 } else {
2851 I915_WRITE(fence_reg + 4, 0);
2852 POSTING_READ(fence_reg + 4);
2853 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002854}
2855
Chris Wilson9ce079e2012-04-17 15:31:30 +01002856static void i915_write_fence_reg(struct drm_device *dev, int reg,
2857 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002858{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002859 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002860 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002861
Chris Wilson9ce079e2012-04-17 15:31:30 +01002862 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002863 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002864 int pitch_val;
2865 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002866
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002867 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002868 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002869 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2870 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2871 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002872
2873 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2874 tile_width = 128;
2875 else
2876 tile_width = 512;
2877
2878 /* Note: pitch better be a power of two tile widths */
2879 pitch_val = obj->stride / tile_width;
2880 pitch_val = ffs(pitch_val) - 1;
2881
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002882 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002883 if (obj->tiling_mode == I915_TILING_Y)
2884 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2885 val |= I915_FENCE_SIZE_BITS(size);
2886 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2887 val |= I830_FENCE_REG_VALID;
2888 } else
2889 val = 0;
2890
2891 if (reg < 8)
2892 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002893 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002894 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002895
Chris Wilson9ce079e2012-04-17 15:31:30 +01002896 I915_WRITE(reg, val);
2897 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002898}
2899
Chris Wilson9ce079e2012-04-17 15:31:30 +01002900static void i830_write_fence_reg(struct drm_device *dev, int reg,
2901 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002902{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002903 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002905
Chris Wilson9ce079e2012-04-17 15:31:30 +01002906 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002907 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002908 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002909
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002910 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002911 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002912 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2913 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2914 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002915
Chris Wilson9ce079e2012-04-17 15:31:30 +01002916 pitch_val = obj->stride / 128;
2917 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002918
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002919 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002920 if (obj->tiling_mode == I915_TILING_Y)
2921 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2922 val |= I830_FENCE_SIZE_BITS(size);
2923 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2924 val |= I830_FENCE_REG_VALID;
2925 } else
2926 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002927
Chris Wilson9ce079e2012-04-17 15:31:30 +01002928 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2929 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2930}
2931
Chris Wilsond0a57782012-10-09 19:24:37 +01002932inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2933{
2934 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2935}
2936
Chris Wilson9ce079e2012-04-17 15:31:30 +01002937static void i915_gem_write_fence(struct drm_device *dev, int reg,
2938 struct drm_i915_gem_object *obj)
2939{
Chris Wilsond0a57782012-10-09 19:24:37 +01002940 struct drm_i915_private *dev_priv = dev->dev_private;
2941
2942 /* Ensure that all CPU reads are completed before installing a fence
2943 * and all writes before removing the fence.
2944 */
2945 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2946 mb();
2947
Daniel Vetter94a335d2013-07-17 14:51:28 +02002948 WARN(obj && (!obj->stride || !obj->tiling_mode),
2949 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2950 obj->stride, obj->tiling_mode);
2951
Chris Wilson9ce079e2012-04-17 15:31:30 +01002952 switch (INTEL_INFO(dev)->gen) {
2953 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002954 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002955 case 5:
2956 case 4: i965_write_fence_reg(dev, reg, obj); break;
2957 case 3: i915_write_fence_reg(dev, reg, obj); break;
2958 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002959 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002960 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002961
2962 /* And similarly be paranoid that no direct access to this region
2963 * is reordered to before the fence is installed.
2964 */
2965 if (i915_gem_object_needs_mb(obj))
2966 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002967}
2968
Chris Wilson61050802012-04-17 15:31:31 +01002969static inline int fence_number(struct drm_i915_private *dev_priv,
2970 struct drm_i915_fence_reg *fence)
2971{
2972 return fence - dev_priv->fence_regs;
2973}
2974
2975static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2976 struct drm_i915_fence_reg *fence,
2977 bool enable)
2978{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002979 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002980 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002981
Chris Wilson46a0b632013-07-10 13:36:24 +01002982 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002983
2984 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002985 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002986 fence->obj = obj;
2987 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2988 } else {
2989 obj->fence_reg = I915_FENCE_REG_NONE;
2990 fence->obj = NULL;
2991 list_del_init(&fence->lru_list);
2992 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002993 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002994}
2995
Chris Wilsond9e86c02010-11-10 16:40:20 +00002996static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002997i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002998{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002999 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003000 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003001 if (ret)
3002 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003003
3004 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003005 }
3006
Chris Wilson86d5bc32012-07-20 12:41:04 +01003007 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003008 return 0;
3009}
3010
3011int
3012i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3013{
Chris Wilson61050802012-04-17 15:31:31 +01003014 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003015 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003016 int ret;
3017
Chris Wilsond0a57782012-10-09 19:24:37 +01003018 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003019 if (ret)
3020 return ret;
3021
Chris Wilson61050802012-04-17 15:31:31 +01003022 if (obj->fence_reg == I915_FENCE_REG_NONE)
3023 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003024
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003025 fence = &dev_priv->fence_regs[obj->fence_reg];
3026
Chris Wilson61050802012-04-17 15:31:31 +01003027 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003028 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003029
3030 return 0;
3031}
3032
3033static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003034i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003035{
Daniel Vetterae3db242010-02-19 11:51:58 +01003036 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003037 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003038 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003039
3040 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003041 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003042 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3043 reg = &dev_priv->fence_regs[i];
3044 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003045 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003046
Chris Wilson1690e1e2011-12-14 13:57:08 +01003047 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003048 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003049 }
3050
Chris Wilsond9e86c02010-11-10 16:40:20 +00003051 if (avail == NULL)
3052 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003053
3054 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003055 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003056 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003057 continue;
3058
Chris Wilson8fe301a2012-04-17 15:31:28 +01003059 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003060 }
3061
Chris Wilson8fe301a2012-04-17 15:31:28 +01003062 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003063}
3064
Jesse Barnesde151cf2008-11-12 10:03:55 -08003065/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003066 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003067 * @obj: object to map through a fence reg
3068 *
3069 * When mapping objects through the GTT, userspace wants to be able to write
3070 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003071 * This function walks the fence regs looking for a free one for @obj,
3072 * stealing one if it can't find any.
3073 *
3074 * It then sets up the reg based on the object's properties: address, pitch
3075 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003076 *
3077 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003078 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003079int
Chris Wilson06d98132012-04-17 15:31:24 +01003080i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003081{
Chris Wilson05394f32010-11-08 19:18:58 +00003082 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003083 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003084 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003085 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003086 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003087
Chris Wilson14415742012-04-17 15:31:33 +01003088 /* Have we updated the tiling parameters upon the object and so
3089 * will need to serialise the write to the associated fence register?
3090 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003091 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003092 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003093 if (ret)
3094 return ret;
3095 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003096
Chris Wilsond9e86c02010-11-10 16:40:20 +00003097 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003098 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3099 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003100 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003101 list_move_tail(&reg->lru_list,
3102 &dev_priv->mm.fence_list);
3103 return 0;
3104 }
3105 } else if (enable) {
3106 reg = i915_find_fence_reg(dev);
3107 if (reg == NULL)
3108 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003109
Chris Wilson14415742012-04-17 15:31:33 +01003110 if (reg->obj) {
3111 struct drm_i915_gem_object *old = reg->obj;
3112
Chris Wilsond0a57782012-10-09 19:24:37 +01003113 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003114 if (ret)
3115 return ret;
3116
Chris Wilson14415742012-04-17 15:31:33 +01003117 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003118 }
Chris Wilson14415742012-04-17 15:31:33 +01003119 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003120 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003121
Chris Wilson14415742012-04-17 15:31:33 +01003122 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003123
Chris Wilson9ce079e2012-04-17 15:31:30 +01003124 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003125}
3126
Chris Wilson42d6ab42012-07-26 11:49:32 +01003127static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3128 struct drm_mm_node *gtt_space,
3129 unsigned long cache_level)
3130{
3131 struct drm_mm_node *other;
3132
3133 /* On non-LLC machines we have to be careful when putting differing
3134 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003135 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003136 */
3137 if (HAS_LLC(dev))
3138 return true;
3139
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003140 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003141 return true;
3142
3143 if (list_empty(&gtt_space->node_list))
3144 return true;
3145
3146 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3147 if (other->allocated && !other->hole_follows && other->color != cache_level)
3148 return false;
3149
3150 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3151 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3152 return false;
3153
3154 return true;
3155}
3156
3157static void i915_gem_verify_gtt(struct drm_device *dev)
3158{
3159#if WATCH_GTT
3160 struct drm_i915_private *dev_priv = dev->dev_private;
3161 struct drm_i915_gem_object *obj;
3162 int err = 0;
3163
Ben Widawsky35c20a62013-05-31 11:28:48 -07003164 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003165 if (obj->gtt_space == NULL) {
3166 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3167 err++;
3168 continue;
3169 }
3170
3171 if (obj->cache_level != obj->gtt_space->color) {
3172 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003173 i915_gem_obj_ggtt_offset(obj),
3174 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003175 obj->cache_level,
3176 obj->gtt_space->color);
3177 err++;
3178 continue;
3179 }
3180
3181 if (!i915_gem_valid_gtt_space(dev,
3182 obj->gtt_space,
3183 obj->cache_level)) {
3184 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003185 i915_gem_obj_ggtt_offset(obj),
3186 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003187 obj->cache_level);
3188 err++;
3189 continue;
3190 }
3191 }
3192
3193 WARN_ON(err);
3194#endif
3195}
3196
Jesse Barnesde151cf2008-11-12 10:03:55 -08003197/**
Eric Anholt673a3942008-07-30 12:06:12 -07003198 * Finds free space in the GTT aperture and binds the object there.
3199 */
3200static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003201i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3202 struct i915_address_space *vm,
3203 unsigned alignment,
3204 bool map_and_fenceable,
3205 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003206{
Chris Wilson05394f32010-11-08 19:18:58 +00003207 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003208 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003209 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003210 size_t gtt_max =
3211 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003212 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003213 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003214
Chris Wilsone28f8712011-07-18 13:11:49 -07003215 fence_size = i915_gem_get_gtt_size(dev,
3216 obj->base.size,
3217 obj->tiling_mode);
3218 fence_alignment = i915_gem_get_gtt_alignment(dev,
3219 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003220 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003221 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003222 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003223 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003224 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003225
Eric Anholt673a3942008-07-30 12:06:12 -07003226 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003227 alignment = map_and_fenceable ? fence_alignment :
3228 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003229 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003230 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3231 return -EINVAL;
3232 }
3233
Chris Wilson05394f32010-11-08 19:18:58 +00003234 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003235
Chris Wilson654fc602010-05-27 13:18:21 +01003236 /* If the object is bigger than the entire aperture, reject it early
3237 * before evicting everything in a vain attempt to find space.
3238 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003239 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003240 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003241 obj->base.size,
3242 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003243 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003244 return -E2BIG;
3245 }
3246
Chris Wilson37e680a2012-06-07 15:38:42 +01003247 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003248 if (ret)
3249 return ret;
3250
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003251 i915_gem_object_pin_pages(obj);
3252
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003253 BUG_ON(!i915_is_ggtt(vm));
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003254
Ben Widawskyaccfef22013-08-14 11:38:35 +02003255 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003256 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003257 ret = PTR_ERR(vma);
3258 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003259 }
3260
Ben Widawskyaccfef22013-08-14 11:38:35 +02003261 /* For now we only ever use 1 vma per object */
3262 WARN_ON(!list_is_singular(&obj->vma_list));
3263
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003264search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003265 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003266 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003267 obj->cache_level, 0, gtt_max,
3268 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003269 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003270 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003271 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003272 map_and_fenceable,
3273 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003274 if (ret == 0)
3275 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003276
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003277 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003278 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003279 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003280 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003281 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003282 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003283 }
3284
Daniel Vetter74163902012-02-15 23:50:21 +01003285 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003286 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003287 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003288
Ben Widawsky35c20a62013-05-31 11:28:48 -07003289 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003290 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003291
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003292 if (i915_is_ggtt(vm)) {
3293 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003294
Daniel Vetter49987092013-08-14 10:21:23 +02003295 fenceable = (vma->node.size == fence_size &&
3296 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003297
Daniel Vetter49987092013-08-14 10:21:23 +02003298 mappable = (vma->node.start + obj->base.size <=
3299 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003300
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003301 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003302 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003303
Ben Widawsky7ace7ef2013-08-09 22:12:12 -07003304 WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003305
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003306 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003307 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003308 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003309
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003310err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003311 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003312err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003313 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003314err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003315 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003316 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003317}
3318
Chris Wilson000433b2013-08-08 14:41:09 +01003319bool
Chris Wilson2c225692013-08-09 12:26:45 +01003320i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3321 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003322{
Eric Anholt673a3942008-07-30 12:06:12 -07003323 /* If we don't have a page list set up, then we're not pinned
3324 * to GPU, and we can ignore the cache flush because it'll happen
3325 * again at bind time.
3326 */
Chris Wilson05394f32010-11-08 19:18:58 +00003327 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003328 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003329
Imre Deak769ce462013-02-13 21:56:05 +02003330 /*
3331 * Stolen memory is always coherent with the GPU as it is explicitly
3332 * marked as wc by the system, or the system is cache-coherent.
3333 */
3334 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003335 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003336
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003337 /* If the GPU is snooping the contents of the CPU cache,
3338 * we do not need to manually clear the CPU cache lines. However,
3339 * the caches are only snooped when the render cache is
3340 * flushed/invalidated. As we always have to emit invalidations
3341 * and flushes when moving into and out of the RENDER domain, correct
3342 * snooping behaviour occurs naturally as the result of our domain
3343 * tracking.
3344 */
Chris Wilson2c225692013-08-09 12:26:45 +01003345 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003346 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003347
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003348 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003349 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003350
3351 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003352}
3353
3354/** Flushes the GTT write domain for the object if it's dirty. */
3355static void
Chris Wilson05394f32010-11-08 19:18:58 +00003356i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003357{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003358 uint32_t old_write_domain;
3359
Chris Wilson05394f32010-11-08 19:18:58 +00003360 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003361 return;
3362
Chris Wilson63256ec2011-01-04 18:42:07 +00003363 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003364 * to it immediately go to main memory as far as we know, so there's
3365 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003366 *
3367 * However, we do have to enforce the order so that all writes through
3368 * the GTT land before any writes to the device, such as updates to
3369 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003370 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003371 wmb();
3372
Chris Wilson05394f32010-11-08 19:18:58 +00003373 old_write_domain = obj->base.write_domain;
3374 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003375
3376 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003377 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003378 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003379}
3380
3381/** Flushes the CPU write domain for the object if it's dirty. */
3382static void
Chris Wilson2c225692013-08-09 12:26:45 +01003383i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3384 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003385{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003386 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003387
Chris Wilson05394f32010-11-08 19:18:58 +00003388 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003389 return;
3390
Chris Wilson000433b2013-08-08 14:41:09 +01003391 if (i915_gem_clflush_object(obj, force))
3392 i915_gem_chipset_flush(obj->base.dev);
3393
Chris Wilson05394f32010-11-08 19:18:58 +00003394 old_write_domain = obj->base.write_domain;
3395 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003396
3397 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003398 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003399 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003400}
3401
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003402/**
3403 * Moves a single object to the GTT read, and possibly write domain.
3404 *
3405 * This function returns when the move is complete, including waiting on
3406 * flushes to occur.
3407 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003408int
Chris Wilson20217462010-11-23 15:26:33 +00003409i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003410{
Chris Wilson8325a092012-04-24 15:52:35 +01003411 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003412 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003413 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003414
Eric Anholt02354392008-11-26 13:58:13 -08003415 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003416 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003417 return -EINVAL;
3418
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003419 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3420 return 0;
3421
Chris Wilson0201f1e2012-07-20 12:41:01 +01003422 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003423 if (ret)
3424 return ret;
3425
Chris Wilson2c225692013-08-09 12:26:45 +01003426 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003427
Chris Wilsond0a57782012-10-09 19:24:37 +01003428 /* Serialise direct access to this object with the barriers for
3429 * coherent writes from the GPU, by effectively invalidating the
3430 * GTT domain upon first access.
3431 */
3432 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3433 mb();
3434
Chris Wilson05394f32010-11-08 19:18:58 +00003435 old_write_domain = obj->base.write_domain;
3436 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003437
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003438 /* It should now be out of any other write domains, and we can update
3439 * the domain values for our changes.
3440 */
Chris Wilson05394f32010-11-08 19:18:58 +00003441 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3442 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003443 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003444 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3445 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3446 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003447 }
3448
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003449 trace_i915_gem_object_change_domain(obj,
3450 old_read_domains,
3451 old_write_domain);
3452
Chris Wilson8325a092012-04-24 15:52:35 +01003453 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003454 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003455 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003456 if (vma)
3457 list_move_tail(&vma->mm_list,
3458 &dev_priv->gtt.base.inactive_list);
3459
3460 }
Chris Wilson8325a092012-04-24 15:52:35 +01003461
Eric Anholte47c68e2008-11-14 13:35:19 -08003462 return 0;
3463}
3464
Chris Wilsone4ffd172011-04-04 09:44:39 +01003465int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3466 enum i915_cache_level cache_level)
3467{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003468 struct drm_device *dev = obj->base.dev;
3469 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003470 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003471 int ret;
3472
3473 if (obj->cache_level == cache_level)
3474 return 0;
3475
3476 if (obj->pin_count) {
3477 DRM_DEBUG("can not change the cache level of pinned objects\n");
3478 return -EBUSY;
3479 }
3480
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003481 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3482 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003483 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003484 if (ret)
3485 return ret;
3486
3487 break;
3488 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003489 }
3490
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003491 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003492 ret = i915_gem_object_finish_gpu(obj);
3493 if (ret)
3494 return ret;
3495
3496 i915_gem_object_finish_gtt(obj);
3497
3498 /* Before SandyBridge, you could not use tiling or fence
3499 * registers with snooped memory, so relinquish any fences
3500 * currently pointing to our region in the aperture.
3501 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003502 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003503 ret = i915_gem_object_put_fence(obj);
3504 if (ret)
3505 return ret;
3506 }
3507
Daniel Vetter74898d72012-02-15 23:50:22 +01003508 if (obj->has_global_gtt_mapping)
3509 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003510 if (obj->has_aliasing_ppgtt_mapping)
3511 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3512 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003513 }
3514
Chris Wilson2c225692013-08-09 12:26:45 +01003515 list_for_each_entry(vma, &obj->vma_list, vma_link)
3516 vma->node.color = cache_level;
3517 obj->cache_level = cache_level;
3518
3519 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003520 u32 old_read_domains, old_write_domain;
3521
3522 /* If we're coming from LLC cached, then we haven't
3523 * actually been tracking whether the data is in the
3524 * CPU cache or not, since we only allow one bit set
3525 * in obj->write_domain and have been skipping the clflushes.
3526 * Just set it to the CPU cache for now.
3527 */
3528 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003529
3530 old_read_domains = obj->base.read_domains;
3531 old_write_domain = obj->base.write_domain;
3532
3533 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3534 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3535
3536 trace_i915_gem_object_change_domain(obj,
3537 old_read_domains,
3538 old_write_domain);
3539 }
3540
Chris Wilson42d6ab42012-07-26 11:49:32 +01003541 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003542 return 0;
3543}
3544
Ben Widawsky199adf42012-09-21 17:01:20 -07003545int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3546 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003547{
Ben Widawsky199adf42012-09-21 17:01:20 -07003548 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003549 struct drm_i915_gem_object *obj;
3550 int ret;
3551
3552 ret = i915_mutex_lock_interruptible(dev);
3553 if (ret)
3554 return ret;
3555
3556 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3557 if (&obj->base == NULL) {
3558 ret = -ENOENT;
3559 goto unlock;
3560 }
3561
Chris Wilson651d7942013-08-08 14:41:10 +01003562 switch (obj->cache_level) {
3563 case I915_CACHE_LLC:
3564 case I915_CACHE_L3_LLC:
3565 args->caching = I915_CACHING_CACHED;
3566 break;
3567
Chris Wilson4257d3b2013-08-08 14:41:11 +01003568 case I915_CACHE_WT:
3569 args->caching = I915_CACHING_DISPLAY;
3570 break;
3571
Chris Wilson651d7942013-08-08 14:41:10 +01003572 default:
3573 args->caching = I915_CACHING_NONE;
3574 break;
3575 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003576
3577 drm_gem_object_unreference(&obj->base);
3578unlock:
3579 mutex_unlock(&dev->struct_mutex);
3580 return ret;
3581}
3582
Ben Widawsky199adf42012-09-21 17:01:20 -07003583int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3584 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003585{
Ben Widawsky199adf42012-09-21 17:01:20 -07003586 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003587 struct drm_i915_gem_object *obj;
3588 enum i915_cache_level level;
3589 int ret;
3590
Ben Widawsky199adf42012-09-21 17:01:20 -07003591 switch (args->caching) {
3592 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003593 level = I915_CACHE_NONE;
3594 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003595 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003596 level = I915_CACHE_LLC;
3597 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003598 case I915_CACHING_DISPLAY:
3599 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3600 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003601 default:
3602 return -EINVAL;
3603 }
3604
Ben Widawsky3bc29132012-09-26 16:15:20 -07003605 ret = i915_mutex_lock_interruptible(dev);
3606 if (ret)
3607 return ret;
3608
Chris Wilsone6994ae2012-07-10 10:27:08 +01003609 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3610 if (&obj->base == NULL) {
3611 ret = -ENOENT;
3612 goto unlock;
3613 }
3614
3615 ret = i915_gem_object_set_cache_level(obj, level);
3616
3617 drm_gem_object_unreference(&obj->base);
3618unlock:
3619 mutex_unlock(&dev->struct_mutex);
3620 return ret;
3621}
3622
Chris Wilsoncc98b412013-08-09 12:25:09 +01003623static bool is_pin_display(struct drm_i915_gem_object *obj)
3624{
3625 /* There are 3 sources that pin objects:
3626 * 1. The display engine (scanouts, sprites, cursors);
3627 * 2. Reservations for execbuffer;
3628 * 3. The user.
3629 *
3630 * We can ignore reservations as we hold the struct_mutex and
3631 * are only called outside of the reservation path. The user
3632 * can only increment pin_count once, and so if after
3633 * subtracting the potential reference by the user, any pin_count
3634 * remains, it must be due to another use by the display engine.
3635 */
3636 return obj->pin_count - !!obj->user_pin_count;
3637}
3638
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003639/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003640 * Prepare buffer for display plane (scanout, cursors, etc).
3641 * Can be called from an uninterruptible phase (modesetting) and allows
3642 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003643 */
3644int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003645i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3646 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003647 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003648{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003649 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003650 int ret;
3651
Chris Wilson0be73282010-12-06 14:36:27 +00003652 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003653 ret = i915_gem_object_sync(obj, pipelined);
3654 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003655 return ret;
3656 }
3657
Chris Wilsoncc98b412013-08-09 12:25:09 +01003658 /* Mark the pin_display early so that we account for the
3659 * display coherency whilst setting up the cache domains.
3660 */
3661 obj->pin_display = true;
3662
Eric Anholta7ef0642011-03-29 16:59:54 -07003663 /* The display engine is not coherent with the LLC cache on gen6. As
3664 * a result, we make sure that the pinning that is about to occur is
3665 * done with uncached PTEs. This is lowest common denominator for all
3666 * chipsets.
3667 *
3668 * However for gen6+, we could do better by using the GFDT bit instead
3669 * of uncaching, which would allow us to flush all the LLC-cached data
3670 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3671 */
Chris Wilson651d7942013-08-08 14:41:10 +01003672 ret = i915_gem_object_set_cache_level(obj,
3673 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003674 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003675 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003676
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003677 /* As the user may map the buffer once pinned in the display plane
3678 * (e.g. libkms for the bootup splash), we have to ensure that we
3679 * always use map_and_fenceable for all scanout buffers.
3680 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003681 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003682 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003683 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003684
Chris Wilson2c225692013-08-09 12:26:45 +01003685 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003686
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003687 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003688 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003689
3690 /* It should now be out of any other write domains, and we can update
3691 * the domain values for our changes.
3692 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003693 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003694 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003695
3696 trace_i915_gem_object_change_domain(obj,
3697 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003698 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003699
3700 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003701
3702err_unpin_display:
3703 obj->pin_display = is_pin_display(obj);
3704 return ret;
3705}
3706
3707void
3708i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3709{
3710 i915_gem_object_unpin(obj);
3711 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003712}
3713
Chris Wilson85345512010-11-13 09:49:11 +00003714int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003715i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003716{
Chris Wilson88241782011-01-07 17:09:48 +00003717 int ret;
3718
Chris Wilsona8198ee2011-04-13 22:04:09 +01003719 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003720 return 0;
3721
Chris Wilson0201f1e2012-07-20 12:41:01 +01003722 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003723 if (ret)
3724 return ret;
3725
Chris Wilsona8198ee2011-04-13 22:04:09 +01003726 /* Ensure that we invalidate the GPU's caches and TLBs. */
3727 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003728 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003729}
3730
Eric Anholte47c68e2008-11-14 13:35:19 -08003731/**
3732 * Moves a single object to the CPU read, and possibly write domain.
3733 *
3734 * This function returns when the move is complete, including waiting on
3735 * flushes to occur.
3736 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003737int
Chris Wilson919926a2010-11-12 13:42:53 +00003738i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003739{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003740 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003741 int ret;
3742
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003743 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3744 return 0;
3745
Chris Wilson0201f1e2012-07-20 12:41:01 +01003746 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003747 if (ret)
3748 return ret;
3749
Eric Anholte47c68e2008-11-14 13:35:19 -08003750 i915_gem_object_flush_gtt_write_domain(obj);
3751
Chris Wilson05394f32010-11-08 19:18:58 +00003752 old_write_domain = obj->base.write_domain;
3753 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003754
Eric Anholte47c68e2008-11-14 13:35:19 -08003755 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003756 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003757 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003758
Chris Wilson05394f32010-11-08 19:18:58 +00003759 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003760 }
3761
3762 /* It should now be out of any other write domains, and we can update
3763 * the domain values for our changes.
3764 */
Chris Wilson05394f32010-11-08 19:18:58 +00003765 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003766
3767 /* If we're writing through the CPU, then the GPU read domains will
3768 * need to be invalidated at next use.
3769 */
3770 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003771 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3772 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003773 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003774
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003775 trace_i915_gem_object_change_domain(obj,
3776 old_read_domains,
3777 old_write_domain);
3778
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003779 return 0;
3780}
3781
Eric Anholt673a3942008-07-30 12:06:12 -07003782/* Throttle our rendering by waiting until the ring has completed our requests
3783 * emitted over 20 msec ago.
3784 *
Eric Anholtb9624422009-06-03 07:27:35 +00003785 * Note that if we were to use the current jiffies each time around the loop,
3786 * we wouldn't escape the function with any frames outstanding if the time to
3787 * render a frame was over 20ms.
3788 *
Eric Anholt673a3942008-07-30 12:06:12 -07003789 * This should get us reasonable parallelism between CPU and GPU but also
3790 * relatively low latency when blocking on a particular request to finish.
3791 */
3792static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003793i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003794{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003795 struct drm_i915_private *dev_priv = dev->dev_private;
3796 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003797 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003798 struct drm_i915_gem_request *request;
3799 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003800 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003801 u32 seqno = 0;
3802 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003803
Daniel Vetter308887a2012-11-14 17:14:06 +01003804 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3805 if (ret)
3806 return ret;
3807
3808 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3809 if (ret)
3810 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003811
Chris Wilson1c255952010-09-26 11:03:27 +01003812 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003813 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003814 if (time_after_eq(request->emitted_jiffies, recent_enough))
3815 break;
3816
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003817 ring = request->ring;
3818 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003819 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003820 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003821 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003822
3823 if (seqno == 0)
3824 return 0;
3825
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003826 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003827 if (ret == 0)
3828 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003829
Eric Anholt673a3942008-07-30 12:06:12 -07003830 return ret;
3831}
3832
Eric Anholt673a3942008-07-30 12:06:12 -07003833int
Chris Wilson05394f32010-11-08 19:18:58 +00003834i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003835 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003836 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003837 bool map_and_fenceable,
3838 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003839{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003840 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003841 int ret;
3842
Chris Wilson7e81a422012-09-15 09:41:57 +01003843 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3844 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003845
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003846 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3847
3848 vma = i915_gem_obj_to_vma(obj, vm);
3849
3850 if (vma) {
3851 if ((alignment &&
3852 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003853 (map_and_fenceable && !obj->map_and_fenceable)) {
3854 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003855 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003856 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003857 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003858 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003859 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003860 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003861 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003862 if (ret)
3863 return ret;
3864 }
3865 }
3866
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003867 if (!i915_gem_obj_bound(obj, vm)) {
Chris Wilson87422672012-11-21 13:04:03 +00003868 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3869
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003870 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3871 map_and_fenceable,
3872 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003873 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003874 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003875
3876 if (!dev_priv->mm.aliasing_ppgtt)
3877 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003878 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003879
Daniel Vetter74898d72012-02-15 23:50:22 +01003880 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3881 i915_gem_gtt_bind_object(obj, obj->cache_level);
3882
Chris Wilson1b502472012-04-24 15:47:30 +01003883 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003884 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003885
3886 return 0;
3887}
3888
3889void
Chris Wilson05394f32010-11-08 19:18:58 +00003890i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003891{
Chris Wilson05394f32010-11-08 19:18:58 +00003892 BUG_ON(obj->pin_count == 0);
Ben Widawsky98438772013-07-31 17:00:12 -07003893 BUG_ON(!i915_gem_obj_bound_any(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003894
Chris Wilson1b502472012-04-24 15:47:30 +01003895 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003896 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003897}
3898
3899int
3900i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003901 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003902{
3903 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003904 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003905 int ret;
3906
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003907 ret = i915_mutex_lock_interruptible(dev);
3908 if (ret)
3909 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003910
Chris Wilson05394f32010-11-08 19:18:58 +00003911 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003912 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003913 ret = -ENOENT;
3914 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003915 }
Eric Anholt673a3942008-07-30 12:06:12 -07003916
Chris Wilson05394f32010-11-08 19:18:58 +00003917 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003918 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003919 ret = -EINVAL;
3920 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003921 }
3922
Chris Wilson05394f32010-11-08 19:18:58 +00003923 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003924 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3925 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003926 ret = -EINVAL;
3927 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003928 }
3929
Chris Wilson93be8782013-01-02 10:31:22 +00003930 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07003931 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003932 if (ret)
3933 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003934 }
3935
Chris Wilson93be8782013-01-02 10:31:22 +00003936 obj->user_pin_count++;
3937 obj->pin_filp = file;
3938
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003939 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003940out:
Chris Wilson05394f32010-11-08 19:18:58 +00003941 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003942unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003943 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003944 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003945}
3946
3947int
3948i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003949 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003950{
3951 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003952 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003953 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003954
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003955 ret = i915_mutex_lock_interruptible(dev);
3956 if (ret)
3957 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003958
Chris Wilson05394f32010-11-08 19:18:58 +00003959 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003960 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003961 ret = -ENOENT;
3962 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003963 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003964
Chris Wilson05394f32010-11-08 19:18:58 +00003965 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003966 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3967 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003968 ret = -EINVAL;
3969 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003970 }
Chris Wilson05394f32010-11-08 19:18:58 +00003971 obj->user_pin_count--;
3972 if (obj->user_pin_count == 0) {
3973 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003974 i915_gem_object_unpin(obj);
3975 }
Eric Anholt673a3942008-07-30 12:06:12 -07003976
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003977out:
Chris Wilson05394f32010-11-08 19:18:58 +00003978 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003979unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003980 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003981 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003982}
3983
3984int
3985i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003986 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003987{
3988 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003989 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003990 int ret;
3991
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003992 ret = i915_mutex_lock_interruptible(dev);
3993 if (ret)
3994 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003995
Chris Wilson05394f32010-11-08 19:18:58 +00003996 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003997 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003998 ret = -ENOENT;
3999 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004000 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004001
Chris Wilson0be555b2010-08-04 15:36:30 +01004002 /* Count all active objects as busy, even if they are currently not used
4003 * by the gpu. Users of this interface expect objects to eventually
4004 * become non-busy without any further actions, therefore emit any
4005 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004006 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004007 ret = i915_gem_object_flush_active(obj);
4008
Chris Wilson05394f32010-11-08 19:18:58 +00004009 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004010 if (obj->ring) {
4011 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4012 args->busy |= intel_ring_flag(obj->ring) << 16;
4013 }
Eric Anholt673a3942008-07-30 12:06:12 -07004014
Chris Wilson05394f32010-11-08 19:18:58 +00004015 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004016unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004017 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004019}
4020
4021int
4022i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4023 struct drm_file *file_priv)
4024{
Akshay Joshi0206e352011-08-16 15:34:10 -04004025 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004026}
4027
Chris Wilson3ef94da2009-09-14 16:50:29 +01004028int
4029i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4030 struct drm_file *file_priv)
4031{
4032 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004033 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004034 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004035
4036 switch (args->madv) {
4037 case I915_MADV_DONTNEED:
4038 case I915_MADV_WILLNEED:
4039 break;
4040 default:
4041 return -EINVAL;
4042 }
4043
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004044 ret = i915_mutex_lock_interruptible(dev);
4045 if (ret)
4046 return ret;
4047
Chris Wilson05394f32010-11-08 19:18:58 +00004048 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004049 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004050 ret = -ENOENT;
4051 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004052 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004053
Chris Wilson05394f32010-11-08 19:18:58 +00004054 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004055 ret = -EINVAL;
4056 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004057 }
4058
Chris Wilson05394f32010-11-08 19:18:58 +00004059 if (obj->madv != __I915_MADV_PURGED)
4060 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004061
Chris Wilson6c085a72012-08-20 11:40:46 +02004062 /* if the object is no longer attached, discard its backing storage */
4063 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004064 i915_gem_object_truncate(obj);
4065
Chris Wilson05394f32010-11-08 19:18:58 +00004066 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004067
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004068out:
Chris Wilson05394f32010-11-08 19:18:58 +00004069 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004070unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004071 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004072 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004073}
4074
Chris Wilson37e680a2012-06-07 15:38:42 +01004075void i915_gem_object_init(struct drm_i915_gem_object *obj,
4076 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004077{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004078 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004079 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004080 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004081 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004082
Chris Wilson37e680a2012-06-07 15:38:42 +01004083 obj->ops = ops;
4084
Chris Wilson0327d6b2012-08-11 15:41:06 +01004085 obj->fence_reg = I915_FENCE_REG_NONE;
4086 obj->madv = I915_MADV_WILLNEED;
4087 /* Avoid an unnecessary call to unbind on the first bind. */
4088 obj->map_and_fenceable = true;
4089
4090 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4091}
4092
Chris Wilson37e680a2012-06-07 15:38:42 +01004093static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4094 .get_pages = i915_gem_object_get_pages_gtt,
4095 .put_pages = i915_gem_object_put_pages_gtt,
4096};
4097
Chris Wilson05394f32010-11-08 19:18:58 +00004098struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4099 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004100{
Daniel Vetterc397b902010-04-09 19:05:07 +00004101 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004102 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004103 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004104
Chris Wilson42dcedd2012-11-15 11:32:30 +00004105 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004106 if (obj == NULL)
4107 return NULL;
4108
4109 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004110 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004111 return NULL;
4112 }
4113
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004114 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4115 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4116 /* 965gm cannot relocate objects above 4GiB. */
4117 mask &= ~__GFP_HIGHMEM;
4118 mask |= __GFP_DMA32;
4119 }
4120
Al Viro496ad9a2013-01-23 17:07:38 -05004121 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004122 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004123
Chris Wilson37e680a2012-06-07 15:38:42 +01004124 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004125
Daniel Vetterc397b902010-04-09 19:05:07 +00004126 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4127 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4128
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004129 if (HAS_LLC(dev)) {
4130 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004131 * cache) for about a 10% performance improvement
4132 * compared to uncached. Graphics requests other than
4133 * display scanout are coherent with the CPU in
4134 * accessing this cache. This means in this mode we
4135 * don't need to clflush on the CPU side, and on the
4136 * GPU side we only need to flush internal caches to
4137 * get data visible to the CPU.
4138 *
4139 * However, we maintain the display planes as UC, and so
4140 * need to rebind when first used as such.
4141 */
4142 obj->cache_level = I915_CACHE_LLC;
4143 } else
4144 obj->cache_level = I915_CACHE_NONE;
4145
Daniel Vetterd861e332013-07-24 23:25:03 +02004146 trace_i915_gem_object_create(obj);
4147
Chris Wilson05394f32010-11-08 19:18:58 +00004148 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004149}
4150
Chris Wilson1488fc02012-04-24 15:47:31 +01004151void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004152{
Chris Wilson1488fc02012-04-24 15:47:31 +01004153 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004154 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004155 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004156 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004157
Chris Wilson26e12f892011-03-20 11:20:19 +00004158 trace_i915_gem_object_destroy(obj);
4159
Chris Wilson1488fc02012-04-24 15:47:31 +01004160 if (obj->phys_obj)
4161 i915_gem_detach_phys_object(dev, obj);
4162
4163 obj->pin_count = 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004164 /* NB: 0 or 1 elements */
4165 WARN_ON(!list_empty(&obj->vma_list) &&
4166 !list_is_singular(&obj->vma_list));
4167 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4168 int ret = i915_vma_unbind(vma);
4169 if (WARN_ON(ret == -ERESTARTSYS)) {
4170 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004171
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004172 was_interruptible = dev_priv->mm.interruptible;
4173 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004174
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004175 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004176
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004177 dev_priv->mm.interruptible = was_interruptible;
4178 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004179 }
4180
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004181 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4182 * before progressing. */
4183 if (obj->stolen)
4184 i915_gem_object_unpin_pages(obj);
4185
Ben Widawsky401c29f2013-05-31 11:28:47 -07004186 if (WARN_ON(obj->pages_pin_count))
4187 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004188 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004189 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004190 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004191
Chris Wilson9da3da62012-06-01 15:20:22 +01004192 BUG_ON(obj->pages);
4193
Chris Wilson2f745ad2012-09-04 21:02:58 +01004194 if (obj->base.import_attach)
4195 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004196
Chris Wilson05394f32010-11-08 19:18:58 +00004197 drm_gem_object_release(&obj->base);
4198 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004199
Chris Wilson05394f32010-11-08 19:18:58 +00004200 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004201 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004202}
4203
Daniel Vettere656a6c2013-08-14 14:14:04 +02004204struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004205 struct i915_address_space *vm)
4206{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004207 struct i915_vma *vma;
4208 list_for_each_entry(vma, &obj->vma_list, vma_link)
4209 if (vma->vm == vm)
4210 return vma;
4211
4212 return NULL;
4213}
4214
4215static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
4216 struct i915_address_space *vm)
4217{
Ben Widawsky2f633152013-07-17 12:19:03 -07004218 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4219 if (vma == NULL)
4220 return ERR_PTR(-ENOMEM);
4221
4222 INIT_LIST_HEAD(&vma->vma_link);
Ben Widawskyca191b12013-07-31 17:00:14 -07004223 INIT_LIST_HEAD(&vma->mm_list);
Ben Widawsky82a55ad2013-08-14 11:38:34 +02004224 INIT_LIST_HEAD(&vma->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07004225 vma->vm = vm;
4226 vma->obj = obj;
4227
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004228 /* Keep GGTT vmas first to make debug easier */
4229 if (i915_is_ggtt(vm))
4230 list_add(&vma->vma_link, &obj->vma_list);
4231 else
4232 list_add_tail(&vma->vma_link, &obj->vma_list);
4233
Ben Widawsky2f633152013-07-17 12:19:03 -07004234 return vma;
4235}
4236
Daniel Vettere656a6c2013-08-14 14:14:04 +02004237struct i915_vma *
4238i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
4239 struct i915_address_space *vm)
4240{
4241 struct i915_vma *vma;
4242
4243 vma = i915_gem_obj_to_vma(obj, vm);
4244 if (!vma)
4245 vma = __i915_gem_vma_create(obj, vm);
4246
4247 return vma;
4248}
4249
Ben Widawsky2f633152013-07-17 12:19:03 -07004250void i915_gem_vma_destroy(struct i915_vma *vma)
4251{
4252 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004253
4254 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4255 if (!list_empty(&vma->exec_list))
4256 return;
4257
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004258 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004259
Ben Widawsky2f633152013-07-17 12:19:03 -07004260 kfree(vma);
4261}
4262
Jesse Barnes5669fca2009-02-17 15:13:31 -08004263int
Eric Anholt673a3942008-07-30 12:06:12 -07004264i915_gem_idle(struct drm_device *dev)
4265{
4266 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004267 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004268
Chris Wilsonf7403342013-09-13 23:57:04 +01004269 if (dev_priv->ums.mm_suspended)
Eric Anholt673a3942008-07-30 12:06:12 -07004270 return 0;
4271
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004272 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004273 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004274 return ret;
Chris Wilsonf7403342013-09-13 23:57:04 +01004275
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004276 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004277
Chris Wilson29105cc2010-01-07 10:39:13 +00004278 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004279 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004280 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004281
Daniel Vetter99584db2012-11-14 17:14:04 +01004282 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004283
4284 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004285 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004286
Chris Wilson29105cc2010-01-07 10:39:13 +00004287 /* Cancel the retire work handler, which should be idle now. */
4288 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004289 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004290
Eric Anholt673a3942008-07-30 12:06:12 -07004291 return 0;
4292}
4293
Ben Widawskyc3787e22013-09-17 21:12:44 -07004294int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004295{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004296 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004297 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004298 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4299 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004300 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004301
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004302 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004303 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004304
Ben Widawskyc3787e22013-09-17 21:12:44 -07004305 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4306 if (ret)
4307 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004308
Ben Widawskyc3787e22013-09-17 21:12:44 -07004309 /*
4310 * Note: We do not worry about the concurrent register cacheline hang
4311 * here because no other code should access these registers other than
4312 * at initialization time.
4313 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004314 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004315 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4316 intel_ring_emit(ring, reg_base + i);
4317 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004318 }
4319
Ben Widawskyc3787e22013-09-17 21:12:44 -07004320 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004321
Ben Widawskyc3787e22013-09-17 21:12:44 -07004322 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004323}
4324
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004325void i915_gem_init_swizzling(struct drm_device *dev)
4326{
4327 drm_i915_private_t *dev_priv = dev->dev_private;
4328
Daniel Vetter11782b02012-01-31 16:47:55 +01004329 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004330 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4331 return;
4332
4333 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4334 DISP_TILE_SURFACE_SWIZZLING);
4335
Daniel Vetter11782b02012-01-31 16:47:55 +01004336 if (IS_GEN5(dev))
4337 return;
4338
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004339 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4340 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004341 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004342 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004343 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004344 else
4345 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004346}
Daniel Vettere21af882012-02-09 20:53:27 +01004347
Chris Wilson67b1b572012-07-05 23:49:40 +01004348static bool
4349intel_enable_blt(struct drm_device *dev)
4350{
4351 if (!HAS_BLT(dev))
4352 return false;
4353
4354 /* The blitter was dysfunctional on early prototypes */
4355 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4356 DRM_INFO("BLT not supported on this pre-production hardware;"
4357 " graphics performance will be degraded.\n");
4358 return false;
4359 }
4360
4361 return true;
4362}
4363
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004364static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004365{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004366 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004367 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004368
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004369 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004370 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004371 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004372
4373 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004374 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004375 if (ret)
4376 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004377 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004378
Chris Wilson67b1b572012-07-05 23:49:40 +01004379 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004380 ret = intel_init_blt_ring_buffer(dev);
4381 if (ret)
4382 goto cleanup_bsd_ring;
4383 }
4384
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004385 if (HAS_VEBOX(dev)) {
4386 ret = intel_init_vebox_ring_buffer(dev);
4387 if (ret)
4388 goto cleanup_blt_ring;
4389 }
4390
4391
Mika Kuoppala99433932013-01-22 14:12:17 +02004392 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4393 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004394 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004395
4396 return 0;
4397
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004398cleanup_vebox_ring:
4399 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004400cleanup_blt_ring:
4401 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4402cleanup_bsd_ring:
4403 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4404cleanup_render_ring:
4405 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4406
4407 return ret;
4408}
4409
4410int
4411i915_gem_init_hw(struct drm_device *dev)
4412{
4413 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004414 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004415
4416 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4417 return -EIO;
4418
Ben Widawsky59124502013-07-04 11:02:05 -07004419 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004420 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004421
Rodrigo Vivi94353732013-08-28 16:45:46 -03004422 if (IS_HSW_GT3(dev))
4423 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
4424 else
4425 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);
4426
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004427 if (HAS_PCH_NOP(dev)) {
4428 u32 temp = I915_READ(GEN7_MSG_CTL);
4429 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4430 I915_WRITE(GEN7_MSG_CTL, temp);
4431 }
4432
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004433 i915_gem_init_swizzling(dev);
4434
4435 ret = i915_gem_init_rings(dev);
4436 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004437 return ret;
4438
Ben Widawskyc3787e22013-09-17 21:12:44 -07004439 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4440 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4441
Ben Widawsky254f9652012-06-04 14:42:42 -07004442 /*
4443 * XXX: There was some w/a described somewhere suggesting loading
4444 * contexts before PPGTT.
4445 */
4446 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004447 if (dev_priv->mm.aliasing_ppgtt) {
4448 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4449 if (ret) {
4450 i915_gem_cleanup_aliasing_ppgtt(dev);
4451 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4452 }
4453 }
Daniel Vettere21af882012-02-09 20:53:27 +01004454
Chris Wilson68f95ba2010-05-27 13:18:22 +01004455 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004456}
4457
Chris Wilson1070a422012-04-24 15:47:41 +01004458int i915_gem_init(struct drm_device *dev)
4459{
4460 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004461 int ret;
4462
Chris Wilson1070a422012-04-24 15:47:41 +01004463 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004464
4465 if (IS_VALLEYVIEW(dev)) {
4466 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4467 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4468 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4469 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4470 }
4471
Ben Widawskyd7e50082012-12-18 10:31:25 -08004472 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004473
Chris Wilson1070a422012-04-24 15:47:41 +01004474 ret = i915_gem_init_hw(dev);
4475 mutex_unlock(&dev->struct_mutex);
4476 if (ret) {
4477 i915_gem_cleanup_aliasing_ppgtt(dev);
4478 return ret;
4479 }
4480
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004481 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4482 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4483 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004484 return 0;
4485}
4486
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004487void
4488i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4489{
4490 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004491 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004492 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004493
Chris Wilsonb4519512012-05-11 14:29:30 +01004494 for_each_ring(ring, dev_priv, i)
4495 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004496}
4497
4498int
Eric Anholt673a3942008-07-30 12:06:12 -07004499i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4500 struct drm_file *file_priv)
4501{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004502 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004503 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004504
Jesse Barnes79e53942008-11-07 14:24:08 -08004505 if (drm_core_check_feature(dev, DRIVER_MODESET))
4506 return 0;
4507
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004508 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004509 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004510 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004511 }
4512
Eric Anholt673a3942008-07-30 12:06:12 -07004513 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004514 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004515
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004516 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004517 if (ret != 0) {
4518 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004519 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004520 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004521
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004522 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004523 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004524
Chris Wilson5f353082010-06-07 14:03:03 +01004525 ret = drm_irq_install(dev);
4526 if (ret)
4527 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004528
Eric Anholt673a3942008-07-30 12:06:12 -07004529 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004530
4531cleanup_ringbuffer:
4532 mutex_lock(&dev->struct_mutex);
4533 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004534 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004535 mutex_unlock(&dev->struct_mutex);
4536
4537 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004538}
4539
4540int
4541i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4542 struct drm_file *file_priv)
4543{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004544 struct drm_i915_private *dev_priv = dev->dev_private;
4545 int ret;
4546
Jesse Barnes79e53942008-11-07 14:24:08 -08004547 if (drm_core_check_feature(dev, DRIVER_MODESET))
4548 return 0;
4549
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004550 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004551
4552 mutex_lock(&dev->struct_mutex);
4553 ret = i915_gem_idle(dev);
4554
4555 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4556 * We need to replace this with a semaphore, or something.
4557 * And not confound ums.mm_suspended!
4558 */
4559 if (ret != 0)
4560 dev_priv->ums.mm_suspended = 1;
4561 mutex_unlock(&dev->struct_mutex);
4562
4563 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004564}
4565
4566void
4567i915_gem_lastclose(struct drm_device *dev)
4568{
4569 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004570
Eric Anholte806b492009-01-22 09:56:58 -08004571 if (drm_core_check_feature(dev, DRIVER_MODESET))
4572 return;
4573
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004574 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004575 ret = i915_gem_idle(dev);
4576 if (ret)
4577 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004578 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004579}
4580
Chris Wilson64193402010-10-24 12:38:05 +01004581static void
4582init_ring_lists(struct intel_ring_buffer *ring)
4583{
4584 INIT_LIST_HEAD(&ring->active_list);
4585 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004586}
4587
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004588static void i915_init_vm(struct drm_i915_private *dev_priv,
4589 struct i915_address_space *vm)
4590{
4591 vm->dev = dev_priv->dev;
4592 INIT_LIST_HEAD(&vm->active_list);
4593 INIT_LIST_HEAD(&vm->inactive_list);
4594 INIT_LIST_HEAD(&vm->global_link);
4595 list_add(&vm->global_link, &dev_priv->vm_list);
4596}
4597
Eric Anholt673a3942008-07-30 12:06:12 -07004598void
4599i915_gem_load(struct drm_device *dev)
4600{
4601 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004602 int i;
4603
4604 dev_priv->slab =
4605 kmem_cache_create("i915_gem_object",
4606 sizeof(struct drm_i915_gem_object), 0,
4607 SLAB_HWCACHE_ALIGN,
4608 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004609
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004610 INIT_LIST_HEAD(&dev_priv->vm_list);
4611 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4612
Ben Widawskya33afea2013-09-17 21:12:45 -07004613 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004614 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4615 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004616 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004617 for (i = 0; i < I915_NUM_RINGS; i++)
4618 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004619 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004620 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004621 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4622 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004623 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4624 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004625 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004626
Dave Airlie94400122010-07-20 13:15:31 +10004627 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4628 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004629 I915_WRITE(MI_ARB_STATE,
4630 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004631 }
4632
Chris Wilson72bfa192010-12-19 11:42:05 +00004633 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4634
Jesse Barnesde151cf2008-11-12 10:03:55 -08004635 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004636 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4637 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004638
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004639 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4640 dev_priv->num_fence_regs = 32;
4641 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004642 dev_priv->num_fence_regs = 16;
4643 else
4644 dev_priv->num_fence_regs = 8;
4645
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004646 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004647 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4648 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004649
Eric Anholt673a3942008-07-30 12:06:12 -07004650 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004651 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004652
Chris Wilsonce453d82011-02-21 14:43:56 +00004653 dev_priv->mm.interruptible = true;
4654
Dave Chinner7dc19d52013-08-28 10:18:11 +10004655 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4656 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004657 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4658 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004659}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004660
4661/*
4662 * Create a physically contiguous memory object for this object
4663 * e.g. for cursor + overlay regs
4664 */
Chris Wilson995b6762010-08-20 13:23:26 +01004665static int i915_gem_init_phys_object(struct drm_device *dev,
4666 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004667{
4668 drm_i915_private_t *dev_priv = dev->dev_private;
4669 struct drm_i915_gem_phys_object *phys_obj;
4670 int ret;
4671
4672 if (dev_priv->mm.phys_objs[id - 1] || !size)
4673 return 0;
4674
Daniel Vetterb14c5672013-09-19 12:18:32 +02004675 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004676 if (!phys_obj)
4677 return -ENOMEM;
4678
4679 phys_obj->id = id;
4680
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004681 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004682 if (!phys_obj->handle) {
4683 ret = -ENOMEM;
4684 goto kfree_obj;
4685 }
4686#ifdef CONFIG_X86
4687 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4688#endif
4689
4690 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4691
4692 return 0;
4693kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004694 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004695 return ret;
4696}
4697
Chris Wilson995b6762010-08-20 13:23:26 +01004698static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004699{
4700 drm_i915_private_t *dev_priv = dev->dev_private;
4701 struct drm_i915_gem_phys_object *phys_obj;
4702
4703 if (!dev_priv->mm.phys_objs[id - 1])
4704 return;
4705
4706 phys_obj = dev_priv->mm.phys_objs[id - 1];
4707 if (phys_obj->cur_obj) {
4708 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4709 }
4710
4711#ifdef CONFIG_X86
4712 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4713#endif
4714 drm_pci_free(dev, phys_obj->handle);
4715 kfree(phys_obj);
4716 dev_priv->mm.phys_objs[id - 1] = NULL;
4717}
4718
4719void i915_gem_free_all_phys_object(struct drm_device *dev)
4720{
4721 int i;
4722
Dave Airlie260883c2009-01-22 17:58:49 +10004723 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004724 i915_gem_free_phys_object(dev, i);
4725}
4726
4727void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004728 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004729{
Al Viro496ad9a2013-01-23 17:07:38 -05004730 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004731 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004732 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004733 int page_count;
4734
Chris Wilson05394f32010-11-08 19:18:58 +00004735 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004736 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004737 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004738
Chris Wilson05394f32010-11-08 19:18:58 +00004739 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004740 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004741 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004742 if (!IS_ERR(page)) {
4743 char *dst = kmap_atomic(page);
4744 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4745 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004746
Chris Wilsone5281cc2010-10-28 13:45:36 +01004747 drm_clflush_pages(&page, 1);
4748
4749 set_page_dirty(page);
4750 mark_page_accessed(page);
4751 page_cache_release(page);
4752 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004753 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004754 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004755
Chris Wilson05394f32010-11-08 19:18:58 +00004756 obj->phys_obj->cur_obj = NULL;
4757 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004758}
4759
4760int
4761i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004762 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004763 int id,
4764 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004765{
Al Viro496ad9a2013-01-23 17:07:38 -05004766 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004767 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004768 int ret = 0;
4769 int page_count;
4770 int i;
4771
4772 if (id > I915_MAX_PHYS_OBJECT)
4773 return -EINVAL;
4774
Chris Wilson05394f32010-11-08 19:18:58 +00004775 if (obj->phys_obj) {
4776 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004777 return 0;
4778 i915_gem_detach_phys_object(dev, obj);
4779 }
4780
Dave Airlie71acb5e2008-12-30 20:31:46 +10004781 /* create a new object */
4782 if (!dev_priv->mm.phys_objs[id - 1]) {
4783 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004784 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004785 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004786 DRM_ERROR("failed to init phys object %d size: %zu\n",
4787 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004788 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004789 }
4790 }
4791
4792 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004793 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4794 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004795
Chris Wilson05394f32010-11-08 19:18:58 +00004796 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004797
4798 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004799 struct page *page;
4800 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004801
Hugh Dickins5949eac2011-06-27 16:18:18 -07004802 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004803 if (IS_ERR(page))
4804 return PTR_ERR(page);
4805
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004806 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004807 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004808 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004809 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004810
4811 mark_page_accessed(page);
4812 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004813 }
4814
4815 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004816}
4817
4818static int
Chris Wilson05394f32010-11-08 19:18:58 +00004819i915_gem_phys_pwrite(struct drm_device *dev,
4820 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004821 struct drm_i915_gem_pwrite *args,
4822 struct drm_file *file_priv)
4823{
Chris Wilson05394f32010-11-08 19:18:58 +00004824 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004825 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004826
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004827 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4828 unsigned long unwritten;
4829
4830 /* The physical object once assigned is fixed for the lifetime
4831 * of the obj, so we can safely drop the lock and continue
4832 * to access vaddr.
4833 */
4834 mutex_unlock(&dev->struct_mutex);
4835 unwritten = copy_from_user(vaddr, user_data, args->size);
4836 mutex_lock(&dev->struct_mutex);
4837 if (unwritten)
4838 return -EFAULT;
4839 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004840
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004841 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004842 return 0;
4843}
Eric Anholtb9624422009-06-03 07:27:35 +00004844
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004845void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004846{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004847 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004848
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004849 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4850
Eric Anholtb9624422009-06-03 07:27:35 +00004851 /* Clean up our request list when the client is going away, so that
4852 * later retire_requests won't dereference our soon-to-be-gone
4853 * file_priv.
4854 */
Chris Wilson1c255952010-09-26 11:03:27 +01004855 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004856 while (!list_empty(&file_priv->mm.request_list)) {
4857 struct drm_i915_gem_request *request;
4858
4859 request = list_first_entry(&file_priv->mm.request_list,
4860 struct drm_i915_gem_request,
4861 client_list);
4862 list_del(&request->client_list);
4863 request->file_priv = NULL;
4864 }
Chris Wilson1c255952010-09-26 11:03:27 +01004865 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004866}
Chris Wilson31169712009-09-14 16:50:28 +01004867
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004868static void
4869i915_gem_file_idle_work_handler(struct work_struct *work)
4870{
4871 struct drm_i915_file_private *file_priv =
4872 container_of(work, typeof(*file_priv), mm.idle_work.work);
4873
4874 atomic_set(&file_priv->rps_wait_boost, false);
4875}
4876
4877int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4878{
4879 struct drm_i915_file_private *file_priv;
4880
4881 DRM_DEBUG_DRIVER("\n");
4882
4883 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4884 if (!file_priv)
4885 return -ENOMEM;
4886
4887 file->driver_priv = file_priv;
4888 file_priv->dev_priv = dev->dev_private;
4889
4890 spin_lock_init(&file_priv->mm.lock);
4891 INIT_LIST_HEAD(&file_priv->mm.request_list);
4892 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4893 i915_gem_file_idle_work_handler);
4894
4895 idr_init(&file_priv->context_idr);
4896
4897 return 0;
4898}
4899
Chris Wilson57745062012-11-21 13:04:04 +00004900static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4901{
4902 if (!mutex_is_locked(mutex))
4903 return false;
4904
4905#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4906 return mutex->owner == task;
4907#else
4908 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4909 return false;
4910#endif
4911}
4912
Dave Chinner7dc19d52013-08-28 10:18:11 +10004913static unsigned long
4914i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004915{
Chris Wilson17250b72010-10-28 12:51:39 +01004916 struct drm_i915_private *dev_priv =
4917 container_of(shrinker,
4918 struct drm_i915_private,
4919 mm.inactive_shrinker);
4920 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004921 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004922 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004923 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004924
Chris Wilson57745062012-11-21 13:04:04 +00004925 if (!mutex_trylock(&dev->struct_mutex)) {
4926 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004927 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004928
Daniel Vetter677feac2012-12-19 14:33:45 +01004929 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004930 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004931
Chris Wilson57745062012-11-21 13:04:04 +00004932 unlock = false;
4933 }
Chris Wilson31169712009-09-14 16:50:28 +01004934
Dave Chinner7dc19d52013-08-28 10:18:11 +10004935 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004936 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004937 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004938 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004939
4940 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4941 if (obj->active)
4942 continue;
4943
Chris Wilsona5570172012-09-04 21:02:54 +01004944 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004945 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004946 }
Chris Wilson31169712009-09-14 16:50:28 +01004947
Chris Wilson57745062012-11-21 13:04:04 +00004948 if (unlock)
4949 mutex_unlock(&dev->struct_mutex);
Dave Chinner7dc19d52013-08-28 10:18:11 +10004950 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004951}
Ben Widawskya70a3142013-07-31 16:59:56 -07004952
4953/* All the new VM stuff */
4954unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4955 struct i915_address_space *vm)
4956{
4957 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4958 struct i915_vma *vma;
4959
4960 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4961 vm = &dev_priv->gtt.base;
4962
4963 BUG_ON(list_empty(&o->vma_list));
4964 list_for_each_entry(vma, &o->vma_list, vma_link) {
4965 if (vma->vm == vm)
4966 return vma->node.start;
4967
4968 }
4969 return -1;
4970}
4971
4972bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4973 struct i915_address_space *vm)
4974{
4975 struct i915_vma *vma;
4976
4977 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004978 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004979 return true;
4980
4981 return false;
4982}
4983
4984bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4985{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004986 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004987
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004988 list_for_each_entry(vma, &o->vma_list, vma_link)
4989 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004990 return true;
4991
4992 return false;
4993}
4994
4995unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4996 struct i915_address_space *vm)
4997{
4998 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4999 struct i915_vma *vma;
5000
5001 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
5002 vm = &dev_priv->gtt.base;
5003
5004 BUG_ON(list_empty(&o->vma_list));
5005
5006 list_for_each_entry(vma, &o->vma_list, vma_link)
5007 if (vma->vm == vm)
5008 return vma->node.size;
5009
5010 return 0;
5011}
5012
Dave Chinner7dc19d52013-08-28 10:18:11 +10005013static unsigned long
5014i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5015{
5016 struct drm_i915_private *dev_priv =
5017 container_of(shrinker,
5018 struct drm_i915_private,
5019 mm.inactive_shrinker);
5020 struct drm_device *dev = dev_priv->dev;
5021 int nr_to_scan = sc->nr_to_scan;
5022 unsigned long freed;
5023 bool unlock = true;
5024
5025 if (!mutex_trylock(&dev->struct_mutex)) {
5026 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005027 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005028
5029 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005030 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005031
5032 unlock = false;
5033 }
5034
5035 freed = i915_gem_purge(dev_priv, nr_to_scan);
5036 if (freed < nr_to_scan)
5037 freed += __i915_gem_shrink(dev_priv, nr_to_scan,
5038 false);
5039 if (freed < nr_to_scan)
5040 freed += i915_gem_shrink_all(dev_priv);
5041
5042 if (unlock)
5043 mutex_unlock(&dev->struct_mutex);
5044 return freed;
5045}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005046
5047struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5048{
5049 struct i915_vma *vma;
5050
5051 if (WARN_ON(list_empty(&obj->vma_list)))
5052 return NULL;
5053
5054 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5055 if (WARN_ON(vma->vm != obj_to_ggtt(obj)))
5056 return NULL;
5057
5058 return vma;
5059}