blob: 684e0693dae9e34e8be5fe13db09562474e0112f [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000720 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100783#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100787 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
803static int bdw_init_workarounds(struct intel_engine_cs *ring)
804{
805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
809
Ville Syrjälä2441f872015-06-02 15:37:37 +0300810 /* WaDisableAsyncFlipPerfMode:bdw */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluvery86d7f232014-08-26 14:44:50 +0100813 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700814 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300815 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
816 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
817 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100818
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700819 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
821 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100822
Mika Kuoppala72253422014-10-07 17:21:26 +0300823 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
824 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825
826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300830 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000831 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300832 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000833 /* WaForceContextSaveRestoreNonCoherent:bdw */
834 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
835 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000836 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000837 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300838 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100839
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800840 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
841 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
842 * polygons in the same 8x4 pixel/sample area to be processed without
843 * stalling waiting for the earlier ones to write to Hierarchical Z
844 * buffer."
845 *
846 * This optimization is off by default for Broadwell; turn it on.
847 */
848 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
849
Arun Siluvery86d7f232014-08-26 14:44:50 +0100850 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300851 WA_SET_BIT_MASKED(CACHE_MODE_1,
852 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100853
854 /*
855 * BSpec recommends 8x4 when MSAA is used,
856 * however in practice 16x4 seems fastest.
857 *
858 * Note that PS/WM thread counts depend on the WIZ hashing
859 * disable bit, which we don't touch here, but it's good
860 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
861 */
Damien Lespiau98533252014-12-08 17:33:51 +0000862 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
863 GEN6_WIZ_HASHING_MASK,
864 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100865
Arun Siluvery86d7f232014-08-26 14:44:50 +0100866 return 0;
867}
868
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300869static int chv_init_workarounds(struct intel_engine_cs *ring)
870{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300871 struct drm_device *dev = ring->dev;
872 struct drm_i915_private *dev_priv = dev->dev_private;
873
Ville Syrjälä9cc83022015-06-02 15:37:36 +0300874 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
875
Ville Syrjälä2441f872015-06-02 15:37:37 +0300876 /* WaDisableAsyncFlipPerfMode:chv */
877 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
878
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300879 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300880 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000882 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
883 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300884
Arun Siluvery952890092014-10-28 18:33:14 +0000885 /* Use Force Non-Coherent whenever executing a 3D context. This is a
886 * workaround for a possible hang in the unlikely event a TLB
887 * invalidation occurs during a PSD flush.
888 */
889 /* WaForceEnableNonCoherent:chv */
890 /* WaHdcDisableFetchWhenMasked:chv */
891 WA_SET_BIT_MASKED(HDC_CHICKEN0,
892 HDC_FORCE_NON_COHERENT |
893 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
894
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800895 /* According to the CACHE_MODE_0 default value documentation, some
896 * CHV platforms disable this optimization by default. Turn it on.
897 */
898 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
899
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200900 /* Wa4x4STCOptimizationDisable:chv */
901 WA_SET_BIT_MASKED(CACHE_MODE_1,
902 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
903
Kenneth Graunked60de812015-01-10 18:02:22 -0800904 /* Improve HiZ throughput on CHV. */
905 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
906
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200907 /*
908 * BSpec recommends 8x4 when MSAA is used,
909 * however in practice 16x4 seems fastest.
910 *
911 * Note that PS/WM thread counts depend on the WIZ hashing
912 * disable bit, which we don't touch here, but it's good
913 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
914 */
915 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
916 GEN6_WIZ_HASHING_MASK,
917 GEN6_WIZ_HASHING_16x4);
918
Mika Kuoppala72253422014-10-07 17:21:26 +0300919 return 0;
920}
921
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000922static int gen9_init_workarounds(struct intel_engine_cs *ring)
923{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924 struct drm_device *dev = ring->dev;
925 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300926 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000927
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100928 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000929 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
Nick Hoatha119a6e2015-05-07 14:15:30 +0100932 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
Nick Hoathd2a31db2015-05-07 14:15:31 +0100936 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
937 INTEL_REVID(dev) == SKL_REVID_B0)) ||
938 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
939 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000940 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
941 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000942 }
943
Nick Hoatha13d2152015-05-07 14:15:32 +0100944 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
945 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
946 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000947 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
948 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100949 /*
950 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
951 * but we do that in per ctx batchbuffer as there is an issue
952 * with this register not getting restored on ctx restore
953 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000954 }
955
Nick Hoath27a1b682015-05-07 14:15:33 +0100956 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
957 IS_BROXTON(dev)) {
958 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000959 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
960 GEN9_ENABLE_YV12_BUGFIX);
961 }
962
Nick Hoath50683682015-05-07 14:15:35 +0100963 /* Wa4x4STCOptimizationDisable:skl,bxt */
Hoath, Nicholas18404812015-02-05 10:47:23 +0000964 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
965
Nick Hoath27160c92015-05-07 14:15:36 +0100966 /* WaDisablePartialResolveInVc:skl,bxt */
Damien Lespiau9370cd92015-02-09 19:33:17 +0000967 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
968
Nick Hoath16be17a2015-05-07 14:15:37 +0100969 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000970 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
971 GEN9_CCS_TLB_PREFETCH_ENABLE);
972
Imre Deak5a2ae952015-05-19 15:04:59 +0300973 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
974 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
975 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200976 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
977 PIXEL_MASK_CAMMING_DISABLE);
978
Imre Deak8ea6f892015-05-19 17:05:42 +0300979 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
980 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
981 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
982 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
983 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
984 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
985
Arun Siluvery8c761602015-09-08 10:31:48 +0100986 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
987 if (IS_SKYLAKE(dev) ||
988 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
989 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
990 GEN8_SAMPLER_POWER_BYPASS_DIS);
991 }
992
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000993 return 0;
994}
995
Damien Lespiaub7668792015-02-14 18:30:29 +0000996static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000997{
Damien Lespiaub7668792015-02-14 18:30:29 +0000998 struct drm_device *dev = ring->dev;
999 struct drm_i915_private *dev_priv = dev->dev_private;
1000 u8 vals[3] = { 0, 0, 0 };
1001 unsigned int i;
1002
1003 for (i = 0; i < 3; i++) {
1004 u8 ss;
1005
1006 /*
1007 * Only consider slices where one, and only one, subslice has 7
1008 * EUs
1009 */
1010 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1011 continue;
1012
1013 /*
1014 * subslice_7eu[i] != 0 (because of the check above) and
1015 * ss_max == 4 (maximum number of subslices possible per slice)
1016 *
1017 * -> 0 <= ss <= 3;
1018 */
1019 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1020 vals[i] = 3 - ss;
1021 }
1022
1023 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1024 return 0;
1025
1026 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1027 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1028 GEN9_IZ_HASHING_MASK(2) |
1029 GEN9_IZ_HASHING_MASK(1) |
1030 GEN9_IZ_HASHING_MASK(0),
1031 GEN9_IZ_HASHING(2, vals[2]) |
1032 GEN9_IZ_HASHING(1, vals[1]) |
1033 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001034
Mika Kuoppala72253422014-10-07 17:21:26 +03001035 return 0;
1036}
1037
Damien Lespiaub7668792015-02-14 18:30:29 +00001038
Damien Lespiau8d205492015-02-09 19:33:15 +00001039static int skl_init_workarounds(struct intel_engine_cs *ring)
1040{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001041 struct drm_device *dev = ring->dev;
1042 struct drm_i915_private *dev_priv = dev->dev_private;
1043
Damien Lespiau8d205492015-02-09 19:33:15 +00001044 gen9_init_workarounds(ring);
1045
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001046 /* WaDisablePowerCompilerClockGating:skl */
1047 if (INTEL_REVID(dev) == SKL_REVID_B0)
1048 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1049 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1050
Nick Hoathb62adbd2015-05-07 14:15:34 +01001051 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1052 /*
1053 *Use Force Non-Coherent whenever executing a 3D context. This
1054 * is a workaround for a possible hang in the unlikely event
1055 * a TLB invalidation occurs during a PSD flush.
1056 */
1057 /* WaForceEnableNonCoherent:skl */
1058 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1059 HDC_FORCE_NON_COHERENT);
1060 }
1061
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001062 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1063 INTEL_REVID(dev) == SKL_REVID_D0)
1064 /* WaBarrierPerformanceFixDisable:skl */
1065 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1066 HDC_FENCE_DEST_SLM_DISABLE |
1067 HDC_BARRIER_PERFORMANCE_DISABLE);
1068
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001069 /* WaDisableSbeCacheDispatchPortSharing:skl */
1070 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1071 WA_SET_BIT_MASKED(
1072 GEN7_HALF_SLICE_CHICKEN1,
1073 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1074 }
1075
Damien Lespiaub7668792015-02-14 18:30:29 +00001076 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001077}
1078
Nick Hoathcae04372015-03-17 11:39:38 +02001079static int bxt_init_workarounds(struct intel_engine_cs *ring)
1080{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001081 struct drm_device *dev = ring->dev;
1082 struct drm_i915_private *dev_priv = dev->dev_private;
1083
Nick Hoathcae04372015-03-17 11:39:38 +02001084 gen9_init_workarounds(ring);
1085
Nick Hoathdfb601e2015-04-10 13:12:24 +01001086 /* WaDisableThreadStallDopClockGating:bxt */
1087 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1088 STALL_DOP_GATING_DISABLE);
1089
Nick Hoath983b4b92015-04-10 13:12:25 +01001090 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1091 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1092 WA_SET_BIT_MASKED(
1093 GEN7_HALF_SLICE_CHICKEN1,
1094 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1095 }
1096
Nick Hoathcae04372015-03-17 11:39:38 +02001097 return 0;
1098}
1099
Michel Thierry771b9a52014-11-11 16:47:33 +00001100int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001101{
1102 struct drm_device *dev = ring->dev;
1103 struct drm_i915_private *dev_priv = dev->dev_private;
1104
1105 WARN_ON(ring->id != RCS);
1106
1107 dev_priv->workarounds.count = 0;
1108
1109 if (IS_BROADWELL(dev))
1110 return bdw_init_workarounds(ring);
1111
1112 if (IS_CHERRYVIEW(dev))
1113 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001114
Damien Lespiau8d205492015-02-09 19:33:15 +00001115 if (IS_SKYLAKE(dev))
1116 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001117
1118 if (IS_BROXTON(dev))
1119 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001120
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001121 return 0;
1122}
1123
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001124static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001125{
Chris Wilson78501ea2010-10-27 12:18:21 +01001126 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001127 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001128 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001129 if (ret)
1130 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001131
Akash Goel61a563a2014-03-25 18:01:50 +05301132 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1133 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001134 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001135
1136 /* We need to disable the AsyncFlip performance optimisations in order
1137 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1138 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001139 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001140 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001141 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001142 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001143 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1144
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001145 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301146 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001147 if (INTEL_INFO(dev)->gen == 6)
1148 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001149 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001150
Akash Goel01fa0302014-03-24 23:00:04 +05301151 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001152 if (IS_GEN7(dev))
1153 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301154 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001155 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001156
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001157 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001158 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1159 * "If this bit is set, STCunit will have LRA as replacement
1160 * policy. [...] This bit must be reset. LRA replacement
1161 * policy is not supported."
1162 */
1163 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001164 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001165 }
1166
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001167 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001168 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001169
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001170 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001171 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001172
Mika Kuoppala72253422014-10-07 17:21:26 +03001173 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001174}
1175
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001176static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001177{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001178 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001179 struct drm_i915_private *dev_priv = dev->dev_private;
1180
1181 if (dev_priv->semaphore_obj) {
1182 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1183 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1184 dev_priv->semaphore_obj = NULL;
1185 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001186
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001187 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001188}
1189
John Harrisonf7169682015-05-29 17:44:05 +01001190static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001191 unsigned int num_dwords)
1192{
1193#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001194 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001195 struct drm_device *dev = signaller->dev;
1196 struct drm_i915_private *dev_priv = dev->dev_private;
1197 struct intel_engine_cs *waiter;
1198 int i, ret, num_rings;
1199
1200 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1201 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1202#undef MBOX_UPDATE_DWORDS
1203
John Harrison5fb9de12015-05-29 17:44:07 +01001204 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001205 if (ret)
1206 return ret;
1207
1208 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001209 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001210 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1211 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1212 continue;
1213
John Harrisonf7169682015-05-29 17:44:05 +01001214 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001215 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1216 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1217 PIPE_CONTROL_QW_WRITE |
1218 PIPE_CONTROL_FLUSH_ENABLE);
1219 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1220 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001221 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001222 intel_ring_emit(signaller, 0);
1223 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1224 MI_SEMAPHORE_TARGET(waiter->id));
1225 intel_ring_emit(signaller, 0);
1226 }
1227
1228 return 0;
1229}
1230
John Harrisonf7169682015-05-29 17:44:05 +01001231static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001232 unsigned int num_dwords)
1233{
1234#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001235 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001236 struct drm_device *dev = signaller->dev;
1237 struct drm_i915_private *dev_priv = dev->dev_private;
1238 struct intel_engine_cs *waiter;
1239 int i, ret, num_rings;
1240
1241 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1242 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1243#undef MBOX_UPDATE_DWORDS
1244
John Harrison5fb9de12015-05-29 17:44:07 +01001245 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001246 if (ret)
1247 return ret;
1248
1249 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001250 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001251 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1252 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1253 continue;
1254
John Harrisonf7169682015-05-29 17:44:05 +01001255 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001256 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1257 MI_FLUSH_DW_OP_STOREDW);
1258 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1259 MI_FLUSH_DW_USE_GTT);
1260 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001261 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001262 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1263 MI_SEMAPHORE_TARGET(waiter->id));
1264 intel_ring_emit(signaller, 0);
1265 }
1266
1267 return 0;
1268}
1269
John Harrisonf7169682015-05-29 17:44:05 +01001270static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001271 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001272{
John Harrisonf7169682015-05-29 17:44:05 +01001273 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001274 struct drm_device *dev = signaller->dev;
1275 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001276 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001277 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001278
Ben Widawskya1444b72014-06-30 09:53:35 -07001279#define MBOX_UPDATE_DWORDS 3
1280 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1281 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1282#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001283
John Harrison5fb9de12015-05-29 17:44:07 +01001284 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001285 if (ret)
1286 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001287
Ben Widawsky78325f22014-04-29 14:52:29 -07001288 for_each_ring(useless, dev_priv, i) {
1289 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1290 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001291 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001292 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1293 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001294 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001295 }
1296 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001297
Ben Widawskya1444b72014-06-30 09:53:35 -07001298 /* If num_dwords was rounded, make sure the tail pointer is correct */
1299 if (num_rings % 2 == 0)
1300 intel_ring_emit(signaller, MI_NOOP);
1301
Ben Widawsky024a43e2014-04-29 14:52:30 -07001302 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001303}
1304
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001305/**
1306 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001307 *
1308 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001309 *
1310 * Update the mailbox registers in the *other* rings with the current seqno.
1311 * This acts like a signal in the canonical semaphore.
1312 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001313static int
John Harrisonee044a82015-05-29 17:44:00 +01001314gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001315{
John Harrisonee044a82015-05-29 17:44:00 +01001316 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001317 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001318
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001319 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001320 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001321 else
John Harrison5fb9de12015-05-29 17:44:07 +01001322 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001323
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001324 if (ret)
1325 return ret;
1326
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001327 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1328 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001329 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001330 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001331 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001332
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001333 return 0;
1334}
1335
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001336static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1337 u32 seqno)
1338{
1339 struct drm_i915_private *dev_priv = dev->dev_private;
1340 return dev_priv->last_seqno < seqno;
1341}
1342
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001343/**
1344 * intel_ring_sync - sync the waiter to the signaller on seqno
1345 *
1346 * @waiter - ring that is waiting
1347 * @signaller - ring which has, or will signal
1348 * @seqno - seqno which the waiter will block on
1349 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001350
1351static int
John Harrison599d9242015-05-29 17:44:04 +01001352gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001353 struct intel_engine_cs *signaller,
1354 u32 seqno)
1355{
John Harrison599d9242015-05-29 17:44:04 +01001356 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001357 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1358 int ret;
1359
John Harrison5fb9de12015-05-29 17:44:07 +01001360 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001361 if (ret)
1362 return ret;
1363
1364 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1365 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001366 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001367 MI_SEMAPHORE_SAD_GTE_SDD);
1368 intel_ring_emit(waiter, seqno);
1369 intel_ring_emit(waiter,
1370 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1371 intel_ring_emit(waiter,
1372 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1373 intel_ring_advance(waiter);
1374 return 0;
1375}
1376
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001377static int
John Harrison599d9242015-05-29 17:44:04 +01001378gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001379 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001380 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001381{
John Harrison599d9242015-05-29 17:44:04 +01001382 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001383 u32 dw1 = MI_SEMAPHORE_MBOX |
1384 MI_SEMAPHORE_COMPARE |
1385 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001386 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1387 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001388
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001389 /* Throughout all of the GEM code, seqno passed implies our current
1390 * seqno is >= the last seqno executed. However for hardware the
1391 * comparison is strictly greater than.
1392 */
1393 seqno -= 1;
1394
Ben Widawskyebc348b2014-04-29 14:52:28 -07001395 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001396
John Harrison5fb9de12015-05-29 17:44:07 +01001397 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001398 if (ret)
1399 return ret;
1400
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001401 /* If seqno wrap happened, omit the wait with no-ops */
1402 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001403 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001404 intel_ring_emit(waiter, seqno);
1405 intel_ring_emit(waiter, 0);
1406 intel_ring_emit(waiter, MI_NOOP);
1407 } else {
1408 intel_ring_emit(waiter, MI_NOOP);
1409 intel_ring_emit(waiter, MI_NOOP);
1410 intel_ring_emit(waiter, MI_NOOP);
1411 intel_ring_emit(waiter, MI_NOOP);
1412 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001413 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001414
1415 return 0;
1416}
1417
Chris Wilsonc6df5412010-12-15 09:56:50 +00001418#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1419do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001420 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1421 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001422 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1423 intel_ring_emit(ring__, 0); \
1424 intel_ring_emit(ring__, 0); \
1425} while (0)
1426
1427static int
John Harrisonee044a82015-05-29 17:44:00 +01001428pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001429{
John Harrisonee044a82015-05-29 17:44:00 +01001430 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001431 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001432 int ret;
1433
1434 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1435 * incoherent with writes to memory, i.e. completely fubar,
1436 * so we need to use PIPE_NOTIFY instead.
1437 *
1438 * However, we also need to workaround the qword write
1439 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1440 * memory before requesting an interrupt.
1441 */
John Harrison5fb9de12015-05-29 17:44:07 +01001442 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443 if (ret)
1444 return ret;
1445
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001446 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001447 PIPE_CONTROL_WRITE_FLUSH |
1448 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001449 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001450 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001451 intel_ring_emit(ring, 0);
1452 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001453 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001454 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001455 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001456 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001457 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001458 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001459 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001460 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001461 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001462 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001463
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001464 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001465 PIPE_CONTROL_WRITE_FLUSH |
1466 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001467 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001468 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001469 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001470 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001471 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001472
Chris Wilsonc6df5412010-12-15 09:56:50 +00001473 return 0;
1474}
1475
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001476static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001477gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001478{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001479 /* Workaround to force correct ordering between irq and seqno writes on
1480 * ivb (and maybe also on snb) by reading from a CS register (like
1481 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001482 if (!lazy_coherency) {
1483 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1484 POSTING_READ(RING_ACTHD(ring->mmio_base));
1485 }
1486
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001487 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1488}
1489
1490static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001491ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001492{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001493 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1494}
1495
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001496static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001497ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001498{
1499 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1500}
1501
Chris Wilsonc6df5412010-12-15 09:56:50 +00001502static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001503pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001504{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001505 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001506}
1507
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001508static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001509pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001510{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001511 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001512}
1513
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001514static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001515gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001516{
1517 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001518 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001519 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001520
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001521 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001522 return false;
1523
Chris Wilson7338aef2012-04-24 21:48:47 +01001524 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001525 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001526 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001527 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001528
1529 return true;
1530}
1531
1532static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001533gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001534{
1535 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001536 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001537 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001538
Chris Wilson7338aef2012-04-24 21:48:47 +01001539 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001540 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001541 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001542 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001543}
1544
1545static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001546i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001547{
Chris Wilson78501ea2010-10-27 12:18:21 +01001548 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001549 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001550 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001551
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001552 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001553 return false;
1554
Chris Wilson7338aef2012-04-24 21:48:47 +01001555 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001556 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001557 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1558 I915_WRITE(IMR, dev_priv->irq_mask);
1559 POSTING_READ(IMR);
1560 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001561 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001562
1563 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001564}
1565
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001566static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001567i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001568{
Chris Wilson78501ea2010-10-27 12:18:21 +01001569 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001570 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001571 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001572
Chris Wilson7338aef2012-04-24 21:48:47 +01001573 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001574 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001575 dev_priv->irq_mask |= ring->irq_enable_mask;
1576 I915_WRITE(IMR, dev_priv->irq_mask);
1577 POSTING_READ(IMR);
1578 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001580}
1581
Chris Wilsonc2798b12012-04-22 21:13:57 +01001582static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001583i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001584{
1585 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001586 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001587 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001588
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001589 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001590 return false;
1591
Chris Wilson7338aef2012-04-24 21:48:47 +01001592 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001593 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001594 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1595 I915_WRITE16(IMR, dev_priv->irq_mask);
1596 POSTING_READ16(IMR);
1597 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001598 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001599
1600 return true;
1601}
1602
1603static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001604i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001605{
1606 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001607 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001608 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001609
Chris Wilson7338aef2012-04-24 21:48:47 +01001610 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001611 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001612 dev_priv->irq_mask |= ring->irq_enable_mask;
1613 I915_WRITE16(IMR, dev_priv->irq_mask);
1614 POSTING_READ16(IMR);
1615 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001616 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001617}
1618
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001619static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001620bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001621 u32 invalidate_domains,
1622 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001623{
John Harrisona84c3ae2015-05-29 17:43:57 +01001624 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001625 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001626
John Harrison5fb9de12015-05-29 17:44:07 +01001627 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001628 if (ret)
1629 return ret;
1630
1631 intel_ring_emit(ring, MI_FLUSH);
1632 intel_ring_emit(ring, MI_NOOP);
1633 intel_ring_advance(ring);
1634 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001635}
1636
Chris Wilson3cce4692010-10-27 16:11:02 +01001637static int
John Harrisonee044a82015-05-29 17:44:00 +01001638i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001639{
John Harrisonee044a82015-05-29 17:44:00 +01001640 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001641 int ret;
1642
John Harrison5fb9de12015-05-29 17:44:07 +01001643 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001644 if (ret)
1645 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001646
Chris Wilson3cce4692010-10-27 16:11:02 +01001647 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1648 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001649 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001650 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001651 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001652
Chris Wilson3cce4692010-10-27 16:11:02 +01001653 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001654}
1655
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001656static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001657gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001658{
1659 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001660 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001661 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001662
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001663 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1664 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001665
Chris Wilson7338aef2012-04-24 21:48:47 +01001666 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001667 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001668 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001669 I915_WRITE_IMR(ring,
1670 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001671 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001672 else
1673 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001674 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001675 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001676 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001677
1678 return true;
1679}
1680
1681static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001682gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001683{
1684 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001685 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001686 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001687
Chris Wilson7338aef2012-04-24 21:48:47 +01001688 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001689 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001690 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001691 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001692 else
1693 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001694 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001695 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001696 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001697}
1698
Ben Widawskya19d2932013-05-28 19:22:30 -07001699static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001700hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001701{
1702 struct drm_device *dev = ring->dev;
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704 unsigned long flags;
1705
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001706 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001707 return false;
1708
Daniel Vetter59cdb632013-07-04 23:35:28 +02001709 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001710 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001711 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001712 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001713 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001714 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001715
1716 return true;
1717}
1718
1719static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001720hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001721{
1722 struct drm_device *dev = ring->dev;
1723 struct drm_i915_private *dev_priv = dev->dev_private;
1724 unsigned long flags;
1725
Daniel Vetter59cdb632013-07-04 23:35:28 +02001726 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001727 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001728 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001729 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001730 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001731 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001732}
1733
Ben Widawskyabd58f02013-11-02 21:07:09 -07001734static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001735gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001736{
1737 struct drm_device *dev = ring->dev;
1738 struct drm_i915_private *dev_priv = dev->dev_private;
1739 unsigned long flags;
1740
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001741 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001742 return false;
1743
1744 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1745 if (ring->irq_refcount++ == 0) {
1746 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1747 I915_WRITE_IMR(ring,
1748 ~(ring->irq_enable_mask |
1749 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1750 } else {
1751 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1752 }
1753 POSTING_READ(RING_IMR(ring->mmio_base));
1754 }
1755 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1756
1757 return true;
1758}
1759
1760static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001761gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001762{
1763 struct drm_device *dev = ring->dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 unsigned long flags;
1766
1767 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1768 if (--ring->irq_refcount == 0) {
1769 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1770 I915_WRITE_IMR(ring,
1771 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1772 } else {
1773 I915_WRITE_IMR(ring, ~0);
1774 }
1775 POSTING_READ(RING_IMR(ring->mmio_base));
1776 }
1777 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1778}
1779
Zou Nan haid1b851f2010-05-21 09:08:57 +08001780static int
John Harrison53fddaf2015-05-29 17:44:02 +01001781i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001782 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001783 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001784{
John Harrison53fddaf2015-05-29 17:44:02 +01001785 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001786 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001787
John Harrison5fb9de12015-05-29 17:44:07 +01001788 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001789 if (ret)
1790 return ret;
1791
Chris Wilson78501ea2010-10-27 12:18:21 +01001792 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001793 MI_BATCH_BUFFER_START |
1794 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001795 (dispatch_flags & I915_DISPATCH_SECURE ?
1796 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001797 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001798 intel_ring_advance(ring);
1799
Zou Nan haid1b851f2010-05-21 09:08:57 +08001800 return 0;
1801}
1802
Daniel Vetterb45305f2012-12-17 16:21:27 +01001803/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1804#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001805#define I830_TLB_ENTRIES (2)
1806#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001807static int
John Harrison53fddaf2015-05-29 17:44:02 +01001808i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001809 u64 offset, u32 len,
1810 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001811{
John Harrison53fddaf2015-05-29 17:44:02 +01001812 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001813 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001814 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001815
John Harrison5fb9de12015-05-29 17:44:07 +01001816 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001817 if (ret)
1818 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001819
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001820 /* Evict the invalid PTE TLBs */
1821 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1822 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1823 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1824 intel_ring_emit(ring, cs_offset);
1825 intel_ring_emit(ring, 0xdeadbeef);
1826 intel_ring_emit(ring, MI_NOOP);
1827 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001828
John Harrison8e004ef2015-02-13 11:48:10 +00001829 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001830 if (len > I830_BATCH_LIMIT)
1831 return -ENOSPC;
1832
John Harrison5fb9de12015-05-29 17:44:07 +01001833 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001834 if (ret)
1835 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001836
1837 /* Blit the batch (which has now all relocs applied) to the
1838 * stable batch scratch bo area (so that the CS never
1839 * stumbles over its tlb invalidation bug) ...
1840 */
1841 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1842 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001843 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001844 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001845 intel_ring_emit(ring, 4096);
1846 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001847
Daniel Vetterb45305f2012-12-17 16:21:27 +01001848 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001849 intel_ring_emit(ring, MI_NOOP);
1850 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001851
1852 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001853 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001854 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001855
John Harrison5fb9de12015-05-29 17:44:07 +01001856 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001857 if (ret)
1858 return ret;
1859
1860 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001861 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1862 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001863 intel_ring_emit(ring, offset + len - 8);
1864 intel_ring_emit(ring, MI_NOOP);
1865 intel_ring_advance(ring);
1866
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001867 return 0;
1868}
1869
1870static int
John Harrison53fddaf2015-05-29 17:44:02 +01001871i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001872 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001873 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001874{
John Harrison53fddaf2015-05-29 17:44:02 +01001875 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001876 int ret;
1877
John Harrison5fb9de12015-05-29 17:44:07 +01001878 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001879 if (ret)
1880 return ret;
1881
Chris Wilson65f56872012-04-17 16:38:12 +01001882 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001883 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1884 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001885 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001886
Eric Anholt62fdfea2010-05-21 13:26:39 -07001887 return 0;
1888}
1889
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001890static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001891{
Chris Wilson05394f32010-11-08 19:18:58 +00001892 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001893
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001894 obj = ring->status_page.obj;
1895 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001896 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001897
Chris Wilson9da3da62012-06-01 15:20:22 +01001898 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001899 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001900 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001901 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001902}
1903
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001904static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001905{
Chris Wilson05394f32010-11-08 19:18:58 +00001906 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907
Chris Wilsone3efda42014-04-09 09:19:41 +01001908 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001909 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001910 int ret;
1911
1912 obj = i915_gem_alloc_object(ring->dev, 4096);
1913 if (obj == NULL) {
1914 DRM_ERROR("Failed to allocate status page\n");
1915 return -ENOMEM;
1916 }
1917
1918 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1919 if (ret)
1920 goto err_unref;
1921
Chris Wilson1f767e02014-07-03 17:33:03 -04001922 flags = 0;
1923 if (!HAS_LLC(ring->dev))
1924 /* On g33, we cannot place HWS above 256MiB, so
1925 * restrict its pinning to the low mappable arena.
1926 * Though this restriction is not documented for
1927 * gen4, gen5, or byt, they also behave similarly
1928 * and hang if the HWS is placed at the top of the
1929 * GTT. To generalise, it appears that all !llc
1930 * platforms have issues with us placing the HWS
1931 * above the mappable region (even though we never
1932 * actualy map it).
1933 */
1934 flags |= PIN_MAPPABLE;
1935 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001936 if (ret) {
1937err_unref:
1938 drm_gem_object_unreference(&obj->base);
1939 return ret;
1940 }
1941
1942 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001944
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001945 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001946 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001947 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001948
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001949 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1950 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001951
1952 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001953}
1954
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001955static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001956{
1957 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001958
1959 if (!dev_priv->status_page_dmah) {
1960 dev_priv->status_page_dmah =
1961 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1962 if (!dev_priv->status_page_dmah)
1963 return -ENOMEM;
1964 }
1965
Chris Wilson6b8294a2012-11-16 11:43:20 +00001966 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1967 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1968
1969 return 0;
1970}
1971
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001972void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1973{
1974 iounmap(ringbuf->virtual_start);
1975 ringbuf->virtual_start = NULL;
1976 i915_gem_object_ggtt_unpin(ringbuf->obj);
1977}
1978
1979int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1980 struct intel_ringbuffer *ringbuf)
1981{
1982 struct drm_i915_private *dev_priv = to_i915(dev);
1983 struct drm_i915_gem_object *obj = ringbuf->obj;
1984 int ret;
1985
1986 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1987 if (ret)
1988 return ret;
1989
1990 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1991 if (ret) {
1992 i915_gem_object_ggtt_unpin(obj);
1993 return ret;
1994 }
1995
1996 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1997 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1998 if (ringbuf->virtual_start == NULL) {
1999 i915_gem_object_ggtt_unpin(obj);
2000 return -EINVAL;
2001 }
2002
2003 return 0;
2004}
2005
Chris Wilson01101fa2015-09-03 13:01:39 +01002006static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002007{
Oscar Mateo2919d292014-07-03 16:28:02 +01002008 drm_gem_object_unreference(&ringbuf->obj->base);
2009 ringbuf->obj = NULL;
2010}
2011
Chris Wilson01101fa2015-09-03 13:01:39 +01002012static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2013 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002014{
Chris Wilsone3efda42014-04-09 09:19:41 +01002015 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002016
2017 obj = NULL;
2018 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002019 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002020 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002021 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002022 if (obj == NULL)
2023 return -ENOMEM;
2024
Akash Goel24f3a8c2014-06-17 10:59:42 +05302025 /* mark ring buffers as read-only from GPU side by default */
2026 obj->gt_ro = 1;
2027
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002028 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002029
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002030 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002031}
2032
Chris Wilson01101fa2015-09-03 13:01:39 +01002033struct intel_ringbuffer *
2034intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2035{
2036 struct intel_ringbuffer *ring;
2037 int ret;
2038
2039 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2040 if (ring == NULL)
2041 return ERR_PTR(-ENOMEM);
2042
2043 ring->ring = engine;
2044
2045 ring->size = size;
2046 /* Workaround an erratum on the i830 which causes a hang if
2047 * the TAIL pointer points to within the last 2 cachelines
2048 * of the buffer.
2049 */
2050 ring->effective_size = size;
2051 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2052 ring->effective_size -= 2 * CACHELINE_BYTES;
2053
2054 ring->last_retired_head = -1;
2055 intel_ring_update_space(ring);
2056
2057 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2058 if (ret) {
2059 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2060 engine->name, ret);
2061 kfree(ring);
2062 return ERR_PTR(ret);
2063 }
2064
2065 return ring;
2066}
2067
2068void
2069intel_ringbuffer_free(struct intel_ringbuffer *ring)
2070{
2071 intel_destroy_ringbuffer_obj(ring);
2072 kfree(ring);
2073}
2074
Ben Widawskyc43b5632012-04-16 14:07:40 -07002075static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002076 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002077{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002078 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002079 int ret;
2080
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002081 WARN_ON(ring->buffer);
2082
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002083 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002084 INIT_LIST_HEAD(&ring->active_list);
2085 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002086 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002087 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002088 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002089
Chris Wilsonb259f672011-03-29 13:19:09 +01002090 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002091
Chris Wilson01101fa2015-09-03 13:01:39 +01002092 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2093 if (IS_ERR(ringbuf))
2094 return PTR_ERR(ringbuf);
2095 ring->buffer = ringbuf;
2096
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002097 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002098 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002099 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002100 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002101 } else {
2102 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002103 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002104 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002105 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002106 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002107
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002108 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2109 if (ret) {
2110 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2111 ring->name, ret);
2112 intel_destroy_ringbuffer_obj(ringbuf);
2113 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002114 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002115
Brad Volkin44e895a2014-05-10 14:10:43 -07002116 ret = i915_cmd_parser_init_ring(ring);
2117 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002118 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002119
Oscar Mateo8ee14972014-05-22 14:13:34 +01002120 return 0;
2121
2122error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002123 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002124 ring->buffer = NULL;
2125 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002126}
2127
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002128void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002129{
John Harrison6402c332014-10-31 12:00:26 +00002130 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002131
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002132 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002133 return;
2134
John Harrison6402c332014-10-31 12:00:26 +00002135 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002136
Chris Wilsone3efda42014-04-09 09:19:41 +01002137 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002138 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002139
Chris Wilson01101fa2015-09-03 13:01:39 +01002140 intel_unpin_ringbuffer_obj(ring->buffer);
2141 intel_ringbuffer_free(ring->buffer);
2142 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002143
Zou Nan hai8d192152010-11-02 16:31:01 +08002144 if (ring->cleanup)
2145 ring->cleanup(ring);
2146
Chris Wilson78501ea2010-10-27 12:18:21 +01002147 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002148
2149 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002150 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002151}
2152
Chris Wilson595e1ee2015-04-07 16:20:51 +01002153static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002154{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002155 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002156 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002157 unsigned space;
2158 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002159
Dave Gordonebd0fd42014-11-27 11:22:49 +00002160 if (intel_ring_space(ringbuf) >= n)
2161 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002162
John Harrison79bbcc22015-06-30 12:40:55 +01002163 /* The whole point of reserving space is to not wait! */
2164 WARN_ON(ringbuf->reserved_in_use);
2165
Chris Wilsona71d8d92012-02-15 11:25:36 +00002166 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002167 space = __intel_ring_space(request->postfix, ringbuf->tail,
2168 ringbuf->size);
2169 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002170 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002171 }
2172
Chris Wilson595e1ee2015-04-07 16:20:51 +01002173 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002174 return -ENOSPC;
2175
Daniel Vettera4b3a572014-11-26 14:17:05 +01002176 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002177 if (ret)
2178 return ret;
2179
Chris Wilsonb4716182015-04-27 13:41:17 +01002180 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002181 return 0;
2182}
2183
John Harrison79bbcc22015-06-30 12:40:55 +01002184static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002185{
2186 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002187 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002188
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002189 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002190 rem /= 4;
2191 while (rem--)
2192 iowrite32(MI_NOOP, virt++);
2193
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002194 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002195 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002196}
2197
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002198int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002199{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002200 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002201
Chris Wilson3e960502012-11-27 16:22:54 +00002202 /* Wait upon the last request to be completed */
2203 if (list_empty(&ring->request_list))
2204 return 0;
2205
Daniel Vettera4b3a572014-11-26 14:17:05 +01002206 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002207 struct drm_i915_gem_request,
2208 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002209
Chris Wilsonb4716182015-04-27 13:41:17 +01002210 /* Make sure we do not trigger any retires */
2211 return __i915_wait_request(req,
2212 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2213 to_i915(ring->dev)->mm.interruptible,
2214 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002215}
2216
John Harrison6689cb22015-03-19 12:30:08 +00002217int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002218{
John Harrison6689cb22015-03-19 12:30:08 +00002219 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002220 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002221}
2222
John Harrisonccd98fe2015-05-29 17:44:09 +01002223int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2224{
2225 /*
2226 * The first call merely notes the reserve request and is common for
2227 * all back ends. The subsequent localised _begin() call actually
2228 * ensures that the reservation is available. Without the begin, if
2229 * the request creator immediately submitted the request without
2230 * adding any commands to it then there might not actually be
2231 * sufficient room for the submission commands.
2232 */
2233 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2234
2235 return intel_ring_begin(request, 0);
2236}
2237
John Harrison29b1b412015-06-18 13:10:09 +01002238void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2239{
John Harrisonccd98fe2015-05-29 17:44:09 +01002240 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002241 WARN_ON(ringbuf->reserved_in_use);
2242
2243 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002244}
2245
2246void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2247{
2248 WARN_ON(ringbuf->reserved_in_use);
2249
2250 ringbuf->reserved_size = 0;
2251 ringbuf->reserved_in_use = false;
2252}
2253
2254void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2255{
2256 WARN_ON(ringbuf->reserved_in_use);
2257
2258 ringbuf->reserved_in_use = true;
2259 ringbuf->reserved_tail = ringbuf->tail;
2260}
2261
2262void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2263{
2264 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002265 if (ringbuf->tail > ringbuf->reserved_tail) {
2266 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2267 "request reserved size too small: %d vs %d!\n",
2268 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2269 } else {
2270 /*
2271 * The ring was wrapped while the reserved space was in use.
2272 * That means that some unknown amount of the ring tail was
2273 * no-op filled and skipped. Thus simply adding the ring size
2274 * to the tail and doing the above space check will not work.
2275 * Rather than attempt to track how much tail was skipped,
2276 * it is much simpler to say that also skipping the sanity
2277 * check every once in a while is not a big issue.
2278 */
2279 }
John Harrison29b1b412015-06-18 13:10:09 +01002280
2281 ringbuf->reserved_size = 0;
2282 ringbuf->reserved_in_use = false;
2283}
2284
2285static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002286{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002287 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002288 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2289 int remain_actual = ringbuf->size - ringbuf->tail;
2290 int ret, total_bytes, wait_bytes = 0;
2291 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002292
John Harrison79bbcc22015-06-30 12:40:55 +01002293 if (ringbuf->reserved_in_use)
2294 total_bytes = bytes;
2295 else
2296 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002297
John Harrison79bbcc22015-06-30 12:40:55 +01002298 if (unlikely(bytes > remain_usable)) {
2299 /*
2300 * Not enough space for the basic request. So need to flush
2301 * out the remainder and then wait for base + reserved.
2302 */
2303 wait_bytes = remain_actual + total_bytes;
2304 need_wrap = true;
2305 } else {
2306 if (unlikely(total_bytes > remain_usable)) {
2307 /*
2308 * The base request will fit but the reserved space
2309 * falls off the end. So only need to to wait for the
2310 * reserved size after flushing out the remainder.
2311 */
2312 wait_bytes = remain_actual + ringbuf->reserved_size;
2313 need_wrap = true;
2314 } else if (total_bytes > ringbuf->space) {
2315 /* No wrapping required, just waiting. */
2316 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002317 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002318 }
2319
John Harrison79bbcc22015-06-30 12:40:55 +01002320 if (wait_bytes) {
2321 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002322 if (unlikely(ret))
2323 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002324
2325 if (need_wrap)
2326 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002327 }
2328
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002329 return 0;
2330}
2331
John Harrison5fb9de12015-05-29 17:44:07 +01002332int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002333 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002334{
John Harrison5fb9de12015-05-29 17:44:07 +01002335 struct intel_engine_cs *ring;
2336 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002337 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002338
John Harrison5fb9de12015-05-29 17:44:07 +01002339 WARN_ON(req == NULL);
2340 ring = req->ring;
2341 dev_priv = ring->dev->dev_private;
2342
Daniel Vetter33196de2012-11-14 17:14:05 +01002343 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2344 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002345 if (ret)
2346 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002347
Chris Wilson304d6952014-01-02 14:32:35 +00002348 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2349 if (ret)
2350 return ret;
2351
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002352 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002353 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002354}
2355
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002356/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002357int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002358{
John Harrisonbba09b12015-05-29 17:44:06 +01002359 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002360 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002361 int ret;
2362
2363 if (num_dwords == 0)
2364 return 0;
2365
Chris Wilson18393f62014-04-09 09:19:40 +01002366 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002367 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002368 if (ret)
2369 return ret;
2370
2371 while (num_dwords--)
2372 intel_ring_emit(ring, MI_NOOP);
2373
2374 intel_ring_advance(ring);
2375
2376 return 0;
2377}
2378
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002379void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002380{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002381 struct drm_device *dev = ring->dev;
2382 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002383
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002384 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002385 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2386 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002387 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002388 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002389 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002390
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002391 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002392 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002393}
2394
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002395static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002396 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002397{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002398 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002399
2400 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002401
Chris Wilson12f55812012-07-05 17:14:01 +01002402 /* Disable notification that the ring is IDLE. The GT
2403 * will then assume that it is busy and bring it out of rc6.
2404 */
2405 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2406 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2407
2408 /* Clear the context id. Here be magic! */
2409 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2410
2411 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002412 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002413 GEN6_BSD_SLEEP_INDICATOR) == 0,
2414 50))
2415 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002416
Chris Wilson12f55812012-07-05 17:14:01 +01002417 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002418 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002419 POSTING_READ(RING_TAIL(ring->mmio_base));
2420
2421 /* Let the ring send IDLE messages to the GT again,
2422 * and so let it sleep to conserve power when idle.
2423 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002424 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002425 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002426}
2427
John Harrisona84c3ae2015-05-29 17:43:57 +01002428static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002429 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002430{
John Harrisona84c3ae2015-05-29 17:43:57 +01002431 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002432 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002433 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002434
John Harrison5fb9de12015-05-29 17:44:07 +01002435 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002436 if (ret)
2437 return ret;
2438
Chris Wilson71a77e02011-02-02 12:13:49 +00002439 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002440 if (INTEL_INFO(ring->dev)->gen >= 8)
2441 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002442
2443 /* We always require a command barrier so that subsequent
2444 * commands, such as breadcrumb interrupts, are strictly ordered
2445 * wrt the contents of the write cache being flushed to memory
2446 * (and thus being coherent from the CPU).
2447 */
2448 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2449
Jesse Barnes9a289772012-10-26 09:42:42 -07002450 /*
2451 * Bspec vol 1c.5 - video engine command streamer:
2452 * "If ENABLED, all TLBs will be invalidated once the flush
2453 * operation is complete. This bit is only valid when the
2454 * Post-Sync Operation field is a value of 1h or 3h."
2455 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002456 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002457 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2458
Chris Wilson71a77e02011-02-02 12:13:49 +00002459 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002460 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002461 if (INTEL_INFO(ring->dev)->gen >= 8) {
2462 intel_ring_emit(ring, 0); /* upper addr */
2463 intel_ring_emit(ring, 0); /* value */
2464 } else {
2465 intel_ring_emit(ring, 0);
2466 intel_ring_emit(ring, MI_NOOP);
2467 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002468 intel_ring_advance(ring);
2469 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002470}
2471
2472static int
John Harrison53fddaf2015-05-29 17:44:02 +01002473gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002474 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002475 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002476{
John Harrison53fddaf2015-05-29 17:44:02 +01002477 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002478 bool ppgtt = USES_PPGTT(ring->dev) &&
2479 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002480 int ret;
2481
John Harrison5fb9de12015-05-29 17:44:07 +01002482 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002483 if (ret)
2484 return ret;
2485
2486 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002487 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2488 (dispatch_flags & I915_DISPATCH_RS ?
2489 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002490 intel_ring_emit(ring, lower_32_bits(offset));
2491 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002492 intel_ring_emit(ring, MI_NOOP);
2493 intel_ring_advance(ring);
2494
2495 return 0;
2496}
2497
2498static int
John Harrison53fddaf2015-05-29 17:44:02 +01002499hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002500 u64 offset, u32 len,
2501 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002502{
John Harrison53fddaf2015-05-29 17:44:02 +01002503 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002504 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002505
John Harrison5fb9de12015-05-29 17:44:07 +01002506 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002507 if (ret)
2508 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002509
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002510 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002511 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002512 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002513 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2514 (dispatch_flags & I915_DISPATCH_RS ?
2515 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002516 /* bit0-7 is the length on GEN6+ */
2517 intel_ring_emit(ring, offset);
2518 intel_ring_advance(ring);
2519
2520 return 0;
2521}
2522
2523static int
John Harrison53fddaf2015-05-29 17:44:02 +01002524gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002525 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002526 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002527{
John Harrison53fddaf2015-05-29 17:44:02 +01002528 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002529 int ret;
2530
John Harrison5fb9de12015-05-29 17:44:07 +01002531 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002532 if (ret)
2533 return ret;
2534
2535 intel_ring_emit(ring,
2536 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002537 (dispatch_flags & I915_DISPATCH_SECURE ?
2538 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002539 /* bit0-7 is the length on GEN6+ */
2540 intel_ring_emit(ring, offset);
2541 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002542
Akshay Joshi0206e352011-08-16 15:34:10 -04002543 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002544}
2545
Chris Wilson549f7362010-10-19 11:19:32 +01002546/* Blitter support (SandyBridge+) */
2547
John Harrisona84c3ae2015-05-29 17:43:57 +01002548static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002549 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002550{
John Harrisona84c3ae2015-05-29 17:43:57 +01002551 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002552 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002553 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002554 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002555
John Harrison5fb9de12015-05-29 17:44:07 +01002556 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002557 if (ret)
2558 return ret;
2559
Chris Wilson71a77e02011-02-02 12:13:49 +00002560 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002561 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002562 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002563
2564 /* We always require a command barrier so that subsequent
2565 * commands, such as breadcrumb interrupts, are strictly ordered
2566 * wrt the contents of the write cache being flushed to memory
2567 * (and thus being coherent from the CPU).
2568 */
2569 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2570
Jesse Barnes9a289772012-10-26 09:42:42 -07002571 /*
2572 * Bspec vol 1c.3 - blitter engine command streamer:
2573 * "If ENABLED, all TLBs will be invalidated once the flush
2574 * operation is complete. This bit is only valid when the
2575 * Post-Sync Operation field is a value of 1h or 3h."
2576 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002577 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002578 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002579 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002580 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002581 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002582 intel_ring_emit(ring, 0); /* upper addr */
2583 intel_ring_emit(ring, 0); /* value */
2584 } else {
2585 intel_ring_emit(ring, 0);
2586 intel_ring_emit(ring, MI_NOOP);
2587 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002588 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002589
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002590 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002591}
2592
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002593int intel_init_render_ring_buffer(struct drm_device *dev)
2594{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002595 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002596 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002597 struct drm_i915_gem_object *obj;
2598 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002599
Daniel Vetter59465b52012-04-11 22:12:48 +02002600 ring->name = "render ring";
2601 ring->id = RCS;
2602 ring->mmio_base = RENDER_RING_BASE;
2603
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002604 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002605 if (i915_semaphore_is_enabled(dev)) {
2606 obj = i915_gem_alloc_object(dev, 4096);
2607 if (obj == NULL) {
2608 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2609 i915.semaphores = 0;
2610 } else {
2611 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2612 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2613 if (ret != 0) {
2614 drm_gem_object_unreference(&obj->base);
2615 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2616 i915.semaphores = 0;
2617 } else
2618 dev_priv->semaphore_obj = obj;
2619 }
2620 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002621
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002622 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002623 ring->add_request = gen6_add_request;
2624 ring->flush = gen8_render_ring_flush;
2625 ring->irq_get = gen8_ring_get_irq;
2626 ring->irq_put = gen8_ring_put_irq;
2627 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2628 ring->get_seqno = gen6_ring_get_seqno;
2629 ring->set_seqno = ring_set_seqno;
2630 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002631 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002632 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002633 ring->semaphore.signal = gen8_rcs_signal;
2634 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002635 }
2636 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002637 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002638 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002639 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002640 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002641 ring->irq_get = gen6_ring_get_irq;
2642 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002643 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002644 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002645 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002646 if (i915_semaphore_is_enabled(dev)) {
2647 ring->semaphore.sync_to = gen6_ring_sync;
2648 ring->semaphore.signal = gen6_signal;
2649 /*
2650 * The current semaphore is only applied on pre-gen8
2651 * platform. And there is no VCS2 ring on the pre-gen8
2652 * platform. So the semaphore between RCS and VCS2 is
2653 * initialized as INVALID. Gen8 will initialize the
2654 * sema between VCS2 and RCS later.
2655 */
2656 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2657 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2658 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2659 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2660 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2661 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2662 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2663 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2664 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2665 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2666 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002667 } else if (IS_GEN5(dev)) {
2668 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002669 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002670 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002671 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002672 ring->irq_get = gen5_ring_get_irq;
2673 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002674 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2675 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002676 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002677 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002678 if (INTEL_INFO(dev)->gen < 4)
2679 ring->flush = gen2_render_ring_flush;
2680 else
2681 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002682 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002683 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002684 if (IS_GEN2(dev)) {
2685 ring->irq_get = i8xx_ring_get_irq;
2686 ring->irq_put = i8xx_ring_put_irq;
2687 } else {
2688 ring->irq_get = i9xx_ring_get_irq;
2689 ring->irq_put = i9xx_ring_put_irq;
2690 }
Daniel Vettere3670312012-04-11 22:12:53 +02002691 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002692 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002693 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002694
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002695 if (IS_HASWELL(dev))
2696 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002697 else if (IS_GEN8(dev))
2698 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002699 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002700 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2701 else if (INTEL_INFO(dev)->gen >= 4)
2702 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2703 else if (IS_I830(dev) || IS_845G(dev))
2704 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2705 else
2706 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002707 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002708 ring->cleanup = render_ring_cleanup;
2709
Daniel Vetterb45305f2012-12-17 16:21:27 +01002710 /* Workaround batchbuffer to combat CS tlb bug. */
2711 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002712 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002713 if (obj == NULL) {
2714 DRM_ERROR("Failed to allocate batch bo\n");
2715 return -ENOMEM;
2716 }
2717
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002718 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002719 if (ret != 0) {
2720 drm_gem_object_unreference(&obj->base);
2721 DRM_ERROR("Failed to ping batch bo\n");
2722 return ret;
2723 }
2724
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002725 ring->scratch.obj = obj;
2726 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002727 }
2728
Daniel Vetter99be1df2014-11-20 00:33:06 +01002729 ret = intel_init_ring_buffer(dev, ring);
2730 if (ret)
2731 return ret;
2732
2733 if (INTEL_INFO(dev)->gen >= 5) {
2734 ret = intel_init_pipe_control(ring);
2735 if (ret)
2736 return ret;
2737 }
2738
2739 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002740}
2741
2742int intel_init_bsd_ring_buffer(struct drm_device *dev)
2743{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002744 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002745 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002746
Daniel Vetter58fa3832012-04-11 22:12:49 +02002747 ring->name = "bsd ring";
2748 ring->id = VCS;
2749
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002750 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002751 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002752 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002753 /* gen6 bsd needs a special wa for tail updates */
2754 if (IS_GEN6(dev))
2755 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002756 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002757 ring->add_request = gen6_add_request;
2758 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002759 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002760 if (INTEL_INFO(dev)->gen >= 8) {
2761 ring->irq_enable_mask =
2762 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2763 ring->irq_get = gen8_ring_get_irq;
2764 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002765 ring->dispatch_execbuffer =
2766 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002767 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002768 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002769 ring->semaphore.signal = gen8_xcs_signal;
2770 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002771 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002772 } else {
2773 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2774 ring->irq_get = gen6_ring_get_irq;
2775 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002776 ring->dispatch_execbuffer =
2777 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002778 if (i915_semaphore_is_enabled(dev)) {
2779 ring->semaphore.sync_to = gen6_ring_sync;
2780 ring->semaphore.signal = gen6_signal;
2781 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2782 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2783 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2784 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2785 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2786 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2787 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2788 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2789 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2790 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2791 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002792 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002793 } else {
2794 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002795 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002796 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002797 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002798 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002799 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002800 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002801 ring->irq_get = gen5_ring_get_irq;
2802 ring->irq_put = gen5_ring_put_irq;
2803 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002804 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002805 ring->irq_get = i9xx_ring_get_irq;
2806 ring->irq_put = i9xx_ring_put_irq;
2807 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002808 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002809 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002810 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002811
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002812 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002813}
Chris Wilson549f7362010-10-19 11:19:32 +01002814
Zhao Yakui845f74a2014-04-17 10:37:37 +08002815/**
Damien Lespiau62659922015-01-29 14:13:40 +00002816 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002817 */
2818int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2819{
2820 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002821 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002822
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002823 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002824 ring->id = VCS2;
2825
2826 ring->write_tail = ring_write_tail;
2827 ring->mmio_base = GEN8_BSD2_RING_BASE;
2828 ring->flush = gen6_bsd_ring_flush;
2829 ring->add_request = gen6_add_request;
2830 ring->get_seqno = gen6_ring_get_seqno;
2831 ring->set_seqno = ring_set_seqno;
2832 ring->irq_enable_mask =
2833 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2834 ring->irq_get = gen8_ring_get_irq;
2835 ring->irq_put = gen8_ring_put_irq;
2836 ring->dispatch_execbuffer =
2837 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002838 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002839 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002840 ring->semaphore.signal = gen8_xcs_signal;
2841 GEN8_RING_SEMAPHORE_INIT;
2842 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002843 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002844
2845 return intel_init_ring_buffer(dev, ring);
2846}
2847
Chris Wilson549f7362010-10-19 11:19:32 +01002848int intel_init_blt_ring_buffer(struct drm_device *dev)
2849{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002850 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002851 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002852
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002853 ring->name = "blitter ring";
2854 ring->id = BCS;
2855
2856 ring->mmio_base = BLT_RING_BASE;
2857 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002858 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002859 ring->add_request = gen6_add_request;
2860 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002861 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002862 if (INTEL_INFO(dev)->gen >= 8) {
2863 ring->irq_enable_mask =
2864 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2865 ring->irq_get = gen8_ring_get_irq;
2866 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002867 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002868 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002869 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002870 ring->semaphore.signal = gen8_xcs_signal;
2871 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002872 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002873 } else {
2874 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2875 ring->irq_get = gen6_ring_get_irq;
2876 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002877 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002878 if (i915_semaphore_is_enabled(dev)) {
2879 ring->semaphore.signal = gen6_signal;
2880 ring->semaphore.sync_to = gen6_ring_sync;
2881 /*
2882 * The current semaphore is only applied on pre-gen8
2883 * platform. And there is no VCS2 ring on the pre-gen8
2884 * platform. So the semaphore between BCS and VCS2 is
2885 * initialized as INVALID. Gen8 will initialize the
2886 * sema between BCS and VCS2 later.
2887 */
2888 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2889 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2890 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2891 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2892 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2893 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2894 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2895 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2896 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2897 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2898 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002899 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002900 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002901
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002902 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002903}
Chris Wilsona7b97612012-07-20 12:41:08 +01002904
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002905int intel_init_vebox_ring_buffer(struct drm_device *dev)
2906{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002907 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002908 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002909
2910 ring->name = "video enhancement ring";
2911 ring->id = VECS;
2912
2913 ring->mmio_base = VEBOX_RING_BASE;
2914 ring->write_tail = ring_write_tail;
2915 ring->flush = gen6_ring_flush;
2916 ring->add_request = gen6_add_request;
2917 ring->get_seqno = gen6_ring_get_seqno;
2918 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002919
2920 if (INTEL_INFO(dev)->gen >= 8) {
2921 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002922 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002923 ring->irq_get = gen8_ring_get_irq;
2924 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002925 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002926 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002927 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002928 ring->semaphore.signal = gen8_xcs_signal;
2929 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002930 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002931 } else {
2932 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2933 ring->irq_get = hsw_vebox_get_irq;
2934 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002935 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002936 if (i915_semaphore_is_enabled(dev)) {
2937 ring->semaphore.sync_to = gen6_ring_sync;
2938 ring->semaphore.signal = gen6_signal;
2939 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2940 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2941 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2942 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2943 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2944 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2945 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2946 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2947 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2948 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2949 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002950 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002951 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002952
2953 return intel_init_ring_buffer(dev, ring);
2954}
2955
Chris Wilsona7b97612012-07-20 12:41:08 +01002956int
John Harrison4866d722015-05-29 17:43:55 +01002957intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002958{
John Harrison4866d722015-05-29 17:43:55 +01002959 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002960 int ret;
2961
2962 if (!ring->gpu_caches_dirty)
2963 return 0;
2964
John Harrisona84c3ae2015-05-29 17:43:57 +01002965 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002966 if (ret)
2967 return ret;
2968
John Harrisona84c3ae2015-05-29 17:43:57 +01002969 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002970
2971 ring->gpu_caches_dirty = false;
2972 return 0;
2973}
2974
2975int
John Harrison2f200552015-05-29 17:43:53 +01002976intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002977{
John Harrison2f200552015-05-29 17:43:53 +01002978 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002979 uint32_t flush_domains;
2980 int ret;
2981
2982 flush_domains = 0;
2983 if (ring->gpu_caches_dirty)
2984 flush_domains = I915_GEM_GPU_DOMAINS;
2985
John Harrisona84c3ae2015-05-29 17:43:57 +01002986 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002987 if (ret)
2988 return ret;
2989
John Harrisona84c3ae2015-05-29 17:43:57 +01002990 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01002991
2992 ring->gpu_caches_dirty = false;
2993 return 0;
2994}
Chris Wilsone3efda42014-04-09 09:19:41 +01002995
2996void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002997intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002998{
2999 int ret;
3000
3001 if (!intel_ring_initialized(ring))
3002 return;
3003
3004 ret = intel_ring_idle(ring);
3005 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3006 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3007 ring->name, ret);
3008
3009 stop_ring(ring);
3010}