blob: 9e7bc1dc4cb134c737cd3e6d1cc401089345a072 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Matt Roper465c1202014-05-29 08:06:54 -070051/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010052static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070055 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070057};
58
59/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010060static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070064 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010065 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
73 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010074 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070075 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070077 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053078 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070082};
83
Matt Roper3d7d6512014-06-10 08:28:13 -070084/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
Jesse Barnesf1f644d2013-06-27 00:39:25 +030089static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020090 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030091static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020092 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030093
Jesse Barneseb1bfe82014-02-12 12:26:25 -080094static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020098static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200106static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200113static void skylake_pfit_enable(struct intel_crtc *crtc);
114static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
115static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200116static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200117static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300118static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +0200119static void intel_modeset_verify_crtc(struct drm_crtc *crtc,
120 struct drm_crtc_state *old_state,
121 struct drm_crtc_state *new_state);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100122
Ma Lingd4906092009-03-18 20:13:27 +0800123struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300124 struct {
125 int min, max;
126 } dot, vco, n, m, m1, m2, p, p1;
127
128 struct {
129 int dot_limit;
130 int p2_slow, p2_fast;
131 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800132};
Jesse Barnes79e53942008-11-07 14:24:08 -0800133
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300134/* returns HPLL frequency in kHz */
135static int valleyview_get_vco(struct drm_i915_private *dev_priv)
136{
137 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
138
139 /* Obtain SKU information */
140 mutex_lock(&dev_priv->sb_lock);
141 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
142 CCK_FUSE_HPLL_FREQ_MASK;
143 mutex_unlock(&dev_priv->sb_lock);
144
145 return vco_freq[hpll_freq] * 1000;
146}
147
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200148int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
149 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300150{
151 u32 val;
152 int divider;
153
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300154 mutex_lock(&dev_priv->sb_lock);
155 val = vlv_cck_read(dev_priv, reg);
156 mutex_unlock(&dev_priv->sb_lock);
157
158 divider = val & CCK_FREQUENCY_VALUES;
159
160 WARN((val & CCK_FREQUENCY_STATUS) !=
161 (divider << CCK_FREQUENCY_STATUS_SHIFT),
162 "%s change in progress\n", name);
163
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200164 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
165}
166
167static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
168 const char *name, u32 reg)
169{
170 if (dev_priv->hpll_freq == 0)
171 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
172
173 return vlv_get_cck_clock(dev_priv, name, reg,
174 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300175}
176
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200177static int
178intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200179{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200180 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200181}
182
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183static int
184intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300185{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300186 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200187 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
188 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200189}
190
191static int
192intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
193{
Jani Nikula79e50a42015-08-26 10:58:20 +0300194 uint32_t clkcfg;
195
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200196 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300197 clkcfg = I915_READ(CLKCFG);
198 switch (clkcfg & CLKCFG_FSB_MASK) {
199 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200200 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 /* these two are just a guess; one of them might be right */
212 case CLKCFG_FSB_1600:
213 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300215 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 }
218}
219
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300220void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200221{
222 if (HAS_PCH_SPLIT(dev_priv))
223 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
224 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
225 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
226 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
227 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
228 else
229 return; /* no rawclk on other platforms, or no need to know it */
230
231 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
232}
233
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300234static void intel_update_czclk(struct drm_i915_private *dev_priv)
235{
Wayne Boyer666a4532015-12-09 12:29:35 -0800236 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300237 return;
238
239 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
240 CCK_CZ_CLOCK_CONTROL);
241
242 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
243}
244
Chris Wilson021357a2010-09-07 20:54:59 +0100245static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200246intel_fdi_link_freq(struct drm_i915_private *dev_priv,
247 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100248{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200249 if (HAS_DDI(dev_priv))
250 return pipe_config->port_clock; /* SPLL */
251 else if (IS_GEN5(dev_priv))
252 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200253 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200254 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100255}
256
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300257static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200259 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200260 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .m = { .min = 96, .max = 140 },
262 .m1 = { .min = 18, .max = 26 },
263 .m2 = { .min = 6, .max = 16 },
264 .p = { .min = 4, .max = 128 },
265 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .p2 = { .dot_limit = 165000,
267 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300270static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200271 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200272 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200273 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200274 .m = { .min = 96, .max = 140 },
275 .m1 = { .min = 18, .max = 26 },
276 .m2 = { .min = 6, .max = 16 },
277 .p = { .min = 4, .max = 128 },
278 .p1 = { .min = 2, .max = 33 },
279 .p2 = { .dot_limit = 165000,
280 .p2_slow = 4, .p2_fast = 4 },
281};
282
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300283static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200285 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200286 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .m = { .min = 96, .max = 140 },
288 .m1 = { .min = 18, .max = 26 },
289 .m2 = { .min = 6, .max = 16 },
290 .p = { .min = 4, .max = 128 },
291 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 165000,
293 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
Eric Anholt273e27c2011-03-30 13:01:10 -0700295
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300296static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1400000, .max = 2800000 },
299 .n = { .min = 1, .max = 6 },
300 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100301 .m1 = { .min = 8, .max = 18 },
302 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400303 .p = { .min = 5, .max = 80 },
304 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .p2 = { .dot_limit = 200000,
306 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700307};
308
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300309static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .dot = { .min = 20000, .max = 400000 },
311 .vco = { .min = 1400000, .max = 2800000 },
312 .n = { .min = 1, .max = 6 },
313 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100314 .m1 = { .min = 8, .max = 18 },
315 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400316 .p = { .min = 7, .max = 98 },
317 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .p2 = { .dot_limit = 112000,
319 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700320};
321
Eric Anholt273e27c2011-03-30 13:01:10 -0700322
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300323static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700324 .dot = { .min = 25000, .max = 270000 },
325 .vco = { .min = 1750000, .max = 3500000},
326 .n = { .min = 1, .max = 4 },
327 .m = { .min = 104, .max = 138 },
328 .m1 = { .min = 17, .max = 23 },
329 .m2 = { .min = 5, .max = 11 },
330 .p = { .min = 10, .max = 30 },
331 .p1 = { .min = 1, .max = 3},
332 .p2 = { .dot_limit = 270000,
333 .p2_slow = 10,
334 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800335 },
Keith Packarde4b36692009-06-05 19:22:17 -0700336};
337
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300338static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700339 .dot = { .min = 22000, .max = 400000 },
340 .vco = { .min = 1750000, .max = 3500000},
341 .n = { .min = 1, .max = 4 },
342 .m = { .min = 104, .max = 138 },
343 .m1 = { .min = 16, .max = 23 },
344 .m2 = { .min = 5, .max = 11 },
345 .p = { .min = 5, .max = 80 },
346 .p1 = { .min = 1, .max = 8},
347 .p2 = { .dot_limit = 165000,
348 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700349};
350
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300351static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 20000, .max = 115000 },
353 .vco = { .min = 1750000, .max = 3500000 },
354 .n = { .min = 1, .max = 3 },
355 .m = { .min = 104, .max = 138 },
356 .m1 = { .min = 17, .max = 23 },
357 .m2 = { .min = 5, .max = 11 },
358 .p = { .min = 28, .max = 112 },
359 .p1 = { .min = 2, .max = 8 },
360 .p2 = { .dot_limit = 0,
361 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800362 },
Keith Packarde4b36692009-06-05 19:22:17 -0700363};
364
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300365static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700366 .dot = { .min = 80000, .max = 224000 },
367 .vco = { .min = 1750000, .max = 3500000 },
368 .n = { .min = 1, .max = 3 },
369 .m = { .min = 104, .max = 138 },
370 .m1 = { .min = 17, .max = 23 },
371 .m2 = { .min = 5, .max = 11 },
372 .p = { .min = 14, .max = 42 },
373 .p1 = { .min = 2, .max = 6 },
374 .p2 = { .dot_limit = 0,
375 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800376 },
Keith Packarde4b36692009-06-05 19:22:17 -0700377};
378
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300379static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .dot = { .min = 20000, .max = 400000},
381 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400383 .n = { .min = 3, .max = 6 },
384 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400386 .m1 = { .min = 0, .max = 0 },
387 .m2 = { .min = 0, .max = 254 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700390 .p2 = { .dot_limit = 200000,
391 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300394static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400395 .dot = { .min = 20000, .max = 400000 },
396 .vco = { .min = 1700000, .max = 3500000 },
397 .n = { .min = 3, .max = 6 },
398 .m = { .min = 2, .max = 256 },
399 .m1 = { .min = 0, .max = 0 },
400 .m2 = { .min = 0, .max = 254 },
401 .p = { .min = 7, .max = 112 },
402 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700403 .p2 = { .dot_limit = 112000,
404 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700405};
406
Eric Anholt273e27c2011-03-30 13:01:10 -0700407/* Ironlake / Sandybridge
408 *
409 * We calculate clock using (register_value + 2) for N/M1/M2, so here
410 * the range value for them is (actual_value - 2).
411 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300412static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700413 .dot = { .min = 25000, .max = 350000 },
414 .vco = { .min = 1760000, .max = 3510000 },
415 .n = { .min = 1, .max = 5 },
416 .m = { .min = 79, .max = 127 },
417 .m1 = { .min = 12, .max = 22 },
418 .m2 = { .min = 5, .max = 9 },
419 .p = { .min = 5, .max = 80 },
420 .p1 = { .min = 1, .max = 8 },
421 .p2 = { .dot_limit = 225000,
422 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700423};
424
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300425static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700426 .dot = { .min = 25000, .max = 350000 },
427 .vco = { .min = 1760000, .max = 3510000 },
428 .n = { .min = 1, .max = 3 },
429 .m = { .min = 79, .max = 118 },
430 .m1 = { .min = 12, .max = 22 },
431 .m2 = { .min = 5, .max = 9 },
432 .p = { .min = 28, .max = 112 },
433 .p1 = { .min = 2, .max = 8 },
434 .p2 = { .dot_limit = 225000,
435 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436};
437
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300438static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .dot = { .min = 25000, .max = 350000 },
440 .vco = { .min = 1760000, .max = 3510000 },
441 .n = { .min = 1, .max = 3 },
442 .m = { .min = 79, .max = 127 },
443 .m1 = { .min = 12, .max = 22 },
444 .m2 = { .min = 5, .max = 9 },
445 .p = { .min = 14, .max = 56 },
446 .p1 = { .min = 2, .max = 8 },
447 .p2 = { .dot_limit = 225000,
448 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449};
450
Eric Anholt273e27c2011-03-30 13:01:10 -0700451/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300452static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .dot = { .min = 25000, .max = 350000 },
454 .vco = { .min = 1760000, .max = 3510000 },
455 .n = { .min = 1, .max = 2 },
456 .m = { .min = 79, .max = 126 },
457 .m1 = { .min = 12, .max = 22 },
458 .m2 = { .min = 5, .max = 9 },
459 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400460 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700461 .p2 = { .dot_limit = 225000,
462 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463};
464
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300465static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700466 .dot = { .min = 25000, .max = 350000 },
467 .vco = { .min = 1760000, .max = 3510000 },
468 .n = { .min = 1, .max = 3 },
469 .m = { .min = 79, .max = 126 },
470 .m1 = { .min = 12, .max = 22 },
471 .m2 = { .min = 5, .max = 9 },
472 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700474 .p2 = { .dot_limit = 225000,
475 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800476};
477
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300478static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300479 /*
480 * These are the data rate limits (measured in fast clocks)
481 * since those are the strictest limits we have. The fast
482 * clock and actual rate limits are more relaxed, so checking
483 * them would make no difference.
484 */
485 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200486 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700487 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700488 .m1 = { .min = 2, .max = 3 },
489 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300490 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300491 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700492};
493
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300494static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300495 /*
496 * These are the data rate limits (measured in fast clocks)
497 * since those are the strictest limits we have. The fast
498 * clock and actual rate limits are more relaxed, so checking
499 * them would make no difference.
500 */
501 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200502 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 .n = { .min = 1, .max = 1 },
504 .m1 = { .min = 2, .max = 2 },
505 .m2 = { .min = 24 << 22, .max = 175 << 22 },
506 .p1 = { .min = 2, .max = 4 },
507 .p2 = { .p2_slow = 1, .p2_fast = 14 },
508};
509
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300510static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200511 /* FIXME: find real dot limits */
512 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530513 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200514 .n = { .min = 1, .max = 1 },
515 .m1 = { .min = 2, .max = 2 },
516 /* FIXME: find real m2 limits */
517 .m2 = { .min = 2 << 22, .max = 255 << 22 },
518 .p1 = { .min = 2, .max = 4 },
519 .p2 = { .p2_slow = 1, .p2_fast = 20 },
520};
521
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200522static bool
523needs_modeset(struct drm_crtc_state *state)
524{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200525 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200526}
527
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300528/**
529 * Returns whether any output on the specified pipe is of the specified type
530 */
Damien Lespiau40935612014-10-29 11:16:59 +0000531bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300532{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300533 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300534 struct intel_encoder *encoder;
535
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300536 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300537 if (encoder->type == type)
538 return true;
539
540 return false;
541}
542
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200543/**
544 * Returns whether any output on the specified pipe will have the specified
545 * type after a staged modeset is complete, i.e., the same as
546 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
547 * encoder->crtc.
548 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200549static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
550 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200551{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300553 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200555 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200557
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300558 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (connector_state->crtc != crtc_state->base.crtc)
560 continue;
561
562 num_connectors++;
563
564 encoder = to_intel_encoder(connector_state->best_encoder);
565 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200566 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200567 }
568
569 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200570
571 return false;
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574/*
575 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
576 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
577 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
578 * The helpers' return value is the rate of the clock that is fed to the
579 * display engine's pipe which can be the above fast dot clock rate or a
580 * divided-down version of it.
581 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500582/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300583static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Shaohua Li21778322009-02-23 15:19:16 +0800585 clock->m = clock->m2 + 2;
586 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200587 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300588 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300589 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
590 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300591
592 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800593}
594
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200595static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
596{
597 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
598}
599
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300600static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800601{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200602 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200604 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300605 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300606 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
607 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300608
609 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800610}
611
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300612static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300613{
614 clock->m = clock->m1 * clock->m2;
615 clock->p = clock->p1 * clock->p2;
616 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300617 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300618 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
619 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300620
621 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300622}
623
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300624int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300625{
626 clock->m = clock->m1 * clock->m2;
627 clock->p = clock->p1 * clock->p2;
628 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300629 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300630 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
631 clock->n << 22);
632 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300633
634 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300635}
636
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800637#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638/**
639 * Returns whether the given set of divisors are valid for a given refclk with
640 * the given connectors.
641 */
642
Chris Wilson1b894b52010-12-14 20:04:54 +0000643static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300644 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300645 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300647 if (clock->n < limit->n.min || limit->n.max < clock->n)
648 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300655
Wayne Boyer666a4532015-12-09 12:29:35 -0800656 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
657 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300658 if (clock->m1 <= clock->m2)
659 INTELPllInvalid("m1 <= m2\n");
660
Wayne Boyer666a4532015-12-09 12:29:35 -0800661 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300662 if (clock->p < limit->p.min || limit->p.max < clock->p)
663 INTELPllInvalid("p out of range\n");
664 if (clock->m < limit->m.min || limit->m.max < clock->m)
665 INTELPllInvalid("m out of range\n");
666 }
667
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
671 * connector, etc., rather than just a single range.
672 */
673 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675
676 return true;
677}
678
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300680i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 const struct intel_crtc_state *crtc_state,
682 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800683{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800685
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200686 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100688 * For LVDS just rely on its current settings for dual-channel.
689 * We haven't figured out how to reliably set up different
690 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100692 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300693 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300695 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 } else {
697 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300698 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702}
703
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200704/*
705 * Returns a set of divisors for the desired target clock with the given
706 * refclk, or FALSE. The returned values represent the clock equation:
707 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
708 *
709 * Target and reference clocks are specified in kHz.
710 *
711 * If match_clock is provided, then best_clock P divider must match the P
712 * divider from @match_clock used for LVDS downclocking.
713 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300714static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300715i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300716 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300717 int target, int refclk, struct dpll *match_clock,
718 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300719{
720 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300721 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300722 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800723
Akshay Joshi0206e352011-08-16 15:34:10 -0400724 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800725
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300726 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
727
Zhao Yakui42158662009-11-20 11:24:18 +0800728 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
729 clock.m1++) {
730 for (clock.m2 = limit->m2.min;
731 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200732 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800733 break;
734 for (clock.n = limit->n.min;
735 clock.n <= limit->n.max; clock.n++) {
736 for (clock.p1 = limit->p1.min;
737 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 int this_err;
739
Imre Deakdccbea32015-06-22 23:35:51 +0300740 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800744 if (match_clock &&
745 clock.p != match_clock->p)
746 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
748 this_err = abs(clock.dot - target);
749 if (this_err < err) {
750 *best_clock = clock;
751 err = this_err;
752 }
753 }
754 }
755 }
756 }
757
758 return (err != target);
759}
760
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200761/*
762 * Returns a set of divisors for the desired target clock with the given
763 * refclk, or FALSE. The returned values represent the clock equation:
764 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
765 *
766 * Target and reference clocks are specified in kHz.
767 *
768 * If match_clock is provided, then best_clock P divider must match the P
769 * divider from @match_clock used for LVDS downclocking.
770 */
Ma Lingd4906092009-03-18 20:13:27 +0800771static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300772pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200773 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300774 int target, int refclk, struct dpll *match_clock,
775 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200776{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300777 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300778 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200779 int err = target;
780
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200781 memset(best_clock, 0, sizeof(*best_clock));
782
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
784
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200785 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
786 clock.m1++) {
787 for (clock.m2 = limit->m2.min;
788 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200789 for (clock.n = limit->n.min;
790 clock.n <= limit->n.max; clock.n++) {
791 for (clock.p1 = limit->p1.min;
792 clock.p1 <= limit->p1.max; clock.p1++) {
793 int this_err;
794
Imre Deakdccbea32015-06-22 23:35:51 +0300795 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800796 if (!intel_PLL_is_valid(dev, limit,
797 &clock))
798 continue;
799 if (match_clock &&
800 clock.p != match_clock->p)
801 continue;
802
803 this_err = abs(clock.dot - target);
804 if (this_err < err) {
805 *best_clock = clock;
806 err = this_err;
807 }
808 }
809 }
810 }
811 }
812
813 return (err != target);
814}
815
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200816/*
817 * Returns a set of divisors for the desired target clock with the given
818 * refclk, or FALSE. The returned values represent the clock equation:
819 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200820 *
821 * Target and reference clocks are specified in kHz.
822 *
823 * If match_clock is provided, then best_clock P divider must match the P
824 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200825 */
Ma Lingd4906092009-03-18 20:13:27 +0800826static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300827g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200828 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300829 int target, int refclk, struct dpll *match_clock,
830 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800831{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300832 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300833 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800834 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300835 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400836 /* approximately equals target * 0.00585 */
837 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800838
839 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840
841 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
842
Ma Lingd4906092009-03-18 20:13:27 +0800843 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200844 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800845 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200846 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800847 for (clock.m1 = limit->m1.max;
848 clock.m1 >= limit->m1.min; clock.m1--) {
849 for (clock.m2 = limit->m2.max;
850 clock.m2 >= limit->m2.min; clock.m2--) {
851 for (clock.p1 = limit->p1.max;
852 clock.p1 >= limit->p1.min; clock.p1--) {
853 int this_err;
854
Imre Deakdccbea32015-06-22 23:35:51 +0300855 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000856 if (!intel_PLL_is_valid(dev, limit,
857 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800858 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000859
860 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800861 if (this_err < err_most) {
862 *best_clock = clock;
863 err_most = this_err;
864 max_n = clock.n;
865 found = true;
866 }
867 }
868 }
869 }
870 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800871 return found;
872}
Ma Lingd4906092009-03-18 20:13:27 +0800873
Imre Deakd5dd62b2015-03-17 11:40:03 +0200874/*
875 * Check if the calculated PLL configuration is more optimal compared to the
876 * best configuration and error found so far. Return the calculated error.
877 */
878static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300879 const struct dpll *calculated_clock,
880 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200881 unsigned int best_error_ppm,
882 unsigned int *error_ppm)
883{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200884 /*
885 * For CHV ignore the error and consider only the P value.
886 * Prefer a bigger P value based on HW requirements.
887 */
888 if (IS_CHERRYVIEW(dev)) {
889 *error_ppm = 0;
890
891 return calculated_clock->p > best_clock->p;
892 }
893
Imre Deak24be4e42015-03-17 11:40:04 +0200894 if (WARN_ON_ONCE(!target_freq))
895 return false;
896
Imre Deakd5dd62b2015-03-17 11:40:03 +0200897 *error_ppm = div_u64(1000000ULL *
898 abs(target_freq - calculated_clock->dot),
899 target_freq);
900 /*
901 * Prefer a better P value over a better (smaller) error if the error
902 * is small. Ensure this preference for future configurations too by
903 * setting the error to 0.
904 */
905 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
906 *error_ppm = 0;
907
908 return true;
909 }
910
911 return *error_ppm + 10 < best_error_ppm;
912}
913
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200914/*
915 * Returns a set of divisors for the desired target clock with the given
916 * refclk, or FALSE. The returned values represent the clock equation:
917 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
918 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800919static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300920vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200921 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300922 int target, int refclk, struct dpll *match_clock,
923 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700924{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300926 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300927 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300928 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300929 /* min update 19.2 MHz */
930 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300931 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700932
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300933 target *= 5; /* fast clock */
934
935 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700936
937 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300938 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300939 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300940 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300941 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300942 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700943 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300944 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200945 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300946
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300947 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
948 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300949
Imre Deakdccbea32015-06-22 23:35:51 +0300950 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300951
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300952 if (!intel_PLL_is_valid(dev, limit,
953 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300954 continue;
955
Imre Deakd5dd62b2015-03-17 11:40:03 +0200956 if (!vlv_PLL_is_optimal(dev, target,
957 &clock,
958 best_clock,
959 bestppm, &ppm))
960 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300961
Imre Deakd5dd62b2015-03-17 11:40:03 +0200962 *best_clock = clock;
963 bestppm = ppm;
964 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700965 }
966 }
967 }
968 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700969
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300970 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700971}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200973/*
974 * Returns a set of divisors for the desired target clock with the given
975 * refclk, or FALSE. The returned values represent the clock equation:
976 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
977 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300978static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300979chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200980 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300981 int target, int refclk, struct dpll *match_clock,
982 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300983{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200984 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300985 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200986 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300987 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300988 uint64_t m2;
989 int found = false;
990
991 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200992 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300993
994 /*
995 * Based on hardware doc, the n always set to 1, and m1 always
996 * set to 2. If requires to support 200Mhz refclk, we need to
997 * revisit this because n may not 1 anymore.
998 */
999 clock.n = 1, clock.m1 = 2;
1000 target *= 5; /* fast clock */
1001
1002 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1003 for (clock.p2 = limit->p2.p2_fast;
1004 clock.p2 >= limit->p2.p2_slow;
1005 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007
1008 clock.p = clock.p1 * clock.p2;
1009
1010 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1011 clock.n) << 22, refclk * clock.m1);
1012
1013 if (m2 > INT_MAX/clock.m1)
1014 continue;
1015
1016 clock.m2 = m2;
1017
Imre Deakdccbea32015-06-22 23:35:51 +03001018 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001019
1020 if (!intel_PLL_is_valid(dev, limit, &clock))
1021 continue;
1022
Imre Deak9ca3ba02015-03-17 11:40:05 +02001023 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1024 best_error_ppm, &error_ppm))
1025 continue;
1026
1027 *best_clock = clock;
1028 best_error_ppm = error_ppm;
1029 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001030 }
1031 }
1032
1033 return found;
1034}
1035
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001036bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001037 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001038{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001039 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001040 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001041
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001042 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043 target_clock, refclk, NULL, best_clock);
1044}
1045
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001046bool intel_crtc_active(struct drm_crtc *crtc)
1047{
1048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1049
1050 /* Be paranoid as we can arrive here with only partial
1051 * state retrieved from the hardware during setup.
1052 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001053 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001054 * as Haswell has gained clock readout/fastboot support.
1055 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001056 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001057 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001058 *
1059 * FIXME: The intel_crtc->active here should be switched to
1060 * crtc->state->active once we have proper CRTC states wired up
1061 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001062 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001063 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001064 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065}
1066
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001067enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1068 enum pipe pipe)
1069{
1070 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1072
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001073 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001074}
1075
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001076static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1077{
1078 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001079 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001080 u32 line1, line2;
1081 u32 line_mask;
1082
1083 if (IS_GEN2(dev))
1084 line_mask = DSL_LINEMASK_GEN2;
1085 else
1086 line_mask = DSL_LINEMASK_GEN3;
1087
1088 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001089 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001090 line2 = I915_READ(reg) & line_mask;
1091
1092 return line1 == line2;
1093}
1094
Keith Packardab7ad7f2010-10-03 00:33:06 -07001095/*
1096 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001097 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001098 *
1099 * After disabling a pipe, we can't wait for vblank in the usual way,
1100 * spinning on the vblank interrupt status bit, since we won't actually
1101 * see an interrupt when the pipe is disabled.
1102 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001103 * On Gen4 and above:
1104 * wait for the pipe register state bit to turn off
1105 *
1106 * Otherwise:
1107 * wait for the display line value to settle (it usually
1108 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001109 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001110 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001111static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001112{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001113 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001114 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001115 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117
Keith Packardab7ad7f2010-10-03 00:33:06 -07001118 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001119 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001120
Keith Packardab7ad7f2010-10-03 00:33:06 -07001121 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001122 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1123 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001124 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001125 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001126 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001127 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001128 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001129 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001130}
1131
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001133void assert_pll(struct drm_i915_private *dev_priv,
1134 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001135{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136 u32 val;
1137 bool cur_state;
1138
Ville Syrjälä649636e2015-09-22 19:50:01 +03001139 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001143 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
Jani Nikula23538ef2013-08-27 15:12:22 +03001146/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001147void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001148{
1149 u32 val;
1150 bool cur_state;
1151
Ville Syrjäläa5805162015-05-26 20:42:30 +03001152 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001153 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001154 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001155
1156 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001157 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001158 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001159 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001160}
Jani Nikula23538ef2013-08-27 15:12:22 +03001161
Jesse Barnes040484a2011-01-03 12:14:26 -08001162static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1163 enum pipe pipe, bool state)
1164{
Jesse Barnes040484a2011-01-03 12:14:26 -08001165 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001166 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1167 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001168
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001169 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001170 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001171 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001172 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001173 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001174 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001175 cur_state = !!(val & FDI_TX_ENABLE);
1176 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001177 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001178 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001179 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001180}
1181#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1182#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1183
1184static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
Jesse Barnes040484a2011-01-03 12:14:26 -08001187 u32 val;
1188 bool cur_state;
1189
Ville Syrjälä649636e2015-09-22 19:50:01 +03001190 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001191 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001192 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001193 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001194 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001195}
1196#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1197#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1198
1199static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1200 enum pipe pipe)
1201{
Jesse Barnes040484a2011-01-03 12:14:26 -08001202 u32 val;
1203
1204 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001205 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 return;
1207
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001208 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001209 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001210 return;
1211
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001213 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001214}
1215
Daniel Vetter55607e82013-06-16 21:42:39 +02001216void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001218{
Jesse Barnes040484a2011-01-03 12:14:26 -08001219 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001220 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001221
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001223 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001224 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001225 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001226 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001227}
1228
Daniel Vetterb680c372014-09-19 18:27:27 +02001229void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1230 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001231{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001232 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001233 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001234 u32 val;
1235 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001236 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001237
Jani Nikulabedd4db2014-08-22 15:04:13 +03001238 if (WARN_ON(HAS_DDI(dev)))
1239 return;
1240
1241 if (HAS_PCH_SPLIT(dev)) {
1242 u32 port_sel;
1243
Jesse Barnesea0760c2011-01-04 15:09:32 -08001244 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001245 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1246
1247 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1248 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1249 panel_pipe = PIPE_B;
1250 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001251 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001252 /* presumably write lock depends on pipe, not port select */
1253 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1254 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001255 } else {
1256 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001257 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1258 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259 }
1260
1261 val = I915_READ(pp_reg);
1262 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001263 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264 locked = false;
1265
Rob Clarke2c719b2014-12-15 13:56:32 -05001266 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001268 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269}
1270
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001271static void assert_cursor(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
1273{
1274 struct drm_device *dev = dev_priv->dev;
1275 bool cur_state;
1276
Paulo Zanonid9d82082014-02-27 16:30:56 -03001277 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001278 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001279 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001280 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001281
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001283 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001284 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001285}
1286#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1287#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1288
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001289void assert_pipe(struct drm_i915_private *dev_priv,
1290 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001292 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001293 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1294 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001295 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001297 /* if we need the pipe quirk it must be always on */
1298 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1299 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001300 state = true;
1301
Imre Deak4feed0e2016-02-12 18:55:14 +02001302 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1303 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001304 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001305 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001306
1307 intel_display_power_put(dev_priv, power_domain);
1308 } else {
1309 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001310 }
1311
Rob Clarke2c719b2014-12-15 13:56:32 -05001312 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001313 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001314 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315}
1316
Chris Wilson931872f2012-01-16 23:01:13 +00001317static void assert_plane(struct drm_i915_private *dev_priv,
1318 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001320 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001321 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322
Ville Syrjälä649636e2015-09-22 19:50:01 +03001323 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001324 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001326 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001327 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328}
1329
Chris Wilson931872f2012-01-16 23:01:13 +00001330#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1331#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1332
Jesse Barnesb24e7172011-01-04 15:09:30 -08001333static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001336 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001337 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001338
Ville Syrjälä653e1022013-06-04 13:49:05 +03001339 /* Primary planes are fixed to pipes on gen4+ */
1340 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001341 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001343 "plane %c assertion failure, should be disabled but not\n",
1344 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001345 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001346 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001347
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001349 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001350 u32 val = I915_READ(DSPCNTR(i));
1351 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001353 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001354 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1355 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356 }
1357}
1358
Jesse Barnes19332d72013-03-28 09:55:38 -07001359static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
1361{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001362 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001363 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001364
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001365 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001366 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001367 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001368 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001369 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1370 sprite, pipe_name(pipe));
1371 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001372 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001373 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001374 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001376 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001377 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001378 }
1379 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001380 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001381 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001382 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001383 plane_name(pipe), pipe_name(pipe));
1384 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001385 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001386 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001387 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1388 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001389 }
1390}
1391
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001392static void assert_vblank_disabled(struct drm_crtc *crtc)
1393{
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001395 drm_crtc_vblank_put(crtc);
1396}
1397
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001398void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001400{
Jesse Barnes92f25842011-01-04 15:09:34 -08001401 u32 val;
1402 bool enabled;
1403
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001405 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001407 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1408 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001409}
1410
Keith Packard4e634382011-08-06 10:39:45 -07001411static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001413{
1414 if ((val & DP_PORT_EN) == 0)
1415 return false;
1416
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001417 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001418 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001419 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1420 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001421 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001422 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1423 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001424 } else {
1425 if ((val & DP_PIPE_MASK) != (pipe << 30))
1426 return false;
1427 }
1428 return true;
1429}
1430
Keith Packard1519b992011-08-06 10:35:34 -07001431static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe, u32 val)
1433{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001434 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001435 return false;
1436
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001437 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001439 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001440 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001441 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1442 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001443 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
1446 }
1447 return true;
1448}
1449
1450static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, u32 val)
1452{
1453 if ((val & LVDS_PORT_EN) == 0)
1454 return false;
1455
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001456 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
1466static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe, u32 val)
1468{
1469 if ((val & ADPA_DAC_ENABLE) == 0)
1470 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001471 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001472 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1473 return false;
1474 } else {
1475 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1476 return false;
1477 }
1478 return true;
1479}
1480
Jesse Barnes291906f2011-02-02 12:28:03 -08001481static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001482 enum pipe pipe, i915_reg_t reg,
1483 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001484{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001485 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001486 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001487 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001488 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001489
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001490 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001491 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001492 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001493}
1494
1495static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001496 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001497{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001498 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001499 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001500 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001501 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001502
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001503 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001504 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001505 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001506}
1507
1508static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe)
1510{
Jesse Barnes291906f2011-02-02 12:28:03 -08001511 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001512
Keith Packardf0575e92011-07-25 22:12:43 -07001513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001516
Ville Syrjälä649636e2015-09-22 19:50:01 +03001517 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001518 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001519 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001520 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001521
Ville Syrjälä649636e2015-09-22 19:50:01 +03001522 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001523 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001524 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001525 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001526
Paulo Zanonie2debe92013-02-18 19:00:27 -03001527 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1528 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001530}
1531
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001532static void _vlv_enable_pll(struct intel_crtc *crtc,
1533 const struct intel_crtc_state *pipe_config)
1534{
1535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1536 enum pipe pipe = crtc->pipe;
1537
1538 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1539 POSTING_READ(DPLL(pipe));
1540 udelay(150);
1541
1542 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1543 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001547 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001548{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001550 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001551
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001552 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001553
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001555 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001556
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001557 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1558 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001559
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001560 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1561 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001562}
1563
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001564
1565static void _chv_enable_pll(struct intel_crtc *crtc,
1566 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001567{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001568 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001569 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001571 u32 tmp;
1572
Ville Syrjäläa5805162015-05-26 20:42:30 +03001573 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001574
1575 /* Enable back the 10bit clock to display controller */
1576 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1577 tmp |= DPIO_DCLKP_EN;
1578 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1579
Ville Syrjälä54433e92015-05-26 20:42:31 +03001580 mutex_unlock(&dev_priv->sb_lock);
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 /*
1583 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1584 */
1585 udelay(1);
1586
1587 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001588 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001589
1590 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001591 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001593}
1594
1595static void chv_enable_pll(struct intel_crtc *crtc,
1596 const struct intel_crtc_state *pipe_config)
1597{
1598 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1599 enum pipe pipe = crtc->pipe;
1600
1601 assert_pipe_disabled(dev_priv, pipe);
1602
1603 /* PLL is protected by panel, make sure we can write it */
1604 assert_panel_unlocked(dev_priv, pipe);
1605
1606 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1607 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608
Ville Syrjäläc2317752016-03-15 16:39:56 +02001609 if (pipe != PIPE_A) {
1610 /*
1611 * WaPixelRepeatModeFixForC0:chv
1612 *
1613 * DPLLCMD is AWOL. Use chicken bits to propagate
1614 * the value from DPLLBMD to either pipe B or C.
1615 */
1616 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1617 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1618 I915_WRITE(CBR4_VLV, 0);
1619 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1620
1621 /*
1622 * DPLLB VGA mode also seems to cause problems.
1623 * We should always have it disabled.
1624 */
1625 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1626 } else {
1627 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1628 POSTING_READ(DPLL_MD(pipe));
1629 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001630}
1631
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001632static int intel_num_dvo_pipes(struct drm_device *dev)
1633{
1634 struct intel_crtc *crtc;
1635 int count = 0;
1636
1637 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001638 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001639 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001640
1641 return count;
1642}
1643
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001645{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001648 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001649 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001650
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001654 if (IS_MOBILE(dev) && !IS_I830(dev))
1655 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001657 /* Enable DVO 2x clock on both PLLs if necessary */
1658 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1659 /*
1660 * It appears to be important that we don't enable this
1661 * for the current pipe before otherwise configuring the
1662 * PLL. No idea how this should be handled if multiple
1663 * DVO outputs are enabled simultaneosly.
1664 */
1665 dpll |= DPLL_DVO_2X_MODE;
1666 I915_WRITE(DPLL(!crtc->pipe),
1667 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1668 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001669
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001670 /*
1671 * Apparently we need to have VGA mode enabled prior to changing
1672 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1673 * dividers, even though the register value does change.
1674 */
1675 I915_WRITE(reg, 0);
1676
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001677 I915_WRITE(reg, dpll);
1678
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001679 /* Wait for the clocks to stabilize. */
1680 POSTING_READ(reg);
1681 udelay(150);
1682
1683 if (INTEL_INFO(dev)->gen >= 4) {
1684 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001685 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001686 } else {
1687 /* The pixel multiplier can only be updated once the
1688 * DPLL is enabled and the clocks are stable.
1689 *
1690 * So write it again.
1691 */
1692 I915_WRITE(reg, dpll);
1693 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694
1695 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 POSTING_READ(reg);
1698 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001699 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001700 POSTING_READ(reg);
1701 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 POSTING_READ(reg);
1704 udelay(150); /* wait for warmup */
1705}
1706
1707/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001708 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709 * @dev_priv: i915 private structure
1710 * @pipe: pipe PLL to disable
1711 *
1712 * Disable the PLL for @pipe, making sure the pipe is off first.
1713 *
1714 * Note! This is for pre-ILK only.
1715 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001716static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718 struct drm_device *dev = crtc->base.dev;
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720 enum pipe pipe = crtc->pipe;
1721
1722 /* Disable DVO 2x clock on both PLLs if necessary */
1723 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001724 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001725 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001726 I915_WRITE(DPLL(PIPE_B),
1727 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1728 I915_WRITE(DPLL(PIPE_A),
1729 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1730 }
1731
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001732 /* Don't disable pipe or pipe PLLs if needed */
1733 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1734 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001735 return;
1736
1737 /* Make sure the pipe isn't still relying on us */
1738 assert_pipe_disabled(dev_priv, pipe);
1739
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001740 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001741 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742}
1743
Jesse Barnesf6071162013-10-01 10:41:38 -07001744static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1745{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001746 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001747
1748 /* Make sure the pipe isn't still relying on us */
1749 assert_pipe_disabled(dev_priv, pipe);
1750
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001751 val = DPLL_INTEGRATED_REF_CLK_VLV |
1752 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1753 if (pipe != PIPE_A)
1754 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1755
Jesse Barnesf6071162013-10-01 10:41:38 -07001756 I915_WRITE(DPLL(pipe), val);
1757 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001758}
1759
1760static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1761{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001762 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001763 u32 val;
1764
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001765 /* Make sure the pipe isn't still relying on us */
1766 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001767
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001768 val = DPLL_SSC_REF_CLK_CHV |
1769 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001770 if (pipe != PIPE_A)
1771 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001772
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001773 I915_WRITE(DPLL(pipe), val);
1774 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001775
Ville Syrjäläa5805162015-05-26 20:42:30 +03001776 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001777
1778 /* Disable 10bit clock to display controller */
1779 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1780 val &= ~DPIO_DCLKP_EN;
1781 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1782
Ville Syrjäläa5805162015-05-26 20:42:30 +03001783 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001784}
1785
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001786void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001787 struct intel_digital_port *dport,
1788 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001789{
1790 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001791 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001792
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001793 switch (dport->port) {
1794 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001795 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001796 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001797 break;
1798 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001799 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001800 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001801 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001802 break;
1803 case PORT_D:
1804 port_mask = DPLL_PORTD_READY_MASK;
1805 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001806 break;
1807 default:
1808 BUG();
1809 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001810
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001811 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1812 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1813 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001814}
1815
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001816static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1817 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001818{
Daniel Vetter23670b322012-11-01 09:15:30 +01001819 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001820 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001822 i915_reg_t reg;
1823 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001824
Jesse Barnes040484a2011-01-03 12:14:26 -08001825 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001826 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001827
1828 /* FDI must be feeding us bits for PCH ports */
1829 assert_fdi_tx_enabled(dev_priv, pipe);
1830 assert_fdi_rx_enabled(dev_priv, pipe);
1831
Daniel Vetter23670b322012-11-01 09:15:30 +01001832 if (HAS_PCH_CPT(dev)) {
1833 /* Workaround: Set the timing override bit before enabling the
1834 * pch transcoder. */
1835 reg = TRANS_CHICKEN2(pipe);
1836 val = I915_READ(reg);
1837 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1838 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001839 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001840
Daniel Vetterab9412b2013-05-03 11:49:46 +02001841 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001843 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001844
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001845 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001846 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001847 * Make the BPC in transcoder be consistent with
1848 * that in pipeconf reg. For HDMI we must use 8bpc
1849 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001850 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001851 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001852 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1853 val |= PIPECONF_8BPC;
1854 else
1855 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001856 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001857
1858 val &= ~TRANS_INTERLACE_MASK;
1859 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001860 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001861 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001862 val |= TRANS_LEGACY_INTERLACED_ILK;
1863 else
1864 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001865 else
1866 val |= TRANS_PROGRESSIVE;
1867
Jesse Barnes040484a2011-01-03 12:14:26 -08001868 I915_WRITE(reg, val | TRANS_ENABLE);
1869 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001870 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001871}
1872
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001873static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001874 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001875{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001876 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001877
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001878 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001879 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001880 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001881
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001882 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001883 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001885 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001886
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001887 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001888 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001890 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1891 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001892 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893 else
1894 val |= TRANS_PROGRESSIVE;
1895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 I915_WRITE(LPT_TRANSCONF, val);
1897 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001898 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001899}
1900
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001901static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1902 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001903{
Daniel Vetter23670b322012-11-01 09:15:30 +01001904 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001905 i915_reg_t reg;
1906 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001907
1908 /* FDI relies on the transcoder */
1909 assert_fdi_tx_disabled(dev_priv, pipe);
1910 assert_fdi_rx_disabled(dev_priv, pipe);
1911
Jesse Barnes291906f2011-02-02 12:28:03 -08001912 /* Ports must be off as well */
1913 assert_pch_ports_disabled(dev_priv, pipe);
1914
Daniel Vetterab9412b2013-05-03 11:49:46 +02001915 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 val = I915_READ(reg);
1917 val &= ~TRANS_ENABLE;
1918 I915_WRITE(reg, val);
1919 /* wait for PCH transcoder off, transcoder state */
1920 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001922
Ville Syrjäläc4656132015-10-29 21:25:56 +02001923 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001924 /* Workaround: Clear the timing override chicken bit again. */
1925 reg = TRANS_CHICKEN2(pipe);
1926 val = I915_READ(reg);
1927 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1928 I915_WRITE(reg, val);
1929 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001930}
1931
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001932static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001933{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934 u32 val;
1935
Daniel Vetterab9412b2013-05-03 11:49:46 +02001936 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001939 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001941 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001942
1943 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001944 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001945 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001946 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001947}
1948
1949/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001950 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001951 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001953 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001955 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001956static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957{
Paulo Zanoni03722642014-01-17 13:51:09 -02001958 struct drm_device *dev = crtc->base.dev;
1959 struct drm_i915_private *dev_priv = dev->dev_private;
1960 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001961 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001962 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001963 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001964 u32 val;
1965
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001966 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1967
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001968 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001969 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001970 assert_sprites_disabled(dev_priv, pipe);
1971
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001972 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001973 pch_transcoder = TRANSCODER_A;
1974 else
1975 pch_transcoder = pipe;
1976
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977 /*
1978 * A pipe without a PLL won't actually be able to drive bits from
1979 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1980 * need the check.
1981 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001982 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001983 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001984 assert_dsi_pll_enabled(dev_priv);
1985 else
1986 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001987 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001988 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001989 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001990 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001991 assert_fdi_tx_pll_enabled(dev_priv,
1992 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001993 }
1994 /* FIXME: assert CPU port conditions for SNB+ */
1995 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001997 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001999 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002000 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2001 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002002 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002003 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002004
2005 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002006 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002007
2008 /*
2009 * Until the pipe starts DSL will read as 0, which would cause
2010 * an apparent vblank timestamp jump, which messes up also the
2011 * frame count when it's derived from the timestamps. So let's
2012 * wait for the pipe to start properly before we call
2013 * drm_crtc_vblank_on()
2014 */
2015 if (dev->max_vblank_count == 0 &&
2016 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2017 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018}
2019
2020/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002021 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002022 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002024 * Disable the pipe of @crtc, making sure that various hardware
2025 * specific requirements are met, if applicable, e.g. plane
2026 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 *
2028 * Will wait until the pipe has shut down before returning.
2029 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002030static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002031{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002032 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002033 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002034 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002035 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002036 u32 val;
2037
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002038 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2039
Jesse Barnesb24e7172011-01-04 15:09:30 -08002040 /*
2041 * Make sure planes won't keep trying to pump pixels to us,
2042 * or we might hang the display.
2043 */
2044 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002045 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002046 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002048 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002050 if ((val & PIPECONF_ENABLE) == 0)
2051 return;
2052
Ville Syrjälä67adc642014-08-15 01:21:57 +03002053 /*
2054 * Double wide has implications for planes
2055 * so best keep it disabled when not needed.
2056 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002057 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002058 val &= ~PIPECONF_DOUBLE_WIDE;
2059
2060 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002061 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2062 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002063 val &= ~PIPECONF_ENABLE;
2064
2065 I915_WRITE(reg, val);
2066 if ((val & PIPECONF_ENABLE) == 0)
2067 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068}
2069
Chris Wilson693db182013-03-05 14:52:39 +00002070static bool need_vtd_wa(struct drm_device *dev)
2071{
2072#ifdef CONFIG_INTEL_IOMMU
2073 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2074 return true;
2075#endif
2076 return false;
2077}
2078
Ville Syrjälä832be822016-01-12 21:08:33 +02002079static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2080{
2081 return IS_GEN2(dev_priv) ? 2048 : 4096;
2082}
2083
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002084static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2085 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002086{
2087 switch (fb_modifier) {
2088 case DRM_FORMAT_MOD_NONE:
2089 return cpp;
2090 case I915_FORMAT_MOD_X_TILED:
2091 if (IS_GEN2(dev_priv))
2092 return 128;
2093 else
2094 return 512;
2095 case I915_FORMAT_MOD_Y_TILED:
2096 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2097 return 128;
2098 else
2099 return 512;
2100 case I915_FORMAT_MOD_Yf_TILED:
2101 switch (cpp) {
2102 case 1:
2103 return 64;
2104 case 2:
2105 case 4:
2106 return 128;
2107 case 8:
2108 case 16:
2109 return 256;
2110 default:
2111 MISSING_CASE(cpp);
2112 return cpp;
2113 }
2114 break;
2115 default:
2116 MISSING_CASE(fb_modifier);
2117 return cpp;
2118 }
2119}
2120
Ville Syrjälä832be822016-01-12 21:08:33 +02002121unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2122 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002123{
Ville Syrjälä832be822016-01-12 21:08:33 +02002124 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2125 return 1;
2126 else
2127 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002128 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002129}
2130
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002131/* Return the tile dimensions in pixel units */
2132static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2133 unsigned int *tile_width,
2134 unsigned int *tile_height,
2135 uint64_t fb_modifier,
2136 unsigned int cpp)
2137{
2138 unsigned int tile_width_bytes =
2139 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2140
2141 *tile_width = tile_width_bytes / cpp;
2142 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2143}
2144
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002145unsigned int
2146intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002147 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002148{
Ville Syrjälä832be822016-01-12 21:08:33 +02002149 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2150 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2151
2152 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002153}
2154
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002155unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2156{
2157 unsigned int size = 0;
2158 int i;
2159
2160 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2161 size += rot_info->plane[i].width * rot_info->plane[i].height;
2162
2163 return size;
2164}
2165
Daniel Vetter75c82a52015-10-14 16:51:04 +02002166static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002167intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2168 const struct drm_framebuffer *fb,
2169 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002170{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002171 if (intel_rotation_90_or_270(rotation)) {
2172 *view = i915_ggtt_view_rotated;
2173 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2174 } else {
2175 *view = i915_ggtt_view_normal;
2176 }
2177}
2178
2179static void
2180intel_fill_fb_info(struct drm_i915_private *dev_priv,
2181 struct drm_framebuffer *fb)
2182{
2183 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002184 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002185
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002186 tile_size = intel_tile_size(dev_priv);
2187
2188 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002189 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2190 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002191
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002192 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2193 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002194
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002195 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002196 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002197 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2198 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002199
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002200 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002201 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2202 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002203 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002204}
2205
Ville Syrjälä603525d2016-01-12 21:08:37 +02002206static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002207{
2208 if (INTEL_INFO(dev_priv)->gen >= 9)
2209 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002210 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002211 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002212 return 128 * 1024;
2213 else if (INTEL_INFO(dev_priv)->gen >= 4)
2214 return 4 * 1024;
2215 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002216 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002217}
2218
Ville Syrjälä603525d2016-01-12 21:08:37 +02002219static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2220 uint64_t fb_modifier)
2221{
2222 switch (fb_modifier) {
2223 case DRM_FORMAT_MOD_NONE:
2224 return intel_linear_alignment(dev_priv);
2225 case I915_FORMAT_MOD_X_TILED:
2226 if (INTEL_INFO(dev_priv)->gen >= 9)
2227 return 256 * 1024;
2228 return 0;
2229 case I915_FORMAT_MOD_Y_TILED:
2230 case I915_FORMAT_MOD_Yf_TILED:
2231 return 1 * 1024 * 1024;
2232 default:
2233 MISSING_CASE(fb_modifier);
2234 return 0;
2235 }
2236}
2237
Chris Wilson127bd2a2010-07-23 23:32:05 +01002238int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002239intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2240 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002241{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002242 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002243 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002244 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002245 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246 u32 alignment;
2247 int ret;
2248
Matt Roperebcdd392014-07-09 16:22:11 -07002249 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2250
Ville Syrjälä603525d2016-01-12 21:08:37 +02002251 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002252
Ville Syrjälä3465c582016-02-15 22:54:43 +02002253 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002254
Chris Wilson693db182013-03-05 14:52:39 +00002255 /* Note that the w/a also requires 64 PTE of padding following the
2256 * bo. We currently fill all unused PTE with the shadow page and so
2257 * we should always have valid PTE following the scanout preventing
2258 * the VT-d warning.
2259 */
2260 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2261 alignment = 256 * 1024;
2262
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002263 /*
2264 * Global gtt pte registers are special registers which actually forward
2265 * writes to a chunk of system memory. Which means that there is no risk
2266 * that the register values disappear as soon as we call
2267 * intel_runtime_pm_put(), so it is correct to wrap only the
2268 * pin/unpin/fence and not more.
2269 */
2270 intel_runtime_pm_get(dev_priv);
2271
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002272 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2273 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002274 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002275 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002276
2277 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2278 * fence, whereas 965+ only requires a fence if using
2279 * framebuffer compression. For simplicity, we always install
2280 * a fence as the cost is not that onerous.
2281 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002282 if (view.type == I915_GGTT_VIEW_NORMAL) {
2283 ret = i915_gem_object_get_fence(obj);
2284 if (ret == -EDEADLK) {
2285 /*
2286 * -EDEADLK means there are no free fences
2287 * no pending flips.
2288 *
2289 * This is propagated to atomic, but it uses
2290 * -EDEADLK to force a locking recovery, so
2291 * change the returned error to -EBUSY.
2292 */
2293 ret = -EBUSY;
2294 goto err_unpin;
2295 } else if (ret)
2296 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002297
Vivek Kasireddy98072162015-10-29 18:54:38 -07002298 i915_gem_object_pin_fence(obj);
2299 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002301 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002302 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002303
2304err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002305 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002306err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002307 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002308 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002309}
2310
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002311void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002312{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002313 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002314 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002315
Matt Roperebcdd392014-07-09 16:22:11 -07002316 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2317
Ville Syrjälä3465c582016-02-15 22:54:43 +02002318 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002319
Vivek Kasireddy98072162015-10-29 18:54:38 -07002320 if (view.type == I915_GGTT_VIEW_NORMAL)
2321 i915_gem_object_unpin_fence(obj);
2322
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002323 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002324}
2325
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002326/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002327 * Adjust the tile offset by moving the difference into
2328 * the x/y offsets.
2329 *
2330 * Input tile dimensions and pitch must already be
2331 * rotated to match x and y, and in pixel units.
2332 */
2333static u32 intel_adjust_tile_offset(int *x, int *y,
2334 unsigned int tile_width,
2335 unsigned int tile_height,
2336 unsigned int tile_size,
2337 unsigned int pitch_tiles,
2338 u32 old_offset,
2339 u32 new_offset)
2340{
2341 unsigned int tiles;
2342
2343 WARN_ON(old_offset & (tile_size - 1));
2344 WARN_ON(new_offset & (tile_size - 1));
2345 WARN_ON(new_offset > old_offset);
2346
2347 tiles = (old_offset - new_offset) / tile_size;
2348
2349 *y += tiles / pitch_tiles * tile_height;
2350 *x += tiles % pitch_tiles * tile_width;
2351
2352 return new_offset;
2353}
2354
2355/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 * Computes the linear offset to the base tile and adjusts
2357 * x, y. bytes per pixel is assumed to be a power-of-two.
2358 *
2359 * In the 90/270 rotated case, x and y are assumed
2360 * to be already rotated to match the rotated GTT view, and
2361 * pitch is the tile_height aligned framebuffer height.
2362 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002363u32 intel_compute_tile_offset(int *x, int *y,
2364 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 unsigned int pitch,
2366 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002367{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002368 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2369 uint64_t fb_modifier = fb->modifier[plane];
2370 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002371 u32 offset, offset_aligned, alignment;
2372
2373 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2374 if (alignment)
2375 alignment--;
2376
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002377 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002378 unsigned int tile_size, tile_width, tile_height;
2379 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002380
Ville Syrjäläd8433102016-01-12 21:08:35 +02002381 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002382 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2383 fb_modifier, cpp);
2384
2385 if (intel_rotation_90_or_270(rotation)) {
2386 pitch_tiles = pitch / tile_height;
2387 swap(tile_width, tile_height);
2388 } else {
2389 pitch_tiles = pitch / (tile_width * cpp);
2390 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002391
Ville Syrjäläd8433102016-01-12 21:08:35 +02002392 tile_rows = *y / tile_height;
2393 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002394
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002395 tiles = *x / tile_width;
2396 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002397
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002398 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2399 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002400
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002401 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2402 tile_size, pitch_tiles,
2403 offset, offset_aligned);
2404 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002405 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002406 offset_aligned = offset & ~alignment;
2407
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002408 *y = (offset & alignment) / pitch;
2409 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002410 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002411
2412 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002413}
2414
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002415static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002416{
2417 switch (format) {
2418 case DISPPLANE_8BPP:
2419 return DRM_FORMAT_C8;
2420 case DISPPLANE_BGRX555:
2421 return DRM_FORMAT_XRGB1555;
2422 case DISPPLANE_BGRX565:
2423 return DRM_FORMAT_RGB565;
2424 default:
2425 case DISPPLANE_BGRX888:
2426 return DRM_FORMAT_XRGB8888;
2427 case DISPPLANE_RGBX888:
2428 return DRM_FORMAT_XBGR8888;
2429 case DISPPLANE_BGRX101010:
2430 return DRM_FORMAT_XRGB2101010;
2431 case DISPPLANE_RGBX101010:
2432 return DRM_FORMAT_XBGR2101010;
2433 }
2434}
2435
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002436static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2437{
2438 switch (format) {
2439 case PLANE_CTL_FORMAT_RGB_565:
2440 return DRM_FORMAT_RGB565;
2441 default:
2442 case PLANE_CTL_FORMAT_XRGB_8888:
2443 if (rgb_order) {
2444 if (alpha)
2445 return DRM_FORMAT_ABGR8888;
2446 else
2447 return DRM_FORMAT_XBGR8888;
2448 } else {
2449 if (alpha)
2450 return DRM_FORMAT_ARGB8888;
2451 else
2452 return DRM_FORMAT_XRGB8888;
2453 }
2454 case PLANE_CTL_FORMAT_XRGB_2101010:
2455 if (rgb_order)
2456 return DRM_FORMAT_XBGR2101010;
2457 else
2458 return DRM_FORMAT_XRGB2101010;
2459 }
2460}
2461
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002462static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002463intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2464 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002465{
2466 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002467 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002468 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002469 struct drm_i915_gem_object *obj = NULL;
2470 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002471 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002472 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2473 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2474 PAGE_SIZE);
2475
2476 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002477
Chris Wilsonff2652e2014-03-10 08:07:02 +00002478 if (plane_config->size == 0)
2479 return false;
2480
Paulo Zanoni3badb492015-09-23 12:52:23 -03002481 /* If the FB is too big, just don't use it since fbdev is not very
2482 * important and we should probably use that space with FBC or other
2483 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002484 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002485 return false;
2486
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002487 mutex_lock(&dev->struct_mutex);
2488
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002489 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2490 base_aligned,
2491 base_aligned,
2492 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002493 if (!obj) {
2494 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002495 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002496 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002497
Damien Lespiau49af4492015-01-20 12:51:44 +00002498 obj->tiling_mode = plane_config->tiling;
2499 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002500 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002501
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002502 mode_cmd.pixel_format = fb->pixel_format;
2503 mode_cmd.width = fb->width;
2504 mode_cmd.height = fb->height;
2505 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002506 mode_cmd.modifier[0] = fb->modifier[0];
2507 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002508
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002509 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002510 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002511 DRM_DEBUG_KMS("intel fb init failed\n");
2512 goto out_unref_obj;
2513 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002514
Jesse Barnes46f297f2014-03-07 08:57:48 -08002515 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002516
Daniel Vetterf6936e22015-03-26 12:17:05 +01002517 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002518 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519
2520out_unref_obj:
2521 drm_gem_object_unreference(&obj->base);
2522 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002523 return false;
2524}
2525
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002526static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002527intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2528 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002529{
2530 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002531 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002532 struct drm_crtc *c;
2533 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002534 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002535 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002536 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002537 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2538 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002539 struct intel_plane_state *intel_state =
2540 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002541 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542
Damien Lespiau2d140302015-02-05 17:22:18 +00002543 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002544 return;
2545
Daniel Vetterf6936e22015-03-26 12:17:05 +01002546 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002547 fb = &plane_config->fb->base;
2548 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002549 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002550
Damien Lespiau2d140302015-02-05 17:22:18 +00002551 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002552
2553 /*
2554 * Failed to alloc the obj, check to see if we should share
2555 * an fb with another CRTC instead
2556 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002557 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 i = to_intel_crtc(c);
2559
2560 if (c == &intel_crtc->base)
2561 continue;
2562
Matt Roper2ff8fde2014-07-08 07:50:07 -07002563 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564 continue;
2565
Daniel Vetter88595ac2015-03-26 12:42:24 +01002566 fb = c->primary->fb;
2567 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002568 continue;
2569
Daniel Vetter88595ac2015-03-26 12:42:24 +01002570 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002571 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002572 drm_framebuffer_reference(fb);
2573 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 }
2575 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002576
Matt Roper200757f2015-12-03 11:37:36 -08002577 /*
2578 * We've failed to reconstruct the BIOS FB. Current display state
2579 * indicates that the primary plane is visible, but has a NULL FB,
2580 * which will lead to problems later if we don't fix it up. The
2581 * simplest solution is to just disable the primary plane now and
2582 * pretend the BIOS never had it enabled.
2583 */
2584 to_intel_plane_state(plane_state)->visible = false;
2585 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002586 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002587 intel_plane->disable_plane(primary, &intel_crtc->base);
2588
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589 return;
2590
2591valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002592 plane_state->src_x = 0;
2593 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002594 plane_state->src_w = fb->width << 16;
2595 plane_state->src_h = fb->height << 16;
2596
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002597 plane_state->crtc_x = 0;
2598 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002599 plane_state->crtc_w = fb->width;
2600 plane_state->crtc_h = fb->height;
2601
Matt Roper0a8d8a82015-12-03 11:37:38 -08002602 intel_state->src.x1 = plane_state->src_x;
2603 intel_state->src.y1 = plane_state->src_y;
2604 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2605 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2606 intel_state->dst.x1 = plane_state->crtc_x;
2607 intel_state->dst.y1 = plane_state->crtc_y;
2608 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2609 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2610
Daniel Vetter88595ac2015-03-26 12:42:24 +01002611 obj = intel_fb_obj(fb);
2612 if (obj->tiling_mode != I915_TILING_NONE)
2613 dev_priv->preserve_bios_swizzle = true;
2614
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002615 drm_framebuffer_reference(fb);
2616 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002617 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002618 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002619 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002620}
2621
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002622static void i9xx_update_primary_plane(struct drm_plane *primary,
2623 const struct intel_crtc_state *crtc_state,
2624 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002625{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002626 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002627 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2629 struct drm_framebuffer *fb = plane_state->base.fb;
2630 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002631 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002632 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002633 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002634 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002635 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002636 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002637 int x = plane_state->src.x1 >> 16;
2638 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002639
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002640 dspcntr = DISPPLANE_GAMMA_ENABLE;
2641
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002642 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002643
2644 if (INTEL_INFO(dev)->gen < 4) {
2645 if (intel_crtc->pipe == PIPE_B)
2646 dspcntr |= DISPPLANE_SEL_PIPE_B;
2647
2648 /* pipesrc and dspsize control the size that is scaled from,
2649 * which should always be the user's requested size.
2650 */
2651 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002652 ((crtc_state->pipe_src_h - 1) << 16) |
2653 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002654 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002655 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2656 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002657 ((crtc_state->pipe_src_h - 1) << 16) |
2658 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002659 I915_WRITE(PRIMPOS(plane), 0);
2660 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002661 }
2662
Ville Syrjälä57779d02012-10-31 17:50:14 +02002663 switch (fb->pixel_format) {
2664 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002665 dspcntr |= DISPPLANE_8BPP;
2666 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002667 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002668 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002669 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002670 case DRM_FORMAT_RGB565:
2671 dspcntr |= DISPPLANE_BGRX565;
2672 break;
2673 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002674 dspcntr |= DISPPLANE_BGRX888;
2675 break;
2676 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002677 dspcntr |= DISPPLANE_RGBX888;
2678 break;
2679 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002680 dspcntr |= DISPPLANE_BGRX101010;
2681 break;
2682 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002683 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002684 break;
2685 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002686 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002687 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002688
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002689 if (INTEL_INFO(dev)->gen >= 4 &&
2690 obj->tiling_mode != I915_TILING_NONE)
2691 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002692
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002693 if (IS_G4X(dev))
2694 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2695
Ville Syrjäläac484962016-01-20 21:05:26 +02002696 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002697
Daniel Vetterc2c75132012-07-05 12:17:30 +02002698 if (INTEL_INFO(dev)->gen >= 4) {
2699 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002700 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002701 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002702 linear_offset -= intel_crtc->dspaddr_offset;
2703 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002704 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002705 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002706
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002707 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302708 dspcntr |= DISPPLANE_ROTATE_180;
2709
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002710 x += (crtc_state->pipe_src_w - 1);
2711 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302712
2713 /* Finding the last pixel of the last line of the display
2714 data and adding to linear_offset*/
2715 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002716 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002717 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302718 }
2719
Paulo Zanoni2db33662015-09-14 15:20:03 -03002720 intel_crtc->adjusted_x = x;
2721 intel_crtc->adjusted_y = y;
2722
Sonika Jindal48404c12014-08-22 14:06:04 +05302723 I915_WRITE(reg, dspcntr);
2724
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002725 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002726 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002727 I915_WRITE(DSPSURF(plane),
2728 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002729 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002730 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002731 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002732 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002733 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002734}
2735
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002736static void i9xx_disable_primary_plane(struct drm_plane *primary,
2737 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002738{
2739 struct drm_device *dev = crtc->dev;
2740 struct drm_i915_private *dev_priv = dev->dev_private;
2741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002742 int plane = intel_crtc->plane;
2743
2744 I915_WRITE(DSPCNTR(plane), 0);
2745 if (INTEL_INFO(dev_priv)->gen >= 4)
2746 I915_WRITE(DSPSURF(plane), 0);
2747 else
2748 I915_WRITE(DSPADDR(plane), 0);
2749 POSTING_READ(DSPCNTR(plane));
2750}
2751
2752static void ironlake_update_primary_plane(struct drm_plane *primary,
2753 const struct intel_crtc_state *crtc_state,
2754 const struct intel_plane_state *plane_state)
2755{
2756 struct drm_device *dev = primary->dev;
2757 struct drm_i915_private *dev_priv = dev->dev_private;
2758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2759 struct drm_framebuffer *fb = plane_state->base.fb;
2760 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002761 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002762 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002763 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002765 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002766 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002767 int x = plane_state->src.x1 >> 16;
2768 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002769
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002770 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002771 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002772
2773 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2774 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2775
Ville Syrjälä57779d02012-10-31 17:50:14 +02002776 switch (fb->pixel_format) {
2777 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 dspcntr |= DISPPLANE_8BPP;
2779 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002780 case DRM_FORMAT_RGB565:
2781 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002783 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002784 dspcntr |= DISPPLANE_BGRX888;
2785 break;
2786 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002787 dspcntr |= DISPPLANE_RGBX888;
2788 break;
2789 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002790 dspcntr |= DISPPLANE_BGRX101010;
2791 break;
2792 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002793 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 break;
2795 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002796 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 }
2798
2799 if (obj->tiling_mode != I915_TILING_NONE)
2800 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002801
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002802 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002803 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804
Ville Syrjäläac484962016-01-20 21:05:26 +02002805 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002806 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002807 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002808 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002809 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002810 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302811 dspcntr |= DISPPLANE_ROTATE_180;
2812
2813 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002814 x += (crtc_state->pipe_src_w - 1);
2815 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302816
2817 /* Finding the last pixel of the last line of the display
2818 data and adding to linear_offset*/
2819 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002820 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002821 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302822 }
2823 }
2824
Paulo Zanoni2db33662015-09-14 15:20:03 -03002825 intel_crtc->adjusted_x = x;
2826 intel_crtc->adjusted_y = y;
2827
Sonika Jindal48404c12014-08-22 14:06:04 +05302828 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002830 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002831 I915_WRITE(DSPSURF(plane),
2832 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002833 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002834 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2835 } else {
2836 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2837 I915_WRITE(DSPLINOFF(plane), linear_offset);
2838 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840}
2841
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002842u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2843 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002844{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002845 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2846 return 64;
2847 } else {
2848 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002849
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002850 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002851 }
2852}
2853
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002854u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2855 struct drm_i915_gem_object *obj,
2856 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002857{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002858 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002859 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002860 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002861
Ville Syrjäläe7941292016-01-19 18:23:17 +02002862 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002863 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002864
Daniel Vetterce7f1722015-10-14 16:51:06 +02002865 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002866 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002867 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002868 return -1;
2869
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002870 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002871
2872 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002873 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002874 PAGE_SIZE;
2875 }
2876
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002877 WARN_ON(upper_32_bits(offset));
2878
2879 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002880}
2881
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002882static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2883{
2884 struct drm_device *dev = intel_crtc->base.dev;
2885 struct drm_i915_private *dev_priv = dev->dev_private;
2886
2887 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2888 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2889 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002890}
2891
Chandra Kondurua1b22782015-04-07 15:28:45 -07002892/*
2893 * This function detaches (aka. unbinds) unused scalers in hardware
2894 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002895static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002896{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002897 struct intel_crtc_scaler_state *scaler_state;
2898 int i;
2899
Chandra Kondurua1b22782015-04-07 15:28:45 -07002900 scaler_state = &intel_crtc->config->scaler_state;
2901
2902 /* loop through and disable scalers that aren't in use */
2903 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002904 if (!scaler_state->scalers[i].in_use)
2905 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002906 }
2907}
2908
Chandra Konduru6156a452015-04-27 13:48:39 -07002909u32 skl_plane_ctl_format(uint32_t pixel_format)
2910{
Chandra Konduru6156a452015-04-27 13:48:39 -07002911 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002912 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002913 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002914 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002915 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002916 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002917 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002918 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002919 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002920 /*
2921 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2922 * to be already pre-multiplied. We need to add a knob (or a different
2923 * DRM_FORMAT) for user-space to configure that.
2924 */
2925 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002926 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002927 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002928 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002929 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002931 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002932 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002933 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002934 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002935 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002936 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002937 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002938 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002939 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002940 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002941 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002944 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002946
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002947 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002948}
2949
2950u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2951{
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 switch (fb_modifier) {
2953 case DRM_FORMAT_MOD_NONE:
2954 break;
2955 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 default:
2962 MISSING_CASE(fb_modifier);
2963 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002964
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966}
2967
2968u32 skl_plane_ctl_rotation(unsigned int rotation)
2969{
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 switch (rotation) {
2971 case BIT(DRM_ROTATE_0):
2972 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302973 /*
2974 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2975 * while i915 HW rotation is clockwise, thats why this swapping.
2976 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302978 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302982 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 default:
2984 MISSING_CASE(rotation);
2985 }
2986
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988}
2989
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002990static void skylake_update_primary_plane(struct drm_plane *plane,
2991 const struct intel_crtc_state *crtc_state,
2992 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01002993{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002994 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002995 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2997 struct drm_framebuffer *fb = plane_state->base.fb;
2998 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002999 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303000 u32 plane_ctl, stride_div, stride;
3001 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003002 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303003 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003004 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003005 int scaler_id = plane_state->scaler_id;
3006 int src_x = plane_state->src.x1 >> 16;
3007 int src_y = plane_state->src.y1 >> 16;
3008 int src_w = drm_rect_width(&plane_state->src) >> 16;
3009 int src_h = drm_rect_height(&plane_state->src) >> 16;
3010 int dst_x = plane_state->dst.x1;
3011 int dst_y = plane_state->dst.y1;
3012 int dst_w = drm_rect_width(&plane_state->dst);
3013 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003014
3015 plane_ctl = PLANE_CTL_ENABLE |
3016 PLANE_CTL_PIPE_GAMMA_ENABLE |
3017 PLANE_CTL_PIPE_CSC_ENABLE;
3018
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3020 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003021 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003023
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003024 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003025 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003026 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303027
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003028 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003029
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303030 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003031 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3032
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303033 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003034 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303035 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003036 x_offset = stride * tile_height - src_y - src_h;
3037 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303039 } else {
3040 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003041 x_offset = src_x;
3042 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303044 }
3045 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003046
Paulo Zanoni2db33662015-09-14 15:20:03 -03003047 intel_crtc->adjusted_x = x_offset;
3048 intel_crtc->adjusted_y = y_offset;
3049
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303051 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3052 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3053 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003054
3055 if (scaler_id >= 0) {
3056 uint32_t ps_ctrl = 0;
3057
3058 WARN_ON(!dst_w || !dst_h);
3059 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3060 crtc_state->scaler_state.scalers[scaler_id].mode;
3061 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3062 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3063 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3064 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3065 I915_WRITE(PLANE_POS(pipe, 0), 0);
3066 } else {
3067 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3068 }
3069
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003070 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003071
3072 POSTING_READ(PLANE_SURF(pipe, 0));
3073}
3074
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003075static void skylake_disable_primary_plane(struct drm_plane *primary,
3076 struct drm_crtc *crtc)
3077{
3078 struct drm_device *dev = crtc->dev;
3079 struct drm_i915_private *dev_priv = dev->dev_private;
3080 int pipe = to_intel_crtc(crtc)->pipe;
3081
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003082 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3083 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3084 POSTING_READ(PLANE_SURF(pipe, 0));
3085}
3086
Jesse Barnes17638cd2011-06-24 12:19:23 -07003087/* Assume fb object is pinned & idle & fenced and just update base pointers */
3088static int
3089intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3090 int x, int y, enum mode_set_atomic state)
3091{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003092 /* Support for kgdboc is disabled, this needs a major rework. */
3093 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003094
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003095 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003096}
3097
Ville Syrjälä75147472014-11-24 18:28:11 +02003098static void intel_update_primary_planes(struct drm_device *dev)
3099{
Ville Syrjälä75147472014-11-24 18:28:11 +02003100 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003101
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003102 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003103 struct intel_plane *plane = to_intel_plane(crtc->primary);
3104 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003105
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003106 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003107 plane_state = to_intel_plane_state(plane->base.state);
3108
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003109 if (plane_state->visible)
3110 plane->update_plane(&plane->base,
3111 to_intel_crtc_state(crtc->state),
3112 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003113
3114 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003115 }
3116}
3117
Chris Wilsonc0336662016-05-06 15:40:21 +01003118void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003119{
3120 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003121 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003122 return;
3123
3124 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003125 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003126 return;
3127
Chris Wilsonc0336662016-05-06 15:40:21 +01003128 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003129 /*
3130 * Disabling the crtcs gracefully seems nicer. Also the
3131 * g33 docs say we should at least disable all the planes.
3132 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003133 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003134}
3135
Chris Wilsonc0336662016-05-06 15:40:21 +01003136void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003137{
Ville Syrjälä75147472014-11-24 18:28:11 +02003138 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003139 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003140 return;
3141
3142 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003143 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003144 /*
3145 * Flips in the rings have been nuked by the reset,
3146 * so update the base address of all primary
3147 * planes to the the last fb to make sure we're
3148 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003149 *
3150 * FIXME: Atomic will make this obsolete since we won't schedule
3151 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003152 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003153 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003154 return;
3155 }
3156
3157 /*
3158 * The display has been reset as well,
3159 * so need a full re-initialization.
3160 */
3161 intel_runtime_pm_disable_interrupts(dev_priv);
3162 intel_runtime_pm_enable_interrupts(dev_priv);
3163
Chris Wilsonc0336662016-05-06 15:40:21 +01003164 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003165
3166 spin_lock_irq(&dev_priv->irq_lock);
3167 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003168 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003169 spin_unlock_irq(&dev_priv->irq_lock);
3170
Chris Wilsonc0336662016-05-06 15:40:21 +01003171 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003172
3173 intel_hpd_init(dev_priv);
3174
Chris Wilsonc0336662016-05-06 15:40:21 +01003175 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003176}
3177
Chris Wilson7d5e3792014-03-04 13:15:08 +00003178static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3179{
Maarten Lankhorst68858432016-05-17 15:07:52 +02003180 return !list_empty_careful(&to_intel_crtc(crtc)->flip_work);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003181}
3182
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003183static void intel_update_pipe_config(struct intel_crtc *crtc,
3184 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003185{
3186 struct drm_device *dev = crtc->base.dev;
3187 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003188 struct intel_crtc_state *pipe_config =
3189 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003190
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003191 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3192 crtc->base.mode = crtc->base.state->mode;
3193
3194 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3195 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3196 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003197
3198 /*
3199 * Update pipe size and adjust fitter if needed: the reason for this is
3200 * that in compute_mode_changes we check the native mode (not the pfit
3201 * mode) to see if we can flip rather than do a full mode set. In the
3202 * fastboot case, we'll flip, but if we don't update the pipesrc and
3203 * pfit state, we'll end up with a big fb scanned out into the wrong
3204 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003205 */
3206
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003207 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003208 ((pipe_config->pipe_src_w - 1) << 16) |
3209 (pipe_config->pipe_src_h - 1));
3210
3211 /* on skylake this is done by detaching scalers */
3212 if (INTEL_INFO(dev)->gen >= 9) {
3213 skl_detach_scalers(crtc);
3214
3215 if (pipe_config->pch_pfit.enabled)
3216 skylake_pfit_enable(crtc);
3217 } else if (HAS_PCH_SPLIT(dev)) {
3218 if (pipe_config->pch_pfit.enabled)
3219 ironlake_pfit_enable(crtc);
3220 else if (old_crtc_state->pch_pfit.enabled)
3221 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003222 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003223}
3224
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003225static void intel_fdi_normal_train(struct drm_crtc *crtc)
3226{
3227 struct drm_device *dev = crtc->dev;
3228 struct drm_i915_private *dev_priv = dev->dev_private;
3229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3230 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003231 i915_reg_t reg;
3232 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003233
3234 /* enable normal train */
3235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003237 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003238 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3239 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003240 } else {
3241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003243 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003244 I915_WRITE(reg, temp);
3245
3246 reg = FDI_RX_CTL(pipe);
3247 temp = I915_READ(reg);
3248 if (HAS_PCH_CPT(dev)) {
3249 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3250 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3251 } else {
3252 temp &= ~FDI_LINK_TRAIN_NONE;
3253 temp |= FDI_LINK_TRAIN_NONE;
3254 }
3255 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3256
3257 /* wait one idle pattern time */
3258 POSTING_READ(reg);
3259 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003260
3261 /* IVB wants error correction enabled */
3262 if (IS_IVYBRIDGE(dev))
3263 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3264 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003265}
3266
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003267/* The FDI link training functions for ILK/Ibexpeak. */
3268static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3269{
3270 struct drm_device *dev = crtc->dev;
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3273 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003274 i915_reg_t reg;
3275 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003276
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003277 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003278 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003279
Adam Jacksone1a44742010-06-25 15:32:14 -04003280 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3281 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003282 reg = FDI_RX_IMR(pipe);
3283 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003284 temp &= ~FDI_RX_SYMBOL_LOCK;
3285 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003286 I915_WRITE(reg, temp);
3287 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003288 udelay(150);
3289
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003290 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003293 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003294 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003295 temp &= ~FDI_LINK_TRAIN_NONE;
3296 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003297 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003298
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 reg = FDI_RX_CTL(pipe);
3300 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003301 temp &= ~FDI_LINK_TRAIN_NONE;
3302 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003303 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3304
3305 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003306 udelay(150);
3307
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003308 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003309 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3310 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3311 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003312
Chris Wilson5eddb702010-09-11 13:48:45 +01003313 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003314 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003315 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003316 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3317
3318 if ((temp & FDI_RX_BIT_LOCK)) {
3319 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003320 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003321 break;
3322 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003324 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003325 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003326
3327 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003328 reg = FDI_TX_CTL(pipe);
3329 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003330 temp &= ~FDI_LINK_TRAIN_NONE;
3331 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003332 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003333
Chris Wilson5eddb702010-09-11 13:48:45 +01003334 reg = FDI_RX_CTL(pipe);
3335 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003336 temp &= ~FDI_LINK_TRAIN_NONE;
3337 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 I915_WRITE(reg, temp);
3339
3340 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341 udelay(150);
3342
Chris Wilson5eddb702010-09-11 13:48:45 +01003343 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003344 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003345 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003346 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3347
3348 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003349 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003350 DRM_DEBUG_KMS("FDI train 2 done.\n");
3351 break;
3352 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003353 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003355 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356
3357 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003358
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003359}
3360
Akshay Joshi0206e352011-08-16 15:34:10 -04003361static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003362 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3363 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3364 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3365 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3366};
3367
3368/* The FDI link training functions for SNB/Cougarpoint. */
3369static void gen6_fdi_link_train(struct drm_crtc *crtc)
3370{
3371 struct drm_device *dev = crtc->dev;
3372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3374 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003375 i915_reg_t reg;
3376 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003377
Adam Jacksone1a44742010-06-25 15:32:14 -04003378 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3379 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 reg = FDI_RX_IMR(pipe);
3381 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003382 temp &= ~FDI_RX_SYMBOL_LOCK;
3383 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003384 I915_WRITE(reg, temp);
3385
3386 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003387 udelay(150);
3388
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003390 reg = FDI_TX_CTL(pipe);
3391 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003392 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003393 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003394 temp &= ~FDI_LINK_TRAIN_NONE;
3395 temp |= FDI_LINK_TRAIN_PATTERN_1;
3396 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3397 /* SNB-B */
3398 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003399 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400
Daniel Vetterd74cf322012-10-26 10:58:13 +02003401 I915_WRITE(FDI_RX_MISC(pipe),
3402 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3403
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_CTL(pipe);
3405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 if (HAS_PCH_CPT(dev)) {
3407 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3408 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3409 } else {
3410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_1;
3412 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3414
3415 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 udelay(150);
3417
Akshay Joshi0206e352011-08-16 15:34:10 -04003418 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 reg = FDI_TX_CTL(pipe);
3420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3422 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp);
3424
3425 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 udelay(500);
3427
Sean Paulfa37d392012-03-02 12:53:39 -05003428 for (retry = 0; retry < 5; retry++) {
3429 reg = FDI_RX_IIR(pipe);
3430 temp = I915_READ(reg);
3431 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3432 if (temp & FDI_RX_BIT_LOCK) {
3433 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3434 DRM_DEBUG_KMS("FDI train 1 done.\n");
3435 break;
3436 }
3437 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 }
Sean Paulfa37d392012-03-02 12:53:39 -05003439 if (retry < 5)
3440 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 }
3442 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444
3445 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_TX_CTL(pipe);
3447 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 temp &= ~FDI_LINK_TRAIN_NONE;
3449 temp |= FDI_LINK_TRAIN_PATTERN_2;
3450 if (IS_GEN6(dev)) {
3451 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3452 /* SNB-B */
3453 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3454 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459 if (HAS_PCH_CPT(dev)) {
3460 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3461 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3462 } else {
3463 temp &= ~FDI_LINK_TRAIN_NONE;
3464 temp |= FDI_LINK_TRAIN_PATTERN_2;
3465 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 I915_WRITE(reg, temp);
3467
3468 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 udelay(150);
3470
Akshay Joshi0206e352011-08-16 15:34:10 -04003471 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 reg = FDI_TX_CTL(pipe);
3473 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3475 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 I915_WRITE(reg, temp);
3477
3478 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479 udelay(500);
3480
Sean Paulfa37d392012-03-02 12:53:39 -05003481 for (retry = 0; retry < 5; retry++) {
3482 reg = FDI_RX_IIR(pipe);
3483 temp = I915_READ(reg);
3484 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
3486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
3490 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 }
Sean Paulfa37d392012-03-02 12:53:39 -05003492 if (retry < 5)
3493 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003494 }
3495 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003496 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497
3498 DRM_DEBUG_KMS("FDI train done.\n");
3499}
3500
Jesse Barnes357555c2011-04-28 15:09:55 -07003501/* Manual link training for Ivy Bridge A0 parts */
3502static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003508 i915_reg_t reg;
3509 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003510
3511 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3512 for train result */
3513 reg = FDI_RX_IMR(pipe);
3514 temp = I915_READ(reg);
3515 temp &= ~FDI_RX_SYMBOL_LOCK;
3516 temp &= ~FDI_RX_BIT_LOCK;
3517 I915_WRITE(reg, temp);
3518
3519 POSTING_READ(reg);
3520 udelay(150);
3521
Daniel Vetter01a415f2012-10-27 15:58:40 +02003522 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3523 I915_READ(FDI_RX_IIR(pipe)));
3524
Jesse Barnes139ccd32013-08-19 11:04:55 -07003525 /* Try each vswing and preemphasis setting twice before moving on */
3526 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3527 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003530 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3531 temp &= ~FDI_TX_ENABLE;
3532 I915_WRITE(reg, temp);
3533
3534 reg = FDI_RX_CTL(pipe);
3535 temp = I915_READ(reg);
3536 temp &= ~FDI_LINK_TRAIN_AUTO;
3537 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3538 temp &= ~FDI_RX_ENABLE;
3539 I915_WRITE(reg, temp);
3540
3541 /* enable CPU FDI TX and PCH FDI RX */
3542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
3544 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003545 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003546 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003547 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003548 temp |= snb_b_fdi_train_param[j/2];
3549 temp |= FDI_COMPOSITE_SYNC;
3550 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3551
3552 I915_WRITE(FDI_RX_MISC(pipe),
3553 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3554
3555 reg = FDI_RX_CTL(pipe);
3556 temp = I915_READ(reg);
3557 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3558 temp |= FDI_COMPOSITE_SYNC;
3559 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3560
3561 POSTING_READ(reg);
3562 udelay(1); /* should be 0.5us */
3563
3564 for (i = 0; i < 4; i++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568
3569 if (temp & FDI_RX_BIT_LOCK ||
3570 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3571 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3572 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3573 i);
3574 break;
3575 }
3576 udelay(1); /* should be 0.5us */
3577 }
3578 if (i == 4) {
3579 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3580 continue;
3581 }
3582
3583 /* Train 2 */
3584 reg = FDI_TX_CTL(pipe);
3585 temp = I915_READ(reg);
3586 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3587 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3588 I915_WRITE(reg, temp);
3589
3590 reg = FDI_RX_CTL(pipe);
3591 temp = I915_READ(reg);
3592 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3593 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003594 I915_WRITE(reg, temp);
3595
3596 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003597 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003598
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599 for (i = 0; i < 4; i++) {
3600 reg = FDI_RX_IIR(pipe);
3601 temp = I915_READ(reg);
3602 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003603
Jesse Barnes139ccd32013-08-19 11:04:55 -07003604 if (temp & FDI_RX_SYMBOL_LOCK ||
3605 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3606 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3607 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3608 i);
3609 goto train_done;
3610 }
3611 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003612 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003613 if (i == 4)
3614 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003615 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003616
Jesse Barnes139ccd32013-08-19 11:04:55 -07003617train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003618 DRM_DEBUG_KMS("FDI train done.\n");
3619}
3620
Daniel Vetter88cefb62012-08-12 19:27:14 +02003621static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003622{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003623 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003624 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003625 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003626 i915_reg_t reg;
3627 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003628
Jesse Barnes0e23b992010-09-10 11:10:00 -07003629 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003630 reg = FDI_RX_CTL(pipe);
3631 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003632 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003633 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003634 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003635 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3636
3637 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003638 udelay(200);
3639
3640 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003641 temp = I915_READ(reg);
3642 I915_WRITE(reg, temp | FDI_PCDCLK);
3643
3644 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003645 udelay(200);
3646
Paulo Zanoni20749732012-11-23 15:30:38 -02003647 /* Enable CPU FDI TX PLL, always on for Ironlake */
3648 reg = FDI_TX_CTL(pipe);
3649 temp = I915_READ(reg);
3650 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3651 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003652
Paulo Zanoni20749732012-11-23 15:30:38 -02003653 POSTING_READ(reg);
3654 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003655 }
3656}
3657
Daniel Vetter88cefb62012-08-12 19:27:14 +02003658static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3659{
3660 struct drm_device *dev = intel_crtc->base.dev;
3661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003663 i915_reg_t reg;
3664 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003665
3666 /* Switch from PCDclk to Rawclk */
3667 reg = FDI_RX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3670
3671 /* Disable CPU FDI TX PLL */
3672 reg = FDI_TX_CTL(pipe);
3673 temp = I915_READ(reg);
3674 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3675
3676 POSTING_READ(reg);
3677 udelay(100);
3678
3679 reg = FDI_RX_CTL(pipe);
3680 temp = I915_READ(reg);
3681 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3682
3683 /* Wait for the clocks to turn off. */
3684 POSTING_READ(reg);
3685 udelay(100);
3686}
3687
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003688static void ironlake_fdi_disable(struct drm_crtc *crtc)
3689{
3690 struct drm_device *dev = crtc->dev;
3691 struct drm_i915_private *dev_priv = dev->dev_private;
3692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3693 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003694 i915_reg_t reg;
3695 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003696
3697 /* disable CPU FDI tx and PCH FDI rx */
3698 reg = FDI_TX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3701 POSTING_READ(reg);
3702
3703 reg = FDI_RX_CTL(pipe);
3704 temp = I915_READ(reg);
3705 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003706 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003707 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3708
3709 POSTING_READ(reg);
3710 udelay(100);
3711
3712 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003713 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003714 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003715
3716 /* still set train pattern 1 */
3717 reg = FDI_TX_CTL(pipe);
3718 temp = I915_READ(reg);
3719 temp &= ~FDI_LINK_TRAIN_NONE;
3720 temp |= FDI_LINK_TRAIN_PATTERN_1;
3721 I915_WRITE(reg, temp);
3722
3723 reg = FDI_RX_CTL(pipe);
3724 temp = I915_READ(reg);
3725 if (HAS_PCH_CPT(dev)) {
3726 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3727 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3728 } else {
3729 temp &= ~FDI_LINK_TRAIN_NONE;
3730 temp |= FDI_LINK_TRAIN_PATTERN_1;
3731 }
3732 /* BPC in FDI rx is consistent with that in PIPECONF */
3733 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003734 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003735 I915_WRITE(reg, temp);
3736
3737 POSTING_READ(reg);
3738 udelay(100);
3739}
3740
Chris Wilson5dce5b932014-01-20 10:17:36 +00003741bool intel_has_pending_fb_unpin(struct drm_device *dev)
3742{
3743 struct intel_crtc *crtc;
3744
3745 /* Note that we don't need to be called with mode_config.lock here
3746 * as our list of CRTC objects is static for the lifetime of the
3747 * device and so cannot disappear as we iterate. Similarly, we can
3748 * happily treat the predicates as racy, atomic checks as userspace
3749 * cannot claim and pin a new fb without at least acquring the
3750 * struct_mutex and so serialising with us.
3751 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003752 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003753 if (atomic_read(&crtc->unpin_work_count) == 0)
3754 continue;
3755
Maarten Lankhorst68858432016-05-17 15:07:52 +02003756 if (!list_empty_careful(&crtc->flip_work))
Chris Wilson5dce5b932014-01-20 10:17:36 +00003757 intel_wait_for_vblank(dev, crtc->pipe);
3758
3759 return true;
3760 }
3761
3762 return false;
3763}
3764
Maarten Lankhorst68858432016-05-17 15:07:52 +02003765static void page_flip_completed(struct intel_crtc *intel_crtc, struct intel_flip_work *work)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003766{
3767 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02003768 struct drm_plane_state *new_plane_state;
3769 struct drm_plane *primary = intel_crtc->base.primary;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003770
3771 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003772 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003773
3774 drm_crtc_vblank_put(&intel_crtc->base);
3775
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02003776 new_plane_state = &work->old_plane_state[0]->base;
3777 if (work->num_planes >= 1 &&
3778 new_plane_state->plane == primary &&
3779 new_plane_state->fb)
3780 trace_i915_flip_complete(intel_crtc->plane,
3781 intel_fb_obj(new_plane_state->fb));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003782
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02003783 if (work->can_async_unpin) {
3784 list_del_init(&work->head);
3785 wake_up_all(&dev_priv->pending_flip_queue);
3786 }
3787
3788 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003789}
3790
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003791static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003792{
Chris Wilson0f911282012-04-17 10:05:38 +01003793 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003794 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003795 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003796
Daniel Vetter2c10d572012-12-20 21:24:07 +01003797 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003798
3799 ret = wait_event_interruptible_timeout(
3800 dev_priv->pending_flip_queue,
3801 !intel_crtc_has_pending_flip(crtc),
3802 60*HZ);
3803
3804 if (ret < 0)
3805 return ret;
3806
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +02003807 WARN(ret == 0, "Stuck page flip\n");
Chris Wilson5bb61642012-09-27 21:25:58 +01003808
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003809 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003810}
3811
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003812static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3813{
3814 u32 temp;
3815
3816 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3817
3818 mutex_lock(&dev_priv->sb_lock);
3819
3820 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3821 temp |= SBI_SSCCTL_DISABLE;
3822 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3823
3824 mutex_unlock(&dev_priv->sb_lock);
3825}
3826
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003827/* Program iCLKIP clock to the desired frequency */
3828static void lpt_program_iclkip(struct drm_crtc *crtc)
3829{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003830 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003831 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003832 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3833 u32 temp;
3834
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003835 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003836
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003837 /* The iCLK virtual clock root frequency is in MHz,
3838 * but the adjusted_mode->crtc_clock in in KHz. To get the
3839 * divisors, it is necessary to divide one by another, so we
3840 * convert the virtual clock precision to KHz here for higher
3841 * precision.
3842 */
3843 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003844 u32 iclk_virtual_root_freq = 172800 * 1000;
3845 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003846 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003847
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003848 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3849 clock << auxdiv);
3850 divsel = (desired_divisor / iclk_pi_range) - 2;
3851 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003852
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003853 /*
3854 * Near 20MHz is a corner case which is
3855 * out of range for the 7-bit divisor
3856 */
3857 if (divsel <= 0x7f)
3858 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003859 }
3860
3861 /* This should not happen with any sane values */
3862 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3863 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3864 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3865 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3866
3867 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003868 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003869 auxdiv,
3870 divsel,
3871 phasedir,
3872 phaseinc);
3873
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003874 mutex_lock(&dev_priv->sb_lock);
3875
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003876 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003877 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003878 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3879 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3880 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3881 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3882 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3883 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003884 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003885
3886 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003887 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003888 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3889 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003890 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003891
3892 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003893 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003894 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003895 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003896
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003897 mutex_unlock(&dev_priv->sb_lock);
3898
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003899 /* Wait for initialization time */
3900 udelay(24);
3901
3902 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3903}
3904
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003905int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3906{
3907 u32 divsel, phaseinc, auxdiv;
3908 u32 iclk_virtual_root_freq = 172800 * 1000;
3909 u32 iclk_pi_range = 64;
3910 u32 desired_divisor;
3911 u32 temp;
3912
3913 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3914 return 0;
3915
3916 mutex_lock(&dev_priv->sb_lock);
3917
3918 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3919 if (temp & SBI_SSCCTL_DISABLE) {
3920 mutex_unlock(&dev_priv->sb_lock);
3921 return 0;
3922 }
3923
3924 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3925 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3926 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3927 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3928 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3929
3930 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3931 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3932 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3933
3934 mutex_unlock(&dev_priv->sb_lock);
3935
3936 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3937
3938 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3939 desired_divisor << auxdiv);
3940}
3941
Daniel Vetter275f01b22013-05-03 11:49:47 +02003942static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3943 enum pipe pch_transcoder)
3944{
3945 struct drm_device *dev = crtc->base.dev;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003947 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003948
3949 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3950 I915_READ(HTOTAL(cpu_transcoder)));
3951 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3952 I915_READ(HBLANK(cpu_transcoder)));
3953 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3954 I915_READ(HSYNC(cpu_transcoder)));
3955
3956 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3957 I915_READ(VTOTAL(cpu_transcoder)));
3958 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3959 I915_READ(VBLANK(cpu_transcoder)));
3960 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3961 I915_READ(VSYNC(cpu_transcoder)));
3962 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3963 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3964}
3965
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003966static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003967{
3968 struct drm_i915_private *dev_priv = dev->dev_private;
3969 uint32_t temp;
3970
3971 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003972 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003973 return;
3974
3975 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3976 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3977
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003978 temp &= ~FDI_BC_BIFURCATION_SELECT;
3979 if (enable)
3980 temp |= FDI_BC_BIFURCATION_SELECT;
3981
3982 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003983 I915_WRITE(SOUTH_CHICKEN1, temp);
3984 POSTING_READ(SOUTH_CHICKEN1);
3985}
3986
3987static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3988{
3989 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003990
3991 switch (intel_crtc->pipe) {
3992 case PIPE_A:
3993 break;
3994 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003995 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003996 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003997 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003998 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003999
4000 break;
4001 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004002 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004003
4004 break;
4005 default:
4006 BUG();
4007 }
4008}
4009
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004010/* Return which DP Port should be selected for Transcoder DP control */
4011static enum port
4012intel_trans_dp_port_sel(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
4015 struct intel_encoder *encoder;
4016
4017 for_each_encoder_on_crtc(dev, crtc, encoder) {
4018 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4019 encoder->type == INTEL_OUTPUT_EDP)
4020 return enc_to_dig_port(&encoder->base)->port;
4021 }
4022
4023 return -1;
4024}
4025
Jesse Barnesf67a5592011-01-05 10:31:48 -08004026/*
4027 * Enable PCH resources required for PCH ports:
4028 * - PCH PLLs
4029 * - FDI training & RX/TX
4030 * - update transcoder timings
4031 * - DP transcoding bits
4032 * - transcoder
4033 */
4034static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004035{
4036 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004037 struct drm_i915_private *dev_priv = dev->dev_private;
4038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4039 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004040 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004041
Daniel Vetterab9412b2013-05-03 11:49:46 +02004042 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004043
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004044 if (IS_IVYBRIDGE(dev))
4045 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4046
Daniel Vettercd986ab2012-10-26 10:58:12 +02004047 /* Write the TU size bits before fdi link training, so that error
4048 * detection works. */
4049 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4050 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4051
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004052 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004053 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004054
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004055 /* We need to program the right clock selection before writing the pixel
4056 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004057 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004058 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004059
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004060 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004061 temp |= TRANS_DPLL_ENABLE(pipe);
4062 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004063 if (intel_crtc->config->shared_dpll ==
4064 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004065 temp |= sel;
4066 else
4067 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004068 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004069 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004070
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004071 /* XXX: pch pll's can be enabled any time before we enable the PCH
4072 * transcoder, and we actually should do this to not upset any PCH
4073 * transcoder that already use the clock when we share it.
4074 *
4075 * Note that enable_shared_dpll tries to do the right thing, but
4076 * get_shared_dpll unconditionally resets the pll - we need that to have
4077 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004078 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004079
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004080 /* set transcoder timing, panel must allow it */
4081 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004082 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004083
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004084 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004085
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004086 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004087 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004088 const struct drm_display_mode *adjusted_mode =
4089 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004090 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004091 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004092 temp = I915_READ(reg);
4093 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004094 TRANS_DP_SYNC_MASK |
4095 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004096 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004097 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004098
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004099 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004100 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004101 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004102 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004103
4104 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004105 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004106 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004107 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004108 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004109 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004110 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004111 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004112 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 break;
4114 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004115 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004116 }
4117
Chris Wilson5eddb702010-09-11 13:48:45 +01004118 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119 }
4120
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004121 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004122}
4123
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004124static void lpt_pch_enable(struct drm_crtc *crtc)
4125{
4126 struct drm_device *dev = crtc->dev;
4127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004129 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004130
Daniel Vetterab9412b2013-05-03 11:49:46 +02004131 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004132
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004133 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004134
Paulo Zanoni0540e482012-10-31 18:12:40 -02004135 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004136 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004137
Paulo Zanoni937bb612012-10-31 18:12:47 -02004138 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004139}
4140
Daniel Vettera1520312013-05-03 11:49:50 +02004141static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004142{
4143 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004144 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004145 u32 temp;
4146
4147 temp = I915_READ(dslreg);
4148 udelay(500);
4149 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004150 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004151 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004152 }
4153}
4154
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004155static int
4156skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4157 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4158 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004159{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004160 struct intel_crtc_scaler_state *scaler_state =
4161 &crtc_state->scaler_state;
4162 struct intel_crtc *intel_crtc =
4163 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004164 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004165
4166 need_scaling = intel_rotation_90_or_270(rotation) ?
4167 (src_h != dst_w || src_w != dst_h):
4168 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004169
4170 /*
4171 * if plane is being disabled or scaler is no more required or force detach
4172 * - free scaler binded to this plane/crtc
4173 * - in order to do this, update crtc->scaler_usage
4174 *
4175 * Here scaler state in crtc_state is set free so that
4176 * scaler can be assigned to other user. Actual register
4177 * update to free the scaler is done in plane/panel-fit programming.
4178 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4179 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004180 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004181 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004182 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004183 scaler_state->scalers[*scaler_id].in_use = 0;
4184
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004185 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4186 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4187 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004188 scaler_state->scaler_users);
4189 *scaler_id = -1;
4190 }
4191 return 0;
4192 }
4193
4194 /* range checks */
4195 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4196 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4197
4198 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4199 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004200 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004201 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004202 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004203 return -EINVAL;
4204 }
4205
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004206 /* mark this plane as a scaler user in crtc_state */
4207 scaler_state->scaler_users |= (1 << scaler_user);
4208 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4209 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4210 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4211 scaler_state->scaler_users);
4212
4213 return 0;
4214}
4215
4216/**
4217 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4218 *
4219 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004220 *
4221 * Return
4222 * 0 - scaler_usage updated successfully
4223 * error - requested scaling cannot be supported or other error condition
4224 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004225int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004226{
4227 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004228 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004229
4230 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4231 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4232
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004233 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004234 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004235 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004236 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004237}
4238
4239/**
4240 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4241 *
4242 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004243 * @plane_state: atomic plane state to update
4244 *
4245 * Return
4246 * 0 - scaler_usage updated successfully
4247 * error - requested scaling cannot be supported or other error condition
4248 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004249static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4250 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004251{
4252
4253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004254 struct intel_plane *intel_plane =
4255 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004256 struct drm_framebuffer *fb = plane_state->base.fb;
4257 int ret;
4258
4259 bool force_detach = !fb || !plane_state->visible;
4260
4261 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4262 intel_plane->base.base.id, intel_crtc->pipe,
4263 drm_plane_index(&intel_plane->base));
4264
4265 ret = skl_update_scaler(crtc_state, force_detach,
4266 drm_plane_index(&intel_plane->base),
4267 &plane_state->scaler_id,
4268 plane_state->base.rotation,
4269 drm_rect_width(&plane_state->src) >> 16,
4270 drm_rect_height(&plane_state->src) >> 16,
4271 drm_rect_width(&plane_state->dst),
4272 drm_rect_height(&plane_state->dst));
4273
4274 if (ret || plane_state->scaler_id < 0)
4275 return ret;
4276
Chandra Kondurua1b22782015-04-07 15:28:45 -07004277 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004278 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004279 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004280 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004281 return -EINVAL;
4282 }
4283
4284 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004285 switch (fb->pixel_format) {
4286 case DRM_FORMAT_RGB565:
4287 case DRM_FORMAT_XBGR8888:
4288 case DRM_FORMAT_XRGB8888:
4289 case DRM_FORMAT_ABGR8888:
4290 case DRM_FORMAT_ARGB8888:
4291 case DRM_FORMAT_XRGB2101010:
4292 case DRM_FORMAT_XBGR2101010:
4293 case DRM_FORMAT_YUYV:
4294 case DRM_FORMAT_YVYU:
4295 case DRM_FORMAT_UYVY:
4296 case DRM_FORMAT_VYUY:
4297 break;
4298 default:
4299 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4300 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4301 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004302 }
4303
Chandra Kondurua1b22782015-04-07 15:28:45 -07004304 return 0;
4305}
4306
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004307static void skylake_scaler_disable(struct intel_crtc *crtc)
4308{
4309 int i;
4310
4311 for (i = 0; i < crtc->num_scalers; i++)
4312 skl_detach_scaler(crtc, i);
4313}
4314
4315static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004316{
4317 struct drm_device *dev = crtc->base.dev;
4318 struct drm_i915_private *dev_priv = dev->dev_private;
4319 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004320 struct intel_crtc_scaler_state *scaler_state =
4321 &crtc->config->scaler_state;
4322
4323 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4324
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004325 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326 int id;
4327
4328 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4329 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4330 return;
4331 }
4332
4333 id = scaler_state->scaler_id;
4334 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4335 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4336 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4337 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4338
4339 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004340 }
4341}
4342
Jesse Barnesb074cec2013-04-25 12:55:02 -07004343static void ironlake_pfit_enable(struct intel_crtc *crtc)
4344{
4345 struct drm_device *dev = crtc->base.dev;
4346 struct drm_i915_private *dev_priv = dev->dev_private;
4347 int pipe = crtc->pipe;
4348
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004349 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004350 /* Force use of hard-coded filter coefficients
4351 * as some pre-programmed values are broken,
4352 * e.g. x201.
4353 */
4354 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4355 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4356 PF_PIPE_SEL_IVB(pipe));
4357 else
4358 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004359 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4360 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004361 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004362}
4363
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004364void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004365{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004366 struct drm_device *dev = crtc->base.dev;
4367 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004368
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004369 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004370 return;
4371
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004372 /*
4373 * We can only enable IPS after we enable a plane and wait for a vblank
4374 * This function is called from post_plane_update, which is run after
4375 * a vblank wait.
4376 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004377
Paulo Zanonid77e4532013-09-24 13:52:55 -03004378 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004379 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004380 mutex_lock(&dev_priv->rps.hw_lock);
4381 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4382 mutex_unlock(&dev_priv->rps.hw_lock);
4383 /* Quoting Art Runyan: "its not safe to expect any particular
4384 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004385 * mailbox." Moreover, the mailbox may return a bogus state,
4386 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004387 */
4388 } else {
4389 I915_WRITE(IPS_CTL, IPS_ENABLE);
4390 /* The bit only becomes 1 in the next vblank, so this wait here
4391 * is essentially intel_wait_for_vblank. If we don't have this
4392 * and don't wait for vblanks until the end of crtc_enable, then
4393 * the HW state readout code will complain that the expected
4394 * IPS_CTL value is not the one we read. */
4395 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4396 DRM_ERROR("Timed out waiting for IPS enable\n");
4397 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004398}
4399
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004400void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004401{
4402 struct drm_device *dev = crtc->base.dev;
4403 struct drm_i915_private *dev_priv = dev->dev_private;
4404
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004405 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004406 return;
4407
4408 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004409 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004410 mutex_lock(&dev_priv->rps.hw_lock);
4411 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4412 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004413 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4414 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4415 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004416 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004417 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004418 POSTING_READ(IPS_CTL);
4419 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004420
4421 /* We need to wait for a vblank before we can disable the plane. */
4422 intel_wait_for_vblank(dev, crtc->pipe);
4423}
4424
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004425static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004426{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004427 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004428 struct drm_device *dev = intel_crtc->base.dev;
4429 struct drm_i915_private *dev_priv = dev->dev_private;
4430
4431 mutex_lock(&dev->struct_mutex);
4432 dev_priv->mm.interruptible = false;
4433 (void) intel_overlay_switch_off(intel_crtc->overlay);
4434 dev_priv->mm.interruptible = true;
4435 mutex_unlock(&dev->struct_mutex);
4436 }
4437
4438 /* Let userspace switch the overlay on again. In most cases userspace
4439 * has to recompute where to put it anyway.
4440 */
4441}
4442
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004443/**
4444 * intel_post_enable_primary - Perform operations after enabling primary plane
4445 * @crtc: the CRTC whose primary plane was just enabled
4446 *
4447 * Performs potentially sleeping operations that must be done after the primary
4448 * plane is enabled, such as updating FBC and IPS. Note that this may be
4449 * called due to an explicit primary plane update, or due to an implicit
4450 * re-enable that is caused when a sprite plane is updated to no longer
4451 * completely hide the primary plane.
4452 */
4453static void
4454intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004455{
4456 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004457 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4459 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004460
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004461 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004462 * FIXME IPS should be fine as long as one plane is
4463 * enabled, but in practice it seems to have problems
4464 * when going from primary only to sprite only and vice
4465 * versa.
4466 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004467 hsw_enable_ips(intel_crtc);
4468
Daniel Vetterf99d7062014-06-19 16:01:59 +02004469 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004470 * Gen2 reports pipe underruns whenever all planes are disabled.
4471 * So don't enable underrun reporting before at least some planes
4472 * are enabled.
4473 * FIXME: Need to fix the logic to work when we turn off all planes
4474 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004475 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004476 if (IS_GEN2(dev))
4477 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4478
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004479 /* Underruns don't always raise interrupts, so check manually. */
4480 intel_check_cpu_fifo_underruns(dev_priv);
4481 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004482}
4483
Ville Syrjälä2622a082016-03-09 19:07:26 +02004484/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004485static void
4486intel_pre_disable_primary(struct drm_crtc *crtc)
4487{
4488 struct drm_device *dev = crtc->dev;
4489 struct drm_i915_private *dev_priv = dev->dev_private;
4490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4491 int pipe = intel_crtc->pipe;
4492
4493 /*
4494 * Gen2 reports pipe underruns whenever all planes are disabled.
4495 * So diasble underrun reporting before all the planes get disabled.
4496 * FIXME: Need to fix the logic to work when we turn off all planes
4497 * but leave the pipe running.
4498 */
4499 if (IS_GEN2(dev))
4500 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4501
4502 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004503 * FIXME IPS should be fine as long as one plane is
4504 * enabled, but in practice it seems to have problems
4505 * when going from primary only to sprite only and vice
4506 * versa.
4507 */
4508 hsw_disable_ips(intel_crtc);
4509}
4510
4511/* FIXME get rid of this and use pre_plane_update */
4512static void
4513intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4514{
4515 struct drm_device *dev = crtc->dev;
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4518 int pipe = intel_crtc->pipe;
4519
4520 intel_pre_disable_primary(crtc);
4521
4522 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004523 * Vblank time updates from the shadow to live plane control register
4524 * are blocked if the memory self-refresh mode is active at that
4525 * moment. So to make sure the plane gets truly disabled, disable
4526 * first the self-refresh mode. The self-refresh enable bit in turn
4527 * will be checked/applied by the HW only at the next frame start
4528 * event which is after the vblank start event, so we need to have a
4529 * wait-for-vblank between disabling the plane and the pipe.
4530 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004531 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004532 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004533 dev_priv->wm.vlv.cxsr = false;
4534 intel_wait_for_vblank(dev, pipe);
4535 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004536}
4537
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004538static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004539{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004540 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004541 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004542 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004543 struct intel_crtc_state *pipe_config =
4544 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004545 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4546 struct drm_plane *primary = crtc->base.primary;
4547 struct drm_plane_state *old_pri_state =
4548 drm_atomic_get_existing_plane_state(old_state, primary);
4549 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004550
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004551 if (old_pri_state) {
4552 struct intel_plane_state *primary_state =
4553 to_intel_plane_state(primary->state);
4554 struct intel_plane_state *old_primary_state =
4555 to_intel_plane_state(old_pri_state);
4556
Maarten Lankhorst2099def2016-05-17 15:07:59 +02004557 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004558
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004559 if (old_primary_state->visible &&
4560 (modeset || !primary_state->visible))
4561 intel_pre_disable_primary(&crtc->base);
4562 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004563
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004564 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004565 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004566
Ville Syrjälä2622a082016-03-09 19:07:26 +02004567 /*
4568 * Vblank time updates from the shadow to live plane control register
4569 * are blocked if the memory self-refresh mode is active at that
4570 * moment. So to make sure the plane gets truly disabled, disable
4571 * first the self-refresh mode. The self-refresh enable bit in turn
4572 * will be checked/applied by the HW only at the next frame start
4573 * event which is after the vblank start event, so we need to have a
4574 * wait-for-vblank between disabling the plane and the pipe.
4575 */
4576 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004577 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004578 dev_priv->wm.vlv.cxsr = false;
4579 intel_wait_for_vblank(dev, crtc->pipe);
4580 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004581 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004582
Matt Ropered4a6a72016-02-23 17:20:13 -08004583 /*
4584 * IVB workaround: must disable low power watermarks for at least
4585 * one frame before enabling scaling. LP watermarks can be re-enabled
4586 * when scaling is disabled.
4587 *
4588 * WaCxSRDisabledForSpriteScaling:ivb
4589 */
4590 if (pipe_config->disable_lp_wm) {
4591 ilk_disable_lp_wm(dev);
4592 intel_wait_for_vblank(dev, crtc->pipe);
4593 }
4594
4595 /*
4596 * If we're doing a modeset, we're done. No need to do any pre-vblank
4597 * watermark programming here.
4598 */
4599 if (needs_modeset(&pipe_config->base))
4600 return;
4601
4602 /*
4603 * For platforms that support atomic watermarks, program the
4604 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4605 * will be the intermediate values that are safe for both pre- and
4606 * post- vblank; when vblank happens, the 'active' values will be set
4607 * to the final 'target' values and we'll do this again to get the
4608 * optimal watermarks. For gen9+ platforms, the values we program here
4609 * will be the final target values which will get automatically latched
4610 * at vblank time; no further programming will be necessary.
4611 *
4612 * If a platform hasn't been transitioned to atomic watermarks yet,
4613 * we'll continue to update watermarks the old way, if flags tell
4614 * us to.
4615 */
4616 if (dev_priv->display.initial_watermarks != NULL)
4617 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004618 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004619 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004620}
4621
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004622static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004623{
4624 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004626 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004627 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004628
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004629 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004630
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004631 drm_for_each_plane_mask(p, dev, plane_mask)
4632 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004633
Daniel Vetterf99d7062014-06-19 16:01:59 +02004634 /*
4635 * FIXME: Once we grow proper nuclear flip support out of this we need
4636 * to compute the mask of flip planes precisely. For the time being
4637 * consider this a flip to a NULL plane.
4638 */
4639 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004640}
4641
Jesse Barnesf67a5592011-01-05 10:31:48 -08004642static void ironlake_crtc_enable(struct drm_crtc *crtc)
4643{
4644 struct drm_device *dev = crtc->dev;
4645 struct drm_i915_private *dev_priv = dev->dev_private;
4646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004647 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004648 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004649 struct intel_crtc_state *pipe_config =
4650 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004651
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004652 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004653 return;
4654
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004655 /*
4656 * Sometimes spurious CPU pipe underruns happen during FDI
4657 * training, at least with VGA+HDMI cloning. Suppress them.
4658 *
4659 * On ILK we get an occasional spurious CPU pipe underruns
4660 * between eDP port A enable and vdd enable. Also PCH port
4661 * enable seems to result in the occasional CPU pipe underrun.
4662 *
4663 * Spurious PCH underruns also occur during PCH enabling.
4664 */
4665 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4666 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004667 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004668 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4669
4670 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004671 intel_prepare_shared_dpll(intel_crtc);
4672
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004673 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304674 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004675
4676 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004677 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004678
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004679 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004680 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004681 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004682 }
4683
4684 ironlake_set_pipeconf(crtc);
4685
Jesse Barnesf67a5592011-01-05 10:31:48 -08004686 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004687
Daniel Vetterf6736a12013-06-05 13:34:30 +02004688 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004689 if (encoder->pre_enable)
4690 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004691
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004692 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004693 /* Note: FDI PLL enabling _must_ be done before we enable the
4694 * cpu pipes, hence this is separate from all the other fdi/pch
4695 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004696 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004697 } else {
4698 assert_fdi_tx_disabled(dev_priv, pipe);
4699 assert_fdi_rx_disabled(dev_priv, pipe);
4700 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004701
Jesse Barnesb074cec2013-04-25 12:55:02 -07004702 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004703
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004704 /*
4705 * On ILK+ LUT must be loaded before the pipe is running but with
4706 * clocks enabled
4707 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004708 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004709
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004710 if (dev_priv->display.initial_watermarks != NULL)
4711 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004712 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004714 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004715 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004716
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004717 assert_vblank_disabled(crtc);
4718 drm_crtc_vblank_on(crtc);
4719
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004720 for_each_encoder_on_crtc(dev, crtc, encoder)
4721 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004722
4723 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004724 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004725
4726 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4727 if (intel_crtc->config->has_pch_encoder)
4728 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004729 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004730 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004731}
4732
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004733/* IPS only exists on ULT machines and is tied to pipe A. */
4734static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4735{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004736 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004737}
4738
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004739static void haswell_crtc_enable(struct drm_crtc *crtc)
4740{
4741 struct drm_device *dev = crtc->dev;
4742 struct drm_i915_private *dev_priv = dev->dev_private;
4743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4744 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004745 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004746 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004747 struct intel_crtc_state *pipe_config =
4748 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004749
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004750 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004751 return;
4752
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004753 if (intel_crtc->config->has_pch_encoder)
4754 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4755 false);
4756
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004757 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004758 intel_enable_shared_dpll(intel_crtc);
4759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004760 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304761 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004762
Jani Nikula4d1de972016-03-18 17:05:42 +02004763 if (!intel_crtc->config->has_dsi_encoder)
4764 intel_set_pipe_timings(intel_crtc);
4765
Jani Nikulabc58be62016-03-18 17:05:39 +02004766 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004767
Jani Nikula4d1de972016-03-18 17:05:42 +02004768 if (cpu_transcoder != TRANSCODER_EDP &&
4769 !transcoder_is_dsi(cpu_transcoder)) {
4770 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004771 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004772 }
4773
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004774 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004775 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004776 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004777 }
4778
Jani Nikula4d1de972016-03-18 17:05:42 +02004779 if (!intel_crtc->config->has_dsi_encoder)
4780 haswell_set_pipeconf(crtc);
4781
Jani Nikula391bf042016-03-18 17:05:40 +02004782 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004783
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004784 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004785
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004786 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004787
Daniel Vetter6b698512015-11-28 11:05:39 +01004788 if (intel_crtc->config->has_pch_encoder)
4789 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4790 else
4791 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4792
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304793 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004794 if (encoder->pre_enable)
4795 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304796 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004797
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004798 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004799 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004800
Jani Nikulaa65347b2015-11-27 12:21:46 +02004801 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304802 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004803
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004804 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004805 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004806 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004807 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004808
4809 /*
4810 * On ILK+ LUT must be loaded before the pipe is running but with
4811 * clocks enabled
4812 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004813 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004814
Paulo Zanoni1f544382012-10-24 11:32:00 -02004815 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004816 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304817 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004818
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004819 if (dev_priv->display.initial_watermarks != NULL)
4820 dev_priv->display.initial_watermarks(pipe_config);
4821 else
4822 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004823
4824 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4825 if (!intel_crtc->config->has_dsi_encoder)
4826 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004827
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004828 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004829 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004830
Jani Nikulaa65347b2015-11-27 12:21:46 +02004831 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004832 intel_ddi_set_vc_payload_alloc(crtc, true);
4833
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004834 assert_vblank_disabled(crtc);
4835 drm_crtc_vblank_on(crtc);
4836
Jani Nikula8807e552013-08-30 19:40:32 +03004837 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004838 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004839 intel_opregion_notify_encoder(encoder, true);
4840 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004841
Daniel Vetter6b698512015-11-28 11:05:39 +01004842 if (intel_crtc->config->has_pch_encoder) {
4843 intel_wait_for_vblank(dev, pipe);
4844 intel_wait_for_vblank(dev, pipe);
4845 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004846 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4847 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004848 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004849
Paulo Zanonie4916942013-09-20 16:21:19 -03004850 /* If we change the relative order between pipe/planes enabling, we need
4851 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004852 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4853 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4854 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4855 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4856 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004857}
4858
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004859static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004860{
4861 struct drm_device *dev = crtc->base.dev;
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 int pipe = crtc->pipe;
4864
4865 /* To avoid upsetting the power well on haswell only disable the pfit if
4866 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004867 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004868 I915_WRITE(PF_CTL(pipe), 0);
4869 I915_WRITE(PF_WIN_POS(pipe), 0);
4870 I915_WRITE(PF_WIN_SZ(pipe), 0);
4871 }
4872}
4873
Jesse Barnes6be4a602010-09-10 10:26:01 -07004874static void ironlake_crtc_disable(struct drm_crtc *crtc)
4875{
4876 struct drm_device *dev = crtc->dev;
4877 struct drm_i915_private *dev_priv = dev->dev_private;
4878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004879 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004880 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004881
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004882 /*
4883 * Sometimes spurious CPU pipe underruns happen when the
4884 * pipe is already disabled, but FDI RX/TX is still enabled.
4885 * Happens at least with VGA+HDMI cloning. Suppress them.
4886 */
4887 if (intel_crtc->config->has_pch_encoder) {
4888 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004889 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004890 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004891
Daniel Vetterea9d7582012-07-10 10:42:52 +02004892 for_each_encoder_on_crtc(dev, crtc, encoder)
4893 encoder->disable(encoder);
4894
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004895 drm_crtc_vblank_off(crtc);
4896 assert_vblank_disabled(crtc);
4897
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004898 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004899
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004900 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004901
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004902 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004903 ironlake_fdi_disable(crtc);
4904
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004905 for_each_encoder_on_crtc(dev, crtc, encoder)
4906 if (encoder->post_disable)
4907 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004909 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004910 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004911
Daniel Vetterd925c592013-06-05 13:34:04 +02004912 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004913 i915_reg_t reg;
4914 u32 temp;
4915
Daniel Vetterd925c592013-06-05 13:34:04 +02004916 /* disable TRANS_DP_CTL */
4917 reg = TRANS_DP_CTL(pipe);
4918 temp = I915_READ(reg);
4919 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4920 TRANS_DP_PORT_SEL_MASK);
4921 temp |= TRANS_DP_PORT_SEL_NONE;
4922 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004923
Daniel Vetterd925c592013-06-05 13:34:04 +02004924 /* disable DPLL_SEL */
4925 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004926 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004927 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004928 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004929
Daniel Vetterd925c592013-06-05 13:34:04 +02004930 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004931 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004932
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004933 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004934 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004935}
4936
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004937static void haswell_crtc_disable(struct drm_crtc *crtc)
4938{
4939 struct drm_device *dev = crtc->dev;
4940 struct drm_i915_private *dev_priv = dev->dev_private;
4941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4942 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004943 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004944
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004945 if (intel_crtc->config->has_pch_encoder)
4946 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4947 false);
4948
Jani Nikula8807e552013-08-30 19:40:32 +03004949 for_each_encoder_on_crtc(dev, crtc, encoder) {
4950 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004952 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004953
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004954 drm_crtc_vblank_off(crtc);
4955 assert_vblank_disabled(crtc);
4956
Jani Nikula4d1de972016-03-18 17:05:42 +02004957 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4958 if (!intel_crtc->config->has_dsi_encoder)
4959 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004961 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004962 intel_ddi_set_vc_payload_alloc(crtc, false);
4963
Jani Nikulaa65347b2015-11-27 12:21:46 +02004964 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304965 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004966
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004967 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004968 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004969 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004970 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004971
Jani Nikulaa65347b2015-11-27 12:21:46 +02004972 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304973 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004974
Imre Deak97b040a2014-06-25 22:01:50 +03004975 for_each_encoder_on_crtc(dev, crtc, encoder)
4976 if (encoder->post_disable)
4977 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004978
Ville Syrjälä92966a32015-12-08 16:05:48 +02004979 if (intel_crtc->config->has_pch_encoder) {
4980 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02004981 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02004982 intel_ddi_fdi_disable(crtc);
4983
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004984 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4985 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02004986 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004987}
4988
Jesse Barnes2dd24552013-04-25 12:55:01 -07004989static void i9xx_pfit_enable(struct intel_crtc *crtc)
4990{
4991 struct drm_device *dev = crtc->base.dev;
4992 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004993 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004994
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004995 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004996 return;
4997
Daniel Vetterc0b03412013-05-28 12:05:54 +02004998 /*
4999 * The panel fitter should only be adjusted whilst the pipe is disabled,
5000 * according to register description and PRM.
5001 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005002 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5003 assert_pipe_disabled(dev_priv, crtc->pipe);
5004
Jesse Barnesb074cec2013-04-25 12:55:02 -07005005 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5006 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005007
5008 /* Border color in case we don't scale up to the full screen. Black by
5009 * default, change to something else for debugging. */
5010 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005011}
5012
Dave Airlied05410f2014-06-05 13:22:59 +10005013static enum intel_display_power_domain port_to_power_domain(enum port port)
5014{
5015 switch (port) {
5016 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005017 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005018 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005019 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005020 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005021 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005022 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005023 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005024 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005025 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005026 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005027 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005028 return POWER_DOMAIN_PORT_OTHER;
5029 }
5030}
5031
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005032static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5033{
5034 switch (port) {
5035 case PORT_A:
5036 return POWER_DOMAIN_AUX_A;
5037 case PORT_B:
5038 return POWER_DOMAIN_AUX_B;
5039 case PORT_C:
5040 return POWER_DOMAIN_AUX_C;
5041 case PORT_D:
5042 return POWER_DOMAIN_AUX_D;
5043 case PORT_E:
5044 /* FIXME: Check VBT for actual wiring of PORT E */
5045 return POWER_DOMAIN_AUX_D;
5046 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005047 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005048 return POWER_DOMAIN_AUX_A;
5049 }
5050}
5051
Imre Deak319be8a2014-03-04 19:22:57 +02005052enum intel_display_power_domain
5053intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005054{
Imre Deak319be8a2014-03-04 19:22:57 +02005055 struct drm_device *dev = intel_encoder->base.dev;
5056 struct intel_digital_port *intel_dig_port;
5057
5058 switch (intel_encoder->type) {
5059 case INTEL_OUTPUT_UNKNOWN:
5060 /* Only DDI platforms should ever use this output type */
5061 WARN_ON_ONCE(!HAS_DDI(dev));
5062 case INTEL_OUTPUT_DISPLAYPORT:
5063 case INTEL_OUTPUT_HDMI:
5064 case INTEL_OUTPUT_EDP:
5065 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005066 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005067 case INTEL_OUTPUT_DP_MST:
5068 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5069 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005070 case INTEL_OUTPUT_ANALOG:
5071 return POWER_DOMAIN_PORT_CRT;
5072 case INTEL_OUTPUT_DSI:
5073 return POWER_DOMAIN_PORT_DSI;
5074 default:
5075 return POWER_DOMAIN_PORT_OTHER;
5076 }
5077}
5078
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005079enum intel_display_power_domain
5080intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5081{
5082 struct drm_device *dev = intel_encoder->base.dev;
5083 struct intel_digital_port *intel_dig_port;
5084
5085 switch (intel_encoder->type) {
5086 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005087 case INTEL_OUTPUT_HDMI:
5088 /*
5089 * Only DDI platforms should ever use these output types.
5090 * We can get here after the HDMI detect code has already set
5091 * the type of the shared encoder. Since we can't be sure
5092 * what's the status of the given connectors, play safe and
5093 * run the DP detection too.
5094 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005095 WARN_ON_ONCE(!HAS_DDI(dev));
5096 case INTEL_OUTPUT_DISPLAYPORT:
5097 case INTEL_OUTPUT_EDP:
5098 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5099 return port_to_aux_power_domain(intel_dig_port->port);
5100 case INTEL_OUTPUT_DP_MST:
5101 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5102 return port_to_aux_power_domain(intel_dig_port->port);
5103 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005104 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005105 return POWER_DOMAIN_AUX_A;
5106 }
5107}
5108
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005109static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5110 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005111{
5112 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005113 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5115 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005116 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005117 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005118
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005119 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005120 return 0;
5121
Imre Deak77d22dc2014-03-05 16:20:52 +02005122 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5123 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005124 if (crtc_state->pch_pfit.enabled ||
5125 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005126 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5127
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005128 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5129 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5130
Imre Deak319be8a2014-03-04 19:22:57 +02005131 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005132 }
Imre Deak319be8a2014-03-04 19:22:57 +02005133
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005134 if (crtc_state->shared_dpll)
5135 mask |= BIT(POWER_DOMAIN_PLLS);
5136
Imre Deak77d22dc2014-03-05 16:20:52 +02005137 return mask;
5138}
5139
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005140static unsigned long
5141modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5142 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005143{
5144 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5146 enum intel_display_power_domain domain;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02005147 unsigned long domains, new_domains, old_domains, ms_domain = 0;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005148
5149 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005150 intel_crtc->enabled_power_domains = new_domains =
5151 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005152
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02005153 if (needs_modeset(&crtc_state->base))
5154 ms_domain = BIT(POWER_DOMAIN_MODESET);
5155
5156 domains = (new_domains & ~old_domains) | ms_domain;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005157
5158 for_each_power_domain(domain, domains)
5159 intel_display_power_get(dev_priv, domain);
5160
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02005161 return (old_domains & ~new_domains) | ms_domain;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005162}
5163
5164static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5165 unsigned long domains)
5166{
5167 enum intel_display_power_domain domain;
5168
5169 for_each_power_domain(domain, domains)
5170 intel_display_power_put(dev_priv, domain);
5171}
5172
Mika Kaholaadafdc62015-08-18 14:36:59 +03005173static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5174{
5175 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5176
5177 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5178 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5179 return max_cdclk_freq;
5180 else if (IS_CHERRYVIEW(dev_priv))
5181 return max_cdclk_freq*95/100;
5182 else if (INTEL_INFO(dev_priv)->gen < 4)
5183 return 2*max_cdclk_freq*90/100;
5184 else
5185 return max_cdclk_freq*90/100;
5186}
5187
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005188static void intel_update_max_cdclk(struct drm_device *dev)
5189{
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005192 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005193 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5194
5195 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5196 dev_priv->max_cdclk_freq = 675000;
5197 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5198 dev_priv->max_cdclk_freq = 540000;
5199 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5200 dev_priv->max_cdclk_freq = 450000;
5201 else
5202 dev_priv->max_cdclk_freq = 337500;
Matt Roper281c1142016-04-05 14:37:19 -07005203 } else if (IS_BROXTON(dev)) {
5204 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005205 } else if (IS_BROADWELL(dev)) {
5206 /*
5207 * FIXME with extra cooling we can allow
5208 * 540 MHz for ULX and 675 Mhz for ULT.
5209 * How can we know if extra cooling is
5210 * available? PCI ID, VTB, something else?
5211 */
5212 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5213 dev_priv->max_cdclk_freq = 450000;
5214 else if (IS_BDW_ULX(dev))
5215 dev_priv->max_cdclk_freq = 450000;
5216 else if (IS_BDW_ULT(dev))
5217 dev_priv->max_cdclk_freq = 540000;
5218 else
5219 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005220 } else if (IS_CHERRYVIEW(dev)) {
5221 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005222 } else if (IS_VALLEYVIEW(dev)) {
5223 dev_priv->max_cdclk_freq = 400000;
5224 } else {
5225 /* otherwise assume cdclk is fixed */
5226 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5227 }
5228
Mika Kaholaadafdc62015-08-18 14:36:59 +03005229 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5230
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005231 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5232 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005233
5234 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5235 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005236}
5237
5238static void intel_update_cdclk(struct drm_device *dev)
5239{
5240 struct drm_i915_private *dev_priv = dev->dev_private;
5241
5242 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5243 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5244 dev_priv->cdclk_freq);
5245
5246 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005247 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5248 * Programmng [sic] note: bit[9:2] should be programmed to the number
5249 * of cdclk that generates 4MHz reference clock freq which is used to
5250 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005251 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005252 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005253 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005254
5255 if (dev_priv->max_cdclk_freq == 0)
5256 intel_update_max_cdclk(dev);
5257}
5258
Ville Syrjälä92891e42016-05-11 22:44:45 +03005259/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5260static int skl_cdclk_decimal(int cdclk)
5261{
5262 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5263}
5264
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005265static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305266{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305267 uint32_t divider;
5268 uint32_t ratio;
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005269 uint32_t current_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305270 int ret;
5271
5272 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005273 switch (cdclk) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305274 case 144000:
5275 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5276 ratio = BXT_DE_PLL_RATIO(60);
5277 break;
5278 case 288000:
5279 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5280 ratio = BXT_DE_PLL_RATIO(60);
5281 break;
5282 case 384000:
5283 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5284 ratio = BXT_DE_PLL_RATIO(60);
5285 break;
5286 case 576000:
5287 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5288 ratio = BXT_DE_PLL_RATIO(60);
5289 break;
5290 case 624000:
5291 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5292 ratio = BXT_DE_PLL_RATIO(65);
5293 break;
5294 case 19200:
5295 /*
5296 * Bypass frequency with DE PLL disabled. Init ratio, divider
5297 * to suppress GCC warning.
5298 */
5299 ratio = 0;
5300 divider = 0;
5301 break;
5302 default:
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005303 DRM_ERROR("unsupported CDCLK freq %d", cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305304
5305 return;
5306 }
5307
5308 mutex_lock(&dev_priv->rps.hw_lock);
5309 /* Inform power controller of upcoming frequency change */
5310 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5311 0x80000000);
5312 mutex_unlock(&dev_priv->rps.hw_lock);
5313
5314 if (ret) {
5315 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005316 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305317 return;
5318 }
5319
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005320 current_cdclk = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305321 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005322 current_cdclk = current_cdclk * 500 + 1000;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305323
5324 /*
5325 * DE PLL has to be disabled when
5326 * - setting to 19.2MHz (bypass, PLL isn't used)
5327 * - before setting to 624MHz (PLL needs toggling)
5328 * - before setting to any frequency from 624MHz (PLL needs toggling)
5329 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005330 if (cdclk == 19200 || cdclk == 624000 ||
5331 current_cdclk == 624000) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305332 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5333 /* Timeout 200us */
5334 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5335 1))
5336 DRM_ERROR("timout waiting for DE PLL unlock\n");
5337 }
5338
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005339 if (cdclk != 19200) {
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305340 uint32_t val;
5341
5342 val = I915_READ(BXT_DE_PLL_CTL);
5343 val &= ~BXT_DE_PLL_RATIO_MASK;
5344 val |= ratio;
5345 I915_WRITE(BXT_DE_PLL_CTL, val);
5346
5347 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5348 /* Timeout 200us */
5349 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5350 DRM_ERROR("timeout waiting for DE PLL lock\n");
5351
Ville Syrjäläb8e75702016-05-11 22:44:52 +03005352 val = divider | skl_cdclk_decimal(cdclk);
Ville Syrjälä7fe62752016-05-11 22:44:51 +03005353 /*
5354 * FIXME if only the cd2x divider needs changing, it could be done
5355 * without shutting off the pipe (if only one pipe is active).
5356 */
5357 val |= BXT_CDCLK_CD2X_PIPE_NONE;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305358 /*
5359 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5360 * enable otherwise.
5361 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005362 if (cdclk >= 500000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305363 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305364 I915_WRITE(CDCLK_CTL, val);
5365 }
5366
5367 mutex_lock(&dev_priv->rps.hw_lock);
5368 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005369 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305370 mutex_unlock(&dev_priv->rps.hw_lock);
5371
5372 if (ret) {
5373 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005374 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305375 return;
5376 }
5377
Imre Deakc6c46962016-04-01 16:02:40 +03005378 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305379}
5380
Imre Deakc2e001e2016-04-01 16:02:43 +03005381static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5382{
5383 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5384 return false;
5385
5386 /* TODO: Check for a valid CDCLK rate */
5387
5388 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5389 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5390
5391 return false;
5392 }
5393
5394 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5395 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5396
5397 return false;
5398 }
5399
5400 return true;
5401}
5402
Imre Deakadc7f042016-04-04 17:27:10 +03005403bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5404{
5405 return broxton_cdclk_is_enabled(dev_priv);
5406}
5407
Imre Deakc6c46962016-04-01 16:02:40 +03005408void broxton_init_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305409{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305410 /* check if cd clock is enabled */
Imre Deakc2e001e2016-04-01 16:02:43 +03005411 if (broxton_cdclk_is_enabled(dev_priv)) {
5412 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305413 return;
5414 }
5415
Imre Deakc2e001e2016-04-01 16:02:43 +03005416 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5417
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305418 /*
5419 * FIXME:
5420 * - The initial CDCLK needs to be read from VBT.
5421 * Need to make this change after VBT has changes for BXT.
5422 * - check if setting the max (or any) cdclk freq is really necessary
5423 * here, it belongs to modeset time
5424 */
Imre Deakc6c46962016-04-01 16:02:40 +03005425 broxton_set_cdclk(dev_priv, 624000);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305426
5427 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005428 POSTING_READ(DBUF_CTL);
5429
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305430 udelay(10);
5431
5432 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5433 DRM_ERROR("DBuf power enable timeout!\n");
5434}
5435
Imre Deakc6c46962016-04-01 16:02:40 +03005436void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305437{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305438 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005439 POSTING_READ(DBUF_CTL);
5440
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305441 udelay(10);
5442
5443 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5444 DRM_ERROR("DBuf power disable timeout!\n");
5445
5446 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
Imre Deakc6c46962016-04-01 16:02:40 +03005447 broxton_set_cdclk(dev_priv, 19200);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305448}
5449
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005450static const struct skl_cdclk_entry {
5451 unsigned int freq;
5452 unsigned int vco;
5453} skl_cdclk_frequencies[] = {
5454 { .freq = 308570, .vco = 8640 },
5455 { .freq = 337500, .vco = 8100 },
5456 { .freq = 432000, .vco = 8640 },
5457 { .freq = 450000, .vco = 8100 },
5458 { .freq = 540000, .vco = 8100 },
5459 { .freq = 617140, .vco = 8640 },
5460 { .freq = 675000, .vco = 8100 },
5461};
5462
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005463static unsigned int skl_cdclk_get_vco(unsigned int freq)
5464{
5465 unsigned int i;
5466
5467 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5468 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5469
5470 if (e->freq == freq)
5471 return e->vco;
5472 }
5473
5474 return 8100;
5475}
5476
5477static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005478skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005479{
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005480 int min_cdclk;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005481 u32 val;
5482
5483 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005484 if (vco == 8640)
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005485 min_cdclk = 308570;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005486 else
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005487 min_cdclk = 337500;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005488
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005489 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005490 I915_WRITE(CDCLK_CTL, val);
5491 POSTING_READ(CDCLK_CTL);
5492
5493 /*
5494 * We always enable DPLL0 with the lowest link rate possible, but still
5495 * taking into account the VCO required to operate the eDP panel at the
5496 * desired frequency. The usual DP link rates operate with a VCO of
5497 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5498 * The modeset code is responsible for the selection of the exact link
5499 * rate later on, with the constraint of choosing a frequency that
5500 * works with required_vco.
5501 */
5502 val = I915_READ(DPLL_CTRL1);
5503
5504 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5505 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5506 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005507 if (vco == 8640)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005508 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5509 SKL_DPLL0);
5510 else
5511 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5512 SKL_DPLL0);
5513
5514 I915_WRITE(DPLL_CTRL1, val);
5515 POSTING_READ(DPLL_CTRL1);
5516
5517 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5518
5519 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5520 DRM_ERROR("DPLL0 not locked\n");
5521}
5522
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005523static void
5524skl_dpll0_disable(struct drm_i915_private *dev_priv)
5525{
5526 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5527 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5528 DRM_ERROR("Couldn't disable DPLL0\n");
5529}
5530
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005531static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5532{
5533 int ret;
5534 u32 val;
5535
5536 /* inform PCU we want to change CDCLK */
5537 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5538 mutex_lock(&dev_priv->rps.hw_lock);
5539 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5540 mutex_unlock(&dev_priv->rps.hw_lock);
5541
5542 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5543}
5544
5545static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5546{
5547 unsigned int i;
5548
5549 for (i = 0; i < 15; i++) {
5550 if (skl_cdclk_pcu_ready(dev_priv))
5551 return true;
5552 udelay(10);
5553 }
5554
5555 return false;
5556}
5557
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005558static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005559{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005560 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005561 u32 freq_select, pcu_ack;
5562
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005563 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005564
5565 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5566 DRM_ERROR("failed to inform PCU about cdclk change\n");
5567 return;
5568 }
5569
5570 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005571 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005572 case 450000:
5573 case 432000:
5574 freq_select = CDCLK_FREQ_450_432;
5575 pcu_ack = 1;
5576 break;
5577 case 540000:
5578 freq_select = CDCLK_FREQ_540;
5579 pcu_ack = 2;
5580 break;
5581 case 308570:
5582 case 337500:
5583 default:
5584 freq_select = CDCLK_FREQ_337_308;
5585 pcu_ack = 0;
5586 break;
5587 case 617140:
5588 case 675000:
5589 freq_select = CDCLK_FREQ_675_617;
5590 pcu_ack = 3;
5591 break;
5592 }
5593
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005594 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005595 POSTING_READ(CDCLK_CTL);
5596
5597 /* inform PCU of the change */
5598 mutex_lock(&dev_priv->rps.hw_lock);
5599 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5600 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005601
5602 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005603}
5604
5605void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5606{
5607 /* disable DBUF power */
5608 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5609 POSTING_READ(DBUF_CTL);
5610
5611 udelay(10);
5612
5613 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5614 DRM_ERROR("DBuf power disable timeout\n");
5615
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005616 skl_dpll0_disable(dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005617}
5618
5619void skl_init_cdclk(struct drm_i915_private *dev_priv)
5620{
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005621 unsigned int vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005622
Gary Wang39d9b852015-08-28 16:40:34 +08005623 /* DPLL0 not enabled (happens on early BIOS versions) */
5624 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5625 /* enable DPLL0 */
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005626 vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5627 skl_dpll0_enable(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005628 }
5629
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005630 /* set CDCLK to the frequency the BIOS chose */
5631 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5632
5633 /* enable DBUF power */
5634 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5635 POSTING_READ(DBUF_CTL);
5636
5637 udelay(10);
5638
5639 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5640 DRM_ERROR("DBuf power enable timeout\n");
5641}
5642
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305643int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5644{
5645 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5646 uint32_t cdctl = I915_READ(CDCLK_CTL);
5647 int freq = dev_priv->skl_boot_cdclk;
5648
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305649 /*
5650 * check if the pre-os intialized the display
5651 * There is SWF18 scratchpad register defined which is set by the
5652 * pre-os which can be used by the OS drivers to check the status
5653 */
5654 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5655 goto sanitize;
5656
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305657 /* Is PLL enabled and locked ? */
5658 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5659 goto sanitize;
5660
5661 /* DPLL okay; verify the cdclock
5662 *
5663 * Noticed in some instances that the freq selection is correct but
5664 * decimal part is programmed wrong from BIOS where pre-os does not
5665 * enable display. Verify the same as well.
5666 */
5667 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5668 /* All well; nothing to sanitize */
5669 return false;
5670sanitize:
5671 /*
5672 * As of now initialize with max cdclk till
5673 * we get dynamic cdclk support
5674 * */
5675 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5676 skl_init_cdclk(dev_priv);
5677
5678 /* we did have to sanitize */
5679 return true;
5680}
5681
Jesse Barnes30a970c2013-11-04 13:48:12 -08005682/* Adjust CDclk dividers to allow high res or save power if possible */
5683static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5684{
5685 struct drm_i915_private *dev_priv = dev->dev_private;
5686 u32 val, cmd;
5687
Vandana Kannan164dfd22014-11-24 13:37:41 +05305688 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5689 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005690
Ville Syrjälädfcab172014-06-13 13:37:47 +03005691 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005692 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005693 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005694 cmd = 1;
5695 else
5696 cmd = 0;
5697
5698 mutex_lock(&dev_priv->rps.hw_lock);
5699 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5700 val &= ~DSPFREQGUAR_MASK;
5701 val |= (cmd << DSPFREQGUAR_SHIFT);
5702 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5703 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5704 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5705 50)) {
5706 DRM_ERROR("timed out waiting for CDclk change\n");
5707 }
5708 mutex_unlock(&dev_priv->rps.hw_lock);
5709
Ville Syrjälä54433e92015-05-26 20:42:31 +03005710 mutex_lock(&dev_priv->sb_lock);
5711
Ville Syrjälädfcab172014-06-13 13:37:47 +03005712 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005713 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005714
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005715 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005716
Jesse Barnes30a970c2013-11-04 13:48:12 -08005717 /* adjust cdclk divider */
5718 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005719 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005720 val |= divider;
5721 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005722
5723 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005724 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005725 50))
5726 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005727 }
5728
Jesse Barnes30a970c2013-11-04 13:48:12 -08005729 /* adjust self-refresh exit latency value */
5730 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5731 val &= ~0x7f;
5732
5733 /*
5734 * For high bandwidth configs, we set a higher latency in the bunit
5735 * so that the core display fetch happens in time to avoid underruns.
5736 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005737 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005738 val |= 4500 / 250; /* 4.5 usec */
5739 else
5740 val |= 3000 / 250; /* 3.0 usec */
5741 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005742
Ville Syrjäläa5805162015-05-26 20:42:30 +03005743 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005744
Ville Syrjäläb6283052015-06-03 15:45:07 +03005745 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746}
5747
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005748static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5749{
5750 struct drm_i915_private *dev_priv = dev->dev_private;
5751 u32 val, cmd;
5752
Vandana Kannan164dfd22014-11-24 13:37:41 +05305753 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5754 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005755
5756 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005757 case 333333:
5758 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005759 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005760 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005761 break;
5762 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005763 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005764 return;
5765 }
5766
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005767 /*
5768 * Specs are full of misinformation, but testing on actual
5769 * hardware has shown that we just need to write the desired
5770 * CCK divider into the Punit register.
5771 */
5772 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5773
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005774 mutex_lock(&dev_priv->rps.hw_lock);
5775 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5776 val &= ~DSPFREQGUAR_MASK_CHV;
5777 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5778 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5779 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5780 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5781 50)) {
5782 DRM_ERROR("timed out waiting for CDclk change\n");
5783 }
5784 mutex_unlock(&dev_priv->rps.hw_lock);
5785
Ville Syrjäläb6283052015-06-03 15:45:07 +03005786 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005787}
5788
Jesse Barnes30a970c2013-11-04 13:48:12 -08005789static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5790 int max_pixclk)
5791{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005792 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005793 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005794
Jesse Barnes30a970c2013-11-04 13:48:12 -08005795 /*
5796 * Really only a few cases to deal with, as only 4 CDclks are supported:
5797 * 200MHz
5798 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005799 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005800 * 400MHz (VLV only)
5801 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5802 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005803 *
5804 * We seem to get an unstable or solid color picture at 200MHz.
5805 * Not sure what's wrong. For now use 200MHz only when all pipes
5806 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005807 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005808 if (!IS_CHERRYVIEW(dev_priv) &&
5809 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005810 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005811 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005812 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005813 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005814 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005815 else
5816 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005817}
5818
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005819static int broxton_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005820{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305821 /*
5822 * FIXME:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305823 * - set 19.2MHz bypass frequency if there are no active pipes
5824 */
Ville Syrjälä760e1472016-05-11 22:44:46 +03005825 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305826 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005827 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305828 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005829 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305830 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03005831 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305832 return 288000;
5833 else
5834 return 144000;
5835}
5836
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005837/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005838static int intel_mode_max_pixclk(struct drm_device *dev,
5839 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005840{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005841 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5842 struct drm_i915_private *dev_priv = dev->dev_private;
5843 struct drm_crtc *crtc;
5844 struct drm_crtc_state *crtc_state;
5845 unsigned max_pixclk = 0, i;
5846 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005847
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005848 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5849 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005850
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005851 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5852 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005853
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005854 if (crtc_state->enable)
5855 pixclk = crtc_state->adjusted_mode.crtc_clock;
5856
5857 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005858 }
5859
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005860 for_each_pipe(dev_priv, pipe)
5861 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5862
Jesse Barnes30a970c2013-11-04 13:48:12 -08005863 return max_pixclk;
5864}
5865
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005866static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005867{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005868 struct drm_device *dev = state->dev;
5869 struct drm_i915_private *dev_priv = dev->dev_private;
5870 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005871 struct intel_atomic_state *intel_state =
5872 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005873
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005874 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005875 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305876
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005877 if (!intel_state->active_crtcs)
5878 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5879
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005880 return 0;
5881}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005882
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005883static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5884{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03005885 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005886 struct intel_atomic_state *intel_state =
5887 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005888
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005889 intel_state->cdclk = intel_state->dev_cdclk =
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005890 broxton_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005891
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005892 if (!intel_state->active_crtcs)
Ville Syrjäläc44deb62016-05-11 22:44:43 +03005893 intel_state->dev_cdclk = broxton_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005894
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005895 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005896}
5897
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005898static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5899{
5900 unsigned int credits, default_credits;
5901
5902 if (IS_CHERRYVIEW(dev_priv))
5903 default_credits = PFI_CREDIT(12);
5904 else
5905 default_credits = PFI_CREDIT(8);
5906
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005907 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005908 /* CHV suggested value is 31 or 63 */
5909 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005910 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005911 else
5912 credits = PFI_CREDIT(15);
5913 } else {
5914 credits = default_credits;
5915 }
5916
5917 /*
5918 * WA - write default credits before re-programming
5919 * FIXME: should we also set the resend bit here?
5920 */
5921 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5922 default_credits);
5923
5924 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5925 credits | PFI_CREDIT_RESEND);
5926
5927 /*
5928 * FIXME is this guaranteed to clear
5929 * immediately or should we poll for it?
5930 */
5931 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5932}
5933
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005934static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005935{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005936 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005937 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005938 struct intel_atomic_state *old_intel_state =
5939 to_intel_atomic_state(old_state);
5940 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005942 /*
5943 * FIXME: We can end up here with all power domains off, yet
5944 * with a CDCLK frequency other than the minimum. To account
5945 * for this take the PIPE-A power domain, which covers the HW
5946 * blocks needed for the following programming. This can be
5947 * removed once it's guaranteed that we get here either with
5948 * the minimum CDCLK set, or the required power domains
5949 * enabled.
5950 */
5951 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005952
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005953 if (IS_CHERRYVIEW(dev))
5954 cherryview_set_cdclk(dev, req_cdclk);
5955 else
5956 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005957
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005958 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005959
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005960 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005961}
5962
Jesse Barnes89b667f2013-04-18 14:51:36 -07005963static void valleyview_crtc_enable(struct drm_crtc *crtc)
5964{
5965 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005966 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5968 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005969 struct intel_crtc_state *pipe_config =
5970 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005971 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005972
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005973 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005974 return;
5975
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005976 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305977 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005978
5979 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005980 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005981
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005982 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5983 struct drm_i915_private *dev_priv = dev->dev_private;
5984
5985 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5986 I915_WRITE(CHV_CANVAS(pipe), 0);
5987 }
5988
Daniel Vetter5b18e572014-04-24 23:55:06 +02005989 i9xx_set_pipeconf(intel_crtc);
5990
Jesse Barnes89b667f2013-04-18 14:51:36 -07005991 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005992
Daniel Vettera72e4c92014-09-30 10:56:47 +02005993 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005994
Jesse Barnes89b667f2013-04-18 14:51:36 -07005995 for_each_encoder_on_crtc(dev, crtc, encoder)
5996 if (encoder->pre_pll_enable)
5997 encoder->pre_pll_enable(encoder);
5998
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005999 if (IS_CHERRYVIEW(dev)) {
6000 chv_prepare_pll(intel_crtc, intel_crtc->config);
6001 chv_enable_pll(intel_crtc, intel_crtc->config);
6002 } else {
6003 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6004 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006005 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006006
6007 for_each_encoder_on_crtc(dev, crtc, encoder)
6008 if (encoder->pre_enable)
6009 encoder->pre_enable(encoder);
6010
Jesse Barnes2dd24552013-04-25 12:55:01 -07006011 i9xx_pfit_enable(intel_crtc);
6012
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006013 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006014
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006015 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006016 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006017
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006018 assert_vblank_disabled(crtc);
6019 drm_crtc_vblank_on(crtc);
6020
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006021 for_each_encoder_on_crtc(dev, crtc, encoder)
6022 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006023}
6024
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006025static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6026{
6027 struct drm_device *dev = crtc->base.dev;
6028 struct drm_i915_private *dev_priv = dev->dev_private;
6029
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006030 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6031 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006032}
6033
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006034static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006035{
6036 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006037 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006039 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006040 struct intel_crtc_state *pipe_config =
6041 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006042 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006043
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006044 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006045 return;
6046
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006047 i9xx_set_pll_dividers(intel_crtc);
6048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006049 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306050 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006051
6052 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006053 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006054
Daniel Vetter5b18e572014-04-24 23:55:06 +02006055 i9xx_set_pipeconf(intel_crtc);
6056
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006057 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006058
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006059 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006060 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006061
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006062 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006063 if (encoder->pre_enable)
6064 encoder->pre_enable(encoder);
6065
Daniel Vetterf6736a12013-06-05 13:34:30 +02006066 i9xx_enable_pll(intel_crtc);
6067
Jesse Barnes2dd24552013-04-25 12:55:01 -07006068 i9xx_pfit_enable(intel_crtc);
6069
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006070 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006071
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006072 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006073 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006074
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006075 assert_vblank_disabled(crtc);
6076 drm_crtc_vblank_on(crtc);
6077
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006078 for_each_encoder_on_crtc(dev, crtc, encoder)
6079 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006080}
6081
Daniel Vetter87476d62013-04-11 16:29:06 +02006082static void i9xx_pfit_disable(struct intel_crtc *crtc)
6083{
6084 struct drm_device *dev = crtc->base.dev;
6085 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006086
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006087 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006088 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006089
6090 assert_pipe_disabled(dev_priv, crtc->pipe);
6091
Daniel Vetter328d8e82013-05-08 10:36:31 +02006092 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6093 I915_READ(PFIT_CONTROL));
6094 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006095}
6096
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006097static void i9xx_crtc_disable(struct drm_crtc *crtc)
6098{
6099 struct drm_device *dev = crtc->dev;
6100 struct drm_i915_private *dev_priv = dev->dev_private;
6101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006102 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006103 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006104
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006105 /*
6106 * On gen2 planes are double buffered but the pipe isn't, so we must
6107 * wait for planes to fully turn off before disabling the pipe.
6108 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006109 if (IS_GEN2(dev))
6110 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006111
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006112 for_each_encoder_on_crtc(dev, crtc, encoder)
6113 encoder->disable(encoder);
6114
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006115 drm_crtc_vblank_off(crtc);
6116 assert_vblank_disabled(crtc);
6117
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006118 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006119
Daniel Vetter87476d62013-04-11 16:29:06 +02006120 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006121
Jesse Barnes89b667f2013-04-18 14:51:36 -07006122 for_each_encoder_on_crtc(dev, crtc, encoder)
6123 if (encoder->post_disable)
6124 encoder->post_disable(encoder);
6125
Jani Nikulaa65347b2015-11-27 12:21:46 +02006126 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006127 if (IS_CHERRYVIEW(dev))
6128 chv_disable_pll(dev_priv, pipe);
6129 else if (IS_VALLEYVIEW(dev))
6130 vlv_disable_pll(dev_priv, pipe);
6131 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006132 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006133 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006134
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006135 for_each_encoder_on_crtc(dev, crtc, encoder)
6136 if (encoder->post_pll_disable)
6137 encoder->post_pll_disable(encoder);
6138
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006139 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006140 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006141}
6142
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006143static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006144{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006145 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006147 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006148 enum intel_display_power_domain domain;
6149 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006150
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006151 if (!intel_crtc->active)
6152 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006153
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006154 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorst68858432016-05-17 15:07:52 +02006155 WARN_ON(list_empty(&intel_crtc->flip_work));
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006156
Ville Syrjälä2622a082016-03-09 19:07:26 +02006157 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006158
6159 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6160 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006161 }
6162
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006163 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006164
6165 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6166 crtc->base.id);
6167
6168 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6169 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006170 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006171 crtc->enabled = false;
6172 crtc->state->connector_mask = 0;
6173 crtc->state->encoder_mask = 0;
6174
6175 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6176 encoder->base.crtc = NULL;
6177
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006178 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006179 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006180 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006181
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006182 domains = intel_crtc->enabled_power_domains;
6183 for_each_power_domain(domain, domains)
6184 intel_display_power_put(dev_priv, domain);
6185 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006186
6187 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6188 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006189}
6190
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006191/*
6192 * turn all crtc's off, but do not adjust state
6193 * This has to be paired with a call to intel_modeset_setup_hw_state.
6194 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006195int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006196{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006197 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006198 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006199 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006200
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006201 state = drm_atomic_helper_suspend(dev);
6202 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006203 if (ret)
6204 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006205 else
6206 dev_priv->modeset_restore_state = state;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02006207
6208 /*
6209 * Make sure all unpin_work completes before returning.
6210 */
6211 flush_workqueue(dev_priv->wq);
6212
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006213 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006214}
6215
Chris Wilsonea5b2132010-08-04 13:50:23 +01006216void intel_encoder_destroy(struct drm_encoder *encoder)
6217{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006218 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006219
Chris Wilsonea5b2132010-08-04 13:50:23 +01006220 drm_encoder_cleanup(encoder);
6221 kfree(intel_encoder);
6222}
6223
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006224/* Cross check the actual hw state with our own modeset state tracking (and it's
6225 * internal consistency). */
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006226static void intel_connector_verify_state(struct intel_connector *connector,
6227 struct drm_connector_state *conn_state)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006228{
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006229 struct drm_crtc *crtc = conn_state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006230
6231 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6232 connector->base.base.id,
6233 connector->base.name);
6234
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006235 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006236 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006237
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006238 I915_STATE_WARN(!crtc,
6239 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006240
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006241 if (!crtc)
6242 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006243
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006244 I915_STATE_WARN(!crtc->state->active,
6245 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006246
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006247 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006248 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006249
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006250 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006251 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006252
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006253 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006254 "attached encoder crtc differs from connector crtc\n");
6255 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006256 I915_STATE_WARN(crtc && crtc->state->active,
6257 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst03f476e2016-05-17 15:08:00 +02006258 I915_STATE_WARN(!crtc && conn_state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006259 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006260 }
6261}
6262
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006263int intel_connector_init(struct intel_connector *connector)
6264{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006265 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006266
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006267 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006268 return -ENOMEM;
6269
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006270 return 0;
6271}
6272
6273struct intel_connector *intel_connector_alloc(void)
6274{
6275 struct intel_connector *connector;
6276
6277 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6278 if (!connector)
6279 return NULL;
6280
6281 if (intel_connector_init(connector) < 0) {
6282 kfree(connector);
6283 return NULL;
6284 }
6285
6286 return connector;
6287}
6288
Daniel Vetterf0947c32012-07-02 13:10:34 +02006289/* Simple connector->get_hw_state implementation for encoders that support only
6290 * one connector and no cloning and hence the encoder state determines the state
6291 * of the connector. */
6292bool intel_connector_get_hw_state(struct intel_connector *connector)
6293{
Daniel Vetter24929352012-07-02 20:28:59 +02006294 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006295 struct intel_encoder *encoder = connector->encoder;
6296
6297 return encoder->get_hw_state(encoder, &pipe);
6298}
6299
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006300static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006301{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006302 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6303 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006304
6305 return 0;
6306}
6307
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006308static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006309 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006310{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006311 struct drm_atomic_state *state = pipe_config->base.state;
6312 struct intel_crtc *other_crtc;
6313 struct intel_crtc_state *other_crtc_state;
6314
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006315 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6316 pipe_name(pipe), pipe_config->fdi_lanes);
6317 if (pipe_config->fdi_lanes > 4) {
6318 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6319 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006320 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006321 }
6322
Paulo Zanonibafb6552013-11-02 21:07:44 -07006323 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006324 if (pipe_config->fdi_lanes > 2) {
6325 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6326 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006327 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006328 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006329 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006330 }
6331 }
6332
6333 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006334 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006335
6336 /* Ivybridge 3 pipe is really complicated */
6337 switch (pipe) {
6338 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006339 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006340 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006341 if (pipe_config->fdi_lanes <= 2)
6342 return 0;
6343
6344 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6345 other_crtc_state =
6346 intel_atomic_get_crtc_state(state, other_crtc);
6347 if (IS_ERR(other_crtc_state))
6348 return PTR_ERR(other_crtc_state);
6349
6350 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006351 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6352 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006353 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006354 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006355 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006356 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006357 if (pipe_config->fdi_lanes > 2) {
6358 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6359 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006360 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006361 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006362
6363 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6364 other_crtc_state =
6365 intel_atomic_get_crtc_state(state, other_crtc);
6366 if (IS_ERR(other_crtc_state))
6367 return PTR_ERR(other_crtc_state);
6368
6369 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006370 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006371 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006372 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006373 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006374 default:
6375 BUG();
6376 }
6377}
6378
Daniel Vettere29c22c2013-02-21 00:00:16 +01006379#define RETRY 1
6380static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006381 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006382{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006383 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006384 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006385 int lane, link_bw, fdi_dotclock, ret;
6386 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006387
Daniel Vettere29c22c2013-02-21 00:00:16 +01006388retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006389 /* FDI is a binary signal running at ~2.7GHz, encoding
6390 * each output octet as 10 bits. The actual frequency
6391 * is stored as a divider into a 100MHz clock, and the
6392 * mode pixel clock is stored in units of 1KHz.
6393 * Hence the bw of each lane in terms of the mode signal
6394 * is:
6395 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006396 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006397
Damien Lespiau241bfc32013-09-25 16:45:37 +01006398 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006399
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006400 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006401 pipe_config->pipe_bpp);
6402
6403 pipe_config->fdi_lanes = lane;
6404
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006405 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006406 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006407
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006408 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006409 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006410 pipe_config->pipe_bpp -= 2*3;
6411 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6412 pipe_config->pipe_bpp);
6413 needs_recompute = true;
6414 pipe_config->bw_constrained = true;
6415
6416 goto retry;
6417 }
6418
6419 if (needs_recompute)
6420 return RETRY;
6421
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006423}
6424
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006425static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6426 struct intel_crtc_state *pipe_config)
6427{
6428 if (pipe_config->pipe_bpp > 24)
6429 return false;
6430
6431 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006432 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006433 return true;
6434
6435 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006436 * We compare against max which means we must take
6437 * the increased cdclk requirement into account when
6438 * calculating the new cdclk.
6439 *
6440 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006441 */
6442 return ilk_pipe_pixel_rate(pipe_config) <=
6443 dev_priv->max_cdclk_freq * 95 / 100;
6444}
6445
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006446static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006447 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006448{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006449 struct drm_device *dev = crtc->base.dev;
6450 struct drm_i915_private *dev_priv = dev->dev_private;
6451
Jani Nikulad330a952014-01-21 11:24:25 +02006452 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006453 hsw_crtc_supports_ips(crtc) &&
6454 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006455}
6456
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006457static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6458{
6459 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6460
6461 /* GDG double wide on either pipe, otherwise pipe A only */
6462 return INTEL_INFO(dev_priv)->gen < 4 &&
6463 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6464}
6465
Daniel Vettera43f6e02013-06-07 23:10:32 +02006466static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006467 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006468{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006469 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006470 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006471 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006472
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006473 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006474 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006475 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006476
6477 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006478 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006479 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006480 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006481 if (intel_crtc_supports_double_wide(crtc) &&
6482 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006483 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006484 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006485 }
6486
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006487 if (adjusted_mode->crtc_clock > clock_limit) {
6488 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6489 adjusted_mode->crtc_clock, clock_limit,
6490 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006491 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006492 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006493 }
Chris Wilson89749352010-09-12 18:25:19 +01006494
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006495 /*
6496 * Pipe horizontal size must be even in:
6497 * - DVO ganged mode
6498 * - LVDS dual channel mode
6499 * - Double wide pipe
6500 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006501 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006502 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6503 pipe_config->pipe_src_w &= ~1;
6504
Damien Lespiau8693a822013-05-03 18:48:11 +01006505 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6506 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006507 */
6508 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006509 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006510 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006511
Damien Lespiauf5adf942013-06-24 18:29:34 +01006512 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006513 hsw_compute_ips_config(crtc, pipe_config);
6514
Daniel Vetter877d48d2013-04-19 11:24:43 +02006515 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006516 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006517
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006518 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006519}
6520
Ville Syrjälä1652d192015-03-31 14:12:01 +03006521static int skylake_get_display_clock_speed(struct drm_device *dev)
6522{
6523 struct drm_i915_private *dev_priv = to_i915(dev);
6524 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6525 uint32_t cdctl = I915_READ(CDCLK_CTL);
6526 uint32_t linkrate;
6527
Damien Lespiau414355a2015-06-04 18:21:31 +01006528 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006529 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006530
6531 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6532 return 540000;
6533
6534 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006535 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006536
Damien Lespiau71cd8422015-04-30 16:39:17 +01006537 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6538 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006539 /* vco 8640 */
6540 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6541 case CDCLK_FREQ_450_432:
6542 return 432000;
6543 case CDCLK_FREQ_337_308:
6544 return 308570;
6545 case CDCLK_FREQ_675_617:
6546 return 617140;
6547 default:
6548 WARN(1, "Unknown cd freq selection\n");
6549 }
6550 } else {
6551 /* vco 8100 */
6552 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6553 case CDCLK_FREQ_450_432:
6554 return 450000;
6555 case CDCLK_FREQ_337_308:
6556 return 337500;
6557 case CDCLK_FREQ_675_617:
6558 return 675000;
6559 default:
6560 WARN(1, "Unknown cd freq selection\n");
6561 }
6562 }
6563
6564 /* error case, do as if DPLL0 isn't enabled */
6565 return 24000;
6566}
6567
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006568static int broxton_get_display_clock_speed(struct drm_device *dev)
6569{
6570 struct drm_i915_private *dev_priv = to_i915(dev);
6571 uint32_t cdctl = I915_READ(CDCLK_CTL);
6572 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6573 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6574 int cdclk;
6575
6576 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6577 return 19200;
6578
6579 cdclk = 19200 * pll_ratio / 2;
6580
6581 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6582 case BXT_CDCLK_CD2X_DIV_SEL_1:
6583 return cdclk; /* 576MHz or 624MHz */
6584 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6585 return cdclk * 2 / 3; /* 384MHz */
6586 case BXT_CDCLK_CD2X_DIV_SEL_2:
6587 return cdclk / 2; /* 288MHz */
6588 case BXT_CDCLK_CD2X_DIV_SEL_4:
6589 return cdclk / 4; /* 144MHz */
6590 }
6591
6592 /* error case, do as if DE PLL isn't enabled */
6593 return 19200;
6594}
6595
Ville Syrjälä1652d192015-03-31 14:12:01 +03006596static int broadwell_get_display_clock_speed(struct drm_device *dev)
6597{
6598 struct drm_i915_private *dev_priv = dev->dev_private;
6599 uint32_t lcpll = I915_READ(LCPLL_CTL);
6600 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6601
6602 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6603 return 800000;
6604 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6605 return 450000;
6606 else if (freq == LCPLL_CLK_FREQ_450)
6607 return 450000;
6608 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6609 return 540000;
6610 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6611 return 337500;
6612 else
6613 return 675000;
6614}
6615
6616static int haswell_get_display_clock_speed(struct drm_device *dev)
6617{
6618 struct drm_i915_private *dev_priv = dev->dev_private;
6619 uint32_t lcpll = I915_READ(LCPLL_CTL);
6620 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6621
6622 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6623 return 800000;
6624 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6625 return 450000;
6626 else if (freq == LCPLL_CLK_FREQ_450)
6627 return 450000;
6628 else if (IS_HSW_ULT(dev))
6629 return 337500;
6630 else
6631 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006632}
6633
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006634static int valleyview_get_display_clock_speed(struct drm_device *dev)
6635{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006636 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6637 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006638}
6639
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006640static int ilk_get_display_clock_speed(struct drm_device *dev)
6641{
6642 return 450000;
6643}
6644
Jesse Barnese70236a2009-09-21 10:42:27 -07006645static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006646{
Jesse Barnese70236a2009-09-21 10:42:27 -07006647 return 400000;
6648}
Jesse Barnes79e53942008-11-07 14:24:08 -08006649
Jesse Barnese70236a2009-09-21 10:42:27 -07006650static int i915_get_display_clock_speed(struct drm_device *dev)
6651{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006652 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006653}
Jesse Barnes79e53942008-11-07 14:24:08 -08006654
Jesse Barnese70236a2009-09-21 10:42:27 -07006655static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6656{
6657 return 200000;
6658}
Jesse Barnes79e53942008-11-07 14:24:08 -08006659
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006660static int pnv_get_display_clock_speed(struct drm_device *dev)
6661{
6662 u16 gcfgc = 0;
6663
6664 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6665
6666 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6667 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006668 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006669 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006670 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006671 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006672 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006673 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6674 return 200000;
6675 default:
6676 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6677 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006678 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006679 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006680 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006681 }
6682}
6683
Jesse Barnese70236a2009-09-21 10:42:27 -07006684static int i915gm_get_display_clock_speed(struct drm_device *dev)
6685{
6686 u16 gcfgc = 0;
6687
6688 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6689
6690 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006691 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006692 else {
6693 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6694 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006695 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006696 default:
6697 case GC_DISPLAY_CLOCK_190_200_MHZ:
6698 return 190000;
6699 }
6700 }
6701}
Jesse Barnes79e53942008-11-07 14:24:08 -08006702
Jesse Barnese70236a2009-09-21 10:42:27 -07006703static int i865_get_display_clock_speed(struct drm_device *dev)
6704{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006705 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006706}
6707
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006708static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006709{
6710 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006711
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006712 /*
6713 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6714 * encoding is different :(
6715 * FIXME is this the right way to detect 852GM/852GMV?
6716 */
6717 if (dev->pdev->revision == 0x1)
6718 return 133333;
6719
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006720 pci_bus_read_config_word(dev->pdev->bus,
6721 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6722
Jesse Barnese70236a2009-09-21 10:42:27 -07006723 /* Assume that the hardware is in the high speed state. This
6724 * should be the default.
6725 */
6726 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6727 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006728 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006729 case GC_CLOCK_100_200:
6730 return 200000;
6731 case GC_CLOCK_166_250:
6732 return 250000;
6733 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006734 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006735 case GC_CLOCK_133_266:
6736 case GC_CLOCK_133_266_2:
6737 case GC_CLOCK_166_266:
6738 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006739 }
6740
6741 /* Shouldn't happen */
6742 return 0;
6743}
6744
6745static int i830_get_display_clock_speed(struct drm_device *dev)
6746{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006747 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006748}
6749
Ville Syrjälä34edce22015-05-22 11:22:33 +03006750static unsigned int intel_hpll_vco(struct drm_device *dev)
6751{
6752 struct drm_i915_private *dev_priv = dev->dev_private;
6753 static const unsigned int blb_vco[8] = {
6754 [0] = 3200000,
6755 [1] = 4000000,
6756 [2] = 5333333,
6757 [3] = 4800000,
6758 [4] = 6400000,
6759 };
6760 static const unsigned int pnv_vco[8] = {
6761 [0] = 3200000,
6762 [1] = 4000000,
6763 [2] = 5333333,
6764 [3] = 4800000,
6765 [4] = 2666667,
6766 };
6767 static const unsigned int cl_vco[8] = {
6768 [0] = 3200000,
6769 [1] = 4000000,
6770 [2] = 5333333,
6771 [3] = 6400000,
6772 [4] = 3333333,
6773 [5] = 3566667,
6774 [6] = 4266667,
6775 };
6776 static const unsigned int elk_vco[8] = {
6777 [0] = 3200000,
6778 [1] = 4000000,
6779 [2] = 5333333,
6780 [3] = 4800000,
6781 };
6782 static const unsigned int ctg_vco[8] = {
6783 [0] = 3200000,
6784 [1] = 4000000,
6785 [2] = 5333333,
6786 [3] = 6400000,
6787 [4] = 2666667,
6788 [5] = 4266667,
6789 };
6790 const unsigned int *vco_table;
6791 unsigned int vco;
6792 uint8_t tmp = 0;
6793
6794 /* FIXME other chipsets? */
6795 if (IS_GM45(dev))
6796 vco_table = ctg_vco;
6797 else if (IS_G4X(dev))
6798 vco_table = elk_vco;
6799 else if (IS_CRESTLINE(dev))
6800 vco_table = cl_vco;
6801 else if (IS_PINEVIEW(dev))
6802 vco_table = pnv_vco;
6803 else if (IS_G33(dev))
6804 vco_table = blb_vco;
6805 else
6806 return 0;
6807
6808 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6809
6810 vco = vco_table[tmp & 0x7];
6811 if (vco == 0)
6812 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6813 else
6814 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6815
6816 return vco;
6817}
6818
6819static int gm45_get_display_clock_speed(struct drm_device *dev)
6820{
6821 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6822 uint16_t tmp = 0;
6823
6824 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6825
6826 cdclk_sel = (tmp >> 12) & 0x1;
6827
6828 switch (vco) {
6829 case 2666667:
6830 case 4000000:
6831 case 5333333:
6832 return cdclk_sel ? 333333 : 222222;
6833 case 3200000:
6834 return cdclk_sel ? 320000 : 228571;
6835 default:
6836 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6837 return 222222;
6838 }
6839}
6840
6841static int i965gm_get_display_clock_speed(struct drm_device *dev)
6842{
6843 static const uint8_t div_3200[] = { 16, 10, 8 };
6844 static const uint8_t div_4000[] = { 20, 12, 10 };
6845 static const uint8_t div_5333[] = { 24, 16, 14 };
6846 const uint8_t *div_table;
6847 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6848 uint16_t tmp = 0;
6849
6850 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6851
6852 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6853
6854 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6855 goto fail;
6856
6857 switch (vco) {
6858 case 3200000:
6859 div_table = div_3200;
6860 break;
6861 case 4000000:
6862 div_table = div_4000;
6863 break;
6864 case 5333333:
6865 div_table = div_5333;
6866 break;
6867 default:
6868 goto fail;
6869 }
6870
6871 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6872
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006873fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006874 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6875 return 200000;
6876}
6877
6878static int g33_get_display_clock_speed(struct drm_device *dev)
6879{
6880 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6881 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6882 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6883 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6884 const uint8_t *div_table;
6885 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6886 uint16_t tmp = 0;
6887
6888 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6889
6890 cdclk_sel = (tmp >> 4) & 0x7;
6891
6892 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6893 goto fail;
6894
6895 switch (vco) {
6896 case 3200000:
6897 div_table = div_3200;
6898 break;
6899 case 4000000:
6900 div_table = div_4000;
6901 break;
6902 case 4800000:
6903 div_table = div_4800;
6904 break;
6905 case 5333333:
6906 div_table = div_5333;
6907 break;
6908 default:
6909 goto fail;
6910 }
6911
6912 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6913
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006914fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006915 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6916 return 190476;
6917}
6918
Zhenyu Wang2c072452009-06-05 15:38:42 +08006919static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006920intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006921{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006922 while (*num > DATA_LINK_M_N_MASK ||
6923 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006924 *num >>= 1;
6925 *den >>= 1;
6926 }
6927}
6928
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006929static void compute_m_n(unsigned int m, unsigned int n,
6930 uint32_t *ret_m, uint32_t *ret_n)
6931{
6932 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6933 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6934 intel_reduce_m_n_ratio(ret_m, ret_n);
6935}
6936
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006937void
6938intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6939 int pixel_clock, int link_clock,
6940 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006941{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006942 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006943
6944 compute_m_n(bits_per_pixel * pixel_clock,
6945 link_clock * nlanes * 8,
6946 &m_n->gmch_m, &m_n->gmch_n);
6947
6948 compute_m_n(pixel_clock, link_clock,
6949 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006950}
6951
Chris Wilsona7615032011-01-12 17:04:08 +00006952static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6953{
Jani Nikulad330a952014-01-21 11:24:25 +02006954 if (i915.panel_use_ssc >= 0)
6955 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006956 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006957 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006958}
6959
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006960static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006961{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006962 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006963}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006964
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006965static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6966{
6967 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006968}
6969
Daniel Vetterf47709a2013-03-28 10:42:02 +01006970static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006971 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006972 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006973{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006974 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006975 u32 fp, fp2 = 0;
6976
6977 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006978 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006979 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006980 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006981 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006982 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006983 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006984 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006985 }
6986
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006987 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006988
Daniel Vetterf47709a2013-03-28 10:42:02 +01006989 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006990 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006991 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006992 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006993 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006994 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006995 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006996 }
6997}
6998
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006999static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7000 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007001{
7002 u32 reg_val;
7003
7004 /*
7005 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7006 * and set it to a reasonable value instead.
7007 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007008 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007009 reg_val &= 0xffffff00;
7010 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007012
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007013 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007014 reg_val &= 0x8cffffff;
7015 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007016 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007017
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007018 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007019 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007020 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007021
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007022 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007023 reg_val &= 0x00ffffff;
7024 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007025 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007026}
7027
Daniel Vetterb5518422013-05-03 11:49:48 +02007028static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7029 struct intel_link_m_n *m_n)
7030{
7031 struct drm_device *dev = crtc->base.dev;
7032 struct drm_i915_private *dev_priv = dev->dev_private;
7033 int pipe = crtc->pipe;
7034
Daniel Vettere3b95f12013-05-03 11:49:49 +02007035 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7036 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7037 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7038 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007039}
7040
7041static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007042 struct intel_link_m_n *m_n,
7043 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007044{
7045 struct drm_device *dev = crtc->base.dev;
7046 struct drm_i915_private *dev_priv = dev->dev_private;
7047 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007048 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007049
7050 if (INTEL_INFO(dev)->gen >= 5) {
7051 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7052 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7053 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7054 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007055 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7056 * for gen < 8) and if DRRS is supported (to make sure the
7057 * registers are not unnecessarily accessed).
7058 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307059 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007060 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007061 I915_WRITE(PIPE_DATA_M2(transcoder),
7062 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7063 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7064 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7065 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7066 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007067 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007068 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7069 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7070 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7071 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007072 }
7073}
7074
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307075void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007076{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307077 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7078
7079 if (m_n == M1_N1) {
7080 dp_m_n = &crtc->config->dp_m_n;
7081 dp_m2_n2 = &crtc->config->dp_m2_n2;
7082 } else if (m_n == M2_N2) {
7083
7084 /*
7085 * M2_N2 registers are not supported. Hence m2_n2 divider value
7086 * needs to be programmed into M1_N1.
7087 */
7088 dp_m_n = &crtc->config->dp_m2_n2;
7089 } else {
7090 DRM_ERROR("Unsupported divider value\n");
7091 return;
7092 }
7093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007094 if (crtc->config->has_pch_encoder)
7095 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007096 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307097 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007098}
7099
Daniel Vetter251ac862015-06-18 10:30:24 +02007100static void vlv_compute_dpll(struct intel_crtc *crtc,
7101 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007102{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007103 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007104 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007105 if (crtc->pipe != PIPE_A)
7106 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007107
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007108 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007109 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007110 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7111 DPLL_EXT_BUFFER_ENABLE_VLV;
7112
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007113 pipe_config->dpll_hw_state.dpll_md =
7114 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7115}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007116
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007117static void chv_compute_dpll(struct intel_crtc *crtc,
7118 struct intel_crtc_state *pipe_config)
7119{
7120 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007121 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007122 if (crtc->pipe != PIPE_A)
7123 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7124
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007125 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007126 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007127 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7128
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007129 pipe_config->dpll_hw_state.dpll_md =
7130 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007131}
7132
Ville Syrjäläd288f652014-10-28 13:20:22 +02007133static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007134 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007135{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007136 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007137 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007138 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007139 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007140 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007141 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007142
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007143 /* Enable Refclk */
7144 I915_WRITE(DPLL(pipe),
7145 pipe_config->dpll_hw_state.dpll &
7146 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7147
7148 /* No need to actually set up the DPLL with DSI */
7149 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7150 return;
7151
Ville Syrjäläa5805162015-05-26 20:42:30 +03007152 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007153
Ville Syrjäläd288f652014-10-28 13:20:22 +02007154 bestn = pipe_config->dpll.n;
7155 bestm1 = pipe_config->dpll.m1;
7156 bestm2 = pipe_config->dpll.m2;
7157 bestp1 = pipe_config->dpll.p1;
7158 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007159
Jesse Barnes89b667f2013-04-18 14:51:36 -07007160 /* See eDP HDMI DPIO driver vbios notes doc */
7161
7162 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007163 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007164 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007165
7166 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007167 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007168
7169 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007170 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007171 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007172 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007173
7174 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007175 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007176
7177 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007178 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7179 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7180 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007181 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007182
7183 /*
7184 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7185 * but we don't support that).
7186 * Note: don't use the DAC post divider as it seems unstable.
7187 */
7188 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007189 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007190
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007191 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007192 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007193
Jesse Barnes89b667f2013-04-18 14:51:36 -07007194 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007195 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007196 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7197 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007198 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007199 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007200 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007201 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007202 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007203
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007204 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007205 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007206 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007207 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007208 0x0df40000);
7209 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007210 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007211 0x0df70000);
7212 } else { /* HDMI or VGA */
7213 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007214 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007215 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007216 0x0df70000);
7217 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007218 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007219 0x0df40000);
7220 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007221
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007222 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007223 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007224 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7225 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007226 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007227 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007228
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007229 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007230 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007231}
7232
Ville Syrjäläd288f652014-10-28 13:20:22 +02007233static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007234 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007235{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007236 struct drm_device *dev = crtc->base.dev;
7237 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007238 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007239 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307240 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007241 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307242 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307243 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007244
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007245 /* Enable Refclk and SSC */
7246 I915_WRITE(DPLL(pipe),
7247 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7248
7249 /* No need to actually set up the DPLL with DSI */
7250 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7251 return;
7252
Ville Syrjäläd288f652014-10-28 13:20:22 +02007253 bestn = pipe_config->dpll.n;
7254 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7255 bestm1 = pipe_config->dpll.m1;
7256 bestm2 = pipe_config->dpll.m2 >> 22;
7257 bestp1 = pipe_config->dpll.p1;
7258 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307259 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307260 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307261 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007262
Ville Syrjäläa5805162015-05-26 20:42:30 +03007263 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007264
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007265 /* p1 and p2 divider */
7266 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7267 5 << DPIO_CHV_S1_DIV_SHIFT |
7268 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7269 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7270 1 << DPIO_CHV_K_DIV_SHIFT);
7271
7272 /* Feedback post-divider - m2 */
7273 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7274
7275 /* Feedback refclk divider - n and m1 */
7276 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7277 DPIO_CHV_M1_DIV_BY_2 |
7278 1 << DPIO_CHV_N_DIV_SHIFT);
7279
7280 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007281 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007282
7283 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307284 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7285 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7286 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7287 if (bestm2_frac)
7288 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7289 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007290
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307291 /* Program digital lock detect threshold */
7292 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7293 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7294 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7295 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7296 if (!bestm2_frac)
7297 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7298 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7299
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007300 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307301 if (vco == 5400000) {
7302 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7303 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7304 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7305 tribuf_calcntr = 0x9;
7306 } else if (vco <= 6200000) {
7307 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7308 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7309 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7310 tribuf_calcntr = 0x9;
7311 } else if (vco <= 6480000) {
7312 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7313 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7314 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7315 tribuf_calcntr = 0x8;
7316 } else {
7317 /* Not supported. Apply the same limits as in the max case */
7318 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7319 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7320 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7321 tribuf_calcntr = 0;
7322 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007323 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7324
Ville Syrjälä968040b2015-03-11 22:52:08 +02007325 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307326 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7327 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7328 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7329
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007330 /* AFC Recal */
7331 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7332 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7333 DPIO_AFC_RECAL);
7334
Ville Syrjäläa5805162015-05-26 20:42:30 +03007335 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007336}
7337
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338/**
7339 * vlv_force_pll_on - forcibly enable just the PLL
7340 * @dev_priv: i915 private structure
7341 * @pipe: pipe PLL to enable
7342 * @dpll: PLL configuration
7343 *
7344 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7345 * in cases where we need the PLL enabled even when @pipe is not going to
7346 * be enabled.
7347 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007348int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7349 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007350{
7351 struct intel_crtc *crtc =
7352 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007353 struct intel_crtc_state *pipe_config;
7354
7355 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7356 if (!pipe_config)
7357 return -ENOMEM;
7358
7359 pipe_config->base.crtc = &crtc->base;
7360 pipe_config->pixel_multiplier = 1;
7361 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007362
7363 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007364 chv_compute_dpll(crtc, pipe_config);
7365 chv_prepare_pll(crtc, pipe_config);
7366 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007367 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007368 vlv_compute_dpll(crtc, pipe_config);
7369 vlv_prepare_pll(crtc, pipe_config);
7370 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007371 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007372
7373 kfree(pipe_config);
7374
7375 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007376}
7377
7378/**
7379 * vlv_force_pll_off - forcibly disable just the PLL
7380 * @dev_priv: i915 private structure
7381 * @pipe: pipe PLL to disable
7382 *
7383 * Disable the PLL for @pipe. To be used in cases where we need
7384 * the PLL enabled even when @pipe is not going to be enabled.
7385 */
7386void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7387{
7388 if (IS_CHERRYVIEW(dev))
7389 chv_disable_pll(to_i915(dev), pipe);
7390 else
7391 vlv_disable_pll(to_i915(dev), pipe);
7392}
7393
Daniel Vetter251ac862015-06-18 10:30:24 +02007394static void i9xx_compute_dpll(struct intel_crtc *crtc,
7395 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007396 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007397{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007398 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007399 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007400 u32 dpll;
7401 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007402 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007403
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007404 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307405
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007406 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7407 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007408
7409 dpll = DPLL_VGA_MODE_DIS;
7410
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007411 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007412 dpll |= DPLLB_MODE_LVDS;
7413 else
7414 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007415
Daniel Vetteref1b4602013-06-01 17:17:04 +02007416 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007417 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007418 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007419 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007420
7421 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007422 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007423
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007424 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007425 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007426
7427 /* compute bitmask from p1 value */
7428 if (IS_PINEVIEW(dev))
7429 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7430 else {
7431 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7432 if (IS_G4X(dev) && reduced_clock)
7433 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7434 }
7435 switch (clock->p2) {
7436 case 5:
7437 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7438 break;
7439 case 7:
7440 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7441 break;
7442 case 10:
7443 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7444 break;
7445 case 14:
7446 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7447 break;
7448 }
7449 if (INTEL_INFO(dev)->gen >= 4)
7450 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7451
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007452 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007453 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007454 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007455 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007456 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7457 else
7458 dpll |= PLL_REF_INPUT_DREFCLK;
7459
7460 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007461 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007462
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007463 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007464 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007465 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007466 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007467 }
7468}
7469
Daniel Vetter251ac862015-06-18 10:30:24 +02007470static void i8xx_compute_dpll(struct intel_crtc *crtc,
7471 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007472 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007473{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007474 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007475 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007476 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007477 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007478
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007479 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307480
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007481 dpll = DPLL_VGA_MODE_DIS;
7482
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007483 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007484 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7485 } else {
7486 if (clock->p1 == 2)
7487 dpll |= PLL_P1_DIVIDE_BY_TWO;
7488 else
7489 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7490 if (clock->p2 == 4)
7491 dpll |= PLL_P2_DIVIDE_BY_4;
7492 }
7493
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007494 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007495 dpll |= DPLL_DVO_2X_MODE;
7496
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007497 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007498 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007499 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7500 else
7501 dpll |= PLL_REF_INPUT_DREFCLK;
7502
7503 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007504 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007505}
7506
Daniel Vetter8a654f32013-06-01 17:16:22 +02007507static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007508{
7509 struct drm_device *dev = intel_crtc->base.dev;
7510 struct drm_i915_private *dev_priv = dev->dev_private;
7511 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007512 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007513 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007514 uint32_t crtc_vtotal, crtc_vblank_end;
7515 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007516
7517 /* We need to be careful not to changed the adjusted mode, for otherwise
7518 * the hw state checker will get angry at the mismatch. */
7519 crtc_vtotal = adjusted_mode->crtc_vtotal;
7520 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007521
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007522 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007523 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007524 crtc_vtotal -= 1;
7525 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007526
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007527 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007528 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7529 else
7530 vsyncshift = adjusted_mode->crtc_hsync_start -
7531 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007532 if (vsyncshift < 0)
7533 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007534 }
7535
7536 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007537 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007538
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007539 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007540 (adjusted_mode->crtc_hdisplay - 1) |
7541 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007542 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007543 (adjusted_mode->crtc_hblank_start - 1) |
7544 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007545 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007546 (adjusted_mode->crtc_hsync_start - 1) |
7547 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7548
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007549 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007550 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007551 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007552 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007553 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007554 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007555 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007556 (adjusted_mode->crtc_vsync_start - 1) |
7557 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7558
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007559 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7560 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7561 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7562 * bits. */
7563 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7564 (pipe == PIPE_B || pipe == PIPE_C))
7565 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7566
Jani Nikulabc58be62016-03-18 17:05:39 +02007567}
7568
7569static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7570{
7571 struct drm_device *dev = intel_crtc->base.dev;
7572 struct drm_i915_private *dev_priv = dev->dev_private;
7573 enum pipe pipe = intel_crtc->pipe;
7574
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007575 /* pipesrc controls the size that is scaled from, which should
7576 * always be the user's requested size.
7577 */
7578 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007579 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7580 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007581}
7582
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007583static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007584 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007585{
7586 struct drm_device *dev = crtc->base.dev;
7587 struct drm_i915_private *dev_priv = dev->dev_private;
7588 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7589 uint32_t tmp;
7590
7591 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007592 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7593 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007594 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007595 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7596 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007597 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007598 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7599 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007600
7601 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007602 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7603 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007604 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007605 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7606 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007607 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007608 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7609 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007610
7611 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007612 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7613 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7614 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007615 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007616}
7617
7618static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7619 struct intel_crtc_state *pipe_config)
7620{
7621 struct drm_device *dev = crtc->base.dev;
7622 struct drm_i915_private *dev_priv = dev->dev_private;
7623 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007624
7625 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007626 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7627 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7628
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007629 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7630 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007631}
7632
Daniel Vetterf6a83282014-02-11 15:28:57 -08007633void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007634 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007635{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007636 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7637 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7638 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7639 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007640
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007641 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7642 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7643 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7644 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007645
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007646 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007647 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007648
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007649 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7650 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007651
7652 mode->hsync = drm_mode_hsync(mode);
7653 mode->vrefresh = drm_mode_vrefresh(mode);
7654 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007655}
7656
Daniel Vetter84b046f2013-02-19 18:48:54 +01007657static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7658{
7659 struct drm_device *dev = intel_crtc->base.dev;
7660 struct drm_i915_private *dev_priv = dev->dev_private;
7661 uint32_t pipeconf;
7662
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007663 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007664
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007665 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7666 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7667 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007668
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007669 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007670 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007671
Daniel Vetterff9ce462013-04-24 14:57:17 +02007672 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007673 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007674 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007675 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007676 pipeconf |= PIPECONF_DITHER_EN |
7677 PIPECONF_DITHER_TYPE_SP;
7678
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007679 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007680 case 18:
7681 pipeconf |= PIPECONF_6BPC;
7682 break;
7683 case 24:
7684 pipeconf |= PIPECONF_8BPC;
7685 break;
7686 case 30:
7687 pipeconf |= PIPECONF_10BPC;
7688 break;
7689 default:
7690 /* Case prevented by intel_choose_pipe_bpp_dither. */
7691 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007692 }
7693 }
7694
7695 if (HAS_PIPE_CXSR(dev)) {
7696 if (intel_crtc->lowfreq_avail) {
7697 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7698 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7699 } else {
7700 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007701 }
7702 }
7703
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007704 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007705 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007706 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007707 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7708 else
7709 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7710 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007711 pipeconf |= PIPECONF_PROGRESSIVE;
7712
Wayne Boyer666a4532015-12-09 12:29:35 -08007713 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7714 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007715 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007716
Daniel Vetter84b046f2013-02-19 18:48:54 +01007717 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7718 POSTING_READ(PIPECONF(intel_crtc->pipe));
7719}
7720
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007721static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7722 struct intel_crtc_state *crtc_state)
7723{
7724 struct drm_device *dev = crtc->base.dev;
7725 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007726 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007727 int refclk = 48000;
7728
7729 memset(&crtc_state->dpll_hw_state, 0,
7730 sizeof(crtc_state->dpll_hw_state));
7731
7732 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7733 if (intel_panel_use_ssc(dev_priv)) {
7734 refclk = dev_priv->vbt.lvds_ssc_freq;
7735 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7736 }
7737
7738 limit = &intel_limits_i8xx_lvds;
7739 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7740 limit = &intel_limits_i8xx_dvo;
7741 } else {
7742 limit = &intel_limits_i8xx_dac;
7743 }
7744
7745 if (!crtc_state->clock_set &&
7746 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7747 refclk, NULL, &crtc_state->dpll)) {
7748 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7749 return -EINVAL;
7750 }
7751
7752 i8xx_compute_dpll(crtc, crtc_state, NULL);
7753
7754 return 0;
7755}
7756
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007757static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7758 struct intel_crtc_state *crtc_state)
7759{
7760 struct drm_device *dev = crtc->base.dev;
7761 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007762 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007763 int refclk = 96000;
7764
7765 memset(&crtc_state->dpll_hw_state, 0,
7766 sizeof(crtc_state->dpll_hw_state));
7767
7768 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7769 if (intel_panel_use_ssc(dev_priv)) {
7770 refclk = dev_priv->vbt.lvds_ssc_freq;
7771 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7772 }
7773
7774 if (intel_is_dual_link_lvds(dev))
7775 limit = &intel_limits_g4x_dual_channel_lvds;
7776 else
7777 limit = &intel_limits_g4x_single_channel_lvds;
7778 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7779 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7780 limit = &intel_limits_g4x_hdmi;
7781 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7782 limit = &intel_limits_g4x_sdvo;
7783 } else {
7784 /* The option is for other outputs */
7785 limit = &intel_limits_i9xx_sdvo;
7786 }
7787
7788 if (!crtc_state->clock_set &&
7789 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7790 refclk, NULL, &crtc_state->dpll)) {
7791 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7792 return -EINVAL;
7793 }
7794
7795 i9xx_compute_dpll(crtc, crtc_state, NULL);
7796
7797 return 0;
7798}
7799
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007800static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7801 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007802{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007803 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007804 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007805 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007806 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007807
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007808 memset(&crtc_state->dpll_hw_state, 0,
7809 sizeof(crtc_state->dpll_hw_state));
7810
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007811 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7812 if (intel_panel_use_ssc(dev_priv)) {
7813 refclk = dev_priv->vbt.lvds_ssc_freq;
7814 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7815 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007816
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007817 limit = &intel_limits_pineview_lvds;
7818 } else {
7819 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007820 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007821
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007822 if (!crtc_state->clock_set &&
7823 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7824 refclk, NULL, &crtc_state->dpll)) {
7825 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7826 return -EINVAL;
7827 }
7828
7829 i9xx_compute_dpll(crtc, crtc_state, NULL);
7830
7831 return 0;
7832}
7833
7834static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7835 struct intel_crtc_state *crtc_state)
7836{
7837 struct drm_device *dev = crtc->base.dev;
7838 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007839 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007840 int refclk = 96000;
7841
7842 memset(&crtc_state->dpll_hw_state, 0,
7843 sizeof(crtc_state->dpll_hw_state));
7844
7845 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7846 if (intel_panel_use_ssc(dev_priv)) {
7847 refclk = dev_priv->vbt.lvds_ssc_freq;
7848 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007849 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007850
7851 limit = &intel_limits_i9xx_lvds;
7852 } else {
7853 limit = &intel_limits_i9xx_sdvo;
7854 }
7855
7856 if (!crtc_state->clock_set &&
7857 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7858 refclk, NULL, &crtc_state->dpll)) {
7859 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7860 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007861 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007862
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007863 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007864
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007865 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007866}
7867
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007868static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7869 struct intel_crtc_state *crtc_state)
7870{
7871 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007872 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007873
7874 memset(&crtc_state->dpll_hw_state, 0,
7875 sizeof(crtc_state->dpll_hw_state));
7876
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007877 if (!crtc_state->clock_set &&
7878 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7879 refclk, NULL, &crtc_state->dpll)) {
7880 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7881 return -EINVAL;
7882 }
7883
7884 chv_compute_dpll(crtc, crtc_state);
7885
7886 return 0;
7887}
7888
7889static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7890 struct intel_crtc_state *crtc_state)
7891{
7892 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007893 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007894
7895 memset(&crtc_state->dpll_hw_state, 0,
7896 sizeof(crtc_state->dpll_hw_state));
7897
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007898 if (!crtc_state->clock_set &&
7899 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7900 refclk, NULL, &crtc_state->dpll)) {
7901 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7902 return -EINVAL;
7903 }
7904
7905 vlv_compute_dpll(crtc, crtc_state);
7906
7907 return 0;
7908}
7909
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007910static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007911 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007912{
7913 struct drm_device *dev = crtc->base.dev;
7914 struct drm_i915_private *dev_priv = dev->dev_private;
7915 uint32_t tmp;
7916
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007917 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7918 return;
7919
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007920 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007921 if (!(tmp & PFIT_ENABLE))
7922 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007923
Daniel Vetter06922822013-07-11 13:35:40 +02007924 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007925 if (INTEL_INFO(dev)->gen < 4) {
7926 if (crtc->pipe != PIPE_B)
7927 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007928 } else {
7929 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7930 return;
7931 }
7932
Daniel Vetter06922822013-07-11 13:35:40 +02007933 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007934 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007935}
7936
Jesse Barnesacbec812013-09-20 11:29:32 -07007937static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007938 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007939{
7940 struct drm_device *dev = crtc->base.dev;
7941 struct drm_i915_private *dev_priv = dev->dev_private;
7942 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007943 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007944 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007945 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007946
Ville Syrjäläb5219732016-03-15 16:40:01 +02007947 /* In case of DSI, DPLL will not be used */
7948 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307949 return;
7950
Ville Syrjäläa5805162015-05-26 20:42:30 +03007951 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007952 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007953 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007954
7955 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7956 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7957 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7958 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7959 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7960
Imre Deakdccbea32015-06-22 23:35:51 +03007961 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007962}
7963
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007964static void
7965i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7966 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007967{
7968 struct drm_device *dev = crtc->base.dev;
7969 struct drm_i915_private *dev_priv = dev->dev_private;
7970 u32 val, base, offset;
7971 int pipe = crtc->pipe, plane = crtc->plane;
7972 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007973 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007974 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007975 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007976
Damien Lespiau42a7b082015-02-05 19:35:13 +00007977 val = I915_READ(DSPCNTR(plane));
7978 if (!(val & DISPLAY_PLANE_ENABLE))
7979 return;
7980
Damien Lespiaud9806c92015-01-21 14:07:19 +00007981 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007982 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007983 DRM_DEBUG_KMS("failed to alloc fb\n");
7984 return;
7985 }
7986
Damien Lespiau1b842c82015-01-21 13:50:54 +00007987 fb = &intel_fb->base;
7988
Daniel Vetter18c52472015-02-10 17:16:09 +00007989 if (INTEL_INFO(dev)->gen >= 4) {
7990 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007991 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007992 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7993 }
7994 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007995
7996 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007997 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007998 fb->pixel_format = fourcc;
7999 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008000
8001 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008002 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008003 offset = I915_READ(DSPTILEOFF(plane));
8004 else
8005 offset = I915_READ(DSPLINOFF(plane));
8006 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8007 } else {
8008 base = I915_READ(DSPADDR(plane));
8009 }
8010 plane_config->base = base;
8011
8012 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008013 fb->width = ((val >> 16) & 0xfff) + 1;
8014 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008015
8016 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008017 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008018
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008019 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008020 fb->pixel_format,
8021 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008023 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008024
Damien Lespiau2844a922015-01-20 12:51:48 +00008025 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8026 pipe_name(pipe), plane, fb->width, fb->height,
8027 fb->bits_per_pixel, base, fb->pitches[0],
8028 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008029
Damien Lespiau2d140302015-02-05 17:22:18 +00008030 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008031}
8032
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008033static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008034 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008035{
8036 struct drm_device *dev = crtc->base.dev;
8037 struct drm_i915_private *dev_priv = dev->dev_private;
8038 int pipe = pipe_config->cpu_transcoder;
8039 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008040 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008041 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008042 int refclk = 100000;
8043
Ville Syrjäläb5219732016-03-15 16:40:01 +02008044 /* In case of DSI, DPLL will not be used */
8045 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8046 return;
8047
Ville Syrjäläa5805162015-05-26 20:42:30 +03008048 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008049 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8050 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8051 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8052 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008053 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008054 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008055
8056 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008057 clock.m2 = (pll_dw0 & 0xff) << 22;
8058 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8059 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008060 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8061 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8062 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8063
Imre Deakdccbea32015-06-22 23:35:51 +03008064 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008065}
8066
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008067static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008068 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008069{
8070 struct drm_device *dev = crtc->base.dev;
8071 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008072 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008073 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008074 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008075
Imre Deak17290502016-02-12 18:55:11 +02008076 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8077 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008078 return false;
8079
Daniel Vettere143a212013-07-04 12:01:15 +02008080 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008081 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008082
Imre Deak17290502016-02-12 18:55:11 +02008083 ret = false;
8084
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008085 tmp = I915_READ(PIPECONF(crtc->pipe));
8086 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008087 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008088
Wayne Boyer666a4532015-12-09 12:29:35 -08008089 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008090 switch (tmp & PIPECONF_BPC_MASK) {
8091 case PIPECONF_6BPC:
8092 pipe_config->pipe_bpp = 18;
8093 break;
8094 case PIPECONF_8BPC:
8095 pipe_config->pipe_bpp = 24;
8096 break;
8097 case PIPECONF_10BPC:
8098 pipe_config->pipe_bpp = 30;
8099 break;
8100 default:
8101 break;
8102 }
8103 }
8104
Wayne Boyer666a4532015-12-09 12:29:35 -08008105 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8106 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008107 pipe_config->limited_color_range = true;
8108
Ville Syrjälä282740f2013-09-04 18:30:03 +03008109 if (INTEL_INFO(dev)->gen < 4)
8110 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8111
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008112 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008113 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008114
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008115 i9xx_get_pfit_config(crtc, pipe_config);
8116
Daniel Vetter6c49f242013-06-06 12:45:25 +02008117 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008118 /* No way to read it out on pipes B and C */
8119 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8120 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8121 else
8122 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008123 pipe_config->pixel_multiplier =
8124 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8125 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008126 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008127 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8128 tmp = I915_READ(DPLL(crtc->pipe));
8129 pipe_config->pixel_multiplier =
8130 ((tmp & SDVO_MULTIPLIER_MASK)
8131 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8132 } else {
8133 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8134 * port and will be fixed up in the encoder->get_config
8135 * function. */
8136 pipe_config->pixel_multiplier = 1;
8137 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008138 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008139 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008140 /*
8141 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8142 * on 830. Filter it out here so that we don't
8143 * report errors due to that.
8144 */
8145 if (IS_I830(dev))
8146 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8147
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008148 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8149 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008150 } else {
8151 /* Mask out read-only status bits. */
8152 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8153 DPLL_PORTC_READY_MASK |
8154 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008155 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008156
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008157 if (IS_CHERRYVIEW(dev))
8158 chv_crtc_clock_get(crtc, pipe_config);
8159 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008160 vlv_crtc_clock_get(crtc, pipe_config);
8161 else
8162 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008163
Ville Syrjälä0f646142015-08-26 19:39:18 +03008164 /*
8165 * Normally the dotclock is filled in by the encoder .get_config()
8166 * but in case the pipe is enabled w/o any ports we need a sane
8167 * default.
8168 */
8169 pipe_config->base.adjusted_mode.crtc_clock =
8170 pipe_config->port_clock / pipe_config->pixel_multiplier;
8171
Imre Deak17290502016-02-12 18:55:11 +02008172 ret = true;
8173
8174out:
8175 intel_display_power_put(dev_priv, power_domain);
8176
8177 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008178}
8179
Paulo Zanonidde86e22012-12-01 12:04:25 -02008180static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008181{
8182 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008183 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008184 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008185 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008186 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008187 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008188 bool has_ck505 = false;
8189 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008190
8191 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008192 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008193 switch (encoder->type) {
8194 case INTEL_OUTPUT_LVDS:
8195 has_panel = true;
8196 has_lvds = true;
8197 break;
8198 case INTEL_OUTPUT_EDP:
8199 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008200 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008201 has_cpu_edp = true;
8202 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008203 default:
8204 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008205 }
8206 }
8207
Keith Packard99eb6a02011-09-26 14:29:12 -07008208 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008209 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008210 can_ssc = has_ck505;
8211 } else {
8212 has_ck505 = false;
8213 can_ssc = true;
8214 }
8215
Imre Deak2de69052013-05-08 13:14:04 +03008216 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8217 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008218
8219 /* Ironlake: try to setup display ref clock before DPLL
8220 * enabling. This is only under driver's control after
8221 * PCH B stepping, previous chipset stepping should be
8222 * ignoring this setting.
8223 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008224 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008225
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008226 /* As we must carefully and slowly disable/enable each source in turn,
8227 * compute the final state we want first and check if we need to
8228 * make any changes at all.
8229 */
8230 final = val;
8231 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008232 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008233 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008234 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008235 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8236
8237 final &= ~DREF_SSC_SOURCE_MASK;
8238 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8239 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008240
Keith Packard199e5d72011-09-22 12:01:57 -07008241 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008242 final |= DREF_SSC_SOURCE_ENABLE;
8243
8244 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8245 final |= DREF_SSC1_ENABLE;
8246
8247 if (has_cpu_edp) {
8248 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8249 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8250 else
8251 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8252 } else
8253 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8254 } else {
8255 final |= DREF_SSC_SOURCE_DISABLE;
8256 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8257 }
8258
8259 if (final == val)
8260 return;
8261
8262 /* Always enable nonspread source */
8263 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8264
8265 if (has_ck505)
8266 val |= DREF_NONSPREAD_CK505_ENABLE;
8267 else
8268 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8269
8270 if (has_panel) {
8271 val &= ~DREF_SSC_SOURCE_MASK;
8272 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008273
Keith Packard199e5d72011-09-22 12:01:57 -07008274 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008275 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008276 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008277 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008278 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008279 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008280
8281 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008282 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008283 POSTING_READ(PCH_DREF_CONTROL);
8284 udelay(200);
8285
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008286 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008287
8288 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008289 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008290 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008291 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008293 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008295 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008296 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008297
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008298 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008299 POSTING_READ(PCH_DREF_CONTROL);
8300 udelay(200);
8301 } else {
8302 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8303
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008305
8306 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008307 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008308
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008309 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008310 POSTING_READ(PCH_DREF_CONTROL);
8311 udelay(200);
8312
8313 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008314 val &= ~DREF_SSC_SOURCE_MASK;
8315 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008316
8317 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008318 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008319
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008320 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008321 POSTING_READ(PCH_DREF_CONTROL);
8322 udelay(200);
8323 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008324
8325 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008326}
8327
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008328static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008329{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008330 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008331
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008332 tmp = I915_READ(SOUTH_CHICKEN2);
8333 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8334 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008335
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008336 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8337 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8338 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008339
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008340 tmp = I915_READ(SOUTH_CHICKEN2);
8341 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8342 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008343
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008344 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8345 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8346 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008347}
8348
8349/* WaMPhyProgramming:hsw */
8350static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8351{
8352 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008353
8354 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8355 tmp &= ~(0xFF << 24);
8356 tmp |= (0x12 << 24);
8357 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8358
Paulo Zanonidde86e22012-12-01 12:04:25 -02008359 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8360 tmp |= (1 << 11);
8361 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8362
8363 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8364 tmp |= (1 << 11);
8365 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8366
Paulo Zanonidde86e22012-12-01 12:04:25 -02008367 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8368 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8369 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8370
8371 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8372 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8373 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008375 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8376 tmp &= ~(7 << 13);
8377 tmp |= (5 << 13);
8378 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008379
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008380 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8381 tmp &= ~(7 << 13);
8382 tmp |= (5 << 13);
8383 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008384
8385 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8386 tmp &= ~0xFF;
8387 tmp |= 0x1C;
8388 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8389
8390 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8391 tmp &= ~0xFF;
8392 tmp |= 0x1C;
8393 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8394
8395 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8396 tmp &= ~(0xFF << 16);
8397 tmp |= (0x1C << 16);
8398 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8399
8400 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8401 tmp &= ~(0xFF << 16);
8402 tmp |= (0x1C << 16);
8403 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8404
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008405 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8406 tmp |= (1 << 27);
8407 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008408
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008409 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8410 tmp |= (1 << 27);
8411 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008413 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8414 tmp &= ~(0xF << 28);
8415 tmp |= (4 << 28);
8416 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008418 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8419 tmp &= ~(0xF << 28);
8420 tmp |= (4 << 28);
8421 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008422}
8423
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008424/* Implements 3 different sequences from BSpec chapter "Display iCLK
8425 * Programming" based on the parameters passed:
8426 * - Sequence to enable CLKOUT_DP
8427 * - Sequence to enable CLKOUT_DP without spread
8428 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8429 */
8430static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8431 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008432{
8433 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008434 uint32_t reg, tmp;
8435
8436 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8437 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008438 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008439 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008440
Ville Syrjäläa5805162015-05-26 20:42:30 +03008441 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008442
8443 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8444 tmp &= ~SBI_SSCCTL_DISABLE;
8445 tmp |= SBI_SSCCTL_PATHALT;
8446 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8447
8448 udelay(24);
8449
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008450 if (with_spread) {
8451 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8452 tmp &= ~SBI_SSCCTL_PATHALT;
8453 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008454
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008455 if (with_fdi) {
8456 lpt_reset_fdi_mphy(dev_priv);
8457 lpt_program_fdi_mphy(dev_priv);
8458 }
8459 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008460
Ville Syrjäläc2699522015-08-27 23:55:59 +03008461 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008462 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8463 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8464 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008465
Ville Syrjäläa5805162015-05-26 20:42:30 +03008466 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008467}
8468
Paulo Zanoni47701c32013-07-23 11:19:25 -03008469/* Sequence to disable CLKOUT_DP */
8470static void lpt_disable_clkout_dp(struct drm_device *dev)
8471{
8472 struct drm_i915_private *dev_priv = dev->dev_private;
8473 uint32_t reg, tmp;
8474
Ville Syrjäläa5805162015-05-26 20:42:30 +03008475 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008476
Ville Syrjäläc2699522015-08-27 23:55:59 +03008477 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008478 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8479 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8480 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8481
8482 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8483 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8484 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8485 tmp |= SBI_SSCCTL_PATHALT;
8486 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8487 udelay(32);
8488 }
8489 tmp |= SBI_SSCCTL_DISABLE;
8490 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8491 }
8492
Ville Syrjäläa5805162015-05-26 20:42:30 +03008493 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008494}
8495
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008496#define BEND_IDX(steps) ((50 + (steps)) / 5)
8497
8498static const uint16_t sscdivintphase[] = {
8499 [BEND_IDX( 50)] = 0x3B23,
8500 [BEND_IDX( 45)] = 0x3B23,
8501 [BEND_IDX( 40)] = 0x3C23,
8502 [BEND_IDX( 35)] = 0x3C23,
8503 [BEND_IDX( 30)] = 0x3D23,
8504 [BEND_IDX( 25)] = 0x3D23,
8505 [BEND_IDX( 20)] = 0x3E23,
8506 [BEND_IDX( 15)] = 0x3E23,
8507 [BEND_IDX( 10)] = 0x3F23,
8508 [BEND_IDX( 5)] = 0x3F23,
8509 [BEND_IDX( 0)] = 0x0025,
8510 [BEND_IDX( -5)] = 0x0025,
8511 [BEND_IDX(-10)] = 0x0125,
8512 [BEND_IDX(-15)] = 0x0125,
8513 [BEND_IDX(-20)] = 0x0225,
8514 [BEND_IDX(-25)] = 0x0225,
8515 [BEND_IDX(-30)] = 0x0325,
8516 [BEND_IDX(-35)] = 0x0325,
8517 [BEND_IDX(-40)] = 0x0425,
8518 [BEND_IDX(-45)] = 0x0425,
8519 [BEND_IDX(-50)] = 0x0525,
8520};
8521
8522/*
8523 * Bend CLKOUT_DP
8524 * steps -50 to 50 inclusive, in steps of 5
8525 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8526 * change in clock period = -(steps / 10) * 5.787 ps
8527 */
8528static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8529{
8530 uint32_t tmp;
8531 int idx = BEND_IDX(steps);
8532
8533 if (WARN_ON(steps % 5 != 0))
8534 return;
8535
8536 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8537 return;
8538
8539 mutex_lock(&dev_priv->sb_lock);
8540
8541 if (steps % 10 != 0)
8542 tmp = 0xAAAAAAAB;
8543 else
8544 tmp = 0x00000000;
8545 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8546
8547 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8548 tmp &= 0xffff0000;
8549 tmp |= sscdivintphase[idx];
8550 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8551
8552 mutex_unlock(&dev_priv->sb_lock);
8553}
8554
8555#undef BEND_IDX
8556
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008557static void lpt_init_pch_refclk(struct drm_device *dev)
8558{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008559 struct intel_encoder *encoder;
8560 bool has_vga = false;
8561
Damien Lespiaub2784e12014-08-05 11:29:37 +01008562 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008563 switch (encoder->type) {
8564 case INTEL_OUTPUT_ANALOG:
8565 has_vga = true;
8566 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008567 default:
8568 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008569 }
8570 }
8571
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008572 if (has_vga) {
8573 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008574 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008575 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008576 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008577 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008578}
8579
Paulo Zanonidde86e22012-12-01 12:04:25 -02008580/*
8581 * Initialize reference clocks when the driver loads
8582 */
8583void intel_init_pch_refclk(struct drm_device *dev)
8584{
8585 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8586 ironlake_init_pch_refclk(dev);
8587 else if (HAS_PCH_LPT(dev))
8588 lpt_init_pch_refclk(dev);
8589}
8590
Daniel Vetter6ff93602013-04-19 11:24:36 +02008591static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008592{
8593 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8595 int pipe = intel_crtc->pipe;
8596 uint32_t val;
8597
Daniel Vetter78114072013-06-13 00:54:57 +02008598 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008599
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008600 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008601 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008602 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008603 break;
8604 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008605 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008606 break;
8607 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008608 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008609 break;
8610 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008611 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008612 break;
8613 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008614 /* Case prevented by intel_choose_pipe_bpp_dither. */
8615 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008616 }
8617
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008618 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008619 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8620
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008621 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008622 val |= PIPECONF_INTERLACED_ILK;
8623 else
8624 val |= PIPECONF_PROGRESSIVE;
8625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008627 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008628
Paulo Zanonic8203562012-09-12 10:06:29 -03008629 I915_WRITE(PIPECONF(pipe), val);
8630 POSTING_READ(PIPECONF(pipe));
8631}
8632
Daniel Vetter6ff93602013-04-19 11:24:36 +02008633static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008634{
Jani Nikula391bf042016-03-18 17:05:40 +02008635 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008637 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008638 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008639
Jani Nikula391bf042016-03-18 17:05:40 +02008640 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008641 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8642
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008643 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008644 val |= PIPECONF_INTERLACED_ILK;
8645 else
8646 val |= PIPECONF_PROGRESSIVE;
8647
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008648 I915_WRITE(PIPECONF(cpu_transcoder), val);
8649 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008650}
8651
Jani Nikula391bf042016-03-18 17:05:40 +02008652static void haswell_set_pipemisc(struct drm_crtc *crtc)
8653{
8654 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8656
8657 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8658 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008659
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008660 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008661 case 18:
8662 val |= PIPEMISC_DITHER_6_BPC;
8663 break;
8664 case 24:
8665 val |= PIPEMISC_DITHER_8_BPC;
8666 break;
8667 case 30:
8668 val |= PIPEMISC_DITHER_10_BPC;
8669 break;
8670 case 36:
8671 val |= PIPEMISC_DITHER_12_BPC;
8672 break;
8673 default:
8674 /* Case prevented by pipe_config_set_bpp. */
8675 BUG();
8676 }
8677
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008678 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008679 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8680
Jani Nikula391bf042016-03-18 17:05:40 +02008681 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008682 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008683}
8684
Paulo Zanonid4b19312012-11-29 11:29:32 -02008685int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8686{
8687 /*
8688 * Account for spread spectrum to avoid
8689 * oversubscribing the link. Max center spread
8690 * is 2.5%; use 5% for safety's sake.
8691 */
8692 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008693 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008694}
8695
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008696static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008697{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008698 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008699}
8700
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008701static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8702 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008703 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008704{
8705 struct drm_crtc *crtc = &intel_crtc->base;
8706 struct drm_device *dev = crtc->dev;
8707 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008708 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008709 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008710 struct drm_connector_state *connector_state;
8711 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008712 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008713 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008714 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008715
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008716 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008717 if (connector_state->crtc != crtc_state->base.crtc)
8718 continue;
8719
8720 encoder = to_intel_encoder(connector_state->best_encoder);
8721
8722 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008723 case INTEL_OUTPUT_LVDS:
8724 is_lvds = true;
8725 break;
8726 case INTEL_OUTPUT_SDVO:
8727 case INTEL_OUTPUT_HDMI:
8728 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008729 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008730 default:
8731 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008732 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008733 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008734
Chris Wilsonc1858122010-12-03 21:35:48 +00008735 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008736 factor = 21;
8737 if (is_lvds) {
8738 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008739 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008740 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008741 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008742 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008743 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008744
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008745 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008746
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008747 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8748 fp |= FP_CB_TUNE;
8749
8750 if (reduced_clock) {
8751 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8752
8753 if (reduced_clock->m < factor * reduced_clock->n)
8754 fp2 |= FP_CB_TUNE;
8755 } else {
8756 fp2 = fp;
8757 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008758
Chris Wilson5eddb702010-09-11 13:48:45 +01008759 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008760
Eric Anholta07d6782011-03-30 13:01:08 -07008761 if (is_lvds)
8762 dpll |= DPLLB_MODE_LVDS;
8763 else
8764 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008765
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008766 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008767 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008768
8769 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008770 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008771 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008772 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008773
Eric Anholta07d6782011-03-30 13:01:08 -07008774 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008775 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008776 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008777 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008778
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008779 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008780 case 5:
8781 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8782 break;
8783 case 7:
8784 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8785 break;
8786 case 10:
8787 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8788 break;
8789 case 14:
8790 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8791 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008792 }
8793
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008794 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008795 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008796 else
8797 dpll |= PLL_REF_INPUT_DREFCLK;
8798
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008799 dpll |= DPLL_VCO_ENABLE;
8800
8801 crtc_state->dpll_hw_state.dpll = dpll;
8802 crtc_state->dpll_hw_state.fp0 = fp;
8803 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008804}
8805
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008806static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8807 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008808{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008809 struct drm_device *dev = crtc->base.dev;
8810 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008811 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008812 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008813 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008814 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008815 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008816
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008817 memset(&crtc_state->dpll_hw_state, 0,
8818 sizeof(crtc_state->dpll_hw_state));
8819
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008820 crtc->lowfreq_avail = false;
8821
8822 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8823 if (!crtc_state->has_pch_encoder)
8824 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008825
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008826 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8827 if (intel_panel_use_ssc(dev_priv)) {
8828 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8829 dev_priv->vbt.lvds_ssc_freq);
8830 refclk = dev_priv->vbt.lvds_ssc_freq;
8831 }
8832
8833 if (intel_is_dual_link_lvds(dev)) {
8834 if (refclk == 100000)
8835 limit = &intel_limits_ironlake_dual_lvds_100m;
8836 else
8837 limit = &intel_limits_ironlake_dual_lvds;
8838 } else {
8839 if (refclk == 100000)
8840 limit = &intel_limits_ironlake_single_lvds_100m;
8841 else
8842 limit = &intel_limits_ironlake_single_lvds;
8843 }
8844 } else {
8845 limit = &intel_limits_ironlake_dac;
8846 }
8847
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008848 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008849 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8850 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008851 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8852 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008853 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008854
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008855 ironlake_compute_dpll(crtc, crtc_state,
8856 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008857
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008858 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8859 if (pll == NULL) {
8860 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8861 pipe_name(crtc->pipe));
8862 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008863 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008864
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008865 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8866 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008867 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008868
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008869 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008870}
8871
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008872static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8873 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008874{
8875 struct drm_device *dev = crtc->base.dev;
8876 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008877 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008878
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008879 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8880 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8881 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8882 & ~TU_SIZE_MASK;
8883 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8884 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8885 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8886}
8887
8888static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8889 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008890 struct intel_link_m_n *m_n,
8891 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008892{
8893 struct drm_device *dev = crtc->base.dev;
8894 struct drm_i915_private *dev_priv = dev->dev_private;
8895 enum pipe pipe = crtc->pipe;
8896
8897 if (INTEL_INFO(dev)->gen >= 5) {
8898 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8899 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8900 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8901 & ~TU_SIZE_MASK;
8902 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8903 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8904 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008905 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8906 * gen < 8) and if DRRS is supported (to make sure the
8907 * registers are not unnecessarily read).
8908 */
8909 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008910 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008911 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8912 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8913 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8914 & ~TU_SIZE_MASK;
8915 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8916 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8917 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8918 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008919 } else {
8920 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8921 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8922 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8923 & ~TU_SIZE_MASK;
8924 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8925 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8926 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8927 }
8928}
8929
8930void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008931 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008932{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008933 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008934 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8935 else
8936 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008937 &pipe_config->dp_m_n,
8938 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008939}
8940
Daniel Vetter72419202013-04-04 13:28:53 +02008941static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008942 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008943{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008944 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008945 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008946}
8947
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008948static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008949 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008950{
8951 struct drm_device *dev = crtc->base.dev;
8952 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008953 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8954 uint32_t ps_ctrl = 0;
8955 int id = -1;
8956 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008957
Chandra Kondurua1b22782015-04-07 15:28:45 -07008958 /* find scaler attached to this pipe */
8959 for (i = 0; i < crtc->num_scalers; i++) {
8960 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8961 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8962 id = i;
8963 pipe_config->pch_pfit.enabled = true;
8964 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8965 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8966 break;
8967 }
8968 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008969
Chandra Kondurua1b22782015-04-07 15:28:45 -07008970 scaler_state->scaler_id = id;
8971 if (id >= 0) {
8972 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8973 } else {
8974 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008975 }
8976}
8977
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008978static void
8979skylake_get_initial_plane_config(struct intel_crtc *crtc,
8980 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008981{
8982 struct drm_device *dev = crtc->base.dev;
8983 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008984 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008985 int pipe = crtc->pipe;
8986 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008987 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008988 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008989 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008990
Damien Lespiaud9806c92015-01-21 14:07:19 +00008991 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008992 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008993 DRM_DEBUG_KMS("failed to alloc fb\n");
8994 return;
8995 }
8996
Damien Lespiau1b842c82015-01-21 13:50:54 +00008997 fb = &intel_fb->base;
8998
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008999 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009000 if (!(val & PLANE_CTL_ENABLE))
9001 goto error;
9002
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009003 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9004 fourcc = skl_format_to_fourcc(pixel_format,
9005 val & PLANE_CTL_ORDER_RGBX,
9006 val & PLANE_CTL_ALPHA_MASK);
9007 fb->pixel_format = fourcc;
9008 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9009
Damien Lespiau40f46282015-02-27 11:15:21 +00009010 tiling = val & PLANE_CTL_TILED_MASK;
9011 switch (tiling) {
9012 case PLANE_CTL_TILED_LINEAR:
9013 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9014 break;
9015 case PLANE_CTL_TILED_X:
9016 plane_config->tiling = I915_TILING_X;
9017 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9018 break;
9019 case PLANE_CTL_TILED_Y:
9020 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9021 break;
9022 case PLANE_CTL_TILED_YF:
9023 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9024 break;
9025 default:
9026 MISSING_CASE(tiling);
9027 goto error;
9028 }
9029
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009030 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9031 plane_config->base = base;
9032
9033 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9034
9035 val = I915_READ(PLANE_SIZE(pipe, 0));
9036 fb->height = ((val >> 16) & 0xfff) + 1;
9037 fb->width = ((val >> 0) & 0x1fff) + 1;
9038
9039 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009040 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009041 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009042 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9043
9044 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009045 fb->pixel_format,
9046 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009047
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009048 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009049
9050 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9051 pipe_name(pipe), fb->width, fb->height,
9052 fb->bits_per_pixel, base, fb->pitches[0],
9053 plane_config->size);
9054
Damien Lespiau2d140302015-02-05 17:22:18 +00009055 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009056 return;
9057
9058error:
9059 kfree(fb);
9060}
9061
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009062static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009063 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009064{
9065 struct drm_device *dev = crtc->base.dev;
9066 struct drm_i915_private *dev_priv = dev->dev_private;
9067 uint32_t tmp;
9068
9069 tmp = I915_READ(PF_CTL(crtc->pipe));
9070
9071 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009072 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009073 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9074 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009075
9076 /* We currently do not free assignements of panel fitters on
9077 * ivb/hsw (since we don't use the higher upscaling modes which
9078 * differentiates them) so just WARN about this case for now. */
9079 if (IS_GEN7(dev)) {
9080 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9081 PF_PIPE_SEL_IVB(crtc->pipe));
9082 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009083 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009084}
9085
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009086static void
9087ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9088 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009089{
9090 struct drm_device *dev = crtc->base.dev;
9091 struct drm_i915_private *dev_priv = dev->dev_private;
9092 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009093 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009094 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009095 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009096 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009097 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009098
Damien Lespiau42a7b082015-02-05 19:35:13 +00009099 val = I915_READ(DSPCNTR(pipe));
9100 if (!(val & DISPLAY_PLANE_ENABLE))
9101 return;
9102
Damien Lespiaud9806c92015-01-21 14:07:19 +00009103 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009104 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009105 DRM_DEBUG_KMS("failed to alloc fb\n");
9106 return;
9107 }
9108
Damien Lespiau1b842c82015-01-21 13:50:54 +00009109 fb = &intel_fb->base;
9110
Daniel Vetter18c52472015-02-10 17:16:09 +00009111 if (INTEL_INFO(dev)->gen >= 4) {
9112 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009113 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009114 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9115 }
9116 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009117
9118 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009119 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009120 fb->pixel_format = fourcc;
9121 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009122
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009123 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009124 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009125 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009126 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009127 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009128 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009129 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009130 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131 }
9132 plane_config->base = base;
9133
9134 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009135 fb->width = ((val >> 16) & 0xfff) + 1;
9136 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137
9138 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009139 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009140
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009141 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009142 fb->pixel_format,
9143 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009144
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009145 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009146
Damien Lespiau2844a922015-01-20 12:51:48 +00009147 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9148 pipe_name(pipe), fb->width, fb->height,
9149 fb->bits_per_pixel, base, fb->pitches[0],
9150 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009151
Damien Lespiau2d140302015-02-05 17:22:18 +00009152 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009153}
9154
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009155static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009156 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009157{
9158 struct drm_device *dev = crtc->base.dev;
9159 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009160 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009161 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009162 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009163
Imre Deak17290502016-02-12 18:55:11 +02009164 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9165 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009166 return false;
9167
Daniel Vettere143a212013-07-04 12:01:15 +02009168 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009169 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009170
Imre Deak17290502016-02-12 18:55:11 +02009171 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009172 tmp = I915_READ(PIPECONF(crtc->pipe));
9173 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009174 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009175
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009176 switch (tmp & PIPECONF_BPC_MASK) {
9177 case PIPECONF_6BPC:
9178 pipe_config->pipe_bpp = 18;
9179 break;
9180 case PIPECONF_8BPC:
9181 pipe_config->pipe_bpp = 24;
9182 break;
9183 case PIPECONF_10BPC:
9184 pipe_config->pipe_bpp = 30;
9185 break;
9186 case PIPECONF_12BPC:
9187 pipe_config->pipe_bpp = 36;
9188 break;
9189 default:
9190 break;
9191 }
9192
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009193 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9194 pipe_config->limited_color_range = true;
9195
Daniel Vetterab9412b2013-05-03 11:49:46 +02009196 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009197 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009198 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009199
Daniel Vetter88adfff2013-03-28 10:42:01 +01009200 pipe_config->has_pch_encoder = true;
9201
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009202 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9203 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9204 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009205
9206 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009207
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009208 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009209 /*
9210 * The pipe->pch transcoder and pch transcoder->pll
9211 * mapping is fixed.
9212 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009213 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009214 } else {
9215 tmp = I915_READ(PCH_DPLL_SEL);
9216 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009217 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009218 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009219 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009220 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009221
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009222 pipe_config->shared_dpll =
9223 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9224 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009225
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009226 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9227 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009228
9229 tmp = pipe_config->dpll_hw_state.dpll;
9230 pipe_config->pixel_multiplier =
9231 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9232 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009233
9234 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009235 } else {
9236 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009237 }
9238
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009239 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009240 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009241
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009242 ironlake_get_pfit_config(crtc, pipe_config);
9243
Imre Deak17290502016-02-12 18:55:11 +02009244 ret = true;
9245
9246out:
9247 intel_display_power_put(dev_priv, power_domain);
9248
9249 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009250}
9251
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009252static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9253{
9254 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009255 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009256
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009257 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009258 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009259 pipe_name(crtc->pipe));
9260
Rob Clarke2c719b2014-12-15 13:56:32 -05009261 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9262 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009263 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9264 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009265 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9266 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009268 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009269 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009270 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009271 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009272 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009273 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009274 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009275 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009276
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009277 /*
9278 * In theory we can still leave IRQs enabled, as long as only the HPD
9279 * interrupts remain enabled. We used to check for that, but since it's
9280 * gen-specific and since we only disable LCPLL after we fully disable
9281 * the interrupts, the check below should be enough.
9282 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009283 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009284}
9285
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009286static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9287{
9288 struct drm_device *dev = dev_priv->dev;
9289
9290 if (IS_HASWELL(dev))
9291 return I915_READ(D_COMP_HSW);
9292 else
9293 return I915_READ(D_COMP_BDW);
9294}
9295
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009296static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9297{
9298 struct drm_device *dev = dev_priv->dev;
9299
9300 if (IS_HASWELL(dev)) {
9301 mutex_lock(&dev_priv->rps.hw_lock);
9302 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9303 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009304 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009305 mutex_unlock(&dev_priv->rps.hw_lock);
9306 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009307 I915_WRITE(D_COMP_BDW, val);
9308 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009309 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009310}
9311
9312/*
9313 * This function implements pieces of two sequences from BSpec:
9314 * - Sequence for display software to disable LCPLL
9315 * - Sequence for display software to allow package C8+
9316 * The steps implemented here are just the steps that actually touch the LCPLL
9317 * register. Callers should take care of disabling all the display engine
9318 * functions, doing the mode unset, fixing interrupts, etc.
9319 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009320static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9321 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009322{
9323 uint32_t val;
9324
9325 assert_can_disable_lcpll(dev_priv);
9326
9327 val = I915_READ(LCPLL_CTL);
9328
9329 if (switch_to_fclk) {
9330 val |= LCPLL_CD_SOURCE_FCLK;
9331 I915_WRITE(LCPLL_CTL, val);
9332
9333 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9334 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9335 DRM_ERROR("Switching to FCLK failed\n");
9336
9337 val = I915_READ(LCPLL_CTL);
9338 }
9339
9340 val |= LCPLL_PLL_DISABLE;
9341 I915_WRITE(LCPLL_CTL, val);
9342 POSTING_READ(LCPLL_CTL);
9343
9344 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9345 DRM_ERROR("LCPLL still locked\n");
9346
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009347 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009349 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009350 ndelay(100);
9351
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009352 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9353 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009354 DRM_ERROR("D_COMP RCOMP still in progress\n");
9355
9356 if (allow_power_down) {
9357 val = I915_READ(LCPLL_CTL);
9358 val |= LCPLL_POWER_DOWN_ALLOW;
9359 I915_WRITE(LCPLL_CTL, val);
9360 POSTING_READ(LCPLL_CTL);
9361 }
9362}
9363
9364/*
9365 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9366 * source.
9367 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009368static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009369{
9370 uint32_t val;
9371
9372 val = I915_READ(LCPLL_CTL);
9373
9374 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9375 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9376 return;
9377
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009378 /*
9379 * Make sure we're not on PC8 state before disabling PC8, otherwise
9380 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009381 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009382 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009383
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384 if (val & LCPLL_POWER_DOWN_ALLOW) {
9385 val &= ~LCPLL_POWER_DOWN_ALLOW;
9386 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009387 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009388 }
9389
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009390 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009391 val |= D_COMP_COMP_FORCE;
9392 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009393 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009394
9395 val = I915_READ(LCPLL_CTL);
9396 val &= ~LCPLL_PLL_DISABLE;
9397 I915_WRITE(LCPLL_CTL, val);
9398
9399 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9400 DRM_ERROR("LCPLL not locked yet\n");
9401
9402 if (val & LCPLL_CD_SOURCE_FCLK) {
9403 val = I915_READ(LCPLL_CTL);
9404 val &= ~LCPLL_CD_SOURCE_FCLK;
9405 I915_WRITE(LCPLL_CTL, val);
9406
9407 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9408 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9409 DRM_ERROR("Switching back to LCPLL failed\n");
9410 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009411
Mika Kuoppala59bad942015-01-16 11:34:40 +02009412 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009413 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009414}
9415
Paulo Zanoni765dab672014-03-07 20:08:18 -03009416/*
9417 * Package states C8 and deeper are really deep PC states that can only be
9418 * reached when all the devices on the system allow it, so even if the graphics
9419 * device allows PC8+, it doesn't mean the system will actually get to these
9420 * states. Our driver only allows PC8+ when going into runtime PM.
9421 *
9422 * The requirements for PC8+ are that all the outputs are disabled, the power
9423 * well is disabled and most interrupts are disabled, and these are also
9424 * requirements for runtime PM. When these conditions are met, we manually do
9425 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9426 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9427 * hang the machine.
9428 *
9429 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9430 * the state of some registers, so when we come back from PC8+ we need to
9431 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9432 * need to take care of the registers kept by RC6. Notice that this happens even
9433 * if we don't put the device in PCI D3 state (which is what currently happens
9434 * because of the runtime PM support).
9435 *
9436 * For more, read "Display Sequences for Package C8" on the hardware
9437 * documentation.
9438 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009439void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009440{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009441 struct drm_device *dev = dev_priv->dev;
9442 uint32_t val;
9443
Paulo Zanonic67a4702013-08-19 13:18:09 -03009444 DRM_DEBUG_KMS("Enabling package C8+\n");
9445
Ville Syrjäläc2699522015-08-27 23:55:59 +03009446 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009447 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9448 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9449 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9450 }
9451
9452 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009453 hsw_disable_lcpll(dev_priv, true, true);
9454}
9455
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009456void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009457{
9458 struct drm_device *dev = dev_priv->dev;
9459 uint32_t val;
9460
Paulo Zanonic67a4702013-08-19 13:18:09 -03009461 DRM_DEBUG_KMS("Disabling package C8+\n");
9462
9463 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464 lpt_init_pch_refclk(dev);
9465
Ville Syrjäläc2699522015-08-27 23:55:59 +03009466 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009467 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9468 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9469 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9470 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009471}
9472
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009473static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309474{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009475 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009476 struct intel_atomic_state *old_intel_state =
9477 to_intel_atomic_state(old_state);
9478 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309479
Imre Deakc6c46962016-04-01 16:02:40 +03009480 broxton_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309481}
9482
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009483/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009484static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009485{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009486 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9487 struct drm_i915_private *dev_priv = state->dev->dev_private;
9488 struct drm_crtc *crtc;
9489 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009490 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009491 unsigned max_pixel_rate = 0, i;
9492 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009493
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009494 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9495 sizeof(intel_state->min_pixclk));
9496
9497 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009498 int pixel_rate;
9499
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009500 crtc_state = to_intel_crtc_state(cstate);
9501 if (!crtc_state->base.enable) {
9502 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009503 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009504 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009505
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009506 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009507
9508 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009509 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009510 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9511
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009512 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009513 }
9514
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009515 for_each_pipe(dev_priv, pipe)
9516 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9517
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009518 return max_pixel_rate;
9519}
9520
9521static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9522{
9523 struct drm_i915_private *dev_priv = dev->dev_private;
9524 uint32_t val, data;
9525 int ret;
9526
9527 if (WARN((I915_READ(LCPLL_CTL) &
9528 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9529 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9530 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9531 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9532 "trying to change cdclk frequency with cdclk not enabled\n"))
9533 return;
9534
9535 mutex_lock(&dev_priv->rps.hw_lock);
9536 ret = sandybridge_pcode_write(dev_priv,
9537 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9538 mutex_unlock(&dev_priv->rps.hw_lock);
9539 if (ret) {
9540 DRM_ERROR("failed to inform pcode about cdclk change\n");
9541 return;
9542 }
9543
9544 val = I915_READ(LCPLL_CTL);
9545 val |= LCPLL_CD_SOURCE_FCLK;
9546 I915_WRITE(LCPLL_CTL, val);
9547
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009548 if (wait_for_us(I915_READ(LCPLL_CTL) &
9549 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009550 DRM_ERROR("Switching to FCLK failed\n");
9551
9552 val = I915_READ(LCPLL_CTL);
9553 val &= ~LCPLL_CLK_FREQ_MASK;
9554
9555 switch (cdclk) {
9556 case 450000:
9557 val |= LCPLL_CLK_FREQ_450;
9558 data = 0;
9559 break;
9560 case 540000:
9561 val |= LCPLL_CLK_FREQ_54O_BDW;
9562 data = 1;
9563 break;
9564 case 337500:
9565 val |= LCPLL_CLK_FREQ_337_5_BDW;
9566 data = 2;
9567 break;
9568 case 675000:
9569 val |= LCPLL_CLK_FREQ_675_BDW;
9570 data = 3;
9571 break;
9572 default:
9573 WARN(1, "invalid cdclk frequency\n");
9574 return;
9575 }
9576
9577 I915_WRITE(LCPLL_CTL, val);
9578
9579 val = I915_READ(LCPLL_CTL);
9580 val &= ~LCPLL_CD_SOURCE_FCLK;
9581 I915_WRITE(LCPLL_CTL, val);
9582
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009583 if (wait_for_us((I915_READ(LCPLL_CTL) &
9584 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009585 DRM_ERROR("Switching back to LCPLL failed\n");
9586
9587 mutex_lock(&dev_priv->rps.hw_lock);
9588 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9589 mutex_unlock(&dev_priv->rps.hw_lock);
9590
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009591 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9592
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593 intel_update_cdclk(dev);
9594
9595 WARN(cdclk != dev_priv->cdclk_freq,
9596 "cdclk requested %d kHz but got %d kHz\n",
9597 cdclk, dev_priv->cdclk_freq);
9598}
9599
Ville Syrjälä587c7912016-05-11 22:44:41 +03009600static int broadwell_calc_cdclk(int max_pixclk)
9601{
9602 if (max_pixclk > 540000)
9603 return 675000;
9604 else if (max_pixclk > 450000)
9605 return 540000;
9606 else if (max_pixclk > 337500)
9607 return 450000;
9608 else
9609 return 337500;
9610}
9611
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009612static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009613{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009615 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009617 int cdclk;
9618
9619 /*
9620 * FIXME should also account for plane ratio
9621 * once 64bpp pixel formats are supported.
9622 */
Ville Syrjälä587c7912016-05-11 22:44:41 +03009623 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009624
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009625 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009626 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9627 cdclk, dev_priv->max_cdclk_freq);
9628 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009629 }
9630
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009631 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9632 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +03009633 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009634
9635 return 0;
9636}
9637
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009638static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009639{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009640 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009641 struct intel_atomic_state *old_intel_state =
9642 to_intel_atomic_state(old_state);
9643 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009644
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009645 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009646}
9647
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009648static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9649 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009650{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009651 struct intel_encoder *intel_encoder =
9652 intel_ddi_get_crtc_new_encoder(crtc_state);
9653
9654 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9655 if (!intel_ddi_pll_select(crtc, crtc_state))
9656 return -EINVAL;
9657 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009658
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009659 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009660
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009661 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009662}
9663
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309664static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9665 enum port port,
9666 struct intel_crtc_state *pipe_config)
9667{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009668 enum intel_dpll_id id;
9669
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309670 switch (port) {
9671 case PORT_A:
9672 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009673 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309674 break;
9675 case PORT_B:
9676 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009677 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309678 break;
9679 case PORT_C:
9680 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009681 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309682 break;
9683 default:
9684 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009685 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309686 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009687
9688 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309689}
9690
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009691static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9692 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009693 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009694{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009695 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009696 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009697
9698 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9699 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9700
9701 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009702 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009703 id = DPLL_ID_SKL_DPLL0;
9704 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009705 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009706 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009707 break;
9708 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009709 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009710 break;
9711 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009712 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009713 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009714 default:
9715 MISSING_CASE(pipe_config->ddi_pll_sel);
9716 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009717 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009718
9719 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009720}
9721
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009722static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9723 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009724 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009725{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009726 enum intel_dpll_id id;
9727
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009728 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9729
9730 switch (pipe_config->ddi_pll_sel) {
9731 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009732 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009733 break;
9734 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009735 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009736 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009737 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009738 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009739 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009740 case PORT_CLK_SEL_LCPLL_810:
9741 id = DPLL_ID_LCPLL_810;
9742 break;
9743 case PORT_CLK_SEL_LCPLL_1350:
9744 id = DPLL_ID_LCPLL_1350;
9745 break;
9746 case PORT_CLK_SEL_LCPLL_2700:
9747 id = DPLL_ID_LCPLL_2700;
9748 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009749 default:
9750 MISSING_CASE(pipe_config->ddi_pll_sel);
9751 /* fall through */
9752 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009753 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009754 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009755
9756 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009757}
9758
Jani Nikulacf304292016-03-18 17:05:41 +02009759static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9760 struct intel_crtc_state *pipe_config,
9761 unsigned long *power_domain_mask)
9762{
9763 struct drm_device *dev = crtc->base.dev;
9764 struct drm_i915_private *dev_priv = dev->dev_private;
9765 enum intel_display_power_domain power_domain;
9766 u32 tmp;
9767
Imre Deakd9a7bc62016-05-12 16:18:50 +03009768 /*
9769 * The pipe->transcoder mapping is fixed with the exception of the eDP
9770 * transcoder handled below.
9771 */
Jani Nikulacf304292016-03-18 17:05:41 +02009772 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9773
9774 /*
9775 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9776 * consistency and less surprising code; it's in always on power).
9777 */
9778 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9779 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9780 enum pipe trans_edp_pipe;
9781 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9782 default:
9783 WARN(1, "unknown pipe linked to edp transcoder\n");
9784 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9785 case TRANS_DDI_EDP_INPUT_A_ON:
9786 trans_edp_pipe = PIPE_A;
9787 break;
9788 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9789 trans_edp_pipe = PIPE_B;
9790 break;
9791 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9792 trans_edp_pipe = PIPE_C;
9793 break;
9794 }
9795
9796 if (trans_edp_pipe == crtc->pipe)
9797 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9798 }
9799
9800 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9801 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9802 return false;
9803 *power_domain_mask |= BIT(power_domain);
9804
9805 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9806
9807 return tmp & PIPECONF_ENABLE;
9808}
9809
Jani Nikula4d1de972016-03-18 17:05:42 +02009810static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9811 struct intel_crtc_state *pipe_config,
9812 unsigned long *power_domain_mask)
9813{
9814 struct drm_device *dev = crtc->base.dev;
9815 struct drm_i915_private *dev_priv = dev->dev_private;
9816 enum intel_display_power_domain power_domain;
9817 enum port port;
9818 enum transcoder cpu_transcoder;
9819 u32 tmp;
9820
9821 pipe_config->has_dsi_encoder = false;
9822
9823 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9824 if (port == PORT_A)
9825 cpu_transcoder = TRANSCODER_DSI_A;
9826 else
9827 cpu_transcoder = TRANSCODER_DSI_C;
9828
9829 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9830 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9831 continue;
9832 *power_domain_mask |= BIT(power_domain);
9833
Imre Deakdb18b6a2016-03-24 12:41:40 +02009834 /*
9835 * The PLL needs to be enabled with a valid divider
9836 * configuration, otherwise accessing DSI registers will hang
9837 * the machine. See BSpec North Display Engine
9838 * registers/MIPI[BXT]. We can break out here early, since we
9839 * need the same DSI PLL to be enabled for both DSI ports.
9840 */
9841 if (!intel_dsi_pll_is_enabled(dev_priv))
9842 break;
9843
Jani Nikula4d1de972016-03-18 17:05:42 +02009844 /* XXX: this works for video mode only */
9845 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9846 if (!(tmp & DPI_ENABLE))
9847 continue;
9848
9849 tmp = I915_READ(MIPI_CTRL(port));
9850 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9851 continue;
9852
9853 pipe_config->cpu_transcoder = cpu_transcoder;
9854 pipe_config->has_dsi_encoder = true;
9855 break;
9856 }
9857
9858 return pipe_config->has_dsi_encoder;
9859}
9860
Daniel Vetter26804af2014-06-25 22:01:55 +03009861static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009862 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009863{
9864 struct drm_device *dev = crtc->base.dev;
9865 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009866 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009867 enum port port;
9868 uint32_t tmp;
9869
9870 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9871
9872 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9873
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009874 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009875 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309876 else if (IS_BROXTON(dev))
9877 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009878 else
9879 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009880
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009881 pll = pipe_config->shared_dpll;
9882 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009883 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9884 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009885 }
9886
Daniel Vetter26804af2014-06-25 22:01:55 +03009887 /*
9888 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9889 * DDI E. So just check whether this pipe is wired to DDI E and whether
9890 * the PCH transcoder is on.
9891 */
Damien Lespiauca370452013-12-03 13:56:24 +00009892 if (INTEL_INFO(dev)->gen < 9 &&
9893 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009894 pipe_config->has_pch_encoder = true;
9895
9896 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9897 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9898 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9899
9900 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9901 }
9902}
9903
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009904static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009905 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009906{
9907 struct drm_device *dev = crtc->base.dev;
9908 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009909 enum intel_display_power_domain power_domain;
9910 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009911 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009912
Imre Deak17290502016-02-12 18:55:11 +02009913 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9914 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009915 return false;
Imre Deak17290502016-02-12 18:55:11 +02009916 power_domain_mask = BIT(power_domain);
9917
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009918 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009919
Jani Nikulacf304292016-03-18 17:05:41 +02009920 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009921
Jani Nikula4d1de972016-03-18 17:05:42 +02009922 if (IS_BROXTON(dev_priv)) {
9923 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9924 &power_domain_mask);
9925 WARN_ON(active && pipe_config->has_dsi_encoder);
9926 if (pipe_config->has_dsi_encoder)
9927 active = true;
9928 }
9929
Jani Nikulacf304292016-03-18 17:05:41 +02009930 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009931 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009932
Jani Nikula4d1de972016-03-18 17:05:42 +02009933 if (!pipe_config->has_dsi_encoder) {
9934 haswell_get_ddi_port_state(crtc, pipe_config);
9935 intel_get_pipe_timings(crtc, pipe_config);
9936 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009937
Jani Nikulabc58be62016-03-18 17:05:39 +02009938 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009939
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009940 pipe_config->gamma_mode =
9941 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9942
Chandra Kondurua1b22782015-04-07 15:28:45 -07009943 if (INTEL_INFO(dev)->gen >= 9) {
9944 skl_init_scalers(dev, crtc, pipe_config);
9945 }
9946
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009947 if (INTEL_INFO(dev)->gen >= 9) {
9948 pipe_config->scaler_state.scaler_id = -1;
9949 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9950 }
9951
Imre Deak17290502016-02-12 18:55:11 +02009952 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9953 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9954 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009955 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009956 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009957 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009958 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009959 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009960
Jesse Barnese59150d2014-01-07 13:30:45 -08009961 if (IS_HASWELL(dev))
9962 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9963 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009964
Jani Nikula4d1de972016-03-18 17:05:42 +02009965 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9966 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009967 pipe_config->pixel_multiplier =
9968 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9969 } else {
9970 pipe_config->pixel_multiplier = 1;
9971 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009972
Imre Deak17290502016-02-12 18:55:11 +02009973out:
9974 for_each_power_domain(power_domain, power_domain_mask)
9975 intel_display_power_put(dev_priv, power_domain);
9976
Jani Nikulacf304292016-03-18 17:05:41 +02009977 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009978}
9979
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009980static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9981 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009982{
9983 struct drm_device *dev = crtc->dev;
9984 struct drm_i915_private *dev_priv = dev->dev_private;
9985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009986 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009987
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009988 if (plane_state && plane_state->visible) {
9989 unsigned int width = plane_state->base.crtc_w;
9990 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009991 unsigned int stride = roundup_pow_of_two(width) * 4;
9992
9993 switch (stride) {
9994 default:
9995 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9996 width, stride);
9997 stride = 256;
9998 /* fallthrough */
9999 case 256:
10000 case 512:
10001 case 1024:
10002 case 2048:
10003 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010004 }
10005
Ville Syrjälädc41c152014-08-13 11:57:05 +030010006 cntl |= CURSOR_ENABLE |
10007 CURSOR_GAMMA_ENABLE |
10008 CURSOR_FORMAT_ARGB |
10009 CURSOR_STRIDE(stride);
10010
10011 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010012 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010013
Ville Syrjälädc41c152014-08-13 11:57:05 +030010014 if (intel_crtc->cursor_cntl != 0 &&
10015 (intel_crtc->cursor_base != base ||
10016 intel_crtc->cursor_size != size ||
10017 intel_crtc->cursor_cntl != cntl)) {
10018 /* On these chipsets we can only modify the base/size/stride
10019 * whilst the cursor is disabled.
10020 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010021 I915_WRITE(CURCNTR(PIPE_A), 0);
10022 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010023 intel_crtc->cursor_cntl = 0;
10024 }
10025
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010026 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010027 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010028 intel_crtc->cursor_base = base;
10029 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010030
10031 if (intel_crtc->cursor_size != size) {
10032 I915_WRITE(CURSIZE, size);
10033 intel_crtc->cursor_size = size;
10034 }
10035
Chris Wilson4b0e3332014-05-30 16:35:26 +030010036 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010037 I915_WRITE(CURCNTR(PIPE_A), cntl);
10038 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010039 intel_crtc->cursor_cntl = cntl;
10040 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010041}
10042
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010043static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10044 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010045{
10046 struct drm_device *dev = crtc->dev;
10047 struct drm_i915_private *dev_priv = dev->dev_private;
10048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10049 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010050 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010051
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010052 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010053 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010054 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010055 case 64:
10056 cntl |= CURSOR_MODE_64_ARGB_AX;
10057 break;
10058 case 128:
10059 cntl |= CURSOR_MODE_128_ARGB_AX;
10060 break;
10061 case 256:
10062 cntl |= CURSOR_MODE_256_ARGB_AX;
10063 break;
10064 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010065 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010066 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010067 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010068 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010069
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010070 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010071 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010072
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010073 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10074 cntl |= CURSOR_ROTATE_180;
10075 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010076
Chris Wilson4b0e3332014-05-30 16:35:26 +030010077 if (intel_crtc->cursor_cntl != cntl) {
10078 I915_WRITE(CURCNTR(pipe), cntl);
10079 POSTING_READ(CURCNTR(pipe));
10080 intel_crtc->cursor_cntl = cntl;
10081 }
10082
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010083 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010084 I915_WRITE(CURBASE(pipe), base);
10085 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010086
10087 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010088}
10089
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010090/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010091static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010092 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010093{
10094 struct drm_device *dev = crtc->dev;
10095 struct drm_i915_private *dev_priv = dev->dev_private;
10096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10097 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010098 u32 base = intel_crtc->cursor_addr;
10099 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010100
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010101 if (plane_state) {
10102 int x = plane_state->base.crtc_x;
10103 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010104
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010105 if (x < 0) {
10106 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10107 x = -x;
10108 }
10109 pos |= x << CURSOR_X_SHIFT;
10110
10111 if (y < 0) {
10112 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10113 y = -y;
10114 }
10115 pos |= y << CURSOR_Y_SHIFT;
10116
10117 /* ILK+ do this automagically */
10118 if (HAS_GMCH_DISPLAY(dev) &&
10119 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10120 base += (plane_state->base.crtc_h *
10121 plane_state->base.crtc_w - 1) * 4;
10122 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010123 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010124
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010125 I915_WRITE(CURPOS(pipe), pos);
10126
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010127 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010128 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010129 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010130 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010131}
10132
Ville Syrjälädc41c152014-08-13 11:57:05 +030010133static bool cursor_size_ok(struct drm_device *dev,
10134 uint32_t width, uint32_t height)
10135{
10136 if (width == 0 || height == 0)
10137 return false;
10138
10139 /*
10140 * 845g/865g are special in that they are only limited by
10141 * the width of their cursors, the height is arbitrary up to
10142 * the precision of the register. Everything else requires
10143 * square cursors, limited to a few power-of-two sizes.
10144 */
10145 if (IS_845G(dev) || IS_I865G(dev)) {
10146 if ((width & 63) != 0)
10147 return false;
10148
10149 if (width > (IS_845G(dev) ? 64 : 512))
10150 return false;
10151
10152 if (height > 1023)
10153 return false;
10154 } else {
10155 switch (width | height) {
10156 case 256:
10157 case 128:
10158 if (IS_GEN2(dev))
10159 return false;
10160 case 64:
10161 break;
10162 default:
10163 return false;
10164 }
10165 }
10166
10167 return true;
10168}
10169
Jesse Barnes79e53942008-11-07 14:24:08 -080010170/* VESA 640x480x72Hz mode to set on the pipe */
10171static struct drm_display_mode load_detect_mode = {
10172 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10173 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10174};
10175
Daniel Vettera8bb6812014-02-10 18:00:39 +010010176struct drm_framebuffer *
10177__intel_framebuffer_create(struct drm_device *dev,
10178 struct drm_mode_fb_cmd2 *mode_cmd,
10179 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010180{
10181 struct intel_framebuffer *intel_fb;
10182 int ret;
10183
10184 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010185 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010186 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010187
10188 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010189 if (ret)
10190 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010191
10192 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010193
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010194err:
10195 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010196 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010197}
10198
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010199static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010200intel_framebuffer_create(struct drm_device *dev,
10201 struct drm_mode_fb_cmd2 *mode_cmd,
10202 struct drm_i915_gem_object *obj)
10203{
10204 struct drm_framebuffer *fb;
10205 int ret;
10206
10207 ret = i915_mutex_lock_interruptible(dev);
10208 if (ret)
10209 return ERR_PTR(ret);
10210 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10211 mutex_unlock(&dev->struct_mutex);
10212
10213 return fb;
10214}
10215
Chris Wilsond2dff872011-04-19 08:36:26 +010010216static u32
10217intel_framebuffer_pitch_for_width(int width, int bpp)
10218{
10219 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10220 return ALIGN(pitch, 64);
10221}
10222
10223static u32
10224intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10225{
10226 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010227 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010228}
10229
10230static struct drm_framebuffer *
10231intel_framebuffer_create_for_mode(struct drm_device *dev,
10232 struct drm_display_mode *mode,
10233 int depth, int bpp)
10234{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010235 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010236 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010237 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010238
Dave Gordond37cd8a2016-04-22 19:14:32 +010010239 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010240 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010241 if (IS_ERR(obj))
10242 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010243
10244 mode_cmd.width = mode->hdisplay;
10245 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010246 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10247 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010248 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010249
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010250 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10251 if (IS_ERR(fb))
10252 drm_gem_object_unreference_unlocked(&obj->base);
10253
10254 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010255}
10256
10257static struct drm_framebuffer *
10258mode_fits_in_fbdev(struct drm_device *dev,
10259 struct drm_display_mode *mode)
10260{
Daniel Vetter06957262015-08-10 13:34:08 +020010261#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010262 struct drm_i915_private *dev_priv = dev->dev_private;
10263 struct drm_i915_gem_object *obj;
10264 struct drm_framebuffer *fb;
10265
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010266 if (!dev_priv->fbdev)
10267 return NULL;
10268
10269 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010270 return NULL;
10271
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010272 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010273 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010274
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010275 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010276 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10277 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010278 return NULL;
10279
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010280 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010281 return NULL;
10282
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010283 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010284 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010285#else
10286 return NULL;
10287#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010288}
10289
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010290static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10291 struct drm_crtc *crtc,
10292 struct drm_display_mode *mode,
10293 struct drm_framebuffer *fb,
10294 int x, int y)
10295{
10296 struct drm_plane_state *plane_state;
10297 int hdisplay, vdisplay;
10298 int ret;
10299
10300 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10301 if (IS_ERR(plane_state))
10302 return PTR_ERR(plane_state);
10303
10304 if (mode)
10305 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10306 else
10307 hdisplay = vdisplay = 0;
10308
10309 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10310 if (ret)
10311 return ret;
10312 drm_atomic_set_fb_for_plane(plane_state, fb);
10313 plane_state->crtc_x = 0;
10314 plane_state->crtc_y = 0;
10315 plane_state->crtc_w = hdisplay;
10316 plane_state->crtc_h = vdisplay;
10317 plane_state->src_x = x << 16;
10318 plane_state->src_y = y << 16;
10319 plane_state->src_w = hdisplay << 16;
10320 plane_state->src_h = vdisplay << 16;
10321
10322 return 0;
10323}
10324
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010325bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010326 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010327 struct intel_load_detect_pipe *old,
10328 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010329{
10330 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010331 struct intel_encoder *intel_encoder =
10332 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010333 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010334 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010335 struct drm_crtc *crtc = NULL;
10336 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010337 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010338 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010339 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010340 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010341 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010342 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010343
Chris Wilsond2dff872011-04-19 08:36:26 +010010344 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010345 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010346 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010347
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010348 old->restore_state = NULL;
10349
Rob Clark51fd3712013-11-19 12:10:12 -050010350retry:
10351 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10352 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010353 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010354
Jesse Barnes79e53942008-11-07 14:24:08 -080010355 /*
10356 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010357 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010358 * - if the connector already has an assigned crtc, use it (but make
10359 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010360 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010361 * - try to find the first unused crtc that can drive this connector,
10362 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 */
10364
10365 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010366 if (connector->state->crtc) {
10367 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010368
Rob Clark51fd3712013-11-19 12:10:12 -050010369 ret = drm_modeset_lock(&crtc->mutex, ctx);
10370 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010371 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010372
10373 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010374 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010375 }
10376
10377 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010378 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010379 i++;
10380 if (!(encoder->possible_crtcs & (1 << i)))
10381 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010382
10383 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10384 if (ret)
10385 goto fail;
10386
10387 if (possible_crtc->state->enable) {
10388 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010389 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010390 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010391
10392 crtc = possible_crtc;
10393 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010394 }
10395
10396 /*
10397 * If we didn't find an unused CRTC, don't use any.
10398 */
10399 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010400 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010401 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010402 }
10403
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010404found:
10405 intel_crtc = to_intel_crtc(crtc);
10406
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010407 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10408 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010409 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010410
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010411 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010412 restore_state = drm_atomic_state_alloc(dev);
10413 if (!state || !restore_state) {
10414 ret = -ENOMEM;
10415 goto fail;
10416 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010417
10418 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010419 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010420
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010421 connector_state = drm_atomic_get_connector_state(state, connector);
10422 if (IS_ERR(connector_state)) {
10423 ret = PTR_ERR(connector_state);
10424 goto fail;
10425 }
10426
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010427 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10428 if (ret)
10429 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010430
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010431 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10432 if (IS_ERR(crtc_state)) {
10433 ret = PTR_ERR(crtc_state);
10434 goto fail;
10435 }
10436
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010437 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010438
Chris Wilson64927112011-04-20 07:25:26 +010010439 if (!mode)
10440 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010441
Chris Wilsond2dff872011-04-19 08:36:26 +010010442 /* We need a framebuffer large enough to accommodate all accesses
10443 * that the plane may generate whilst we perform load detection.
10444 * We can not rely on the fbcon either being present (we get called
10445 * during its initialisation to detect all boot displays, or it may
10446 * not even exist) or that it is large enough to satisfy the
10447 * requested mode.
10448 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010449 fb = mode_fits_in_fbdev(dev, mode);
10450 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010451 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010452 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010453 } else
10454 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010455 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010456 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010457 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010458 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010459
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010460 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10461 if (ret)
10462 goto fail;
10463
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010464 drm_framebuffer_unreference(fb);
10465
10466 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10467 if (ret)
10468 goto fail;
10469
10470 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10471 if (!ret)
10472 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10473 if (!ret)
10474 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10475 if (ret) {
10476 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10477 goto fail;
10478 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010479
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010480 ret = drm_atomic_commit(state);
10481 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010482 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010483 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010484 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010485
10486 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010487
Jesse Barnes79e53942008-11-07 14:24:08 -080010488 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010489 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010490 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010491
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010492fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010493 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010494 drm_atomic_state_free(restore_state);
10495 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010496
Rob Clark51fd3712013-11-19 12:10:12 -050010497 if (ret == -EDEADLK) {
10498 drm_modeset_backoff(ctx);
10499 goto retry;
10500 }
10501
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010502 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010503}
10504
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010505void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010506 struct intel_load_detect_pipe *old,
10507 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010508{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010509 struct intel_encoder *intel_encoder =
10510 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010511 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010512 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010513 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010514
Chris Wilsond2dff872011-04-19 08:36:26 +010010515 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010516 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010517 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010518
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010519 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010520 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010521
10522 ret = drm_atomic_commit(state);
10523 if (ret) {
10524 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10525 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010527}
10528
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010529static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010530 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010531{
10532 struct drm_i915_private *dev_priv = dev->dev_private;
10533 u32 dpll = pipe_config->dpll_hw_state.dpll;
10534
10535 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010536 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010537 else if (HAS_PCH_SPLIT(dev))
10538 return 120000;
10539 else if (!IS_GEN2(dev))
10540 return 96000;
10541 else
10542 return 48000;
10543}
10544
Jesse Barnes79e53942008-11-07 14:24:08 -080010545/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010546static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010547 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010548{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010549 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010550 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010551 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010552 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010553 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010554 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010555 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010556 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010557
10558 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010559 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010561 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010562
10563 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010564 if (IS_PINEVIEW(dev)) {
10565 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10566 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010567 } else {
10568 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10569 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10570 }
10571
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010572 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010573 if (IS_PINEVIEW(dev))
10574 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10575 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010576 else
10577 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010578 DPLL_FPA01_P1_POST_DIV_SHIFT);
10579
10580 switch (dpll & DPLL_MODE_MASK) {
10581 case DPLLB_MODE_DAC_SERIAL:
10582 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10583 5 : 10;
10584 break;
10585 case DPLLB_MODE_LVDS:
10586 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10587 7 : 14;
10588 break;
10589 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010590 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010591 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010592 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010593 }
10594
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010595 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010596 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010597 else
Imre Deakdccbea32015-06-22 23:35:51 +030010598 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010600 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010601 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010602
10603 if (is_lvds) {
10604 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10605 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010606
10607 if (lvds & LVDS_CLKB_POWER_UP)
10608 clock.p2 = 7;
10609 else
10610 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010611 } else {
10612 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10613 clock.p1 = 2;
10614 else {
10615 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10616 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10617 }
10618 if (dpll & PLL_P2_DIVIDE_BY_4)
10619 clock.p2 = 4;
10620 else
10621 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010623
Imre Deakdccbea32015-06-22 23:35:51 +030010624 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 }
10626
Ville Syrjälä18442d02013-09-13 16:00:08 +030010627 /*
10628 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010629 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010630 * encoder's get_config() function.
10631 */
Imre Deakdccbea32015-06-22 23:35:51 +030010632 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010633}
10634
Ville Syrjälä6878da02013-09-13 15:59:11 +030010635int intel_dotclock_calculate(int link_freq,
10636 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010637{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010638 /*
10639 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010640 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010641 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010642 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010643 *
10644 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010645 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010646 */
10647
Ville Syrjälä6878da02013-09-13 15:59:11 +030010648 if (!m_n->link_n)
10649 return 0;
10650
10651 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10652}
10653
Ville Syrjälä18442d02013-09-13 16:00:08 +030010654static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010655 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010656{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010657 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010658
10659 /* read out port_clock from the DPLL */
10660 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010661
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010662 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010663 * In case there is an active pipe without active ports,
10664 * we may need some idea for the dotclock anyway.
10665 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010666 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010667 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010668 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010669 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010670}
10671
10672/** Returns the currently programmed mode of the given pipe. */
10673struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10674 struct drm_crtc *crtc)
10675{
Jesse Barnes548f2452011-02-17 10:40:53 -080010676 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010678 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010679 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010680 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010681 int htot = I915_READ(HTOTAL(cpu_transcoder));
10682 int hsync = I915_READ(HSYNC(cpu_transcoder));
10683 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10684 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010685 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010686
10687 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10688 if (!mode)
10689 return NULL;
10690
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010691 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10692 if (!pipe_config) {
10693 kfree(mode);
10694 return NULL;
10695 }
10696
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010697 /*
10698 * Construct a pipe_config sufficient for getting the clock info
10699 * back out of crtc_clock_get.
10700 *
10701 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10702 * to use a real value here instead.
10703 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010704 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10705 pipe_config->pixel_multiplier = 1;
10706 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10707 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10708 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10709 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010710
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010711 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010712 mode->hdisplay = (htot & 0xffff) + 1;
10713 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10714 mode->hsync_start = (hsync & 0xffff) + 1;
10715 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10716 mode->vdisplay = (vtot & 0xffff) + 1;
10717 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10718 mode->vsync_start = (vsync & 0xffff) + 1;
10719 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10720
10721 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010722
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010723 kfree(pipe_config);
10724
Jesse Barnes79e53942008-11-07 14:24:08 -080010725 return mode;
10726}
10727
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010728void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010729{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010730 if (dev_priv->mm.busy)
10731 return;
10732
Paulo Zanoni43694d62014-03-07 20:08:08 -030010733 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010734 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010735 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010736 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010737 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010738}
10739
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010740void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010010741{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010742 if (!dev_priv->mm.busy)
10743 return;
10744
10745 dev_priv->mm.busy = false;
10746
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010747 if (INTEL_GEN(dev_priv) >= 6)
10748 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010749
Paulo Zanoni43694d62014-03-07 20:08:08 -030010750 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010751}
10752
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010753void intel_free_flip_work(struct intel_flip_work *work)
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010754{
10755 kfree(work->old_connector_state);
10756 kfree(work->new_connector_state);
10757 kfree(work);
10758}
10759
Jesse Barnes79e53942008-11-07 14:24:08 -080010760static void intel_crtc_destroy(struct drm_crtc *crtc)
10761{
10762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010763 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010764 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010765
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010766 spin_lock_irq(&dev->event_lock);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010767 while (!list_empty(&intel_crtc->flip_work)) {
10768 work = list_first_entry(&intel_crtc->flip_work,
10769 struct intel_flip_work, head);
10770 list_del_init(&work->head);
10771 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010772
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010773 cancel_work_sync(&work->mmio_work);
10774 cancel_work_sync(&work->unpin_work);
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010775 intel_free_flip_work(work);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010776
10777 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010778 }
Maarten Lankhorst68858432016-05-17 15:07:52 +020010779 spin_unlock_irq(&dev->event_lock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010780
10781 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010782
Jesse Barnes79e53942008-11-07 14:24:08 -080010783 kfree(intel_crtc);
10784}
10785
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010786static void intel_crtc_post_flip_update(struct intel_flip_work *work,
10787 struct drm_crtc *crtc)
10788{
10789 struct intel_crtc_state *crtc_state = work->new_crtc_state;
10790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10791
10792 if (crtc_state->disable_cxsr)
10793 intel_crtc->wm.cxsr_allowed = true;
10794
10795 if (crtc_state->update_wm_post && crtc_state->base.active)
10796 intel_update_watermarks(crtc);
10797
10798 if (work->num_planes > 0 &&
10799 work->old_plane_state[0]->base.plane == crtc->primary) {
10800 struct intel_plane_state *plane_state =
10801 work->new_plane_state[0];
10802
10803 if (plane_state->visible &&
10804 (needs_modeset(&crtc_state->base) ||
10805 !work->old_plane_state[0]->visible))
10806 intel_post_enable_primary(crtc);
10807 }
10808}
10809
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010810static void intel_unpin_work_fn(struct work_struct *__work)
10811{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010812 struct intel_flip_work *work =
10813 container_of(__work, struct intel_flip_work, unpin_work);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010814 struct drm_crtc *crtc = work->old_crtc_state->base.crtc;
10815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10816 struct drm_device *dev = crtc->dev;
10817 struct drm_i915_private *dev_priv = dev->dev_private;
10818 int i;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010819
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010820 if (work->fb_bits)
10821 intel_frontbuffer_flip_complete(dev, work->fb_bits);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010822
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010823 /*
10824 * Unless work->can_async_unpin is false, there's no way to ensure
10825 * that work->new_crtc_state contains valid memory during unpin
10826 * because intel_atomic_commit may free it before this runs.
10827 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010828 if (!work->can_async_unpin) {
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010829 intel_crtc_post_flip_update(work, crtc);
10830
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010831 if (dev_priv->display.optimize_watermarks)
10832 dev_priv->display.optimize_watermarks(work->new_crtc_state);
10833 }
10834
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010835 if (work->fb_bits & to_intel_plane(crtc->primary)->frontbuffer_bit)
10836 intel_fbc_post_update(intel_crtc);
10837
10838 if (work->put_power_domains)
10839 modeset_put_power_domains(dev_priv, work->put_power_domains);
10840
10841 /* Make sure mmio work is completely finished before freeing all state here. */
10842 flush_work(&work->mmio_work);
10843
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010844 if (!work->can_async_unpin &&
10845 (work->new_crtc_state->update_pipe ||
10846 needs_modeset(&work->new_crtc_state->base))) {
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010847 /* This must be called before work is unpinned for serialization. */
10848 intel_modeset_verify_crtc(crtc, &work->old_crtc_state->base,
10849 &work->new_crtc_state->base);
10850
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010851 for (i = 0; i < work->num_new_connectors; i++) {
10852 struct drm_connector_state *conn_state =
10853 work->new_connector_state[i];
10854 struct drm_connector *con = conn_state->connector;
10855
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010856 WARN_ON(!con);
10857
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010858 intel_connector_verify_state(to_intel_connector(con),
10859 conn_state);
10860 }
10861 }
10862
10863 for (i = 0; i < work->num_old_connectors; i++) {
10864 struct drm_connector_state *old_con_state =
10865 work->old_connector_state[i];
10866 struct drm_connector *con =
10867 old_con_state->connector;
10868
10869 con->funcs->atomic_destroy_state(con, old_con_state);
10870 }
10871
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010872 if (!work->can_async_unpin || !list_empty(&work->head)) {
10873 spin_lock_irq(&dev->event_lock);
10874 WARN(list_empty(&work->head) != work->can_async_unpin,
10875 "[CRTC:%i] Pin work %p async %i with %i planes, active %i -> %i ms %i\n",
10876 crtc->base.id, work, work->can_async_unpin, work->num_planes,
10877 work->old_crtc_state->base.active, work->new_crtc_state->base.active,
10878 needs_modeset(&work->new_crtc_state->base));
10879
10880 if (!list_empty(&work->head))
10881 list_del(&work->head);
10882
10883 wake_up_all(&dev_priv->pending_flip_queue);
10884 spin_unlock_irq(&dev->event_lock);
10885 }
10886
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010887 /* New crtc_state freed? */
10888 if (work->free_new_crtc_state)
10889 intel_crtc_destroy_state(crtc, &work->new_crtc_state->base);
10890
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010891 intel_crtc_destroy_state(crtc, &work->old_crtc_state->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010892
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010893 for (i = 0; i < work->num_planes; i++) {
10894 struct intel_plane_state *old_plane_state =
10895 work->old_plane_state[i];
10896 struct drm_framebuffer *old_fb = old_plane_state->base.fb;
10897 struct drm_plane *plane = old_plane_state->base.plane;
10898 struct drm_i915_gem_request *req;
Daniel Vetterf99d7062014-06-19 16:01:59 +020010899
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010900 req = old_plane_state->wait_req;
10901 old_plane_state->wait_req = NULL;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010902 if (req)
10903 i915_gem_request_unreference(req);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010904
10905 fence_put(old_plane_state->base.fence);
10906 old_plane_state->base.fence = NULL;
10907
10908 if (old_fb &&
10909 (plane->type != DRM_PLANE_TYPE_CURSOR ||
10910 !INTEL_INFO(dev_priv)->cursor_needs_physical)) {
10911 mutex_lock(&dev->struct_mutex);
10912 intel_unpin_fb_obj(old_fb, old_plane_state->base.rotation);
10913 mutex_unlock(&dev->struct_mutex);
10914 }
10915
10916 intel_plane_destroy_state(plane, &old_plane_state->base);
10917 }
10918
10919 if (!WARN_ON(atomic_read(&intel_crtc->unpin_work_count) == 0))
10920 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010921
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020010922 intel_free_flip_work(work);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010923}
10924
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010925
10926static bool pageflip_finished(struct intel_crtc *crtc,
10927 struct intel_flip_work *work)
10928{
10929 if (!atomic_read(&work->pending))
10930 return false;
10931
10932 smp_rmb();
10933
Daniel Vetterf3260382014-09-15 14:55:23 +020010934 /*
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +020010935 * MMIO work completes when vblank is different from
10936 * flip_queued_vblank.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010937 */
Maarten Lankhorst8dd634d2016-05-17 15:07:55 +020010938 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010939}
10940
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010941void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010942{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010943 struct drm_device *dev = dev_priv->dev;
10944 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10946 struct intel_flip_work *work;
10947 unsigned long flags;
10948
10949 /* Ignore early vblank irqs */
10950 if (!crtc)
10951 return;
10952
10953 /*
10954 * This is called both by irq handlers and the reset code (to complete
10955 * lost pageflips) so needs the full irqsave spinlocks.
10956 */
10957 spin_lock_irqsave(&dev->event_lock, flags);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010958 while (!list_empty(&intel_crtc->flip_work)) {
10959 work = list_first_entry(&intel_crtc->flip_work,
10960 struct intel_flip_work,
10961 head);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010962
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010963 if (!pageflip_finished(intel_crtc, work) ||
10964 work_busy(&work->unpin_work))
Maarten Lankhorst68858432016-05-17 15:07:52 +020010965 break;
10966
10967 page_flip_completed(intel_crtc, work);
10968 }
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010969 spin_unlock_irqrestore(&dev->event_lock, flags);
10970}
10971
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010972static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010973{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010974 struct intel_flip_work *work =
10975 container_of(w, struct intel_flip_work, mmio_work);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010976 struct drm_crtc *crtc = work->old_crtc_state->base.crtc;
10977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10978 struct intel_crtc_state *crtc_state = work->new_crtc_state;
10979 struct drm_device *dev = crtc->dev;
Maarten Lankhorstaa420dd2016-05-17 15:07:51 +020010980 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010981 struct drm_i915_gem_request *req;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010982 int i, ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010983
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010984 if (!needs_modeset(&crtc_state->base) && crtc_state->update_pipe) {
10985 work->put_power_domains =
10986 modeset_get_crtc_power_domains(crtc, crtc_state);
10987 }
10988
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010989 for (i = 0; i < work->num_planes; i++) {
10990 struct intel_plane_state *old_plane_state = work->old_plane_state[i];
10991
10992 /* For framebuffer backed by dmabuf, wait for fence */
10993 if (old_plane_state->base.fence)
10994 WARN_ON(fence_wait(old_plane_state->base.fence, false) < 0);
10995
10996 req = old_plane_state->wait_req;
10997 if (!req)
10998 continue;
10999
11000 WARN_ON(__i915_wait_request(req, false, NULL,
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011001 &dev_priv->rps.mmioflips));
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011002 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011003
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011004 ret = drm_crtc_vblank_get(crtc);
11005 I915_STATE_WARN(ret < 0, "enabling vblank failed with %i\n", ret);
11006
11007 if (work->num_planes &&
11008 work->old_plane_state[0]->base.plane == crtc->primary)
11009 intel_fbc_enable(intel_crtc, work->new_crtc_state, work->new_plane_state[0]);
11010
11011 intel_frontbuffer_flip_prepare(dev, work->fb_bits);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011012
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011013 intel_pipe_update_start(intel_crtc);
11014 if (!needs_modeset(&crtc_state->base)) {
11015 if (crtc_state->base.color_mgmt_changed || crtc_state->update_pipe) {
11016 intel_color_set_csc(&crtc_state->base);
11017 intel_color_load_luts(&crtc_state->base);
11018 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011019
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011020 if (crtc_state->update_pipe)
11021 intel_update_pipe_config(intel_crtc, work->old_crtc_state);
11022 else if (INTEL_INFO(dev)->gen >= 9)
11023 skl_detach_scalers(intel_crtc);
11024 }
11025
11026 for (i = 0; i < work->num_planes; i++) {
11027 struct intel_plane_state *new_plane_state = work->new_plane_state[i];
11028 struct intel_plane *plane = to_intel_plane(new_plane_state->base.plane);
11029
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011030 if (new_plane_state->visible)
11031 plane->update_plane(&plane->base, crtc_state, new_plane_state);
11032 else
11033 plane->disable_plane(&plane->base, crtc);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011034 }
11035
11036 intel_pipe_update_end(intel_crtc, work);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011037}
11038
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011039/**
11040 * intel_wm_need_update - Check whether watermarks need updating
11041 * @plane: drm plane
11042 * @state: new plane state
11043 *
11044 * Check current plane state versus the new one to determine whether
11045 * watermarks need to be recalculated.
11046 *
11047 * Returns true or false.
11048 */
11049static bool intel_wm_need_update(struct drm_plane *plane,
11050 struct drm_plane_state *state)
11051{
Matt Roperd21fbe82015-09-24 15:53:12 -070011052 struct intel_plane_state *new = to_intel_plane_state(state);
11053 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11054
11055 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011056 if (new->visible != cur->visible)
11057 return true;
11058
11059 if (!cur->base.fb || !new->base.fb)
11060 return false;
11061
11062 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11063 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011064 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11065 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11066 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11067 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011068 return true;
11069
11070 return false;
11071}
11072
Matt Roperd21fbe82015-09-24 15:53:12 -070011073static bool needs_scaling(struct intel_plane_state *state)
11074{
11075 int src_w = drm_rect_width(&state->src) >> 16;
11076 int src_h = drm_rect_height(&state->src) >> 16;
11077 int dst_w = drm_rect_width(&state->dst);
11078 int dst_h = drm_rect_height(&state->dst);
11079
11080 return (src_w != dst_w || src_h != dst_h);
11081}
11082
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011083int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11084 struct drm_plane_state *plane_state)
11085{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011086 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011087 struct drm_crtc *crtc = crtc_state->crtc;
11088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11089 struct drm_plane *plane = plane_state->plane;
11090 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011091 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011092 struct intel_plane_state *old_plane_state =
11093 to_intel_plane_state(plane->state);
11094 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011095 bool mode_changed = needs_modeset(crtc_state);
11096 bool was_crtc_enabled = crtc->state->active;
11097 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011098 bool turn_off, turn_on, visible, was_visible;
11099 struct drm_framebuffer *fb = plane_state->fb;
11100
11101 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11102 plane->type != DRM_PLANE_TYPE_CURSOR) {
11103 ret = skl_update_scaler_plane(
11104 to_intel_crtc_state(crtc_state),
11105 to_intel_plane_state(plane_state));
11106 if (ret)
11107 return ret;
11108 }
11109
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011110 was_visible = old_plane_state->visible;
11111 visible = to_intel_plane_state(plane_state)->visible;
11112
11113 if (!was_crtc_enabled && WARN_ON(was_visible))
11114 was_visible = false;
11115
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011116 /*
11117 * Visibility is calculated as if the crtc was on, but
11118 * after scaler setup everything depends on it being off
11119 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011120 *
11121 * FIXME this is wrong for watermarks. Watermarks should also
11122 * be computed as if the pipe would be active. Perhaps move
11123 * per-plane wm computation to the .check_plane() hook, and
11124 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011125 */
11126 if (!is_crtc_enabled)
11127 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011128
11129 if (!was_visible && !visible)
11130 return 0;
11131
Maarten Lankhorste8861672016-02-24 11:24:26 +010011132 if (fb != old_plane_state->base.fb)
11133 pipe_config->fb_changed = true;
11134
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011135 turn_off = was_visible && (!visible || mode_changed);
11136 turn_on = visible && (!was_visible || mode_changed);
11137
11138 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11139 plane->base.id, fb ? fb->base.id : -1);
11140
11141 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11142 plane->base.id, was_visible, visible,
11143 turn_off, turn_on, mode_changed);
11144
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011145 if (turn_on) {
11146 pipe_config->update_wm_pre = true;
11147
11148 /* must disable cxsr around plane enable/disable */
11149 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11150 pipe_config->disable_cxsr = true;
11151 } else if (turn_off) {
11152 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011153
Ville Syrjälä852eb002015-06-24 22:00:07 +030011154 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011155 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011156 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011157 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011158 /* FIXME bollocks */
11159 pipe_config->update_wm_pre = true;
11160 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011161 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011162
Matt Ropered4a6a72016-02-23 17:20:13 -080011163 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011164 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11165 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011166 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11167
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011168 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011169 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011170
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011171 /*
11172 * WaCxSRDisabledForSpriteScaling:ivb
11173 *
11174 * cstate->update_wm was already set above, so this flag will
11175 * take effect when we commit and program watermarks.
11176 */
11177 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11178 needs_scaling(to_intel_plane_state(plane_state)) &&
11179 !needs_scaling(old_plane_state))
11180 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011181
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011182 return 0;
11183}
11184
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011185static bool encoders_cloneable(const struct intel_encoder *a,
11186 const struct intel_encoder *b)
11187{
11188 /* masks could be asymmetric, so check both ways */
11189 return a == b || (a->cloneable & (1 << b->type) &&
11190 b->cloneable & (1 << a->type));
11191}
11192
11193static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11194 struct intel_crtc *crtc,
11195 struct intel_encoder *encoder)
11196{
11197 struct intel_encoder *source_encoder;
11198 struct drm_connector *connector;
11199 struct drm_connector_state *connector_state;
11200 int i;
11201
11202 for_each_connector_in_state(state, connector, connector_state, i) {
11203 if (connector_state->crtc != &crtc->base)
11204 continue;
11205
11206 source_encoder =
11207 to_intel_encoder(connector_state->best_encoder);
11208 if (!encoders_cloneable(encoder, source_encoder))
11209 return false;
11210 }
11211
11212 return true;
11213}
11214
11215static bool check_encoder_cloning(struct drm_atomic_state *state,
11216 struct intel_crtc *crtc)
11217{
11218 struct intel_encoder *encoder;
11219 struct drm_connector *connector;
11220 struct drm_connector_state *connector_state;
11221 int i;
11222
11223 for_each_connector_in_state(state, connector, connector_state, i) {
11224 if (connector_state->crtc != &crtc->base)
11225 continue;
11226
11227 encoder = to_intel_encoder(connector_state->best_encoder);
11228 if (!check_single_encoder_cloning(state, crtc, encoder))
11229 return false;
11230 }
11231
11232 return true;
11233}
11234
11235static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11236 struct drm_crtc_state *crtc_state)
11237{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011238 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011239 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011241 struct intel_crtc_state *pipe_config =
11242 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011243 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011244 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011245 bool mode_changed = needs_modeset(crtc_state);
11246
11247 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11248 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11249 return -EINVAL;
11250 }
11251
Ville Syrjälä852eb002015-06-24 22:00:07 +030011252 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011253 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011254
Maarten Lankhorstad421372015-06-15 12:33:42 +020011255 if (mode_changed && crtc_state->enable &&
11256 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011257 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011258 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11259 pipe_config);
11260 if (ret)
11261 return ret;
11262 }
11263
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011264 if (crtc_state->color_mgmt_changed) {
11265 ret = intel_color_check(crtc, crtc_state);
11266 if (ret)
11267 return ret;
11268 }
11269
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011270 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011271 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011272 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011273 if (ret) {
11274 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011275 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011276 }
11277 }
11278
11279 if (dev_priv->display.compute_intermediate_wm &&
11280 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11281 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11282 return 0;
11283
11284 /*
11285 * Calculate 'intermediate' watermarks that satisfy both the
11286 * old state and the new state. We can program these
11287 * immediately.
11288 */
11289 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11290 intel_crtc,
11291 pipe_config);
11292 if (ret) {
11293 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11294 return ret;
11295 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070011296 } else if (dev_priv->display.compute_intermediate_wm) {
11297 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11298 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011299 }
11300
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011301 if (INTEL_INFO(dev)->gen >= 9) {
11302 if (mode_changed)
11303 ret = skl_update_scaler_crtc(pipe_config);
11304
11305 if (!ret)
11306 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11307 pipe_config);
11308 }
11309
11310 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011311}
11312
Jani Nikula65b38e02015-04-13 11:26:56 +030011313static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011314 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011315 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011316};
11317
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011318static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11319{
11320 struct intel_connector *connector;
11321
11322 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011323 if (connector->base.state->crtc)
11324 drm_connector_unreference(&connector->base);
11325
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011326 if (connector->base.encoder) {
11327 connector->base.state->best_encoder =
11328 connector->base.encoder;
11329 connector->base.state->crtc =
11330 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011331
11332 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011333 } else {
11334 connector->base.state->best_encoder = NULL;
11335 connector->base.state->crtc = NULL;
11336 }
11337 }
11338}
11339
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011340static void
Robin Schroereba905b2014-05-18 02:24:50 +020011341connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011342 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011343{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011344 int bpp = pipe_config->pipe_bpp;
11345
11346 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11347 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011348 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011349
11350 /* Don't use an invalid EDID bpc value */
11351 if (connector->base.display_info.bpc &&
11352 connector->base.display_info.bpc * 3 < bpp) {
11353 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11354 bpp, connector->base.display_info.bpc*3);
11355 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11356 }
11357
Jani Nikula013dd9e2016-01-13 16:35:20 +020011358 /* Clamp bpp to default limit on screens without EDID 1.4 */
11359 if (connector->base.display_info.bpc == 0) {
11360 int type = connector->base.connector_type;
11361 int clamp_bpp = 24;
11362
11363 /* Fall back to 18 bpp when DP sink capability is unknown. */
11364 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
11365 type == DRM_MODE_CONNECTOR_eDP)
11366 clamp_bpp = 18;
11367
11368 if (bpp > clamp_bpp) {
11369 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
11370 bpp, clamp_bpp);
11371 pipe_config->pipe_bpp = clamp_bpp;
11372 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011373 }
11374}
11375
11376static int
11377compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011378 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011379{
11380 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011381 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011382 struct drm_connector *connector;
11383 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011384 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011385
Wayne Boyer666a4532015-12-09 12:29:35 -080011386 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011387 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011388 else if (INTEL_INFO(dev)->gen >= 5)
11389 bpp = 12*3;
11390 else
11391 bpp = 8*3;
11392
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011393
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011394 pipe_config->pipe_bpp = bpp;
11395
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011396 state = pipe_config->base.state;
11397
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011398 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011399 for_each_connector_in_state(state, connector, connector_state, i) {
11400 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011401 continue;
11402
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011403 connected_sink_compute_bpp(to_intel_connector(connector),
11404 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011405 }
11406
11407 return bpp;
11408}
11409
Daniel Vetter644db712013-09-19 14:53:58 +020011410static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11411{
11412 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11413 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011414 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011415 mode->crtc_hdisplay, mode->crtc_hsync_start,
11416 mode->crtc_hsync_end, mode->crtc_htotal,
11417 mode->crtc_vdisplay, mode->crtc_vsync_start,
11418 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11419}
11420
Daniel Vetterc0b03412013-05-28 12:05:54 +020011421static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011422 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011423 const char *context)
11424{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011425 struct drm_device *dev = crtc->base.dev;
11426 struct drm_plane *plane;
11427 struct intel_plane *intel_plane;
11428 struct intel_plane_state *state;
11429 struct drm_framebuffer *fb;
11430
11431 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11432 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011433
Jani Nikulada205632016-03-15 21:51:10 +020011434 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011435 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11436 pipe_config->pipe_bpp, pipe_config->dither);
11437 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11438 pipe_config->has_pch_encoder,
11439 pipe_config->fdi_lanes,
11440 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11441 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11442 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011443 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011444 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011445 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011446 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11447 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11448 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011449
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011450 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011451 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011452 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011453 pipe_config->dp_m2_n2.gmch_m,
11454 pipe_config->dp_m2_n2.gmch_n,
11455 pipe_config->dp_m2_n2.link_m,
11456 pipe_config->dp_m2_n2.link_n,
11457 pipe_config->dp_m2_n2.tu);
11458
Daniel Vetter55072d12014-11-20 16:10:28 +010011459 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11460 pipe_config->has_audio,
11461 pipe_config->has_infoframe);
11462
Daniel Vetterc0b03412013-05-28 12:05:54 +020011463 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011464 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011465 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011466 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11467 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011468 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011469 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11470 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011471 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11472 crtc->num_scalers,
11473 pipe_config->scaler_state.scaler_users,
11474 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011475 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11476 pipe_config->gmch_pfit.control,
11477 pipe_config->gmch_pfit.pgm_ratios,
11478 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011479 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011480 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011481 pipe_config->pch_pfit.size,
11482 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011483 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011484 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011485
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011486 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011487 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011488 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011489 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011490 pipe_config->ddi_pll_sel,
11491 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011492 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011493 pipe_config->dpll_hw_state.pll0,
11494 pipe_config->dpll_hw_state.pll1,
11495 pipe_config->dpll_hw_state.pll2,
11496 pipe_config->dpll_hw_state.pll3,
11497 pipe_config->dpll_hw_state.pll6,
11498 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011499 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011500 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011501 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070011502 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011503 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11504 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11505 pipe_config->ddi_pll_sel,
11506 pipe_config->dpll_hw_state.ctrl1,
11507 pipe_config->dpll_hw_state.cfgcr1,
11508 pipe_config->dpll_hw_state.cfgcr2);
11509 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020011510 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011511 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011512 pipe_config->dpll_hw_state.wrpll,
11513 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011514 } else {
11515 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11516 "fp0: 0x%x, fp1: 0x%x\n",
11517 pipe_config->dpll_hw_state.dpll,
11518 pipe_config->dpll_hw_state.dpll_md,
11519 pipe_config->dpll_hw_state.fp0,
11520 pipe_config->dpll_hw_state.fp1);
11521 }
11522
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011523 DRM_DEBUG_KMS("planes on this crtc\n");
11524 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11525 intel_plane = to_intel_plane(plane);
11526 if (intel_plane->pipe != crtc->pipe)
11527 continue;
11528
11529 state = to_intel_plane_state(plane->state);
11530 fb = state->base.fb;
11531 if (!fb) {
11532 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11533 "disabled, scaler_id = %d\n",
11534 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11535 plane->base.id, intel_plane->pipe,
11536 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11537 drm_plane_index(plane), state->scaler_id);
11538 continue;
11539 }
11540
11541 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11542 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11543 plane->base.id, intel_plane->pipe,
11544 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11545 drm_plane_index(plane));
11546 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11547 fb->base.id, fb->width, fb->height, fb->pixel_format);
11548 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11549 state->scaler_id,
11550 state->src.x1 >> 16, state->src.y1 >> 16,
11551 drm_rect_width(&state->src) >> 16,
11552 drm_rect_height(&state->src) >> 16,
11553 state->dst.x1, state->dst.y1,
11554 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11555 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011556}
11557
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011558static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011559{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011560 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011561 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011562 unsigned int used_ports = 0;
11563
11564 /*
11565 * Walk the connector list instead of the encoder
11566 * list to detect the problem on ddi platforms
11567 * where there's just one encoder per digital port.
11568 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011569 drm_for_each_connector(connector, dev) {
11570 struct drm_connector_state *connector_state;
11571 struct intel_encoder *encoder;
11572
11573 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11574 if (!connector_state)
11575 connector_state = connector->state;
11576
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011577 if (!connector_state->best_encoder)
11578 continue;
11579
11580 encoder = to_intel_encoder(connector_state->best_encoder);
11581
11582 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011583
11584 switch (encoder->type) {
11585 unsigned int port_mask;
11586 case INTEL_OUTPUT_UNKNOWN:
11587 if (WARN_ON(!HAS_DDI(dev)))
11588 break;
11589 case INTEL_OUTPUT_DISPLAYPORT:
11590 case INTEL_OUTPUT_HDMI:
11591 case INTEL_OUTPUT_EDP:
11592 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11593
11594 /* the same port mustn't appear more than once */
11595 if (used_ports & port_mask)
11596 return false;
11597
11598 used_ports |= port_mask;
11599 default:
11600 break;
11601 }
11602 }
11603
11604 return true;
11605}
11606
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011607static void
11608clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11609{
11610 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011611 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011612 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011613 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011614 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011615 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011616
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011617 /* FIXME: before the switch to atomic started, a new pipe_config was
11618 * kzalloc'd. Code that depends on any field being zero should be
11619 * fixed, so that the crtc_state can be safely duplicated. For now,
11620 * only fields that are know to not cause problems are preserved. */
11621
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011622 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070011623 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011624 shared_dpll = crtc_state->shared_dpll;
11625 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011626 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011627 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011628
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011629 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011630
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011631 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070011632 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011633 crtc_state->shared_dpll = shared_dpll;
11634 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030011635 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011636 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011637}
11638
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011639static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011640intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011641 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011642{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011643 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011644 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011645 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011646 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011647 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011648 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011649 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011650
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011651 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011652
Daniel Vettere143a212013-07-04 12:01:15 +020011653 pipe_config->cpu_transcoder =
11654 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011655
Imre Deak2960bc92013-07-30 13:36:32 +030011656 /*
11657 * Sanitize sync polarity flags based on requested ones. If neither
11658 * positive or negative polarity is requested, treat this as meaning
11659 * negative polarity.
11660 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011661 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011662 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011663 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011664
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011665 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011666 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011667 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011668
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011669 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11670 pipe_config);
11671 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011672 goto fail;
11673
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011674 /*
11675 * Determine the real pipe dimensions. Note that stereo modes can
11676 * increase the actual pipe size due to the frame doubling and
11677 * insertion of additional space for blanks between the frame. This
11678 * is stored in the crtc timings. We use the requested mode to do this
11679 * computation to clearly distinguish it from the adjusted mode, which
11680 * can be changed by the connectors in the below retry loop.
11681 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011682 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011683 &pipe_config->pipe_src_w,
11684 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011685
Daniel Vettere29c22c2013-02-21 00:00:16 +010011686encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011687 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011688 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011689 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011690
Daniel Vetter135c81b2013-07-21 21:37:09 +020011691 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011692 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11693 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011694
Daniel Vetter7758a112012-07-08 19:40:39 +020011695 /* Pass our mode to the connectors and the CRTC to give them a chance to
11696 * adjust it according to limitations or connector properties, and also
11697 * a chance to reject the mode entirely.
11698 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011699 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011700 if (connector_state->crtc != crtc)
11701 continue;
11702
11703 encoder = to_intel_encoder(connector_state->best_encoder);
11704
Daniel Vetterefea6e82013-07-21 21:36:59 +020011705 if (!(encoder->compute_config(encoder, pipe_config))) {
11706 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011707 goto fail;
11708 }
11709 }
11710
Daniel Vetterff9a6752013-06-01 17:16:21 +020011711 /* Set default port clock if not overwritten by the encoder. Needs to be
11712 * done afterwards in case the encoder adjusts the mode. */
11713 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011714 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011715 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011716
Daniel Vettera43f6e02013-06-07 23:10:32 +020011717 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011718 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011719 DRM_DEBUG_KMS("CRTC fixup failed\n");
11720 goto fail;
11721 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011722
11723 if (ret == RETRY) {
11724 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11725 ret = -EINVAL;
11726 goto fail;
11727 }
11728
11729 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11730 retry = false;
11731 goto encoder_retry;
11732 }
11733
Daniel Vettere8fa4272015-08-12 11:43:34 +020011734 /* Dithering seems to not pass-through bits correctly when it should, so
11735 * only enable it on 6bpc panels. */
11736 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011737 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011738 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011739
Daniel Vetter7758a112012-07-08 19:40:39 +020011740fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011741 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011742}
11743
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011744static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011745intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011746{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011747 struct drm_crtc *crtc;
11748 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011749 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011750
Ville Syrjälä76688512014-01-10 11:28:06 +020011751 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011752 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020011753 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011754
11755 /* Update hwmode for vblank functions */
11756 if (crtc->state->active)
11757 crtc->hwmode = crtc->state->adjusted_mode;
11758 else
11759 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011760
11761 /*
11762 * Update legacy state to satisfy fbc code. This can
11763 * be removed when fbc uses the atomic state.
11764 */
11765 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11766 struct drm_plane_state *plane_state = crtc->primary->state;
11767
11768 crtc->primary->fb = plane_state->fb;
11769 crtc->x = plane_state->src_x >> 16;
11770 crtc->y = plane_state->src_y >> 16;
11771 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011772 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011773}
11774
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011775static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011776{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011777 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011778
11779 if (clock1 == clock2)
11780 return true;
11781
11782 if (!clock1 || !clock2)
11783 return false;
11784
11785 diff = abs(clock1 - clock2);
11786
11787 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11788 return true;
11789
11790 return false;
11791}
11792
Daniel Vetter25c5b262012-07-08 22:08:04 +020011793#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11794 list_for_each_entry((intel_crtc), \
11795 &(dev)->mode_config.crtc_list, \
11796 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020011797 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020011798
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011799static bool
11800intel_compare_m_n(unsigned int m, unsigned int n,
11801 unsigned int m2, unsigned int n2,
11802 bool exact)
11803{
11804 if (m == m2 && n == n2)
11805 return true;
11806
11807 if (exact || !m || !n || !m2 || !n2)
11808 return false;
11809
11810 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11811
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011812 if (n > n2) {
11813 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011814 m2 <<= 1;
11815 n2 <<= 1;
11816 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011817 } else if (n < n2) {
11818 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011819 m <<= 1;
11820 n <<= 1;
11821 }
11822 }
11823
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011824 if (n != n2)
11825 return false;
11826
11827 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011828}
11829
11830static bool
11831intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11832 struct intel_link_m_n *m2_n2,
11833 bool adjust)
11834{
11835 if (m_n->tu == m2_n2->tu &&
11836 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11837 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11838 intel_compare_m_n(m_n->link_m, m_n->link_n,
11839 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11840 if (adjust)
11841 *m2_n2 = *m_n;
11842
11843 return true;
11844 }
11845
11846 return false;
11847}
11848
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011849static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011850intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011851 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011852 struct intel_crtc_state *pipe_config,
11853 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011854{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011855 bool ret = true;
11856
11857#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
11858 do { \
11859 if (!adjust) \
11860 DRM_ERROR(fmt, ##__VA_ARGS__); \
11861 else \
11862 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
11863 } while (0)
11864
Daniel Vetter66e985c2013-06-05 13:34:20 +020011865#define PIPE_CONF_CHECK_X(name) \
11866 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011867 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011868 "(expected 0x%08x, found 0x%08x)\n", \
11869 current_config->name, \
11870 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011871 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011872 }
11873
Daniel Vetter08a24032013-04-19 11:25:34 +020011874#define PIPE_CONF_CHECK_I(name) \
11875 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011876 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020011877 "(expected %i, found %i)\n", \
11878 current_config->name, \
11879 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011880 ret = false; \
11881 }
11882
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011883#define PIPE_CONF_CHECK_P(name) \
11884 if (current_config->name != pipe_config->name) { \
11885 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
11886 "(expected %p, found %p)\n", \
11887 current_config->name, \
11888 pipe_config->name); \
11889 ret = false; \
11890 }
11891
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011892#define PIPE_CONF_CHECK_M_N(name) \
11893 if (!intel_compare_link_m_n(&current_config->name, \
11894 &pipe_config->name,\
11895 adjust)) { \
11896 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
11897 "(expected tu %i gmch %i/%i link %i/%i, " \
11898 "found tu %i, gmch %i/%i link %i/%i)\n", \
11899 current_config->name.tu, \
11900 current_config->name.gmch_m, \
11901 current_config->name.gmch_n, \
11902 current_config->name.link_m, \
11903 current_config->name.link_n, \
11904 pipe_config->name.tu, \
11905 pipe_config->name.gmch_m, \
11906 pipe_config->name.gmch_n, \
11907 pipe_config->name.link_m, \
11908 pipe_config->name.link_n); \
11909 ret = false; \
11910 }
11911
Daniel Vetter55c561a2016-03-30 11:34:36 +020011912/* This is required for BDW+ where there is only one set of registers for
11913 * switching between high and low RR.
11914 * This macro can be used whenever a comparison has to be made between one
11915 * hw state and multiple sw state variables.
11916 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011917#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11918 if (!intel_compare_link_m_n(&current_config->name, \
11919 &pipe_config->name, adjust) && \
11920 !intel_compare_link_m_n(&current_config->alt_name, \
11921 &pipe_config->name, adjust)) { \
11922 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
11923 "(expected tu %i gmch %i/%i link %i/%i, " \
11924 "or tu %i gmch %i/%i link %i/%i, " \
11925 "found tu %i, gmch %i/%i link %i/%i)\n", \
11926 current_config->name.tu, \
11927 current_config->name.gmch_m, \
11928 current_config->name.gmch_n, \
11929 current_config->name.link_m, \
11930 current_config->name.link_n, \
11931 current_config->alt_name.tu, \
11932 current_config->alt_name.gmch_m, \
11933 current_config->alt_name.gmch_n, \
11934 current_config->alt_name.link_m, \
11935 current_config->alt_name.link_n, \
11936 pipe_config->name.tu, \
11937 pipe_config->name.gmch_m, \
11938 pipe_config->name.gmch_n, \
11939 pipe_config->name.link_m, \
11940 pipe_config->name.link_n); \
11941 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011942 }
11943
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011944#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11945 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011946 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011947 "(expected %i, found %i)\n", \
11948 current_config->name & (mask), \
11949 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011950 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011951 }
11952
Ville Syrjälä5e550652013-09-06 23:29:07 +030011953#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11954 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011955 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011956 "(expected %i, found %i)\n", \
11957 current_config->name, \
11958 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011959 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011960 }
11961
Daniel Vetterbb760062013-06-06 14:55:52 +020011962#define PIPE_CONF_QUIRK(quirk) \
11963 ((current_config->quirks | pipe_config->quirks) & (quirk))
11964
Daniel Vettereccb1402013-05-22 00:50:22 +020011965 PIPE_CONF_CHECK_I(cpu_transcoder);
11966
Daniel Vetter08a24032013-04-19 11:25:34 +020011967 PIPE_CONF_CHECK_I(has_pch_encoder);
11968 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011969 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011970
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011971 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011972 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011973
11974 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011975 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011976
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011977 if (current_config->has_drrs)
11978 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11979 } else
11980 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011981
Jani Nikulaa65347b2015-11-27 12:21:46 +020011982 PIPE_CONF_CHECK_I(has_dsi_encoder);
11983
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011984 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11985 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11986 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11987 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11988 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11989 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011990
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011991 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11992 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11993 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11994 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11995 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11996 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011997
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011998 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020011999 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012000 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012001 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012002 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012003 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012004
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012005 PIPE_CONF_CHECK_I(has_audio);
12006
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012007 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012008 DRM_MODE_FLAG_INTERLACE);
12009
Daniel Vetterbb760062013-06-06 14:55:52 +020012010 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012011 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012012 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012013 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012014 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012015 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012016 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012017 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012018 DRM_MODE_FLAG_NVSYNC);
12019 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012020
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012021 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012022 /* pfit ratios are autocomputed by the hw on gen4+ */
12023 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012024 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012025 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012026
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012027 if (!adjust) {
12028 PIPE_CONF_CHECK_I(pipe_src_w);
12029 PIPE_CONF_CHECK_I(pipe_src_h);
12030
12031 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12032 if (current_config->pch_pfit.enabled) {
12033 PIPE_CONF_CHECK_X(pch_pfit.pos);
12034 PIPE_CONF_CHECK_X(pch_pfit.size);
12035 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012036
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012037 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12038 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012039
Jesse Barnese59150d2014-01-07 13:30:45 -080012040 /* BDW+ don't expose a synchronous way to read the state */
12041 if (IS_HASWELL(dev))
12042 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012043
Ville Syrjälä282740f2013-09-04 18:30:03 +030012044 PIPE_CONF_CHECK_I(double_wide);
12045
Daniel Vetter26804af2014-06-25 22:01:55 +030012046 PIPE_CONF_CHECK_X(ddi_pll_sel);
12047
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012048 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012049 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012050 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012051 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12052 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012053 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012054 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012055 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12056 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12057 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012058
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012059 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12060 PIPE_CONF_CHECK_X(dsi_pll.div);
12061
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012062 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12063 PIPE_CONF_CHECK_I(pipe_bpp);
12064
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012065 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012066 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012067
Daniel Vetter66e985c2013-06-05 13:34:20 +020012068#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012069#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012070#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012071#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012072#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012073#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012074#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012075
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012076 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012077}
12078
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012079static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12080 const struct intel_crtc_state *pipe_config)
12081{
12082 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012083 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012084 &pipe_config->fdi_m_n);
12085 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12086
12087 /*
12088 * FDI already provided one idea for the dotclock.
12089 * Yell if the encoder disagrees.
12090 */
12091 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12092 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12093 fdi_dotclock, dotclock);
12094 }
12095}
12096
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012097static void verify_wm_state(struct drm_crtc *crtc,
12098 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012099{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012100 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012101 struct drm_i915_private *dev_priv = dev->dev_private;
12102 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012103 struct skl_ddb_entry *hw_entry, *sw_entry;
12104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12105 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012106 int plane;
12107
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012108 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012109 return;
12110
12111 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12112 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12113
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012114 /* planes */
12115 for_each_plane(dev_priv, pipe, plane) {
12116 hw_entry = &hw_ddb.plane[pipe][plane];
12117 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012118
12119 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12120 continue;
12121
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012122 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12123 "(expected (%u,%u), found (%u,%u))\n",
12124 pipe_name(pipe), plane + 1,
12125 sw_entry->start, sw_entry->end,
12126 hw_entry->start, hw_entry->end);
12127 }
12128
12129 /* cursor */
12130 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12131 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12132
12133 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012134 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12135 "(expected (%u,%u), found (%u,%u))\n",
12136 pipe_name(pipe),
12137 sw_entry->start, sw_entry->end,
12138 hw_entry->start, hw_entry->end);
12139 }
12140}
12141
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012142static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012143verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012144{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012145 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012146
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012147 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012148 struct drm_encoder *encoder = connector->encoder;
12149 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012150
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012151 if (state->crtc != crtc)
12152 continue;
12153
Maarten Lankhorst03f476e2016-05-17 15:08:00 +020012154 intel_connector_verify_state(to_intel_connector(connector),
12155 connector->state);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012156
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012157 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012158 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012159 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012160}
12161
12162static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012163verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012164{
12165 struct intel_encoder *encoder;
12166 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012167
Damien Lespiaub2784e12014-08-05 11:29:37 +010012168 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012169 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012170 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012171
12172 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12173 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012174 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012175
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012176 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012177 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012178 continue;
12179 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012180
12181 I915_STATE_WARN(connector->base.state->crtc !=
12182 encoder->base.crtc,
12183 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012184 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012185
Rob Clarke2c719b2014-12-15 13:56:32 -050012186 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012187 "encoder's enabled state mismatch "
12188 "(expected %i, found %i)\n",
12189 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012190
12191 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012192 bool active;
12193
12194 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012195 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012196 "encoder detached but still enabled on pipe %c.\n",
12197 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012198 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012199 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012200}
12201
12202static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012203verify_crtc_state(struct drm_crtc *crtc,
12204 struct drm_crtc_state *old_crtc_state,
12205 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012206{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012207 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012208 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012209 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12211 struct intel_crtc_state *pipe_config, *sw_config;
12212 struct drm_atomic_state *old_state;
12213 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012214
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012215 old_state = old_crtc_state->state;
12216 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12217 pipe_config = to_intel_crtc_state(old_crtc_state);
12218 memset(pipe_config, 0, sizeof(*pipe_config));
12219 pipe_config->base.crtc = crtc;
12220 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012221
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012222 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012223
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012224 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012225
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012226 /* hw state is inconsistent with the pipe quirk */
12227 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12228 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12229 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012230
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012231 I915_STATE_WARN(new_crtc_state->active != active,
12232 "crtc active state doesn't match with hw state "
12233 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012234
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012235 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12236 "transitional active state does not match atomic hw state "
12237 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012238
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012239 for_each_encoder_on_crtc(dev, crtc, encoder) {
12240 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012241
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012242 active = encoder->get_hw_state(encoder, &pipe);
12243 I915_STATE_WARN(active != new_crtc_state->active,
12244 "[ENCODER:%i] active %i with crtc active %i\n",
12245 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012246
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012247 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12248 "Encoder connected to wrong pipe %c\n",
12249 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012250
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012251 if (active)
12252 encoder->get_config(encoder, pipe_config);
12253 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012254
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012255 if (!new_crtc_state->active)
12256 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012257
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012258 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012259
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012260 sw_config = to_intel_crtc_state(crtc->state);
12261 if (!intel_pipe_config_compare(dev, sw_config,
12262 pipe_config, false)) {
12263 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12264 intel_dump_pipe_config(intel_crtc, pipe_config,
12265 "[hw state]");
12266 intel_dump_pipe_config(intel_crtc, sw_config,
12267 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012268 }
12269}
12270
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012271static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012272verify_single_dpll_state(struct drm_i915_private *dev_priv,
12273 struct intel_shared_dpll *pll,
12274 struct drm_crtc *crtc,
12275 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012276{
12277 struct intel_dpll_hw_state dpll_hw_state;
12278 unsigned crtc_mask;
12279 bool active;
12280
12281 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12282
12283 DRM_DEBUG_KMS("%s\n", pll->name);
12284
12285 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12286
12287 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12288 I915_STATE_WARN(!pll->on && pll->active_mask,
12289 "pll in active use but not on in sw tracking\n");
12290 I915_STATE_WARN(pll->on && !pll->active_mask,
12291 "pll is on but not used by any active crtc\n");
12292 I915_STATE_WARN(pll->on != active,
12293 "pll on state mismatch (expected %i, found %i)\n",
12294 pll->on, active);
12295 }
12296
12297 if (!crtc) {
12298 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12299 "more active pll users than references: %x vs %x\n",
12300 pll->active_mask, pll->config.crtc_mask);
12301
12302 return;
12303 }
12304
12305 crtc_mask = 1 << drm_crtc_index(crtc);
12306
12307 if (new_state->active)
12308 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12309 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12310 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12311 else
12312 I915_STATE_WARN(pll->active_mask & crtc_mask,
12313 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12314 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12315
12316 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
12317 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
12318 crtc_mask, pll->config.crtc_mask);
12319
12320 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
12321 &dpll_hw_state,
12322 sizeof(dpll_hw_state)),
12323 "pll hw state mismatch\n");
12324}
12325
12326static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012327verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12328 struct drm_crtc_state *old_crtc_state,
12329 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012330{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012331 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012332 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12333 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12334
12335 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012336 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012337
12338 if (old_state->shared_dpll &&
12339 old_state->shared_dpll != new_state->shared_dpll) {
12340 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12341 struct intel_shared_dpll *pll = old_state->shared_dpll;
12342
12343 I915_STATE_WARN(pll->active_mask & crtc_mask,
12344 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12345 pipe_name(drm_crtc_index(crtc)));
12346 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
12347 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12348 pipe_name(drm_crtc_index(crtc)));
12349 }
12350}
12351
12352static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012353intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012354 struct drm_crtc_state *old_state,
12355 struct drm_crtc_state *new_state)
12356{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012357 verify_wm_state(crtc, new_state);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012358 verify_crtc_state(crtc, old_state, new_state);
12359 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012360}
12361
12362static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012363verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012364{
12365 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012366 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012367
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012368 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012369 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012370}
Daniel Vetter53589012013-06-05 13:34:16 +020012371
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012372static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012373intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012374{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012375 verify_encoder_state(dev);
12376 verify_connector_state(dev, NULL);
12377 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012378}
12379
Ville Syrjälä80715b22014-05-15 20:23:23 +030012380static void update_scanline_offset(struct intel_crtc *crtc)
12381{
12382 struct drm_device *dev = crtc->base.dev;
12383
12384 /*
12385 * The scanline counter increments at the leading edge of hsync.
12386 *
12387 * On most platforms it starts counting from vtotal-1 on the
12388 * first active line. That means the scanline counter value is
12389 * always one less than what we would expect. Ie. just after
12390 * start of vblank, which also occurs at start of hsync (on the
12391 * last active line), the scanline counter will read vblank_start-1.
12392 *
12393 * On gen2 the scanline counter starts counting from 1 instead
12394 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12395 * to keep the value positive), instead of adding one.
12396 *
12397 * On HSW+ the behaviour of the scanline counter depends on the output
12398 * type. For DP ports it behaves like most other platforms, but on HDMI
12399 * there's an extra 1 line difference. So we need to add two instead of
12400 * one to the value.
12401 */
12402 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012403 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012404 int vtotal;
12405
Ville Syrjälä124abe02015-09-08 13:40:45 +030012406 vtotal = adjusted_mode->crtc_vtotal;
12407 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012408 vtotal /= 2;
12409
12410 crtc->scanline_offset = vtotal - 1;
12411 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012412 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012413 crtc->scanline_offset = 2;
12414 } else
12415 crtc->scanline_offset = 1;
12416}
12417
Maarten Lankhorstad421372015-06-15 12:33:42 +020012418static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012419{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012420 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012421 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012422 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012423 struct drm_crtc *crtc;
12424 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012425 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012426
12427 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012428 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012429
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012430 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012432 struct intel_shared_dpll *old_dpll =
12433 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012434
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012435 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012436 continue;
12437
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012438 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012439
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012440 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012441 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012442
Maarten Lankhorstad421372015-06-15 12:33:42 +020012443 if (!shared_dpll)
12444 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12445
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012446 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012447 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012448}
12449
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012450/*
12451 * This implements the workaround described in the "notes" section of the mode
12452 * set sequence documentation. When going from no pipes or single pipe to
12453 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12454 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12455 */
12456static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12457{
12458 struct drm_crtc_state *crtc_state;
12459 struct intel_crtc *intel_crtc;
12460 struct drm_crtc *crtc;
12461 struct intel_crtc_state *first_crtc_state = NULL;
12462 struct intel_crtc_state *other_crtc_state = NULL;
12463 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12464 int i;
12465
12466 /* look at all crtc's that are going to be enabled in during modeset */
12467 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12468 intel_crtc = to_intel_crtc(crtc);
12469
12470 if (!crtc_state->active || !needs_modeset(crtc_state))
12471 continue;
12472
12473 if (first_crtc_state) {
12474 other_crtc_state = to_intel_crtc_state(crtc_state);
12475 break;
12476 } else {
12477 first_crtc_state = to_intel_crtc_state(crtc_state);
12478 first_pipe = intel_crtc->pipe;
12479 }
12480 }
12481
12482 /* No workaround needed? */
12483 if (!first_crtc_state)
12484 return 0;
12485
12486 /* w/a possibly needed, check how many crtc's are already enabled. */
12487 for_each_intel_crtc(state->dev, intel_crtc) {
12488 struct intel_crtc_state *pipe_config;
12489
12490 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12491 if (IS_ERR(pipe_config))
12492 return PTR_ERR(pipe_config);
12493
12494 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12495
12496 if (!pipe_config->base.active ||
12497 needs_modeset(&pipe_config->base))
12498 continue;
12499
12500 /* 2 or more enabled crtcs means no need for w/a */
12501 if (enabled_pipe != INVALID_PIPE)
12502 return 0;
12503
12504 enabled_pipe = intel_crtc->pipe;
12505 }
12506
12507 if (enabled_pipe != INVALID_PIPE)
12508 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12509 else if (other_crtc_state)
12510 other_crtc_state->hsw_workaround_pipe = first_pipe;
12511
12512 return 0;
12513}
12514
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012515static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12516{
12517 struct drm_crtc *crtc;
12518 struct drm_crtc_state *crtc_state;
12519 int ret = 0;
12520
12521 /* add all active pipes to the state */
12522 for_each_crtc(state->dev, crtc) {
12523 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12524 if (IS_ERR(crtc_state))
12525 return PTR_ERR(crtc_state);
12526
12527 if (!crtc_state->active || needs_modeset(crtc_state))
12528 continue;
12529
12530 crtc_state->mode_changed = true;
12531
12532 ret = drm_atomic_add_affected_connectors(state, crtc);
12533 if (ret)
12534 break;
12535
12536 ret = drm_atomic_add_affected_planes(state, crtc);
12537 if (ret)
12538 break;
12539 }
12540
12541 return ret;
12542}
12543
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012544static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012545{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012546 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12547 struct drm_i915_private *dev_priv = state->dev->dev_private;
12548 struct drm_crtc *crtc;
12549 struct drm_crtc_state *crtc_state;
12550 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012551
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012552 if (!check_digital_port_conflicts(state)) {
12553 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12554 return -EINVAL;
12555 }
12556
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012557 intel_state->modeset = true;
12558 intel_state->active_crtcs = dev_priv->active_crtcs;
12559
12560 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12561 if (crtc_state->active)
12562 intel_state->active_crtcs |= 1 << i;
12563 else
12564 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012565
12566 if (crtc_state->active != crtc->state->active)
12567 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012568 }
12569
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012570 /*
12571 * See if the config requires any additional preparation, e.g.
12572 * to adjust global state with pipes off. We need to do this
12573 * here so we can get the modeset_pipe updated config for the new
12574 * mode set on this crtc. For other crtcs we need to use the
12575 * adjusted_mode bits in the crtc directly.
12576 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012577 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012578 ret = dev_priv->display.modeset_calc_cdclk(state);
12579
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010012580 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012581 ret = intel_modeset_all_pipes(state);
12582
12583 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012584 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012585
12586 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
12587 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012588 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010012589 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012590
Maarten Lankhorstad421372015-06-15 12:33:42 +020012591 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012592
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012593 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012594 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012595
Maarten Lankhorstad421372015-06-15 12:33:42 +020012596 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012597}
12598
Matt Roperaa363132015-09-24 15:53:18 -070012599/*
12600 * Handle calculation of various watermark data at the end of the atomic check
12601 * phase. The code here should be run after the per-crtc and per-plane 'check'
12602 * handlers to ensure that all derived state has been updated.
12603 */
Matt Roper55994c22016-05-12 07:06:08 -070012604static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012605{
12606 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012607 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012608
12609 /* Is there platform-specific watermark information to calculate? */
12610 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012611 return dev_priv->display.compute_global_watermarks(state);
12612
12613 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012614}
12615
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012616/**
12617 * intel_atomic_check - validate state object
12618 * @dev: drm device
12619 * @state: state to validate
12620 */
12621static int intel_atomic_check(struct drm_device *dev,
12622 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012623{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012624 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012625 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012626 struct drm_crtc *crtc;
12627 struct drm_crtc_state *crtc_state;
12628 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012629 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012630
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012631 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012632 if (ret)
12633 return ret;
12634
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012635 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012636 struct intel_crtc_state *pipe_config =
12637 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012638
12639 /* Catch I915_MODE_FLAG_INHERITED */
12640 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12641 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012642
Daniel Vetter26495482015-07-15 14:15:52 +020012643 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012644 continue;
12645
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012646 if (!crtc_state->enable) {
12647 any_ms = true;
12648 continue;
12649 }
12650
Daniel Vetter26495482015-07-15 14:15:52 +020012651 /* FIXME: For only active_changed we shouldn't need to do any
12652 * state recomputation at all. */
12653
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012654 ret = drm_atomic_add_affected_connectors(state, crtc);
12655 if (ret)
12656 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012657
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012658 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012659 if (ret) {
12660 intel_dump_pipe_config(to_intel_crtc(crtc),
12661 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012662 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012663 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012664
Jani Nikula73831232015-11-19 10:26:30 +020012665 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012666 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012667 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012668 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012669 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012670 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012671 }
12672
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012673 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012674 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012675
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012676 ret = drm_atomic_add_affected_planes(state, crtc);
12677 if (ret)
12678 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012679
Daniel Vetter26495482015-07-15 14:15:52 +020012680 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12681 needs_modeset(crtc_state) ?
12682 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012683 }
12684
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012685 if (any_ms) {
12686 ret = intel_modeset_checks(state);
12687
12688 if (ret)
12689 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012690 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012691 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012692
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012693 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012694 if (ret)
12695 return ret;
12696
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012697 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012698 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012699}
12700
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012701static bool needs_work(struct drm_crtc_state *crtc_state)
12702{
12703 /* hw state checker needs to run */
12704 if (needs_modeset(crtc_state))
12705 return true;
12706
12707 /* unpin old fb's, possibly vblank update */
12708 if (crtc_state->planes_changed)
12709 return true;
12710
12711 /* pipe parameters need to be updated, and hw state checker */
12712 if (to_intel_crtc_state(crtc_state)->update_pipe)
12713 return true;
12714
12715 /* vblank event requested? */
12716 if (crtc_state->event)
12717 return true;
12718
12719 return false;
12720}
12721
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012722static int intel_atomic_prepare_commit(struct drm_device *dev,
12723 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020012724 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012725{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012726 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012727 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012728 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012729 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012730 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012731 struct drm_crtc *crtc;
12732 int i, ret;
12733
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012734 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12736 struct intel_flip_work *work;
12737
Maarten Lankhorst95c2ccd2016-05-17 15:08:02 +020012738 if (!state->legacy_cursor_update) {
12739 ret = intel_crtc_wait_for_pending_flips(crtc);
12740 if (ret)
12741 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012742
Maarten Lankhorst95c2ccd2016-05-17 15:08:02 +020012743 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12744 flush_workqueue(dev_priv->wq);
12745 }
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012746
12747 /* test if we need to update something */
12748 if (!needs_work(crtc_state))
12749 continue;
12750
12751 intel_state->work[i] = work =
12752 kzalloc(sizeof(**intel_state->work), GFP_KERNEL);
12753
12754 if (!work)
12755 return -ENOMEM;
12756
12757 if (needs_modeset(crtc_state) ||
12758 to_intel_crtc_state(crtc_state)->update_pipe) {
12759 work->num_old_connectors = hweight32(crtc->state->connector_mask);
12760
12761 work->old_connector_state = kcalloc(work->num_old_connectors,
12762 sizeof(*work->old_connector_state),
12763 GFP_KERNEL);
12764
12765 work->num_new_connectors = hweight32(crtc_state->connector_mask);
12766 work->new_connector_state = kcalloc(work->num_new_connectors,
12767 sizeof(*work->new_connector_state),
12768 GFP_KERNEL);
12769
12770 if (!work->old_connector_state || !work->new_connector_state)
12771 return -ENOMEM;
12772 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012773 }
12774
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012775 if (intel_state->modeset && nonblock) {
12776 DRM_DEBUG_ATOMIC("Nonblock modesets are not yet supported!\n");
12777 return -EINVAL;
12778 }
12779
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012780 ret = mutex_lock_interruptible(&dev->struct_mutex);
12781 if (ret)
12782 return ret;
12783
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012784 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012785 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012786
Dave Airlie21daaee2016-05-05 09:56:30 +100012787 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012788 for_each_plane_in_state(state, plane, plane_state, i) {
12789 struct intel_plane_state *intel_plane_state =
12790 to_intel_plane_state(plane_state);
12791
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020012792 if (plane_state->fence) {
12793 long lret = fence_wait(plane_state->fence, true);
12794
12795 if (lret < 0) {
12796 ret = lret;
12797 break;
12798 }
12799 }
12800
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012801 if (!intel_plane_state->wait_req)
12802 continue;
12803
12804 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010012805 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012806 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010012807 /* Any hang should be swallowed by the wait */
12808 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012809 mutex_lock(&dev->struct_mutex);
12810 drm_atomic_helper_cleanup_planes(dev, state);
12811 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012812 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010012813 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012814 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012815 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012816
12817 return ret;
12818}
12819
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012820u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12821{
12822 struct drm_device *dev = crtc->base.dev;
12823
12824 if (!dev->max_vblank_count)
12825 return drm_accurate_vblank_count(&crtc->base);
12826
12827 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12828}
12829
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012830static void intel_prepare_work(struct drm_crtc *crtc,
12831 struct intel_flip_work *work,
12832 struct drm_atomic_state *state,
12833 struct drm_crtc_state *old_crtc_state)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012834{
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12836 struct drm_plane_state *old_plane_state;
12837 struct drm_plane *plane;
12838 int i, j = 0;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012839
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012840 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12841 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12842 atomic_inc(&intel_crtc->unpin_work_count);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012843
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012844 for_each_plane_in_state(state, plane, old_plane_state, i) {
12845 struct intel_plane_state *old_state = to_intel_plane_state(old_plane_state);
12846 struct intel_plane_state *new_state = to_intel_plane_state(plane->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012847
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012848 if (old_state->base.crtc != crtc &&
12849 new_state->base.crtc != crtc)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012850 continue;
12851
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012852 if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
12853 plane->fb = new_state->base.fb;
12854 crtc->x = new_state->base.src_x >> 16;
12855 crtc->y = new_state->base.src_y >> 16;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012856 }
12857
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012858 old_state->wait_req = new_state->wait_req;
12859 new_state->wait_req = NULL;
12860
12861 old_state->base.fence = new_state->base.fence;
12862 new_state->base.fence = NULL;
12863
12864 /* remove plane state from the atomic state and move it to work */
12865 old_plane_state->state = NULL;
12866 state->planes[i] = NULL;
12867 state->plane_states[i] = NULL;
12868
12869 work->old_plane_state[j] = old_state;
12870 work->new_plane_state[j++] = new_state;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012871 }
12872
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012873 old_crtc_state->state = NULL;
12874 state->crtcs[drm_crtc_index(crtc)] = NULL;
12875 state->crtc_states[drm_crtc_index(crtc)] = NULL;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012876
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012877 work->old_crtc_state = to_intel_crtc_state(old_crtc_state);
12878 work->new_crtc_state = to_intel_crtc_state(crtc->state);
12879 work->num_planes = j;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012880
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012881 work->event = crtc->state->event;
12882 crtc->state->event = NULL;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012883
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012884 if (needs_modeset(crtc->state) || work->new_crtc_state->update_pipe) {
12885 struct drm_connector *conn;
12886 struct drm_connector_state *old_conn_state;
12887 int k = 0;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012888
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012889 j = 0;
12890
12891 /*
12892 * intel_unpin_work_fn cannot depend on the connector list
12893 * because it may be freed from underneath it, so add
12894 * them all to the work struct while we're holding locks.
12895 */
12896 for_each_connector_in_state(state, conn, old_conn_state, i) {
12897 if (old_conn_state->crtc == crtc) {
12898 work->old_connector_state[j++] = old_conn_state;
12899
12900 state->connectors[i] = NULL;
12901 state->connector_states[i] = NULL;
12902 }
12903 }
12904
12905 /* If another crtc has stolen the connector from state,
12906 * then for_each_connector_in_state is no longer reliable,
12907 * so use drm_for_each_connector here.
12908 */
12909 drm_for_each_connector(conn, state->dev)
12910 if (conn->state->crtc == crtc)
12911 work->new_connector_state[k++] = conn->state;
12912
12913 WARN(j != work->num_old_connectors, "j = %i, expected %i\n", j, work->num_old_connectors);
12914 WARN(k != work->num_new_connectors, "k = %i, expected %i\n", k, work->num_new_connectors);
12915 } else if (!work->new_crtc_state->update_wm_post)
12916 work->can_async_unpin = true;
12917
12918 work->fb_bits = work->new_crtc_state->fb_bits;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012919}
12920
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012921static void intel_schedule_unpin(struct drm_crtc *crtc,
12922 struct intel_atomic_state *state,
12923 struct intel_flip_work *work)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012924{
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012925 struct drm_device *dev = crtc->dev;
12926 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012927
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012928 to_intel_crtc(crtc)->config = work->new_crtc_state;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012929
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012930 queue_work(dev_priv->wq, &work->unpin_work);
12931}
Maarten Lankhorste8861672016-02-24 11:24:26 +010012932
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012933static void intel_schedule_flip(struct drm_crtc *crtc,
12934 struct intel_atomic_state *state,
12935 struct intel_flip_work *work,
12936 bool nonblock)
12937{
12938 struct intel_crtc_state *crtc_state = work->new_crtc_state;
12939
12940 if (crtc_state->base.planes_changed ||
12941 needs_modeset(&crtc_state->base) ||
12942 crtc_state->update_pipe) {
12943 if (nonblock)
12944 schedule_work(&work->mmio_work);
12945 else
12946 intel_mmio_flip_work_func(&work->mmio_work);
12947 } else {
12948 int ret;
12949
12950 ret = drm_crtc_vblank_get(crtc);
12951 I915_STATE_WARN(ret < 0, "enabling vblank failed with %i\n", ret);
12952
12953 work->flip_queued_vblank = intel_crtc_get_vblank_counter(to_intel_crtc(crtc));
12954 smp_mb__before_atomic();
12955 atomic_set(&work->pending, 1);
12956 }
12957}
12958
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012959static void intel_schedule_update(struct drm_crtc *crtc,
12960 struct intel_atomic_state *state,
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012961 struct intel_flip_work *work,
12962 bool nonblock)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012963{
12964 struct drm_device *dev = crtc->dev;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012965 struct intel_crtc_state *pipe_config = work->new_crtc_state;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012966
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012967 if (!pipe_config->base.active && work->can_async_unpin) {
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012968 INIT_LIST_HEAD(&work->head);
12969 intel_schedule_unpin(crtc, state, work);
12970 return;
12971 }
12972
12973 spin_lock_irq(&dev->event_lock);
12974 list_add_tail(&work->head, &to_intel_crtc(crtc)->flip_work);
12975 spin_unlock_irq(&dev->event_lock);
12976
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012977 if (!pipe_config->base.active)
12978 intel_schedule_unpin(crtc, state, work);
12979 else
12980 intel_schedule_flip(crtc, state, work, nonblock);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012981}
12982
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012983/**
12984 * intel_atomic_commit - commit validated state object
12985 * @dev: DRM device
12986 * @state: the top-level driver state object
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020012987 * @nonblock: nonblocking commit
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012988 *
12989 * This function commits a top-level state object that has been validated
12990 * with drm_atomic_helper_check().
12991 *
12992 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
12993 * we can only handle plane-related operations and do not yet support
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020012994 * nonblocking commit.
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012995 *
12996 * RETURNS
12997 * Zero for success or -errno.
12998 */
12999static int intel_atomic_commit(struct drm_device *dev,
13000 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013001 bool nonblock)
Daniel Vettera6778b32012-07-02 09:56:42 +020013002{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013003 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013004 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013005 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013006 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013007 int ret = 0, i;
Daniel Vettera6778b32012-07-02 09:56:42 +020013008
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013009 ret = intel_atomic_prepare_commit(dev, state, nonblock);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013010 if (ret) {
13011 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013012 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013013 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013014
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013015 drm_atomic_helper_swap_state(dev, state);
Matt Roper279e99d2016-05-12 07:06:02 -070013016 dev_priv->wm.distrust_bios_wm = false;
Matt Roper734fa012016-05-12 15:11:40 -070013017 dev_priv->wm.skl_results = intel_state->wm_results;
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013018 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013019
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013020 if (intel_state->modeset) {
13021 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13022 sizeof(intel_state->min_pixclk));
13023 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013024 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013025 }
13026
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013027 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13029
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013030 if (!needs_modeset(crtc->state))
13031 continue;
13032
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013033 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013034
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013035 intel_state->work[i]->put_power_domains =
13036 modeset_get_crtc_power_domains(crtc,
13037 to_intel_crtc_state(crtc->state));
13038
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013039 if (old_crtc_state->active) {
13040 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013041 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013042 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013043 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013044 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013045
13046 /*
13047 * Underruns don't always raise
13048 * interrupts, so check manually.
13049 */
13050 intel_check_cpu_fifo_underruns(dev_priv);
13051 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013052
13053 if (!crtc->state->active)
13054 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013055 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013056 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013057
Daniel Vetterea9d7582012-07-10 10:42:52 +020013058 /* Only after disabling all output pipelines that will be changed can we
13059 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013060 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013061
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013062 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013063 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013064
13065 if (dev_priv->display.modeset_commit_cdclk &&
13066 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13067 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013068
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013069 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013070 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013071
Daniel Vettera6778b32012-07-02 09:56:42 +020013072 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013073 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013074 struct intel_flip_work *work = intel_state->work[i];
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13076 bool modeset = needs_modeset(crtc->state);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013077
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013078 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013079 update_scanline_offset(to_intel_crtc(crtc));
13080 dev_priv->display.crtc_enable(crtc);
13081 }
13082
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013083 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013084 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013085
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013086 if (!work) {
13087 if (!list_empty_careful(&intel_crtc->flip_work)) {
13088 spin_lock_irq(&dev->event_lock);
13089 if (!list_empty(&intel_crtc->flip_work))
13090 work = list_last_entry(&intel_crtc->flip_work,
13091 struct intel_flip_work, head);
13092
13093 if (work && work->new_crtc_state == to_intel_crtc_state(old_crtc_state)) {
13094 work->free_new_crtc_state = true;
13095 state->crtc_states[i] = NULL;
13096 state->crtcs[i] = NULL;
13097 }
13098 spin_unlock_irq(&dev->event_lock);
13099 }
13100 continue;
13101 }
13102
13103 intel_state->work[i] = NULL;
13104 intel_prepare_work(crtc, work, state, old_crtc_state);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013105 intel_schedule_update(crtc, intel_state, work, nonblock);
Matt Ropered4a6a72016-02-23 17:20:13 -080013106 }
13107
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013108 /* FIXME: add subpixel order */
13109
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013110 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013111
Mika Kuoppala75714942015-12-16 09:26:48 +020013112 /* As one of the primary mmio accessors, KMS has a high likelihood
13113 * of triggering bugs in unclaimed access. After we finish
13114 * modesetting, see if an error has been flagged, and if so
13115 * enable debugging for the next modeset - and hope we catch
13116 * the culprit.
13117 *
13118 * XXX note that we assume display power is on at this point.
13119 * This might hold true now but we need to add pm helper to check
13120 * unclaimed only when the hardware is on, as atomic commits
13121 * can happen also when the device is completely off.
13122 */
13123 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13124
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013125 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013126}
13127
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013128void intel_crtc_restore_mode(struct drm_crtc *crtc)
13129{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013130 struct drm_device *dev = crtc->dev;
13131 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013132 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013133 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013134
13135 state = drm_atomic_state_alloc(dev);
13136 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013137 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013138 crtc->base.id);
13139 return;
13140 }
13141
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013142 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013143
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013144retry:
13145 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13146 ret = PTR_ERR_OR_ZERO(crtc_state);
13147 if (!ret) {
13148 if (!crtc_state->active)
13149 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013150
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013151 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013152 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013153 }
13154
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013155 if (ret == -EDEADLK) {
13156 drm_atomic_state_clear(state);
13157 drm_modeset_backoff(state->acquire_ctx);
13158 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013159 }
13160
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013161 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013162out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013163 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013164}
13165
Daniel Vetter25c5b262012-07-08 22:08:04 +020013166#undef for_each_intel_crtc_masked
13167
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013168static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013169 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013170 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013171 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013172 .destroy = intel_crtc_destroy,
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013173 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013174 .atomic_duplicate_state = intel_crtc_duplicate_state,
13175 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013176};
13177
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013178static struct fence *intel_get_excl_fence(struct drm_i915_gem_object *obj)
13179{
13180 struct reservation_object *resv;
13181
13182
13183 if (!obj->base.dma_buf)
13184 return NULL;
13185
13186 resv = obj->base.dma_buf->resv;
13187
13188 /* For framebuffer backed by dmabuf, wait for fence */
13189 while (1) {
13190 struct fence *fence_excl, *ret = NULL;
13191
13192 rcu_read_lock();
13193
13194 fence_excl = rcu_dereference(resv->fence_excl);
13195 if (fence_excl)
13196 ret = fence_get_rcu(fence_excl);
13197
13198 rcu_read_unlock();
13199
13200 if (ret == fence_excl)
13201 return ret;
13202 }
13203}
13204
Matt Roper6beb8c232014-12-01 15:40:14 -080013205/**
13206 * intel_prepare_plane_fb - Prepare fb for usage on plane
13207 * @plane: drm plane to prepare for
13208 * @fb: framebuffer to prepare for presentation
13209 *
13210 * Prepares a framebuffer for usage on a display plane. Generally this
13211 * involves pinning the underlying object and updating the frontbuffer tracking
13212 * bits. Some older platforms need special physical address handling for
13213 * cursor planes.
13214 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013215 * Must be called with struct_mutex held.
13216 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013217 * Returns 0 on success, negative error code on failure.
13218 */
13219int
13220intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013221 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013222{
13223 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013224 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013225 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013226 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013227 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Maarten Lankhorst15c86bd2016-05-17 15:08:03 +020013228 struct drm_crtc *crtc = new_state->crtc ?: plane->state->crtc;
Matt Roper6beb8c232014-12-01 15:40:14 -080013229 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013230
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013231 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013232 return 0;
13233
Maarten Lankhorst15c86bd2016-05-17 15:08:03 +020013234 if (WARN_ON(!new_state->state) || WARN_ON(!crtc) ||
13235 WARN_ON(!to_intel_atomic_state(new_state->state)->work[to_intel_crtc(crtc)->pipe])) {
13236 if (WARN_ON(old_obj != obj))
13237 return -EINVAL;
13238
13239 return 0;
13240 }
13241
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013242 if (old_obj) {
13243 struct drm_crtc_state *crtc_state =
13244 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13245
13246 /* Big Hammer, we also need to ensure that any pending
13247 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13248 * current scanout is retired before unpinning the old
13249 * framebuffer. Note that we rely on userspace rendering
13250 * into the buffer attached to the pipe they are waiting
13251 * on. If not, userspace generates a GPU hang with IPEHR
13252 * point to the MI_WAIT_FOR_EVENT.
13253 *
13254 * This should only fail upon a hung GPU, in which case we
13255 * can safely continue.
13256 */
13257 if (needs_modeset(crtc_state))
13258 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013259 if (ret) {
13260 /* GPU hangs should have been swallowed by the wait */
13261 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013262 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013263 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013264 }
13265
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013266 if (!obj) {
13267 ret = 0;
13268 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013269 INTEL_INFO(dev)->cursor_needs_physical) {
13270 int align = IS_I830(dev) ? 16 * 1024 : 256;
13271 ret = i915_gem_object_attach_phys(obj, align);
13272 if (ret)
13273 DRM_DEBUG_KMS("failed to attach phys object\n");
13274 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013275 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013276 }
13277
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013278 if (ret == 0) {
13279 if (obj) {
13280 struct intel_plane_state *plane_state =
13281 to_intel_plane_state(new_state);
13282
13283 i915_gem_request_assign(&plane_state->wait_req,
13284 obj->last_write_req);
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020013285
13286 plane_state->base.fence = intel_get_excl_fence(obj);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013287 }
13288
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013289 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013290 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013291
Matt Roper6beb8c232014-12-01 15:40:14 -080013292 return ret;
13293}
13294
Matt Roper38f3ce32014-12-02 07:45:25 -080013295/**
13296 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13297 * @plane: drm plane to clean up for
13298 * @fb: old framebuffer that was on plane
13299 *
13300 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013301 *
13302 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013303 */
13304void
13305intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013306 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013307{
13308 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013309 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013310 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013311 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13312 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013313
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013314 old_intel_state = to_intel_plane_state(old_state);
13315
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013316 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013317 return;
13318
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013319 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13320 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013321 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013322
13323 /* prepare_fb aborted? */
13324 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13325 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13326 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013327
13328 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Maarten Lankhorst84fc4942016-05-17 15:07:53 +020013329
13330 fence_put(old_intel_state->base.fence);
13331 old_intel_state->base.fence = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013332}
13333
Chandra Konduru6156a452015-04-27 13:48:39 -070013334int
13335skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13336{
13337 int max_scale;
13338 struct drm_device *dev;
13339 struct drm_i915_private *dev_priv;
13340 int crtc_clock, cdclk;
13341
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013342 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013343 return DRM_PLANE_HELPER_NO_SCALING;
13344
13345 dev = intel_crtc->base.dev;
13346 dev_priv = dev->dev_private;
13347 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013348 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013349
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013350 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013351 return DRM_PLANE_HELPER_NO_SCALING;
13352
13353 /*
13354 * skl max scale is lower of:
13355 * close to 3 but not 3, -1 is for that purpose
13356 * or
13357 * cdclk/crtc_clock
13358 */
13359 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13360
13361 return max_scale;
13362}
13363
Matt Roper465c1202014-05-29 08:06:54 -070013364static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013365intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013366 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013367 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013368{
Matt Roper2b875c22014-12-01 15:40:13 -080013369 struct drm_crtc *crtc = state->base.crtc;
13370 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013371 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013372 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13373 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013374
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013375 if (INTEL_INFO(plane->dev)->gen >= 9) {
13376 /* use scaler when colorkey is not required */
13377 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13378 min_scale = 1;
13379 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13380 }
Sonika Jindald8106362015-04-10 14:37:28 +053013381 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013382 }
Sonika Jindald8106362015-04-10 14:37:28 +053013383
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013384 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13385 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013386 min_scale, max_scale,
13387 can_position, true,
13388 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013389}
13390
Matt Ropercf4c7c12014-12-04 10:27:42 -080013391/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013392 * intel_plane_destroy - destroy a plane
13393 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013394 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013395 * Common destruction function for all types of planes (primary, cursor,
13396 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013397 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013398void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013399{
13400 struct intel_plane *intel_plane = to_intel_plane(plane);
13401 drm_plane_cleanup(plane);
13402 kfree(intel_plane);
13403}
13404
Matt Roper65a3fea2015-01-21 16:35:42 -080013405const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013406 .update_plane = drm_atomic_helper_update_plane,
13407 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013408 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013409 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013410 .atomic_get_property = intel_plane_atomic_get_property,
13411 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013412 .atomic_duplicate_state = intel_plane_duplicate_state,
13413 .atomic_destroy_state = intel_plane_destroy_state,
13414
Matt Roper465c1202014-05-29 08:06:54 -070013415};
13416
13417static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13418 int pipe)
13419{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013420 struct intel_plane *primary = NULL;
13421 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013422 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013423 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013424 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013425
13426 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013427 if (!primary)
13428 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070013429
Matt Roper8e7d6882015-01-21 16:35:41 -080013430 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013431 if (!state)
13432 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080013433 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013434
Matt Roper465c1202014-05-29 08:06:54 -070013435 primary->can_scale = false;
13436 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013437 if (INTEL_INFO(dev)->gen >= 9) {
13438 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013439 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013440 }
Matt Roper465c1202014-05-29 08:06:54 -070013441 primary->pipe = pipe;
13442 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013443 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013444 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013445 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13446 primary->plane = !pipe;
13447
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013448 if (INTEL_INFO(dev)->gen >= 9) {
13449 intel_primary_formats = skl_primary_formats;
13450 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013451
13452 primary->update_plane = skylake_update_primary_plane;
13453 primary->disable_plane = skylake_disable_primary_plane;
13454 } else if (HAS_PCH_SPLIT(dev)) {
13455 intel_primary_formats = i965_primary_formats;
13456 num_formats = ARRAY_SIZE(i965_primary_formats);
13457
13458 primary->update_plane = ironlake_update_primary_plane;
13459 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013460 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013461 intel_primary_formats = i965_primary_formats;
13462 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013463
13464 primary->update_plane = i9xx_update_primary_plane;
13465 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013466 } else {
13467 intel_primary_formats = i8xx_primary_formats;
13468 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013469
13470 primary->update_plane = i9xx_update_primary_plane;
13471 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013472 }
13473
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013474 ret = drm_universal_plane_init(dev, &primary->base, 0,
13475 &intel_plane_funcs,
13476 intel_primary_formats, num_formats,
13477 DRM_PLANE_TYPE_PRIMARY, NULL);
13478 if (ret)
13479 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013480
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013481 if (INTEL_INFO(dev)->gen >= 4)
13482 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013483
Matt Roperea2c67b2014-12-23 10:41:52 -080013484 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13485
Matt Roper465c1202014-05-29 08:06:54 -070013486 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013487
13488fail:
13489 kfree(state);
13490 kfree(primary);
13491
13492 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013493}
13494
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013495void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13496{
13497 if (!dev->mode_config.rotation_property) {
13498 unsigned long flags = BIT(DRM_ROTATE_0) |
13499 BIT(DRM_ROTATE_180);
13500
13501 if (INTEL_INFO(dev)->gen >= 9)
13502 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13503
13504 dev->mode_config.rotation_property =
13505 drm_mode_create_rotation_property(dev, flags);
13506 }
13507 if (dev->mode_config.rotation_property)
13508 drm_object_attach_property(&plane->base.base,
13509 dev->mode_config.rotation_property,
13510 plane->base.state->rotation);
13511}
13512
Matt Roper3d7d6512014-06-10 08:28:13 -070013513static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013514intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013515 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013516 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013517{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013518 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013519 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013520 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013521 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013522 unsigned stride;
13523 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013524
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013525 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13526 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013527 DRM_PLANE_HELPER_NO_SCALING,
13528 DRM_PLANE_HELPER_NO_SCALING,
13529 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013530 if (ret)
13531 return ret;
13532
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013533 /* if we want to turn off the cursor ignore width and height */
13534 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013535 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013536
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013537 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013538 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013539 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13540 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013541 return -EINVAL;
13542 }
13543
Matt Roperea2c67b2014-12-23 10:41:52 -080013544 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13545 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013546 DRM_DEBUG_KMS("buffer is too small\n");
13547 return -ENOMEM;
13548 }
13549
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013550 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013551 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013552 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013553 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013554
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013555 /*
13556 * There's something wrong with the cursor on CHV pipe C.
13557 * If it straddles the left edge of the screen then
13558 * moving it away from the edge or disabling it often
13559 * results in a pipe underrun, and often that can lead to
13560 * dead pipe (constant underrun reported, and it scans
13561 * out just a solid color). To recover from that, the
13562 * display power well must be turned off and on again.
13563 * Refuse the put the cursor into that compromised position.
13564 */
13565 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
13566 state->visible && state->base.crtc_x < 0) {
13567 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13568 return -EINVAL;
13569 }
13570
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013571 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013572}
13573
Matt Roperf4a2cf22014-12-01 15:40:12 -080013574static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013575intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013576 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013577{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13579
13580 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013581 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013582}
13583
13584static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013585intel_update_cursor_plane(struct drm_plane *plane,
13586 const struct intel_crtc_state *crtc_state,
13587 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013588{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013589 struct drm_crtc *crtc = crtc_state->base.crtc;
13590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080013591 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080013592 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013593 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013594
Matt Roperf4a2cf22014-12-01 15:40:12 -080013595 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013596 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013597 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013598 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013599 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013600 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013601
Gustavo Padovana912f122014-12-01 15:40:10 -080013602 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013603 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013604}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013605
Matt Roper3d7d6512014-06-10 08:28:13 -070013606static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13607 int pipe)
13608{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013609 struct intel_plane *cursor = NULL;
13610 struct intel_plane_state *state = NULL;
13611 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013612
13613 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013614 if (!cursor)
13615 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070013616
Matt Roper8e7d6882015-01-21 16:35:41 -080013617 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013618 if (!state)
13619 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080013620 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013621
Matt Roper3d7d6512014-06-10 08:28:13 -070013622 cursor->can_scale = false;
13623 cursor->max_downscale = 1;
13624 cursor->pipe = pipe;
13625 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013626 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013627 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013628 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013629 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013630
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013631 ret = drm_universal_plane_init(dev, &cursor->base, 0,
13632 &intel_plane_funcs,
13633 intel_cursor_formats,
13634 ARRAY_SIZE(intel_cursor_formats),
13635 DRM_PLANE_TYPE_CURSOR, NULL);
13636 if (ret)
13637 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013638
13639 if (INTEL_INFO(dev)->gen >= 4) {
13640 if (!dev->mode_config.rotation_property)
13641 dev->mode_config.rotation_property =
13642 drm_mode_create_rotation_property(dev,
13643 BIT(DRM_ROTATE_0) |
13644 BIT(DRM_ROTATE_180));
13645 if (dev->mode_config.rotation_property)
13646 drm_object_attach_property(&cursor->base.base,
13647 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013648 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013649 }
13650
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013651 if (INTEL_INFO(dev)->gen >=9)
13652 state->scaler_id = -1;
13653
Matt Roperea2c67b2014-12-23 10:41:52 -080013654 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13655
Matt Roper3d7d6512014-06-10 08:28:13 -070013656 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013657
13658fail:
13659 kfree(state);
13660 kfree(cursor);
13661
13662 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013663}
13664
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013665static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13666 struct intel_crtc_state *crtc_state)
13667{
13668 int i;
13669 struct intel_scaler *intel_scaler;
13670 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13671
13672 for (i = 0; i < intel_crtc->num_scalers; i++) {
13673 intel_scaler = &scaler_state->scalers[i];
13674 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013675 intel_scaler->mode = PS_SCALER_MODE_DYN;
13676 }
13677
13678 scaler_state->scaler_id = -1;
13679}
13680
Hannes Ederb358d0a2008-12-18 21:18:47 +010013681static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013682{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013683 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013684 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013685 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013686 struct drm_plane *primary = NULL;
13687 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013688 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013689
Daniel Vetter955382f2013-09-19 14:05:45 +020013690 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013691 if (intel_crtc == NULL)
13692 return;
13693
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013694 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13695 if (!crtc_state)
13696 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013697 intel_crtc->config = crtc_state;
13698 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013699 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013700
Maarten Lankhorst68858432016-05-17 15:07:52 +020013701 INIT_LIST_HEAD(&intel_crtc->flip_work);
13702
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013703 /* initialize shared scalers */
13704 if (INTEL_INFO(dev)->gen >= 9) {
13705 if (pipe == PIPE_C)
13706 intel_crtc->num_scalers = 1;
13707 else
13708 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13709
13710 skl_init_scalers(dev, intel_crtc, crtc_state);
13711 }
13712
Matt Roper465c1202014-05-29 08:06:54 -070013713 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013714 if (!primary)
13715 goto fail;
13716
13717 cursor = intel_cursor_plane_create(dev, pipe);
13718 if (!cursor)
13719 goto fail;
13720
Matt Roper465c1202014-05-29 08:06:54 -070013721 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020013722 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070013723 if (ret)
13724 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013725
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013726 /*
13727 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013728 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013729 */
Jesse Barnes80824002009-09-10 15:28:06 -070013730 intel_crtc->pipe = pipe;
13731 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013732 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013733 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013734 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013735 }
13736
Chris Wilson4b0e3332014-05-30 16:35:26 +030013737 intel_crtc->cursor_base = ~0;
13738 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013739 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013740
Ville Syrjälä852eb002015-06-24 22:00:07 +030013741 intel_crtc->wm.cxsr_allowed = true;
13742
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013743 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13744 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13745 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13746 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13747
Jesse Barnes79e53942008-11-07 14:24:08 -080013748 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013749
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013750 intel_color_init(&intel_crtc->base);
13751
Daniel Vetter87b6b102014-05-15 15:33:46 +020013752 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013753 return;
13754
13755fail:
13756 if (primary)
13757 drm_plane_cleanup(primary);
13758 if (cursor)
13759 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013760 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013761 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013762}
13763
Jesse Barnes752aa882013-10-31 18:55:49 +020013764enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13765{
13766 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013767 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013768
Rob Clark51fd3712013-11-19 12:10:12 -050013769 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013770
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013771 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013772 return INVALID_PIPE;
13773
13774 return to_intel_crtc(encoder->crtc)->pipe;
13775}
13776
Carl Worth08d7b3d2009-04-29 14:43:54 -070013777int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013778 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013779{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013780 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013781 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013782 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013783
Rob Clark7707e652014-07-17 23:30:04 -040013784 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013785
Rob Clark7707e652014-07-17 23:30:04 -040013786 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013787 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013788 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013789 }
13790
Rob Clark7707e652014-07-17 23:30:04 -040013791 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013792 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013793
Daniel Vetterc05422d2009-08-11 16:05:30 +020013794 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013795}
13796
Daniel Vetter66a92782012-07-12 20:08:18 +020013797static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013798{
Daniel Vetter66a92782012-07-12 20:08:18 +020013799 struct drm_device *dev = encoder->base.dev;
13800 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013801 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013802 int entry = 0;
13803
Damien Lespiaub2784e12014-08-05 11:29:37 +010013804 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013805 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013806 index_mask |= (1 << entry);
13807
Jesse Barnes79e53942008-11-07 14:24:08 -080013808 entry++;
13809 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013810
Jesse Barnes79e53942008-11-07 14:24:08 -080013811 return index_mask;
13812}
13813
Chris Wilson4d302442010-12-14 19:21:29 +000013814static bool has_edp_a(struct drm_device *dev)
13815{
13816 struct drm_i915_private *dev_priv = dev->dev_private;
13817
13818 if (!IS_MOBILE(dev))
13819 return false;
13820
13821 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13822 return false;
13823
Damien Lespiaue3589902014-02-07 19:12:50 +000013824 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013825 return false;
13826
13827 return true;
13828}
13829
Jesse Barnes84b4e042014-06-25 08:24:29 -070013830static bool intel_crt_present(struct drm_device *dev)
13831{
13832 struct drm_i915_private *dev_priv = dev->dev_private;
13833
Damien Lespiau884497e2013-12-03 13:56:23 +000013834 if (INTEL_INFO(dev)->gen >= 9)
13835 return false;
13836
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013837 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013838 return false;
13839
13840 if (IS_CHERRYVIEW(dev))
13841 return false;
13842
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013843 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
13844 return false;
13845
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013846 /* DDI E can't be used if DDI A requires 4 lanes */
13847 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
13848 return false;
13849
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013850 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013851 return false;
13852
13853 return true;
13854}
13855
Jesse Barnes79e53942008-11-07 14:24:08 -080013856static void intel_setup_outputs(struct drm_device *dev)
13857{
Eric Anholt725e30a2009-01-22 13:01:02 -080013858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013859 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013860 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013861
Daniel Vetterc9093352013-06-06 22:22:47 +020013862 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013863
Jesse Barnes84b4e042014-06-25 08:24:29 -070013864 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013865 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013866
Vandana Kannanc776eb22014-08-19 12:05:01 +053013867 if (IS_BROXTON(dev)) {
13868 /*
13869 * FIXME: Broxton doesn't support port detection via the
13870 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13871 * detect the ports.
13872 */
13873 intel_ddi_init(dev, PORT_A);
13874 intel_ddi_init(dev, PORT_B);
13875 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020013876
13877 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053013878 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013879 int found;
13880
Jesse Barnesde31fac2015-03-06 15:53:32 -080013881 /*
13882 * Haswell uses DDI functions to detect digital outputs.
13883 * On SKL pre-D0 the strap isn't connected, so we assume
13884 * it's there.
13885 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013886 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013887 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070013888 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013889 intel_ddi_init(dev, PORT_A);
13890
13891 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13892 * register */
13893 found = I915_READ(SFUSE_STRAP);
13894
13895 if (found & SFUSE_STRAP_DDIB_DETECTED)
13896 intel_ddi_init(dev, PORT_B);
13897 if (found & SFUSE_STRAP_DDIC_DETECTED)
13898 intel_ddi_init(dev, PORT_C);
13899 if (found & SFUSE_STRAP_DDID_DETECTED)
13900 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013901 /*
13902 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13903 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070013904 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013905 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13906 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13907 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13908 intel_ddi_init(dev, PORT_E);
13909
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013910 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013911 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013912 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013913
13914 if (has_edp_a(dev))
13915 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013916
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013917 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013918 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020013919 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013920 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013921 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013922 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013923 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013924 }
13925
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013926 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013927 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013928
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013929 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013930 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013931
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013932 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013933 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013934
Daniel Vetter270b3042012-10-27 15:52:05 +020013935 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013936 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080013937 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013938 /*
13939 * The DP_DETECTED bit is the latched state of the DDC
13940 * SDA pin at boot. However since eDP doesn't require DDC
13941 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13942 * eDP ports may have been muxed to an alternate function.
13943 * Thus we can't rely on the DP_DETECTED bit alone to detect
13944 * eDP ports. Consult the VBT as well as DP_DETECTED to
13945 * detect eDP ports.
13946 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030013947 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013948 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030013949 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
13950 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013951 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030013952 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030013953
Ville Syrjäläe66eb812015-09-18 20:03:34 +030013954 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020013955 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030013956 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
13957 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013958 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030013959 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053013960
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013961 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030013962 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030013963 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
13964 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
13965 if (I915_READ(CHV_DP_D) & DP_DETECTED)
13966 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030013967 }
13968
Jani Nikula3cfca972013-08-27 15:12:26 +030013969 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020013970 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013971 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080013972
Paulo Zanonie2debe92013-02-18 19:00:27 -030013973 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013974 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020013975 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020013976 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013977 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013978 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013979 }
Ma Ling27185ae2009-08-24 13:50:23 +080013980
Daniel Vetter3fec3d22015-07-07 09:10:07 +020013981 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013982 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080013983 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013984
13985 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040013986
Paulo Zanonie2debe92013-02-18 19:00:27 -030013987 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013988 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020013989 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013990 }
Ma Ling27185ae2009-08-24 13:50:23 +080013991
Paulo Zanonie2debe92013-02-18 19:00:27 -030013992 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080013993
Daniel Vetter3fec3d22015-07-07 09:10:07 +020013994 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013995 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030013996 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080013997 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020013998 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013999 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014000 }
Ma Ling27185ae2009-08-24 13:50:23 +080014001
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014002 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014003 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014004 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014005 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014006 intel_dvo_init(dev);
14007
Zhenyu Wang103a1962009-11-27 11:44:36 +080014008 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014009 intel_tv_init(dev);
14010
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014011 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014012
Damien Lespiaub2784e12014-08-05 11:29:37 +010014013 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014014 encoder->base.possible_crtcs = encoder->crtc_mask;
14015 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014016 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014017 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014018
Paulo Zanonidde86e22012-12-01 12:04:25 -020014019 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014020
14021 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014022}
14023
14024static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14025{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014026 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014027 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014028
Daniel Vetteref2d6332014-02-10 18:00:38 +010014029 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014030 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014031 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014032 drm_gem_object_unreference(&intel_fb->obj->base);
14033 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014034 kfree(intel_fb);
14035}
14036
14037static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014038 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014039 unsigned int *handle)
14040{
14041 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014042 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014043
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014044 if (obj->userptr.mm) {
14045 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14046 return -EINVAL;
14047 }
14048
Chris Wilson05394f32010-11-08 19:18:58 +000014049 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014050}
14051
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014052static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14053 struct drm_file *file,
14054 unsigned flags, unsigned color,
14055 struct drm_clip_rect *clips,
14056 unsigned num_clips)
14057{
14058 struct drm_device *dev = fb->dev;
14059 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14060 struct drm_i915_gem_object *obj = intel_fb->obj;
14061
14062 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014063 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014064 mutex_unlock(&dev->struct_mutex);
14065
14066 return 0;
14067}
14068
Jesse Barnes79e53942008-11-07 14:24:08 -080014069static const struct drm_framebuffer_funcs intel_fb_funcs = {
14070 .destroy = intel_user_framebuffer_destroy,
14071 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014072 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014073};
14074
Damien Lespiaub3218032015-02-27 11:15:18 +000014075static
14076u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14077 uint32_t pixel_format)
14078{
14079 u32 gen = INTEL_INFO(dev)->gen;
14080
14081 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014082 int cpp = drm_format_plane_cpp(pixel_format, 0);
14083
Damien Lespiaub3218032015-02-27 11:15:18 +000014084 /* "The stride in bytes must not exceed the of the size of 8K
14085 * pixels and 32K bytes."
14086 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014087 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014088 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014089 return 32*1024;
14090 } else if (gen >= 4) {
14091 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14092 return 16*1024;
14093 else
14094 return 32*1024;
14095 } else if (gen >= 3) {
14096 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14097 return 8*1024;
14098 else
14099 return 16*1024;
14100 } else {
14101 /* XXX DSPC is limited to 4k tiled */
14102 return 8*1024;
14103 }
14104}
14105
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014106static int intel_framebuffer_init(struct drm_device *dev,
14107 struct intel_framebuffer *intel_fb,
14108 struct drm_mode_fb_cmd2 *mode_cmd,
14109 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014110{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014111 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014112 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014113 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014114 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014115
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014116 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14117
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014118 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14119 /* Enforce that fb modifier and tiling mode match, but only for
14120 * X-tiled. This is needed for FBC. */
14121 if (!!(obj->tiling_mode == I915_TILING_X) !=
14122 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14123 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14124 return -EINVAL;
14125 }
14126 } else {
14127 if (obj->tiling_mode == I915_TILING_X)
14128 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14129 else if (obj->tiling_mode == I915_TILING_Y) {
14130 DRM_DEBUG("No Y tiling for legacy addfb\n");
14131 return -EINVAL;
14132 }
14133 }
14134
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014135 /* Passed in modifier sanity checking. */
14136 switch (mode_cmd->modifier[0]) {
14137 case I915_FORMAT_MOD_Y_TILED:
14138 case I915_FORMAT_MOD_Yf_TILED:
14139 if (INTEL_INFO(dev)->gen < 9) {
14140 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14141 mode_cmd->modifier[0]);
14142 return -EINVAL;
14143 }
14144 case DRM_FORMAT_MOD_NONE:
14145 case I915_FORMAT_MOD_X_TILED:
14146 break;
14147 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014148 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14149 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014150 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014151 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014152
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014153 stride_alignment = intel_fb_stride_alignment(dev_priv,
14154 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014155 mode_cmd->pixel_format);
14156 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14157 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14158 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014159 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014160 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014161
Damien Lespiaub3218032015-02-27 11:15:18 +000014162 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14163 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014164 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014165 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14166 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014167 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014168 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014169 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014170 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014171
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014172 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014173 mode_cmd->pitches[0] != obj->stride) {
14174 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14175 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014176 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014177 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014178
Ville Syrjälä57779d02012-10-31 17:50:14 +020014179 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014180 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014181 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014182 case DRM_FORMAT_RGB565:
14183 case DRM_FORMAT_XRGB8888:
14184 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014185 break;
14186 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014187 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014188 DRM_DEBUG("unsupported pixel format: %s\n",
14189 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014190 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014191 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014192 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014193 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014194 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14195 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014196 DRM_DEBUG("unsupported pixel format: %s\n",
14197 drm_get_format_name(mode_cmd->pixel_format));
14198 return -EINVAL;
14199 }
14200 break;
14201 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014202 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014203 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014204 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014205 DRM_DEBUG("unsupported pixel format: %s\n",
14206 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014207 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014208 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014209 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014210 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014211 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014212 DRM_DEBUG("unsupported pixel format: %s\n",
14213 drm_get_format_name(mode_cmd->pixel_format));
14214 return -EINVAL;
14215 }
14216 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014217 case DRM_FORMAT_YUYV:
14218 case DRM_FORMAT_UYVY:
14219 case DRM_FORMAT_YVYU:
14220 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014221 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014222 DRM_DEBUG("unsupported pixel format: %s\n",
14223 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014224 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014225 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014226 break;
14227 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014228 DRM_DEBUG("unsupported pixel format: %s\n",
14229 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014230 return -EINVAL;
14231 }
14232
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014233 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14234 if (mode_cmd->offsets[0] != 0)
14235 return -EINVAL;
14236
Damien Lespiauec2c9812015-01-20 12:51:45 +000014237 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014238 mode_cmd->pixel_format,
14239 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014240 /* FIXME drm helper for size checks (especially planar formats)? */
14241 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14242 return -EINVAL;
14243
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014244 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14245 intel_fb->obj = obj;
14246
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014247 intel_fill_fb_info(dev_priv, &intel_fb->base);
14248
Jesse Barnes79e53942008-11-07 14:24:08 -080014249 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14250 if (ret) {
14251 DRM_ERROR("framebuffer init failed %d\n", ret);
14252 return ret;
14253 }
14254
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014255 intel_fb->obj->framebuffer_references++;
14256
Jesse Barnes79e53942008-11-07 14:24:08 -080014257 return 0;
14258}
14259
Jesse Barnes79e53942008-11-07 14:24:08 -080014260static struct drm_framebuffer *
14261intel_user_framebuffer_create(struct drm_device *dev,
14262 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014263 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014264{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014265 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014266 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014267 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014268
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014269 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014270 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014271 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014272 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014273
Daniel Vetter92907cb2015-11-23 09:04:05 +010014274 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014275 if (IS_ERR(fb))
14276 drm_gem_object_unreference_unlocked(&obj->base);
14277
14278 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014279}
14280
Daniel Vetter06957262015-08-10 13:34:08 +020014281#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014282static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014283{
14284}
14285#endif
14286
Jesse Barnes79e53942008-11-07 14:24:08 -080014287static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014288 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014289 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014290 .atomic_check = intel_atomic_check,
14291 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014292 .atomic_state_alloc = intel_atomic_state_alloc,
14293 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014294};
14295
Imre Deak88212942016-03-16 13:38:53 +020014296/**
14297 * intel_init_display_hooks - initialize the display modesetting hooks
14298 * @dev_priv: device private
14299 */
14300void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014301{
Imre Deak88212942016-03-16 13:38:53 +020014302 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014303 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014304 dev_priv->display.get_initial_plane_config =
14305 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014306 dev_priv->display.crtc_compute_clock =
14307 haswell_crtc_compute_clock;
14308 dev_priv->display.crtc_enable = haswell_crtc_enable;
14309 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014310 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014311 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014312 dev_priv->display.get_initial_plane_config =
14313 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014314 dev_priv->display.crtc_compute_clock =
14315 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014316 dev_priv->display.crtc_enable = haswell_crtc_enable;
14317 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014318 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014319 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014320 dev_priv->display.get_initial_plane_config =
14321 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014322 dev_priv->display.crtc_compute_clock =
14323 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014324 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14325 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014326 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014327 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014328 dev_priv->display.get_initial_plane_config =
14329 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014330 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14331 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14332 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14333 } else if (IS_VALLEYVIEW(dev_priv)) {
14334 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14335 dev_priv->display.get_initial_plane_config =
14336 i9xx_get_initial_plane_config;
14337 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014338 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14339 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014340 } else if (IS_G4X(dev_priv)) {
14341 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14342 dev_priv->display.get_initial_plane_config =
14343 i9xx_get_initial_plane_config;
14344 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14345 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14346 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014347 } else if (IS_PINEVIEW(dev_priv)) {
14348 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14349 dev_priv->display.get_initial_plane_config =
14350 i9xx_get_initial_plane_config;
14351 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14352 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14353 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014354 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014355 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014356 dev_priv->display.get_initial_plane_config =
14357 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014358 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014359 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14360 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014361 } else {
14362 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14363 dev_priv->display.get_initial_plane_config =
14364 i9xx_get_initial_plane_config;
14365 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14366 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14367 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014368 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014369
Jesse Barnese70236a2009-09-21 10:42:27 -070014370 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014371 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014372 dev_priv->display.get_display_clock_speed =
14373 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014374 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014375 dev_priv->display.get_display_clock_speed =
14376 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014377 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014378 dev_priv->display.get_display_clock_speed =
14379 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014380 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014381 dev_priv->display.get_display_clock_speed =
14382 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014383 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014384 dev_priv->display.get_display_clock_speed =
14385 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014386 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014387 dev_priv->display.get_display_clock_speed =
14388 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014389 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14390 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014391 dev_priv->display.get_display_clock_speed =
14392 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014393 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014394 dev_priv->display.get_display_clock_speed =
14395 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014396 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014397 dev_priv->display.get_display_clock_speed =
14398 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014399 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014400 dev_priv->display.get_display_clock_speed =
14401 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014402 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014403 dev_priv->display.get_display_clock_speed =
14404 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014405 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014406 dev_priv->display.get_display_clock_speed =
14407 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014408 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014409 dev_priv->display.get_display_clock_speed =
14410 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014411 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014412 dev_priv->display.get_display_clock_speed =
14413 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014414 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014415 dev_priv->display.get_display_clock_speed =
14416 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014417 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014418 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014419 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014420 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020014421 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014422 dev_priv->display.get_display_clock_speed =
14423 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014424 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014425
Imre Deak88212942016-03-16 13:38:53 +020014426 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014427 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014428 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014429 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014430 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014431 /* FIXME: detect B0+ stepping and use auto training */
14432 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014433 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014434 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014435 }
14436
14437 if (IS_BROADWELL(dev_priv)) {
14438 dev_priv->display.modeset_commit_cdclk =
14439 broadwell_modeset_commit_cdclk;
14440 dev_priv->display.modeset_calc_cdclk =
14441 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020014442 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014443 dev_priv->display.modeset_commit_cdclk =
14444 valleyview_modeset_commit_cdclk;
14445 dev_priv->display.modeset_calc_cdclk =
14446 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020014447 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014448 dev_priv->display.modeset_commit_cdclk =
14449 broxton_modeset_commit_cdclk;
14450 dev_priv->display.modeset_calc_cdclk =
14451 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014452 }
14453}
14454
Jesse Barnesb690e962010-07-19 13:53:12 -070014455/*
14456 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14457 * resume, or other times. This quirk makes sure that's the case for
14458 * affected systems.
14459 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014460static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014461{
14462 struct drm_i915_private *dev_priv = dev->dev_private;
14463
14464 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014465 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014466}
14467
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014468static void quirk_pipeb_force(struct drm_device *dev)
14469{
14470 struct drm_i915_private *dev_priv = dev->dev_private;
14471
14472 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14473 DRM_INFO("applying pipe b force quirk\n");
14474}
14475
Keith Packard435793d2011-07-12 14:56:22 -070014476/*
14477 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14478 */
14479static void quirk_ssc_force_disable(struct drm_device *dev)
14480{
14481 struct drm_i915_private *dev_priv = dev->dev_private;
14482 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014483 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014484}
14485
Carsten Emde4dca20e2012-03-15 15:56:26 +010014486/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014487 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14488 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014489 */
14490static void quirk_invert_brightness(struct drm_device *dev)
14491{
14492 struct drm_i915_private *dev_priv = dev->dev_private;
14493 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014494 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014495}
14496
Scot Doyle9c72cc62014-07-03 23:27:50 +000014497/* Some VBT's incorrectly indicate no backlight is present */
14498static void quirk_backlight_present(struct drm_device *dev)
14499{
14500 struct drm_i915_private *dev_priv = dev->dev_private;
14501 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14502 DRM_INFO("applying backlight present quirk\n");
14503}
14504
Jesse Barnesb690e962010-07-19 13:53:12 -070014505struct intel_quirk {
14506 int device;
14507 int subsystem_vendor;
14508 int subsystem_device;
14509 void (*hook)(struct drm_device *dev);
14510};
14511
Egbert Eich5f85f172012-10-14 15:46:38 +020014512/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14513struct intel_dmi_quirk {
14514 void (*hook)(struct drm_device *dev);
14515 const struct dmi_system_id (*dmi_id_list)[];
14516};
14517
14518static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14519{
14520 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14521 return 1;
14522}
14523
14524static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14525 {
14526 .dmi_id_list = &(const struct dmi_system_id[]) {
14527 {
14528 .callback = intel_dmi_reverse_brightness,
14529 .ident = "NCR Corporation",
14530 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14531 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14532 },
14533 },
14534 { } /* terminating entry */
14535 },
14536 .hook = quirk_invert_brightness,
14537 },
14538};
14539
Ben Widawskyc43b5632012-04-16 14:07:40 -070014540static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014541 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14542 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14543
Jesse Barnesb690e962010-07-19 13:53:12 -070014544 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14545 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14546
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014547 /* 830 needs to leave pipe A & dpll A up */
14548 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14549
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014550 /* 830 needs to leave pipe B & dpll B up */
14551 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14552
Keith Packard435793d2011-07-12 14:56:22 -070014553 /* Lenovo U160 cannot use SSC on LVDS */
14554 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014555
14556 /* Sony Vaio Y cannot use SSC on LVDS */
14557 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014558
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014559 /* Acer Aspire 5734Z must invert backlight brightness */
14560 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14561
14562 /* Acer/eMachines G725 */
14563 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14564
14565 /* Acer/eMachines e725 */
14566 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14567
14568 /* Acer/Packard Bell NCL20 */
14569 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14570
14571 /* Acer Aspire 4736Z */
14572 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014573
14574 /* Acer Aspire 5336 */
14575 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014576
14577 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14578 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014579
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014580 /* Acer C720 Chromebook (Core i3 4005U) */
14581 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14582
jens steinb2a96012014-10-28 20:25:53 +010014583 /* Apple Macbook 2,1 (Core 2 T7400) */
14584 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14585
Jani Nikula1b9448b2015-11-05 11:49:59 +020014586 /* Apple Macbook 4,1 */
14587 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14588
Scot Doyled4967d82014-07-03 23:27:52 +000014589 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14590 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014591
14592 /* HP Chromebook 14 (Celeron 2955U) */
14593 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014594
14595 /* Dell Chromebook 11 */
14596 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014597
14598 /* Dell Chromebook 11 (2015 version) */
14599 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014600};
14601
14602static void intel_init_quirks(struct drm_device *dev)
14603{
14604 struct pci_dev *d = dev->pdev;
14605 int i;
14606
14607 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14608 struct intel_quirk *q = &intel_quirks[i];
14609
14610 if (d->device == q->device &&
14611 (d->subsystem_vendor == q->subsystem_vendor ||
14612 q->subsystem_vendor == PCI_ANY_ID) &&
14613 (d->subsystem_device == q->subsystem_device ||
14614 q->subsystem_device == PCI_ANY_ID))
14615 q->hook(dev);
14616 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014617 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14618 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14619 intel_dmi_quirks[i].hook(dev);
14620 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014621}
14622
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014623/* Disable the VGA plane that we never use */
14624static void i915_disable_vga(struct drm_device *dev)
14625{
14626 struct drm_i915_private *dev_priv = dev->dev_private;
14627 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020014628 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014629
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014630 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014631 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014632 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014633 sr1 = inb(VGA_SR_DATA);
14634 outb(sr1 | 1<<5, VGA_SR_DATA);
14635 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14636 udelay(300);
14637
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014638 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014639 POSTING_READ(vga_reg);
14640}
14641
Daniel Vetterf8175862012-04-10 15:50:11 +020014642void intel_modeset_init_hw(struct drm_device *dev)
14643{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014644 struct drm_i915_private *dev_priv = dev->dev_private;
14645
Ville Syrjäläb6283052015-06-03 15:45:07 +030014646 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014647
14648 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
14649
Daniel Vetterf8175862012-04-10 15:50:11 +020014650 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010014651 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014652}
14653
Matt Roperd93c0372015-12-03 11:37:41 -080014654/*
14655 * Calculate what we think the watermarks should be for the state we've read
14656 * out of the hardware and then immediately program those watermarks so that
14657 * we ensure the hardware settings match our internal state.
14658 *
14659 * We can calculate what we think WM's should be by creating a duplicate of the
14660 * current state (which was constructed during hardware readout) and running it
14661 * through the atomic check code to calculate new watermark values in the
14662 * state object.
14663 */
14664static void sanitize_watermarks(struct drm_device *dev)
14665{
14666 struct drm_i915_private *dev_priv = to_i915(dev);
14667 struct drm_atomic_state *state;
14668 struct drm_crtc *crtc;
14669 struct drm_crtc_state *cstate;
14670 struct drm_modeset_acquire_ctx ctx;
14671 int ret;
14672 int i;
14673
14674 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014675 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014676 return;
14677
14678 /*
14679 * We need to hold connection_mutex before calling duplicate_state so
14680 * that the connector loop is protected.
14681 */
14682 drm_modeset_acquire_init(&ctx, 0);
14683retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014684 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014685 if (ret == -EDEADLK) {
14686 drm_modeset_backoff(&ctx);
14687 goto retry;
14688 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014689 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014690 }
14691
14692 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14693 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014694 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014695
Matt Ropered4a6a72016-02-23 17:20:13 -080014696 /*
14697 * Hardware readout is the only time we don't want to calculate
14698 * intermediate watermarks (since we don't trust the current
14699 * watermarks).
14700 */
14701 to_intel_atomic_state(state)->skip_intermediate_wm = true;
14702
Matt Roperd93c0372015-12-03 11:37:41 -080014703 ret = intel_atomic_check(dev, state);
14704 if (ret) {
14705 /*
14706 * If we fail here, it means that the hardware appears to be
14707 * programmed in a way that shouldn't be possible, given our
14708 * understanding of watermark requirements. This might mean a
14709 * mistake in the hardware readout code or a mistake in the
14710 * watermark calculations for a given platform. Raise a WARN
14711 * so that this is noticeable.
14712 *
14713 * If this actually happens, we'll have to just leave the
14714 * BIOS-programmed watermarks untouched and hope for the best.
14715 */
14716 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080014717 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014718 }
14719
14720 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080014721 for_each_crtc_in_state(state, crtc, cstate, i) {
14722 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14723
Matt Ropered4a6a72016-02-23 17:20:13 -080014724 cs->wm.need_postvbl_update = true;
14725 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014726 }
14727
14728 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014729fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014730 drm_modeset_drop_locks(&ctx);
14731 drm_modeset_acquire_fini(&ctx);
14732}
14733
Jesse Barnes79e53942008-11-07 14:24:08 -080014734void intel_modeset_init(struct drm_device *dev)
14735{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014736 struct drm_i915_private *dev_priv = to_i915(dev);
14737 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014738 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014739 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014740 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014741
14742 drm_mode_config_init(dev);
14743
14744 dev->mode_config.min_width = 0;
14745 dev->mode_config.min_height = 0;
14746
Dave Airlie019d96c2011-09-29 16:20:42 +010014747 dev->mode_config.preferred_depth = 24;
14748 dev->mode_config.prefer_shadow = 1;
14749
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014750 dev->mode_config.allow_fb_modifiers = true;
14751
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014752 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014753
Jesse Barnesb690e962010-07-19 13:53:12 -070014754 intel_init_quirks(dev);
14755
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014756 intel_init_pm(dev);
14757
Ben Widawskye3c74752013-04-05 13:12:39 -070014758 if (INTEL_INFO(dev)->num_pipes == 0)
14759 return;
14760
Lukas Wunner69f92f62015-07-15 13:57:35 +020014761 /*
14762 * There may be no VBT; and if the BIOS enabled SSC we can
14763 * just keep using it to avoid unnecessary flicker. Whereas if the
14764 * BIOS isn't using it, don't assume it will work even if the VBT
14765 * indicates as much.
14766 */
14767 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14768 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14769 DREF_SSC1_ENABLE);
14770
14771 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14772 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14773 bios_lvds_use_ssc ? "en" : "dis",
14774 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14775 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14776 }
14777 }
14778
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014779 if (IS_GEN2(dev)) {
14780 dev->mode_config.max_width = 2048;
14781 dev->mode_config.max_height = 2048;
14782 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014783 dev->mode_config.max_width = 4096;
14784 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014785 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014786 dev->mode_config.max_width = 8192;
14787 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014788 }
Damien Lespiau068be562014-03-28 14:17:49 +000014789
Ville Syrjälädc41c152014-08-13 11:57:05 +030014790 if (IS_845G(dev) || IS_I865G(dev)) {
14791 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14792 dev->mode_config.cursor_height = 1023;
14793 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014794 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14795 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14796 } else {
14797 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14798 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14799 }
14800
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014801 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014802
Zhao Yakui28c97732009-10-09 11:39:41 +080014803 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014804 INTEL_INFO(dev)->num_pipes,
14805 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014806
Damien Lespiau055e3932014-08-18 13:49:10 +010014807 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014808 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014809 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014810 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014811 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014812 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014813 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014814 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014815 }
14816
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014817 intel_update_czclk(dev_priv);
14818 intel_update_cdclk(dev);
14819
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014820 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014821
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014822 /* Just disable it once at startup */
14823 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014824 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014825
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014826 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014827 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014828 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014829
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014830 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014831 struct intel_initial_plane_config plane_config = {};
14832
Jesse Barnes46f297f2014-03-07 08:57:48 -080014833 if (!crtc->active)
14834 continue;
14835
Jesse Barnes46f297f2014-03-07 08:57:48 -080014836 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014837 * Note that reserving the BIOS fb up front prevents us
14838 * from stuffing other stolen allocations like the ring
14839 * on top. This prevents some ugliness at boot time, and
14840 * can even allow for smooth boot transitions if the BIOS
14841 * fb is large enough for the active pipe configuration.
14842 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014843 dev_priv->display.get_initial_plane_config(crtc,
14844 &plane_config);
14845
14846 /*
14847 * If the fb is shared between multiple heads, we'll
14848 * just get the first one.
14849 */
14850 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014851 }
Matt Roperd93c0372015-12-03 11:37:41 -080014852
14853 /*
14854 * Make sure hardware watermarks really match the state we read out.
14855 * Note that we need to do this after reconstructing the BIOS fb's
14856 * since the watermark calculation done here will use pstate->fb.
14857 */
14858 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010014859}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014860
Daniel Vetter7fad7982012-07-04 17:51:47 +020014861static void intel_enable_pipe_a(struct drm_device *dev)
14862{
14863 struct intel_connector *connector;
14864 struct drm_connector *crt = NULL;
14865 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014866 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014867
14868 /* We can't just switch on the pipe A, we need to set things up with a
14869 * proper mode and output configuration. As a gross hack, enable pipe A
14870 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014871 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014872 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14873 crt = &connector->base;
14874 break;
14875 }
14876 }
14877
14878 if (!crt)
14879 return;
14880
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014881 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014882 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014883}
14884
Daniel Vetterfa555832012-10-10 23:14:00 +020014885static bool
14886intel_check_plane_mapping(struct intel_crtc *crtc)
14887{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014888 struct drm_device *dev = crtc->base.dev;
14889 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014890 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014891
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014892 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014893 return true;
14894
Ville Syrjälä649636e2015-09-22 19:50:01 +030014895 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014896
14897 if ((val & DISPLAY_PLANE_ENABLE) &&
14898 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14899 return false;
14900
14901 return true;
14902}
14903
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014904static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14905{
14906 struct drm_device *dev = crtc->base.dev;
14907 struct intel_encoder *encoder;
14908
14909 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14910 return true;
14911
14912 return false;
14913}
14914
Ville Syrjälädd756192016-02-17 21:28:45 +020014915static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
14916{
14917 struct drm_device *dev = encoder->base.dev;
14918 struct intel_connector *connector;
14919
14920 for_each_connector_on_encoder(dev, &encoder->base, connector)
14921 return true;
14922
14923 return false;
14924}
14925
Daniel Vetter24929352012-07-02 20:28:59 +020014926static void intel_sanitize_crtc(struct intel_crtc *crtc)
14927{
14928 struct drm_device *dev = crtc->base.dev;
14929 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020014930 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014931
Daniel Vetter24929352012-07-02 20:28:59 +020014932 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020014933 if (!transcoder_is_dsi(cpu_transcoder)) {
14934 i915_reg_t reg = PIPECONF(cpu_transcoder);
14935
14936 I915_WRITE(reg,
14937 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14938 }
Daniel Vetter24929352012-07-02 20:28:59 +020014939
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014940 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014941 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014942 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014943 struct intel_plane *plane;
14944
Daniel Vetter96256042015-02-13 21:03:42 +010014945 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014946
14947 /* Disable everything but the primary plane */
14948 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14949 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14950 continue;
14951
14952 plane->disable_plane(&plane->base, &crtc->base);
14953 }
Daniel Vetter96256042015-02-13 21:03:42 +010014954 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014955
Daniel Vetter24929352012-07-02 20:28:59 +020014956 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014957 * disable the crtc (and hence change the state) if it is wrong. Note
14958 * that gen4+ has a fixed plane -> pipe mapping. */
14959 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014960 bool plane;
14961
Daniel Vetter24929352012-07-02 20:28:59 +020014962 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14963 crtc->base.base.id);
14964
14965 /* Pipe has the wrong plane attached and the plane is active.
14966 * Temporarily change the plane mapping and disable everything
14967 * ... */
14968 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014969 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014970 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014971 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014972 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014973 }
Daniel Vetter24929352012-07-02 20:28:59 +020014974
Daniel Vetter7fad7982012-07-04 17:51:47 +020014975 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14976 crtc->pipe == PIPE_A && !crtc->active) {
14977 /* BIOS forgot to enable pipe A, this mostly happens after
14978 * resume. Force-enable the pipe to fix this, the update_dpms
14979 * call below we restore the pipe to the right state, but leave
14980 * the required bits on. */
14981 intel_enable_pipe_a(dev);
14982 }
14983
Daniel Vetter24929352012-07-02 20:28:59 +020014984 /* Adjust the state of the output pipe according to whether we
14985 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010014986 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014987 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014988
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014989 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014990 /*
14991 * We start out with underrun reporting disabled to avoid races.
14992 * For correct bookkeeping mark this on active crtcs.
14993 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014994 * Also on gmch platforms we dont have any hardware bits to
14995 * disable the underrun reporting. Which means we need to start
14996 * out with underrun reporting disabled also on inactive pipes,
14997 * since otherwise we'll complain about the garbage we read when
14998 * e.g. coming up after runtime pm.
14999 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015000 * No protection against concurrent access is required - at
15001 * worst a fifo underrun happens which also sets this to false.
15002 */
15003 crtc->cpu_fifo_underrun_disabled = true;
15004 crtc->pch_fifo_underrun_disabled = true;
15005 }
Daniel Vetter24929352012-07-02 20:28:59 +020015006}
15007
15008static void intel_sanitize_encoder(struct intel_encoder *encoder)
15009{
15010 struct intel_connector *connector;
15011 struct drm_device *dev = encoder->base.dev;
15012
15013 /* We need to check both for a crtc link (meaning that the
15014 * encoder is active and trying to read from a pipe) and the
15015 * pipe itself being active. */
15016 bool has_active_crtc = encoder->base.crtc &&
15017 to_intel_crtc(encoder->base.crtc)->active;
15018
Ville Syrjälädd756192016-02-17 21:28:45 +020015019 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015020 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15021 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015022 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015023
15024 /* Connector is active, but has no active pipe. This is
15025 * fallout from our resume register restoring. Disable
15026 * the encoder manually again. */
15027 if (encoder->base.crtc) {
15028 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15029 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015030 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015031 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015032 if (encoder->post_disable)
15033 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015034 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015035 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015036
15037 /* Inconsistent output/port/pipe state happens presumably due to
15038 * a bug in one of the get_hw_state functions. Or someplace else
15039 * in our code, like the register restore mess on resume. Clamp
15040 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015041 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015042 if (connector->encoder != encoder)
15043 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015044 connector->base.dpms = DRM_MODE_DPMS_OFF;
15045 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015046 }
15047 }
15048 /* Enabled encoders without active connectors will be fixed in
15049 * the crtc fixup. */
15050}
15051
Imre Deak04098752014-02-18 00:02:16 +020015052void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015053{
15054 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015055 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015056
Imre Deak04098752014-02-18 00:02:16 +020015057 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15058 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15059 i915_disable_vga(dev);
15060 }
15061}
15062
15063void i915_redisable_vga(struct drm_device *dev)
15064{
15065 struct drm_i915_private *dev_priv = dev->dev_private;
15066
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015067 /* This function can be called both from intel_modeset_setup_hw_state or
15068 * at a very early point in our resume sequence, where the power well
15069 * structures are not yet restored. Since this function is at a very
15070 * paranoid "someone might have enabled VGA while we were not looking"
15071 * level, just check if the power well is enabled instead of trying to
15072 * follow the "don't touch the power well if we don't need it" policy
15073 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015074 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015075 return;
15076
Imre Deak04098752014-02-18 00:02:16 +020015077 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015078
15079 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015080}
15081
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015082static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015083{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015084 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015085
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015086 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015087}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015088
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015089/* FIXME read out full plane state for all planes */
15090static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015091{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015092 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015093 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015094 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015095
Matt Roper19b8d382015-09-24 15:53:17 -070015096 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015097 primary_get_hw_state(to_intel_plane(primary));
15098
15099 if (plane_state->visible)
15100 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015101}
15102
Daniel Vetter30e984d2013-06-05 13:34:17 +020015103static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015104{
15105 struct drm_i915_private *dev_priv = dev->dev_private;
15106 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015107 struct intel_crtc *crtc;
15108 struct intel_encoder *encoder;
15109 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015110 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015111
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015112 dev_priv->active_crtcs = 0;
15113
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015114 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015115 struct intel_crtc_state *crtc_state = crtc->config;
15116 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015117
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015118 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15119 memset(crtc_state, 0, sizeof(*crtc_state));
15120 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015121
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015122 crtc_state->base.active = crtc_state->base.enable =
15123 dev_priv->display.get_pipe_config(crtc, crtc_state);
15124
15125 crtc->base.enabled = crtc_state->base.enable;
15126 crtc->active = crtc_state->base.active;
15127
15128 if (crtc_state->base.active) {
15129 dev_priv->active_crtcs |= 1 << crtc->pipe;
15130
Ville Syrjälä9558d152016-05-13 23:41:20 +030015131 if (IS_BROXTON(dev_priv) || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015132 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030015133 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015134 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15135 else
15136 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030015137
15138 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15139 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
15140 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015141 }
15142
15143 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015144
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015145 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015146
15147 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15148 crtc->base.base.id,
15149 crtc->active ? "enabled" : "disabled");
15150 }
15151
Daniel Vetter53589012013-06-05 13:34:16 +020015152 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15153 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15154
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015155 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15156 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015157 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015158 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015159 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015160 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015161 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015162 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015163
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015164 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015165 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015166 }
15167
Damien Lespiaub2784e12014-08-05 11:29:37 +010015168 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015169 pipe = 0;
15170
15171 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015172 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15173 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015174 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015175 } else {
15176 encoder->base.crtc = NULL;
15177 }
15178
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015179 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015180 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015181 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015182 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015183 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015184 }
15185
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015186 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015187 if (connector->get_hw_state(connector)) {
15188 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015189
15190 encoder = connector->encoder;
15191 connector->base.encoder = &encoder->base;
15192
15193 if (encoder->base.crtc &&
15194 encoder->base.crtc->state->active) {
15195 /*
15196 * This has to be done during hardware readout
15197 * because anything calling .crtc_disable may
15198 * rely on the connector_mask being accurate.
15199 */
15200 encoder->base.crtc->state->connector_mask |=
15201 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015202 encoder->base.crtc->state->encoder_mask |=
15203 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015204 }
15205
Daniel Vetter24929352012-07-02 20:28:59 +020015206 } else {
15207 connector->base.dpms = DRM_MODE_DPMS_OFF;
15208 connector->base.encoder = NULL;
15209 }
15210 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15211 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015212 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015213 connector->base.encoder ? "enabled" : "disabled");
15214 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015215
15216 for_each_intel_crtc(dev, crtc) {
15217 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15218
15219 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15220 if (crtc->base.state->active) {
15221 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15222 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15223 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15224
15225 /*
15226 * The initial mode needs to be set in order to keep
15227 * the atomic core happy. It wants a valid mode if the
15228 * crtc's enabled, so we do the above call.
15229 *
15230 * At this point some state updated by the connectors
15231 * in their ->detect() callback has not run yet, so
15232 * no recalculation can be done yet.
15233 *
15234 * Even if we could do a recalculation and modeset
15235 * right now it would cause a double modeset if
15236 * fbdev or userspace chooses a different initial mode.
15237 *
15238 * If that happens, someone indicated they wanted a
15239 * mode change, which means it's safe to do a full
15240 * recalculation.
15241 */
15242 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015243
15244 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15245 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015246 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015247
15248 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015249 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015250}
15251
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015252/* Scan out the current hw modeset state,
15253 * and sanitizes it to the current state
15254 */
15255static void
15256intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015257{
15258 struct drm_i915_private *dev_priv = dev->dev_private;
15259 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015260 struct intel_crtc *crtc;
15261 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015262 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015263
15264 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015265
15266 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015267 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015268 intel_sanitize_encoder(encoder);
15269 }
15270
Damien Lespiau055e3932014-08-18 13:49:10 +010015271 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015272 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15273 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015274 intel_dump_pipe_config(crtc, crtc->config,
15275 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015276 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015277
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015278 intel_modeset_update_connector_atomic_state(dev);
15279
Daniel Vetter35c95372013-07-17 06:55:04 +020015280 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15281 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15282
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015283 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015284 continue;
15285
15286 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15287
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015288 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015289 pll->on = false;
15290 }
15291
Wayne Boyer666a4532015-12-09 12:29:35 -080015292 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015293 vlv_wm_get_hw_state(dev);
15294 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015295 skl_wm_get_hw_state(dev);
15296 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015297 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015298
15299 for_each_intel_crtc(dev, crtc) {
15300 unsigned long put_domains;
15301
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015302 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015303 if (WARN_ON(put_domains))
15304 modeset_put_power_domains(dev_priv, put_domains);
15305 }
15306 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015307
15308 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015309}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015310
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015311void intel_display_resume(struct drm_device *dev)
15312{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015313 struct drm_i915_private *dev_priv = to_i915(dev);
15314 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15315 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015316 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015317 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015318
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015319 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015320
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015321 /*
15322 * This is a cludge because with real atomic modeset mode_config.mutex
15323 * won't be taken. Unfortunately some probed state like
15324 * audio_codec_enable is still protected by mode_config.mutex, so lock
15325 * it here for now.
15326 */
15327 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015328 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015329
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015330retry:
15331 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015332
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015333 if (ret == 0 && !setup) {
15334 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015335
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015336 intel_modeset_setup_hw_state(dev);
15337 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015338 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015339
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015340 if (ret == 0 && state) {
15341 struct drm_crtc_state *crtc_state;
15342 struct drm_crtc *crtc;
15343 int i;
15344
15345 state->acquire_ctx = &ctx;
15346
Ville Syrjäläe3d54572016-05-13 10:10:42 -070015347 /* ignore any reset values/BIOS leftovers in the WM registers */
15348 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15349
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015350 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15351 /*
15352 * Force recalculation even if we restore
15353 * current state. With fast modeset this may not result
15354 * in a modeset when the state is compatible.
15355 */
15356 crtc_state->mode_changed = true;
15357 }
15358
15359 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015360 }
15361
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015362 if (ret == -EDEADLK) {
15363 drm_modeset_backoff(&ctx);
15364 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015365 }
15366
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015367 drm_modeset_drop_locks(&ctx);
15368 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015369 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015370
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015371 if (ret) {
15372 DRM_ERROR("Restoring old state failed with %i\n", ret);
15373 drm_atomic_state_free(state);
15374 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015375}
15376
15377void intel_modeset_gem_init(struct drm_device *dev)
15378{
Chris Wilsondc979972016-05-10 14:10:04 +010015379 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015380 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015381 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015382 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015383
Chris Wilsondc979972016-05-10 14:10:04 +010015384 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015385
Chris Wilson1833b132012-05-09 11:56:28 +010015386 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015387
Chris Wilson1ee8da62016-05-12 12:43:23 +010015388 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015389
15390 /*
15391 * Make sure any fbs we allocated at startup are properly
15392 * pinned & fenced. When we do the allocation it's too early
15393 * for this.
15394 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015395 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015396 obj = intel_fb_obj(c->primary->fb);
15397 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015398 continue;
15399
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015400 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020015401 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15402 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015403 mutex_unlock(&dev->struct_mutex);
15404 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015405 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15406 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015407 drm_framebuffer_unreference(c->primary->fb);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020015408 drm_framebuffer_unreference(c->primary->state->fb);
15409 c->primary->fb = c->primary->state->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015410 c->primary->crtc = c->primary->state->crtc = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015411 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015412 }
15413 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015414
15415 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015416}
15417
Imre Deak4932e2c2014-02-11 17:12:48 +020015418void intel_connector_unregister(struct intel_connector *intel_connector)
15419{
15420 struct drm_connector *connector = &intel_connector->base;
15421
15422 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015423 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015424}
15425
Jesse Barnes79e53942008-11-07 14:24:08 -080015426void intel_modeset_cleanup(struct drm_device *dev)
15427{
Jesse Barnes652c3932009-08-17 13:31:43 -070015428 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020015429 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015430
Chris Wilsondc979972016-05-10 14:10:04 +010015431 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015432
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015433 intel_backlight_unregister(dev);
15434
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015435 /*
15436 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015437 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015438 * experience fancy races otherwise.
15439 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015440 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015441
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015442 /*
15443 * Due to the hpd irq storm handling the hotplug work can re-arm the
15444 * poll handlers. Hence disable polling after hpd handling is shut down.
15445 */
Keith Packardf87ea762010-10-03 19:36:26 -070015446 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015447
Jesse Barnes723bfd72010-10-07 16:01:13 -070015448 intel_unregister_dsm_handler();
15449
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015450 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015451
Chris Wilson1630fe72011-07-08 12:22:42 +010015452 /* flush any delayed tasks or pending work */
15453 flush_scheduled_work();
15454
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015455 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020015456 for_each_intel_connector(dev, connector)
15457 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030015458
Jesse Barnes79e53942008-11-07 14:24:08 -080015459 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015460
Chris Wilson1ee8da62016-05-12 12:43:23 +010015461 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015462
Chris Wilsondc979972016-05-10 14:10:04 +010015463 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015464
15465 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015466}
15467
Dave Airlie28d52042009-09-21 14:33:58 +100015468/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015469 * Return which encoder is currently attached for connector.
15470 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015471struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015472{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015473 return &intel_attached_encoder(connector)->base;
15474}
Jesse Barnes79e53942008-11-07 14:24:08 -080015475
Chris Wilsondf0e9242010-09-09 16:20:55 +010015476void intel_connector_attach_encoder(struct intel_connector *connector,
15477 struct intel_encoder *encoder)
15478{
15479 connector->encoder = encoder;
15480 drm_mode_connector_attach_encoder(&connector->base,
15481 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015482}
Dave Airlie28d52042009-09-21 14:33:58 +100015483
15484/*
15485 * set vga decode state - true == enable VGA decode
15486 */
15487int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15488{
15489 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015490 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015491 u16 gmch_ctrl;
15492
Chris Wilson75fa0412014-02-07 18:37:02 -020015493 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15494 DRM_ERROR("failed to read control word\n");
15495 return -EIO;
15496 }
15497
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015498 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15499 return 0;
15500
Dave Airlie28d52042009-09-21 14:33:58 +100015501 if (state)
15502 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15503 else
15504 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015505
15506 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15507 DRM_ERROR("failed to write control word\n");
15508 return -EIO;
15509 }
15510
Dave Airlie28d52042009-09-21 14:33:58 +100015511 return 0;
15512}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015513
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015514struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015515
15516 u32 power_well_driver;
15517
Chris Wilson63b66e52013-08-08 15:12:06 +020015518 int num_transcoders;
15519
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015520 struct intel_cursor_error_state {
15521 u32 control;
15522 u32 position;
15523 u32 base;
15524 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015525 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015526
15527 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015528 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015529 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015530 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015531 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015532
15533 struct intel_plane_error_state {
15534 u32 control;
15535 u32 stride;
15536 u32 size;
15537 u32 pos;
15538 u32 addr;
15539 u32 surface;
15540 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015541 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015542
15543 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015544 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015545 enum transcoder cpu_transcoder;
15546
15547 u32 conf;
15548
15549 u32 htotal;
15550 u32 hblank;
15551 u32 hsync;
15552 u32 vtotal;
15553 u32 vblank;
15554 u32 vsync;
15555 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015556};
15557
15558struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015559intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015560{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015561 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015562 int transcoders[] = {
15563 TRANSCODER_A,
15564 TRANSCODER_B,
15565 TRANSCODER_C,
15566 TRANSCODER_EDP,
15567 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015568 int i;
15569
Chris Wilsonc0336662016-05-06 15:40:21 +010015570 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015571 return NULL;
15572
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015573 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015574 if (error == NULL)
15575 return NULL;
15576
Chris Wilsonc0336662016-05-06 15:40:21 +010015577 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015578 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15579
Damien Lespiau055e3932014-08-18 13:49:10 +010015580 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015581 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015582 __intel_display_power_is_enabled(dev_priv,
15583 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015584 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015585 continue;
15586
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015587 error->cursor[i].control = I915_READ(CURCNTR(i));
15588 error->cursor[i].position = I915_READ(CURPOS(i));
15589 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015590
15591 error->plane[i].control = I915_READ(DSPCNTR(i));
15592 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015593 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015594 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015595 error->plane[i].pos = I915_READ(DSPPOS(i));
15596 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015597 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015598 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015599 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015600 error->plane[i].surface = I915_READ(DSPSURF(i));
15601 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15602 }
15603
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015604 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015605
Chris Wilsonc0336662016-05-06 15:40:21 +010015606 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015607 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015608 }
15609
Jani Nikula4d1de972016-03-18 17:05:42 +020015610 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015611 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015612 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015613 error->num_transcoders++; /* Account for eDP. */
15614
15615 for (i = 0; i < error->num_transcoders; i++) {
15616 enum transcoder cpu_transcoder = transcoders[i];
15617
Imre Deakddf9c532013-11-27 22:02:02 +020015618 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015619 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015620 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015621 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015622 continue;
15623
Chris Wilson63b66e52013-08-08 15:12:06 +020015624 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15625
15626 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15627 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15628 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15629 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15630 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15631 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15632 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015633 }
15634
15635 return error;
15636}
15637
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015638#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15639
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015640void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015641intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015642 struct drm_device *dev,
15643 struct intel_display_error_state *error)
15644{
Damien Lespiau055e3932014-08-18 13:49:10 +010015645 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015646 int i;
15647
Chris Wilson63b66e52013-08-08 15:12:06 +020015648 if (!error)
15649 return;
15650
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015651 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015652 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015653 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015654 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015655 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015656 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015657 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015658 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015659 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015660 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015661
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015662 err_printf(m, "Plane [%d]:\n", i);
15663 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15664 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015665 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015666 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15667 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015668 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015669 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015670 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015671 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015672 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15673 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015674 }
15675
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015676 err_printf(m, "Cursor [%d]:\n", i);
15677 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15678 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15679 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015680 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015681
15682 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015683 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015684 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015685 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015686 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015687 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15688 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15689 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15690 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15691 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15692 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15693 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15694 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015695}