blob: 98f5ac35e9639fbadb57377d2d2839c29795da32 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
65static const u32 hpd_status_gen4[] = {
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Zhenyu Wang036a4a72009-06-08 14:40:19 +080083/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010084static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050085ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080086{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020087 assert_spin_locked(&dev_priv->irq_lock);
88
Paulo Zanonic67a4702013-08-19 13:18:09 -030089 if (dev_priv->pc8.irqs_disabled) {
90 WARN(1, "IRQs disabled\n");
91 dev_priv->pc8.regsave.deimr &= ~mask;
92 return;
93 }
94
Chris Wilson1ec14ad2010-12-04 11:30:53 +000095 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000098 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080099 }
100}
101
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300102static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200105 assert_spin_locked(&dev_priv->irq_lock);
106
Paulo Zanonic67a4702013-08-19 13:18:09 -0300107 if (dev_priv->pc8.irqs_disabled) {
108 WARN(1, "IRQs disabled\n");
109 dev_priv->pc8.regsave.deimr |= mask;
110 return;
111 }
112
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000116 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800117 }
118}
119
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
Paulo Zanonic67a4702013-08-19 13:18:09 -0300132 if (dev_priv->pc8.irqs_disabled) {
133 WARN(1, "IRQs disabled\n");
134 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136 interrupt_mask);
137 return;
138 }
139
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300166 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300167
168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanonic67a4702013-08-19 13:18:09 -0300170 if (dev_priv->pc8.irqs_disabled) {
171 WARN(1, "IRQs disabled\n");
172 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 interrupt_mask);
175 return;
176 }
177
Paulo Zanoni605cd252013-08-06 18:57:15 -0300178 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
Paulo Zanoni605cd252013-08-06 18:57:15 -0300182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300185 POSTING_READ(GEN6_PMIMR);
186 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
Paulo Zanoni86642812013-04-12 17:57:57 -0300199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200205 assert_spin_locked(&dev_priv->irq_lock);
206
Paulo Zanoni86642812013-04-12 17:57:57 -0300207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
Daniel Vetterfee884e2013-07-04 23:35:21 +0200223 assert_spin_locked(&dev_priv->irq_lock);
224
Paulo Zanoni86642812013-04-12 17:57:57 -0300225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
235static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
236 enum pipe pipe, bool enable)
237{
238 struct drm_i915_private *dev_priv = dev->dev_private;
239 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
240 DE_PIPEB_FIFO_UNDERRUN;
241
242 if (enable)
243 ironlake_enable_display_irq(dev_priv, bit);
244 else
245 ironlake_disable_display_irq(dev_priv, bit);
246}
247
248static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200249 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300250{
251 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300252 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200253 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
254
Paulo Zanoni86642812013-04-12 17:57:57 -0300255 if (!ivb_can_enable_err_int(dev))
256 return;
257
Paulo Zanoni86642812013-04-12 17:57:57 -0300258 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
259 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200260 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
261
262 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300263 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200264
265 if (!was_enabled &&
266 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
267 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
268 pipe_name(pipe));
269 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300270 }
271}
272
Daniel Vetterfee884e2013-07-04 23:35:21 +0200273/**
274 * ibx_display_interrupt_update - update SDEIMR
275 * @dev_priv: driver private
276 * @interrupt_mask: mask of interrupt bits to update
277 * @enabled_irq_mask: mask of interrupt bits to enable
278 */
279static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
280 uint32_t interrupt_mask,
281 uint32_t enabled_irq_mask)
282{
283 uint32_t sdeimr = I915_READ(SDEIMR);
284 sdeimr &= ~interrupt_mask;
285 sdeimr |= (~enabled_irq_mask & interrupt_mask);
286
287 assert_spin_locked(&dev_priv->irq_lock);
288
Paulo Zanonic67a4702013-08-19 13:18:09 -0300289 if (dev_priv->pc8.irqs_disabled &&
290 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
291 WARN(1, "IRQs disabled\n");
292 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
293 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
294 interrupt_mask);
295 return;
296 }
297
Daniel Vetterfee884e2013-07-04 23:35:21 +0200298 I915_WRITE(SDEIMR, sdeimr);
299 POSTING_READ(SDEIMR);
300}
301#define ibx_enable_display_interrupt(dev_priv, bits) \
302 ibx_display_interrupt_update((dev_priv), (bits), (bits))
303#define ibx_disable_display_interrupt(dev_priv, bits) \
304 ibx_display_interrupt_update((dev_priv), (bits), 0)
305
Daniel Vetterde280752013-07-04 23:35:24 +0200306static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
307 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300308 bool enable)
309{
Paulo Zanoni86642812013-04-12 17:57:57 -0300310 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200311 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
312 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300313
314 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200315 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300316 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200317 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300318}
319
320static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
321 enum transcoder pch_transcoder,
322 bool enable)
323{
324 struct drm_i915_private *dev_priv = dev->dev_private;
325
326 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200327 I915_WRITE(SERR_INT,
328 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
329
Paulo Zanoni86642812013-04-12 17:57:57 -0300330 if (!cpt_can_enable_serr_int(dev))
331 return;
332
Daniel Vetterfee884e2013-07-04 23:35:21 +0200333 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300334 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200335 uint32_t tmp = I915_READ(SERR_INT);
336 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
337
338 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200339 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200340
341 if (!was_enabled &&
342 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
343 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
344 transcoder_name(pch_transcoder));
345 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300346 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300347}
348
349/**
350 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
351 * @dev: drm device
352 * @pipe: pipe
353 * @enable: true if we want to report FIFO underrun errors, false otherwise
354 *
355 * This function makes us disable or enable CPU fifo underruns for a specific
356 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
357 * reporting for one pipe may also disable all the other CPU error interruts for
358 * the other pipes, due to the fact that there's just one interrupt mask/enable
359 * bit for all the pipes.
360 *
361 * Returns the previous state of underrun reporting.
362 */
363bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
364 enum pipe pipe, bool enable)
365{
366 struct drm_i915_private *dev_priv = dev->dev_private;
367 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
369 unsigned long flags;
370 bool ret;
371
372 spin_lock_irqsave(&dev_priv->irq_lock, flags);
373
374 ret = !intel_crtc->cpu_fifo_underrun_disabled;
375
376 if (enable == ret)
377 goto done;
378
379 intel_crtc->cpu_fifo_underrun_disabled = !enable;
380
381 if (IS_GEN5(dev) || IS_GEN6(dev))
382 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
383 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200384 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300385
386done:
387 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
388 return ret;
389}
390
391/**
392 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
393 * @dev: drm device
394 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
395 * @enable: true if we want to report FIFO underrun errors, false otherwise
396 *
397 * This function makes us disable or enable PCH fifo underruns for a specific
398 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
399 * underrun reporting for one transcoder may also disable all the other PCH
400 * error interruts for the other transcoders, due to the fact that there's just
401 * one interrupt mask/enable bit for all the transcoders.
402 *
403 * Returns the previous state of underrun reporting.
404 */
405bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
406 enum transcoder pch_transcoder,
407 bool enable)
408{
409 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200410 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300412 unsigned long flags;
413 bool ret;
414
Daniel Vetterde280752013-07-04 23:35:24 +0200415 /*
416 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
417 * has only one pch transcoder A that all pipes can use. To avoid racy
418 * pch transcoder -> pipe lookups from interrupt code simply store the
419 * underrun statistics in crtc A. Since we never expose this anywhere
420 * nor use it outside of the fifo underrun code here using the "wrong"
421 * crtc on LPT won't cause issues.
422 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300423
424 spin_lock_irqsave(&dev_priv->irq_lock, flags);
425
426 ret = !intel_crtc->pch_fifo_underrun_disabled;
427
428 if (enable == ret)
429 goto done;
430
431 intel_crtc->pch_fifo_underrun_disabled = !enable;
432
433 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200434 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300435 else
436 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
437
438done:
439 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
440 return ret;
441}
442
443
Keith Packard7c463582008-11-04 02:03:27 -0800444void
445i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
446{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200447 u32 reg = PIPESTAT(pipe);
448 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800449
Daniel Vetterb79480b2013-06-27 17:52:10 +0200450 assert_spin_locked(&dev_priv->irq_lock);
451
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200452 if ((pipestat & mask) == mask)
453 return;
454
455 /* Enable the interrupt, clear any pending status */
456 pipestat |= mask | (mask >> 16);
457 I915_WRITE(reg, pipestat);
458 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800459}
460
461void
462i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
463{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200464 u32 reg = PIPESTAT(pipe);
465 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800466
Daniel Vetterb79480b2013-06-27 17:52:10 +0200467 assert_spin_locked(&dev_priv->irq_lock);
468
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200469 if ((pipestat & mask) == 0)
470 return;
471
472 pipestat &= ~mask;
473 I915_WRITE(reg, pipestat);
474 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800475}
476
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000477/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300478 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000479 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300480static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000481{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000482 drm_i915_private_t *dev_priv = dev->dev_private;
483 unsigned long irqflags;
484
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300485 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
486 return;
487
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000488 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000489
Jani Nikulaf8987802013-04-29 13:02:53 +0300490 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
491 if (INTEL_INFO(dev)->gen >= 4)
492 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000493
494 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000495}
496
497/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700498 * i915_pipe_enabled - check if a pipe is enabled
499 * @dev: DRM device
500 * @pipe: pipe to check
501 *
502 * Reading certain registers when the pipe is disabled can hang the chip.
503 * Use this routine to make sure the PLL is running and the pipe is active
504 * before reading such registers if unsure.
505 */
506static int
507i915_pipe_enabled(struct drm_device *dev, int pipe)
508{
509 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200510
Daniel Vettera01025a2013-05-22 00:50:23 +0200511 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
512 /* Locking is horribly broken here, but whatever. */
513 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300515
Daniel Vettera01025a2013-05-22 00:50:23 +0200516 return intel_crtc->active;
517 } else {
518 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
519 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700520}
521
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300522static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
523{
524 /* Gen2 doesn't have a hardware frame counter */
525 return 0;
526}
527
Keith Packard42f52ef2008-10-18 19:39:29 -0700528/* Called from drm generic code, passed a 'crtc', which
529 * we use as a pipe index
530 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700531static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700532{
533 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
534 unsigned long high_frame;
535 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300536 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700537
538 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800539 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800540 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700541 return 0;
542 }
543
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300544 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
545 struct intel_crtc *intel_crtc =
546 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
547 const struct drm_display_mode *mode =
548 &intel_crtc->config.adjusted_mode;
549
550 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
551 } else {
552 enum transcoder cpu_transcoder =
553 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
554 u32 htotal;
555
556 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
557 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
558
559 vbl_start *= htotal;
560 }
561
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800562 high_frame = PIPEFRAME(pipe);
563 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100564
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700565 /*
566 * High & low register fields aren't synchronized, so make sure
567 * we get a low value that's stable across two reads of the high
568 * register.
569 */
570 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100571 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300572 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100573 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700574 } while (high1 != high2);
575
Chris Wilson5eddb702010-09-11 13:48:45 +0100576 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300577 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100578 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300579
580 /*
581 * The frame counter increments at beginning of active.
582 * Cook up a vblank counter by also checking the pixel
583 * counter against vblank start.
584 */
585 return ((high1 << 8) | low) + (pixel >= vbl_start);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700586}
587
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700588static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800589{
590 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800591 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800592
593 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800594 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800595 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800596 return 0;
597 }
598
599 return I915_READ(reg);
600}
601
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300602static bool intel_pipe_in_vblank(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300603{
604 struct drm_i915_private *dev_priv = dev->dev_private;
605 uint32_t status;
606
607 if (IS_VALLEYVIEW(dev)) {
608 status = pipe == PIPE_A ?
609 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
610 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
611
612 return I915_READ(VLV_ISR) & status;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300613 } else if (IS_GEN2(dev)) {
614 status = pipe == PIPE_A ?
615 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
616 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
617
618 return I915_READ16(ISR) & status;
619 } else if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300620 status = pipe == PIPE_A ?
621 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
622 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
623
624 return I915_READ(ISR) & status;
625 } else if (INTEL_INFO(dev)->gen < 7) {
626 status = pipe == PIPE_A ?
627 DE_PIPEA_VBLANK :
628 DE_PIPEB_VBLANK;
629
630 return I915_READ(DEISR) & status;
631 } else {
632 switch (pipe) {
633 default:
634 case PIPE_A:
635 status = DE_PIPEA_VBLANK_IVB;
636 break;
637 case PIPE_B:
638 status = DE_PIPEB_VBLANK_IVB;
639 break;
640 case PIPE_C:
641 status = DE_PIPEC_VBLANK_IVB;
642 break;
643 }
644
645 return I915_READ(DEISR) & status;
646 }
647}
648
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700649static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100650 int *vpos, int *hpos)
651{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300652 struct drm_i915_private *dev_priv = dev->dev_private;
653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
655 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300656 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100657 int vbl_start, vbl_end, htotal, vtotal;
658 bool in_vbl = true;
659 int ret = 0;
660
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300661 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100662 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800663 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100664 return 0;
665 }
666
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300667 htotal = mode->crtc_htotal;
668 vtotal = mode->crtc_vtotal;
669 vbl_start = mode->crtc_vblank_start;
670 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100671
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300672 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
673
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300674 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100675 /* No obvious pixelcount register. Only query vertical
676 * scanout position from Display scan line register.
677 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300678 if (IS_GEN2(dev))
679 position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
680 else
681 position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300682
683 /*
684 * The scanline counter increments at the leading edge
685 * of hsync, ie. it completely misses the active portion
686 * of the line. Fix up the counter at both edges of vblank
687 * to get a more accurate picture whether we're in vblank
688 * or not.
689 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300690 in_vbl = intel_pipe_in_vblank(dev, pipe);
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300691 if ((in_vbl && position == vbl_start - 1) ||
692 (!in_vbl && position == vbl_end - 1))
693 position = (position + 1) % vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100694 } else {
695 /* Have access to pixelcount since start of frame.
696 * We can split this into vertical and horizontal
697 * scanout position.
698 */
699 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
700
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300701 /* convert to pixel counts */
702 vbl_start *= htotal;
703 vbl_end *= htotal;
704 vtotal *= htotal;
705 }
706
707 in_vbl = position >= vbl_start && position < vbl_end;
708
709 /*
710 * While in vblank, position will be negative
711 * counting up towards 0 at vbl_end. And outside
712 * vblank, position will be positive counting
713 * up since vbl_end.
714 */
715 if (position >= vbl_start)
716 position -= vbl_end;
717 else
718 position += vtotal - vbl_end;
719
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300720 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300721 *vpos = position;
722 *hpos = 0;
723 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100724 *vpos = position / htotal;
725 *hpos = position - (*vpos * htotal);
726 }
727
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100728 /* In vblank? */
729 if (in_vbl)
730 ret |= DRM_SCANOUTPOS_INVBL;
731
732 return ret;
733}
734
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700735static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100736 int *max_error,
737 struct timeval *vblank_time,
738 unsigned flags)
739{
Chris Wilson4041b852011-01-22 10:07:56 +0000740 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100741
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700742 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000743 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100744 return -EINVAL;
745 }
746
747 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000748 crtc = intel_get_crtc_for_pipe(dev, pipe);
749 if (crtc == NULL) {
750 DRM_ERROR("Invalid crtc %d\n", pipe);
751 return -EINVAL;
752 }
753
754 if (!crtc->enabled) {
755 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
756 return -EBUSY;
757 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100758
759 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000760 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
761 vblank_time, flags,
762 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100763}
764
Jani Nikula67c347f2013-09-17 14:26:34 +0300765static bool intel_hpd_irq_event(struct drm_device *dev,
766 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200767{
768 enum drm_connector_status old_status;
769
770 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
771 old_status = connector->status;
772
773 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300774 if (old_status == connector->status)
775 return false;
776
777 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200778 connector->base.id,
779 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300780 drm_get_connector_status_name(old_status),
781 drm_get_connector_status_name(connector->status));
782
783 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200784}
785
Jesse Barnes5ca58282009-03-31 14:11:15 -0700786/*
787 * Handle hotplug events outside the interrupt handler proper.
788 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200789#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
790
Jesse Barnes5ca58282009-03-31 14:11:15 -0700791static void i915_hotplug_work_func(struct work_struct *work)
792{
793 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
794 hotplug_work);
795 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700796 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200797 struct intel_connector *intel_connector;
798 struct intel_encoder *intel_encoder;
799 struct drm_connector *connector;
800 unsigned long irqflags;
801 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200802 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200803 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700804
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100805 /* HPD irq before everything is fully set up. */
806 if (!dev_priv->enable_hotplug_processing)
807 return;
808
Keith Packarda65e34c2011-07-25 10:04:56 -0700809 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800810 DRM_DEBUG_KMS("running encoder hotplug functions\n");
811
Egbert Eichcd569ae2013-04-16 13:36:57 +0200812 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200813
814 hpd_event_bits = dev_priv->hpd_event_bits;
815 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200816 list_for_each_entry(connector, &mode_config->connector_list, head) {
817 intel_connector = to_intel_connector(connector);
818 intel_encoder = intel_connector->encoder;
819 if (intel_encoder->hpd_pin > HPD_NONE &&
820 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
821 connector->polled == DRM_CONNECTOR_POLL_HPD) {
822 DRM_INFO("HPD interrupt storm detected on connector %s: "
823 "switching from hotplug detection to polling\n",
824 drm_get_connector_name(connector));
825 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
826 connector->polled = DRM_CONNECTOR_POLL_CONNECT
827 | DRM_CONNECTOR_POLL_DISCONNECT;
828 hpd_disabled = true;
829 }
Egbert Eich142e2392013-04-11 15:57:57 +0200830 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
831 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
832 drm_get_connector_name(connector), intel_encoder->hpd_pin);
833 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200834 }
835 /* if there were no outputs to poll, poll was disabled,
836 * therefore make sure it's enabled when disabling HPD on
837 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200838 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200839 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200840 mod_timer(&dev_priv->hotplug_reenable_timer,
841 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
842 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200843
844 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
845
Egbert Eich321a1b32013-04-11 16:00:26 +0200846 list_for_each_entry(connector, &mode_config->connector_list, head) {
847 intel_connector = to_intel_connector(connector);
848 intel_encoder = intel_connector->encoder;
849 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
850 if (intel_encoder->hot_plug)
851 intel_encoder->hot_plug(intel_encoder);
852 if (intel_hpd_irq_event(dev, connector))
853 changed = true;
854 }
855 }
Keith Packard40ee3382011-07-28 15:31:19 -0700856 mutex_unlock(&mode_config->mutex);
857
Egbert Eich321a1b32013-04-11 16:00:26 +0200858 if (changed)
859 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700860}
861
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200862static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800863{
864 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000865 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200866 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200867
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200868 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800869
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200870 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
871
Daniel Vetter20e4d402012-08-08 23:35:39 +0200872 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200873
Jesse Barnes7648fa92010-05-20 14:28:11 -0700874 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000875 busy_up = I915_READ(RCPREVBSYTUPAVG);
876 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800877 max_avg = I915_READ(RCBMAXAVG);
878 min_avg = I915_READ(RCBMINAVG);
879
880 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000881 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200882 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
883 new_delay = dev_priv->ips.cur_delay - 1;
884 if (new_delay < dev_priv->ips.max_delay)
885 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000886 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200887 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
888 new_delay = dev_priv->ips.cur_delay + 1;
889 if (new_delay > dev_priv->ips.min_delay)
890 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800891 }
892
Jesse Barnes7648fa92010-05-20 14:28:11 -0700893 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200894 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800895
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200896 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200897
Jesse Barnesf97108d2010-01-29 11:27:07 -0800898 return;
899}
900
Chris Wilson549f7362010-10-19 11:19:32 +0100901static void notify_ring(struct drm_device *dev,
902 struct intel_ring_buffer *ring)
903{
Chris Wilson475553d2011-01-20 09:52:56 +0000904 if (ring->obj == NULL)
905 return;
906
Chris Wilson814e9b52013-09-23 17:33:19 -0300907 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000908
Chris Wilson549f7362010-10-19 11:19:32 +0100909 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300910 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100911}
912
Ben Widawsky4912d042011-04-25 11:25:20 -0700913static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800914{
Ben Widawsky4912d042011-04-25 11:25:20 -0700915 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200916 rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300917 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100918 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800919
Daniel Vetter59cdb632013-07-04 23:35:28 +0200920 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200921 pm_iir = dev_priv->rps.pm_iir;
922 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -0700923 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300924 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200925 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700926
Paulo Zanoni60611c12013-08-15 11:50:01 -0300927 /* Make sure we didn't queue anything we're not going to process. */
928 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
929
Ben Widawsky48484052013-05-28 19:22:27 -0700930 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800931 return;
932
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700933 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100934
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100935 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +0300936 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100937 if (adj > 0)
938 adj *= 2;
939 else
940 adj = 1;
941 new_delay = dev_priv->rps.cur_delay + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +0300942
943 /*
944 * For better performance, jump directly
945 * to RPe if we're below it.
946 */
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100947 if (new_delay < dev_priv->rps.rpe_delay)
Ville Syrjälä74250342013-06-25 21:38:11 +0300948 new_delay = dev_priv->rps.rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100949 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
950 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
951 new_delay = dev_priv->rps.rpe_delay;
952 else
953 new_delay = dev_priv->rps.min_delay;
954 adj = 0;
955 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
956 if (adj < 0)
957 adj *= 2;
958 else
959 adj = -1;
960 new_delay = dev_priv->rps.cur_delay + adj;
961 } else { /* unknown event */
962 new_delay = dev_priv->rps.cur_delay;
963 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800964
Ben Widawsky79249632012-09-07 19:43:42 -0700965 /* sysfs frequency interfaces may have snuck in while servicing the
966 * interrupt
967 */
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100968 if (new_delay < (int)dev_priv->rps.min_delay)
969 new_delay = dev_priv->rps.min_delay;
970 if (new_delay > (int)dev_priv->rps.max_delay)
971 new_delay = dev_priv->rps.max_delay;
972 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
973
974 if (IS_VALLEYVIEW(dev_priv->dev))
975 valleyview_set_rps(dev_priv->dev, new_delay);
976 else
977 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800978
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700979 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800980}
981
Ben Widawskye3689192012-05-25 16:56:22 -0700982
983/**
984 * ivybridge_parity_work - Workqueue called when a parity error interrupt
985 * occurred.
986 * @work: workqueue struct
987 *
988 * Doesn't actually do anything except notify userspace. As a consequence of
989 * this event, userspace should try to remap the bad rows since statistically
990 * it is likely the same row is more likely to go bad again.
991 */
992static void ivybridge_parity_work(struct work_struct *work)
993{
994 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100995 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700996 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700997 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -0700998 uint32_t misccpctl;
999 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001000 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001001
1002 /* We must turn off DOP level clock gating to access the L3 registers.
1003 * In order to prevent a get/put style interface, acquire struct mutex
1004 * any time we access those registers.
1005 */
1006 mutex_lock(&dev_priv->dev->struct_mutex);
1007
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001008 /* If we've screwed up tracking, just let the interrupt fire again */
1009 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1010 goto out;
1011
Ben Widawskye3689192012-05-25 16:56:22 -07001012 misccpctl = I915_READ(GEN7_MISCCPCTL);
1013 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1014 POSTING_READ(GEN7_MISCCPCTL);
1015
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001016 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1017 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001018
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001019 slice--;
1020 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1021 break;
1022
1023 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1024
1025 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1026
1027 error_status = I915_READ(reg);
1028 row = GEN7_PARITY_ERROR_ROW(error_status);
1029 bank = GEN7_PARITY_ERROR_BANK(error_status);
1030 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1031
1032 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1033 POSTING_READ(reg);
1034
1035 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1036 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1037 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1038 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1039 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1040 parity_event[5] = NULL;
1041
1042 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
1043 KOBJ_CHANGE, parity_event);
1044
1045 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1046 slice, row, bank, subbank);
1047
1048 kfree(parity_event[4]);
1049 kfree(parity_event[3]);
1050 kfree(parity_event[2]);
1051 kfree(parity_event[1]);
1052 }
Ben Widawskye3689192012-05-25 16:56:22 -07001053
1054 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1055
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001056out:
1057 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001058 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001059 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001060 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1061
1062 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001063}
1064
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001065static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001066{
1067 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001068
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001069 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001070 return;
1071
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001072 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001073 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001074 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001075
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001076 iir &= GT_PARITY_ERROR(dev);
1077 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1078 dev_priv->l3_parity.which_slice |= 1 << 1;
1079
1080 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1081 dev_priv->l3_parity.which_slice |= 1 << 0;
1082
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001083 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001084}
1085
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001086static void ilk_gt_irq_handler(struct drm_device *dev,
1087 struct drm_i915_private *dev_priv,
1088 u32 gt_iir)
1089{
1090 if (gt_iir &
1091 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1092 notify_ring(dev, &dev_priv->ring[RCS]);
1093 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1094 notify_ring(dev, &dev_priv->ring[VCS]);
1095}
1096
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001097static void snb_gt_irq_handler(struct drm_device *dev,
1098 struct drm_i915_private *dev_priv,
1099 u32 gt_iir)
1100{
1101
Ben Widawskycc609d52013-05-28 19:22:29 -07001102 if (gt_iir &
1103 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001104 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001105 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001106 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001107 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001108 notify_ring(dev, &dev_priv->ring[BCS]);
1109
Ben Widawskycc609d52013-05-28 19:22:29 -07001110 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1111 GT_BSD_CS_ERROR_INTERRUPT |
1112 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001113 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1114 i915_handle_error(dev, false);
1115 }
Ben Widawskye3689192012-05-25 16:56:22 -07001116
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001117 if (gt_iir & GT_PARITY_ERROR(dev))
1118 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001119}
1120
Egbert Eichb543fb02013-04-16 13:36:54 +02001121#define HPD_STORM_DETECT_PERIOD 1000
1122#define HPD_STORM_THRESHOLD 5
1123
Daniel Vetter10a504d2013-06-27 17:52:12 +02001124static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001125 u32 hotplug_trigger,
1126 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001127{
1128 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001129 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001130 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001131
Daniel Vetter91d131d2013-06-27 17:52:14 +02001132 if (!hotplug_trigger)
1133 return;
1134
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001135 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001136 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001137
Egbert Eichb8f102e2013-07-26 14:14:24 +02001138 WARN(((hpd[i] & hotplug_trigger) &&
1139 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1140 "Received HPD interrupt although disabled\n");
1141
Egbert Eichb543fb02013-04-16 13:36:54 +02001142 if (!(hpd[i] & hotplug_trigger) ||
1143 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1144 continue;
1145
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001146 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001147 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1148 dev_priv->hpd_stats[i].hpd_last_jiffies
1149 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1150 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1151 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001152 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001153 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1154 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001155 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001156 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001157 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001158 } else {
1159 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001160 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1161 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001162 }
1163 }
1164
Daniel Vetter10a504d2013-06-27 17:52:12 +02001165 if (storm_detected)
1166 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001167 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001168
Daniel Vetter645416f2013-09-02 16:22:25 +02001169 /*
1170 * Our hotplug handler can grab modeset locks (by calling down into the
1171 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1172 * queue for otherwise the flush_work in the pageflip code will
1173 * deadlock.
1174 */
1175 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001176}
1177
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001178static void gmbus_irq_handler(struct drm_device *dev)
1179{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001180 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1181
Daniel Vetter28c70f12012-12-01 13:53:45 +01001182 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001183}
1184
Daniel Vetterce99c252012-12-01 13:53:47 +01001185static void dp_aux_irq_handler(struct drm_device *dev)
1186{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001187 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1188
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001189 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001190}
1191
Shuang He8bf1e9f2013-10-15 18:55:27 +01001192#if defined(CONFIG_DEBUG_FS)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001193static void display_pipe_crc_update(struct drm_device *dev, enum pipe pipe,
1194 uint32_t crc0, uint32_t crc1,
1195 uint32_t crc2, uint32_t crc3,
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001196 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001197{
1198 struct drm_i915_private *dev_priv = dev->dev_private;
1199 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1200 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001201 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001202
Damien Lespiau0c912c72013-10-15 18:55:37 +01001203 if (!pipe_crc->entries) {
1204 DRM_ERROR("spurious interrupt\n");
1205 return;
1206 }
1207
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001208 head = atomic_read(&pipe_crc->head);
1209 tail = atomic_read(&pipe_crc->tail);
1210
1211 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1212 DRM_ERROR("CRC buffer overflowing\n");
1213 return;
1214 }
1215
1216 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001217
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001218 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001219 entry->crc[0] = crc0;
1220 entry->crc[1] = crc1;
1221 entry->crc[2] = crc2;
1222 entry->crc[3] = crc3;
1223 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001224
1225 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1226 atomic_set(&pipe_crc->head, head);
Damien Lespiau07144422013-10-15 18:55:40 +01001227
1228 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001229}
Daniel Vettereba94eb2013-10-16 22:55:46 +02001230
Daniel Vetter5a69b892013-10-16 22:55:52 +02001231static void hsw_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
1232{
1233 struct drm_i915_private *dev_priv = dev->dev_private;
1234
1235 display_pipe_crc_update(dev, pipe,
1236 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1237 0, 0, 0, 0);
1238}
1239
Daniel Vettereba94eb2013-10-16 22:55:46 +02001240static void ivb_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243
1244 display_pipe_crc_update(dev, pipe,
1245 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1246 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1247 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1248 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001249 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001250}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001251
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001252static void i9xx_pipe_crc_update(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001253{
1254 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001255 uint32_t res1, res2;
1256
1257 if (INTEL_INFO(dev)->gen >= 3)
1258 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1259 else
1260 res1 = 0;
1261
1262 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1263 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1264 else
1265 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001266
1267 display_pipe_crc_update(dev, pipe,
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001268 I915_READ(PIPE_CRC_RES_RED(pipe)),
1269 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1270 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1271 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001272}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001273#else
Daniel Vetter5a69b892013-10-16 22:55:52 +02001274static inline void hsw_pipe_crc_update(struct drm_device *dev, int pipe) {}
Daniel Vetterf8c168f2013-10-16 11:49:58 +02001275static inline void ivb_pipe_crc_update(struct drm_device *dev, int pipe) {}
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001276static inline void i9xx_pipe_crc_update(struct drm_device *dev, int pipe) {}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001277#endif
1278
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001279/* The RPS events need forcewake, so we add them to a work queue and mask their
1280 * IMR bits until the work is done. Other interrupts can be processed without
1281 * the work queue. */
1282static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001283{
Daniel Vetter41a05a32013-07-04 23:35:26 +02001284 if (pm_iir & GEN6_PM_RPS_EVENTS) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001285 spin_lock(&dev_priv->irq_lock);
Daniel Vetter41a05a32013-07-04 23:35:26 +02001286 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Paulo Zanoni4d3b3d52013-08-09 17:04:36 -03001287 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001288 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001289
1290 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001291 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001292
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001293 if (HAS_VEBOX(dev_priv->dev)) {
1294 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1295 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001296
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001297 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1298 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1299 i915_handle_error(dev_priv->dev, false);
1300 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001301 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001302}
1303
Daniel Vetterff1f5252012-10-02 15:10:55 +02001304static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001305{
1306 struct drm_device *dev = (struct drm_device *) arg;
1307 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1308 u32 iir, gt_iir, pm_iir;
1309 irqreturn_t ret = IRQ_NONE;
1310 unsigned long irqflags;
1311 int pipe;
1312 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001313
1314 atomic_inc(&dev_priv->irq_received);
1315
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001316 while (true) {
1317 iir = I915_READ(VLV_IIR);
1318 gt_iir = I915_READ(GTIIR);
1319 pm_iir = I915_READ(GEN6_PMIIR);
1320
1321 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1322 goto out;
1323
1324 ret = IRQ_HANDLED;
1325
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001326 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001327
1328 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1329 for_each_pipe(pipe) {
1330 int reg = PIPESTAT(pipe);
1331 pipe_stats[pipe] = I915_READ(reg);
1332
1333 /*
1334 * Clear the PIPE*STAT regs before the IIR
1335 */
1336 if (pipe_stats[pipe] & 0x8000ffff) {
1337 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1338 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1339 pipe_name(pipe));
1340 I915_WRITE(reg, pipe_stats[pipe]);
1341 }
1342 }
1343 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1344
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001345 for_each_pipe(pipe) {
1346 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1347 drm_handle_vblank(dev, pipe);
1348
1349 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1350 intel_prepare_page_flip(dev, pipe);
1351 intel_finish_page_flip(dev, pipe);
1352 }
1353 }
1354
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001355 /* Consume port. Then clear IIR or we'll miss events */
1356 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1357 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001358 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001359
1360 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1361 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001362
1363 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1364
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001365 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1366 I915_READ(PORT_HOTPLUG_STAT);
1367 }
1368
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001369 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1370 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001371
Paulo Zanoni60611c12013-08-15 11:50:01 -03001372 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001373 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001374
1375 I915_WRITE(GTIIR, gt_iir);
1376 I915_WRITE(GEN6_PMIIR, pm_iir);
1377 I915_WRITE(VLV_IIR, iir);
1378 }
1379
1380out:
1381 return ret;
1382}
1383
Adam Jackson23e81d62012-06-06 15:45:44 -04001384static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001385{
1386 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001387 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001388 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001389
Daniel Vetter91d131d2013-06-27 17:52:14 +02001390 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1391
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001392 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1393 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1394 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001395 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001396 port_name(port));
1397 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001398
Daniel Vetterce99c252012-12-01 13:53:47 +01001399 if (pch_iir & SDE_AUX_MASK)
1400 dp_aux_irq_handler(dev);
1401
Jesse Barnes776ad802011-01-04 15:09:39 -08001402 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001403 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001404
1405 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1406 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1407
1408 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1409 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1410
1411 if (pch_iir & SDE_POISON)
1412 DRM_ERROR("PCH poison interrupt\n");
1413
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001414 if (pch_iir & SDE_FDI_MASK)
1415 for_each_pipe(pipe)
1416 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1417 pipe_name(pipe),
1418 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001419
1420 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1421 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1422
1423 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1424 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1425
Jesse Barnes776ad802011-01-04 15:09:39 -08001426 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001427 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1428 false))
1429 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1430
1431 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1432 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1433 false))
1434 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1435}
1436
1437static void ivb_err_int_handler(struct drm_device *dev)
1438{
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001441 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001442
Paulo Zanonide032bf2013-04-12 17:57:58 -03001443 if (err_int & ERR_INT_POISON)
1444 DRM_ERROR("Poison interrupt\n");
1445
Daniel Vetter5a69b892013-10-16 22:55:52 +02001446 for_each_pipe(pipe) {
1447 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1448 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1449 false))
1450 DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
1451 pipe_name(pipe));
1452 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001453
Daniel Vetter5a69b892013-10-16 22:55:52 +02001454 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1455 if (IS_IVYBRIDGE(dev))
1456 ivb_pipe_crc_update(dev, pipe);
1457 else
1458 hsw_pipe_crc_update(dev, pipe);
1459 }
1460 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001461
Paulo Zanoni86642812013-04-12 17:57:57 -03001462 I915_WRITE(GEN7_ERR_INT, err_int);
1463}
1464
1465static void cpt_serr_int_handler(struct drm_device *dev)
1466{
1467 struct drm_i915_private *dev_priv = dev->dev_private;
1468 u32 serr_int = I915_READ(SERR_INT);
1469
Paulo Zanonide032bf2013-04-12 17:57:58 -03001470 if (serr_int & SERR_INT_POISON)
1471 DRM_ERROR("PCH poison interrupt\n");
1472
Paulo Zanoni86642812013-04-12 17:57:57 -03001473 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1474 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1475 false))
1476 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1477
1478 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1479 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1480 false))
1481 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1482
1483 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1484 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1485 false))
1486 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1487
1488 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001489}
1490
Adam Jackson23e81d62012-06-06 15:45:44 -04001491static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1492{
1493 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1494 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001495 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001496
Daniel Vetter91d131d2013-06-27 17:52:14 +02001497 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1498
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001499 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1500 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1501 SDE_AUDIO_POWER_SHIFT_CPT);
1502 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1503 port_name(port));
1504 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001505
1506 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001507 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001508
1509 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001510 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001511
1512 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1513 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1514
1515 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1516 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1517
1518 if (pch_iir & SDE_FDI_MASK_CPT)
1519 for_each_pipe(pipe)
1520 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1521 pipe_name(pipe),
1522 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001523
1524 if (pch_iir & SDE_ERROR_CPT)
1525 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001526}
1527
Paulo Zanonic008bc62013-07-12 16:35:10 -03001528static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1529{
1530 struct drm_i915_private *dev_priv = dev->dev_private;
1531
1532 if (de_iir & DE_AUX_CHANNEL_A)
1533 dp_aux_irq_handler(dev);
1534
1535 if (de_iir & DE_GSE)
1536 intel_opregion_asle_intr(dev);
1537
1538 if (de_iir & DE_PIPEA_VBLANK)
1539 drm_handle_vblank(dev, 0);
1540
1541 if (de_iir & DE_PIPEB_VBLANK)
1542 drm_handle_vblank(dev, 1);
1543
1544 if (de_iir & DE_POISON)
1545 DRM_ERROR("Poison interrupt\n");
1546
1547 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1548 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1549 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1550
1551 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1552 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1553 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1554
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001555 if (de_iir & DE_PIPEA_CRC_DONE)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001556 i9xx_pipe_crc_update(dev, PIPE_A);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001557
1558 if (de_iir & DE_PIPEB_CRC_DONE)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001559 i9xx_pipe_crc_update(dev, PIPE_B);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001560
Paulo Zanonic008bc62013-07-12 16:35:10 -03001561 if (de_iir & DE_PLANEA_FLIP_DONE) {
1562 intel_prepare_page_flip(dev, 0);
1563 intel_finish_page_flip_plane(dev, 0);
1564 }
1565
1566 if (de_iir & DE_PLANEB_FLIP_DONE) {
1567 intel_prepare_page_flip(dev, 1);
1568 intel_finish_page_flip_plane(dev, 1);
1569 }
1570
1571 /* check event from PCH */
1572 if (de_iir & DE_PCH_EVENT) {
1573 u32 pch_iir = I915_READ(SDEIIR);
1574
1575 if (HAS_PCH_CPT(dev))
1576 cpt_irq_handler(dev, pch_iir);
1577 else
1578 ibx_irq_handler(dev, pch_iir);
1579
1580 /* should clear PCH hotplug event before clear CPU irq */
1581 I915_WRITE(SDEIIR, pch_iir);
1582 }
1583
1584 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1585 ironlake_rps_change_irq_handler(dev);
1586}
1587
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001588static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591 int i;
1592
1593 if (de_iir & DE_ERR_INT_IVB)
1594 ivb_err_int_handler(dev);
1595
1596 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1597 dp_aux_irq_handler(dev);
1598
1599 if (de_iir & DE_GSE_IVB)
1600 intel_opregion_asle_intr(dev);
1601
1602 for (i = 0; i < 3; i++) {
1603 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1604 drm_handle_vblank(dev, i);
1605 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1606 intel_prepare_page_flip(dev, i);
1607 intel_finish_page_flip_plane(dev, i);
1608 }
1609 }
1610
1611 /* check event from PCH */
1612 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1613 u32 pch_iir = I915_READ(SDEIIR);
1614
1615 cpt_irq_handler(dev, pch_iir);
1616
1617 /* clear PCH hotplug event before clear CPU irq */
1618 I915_WRITE(SDEIIR, pch_iir);
1619 }
1620}
1621
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001622static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001623{
1624 struct drm_device *dev = (struct drm_device *) arg;
1625 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001626 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001627 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001628
1629 atomic_inc(&dev_priv->irq_received);
1630
Paulo Zanoni86642812013-04-12 17:57:57 -03001631 /* We get interrupts on unclaimed registers, so check for this before we
1632 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001633 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001634
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001635 /* disable master interrupt before clearing iir */
1636 de_ier = I915_READ(DEIER);
1637 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001638 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001639
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001640 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1641 * interrupts will will be stored on its back queue, and then we'll be
1642 * able to process them after we restore SDEIER (as soon as we restore
1643 * it, we'll get an interrupt if SDEIIR still has something to process
1644 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001645 if (!HAS_PCH_NOP(dev)) {
1646 sde_ier = I915_READ(SDEIER);
1647 I915_WRITE(SDEIER, 0);
1648 POSTING_READ(SDEIER);
1649 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001650
Chris Wilson0e434062012-05-09 21:45:44 +01001651 gt_iir = I915_READ(GTIIR);
1652 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001653 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001654 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001655 else
1656 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001657 I915_WRITE(GTIIR, gt_iir);
1658 ret = IRQ_HANDLED;
1659 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001660
1661 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001662 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001663 if (INTEL_INFO(dev)->gen >= 7)
1664 ivb_display_irq_handler(dev, de_iir);
1665 else
1666 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001667 I915_WRITE(DEIIR, de_iir);
1668 ret = IRQ_HANDLED;
1669 }
1670
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001671 if (INTEL_INFO(dev)->gen >= 6) {
1672 u32 pm_iir = I915_READ(GEN6_PMIIR);
1673 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001674 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001675 I915_WRITE(GEN6_PMIIR, pm_iir);
1676 ret = IRQ_HANDLED;
1677 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001678 }
1679
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001680 I915_WRITE(DEIER, de_ier);
1681 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001682 if (!HAS_PCH_NOP(dev)) {
1683 I915_WRITE(SDEIER, sde_ier);
1684 POSTING_READ(SDEIER);
1685 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001686
1687 return ret;
1688}
1689
Daniel Vetter17e1df02013-09-08 21:57:13 +02001690static void i915_error_wake_up(struct drm_i915_private *dev_priv,
1691 bool reset_completed)
1692{
1693 struct intel_ring_buffer *ring;
1694 int i;
1695
1696 /*
1697 * Notify all waiters for GPU completion events that reset state has
1698 * been changed, and that they need to restart their wait after
1699 * checking for potential errors (and bail out to drop locks if there is
1700 * a gpu reset pending so that i915_error_work_func can acquire them).
1701 */
1702
1703 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1704 for_each_ring(ring, dev_priv, i)
1705 wake_up_all(&ring->irq_queue);
1706
1707 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
1708 wake_up_all(&dev_priv->pending_flip_queue);
1709
1710 /*
1711 * Signal tasks blocked in i915_gem_wait_for_error that the pending
1712 * reset state is cleared.
1713 */
1714 if (reset_completed)
1715 wake_up_all(&dev_priv->gpu_error.reset_queue);
1716}
1717
Jesse Barnes8a905232009-07-11 16:48:03 -04001718/**
1719 * i915_error_work_func - do process context error handling work
1720 * @work: work struct
1721 *
1722 * Fire an error uevent so userspace can see that a hang or error
1723 * was detected.
1724 */
1725static void i915_error_work_func(struct work_struct *work)
1726{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001727 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1728 work);
1729 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1730 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001731 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07001732 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1733 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1734 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02001735 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001736
Ben Gamarif316a422009-09-14 17:48:46 -04001737 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001738
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001739 /*
1740 * Note that there's only one work item which does gpu resets, so we
1741 * need not worry about concurrent gpu resets potentially incrementing
1742 * error->reset_counter twice. We only need to take care of another
1743 * racing irq/hangcheck declaring the gpu dead for a second time. A
1744 * quick check for that is good enough: schedule_work ensures the
1745 * correct ordering between hang detection and this work item, and since
1746 * the reset in-progress bit is only ever set by code outside of this
1747 * work we don't need to worry about any other races.
1748 */
1749 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001750 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001751 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1752 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001753
Daniel Vetter17e1df02013-09-08 21:57:13 +02001754 /*
1755 * All state reset _must_ be completed before we update the
1756 * reset counter, for otherwise waiters might miss the reset
1757 * pending state and not properly drop locks, resulting in
1758 * deadlocks with the reset work.
1759 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01001760 ret = i915_reset(dev);
1761
Daniel Vetter17e1df02013-09-08 21:57:13 +02001762 intel_display_handle_reset(dev);
1763
Daniel Vetterf69061b2012-12-06 09:01:42 +01001764 if (ret == 0) {
1765 /*
1766 * After all the gem state is reset, increment the reset
1767 * counter and wake up everyone waiting for the reset to
1768 * complete.
1769 *
1770 * Since unlock operations are a one-sided barrier only,
1771 * we need to insert a barrier here to order any seqno
1772 * updates before
1773 * the counter increment.
1774 */
1775 smp_mb__before_atomic_inc();
1776 atomic_inc(&dev_priv->gpu_error.reset_counter);
1777
1778 kobject_uevent_env(&dev->primary->kdev.kobj,
1779 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001780 } else {
1781 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001782 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001783
Daniel Vetter17e1df02013-09-08 21:57:13 +02001784 /*
1785 * Note: The wake_up also serves as a memory barrier so that
1786 * waiters see the update value of the reset counter atomic_t.
1787 */
1788 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04001789 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001790}
1791
Chris Wilson35aed2e2010-05-27 13:18:12 +01001792static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001793{
1794 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001795 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001796 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001797 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001798
Chris Wilson35aed2e2010-05-27 13:18:12 +01001799 if (!eir)
1800 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001801
Joe Perchesa70491c2012-03-18 13:00:11 -07001802 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001803
Ben Widawskybd9854f2012-08-23 15:18:09 -07001804 i915_get_extra_instdone(dev, instdone);
1805
Jesse Barnes8a905232009-07-11 16:48:03 -04001806 if (IS_G4X(dev)) {
1807 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1808 u32 ipeir = I915_READ(IPEIR_I965);
1809
Joe Perchesa70491c2012-03-18 13:00:11 -07001810 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1811 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001812 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1813 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001814 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001815 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001816 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001817 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001818 }
1819 if (eir & GM45_ERROR_PAGE_TABLE) {
1820 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001821 pr_err("page table error\n");
1822 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001823 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001824 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001825 }
1826 }
1827
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001828 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001829 if (eir & I915_ERROR_PAGE_TABLE) {
1830 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001831 pr_err("page table error\n");
1832 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001833 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001834 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001835 }
1836 }
1837
1838 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001839 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001840 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001841 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001842 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001843 /* pipestat has already been acked */
1844 }
1845 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001846 pr_err("instruction error\n");
1847 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001848 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1849 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001850 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001851 u32 ipeir = I915_READ(IPEIR);
1852
Joe Perchesa70491c2012-03-18 13:00:11 -07001853 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1854 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001855 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001856 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001857 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001858 } else {
1859 u32 ipeir = I915_READ(IPEIR_I965);
1860
Joe Perchesa70491c2012-03-18 13:00:11 -07001861 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1862 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001863 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001864 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001865 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001866 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001867 }
1868 }
1869
1870 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001871 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001872 eir = I915_READ(EIR);
1873 if (eir) {
1874 /*
1875 * some errors might have become stuck,
1876 * mask them.
1877 */
1878 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1879 I915_WRITE(EMR, I915_READ(EMR) | eir);
1880 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1881 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001882}
1883
1884/**
1885 * i915_handle_error - handle an error interrupt
1886 * @dev: drm device
1887 *
1888 * Do some basic checking of regsiter state at error interrupt time and
1889 * dump it to the syslog. Also call i915_capture_error_state() to make
1890 * sure we get a record and make it available in debugfs. Fire a uevent
1891 * so userspace knows something bad happened (should trigger collection
1892 * of a ring dump etc.).
1893 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001894void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001895{
1896 struct drm_i915_private *dev_priv = dev->dev_private;
1897
1898 i915_capture_error_state(dev);
1899 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001900
Ben Gamariba1234d2009-09-14 17:48:47 -04001901 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001902 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1903 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001904
Ben Gamari11ed50e2009-09-14 17:48:45 -04001905 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02001906 * Wakeup waiting processes so that the reset work function
1907 * i915_error_work_func doesn't deadlock trying to grab various
1908 * locks. By bumping the reset counter first, the woken
1909 * processes will see a reset in progress and back off,
1910 * releasing their locks and then wait for the reset completion.
1911 * We must do this for _all_ gpu waiters that might hold locks
1912 * that the reset work needs to acquire.
1913 *
1914 * Note: The wake_up serves as the required memory barrier to
1915 * ensure that the waiters see the updated value of the reset
1916 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001917 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02001918 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001919 }
1920
Daniel Vetter122f46b2013-09-04 17:36:14 +02001921 /*
1922 * Our reset work can grab modeset locks (since it needs to reset the
1923 * state of outstanding pagelips). Hence it must not be run on our own
1924 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
1925 * code will deadlock.
1926 */
1927 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001928}
1929
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001930static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001931{
1932 drm_i915_private_t *dev_priv = dev->dev_private;
1933 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001935 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001936 struct intel_unpin_work *work;
1937 unsigned long flags;
1938 bool stall_detected;
1939
1940 /* Ignore early vblank irqs */
1941 if (intel_crtc == NULL)
1942 return;
1943
1944 spin_lock_irqsave(&dev->event_lock, flags);
1945 work = intel_crtc->unpin_work;
1946
Chris Wilsone7d841c2012-12-03 11:36:30 +00001947 if (work == NULL ||
1948 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1949 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001950 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1951 spin_unlock_irqrestore(&dev->event_lock, flags);
1952 return;
1953 }
1954
1955 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001956 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001957 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001958 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001959 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001960 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001961 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001962 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001963 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001964 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001965 crtc->x * crtc->fb->bits_per_pixel/8);
1966 }
1967
1968 spin_unlock_irqrestore(&dev->event_lock, flags);
1969
1970 if (stall_detected) {
1971 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1972 intel_prepare_page_flip(dev, intel_crtc->plane);
1973 }
1974}
1975
Keith Packard42f52ef2008-10-18 19:39:29 -07001976/* Called from drm generic code, passed 'crtc' which
1977 * we use as a pipe index
1978 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001979static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001980{
1981 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001982 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001983
Chris Wilson5eddb702010-09-11 13:48:45 +01001984 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001985 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001986
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001987 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001988 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001989 i915_enable_pipestat(dev_priv, pipe,
1990 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001991 else
Keith Packard7c463582008-11-04 02:03:27 -08001992 i915_enable_pipestat(dev_priv, pipe,
1993 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001994
1995 /* maintain vblank delivery even in deep C-states */
1996 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001997 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001998 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001999
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002000 return 0;
2001}
2002
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002003static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002004{
2005 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2006 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002007 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2008 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002009
2010 if (!i915_pipe_enabled(dev, pipe))
2011 return -EINVAL;
2012
2013 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002014 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002015 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2016
2017 return 0;
2018}
2019
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002020static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2021{
2022 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2023 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002024 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002025
2026 if (!i915_pipe_enabled(dev, pipe))
2027 return -EINVAL;
2028
2029 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002030 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002031 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002032 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002033 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002034 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002035 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002036 i915_enable_pipestat(dev_priv, pipe,
2037 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002038 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2039
2040 return 0;
2041}
2042
Keith Packard42f52ef2008-10-18 19:39:29 -07002043/* Called from drm generic code, passed 'crtc' which
2044 * we use as a pipe index
2045 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002046static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002047{
2048 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002049 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002050
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002051 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002052 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002053 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002054
Jesse Barnesf796cf82011-04-07 13:58:17 -07002055 i915_disable_pipestat(dev_priv, pipe,
2056 PIPE_VBLANK_INTERRUPT_ENABLE |
2057 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2058 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2059}
2060
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002061static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002062{
2063 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2064 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002065 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2066 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002067
2068 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002069 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002070 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2071}
2072
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002073static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2074{
2075 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2076 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002077 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002078
2079 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002080 i915_disable_pipestat(dev_priv, pipe,
2081 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002082 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002083 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002084 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002085 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002086 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002087 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002088 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2089}
2090
Chris Wilson893eead2010-10-27 14:44:35 +01002091static u32
2092ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002093{
Chris Wilson893eead2010-10-27 14:44:35 +01002094 return list_entry(ring->request_list.prev,
2095 struct drm_i915_gem_request, list)->seqno;
2096}
2097
Chris Wilson9107e9d2013-06-10 11:20:20 +01002098static bool
2099ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002100{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002101 return (list_empty(&ring->request_list) ||
2102 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002103}
2104
Chris Wilson6274f212013-06-10 11:20:21 +01002105static struct intel_ring_buffer *
2106semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002107{
2108 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01002109 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002110
2111 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2112 if ((ipehr & ~(0x3 << 16)) !=
2113 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01002114 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002115
2116 /* ACTHD is likely pointing to the dword after the actual command,
2117 * so scan backwards until we find the MBOX.
2118 */
Chris Wilson6274f212013-06-10 11:20:21 +01002119 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002120 acthd_min = max((int)acthd - 3 * 4, 0);
2121 do {
2122 cmd = ioread32(ring->virtual_start + acthd);
2123 if (cmd == ipehr)
2124 break;
2125
2126 acthd -= 4;
2127 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01002128 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002129 } while (1);
2130
Chris Wilson6274f212013-06-10 11:20:21 +01002131 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2132 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02002133}
2134
Chris Wilson6274f212013-06-10 11:20:21 +01002135static int semaphore_passed(struct intel_ring_buffer *ring)
2136{
2137 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2138 struct intel_ring_buffer *signaller;
2139 u32 seqno, ctl;
2140
2141 ring->hangcheck.deadlock = true;
2142
2143 signaller = semaphore_waits_for(ring, &seqno);
2144 if (signaller == NULL || signaller->hangcheck.deadlock)
2145 return -1;
2146
2147 /* cursory check for an unkickable deadlock */
2148 ctl = I915_READ_CTL(signaller);
2149 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2150 return -1;
2151
2152 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2153}
2154
2155static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2156{
2157 struct intel_ring_buffer *ring;
2158 int i;
2159
2160 for_each_ring(ring, dev_priv, i)
2161 ring->hangcheck.deadlock = false;
2162}
2163
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002164static enum intel_ring_hangcheck_action
2165ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002166{
2167 struct drm_device *dev = ring->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002169 u32 tmp;
2170
Chris Wilson6274f212013-06-10 11:20:21 +01002171 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002172 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002173
Chris Wilson9107e9d2013-06-10 11:20:20 +01002174 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002175 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002176
2177 /* Is the chip hanging on a WAIT_FOR_EVENT?
2178 * If so we can simply poke the RB_WAIT bit
2179 * and break the hang. This should work on
2180 * all but the second generation chipsets.
2181 */
2182 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002183 if (tmp & RING_WAIT) {
2184 DRM_ERROR("Kicking stuck wait on %s\n",
2185 ring->name);
Chris Wilson09e14bf2013-10-10 09:37:19 +01002186 i915_handle_error(dev, false);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002187 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002188 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002189 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002190
Chris Wilson6274f212013-06-10 11:20:21 +01002191 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2192 switch (semaphore_passed(ring)) {
2193 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002194 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002195 case 1:
2196 DRM_ERROR("Kicking stuck semaphore on %s\n",
2197 ring->name);
Chris Wilson09e14bf2013-10-10 09:37:19 +01002198 i915_handle_error(dev, false);
Chris Wilson6274f212013-06-10 11:20:21 +01002199 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002200 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002201 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002202 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002203 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002204 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002205
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002206 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002207}
2208
Ben Gamarif65d9422009-09-14 17:48:44 -04002209/**
2210 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002211 * batchbuffers in a long time. We keep track per ring seqno progress and
2212 * if there are no progress, hangcheck score for that ring is increased.
2213 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2214 * we kick the ring. If we see no progress on three subsequent calls
2215 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002216 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002217static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002218{
2219 struct drm_device *dev = (struct drm_device *)data;
2220 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002221 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002222 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002223 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002224 bool stuck[I915_NUM_RINGS] = { 0 };
2225#define BUSY 1
2226#define KICK 5
2227#define HUNG 20
2228#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01002229
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002230 if (!i915_enable_hangcheck)
2231 return;
2232
Chris Wilsonb4519512012-05-11 14:29:30 +01002233 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002234 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002235 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002236
Chris Wilson6274f212013-06-10 11:20:21 +01002237 semaphore_clear_deadlocks(dev_priv);
2238
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002239 seqno = ring->get_seqno(ring, false);
2240 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002241
Chris Wilson9107e9d2013-06-10 11:20:20 +01002242 if (ring->hangcheck.seqno == seqno) {
2243 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002244 ring->hangcheck.action = HANGCHECK_IDLE;
2245
Chris Wilson9107e9d2013-06-10 11:20:20 +01002246 if (waitqueue_active(&ring->irq_queue)) {
2247 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002248 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2249 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2250 ring->name);
2251 wake_up_all(&ring->irq_queue);
2252 }
2253 /* Safeguard against driver failure */
2254 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002255 } else
2256 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002257 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002258 /* We always increment the hangcheck score
2259 * if the ring is busy and still processing
2260 * the same request, so that no single request
2261 * can run indefinitely (such as a chain of
2262 * batches). The only time we do not increment
2263 * the hangcheck score on this ring, if this
2264 * ring is in a legitimate wait for another
2265 * ring. In that case the waiting ring is a
2266 * victim and we want to be sure we catch the
2267 * right culprit. Then every time we do kick
2268 * the ring, add a small increment to the
2269 * score so that we can catch a batch that is
2270 * being repeatedly kicked and so responsible
2271 * for stalling the machine.
2272 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002273 ring->hangcheck.action = ring_stuck(ring,
2274 acthd);
2275
2276 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002277 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002278 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002279 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002280 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002281 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002282 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002283 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002284 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002285 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002286 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002287 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002288 stuck[i] = true;
2289 break;
2290 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002291 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002292 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002293 ring->hangcheck.action = HANGCHECK_ACTIVE;
2294
Chris Wilson9107e9d2013-06-10 11:20:20 +01002295 /* Gradually reduce the count so that we catch DoS
2296 * attempts across multiple batches.
2297 */
2298 if (ring->hangcheck.score > 0)
2299 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002300 }
2301
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002302 ring->hangcheck.seqno = seqno;
2303 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002304 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002305 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002306
Mika Kuoppala92cab732013-05-24 17:16:07 +03002307 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002308 if (ring->hangcheck.score > FIRE) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002309 DRM_INFO("%s on %s\n",
2310 stuck[i] ? "stuck" : "no progress",
2311 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002312 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002313 }
2314 }
2315
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002316 if (rings_hung)
2317 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002318
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002319 if (busy_count)
2320 /* Reset timer case chip hangs without another request
2321 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002322 i915_queue_hangcheck(dev);
2323}
2324
2325void i915_queue_hangcheck(struct drm_device *dev)
2326{
2327 struct drm_i915_private *dev_priv = dev->dev_private;
2328 if (!i915_enable_hangcheck)
2329 return;
2330
2331 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2332 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002333}
2334
Paulo Zanoni91738a92013-06-05 14:21:51 -03002335static void ibx_irq_preinstall(struct drm_device *dev)
2336{
2337 struct drm_i915_private *dev_priv = dev->dev_private;
2338
2339 if (HAS_PCH_NOP(dev))
2340 return;
2341
2342 /* south display irq */
2343 I915_WRITE(SDEIMR, 0xffffffff);
2344 /*
2345 * SDEIER is also touched by the interrupt handler to work around missed
2346 * PCH interrupts. Hence we can't update it after the interrupt handler
2347 * is enabled - instead we unconditionally enable all PCH interrupt
2348 * sources here, but then only unmask them as needed with SDEIMR.
2349 */
2350 I915_WRITE(SDEIER, 0xffffffff);
2351 POSTING_READ(SDEIER);
2352}
2353
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002354static void gen5_gt_irq_preinstall(struct drm_device *dev)
2355{
2356 struct drm_i915_private *dev_priv = dev->dev_private;
2357
2358 /* and GT */
2359 I915_WRITE(GTIMR, 0xffffffff);
2360 I915_WRITE(GTIER, 0x0);
2361 POSTING_READ(GTIER);
2362
2363 if (INTEL_INFO(dev)->gen >= 6) {
2364 /* and PM */
2365 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2366 I915_WRITE(GEN6_PMIER, 0x0);
2367 POSTING_READ(GEN6_PMIER);
2368 }
2369}
2370
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371/* drm_dma.h hooks
2372*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002373static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002374{
2375 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2376
Jesse Barnes46979952011-04-07 13:53:55 -07002377 atomic_set(&dev_priv->irq_received, 0);
2378
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002379 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002380
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002381 I915_WRITE(DEIMR, 0xffffffff);
2382 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002383 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002384
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002385 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002386
Paulo Zanoni91738a92013-06-05 14:21:51 -03002387 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002388}
2389
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002390static void valleyview_irq_preinstall(struct drm_device *dev)
2391{
2392 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2393 int pipe;
2394
2395 atomic_set(&dev_priv->irq_received, 0);
2396
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002397 /* VLV magic */
2398 I915_WRITE(VLV_IMR, 0);
2399 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2400 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2401 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2402
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002403 /* and GT */
2404 I915_WRITE(GTIIR, I915_READ(GTIIR));
2405 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002406
2407 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002408
2409 I915_WRITE(DPINVGTT, 0xff);
2410
2411 I915_WRITE(PORT_HOTPLUG_EN, 0);
2412 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2413 for_each_pipe(pipe)
2414 I915_WRITE(PIPESTAT(pipe), 0xffff);
2415 I915_WRITE(VLV_IIR, 0xffffffff);
2416 I915_WRITE(VLV_IMR, 0xffffffff);
2417 I915_WRITE(VLV_IER, 0x0);
2418 POSTING_READ(VLV_IER);
2419}
2420
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002421static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002422{
2423 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002424 struct drm_mode_config *mode_config = &dev->mode_config;
2425 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002426 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002427
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002428 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002429 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002430 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002431 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002432 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002433 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002434 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002435 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002436 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002437 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002438 }
2439
Daniel Vetterfee884e2013-07-04 23:35:21 +02002440 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002441
2442 /*
2443 * Enable digital hotplug on the PCH, and configure the DP short pulse
2444 * duration to 2ms (which is the minimum in the Display Port spec)
2445 *
2446 * This register is the same on all known PCH chips.
2447 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002448 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2449 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2450 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2451 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2452 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2453 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2454}
2455
Paulo Zanonid46da432013-02-08 17:35:15 -02002456static void ibx_irq_postinstall(struct drm_device *dev)
2457{
2458 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002459 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002460
Daniel Vetter692a04c2013-05-29 21:43:05 +02002461 if (HAS_PCH_NOP(dev))
2462 return;
2463
Paulo Zanoni86642812013-04-12 17:57:57 -03002464 if (HAS_PCH_IBX(dev)) {
2465 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002466 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002467 } else {
2468 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2469
2470 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2471 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002472
Paulo Zanonid46da432013-02-08 17:35:15 -02002473 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2474 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002475}
2476
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002477static void gen5_gt_irq_postinstall(struct drm_device *dev)
2478{
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480 u32 pm_irqs, gt_irqs;
2481
2482 pm_irqs = gt_irqs = 0;
2483
2484 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002485 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002486 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002487 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2488 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002489 }
2490
2491 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2492 if (IS_GEN5(dev)) {
2493 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2494 ILK_BSD_USER_INTERRUPT;
2495 } else {
2496 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2497 }
2498
2499 I915_WRITE(GTIIR, I915_READ(GTIIR));
2500 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2501 I915_WRITE(GTIER, gt_irqs);
2502 POSTING_READ(GTIER);
2503
2504 if (INTEL_INFO(dev)->gen >= 6) {
2505 pm_irqs |= GEN6_PM_RPS_EVENTS;
2506
2507 if (HAS_VEBOX(dev))
2508 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2509
Paulo Zanoni605cd252013-08-06 18:57:15 -03002510 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002511 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni605cd252013-08-06 18:57:15 -03002512 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002513 I915_WRITE(GEN6_PMIER, pm_irqs);
2514 POSTING_READ(GEN6_PMIER);
2515 }
2516}
2517
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002518static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002519{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002520 unsigned long irqflags;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002521 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002522 u32 display_mask, extra_mask;
2523
2524 if (INTEL_INFO(dev)->gen >= 7) {
2525 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2526 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2527 DE_PLANEB_FLIP_DONE_IVB |
2528 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2529 DE_ERR_INT_IVB);
2530 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2531 DE_PIPEA_VBLANK_IVB);
2532
2533 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2534 } else {
2535 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2536 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002537 DE_AUX_CHANNEL_A |
2538 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
2539 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
2540 DE_POISON);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002541 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2542 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002543
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002544 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002545
2546 /* should always can generate irq */
2547 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002548 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002549 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002550 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002551
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002552 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002553
Paulo Zanonid46da432013-02-08 17:35:15 -02002554 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002555
Jesse Barnesf97108d2010-01-29 11:27:07 -08002556 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002557 /* Enable PCU event interrupts
2558 *
2559 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002560 * setup is guaranteed to run in single-threaded context. But we
2561 * need it to make the assert_spin_locked happy. */
2562 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002563 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002565 }
2566
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002567 return 0;
2568}
2569
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002570static int valleyview_irq_postinstall(struct drm_device *dev)
2571{
2572 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002573 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002574 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002575 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002576
2577 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002578 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2579 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2580 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002581 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2582
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002583 /*
2584 *Leave vblank interrupts masked initially. enable/disable will
2585 * toggle them based on usage.
2586 */
2587 dev_priv->irq_mask = (~enable_mask) |
2588 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2589 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002590
Daniel Vetter20afbda2012-12-11 14:05:07 +01002591 I915_WRITE(PORT_HOTPLUG_EN, 0);
2592 POSTING_READ(PORT_HOTPLUG_EN);
2593
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002594 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2595 I915_WRITE(VLV_IER, enable_mask);
2596 I915_WRITE(VLV_IIR, 0xffffffff);
2597 I915_WRITE(PIPESTAT(0), 0xffff);
2598 I915_WRITE(PIPESTAT(1), 0xffff);
2599 POSTING_READ(VLV_IER);
2600
Daniel Vetterb79480b2013-06-27 17:52:10 +02002601 /* Interrupt setup is already guaranteed to be single-threaded, this is
2602 * just to make the assert_spin_locked check happy. */
2603 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002604 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002605 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002606 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002607 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002608
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002609 I915_WRITE(VLV_IIR, 0xffffffff);
2610 I915_WRITE(VLV_IIR, 0xffffffff);
2611
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002612 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002613
2614 /* ack & enable invalid PTE error interrupts */
2615#if 0 /* FIXME: add support to irq handler for checking these bits */
2616 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2617 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2618#endif
2619
2620 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002621
2622 return 0;
2623}
2624
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002625static void valleyview_irq_uninstall(struct drm_device *dev)
2626{
2627 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2628 int pipe;
2629
2630 if (!dev_priv)
2631 return;
2632
Egbert Eichac4c16c2013-04-16 13:36:58 +02002633 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2634
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002635 for_each_pipe(pipe)
2636 I915_WRITE(PIPESTAT(pipe), 0xffff);
2637
2638 I915_WRITE(HWSTAM, 0xffffffff);
2639 I915_WRITE(PORT_HOTPLUG_EN, 0);
2640 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2641 for_each_pipe(pipe)
2642 I915_WRITE(PIPESTAT(pipe), 0xffff);
2643 I915_WRITE(VLV_IIR, 0xffffffff);
2644 I915_WRITE(VLV_IMR, 0xffffffff);
2645 I915_WRITE(VLV_IER, 0x0);
2646 POSTING_READ(VLV_IER);
2647}
2648
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002649static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002650{
2651 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002652
2653 if (!dev_priv)
2654 return;
2655
Egbert Eichac4c16c2013-04-16 13:36:58 +02002656 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2657
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002658 I915_WRITE(HWSTAM, 0xffffffff);
2659
2660 I915_WRITE(DEIMR, 0xffffffff);
2661 I915_WRITE(DEIER, 0x0);
2662 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002663 if (IS_GEN7(dev))
2664 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002665
2666 I915_WRITE(GTIMR, 0xffffffff);
2667 I915_WRITE(GTIER, 0x0);
2668 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002669
Ben Widawskyab5c6082013-04-05 13:12:41 -07002670 if (HAS_PCH_NOP(dev))
2671 return;
2672
Keith Packard192aac1f2011-09-20 10:12:44 -07002673 I915_WRITE(SDEIMR, 0xffffffff);
2674 I915_WRITE(SDEIER, 0x0);
2675 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002676 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2677 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002678}
2679
Chris Wilsonc2798b12012-04-22 21:13:57 +01002680static void i8xx_irq_preinstall(struct drm_device * dev)
2681{
2682 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2683 int pipe;
2684
2685 atomic_set(&dev_priv->irq_received, 0);
2686
2687 for_each_pipe(pipe)
2688 I915_WRITE(PIPESTAT(pipe), 0);
2689 I915_WRITE16(IMR, 0xffff);
2690 I915_WRITE16(IER, 0x0);
2691 POSTING_READ16(IER);
2692}
2693
2694static int i8xx_irq_postinstall(struct drm_device *dev)
2695{
2696 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2697
Chris Wilsonc2798b12012-04-22 21:13:57 +01002698 I915_WRITE16(EMR,
2699 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2700
2701 /* Unmask the interrupts that we always want on. */
2702 dev_priv->irq_mask =
2703 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2704 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2705 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2706 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2707 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2708 I915_WRITE16(IMR, dev_priv->irq_mask);
2709
2710 I915_WRITE16(IER,
2711 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2712 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2713 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2714 I915_USER_INTERRUPT);
2715 POSTING_READ16(IER);
2716
2717 return 0;
2718}
2719
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002720/*
2721 * Returns true when a page flip has completed.
2722 */
2723static bool i8xx_handle_vblank(struct drm_device *dev,
2724 int pipe, u16 iir)
2725{
2726 drm_i915_private_t *dev_priv = dev->dev_private;
2727 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2728
2729 if (!drm_handle_vblank(dev, pipe))
2730 return false;
2731
2732 if ((iir & flip_pending) == 0)
2733 return false;
2734
2735 intel_prepare_page_flip(dev, pipe);
2736
2737 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2738 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2739 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2740 * the flip is completed (no longer pending). Since this doesn't raise
2741 * an interrupt per se, we watch for the change at vblank.
2742 */
2743 if (I915_READ16(ISR) & flip_pending)
2744 return false;
2745
2746 intel_finish_page_flip(dev, pipe);
2747
2748 return true;
2749}
2750
Daniel Vetterff1f5252012-10-02 15:10:55 +02002751static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002752{
2753 struct drm_device *dev = (struct drm_device *) arg;
2754 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002755 u16 iir, new_iir;
2756 u32 pipe_stats[2];
2757 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002758 int pipe;
2759 u16 flip_mask =
2760 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2761 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2762
2763 atomic_inc(&dev_priv->irq_received);
2764
2765 iir = I915_READ16(IIR);
2766 if (iir == 0)
2767 return IRQ_NONE;
2768
2769 while (iir & ~flip_mask) {
2770 /* Can't rely on pipestat interrupt bit in iir as it might
2771 * have been cleared after the pipestat interrupt was received.
2772 * It doesn't set the bit in iir again, but it still produces
2773 * interrupts (for non-MSI).
2774 */
2775 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2776 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2777 i915_handle_error(dev, false);
2778
2779 for_each_pipe(pipe) {
2780 int reg = PIPESTAT(pipe);
2781 pipe_stats[pipe] = I915_READ(reg);
2782
2783 /*
2784 * Clear the PIPE*STAT regs before the IIR
2785 */
2786 if (pipe_stats[pipe] & 0x8000ffff) {
2787 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2788 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2789 pipe_name(pipe));
2790 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002791 }
2792 }
2793 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2794
2795 I915_WRITE16(IIR, iir & ~flip_mask);
2796 new_iir = I915_READ16(IIR); /* Flush posted writes */
2797
Daniel Vetterd05c6172012-04-26 23:28:09 +02002798 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002799
2800 if (iir & I915_USER_INTERRUPT)
2801 notify_ring(dev, &dev_priv->ring[RCS]);
2802
2803 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002804 i8xx_handle_vblank(dev, 0, iir))
2805 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002806
2807 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002808 i8xx_handle_vblank(dev, 1, iir))
2809 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002810
2811 iir = new_iir;
2812 }
2813
2814 return IRQ_HANDLED;
2815}
2816
2817static void i8xx_irq_uninstall(struct drm_device * dev)
2818{
2819 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2820 int pipe;
2821
Chris Wilsonc2798b12012-04-22 21:13:57 +01002822 for_each_pipe(pipe) {
2823 /* Clear enable bits; then clear status bits */
2824 I915_WRITE(PIPESTAT(pipe), 0);
2825 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2826 }
2827 I915_WRITE16(IMR, 0xffff);
2828 I915_WRITE16(IER, 0x0);
2829 I915_WRITE16(IIR, I915_READ16(IIR));
2830}
2831
Chris Wilsona266c7d2012-04-24 22:59:44 +01002832static void i915_irq_preinstall(struct drm_device * dev)
2833{
2834 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2835 int pipe;
2836
2837 atomic_set(&dev_priv->irq_received, 0);
2838
2839 if (I915_HAS_HOTPLUG(dev)) {
2840 I915_WRITE(PORT_HOTPLUG_EN, 0);
2841 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2842 }
2843
Chris Wilson00d98eb2012-04-24 22:59:48 +01002844 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002845 for_each_pipe(pipe)
2846 I915_WRITE(PIPESTAT(pipe), 0);
2847 I915_WRITE(IMR, 0xffffffff);
2848 I915_WRITE(IER, 0x0);
2849 POSTING_READ(IER);
2850}
2851
2852static int i915_irq_postinstall(struct drm_device *dev)
2853{
2854 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002855 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002856
Chris Wilson38bde182012-04-24 22:59:50 +01002857 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2858
2859 /* Unmask the interrupts that we always want on. */
2860 dev_priv->irq_mask =
2861 ~(I915_ASLE_INTERRUPT |
2862 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2863 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2864 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2865 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2866 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2867
2868 enable_mask =
2869 I915_ASLE_INTERRUPT |
2870 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2871 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2872 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2873 I915_USER_INTERRUPT;
2874
Chris Wilsona266c7d2012-04-24 22:59:44 +01002875 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002876 I915_WRITE(PORT_HOTPLUG_EN, 0);
2877 POSTING_READ(PORT_HOTPLUG_EN);
2878
Chris Wilsona266c7d2012-04-24 22:59:44 +01002879 /* Enable in IER... */
2880 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2881 /* and unmask in IMR */
2882 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2883 }
2884
Chris Wilsona266c7d2012-04-24 22:59:44 +01002885 I915_WRITE(IMR, dev_priv->irq_mask);
2886 I915_WRITE(IER, enable_mask);
2887 POSTING_READ(IER);
2888
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002889 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002890
2891 return 0;
2892}
2893
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002894/*
2895 * Returns true when a page flip has completed.
2896 */
2897static bool i915_handle_vblank(struct drm_device *dev,
2898 int plane, int pipe, u32 iir)
2899{
2900 drm_i915_private_t *dev_priv = dev->dev_private;
2901 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2902
2903 if (!drm_handle_vblank(dev, pipe))
2904 return false;
2905
2906 if ((iir & flip_pending) == 0)
2907 return false;
2908
2909 intel_prepare_page_flip(dev, plane);
2910
2911 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2912 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2913 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2914 * the flip is completed (no longer pending). Since this doesn't raise
2915 * an interrupt per se, we watch for the change at vblank.
2916 */
2917 if (I915_READ(ISR) & flip_pending)
2918 return false;
2919
2920 intel_finish_page_flip(dev, pipe);
2921
2922 return true;
2923}
2924
Daniel Vetterff1f5252012-10-02 15:10:55 +02002925static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002926{
2927 struct drm_device *dev = (struct drm_device *) arg;
2928 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002929 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002930 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002931 u32 flip_mask =
2932 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2933 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002934 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002935
2936 atomic_inc(&dev_priv->irq_received);
2937
2938 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002939 do {
2940 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002941 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002942
2943 /* Can't rely on pipestat interrupt bit in iir as it might
2944 * have been cleared after the pipestat interrupt was received.
2945 * It doesn't set the bit in iir again, but it still produces
2946 * interrupts (for non-MSI).
2947 */
2948 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2949 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2950 i915_handle_error(dev, false);
2951
2952 for_each_pipe(pipe) {
2953 int reg = PIPESTAT(pipe);
2954 pipe_stats[pipe] = I915_READ(reg);
2955
Chris Wilson38bde182012-04-24 22:59:50 +01002956 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002957 if (pipe_stats[pipe] & 0x8000ffff) {
2958 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2959 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2960 pipe_name(pipe));
2961 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002962 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002963 }
2964 }
2965 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2966
2967 if (!irq_received)
2968 break;
2969
Chris Wilsona266c7d2012-04-24 22:59:44 +01002970 /* Consume port. Then clear IIR or we'll miss events */
2971 if ((I915_HAS_HOTPLUG(dev)) &&
2972 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2973 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002974 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002975
2976 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2977 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002978
2979 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
2980
Chris Wilsona266c7d2012-04-24 22:59:44 +01002981 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002982 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002983 }
2984
Chris Wilson38bde182012-04-24 22:59:50 +01002985 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002986 new_iir = I915_READ(IIR); /* Flush posted writes */
2987
Chris Wilsona266c7d2012-04-24 22:59:44 +01002988 if (iir & I915_USER_INTERRUPT)
2989 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002990
Chris Wilsona266c7d2012-04-24 22:59:44 +01002991 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002992 int plane = pipe;
2993 if (IS_MOBILE(dev))
2994 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002995
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002996 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2997 i915_handle_vblank(dev, plane, pipe, iir))
2998 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002999
3000 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3001 blc_event = true;
3002 }
3003
Chris Wilsona266c7d2012-04-24 22:59:44 +01003004 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3005 intel_opregion_asle_intr(dev);
3006
3007 /* With MSI, interrupts are only generated when iir
3008 * transitions from zero to nonzero. If another bit got
3009 * set while we were handling the existing iir bits, then
3010 * we would never get another interrupt.
3011 *
3012 * This is fine on non-MSI as well, as if we hit this path
3013 * we avoid exiting the interrupt handler only to generate
3014 * another one.
3015 *
3016 * Note that for MSI this could cause a stray interrupt report
3017 * if an interrupt landed in the time between writing IIR and
3018 * the posting read. This should be rare enough to never
3019 * trigger the 99% of 100,000 interrupts test for disabling
3020 * stray interrupts.
3021 */
Chris Wilson38bde182012-04-24 22:59:50 +01003022 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003023 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003024 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003025
Daniel Vetterd05c6172012-04-26 23:28:09 +02003026 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003027
Chris Wilsona266c7d2012-04-24 22:59:44 +01003028 return ret;
3029}
3030
3031static void i915_irq_uninstall(struct drm_device * dev)
3032{
3033 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3034 int pipe;
3035
Egbert Eichac4c16c2013-04-16 13:36:58 +02003036 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3037
Chris Wilsona266c7d2012-04-24 22:59:44 +01003038 if (I915_HAS_HOTPLUG(dev)) {
3039 I915_WRITE(PORT_HOTPLUG_EN, 0);
3040 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3041 }
3042
Chris Wilson00d98eb2012-04-24 22:59:48 +01003043 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003044 for_each_pipe(pipe) {
3045 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003046 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003047 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3048 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003049 I915_WRITE(IMR, 0xffffffff);
3050 I915_WRITE(IER, 0x0);
3051
Chris Wilsona266c7d2012-04-24 22:59:44 +01003052 I915_WRITE(IIR, I915_READ(IIR));
3053}
3054
3055static void i965_irq_preinstall(struct drm_device * dev)
3056{
3057 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3058 int pipe;
3059
3060 atomic_set(&dev_priv->irq_received, 0);
3061
Chris Wilsonadca4732012-05-11 18:01:31 +01003062 I915_WRITE(PORT_HOTPLUG_EN, 0);
3063 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003064
3065 I915_WRITE(HWSTAM, 0xeffe);
3066 for_each_pipe(pipe)
3067 I915_WRITE(PIPESTAT(pipe), 0);
3068 I915_WRITE(IMR, 0xffffffff);
3069 I915_WRITE(IER, 0x0);
3070 POSTING_READ(IER);
3071}
3072
3073static int i965_irq_postinstall(struct drm_device *dev)
3074{
3075 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003076 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003077 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003078 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003079
Chris Wilsona266c7d2012-04-24 22:59:44 +01003080 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003081 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003082 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003083 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3084 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3085 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3086 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3087 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3088
3089 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003090 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3091 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003092 enable_mask |= I915_USER_INTERRUPT;
3093
3094 if (IS_G4X(dev))
3095 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003096
Daniel Vetterb79480b2013-06-27 17:52:10 +02003097 /* Interrupt setup is already guaranteed to be single-threaded, this is
3098 * just to make the assert_spin_locked check happy. */
3099 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003100 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003101 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003102
Chris Wilsona266c7d2012-04-24 22:59:44 +01003103 /*
3104 * Enable some error detection, note the instruction error mask
3105 * bit is reserved, so we leave it masked.
3106 */
3107 if (IS_G4X(dev)) {
3108 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3109 GM45_ERROR_MEM_PRIV |
3110 GM45_ERROR_CP_PRIV |
3111 I915_ERROR_MEMORY_REFRESH);
3112 } else {
3113 error_mask = ~(I915_ERROR_PAGE_TABLE |
3114 I915_ERROR_MEMORY_REFRESH);
3115 }
3116 I915_WRITE(EMR, error_mask);
3117
3118 I915_WRITE(IMR, dev_priv->irq_mask);
3119 I915_WRITE(IER, enable_mask);
3120 POSTING_READ(IER);
3121
Daniel Vetter20afbda2012-12-11 14:05:07 +01003122 I915_WRITE(PORT_HOTPLUG_EN, 0);
3123 POSTING_READ(PORT_HOTPLUG_EN);
3124
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003125 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003126
3127 return 0;
3128}
3129
Egbert Eichbac56d52013-02-25 12:06:51 -05003130static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003131{
3132 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003133 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003134 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003135 u32 hotplug_en;
3136
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003137 assert_spin_locked(&dev_priv->irq_lock);
3138
Egbert Eichbac56d52013-02-25 12:06:51 -05003139 if (I915_HAS_HOTPLUG(dev)) {
3140 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3141 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3142 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003143 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003144 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3145 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3146 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003147 /* Programming the CRT detection parameters tends
3148 to generate a spurious hotplug event about three
3149 seconds later. So just do it once.
3150 */
3151 if (IS_G4X(dev))
3152 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003153 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003154 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003155
Egbert Eichbac56d52013-02-25 12:06:51 -05003156 /* Ignore TV since it's buggy */
3157 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3158 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003159}
3160
Daniel Vetterff1f5252012-10-02 15:10:55 +02003161static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003162{
3163 struct drm_device *dev = (struct drm_device *) arg;
3164 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003165 u32 iir, new_iir;
3166 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003167 unsigned long irqflags;
3168 int irq_received;
3169 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003170 u32 flip_mask =
3171 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3172 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003173
3174 atomic_inc(&dev_priv->irq_received);
3175
3176 iir = I915_READ(IIR);
3177
Chris Wilsona266c7d2012-04-24 22:59:44 +01003178 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003179 bool blc_event = false;
3180
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003181 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003182
3183 /* Can't rely on pipestat interrupt bit in iir as it might
3184 * have been cleared after the pipestat interrupt was received.
3185 * It doesn't set the bit in iir again, but it still produces
3186 * interrupts (for non-MSI).
3187 */
3188 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3189 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3190 i915_handle_error(dev, false);
3191
3192 for_each_pipe(pipe) {
3193 int reg = PIPESTAT(pipe);
3194 pipe_stats[pipe] = I915_READ(reg);
3195
3196 /*
3197 * Clear the PIPE*STAT regs before the IIR
3198 */
3199 if (pipe_stats[pipe] & 0x8000ffff) {
3200 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3201 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3202 pipe_name(pipe));
3203 I915_WRITE(reg, pipe_stats[pipe]);
3204 irq_received = 1;
3205 }
3206 }
3207 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3208
3209 if (!irq_received)
3210 break;
3211
3212 ret = IRQ_HANDLED;
3213
3214 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003215 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003216 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003217 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3218 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003219 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003220
3221 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3222 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003223
3224 intel_hpd_irq_handler(dev, hotplug_trigger,
3225 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
3226
Chris Wilsona266c7d2012-04-24 22:59:44 +01003227 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3228 I915_READ(PORT_HOTPLUG_STAT);
3229 }
3230
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003231 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003232 new_iir = I915_READ(IIR); /* Flush posted writes */
3233
Chris Wilsona266c7d2012-04-24 22:59:44 +01003234 if (iir & I915_USER_INTERRUPT)
3235 notify_ring(dev, &dev_priv->ring[RCS]);
3236 if (iir & I915_BSD_USER_INTERRUPT)
3237 notify_ring(dev, &dev_priv->ring[VCS]);
3238
Chris Wilsona266c7d2012-04-24 22:59:44 +01003239 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003240 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003241 i915_handle_vblank(dev, pipe, pipe, iir))
3242 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003243
3244 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3245 blc_event = true;
3246 }
3247
3248
3249 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3250 intel_opregion_asle_intr(dev);
3251
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003252 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3253 gmbus_irq_handler(dev);
3254
Chris Wilsona266c7d2012-04-24 22:59:44 +01003255 /* With MSI, interrupts are only generated when iir
3256 * transitions from zero to nonzero. If another bit got
3257 * set while we were handling the existing iir bits, then
3258 * we would never get another interrupt.
3259 *
3260 * This is fine on non-MSI as well, as if we hit this path
3261 * we avoid exiting the interrupt handler only to generate
3262 * another one.
3263 *
3264 * Note that for MSI this could cause a stray interrupt report
3265 * if an interrupt landed in the time between writing IIR and
3266 * the posting read. This should be rare enough to never
3267 * trigger the 99% of 100,000 interrupts test for disabling
3268 * stray interrupts.
3269 */
3270 iir = new_iir;
3271 }
3272
Daniel Vetterd05c6172012-04-26 23:28:09 +02003273 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003274
Chris Wilsona266c7d2012-04-24 22:59:44 +01003275 return ret;
3276}
3277
3278static void i965_irq_uninstall(struct drm_device * dev)
3279{
3280 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3281 int pipe;
3282
3283 if (!dev_priv)
3284 return;
3285
Egbert Eichac4c16c2013-04-16 13:36:58 +02003286 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3287
Chris Wilsonadca4732012-05-11 18:01:31 +01003288 I915_WRITE(PORT_HOTPLUG_EN, 0);
3289 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003290
3291 I915_WRITE(HWSTAM, 0xffffffff);
3292 for_each_pipe(pipe)
3293 I915_WRITE(PIPESTAT(pipe), 0);
3294 I915_WRITE(IMR, 0xffffffff);
3295 I915_WRITE(IER, 0x0);
3296
3297 for_each_pipe(pipe)
3298 I915_WRITE(PIPESTAT(pipe),
3299 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3300 I915_WRITE(IIR, I915_READ(IIR));
3301}
3302
Egbert Eichac4c16c2013-04-16 13:36:58 +02003303static void i915_reenable_hotplug_timer_func(unsigned long data)
3304{
3305 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3306 struct drm_device *dev = dev_priv->dev;
3307 struct drm_mode_config *mode_config = &dev->mode_config;
3308 unsigned long irqflags;
3309 int i;
3310
3311 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3312 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3313 struct drm_connector *connector;
3314
3315 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3316 continue;
3317
3318 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3319
3320 list_for_each_entry(connector, &mode_config->connector_list, head) {
3321 struct intel_connector *intel_connector = to_intel_connector(connector);
3322
3323 if (intel_connector->encoder->hpd_pin == i) {
3324 if (connector->polled != intel_connector->polled)
3325 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3326 drm_get_connector_name(connector));
3327 connector->polled = intel_connector->polled;
3328 if (!connector->polled)
3329 connector->polled = DRM_CONNECTOR_POLL_HPD;
3330 }
3331 }
3332 }
3333 if (dev_priv->display.hpd_irq_setup)
3334 dev_priv->display.hpd_irq_setup(dev);
3335 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3336}
3337
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003338void intel_irq_init(struct drm_device *dev)
3339{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003340 struct drm_i915_private *dev_priv = dev->dev_private;
3341
3342 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003343 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003344 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003345 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003346
Daniel Vetter99584db2012-11-14 17:14:04 +01003347 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3348 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003349 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003350 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3351 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003352
Tomas Janousek97a19a22012-12-08 13:48:13 +01003353 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003354
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03003355 if (IS_GEN2(dev)) {
3356 dev->max_vblank_count = 0;
3357 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
3358 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003359 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3360 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03003361 } else {
3362 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3363 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003364 }
3365
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03003366 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07003367 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03003368 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3369 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003370
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003371 if (IS_VALLEYVIEW(dev)) {
3372 dev->driver->irq_handler = valleyview_irq_handler;
3373 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3374 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3375 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3376 dev->driver->enable_vblank = valleyview_enable_vblank;
3377 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003378 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003379 } else if (HAS_PCH_SPLIT(dev)) {
3380 dev->driver->irq_handler = ironlake_irq_handler;
3381 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3382 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3383 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3384 dev->driver->enable_vblank = ironlake_enable_vblank;
3385 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003386 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003387 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003388 if (INTEL_INFO(dev)->gen == 2) {
3389 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3390 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3391 dev->driver->irq_handler = i8xx_irq_handler;
3392 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003393 } else if (INTEL_INFO(dev)->gen == 3) {
3394 dev->driver->irq_preinstall = i915_irq_preinstall;
3395 dev->driver->irq_postinstall = i915_irq_postinstall;
3396 dev->driver->irq_uninstall = i915_irq_uninstall;
3397 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003398 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003399 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003400 dev->driver->irq_preinstall = i965_irq_preinstall;
3401 dev->driver->irq_postinstall = i965_irq_postinstall;
3402 dev->driver->irq_uninstall = i965_irq_uninstall;
3403 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003404 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003405 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003406 dev->driver->enable_vblank = i915_enable_vblank;
3407 dev->driver->disable_vblank = i915_disable_vblank;
3408 }
3409}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003410
3411void intel_hpd_init(struct drm_device *dev)
3412{
3413 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003414 struct drm_mode_config *mode_config = &dev->mode_config;
3415 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003416 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003417 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003418
Egbert Eich821450c2013-04-16 13:36:55 +02003419 for (i = 1; i < HPD_NUM_PINS; i++) {
3420 dev_priv->hpd_stats[i].hpd_cnt = 0;
3421 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3422 }
3423 list_for_each_entry(connector, &mode_config->connector_list, head) {
3424 struct intel_connector *intel_connector = to_intel_connector(connector);
3425 connector->polled = intel_connector->polled;
3426 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3427 connector->polled = DRM_CONNECTOR_POLL_HPD;
3428 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003429
3430 /* Interrupt setup is already guaranteed to be single-threaded, this is
3431 * just to make the assert_spin_locked checks happy. */
3432 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003433 if (dev_priv->display.hpd_irq_setup)
3434 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003435 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003436}
Paulo Zanonic67a4702013-08-19 13:18:09 -03003437
3438/* Disable interrupts so we can allow Package C8+. */
3439void hsw_pc8_disable_interrupts(struct drm_device *dev)
3440{
3441 struct drm_i915_private *dev_priv = dev->dev_private;
3442 unsigned long irqflags;
3443
3444 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3445
3446 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3447 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3448 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3449 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3450 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3451
3452 ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3453 ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3454 ilk_disable_gt_irq(dev_priv, 0xffffffff);
3455 snb_disable_pm_irq(dev_priv, 0xffffffff);
3456
3457 dev_priv->pc8.irqs_disabled = true;
3458
3459 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3460}
3461
3462/* Restore interrupts so we can recover from Package C8+. */
3463void hsw_pc8_restore_interrupts(struct drm_device *dev)
3464{
3465 struct drm_i915_private *dev_priv = dev->dev_private;
3466 unsigned long irqflags;
3467 uint32_t val, expected;
3468
3469 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3470
3471 val = I915_READ(DEIMR);
3472 expected = ~DE_PCH_EVENT_IVB;
3473 WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3474
3475 val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3476 expected = ~SDE_HOTPLUG_MASK_CPT;
3477 WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3478 val, expected);
3479
3480 val = I915_READ(GTIMR);
3481 expected = 0xffffffff;
3482 WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3483
3484 val = I915_READ(GEN6_PMIMR);
3485 expected = 0xffffffff;
3486 WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3487 expected);
3488
3489 dev_priv->pc8.irqs_disabled = false;
3490
3491 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3492 ibx_enable_display_interrupt(dev_priv,
3493 ~dev_priv->pc8.regsave.sdeimr &
3494 ~SDE_HOTPLUG_MASK_CPT);
3495 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3496 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3497 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3498
3499 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3500}