blob: 42578c707cb86cff8fc6087257b51573a41d6478 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001033 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001192 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 u32 val;
1217 bool enabled;
1218
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001220
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
Daniel Vetterab9412b2013-05-03 11:49:46 +02001227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
Daniel Vetterab9412b2013-05-03 11:49:46 +02001234 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001240}
1241
Keith Packard4e634382011-08-06 10:39:45 -07001242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
Keith Packard1519b992011-08-06 10:35:34 -07001260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001263 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
Jesse Barnes291906f2011-02-02 12:28:03 -08001307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001308 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001309{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001310 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001323 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001329 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001338
Keith Packardf0575e92011-07-25 22:12:43 -07001339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001346 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001353 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001354
Paulo Zanonie2debe92013-02-18 19:00:27 -03001355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001358}
1359
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
Imre Deake5cbfbf2014-01-09 17:08:16 +02001377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
Imre Deak404faab2014-01-09 17:08:15 +02001381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001382 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
Daniel Vetter426115c2013-07-11 22:13:42 +02001398static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399{
Daniel Vetter426115c2013-07-11 22:13:42 +02001400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001412 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001413
Daniel Vetter426115c2013-07-11 22:13:42 +02001414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001437{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001442
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001443 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001444
1445 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001446 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001471 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001483 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
Daniel Vetter50b44a42013-06-05 13:34:33 +02001500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001502}
1503
Jesse Barnesf6071162013-10-01 10:41:38 -07001504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
Imre Deake5cbfbf2014-01-09 17:08:16 +02001511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001515 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001523{
1524 u32 port_mask;
1525
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001526 switch (dport->port) {
1527 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001528 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 break;
1530 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 default:
1534 BUG();
1535 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001539 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001540}
1541
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001543 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001551{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001554 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001555
Chris Wilson48da64a2012-05-13 20:16:12 +01001556 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001557 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001558 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 return;
1560
1561 if (WARN_ON(pll->refcount == 0))
1562 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001563
Daniel Vetter46edb022013-06-05 13:34:12 +02001564 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1565 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001566 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001567
Daniel Vettercdbd2312013-06-05 13:34:03 +02001568 if (pll->active++) {
1569 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001571 return;
1572 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001573 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Daniel Vettere2b78262013-06-07 23:10:03 +02001580static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001581{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001582 struct drm_device *dev = crtc->base.dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001584 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001585
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001587 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001588 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589 return;
1590
Chris Wilson48da64a2012-05-13 20:16:12 +01001591 if (WARN_ON(pll->refcount == 0))
1592 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001593
Daniel Vetter46edb022013-06-05 13:34:12 +02001594 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1595 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001596 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001597
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001599 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001600 return;
1601 }
1602
Daniel Vettere9d69442013-06-05 13:34:15 +02001603 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001604 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001605 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001606 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607
Daniel Vetter46edb022013-06-05 13:34:12 +02001608 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001609 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001611}
1612
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001613static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1614 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001615{
Daniel Vetter23670b322012-11-01 09:15:30 +01001616 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001617 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001620
1621 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001622 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001625 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001626 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001627
1628 /* FDI must be feeding us bits for PCH ports */
1629 assert_fdi_tx_enabled(dev_priv, pipe);
1630 assert_fdi_rx_enabled(dev_priv, pipe);
1631
Daniel Vetter23670b322012-11-01 09:15:30 +01001632 if (HAS_PCH_CPT(dev)) {
1633 /* Workaround: Set the timing override bit before enabling the
1634 * pch transcoder. */
1635 reg = TRANS_CHICKEN2(pipe);
1636 val = I915_READ(reg);
1637 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1638 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001639 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001640
Daniel Vetterab9412b2013-05-03 11:49:46 +02001641 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001642 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001643 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001644
1645 if (HAS_PCH_IBX(dev_priv->dev)) {
1646 /*
1647 * make the BPC in transcoder be consistent with
1648 * that in pipeconf reg.
1649 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001650 val &= ~PIPECONF_BPC_MASK;
1651 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001652 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001653
1654 val &= ~TRANS_INTERLACE_MASK;
1655 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001656 if (HAS_PCH_IBX(dev_priv->dev) &&
1657 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1658 val |= TRANS_LEGACY_INTERLACED_ILK;
1659 else
1660 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001661 else
1662 val |= TRANS_PROGRESSIVE;
1663
Jesse Barnes040484a2011-01-03 12:14:26 -08001664 I915_WRITE(reg, val | TRANS_ENABLE);
1665 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001666 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001667}
1668
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001669static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001670 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001671{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001673
1674 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001675 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001677 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001678 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001679 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001681 /* Workaround: set timing override bit. */
1682 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001683 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 I915_WRITE(_TRANSA_CHICKEN2, val);
1685
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001686 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001687 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001688
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001689 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1690 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001691 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001692 else
1693 val |= TRANS_PROGRESSIVE;
1694
Daniel Vetterab9412b2013-05-03 11:49:46 +02001695 I915_WRITE(LPT_TRANSCONF, val);
1696 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001697 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698}
1699
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001700static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1701 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001702{
Daniel Vetter23670b322012-11-01 09:15:30 +01001703 struct drm_device *dev = dev_priv->dev;
1704 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001705
1706 /* FDI relies on the transcoder */
1707 assert_fdi_tx_disabled(dev_priv, pipe);
1708 assert_fdi_rx_disabled(dev_priv, pipe);
1709
Jesse Barnes291906f2011-02-02 12:28:03 -08001710 /* Ports must be off as well */
1711 assert_pch_ports_disabled(dev_priv, pipe);
1712
Daniel Vetterab9412b2013-05-03 11:49:46 +02001713 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001714 val = I915_READ(reg);
1715 val &= ~TRANS_ENABLE;
1716 I915_WRITE(reg, val);
1717 /* wait for PCH transcoder off, transcoder state */
1718 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001719 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001720
1721 if (!HAS_PCH_IBX(dev)) {
1722 /* Workaround: Clear the timing override chicken bit again. */
1723 reg = TRANS_CHICKEN2(pipe);
1724 val = I915_READ(reg);
1725 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1726 I915_WRITE(reg, val);
1727 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001728}
1729
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001730static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732 u32 val;
1733
Daniel Vetterab9412b2013-05-03 11:49:46 +02001734 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001738 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001739 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001740
1741 /* Workaround: clear timing override bit. */
1742 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001743 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001744 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001745}
1746
1747/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001748 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001749 * @crtc: crtc responsible for the pipe
Paulo Zanoni03722642014-01-17 13:51:09 -02001750 * @dsi: output type is DSI
1751 * @wait_for_vblank: whether we should for a vblank or not after enabling it
Jesse Barnesb24e7172011-01-04 15:09:30 -08001752 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001753 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001754 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 */
Paulo Zanoni03722642014-01-17 13:51:09 -02001756static void intel_enable_pipe(struct intel_crtc *crtc,
Paulo Zanoni30421c42014-01-17 13:51:10 -02001757 bool dsi, bool wait_for_vblank)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001783 if (dsi)
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001799 if (val & PIPECONF_ENABLE)
1800 return;
1801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001803 POSTING_READ(reg);
1804 if (wait_for_vblank)
1805 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001806}
1807
1808/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001809 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001810 * @dev_priv: i915 private structure
1811 * @pipe: pipe to disable
1812 *
1813 * Disable @pipe, making sure that various hardware specific requirements
1814 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1815 *
1816 * @pipe should be %PIPE_A or %PIPE_B.
1817 *
1818 * Will wait until the pipe has shut down before returning.
1819 */
1820static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1821 enum pipe pipe)
1822{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001823 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1824 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001825 int reg;
1826 u32 val;
1827
1828 /*
1829 * Make sure planes won't keep trying to pump pixels to us,
1830 * or we might hang the display.
1831 */
1832 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001833 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001834 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001835
1836 /* Don't disable pipe A or pipe A PLLs if needed */
1837 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1838 return;
1839
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001840 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001841 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001842 if ((val & PIPECONF_ENABLE) == 0)
1843 return;
1844
1845 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1847}
1848
Keith Packardd74362c2011-07-28 14:47:14 -07001849/*
1850 * Plane regs are double buffered, going from enabled->disabled needs a
1851 * trigger in order to latch. The display address reg provides this.
1852 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001853void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1854 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001855{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001856 struct drm_device *dev = dev_priv->dev;
1857 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001858
1859 I915_WRITE(reg, I915_READ(reg));
1860 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001861}
1862
Jesse Barnesb24e7172011-01-04 15:09:30 -08001863/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001864 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001865 * @dev_priv: i915 private structure
1866 * @plane: plane to enable
1867 * @pipe: pipe being fed
1868 *
1869 * Enable @plane on @pipe, making sure that @pipe is running first.
1870 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001871static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1872 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001874 struct intel_crtc *intel_crtc =
1875 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 int reg;
1877 u32 val;
1878
1879 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1880 assert_pipe_enabled(dev_priv, pipe);
1881
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001882 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001883
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001884 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 reg = DSPCNTR(plane);
1887 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001888 if (val & DISPLAY_PLANE_ENABLE)
1889 return;
1890
1891 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001892 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001893 intel_wait_for_vblank(dev_priv->dev, pipe);
1894}
1895
Jesse Barnesb24e7172011-01-04 15:09:30 -08001896/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001897 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001898 * @dev_priv: i915 private structure
1899 * @plane: plane to disable
1900 * @pipe: pipe consuming the data
1901 *
1902 * Disable @plane; should be an independent operation.
1903 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001904static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1905 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001907 struct intel_crtc *intel_crtc =
1908 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 int reg;
1910 u32 val;
1911
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001912 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001913
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001914 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001915
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 reg = DSPCNTR(plane);
1917 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001918 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1919 return;
1920
1921 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001922 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001923 intel_wait_for_vblank(dev_priv->dev, pipe);
1924}
1925
Chris Wilson693db182013-03-05 14:52:39 +00001926static bool need_vtd_wa(struct drm_device *dev)
1927{
1928#ifdef CONFIG_INTEL_IOMMU
1929 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1930 return true;
1931#endif
1932 return false;
1933}
1934
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001935static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1936{
1937 int tile_height;
1938
1939 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1940 return ALIGN(height, tile_height);
1941}
1942
Chris Wilson127bd2a2010-07-23 23:32:05 +01001943int
Chris Wilson48b956c2010-09-14 12:50:34 +01001944intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001945 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001946 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001947{
Chris Wilsonce453d82011-02-21 14:43:56 +00001948 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001949 u32 alignment;
1950 int ret;
1951
Chris Wilson05394f32010-11-08 19:18:58 +00001952 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001953 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001954 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1955 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001956 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001957 alignment = 4 * 1024;
1958 else
1959 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 break;
1961 case I915_TILING_X:
1962 /* pin() will align the object as required by fence */
1963 alignment = 0;
1964 break;
1965 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001966 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001967 return -EINVAL;
1968 default:
1969 BUG();
1970 }
1971
Chris Wilson693db182013-03-05 14:52:39 +00001972 /* Note that the w/a also requires 64 PTE of padding following the
1973 * bo. We currently fill all unused PTE with the shadow page and so
1974 * we should always have valid PTE following the scanout preventing
1975 * the VT-d warning.
1976 */
1977 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1978 alignment = 256 * 1024;
1979
Chris Wilsonce453d82011-02-21 14:43:56 +00001980 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001981 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001982 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001983 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001984
1985 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1986 * fence, whereas 965+ only requires a fence if using
1987 * framebuffer compression. For simplicity, we always install
1988 * a fence as the cost is not that onerous.
1989 */
Chris Wilson06d98132012-04-17 15:31:24 +01001990 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001991 if (ret)
1992 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001993
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001994 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
Chris Wilsonce453d82011-02-21 14:43:56 +00001996 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001997 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001998
1999err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002000 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002001err_interruptible:
2002 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002003 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002004}
2005
Chris Wilson1690e1e2011-12-14 13:57:08 +01002006void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2007{
2008 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002009 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002010}
2011
Daniel Vetterc2c75132012-07-05 12:17:30 +02002012/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2013 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002014unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2015 unsigned int tiling_mode,
2016 unsigned int cpp,
2017 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002018{
Chris Wilsonbc752862013-02-21 20:04:31 +00002019 if (tiling_mode != I915_TILING_NONE) {
2020 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002021
Chris Wilsonbc752862013-02-21 20:04:31 +00002022 tile_rows = *y / 8;
2023 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002024
Chris Wilsonbc752862013-02-21 20:04:31 +00002025 tiles = *x / (512/cpp);
2026 *x %= 512/cpp;
2027
2028 return tile_rows * pitch * 8 + tiles * 4096;
2029 } else {
2030 unsigned int offset;
2031
2032 offset = *y * pitch + *x * cpp;
2033 *y = 0;
2034 *x = (offset & 4095) / cpp;
2035 return offset & -4096;
2036 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002037}
2038
Jesse Barnes17638cd2011-06-24 12:19:23 -07002039static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2040 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002041{
2042 struct drm_device *dev = crtc->dev;
2043 struct drm_i915_private *dev_priv = dev->dev_private;
2044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2045 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002046 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002047 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002048 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002049 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002051
2052 switch (plane) {
2053 case 0:
2054 case 1:
2055 break;
2056 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002057 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002058 return -EINVAL;
2059 }
2060
2061 intel_fb = to_intel_framebuffer(fb);
2062 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002063
Chris Wilson5eddb702010-09-11 13:48:45 +01002064 reg = DSPCNTR(plane);
2065 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002066 /* Mask out pixel format bits in case we change it */
2067 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002068 switch (fb->pixel_format) {
2069 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002070 dspcntr |= DISPPLANE_8BPP;
2071 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002072 case DRM_FORMAT_XRGB1555:
2073 case DRM_FORMAT_ARGB1555:
2074 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002075 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002076 case DRM_FORMAT_RGB565:
2077 dspcntr |= DISPPLANE_BGRX565;
2078 break;
2079 case DRM_FORMAT_XRGB8888:
2080 case DRM_FORMAT_ARGB8888:
2081 dspcntr |= DISPPLANE_BGRX888;
2082 break;
2083 case DRM_FORMAT_XBGR8888:
2084 case DRM_FORMAT_ABGR8888:
2085 dspcntr |= DISPPLANE_RGBX888;
2086 break;
2087 case DRM_FORMAT_XRGB2101010:
2088 case DRM_FORMAT_ARGB2101010:
2089 dspcntr |= DISPPLANE_BGRX101010;
2090 break;
2091 case DRM_FORMAT_XBGR2101010:
2092 case DRM_FORMAT_ABGR2101010:
2093 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002094 break;
2095 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002096 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002097 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002098
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002099 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002100 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002101 dspcntr |= DISPPLANE_TILED;
2102 else
2103 dspcntr &= ~DISPPLANE_TILED;
2104 }
2105
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002106 if (IS_G4X(dev))
2107 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2108
Chris Wilson5eddb702010-09-11 13:48:45 +01002109 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002110
Daniel Vettere506a0c2012-07-05 12:17:29 +02002111 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002112
Daniel Vetterc2c75132012-07-05 12:17:30 +02002113 if (INTEL_INFO(dev)->gen >= 4) {
2114 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002115 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2116 fb->bits_per_pixel / 8,
2117 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002118 linear_offset -= intel_crtc->dspaddr_offset;
2119 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002120 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002121 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002122
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002123 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2124 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2125 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002126 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002127 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002128 I915_WRITE(DSPSURF(plane),
2129 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002130 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002131 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002132 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002133 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002134 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002135
Jesse Barnes17638cd2011-06-24 12:19:23 -07002136 return 0;
2137}
2138
2139static int ironlake_update_plane(struct drm_crtc *crtc,
2140 struct drm_framebuffer *fb, int x, int y)
2141{
2142 struct drm_device *dev = crtc->dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2145 struct intel_framebuffer *intel_fb;
2146 struct drm_i915_gem_object *obj;
2147 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002148 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002149 u32 dspcntr;
2150 u32 reg;
2151
2152 switch (plane) {
2153 case 0:
2154 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002155 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002156 break;
2157 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002158 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002159 return -EINVAL;
2160 }
2161
2162 intel_fb = to_intel_framebuffer(fb);
2163 obj = intel_fb->obj;
2164
2165 reg = DSPCNTR(plane);
2166 dspcntr = I915_READ(reg);
2167 /* Mask out pixel format bits in case we change it */
2168 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002169 switch (fb->pixel_format) {
2170 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002171 dspcntr |= DISPPLANE_8BPP;
2172 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002173 case DRM_FORMAT_RGB565:
2174 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002175 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002176 case DRM_FORMAT_XRGB8888:
2177 case DRM_FORMAT_ARGB8888:
2178 dspcntr |= DISPPLANE_BGRX888;
2179 break;
2180 case DRM_FORMAT_XBGR8888:
2181 case DRM_FORMAT_ABGR8888:
2182 dspcntr |= DISPPLANE_RGBX888;
2183 break;
2184 case DRM_FORMAT_XRGB2101010:
2185 case DRM_FORMAT_ARGB2101010:
2186 dspcntr |= DISPPLANE_BGRX101010;
2187 break;
2188 case DRM_FORMAT_XBGR2101010:
2189 case DRM_FORMAT_ABGR2101010:
2190 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002191 break;
2192 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002193 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002194 }
2195
2196 if (obj->tiling_mode != I915_TILING_NONE)
2197 dspcntr |= DISPPLANE_TILED;
2198 else
2199 dspcntr &= ~DISPPLANE_TILED;
2200
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002201 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002202 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2203 else
2204 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002205
2206 I915_WRITE(reg, dspcntr);
2207
Daniel Vettere506a0c2012-07-05 12:17:29 +02002208 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002209 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002210 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2211 fb->bits_per_pixel / 8,
2212 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002213 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002214
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002215 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2216 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2217 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002218 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002219 I915_WRITE(DSPSURF(plane),
2220 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002221 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002222 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2223 } else {
2224 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2225 I915_WRITE(DSPLINOFF(plane), linear_offset);
2226 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002227 POSTING_READ(reg);
2228
2229 return 0;
2230}
2231
2232/* Assume fb object is pinned & idle & fenced and just update base pointers */
2233static int
2234intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2235 int x, int y, enum mode_set_atomic state)
2236{
2237 struct drm_device *dev = crtc->dev;
2238 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002239
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002240 if (dev_priv->display.disable_fbc)
2241 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002242 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002243
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002244 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002245}
2246
Ville Syrjälä96a02912013-02-18 19:08:49 +02002247void intel_display_handle_reset(struct drm_device *dev)
2248{
2249 struct drm_i915_private *dev_priv = dev->dev_private;
2250 struct drm_crtc *crtc;
2251
2252 /*
2253 * Flips in the rings have been nuked by the reset,
2254 * so complete all pending flips so that user space
2255 * will get its events and not get stuck.
2256 *
2257 * Also update the base address of all primary
2258 * planes to the the last fb to make sure we're
2259 * showing the correct fb after a reset.
2260 *
2261 * Need to make two loops over the crtcs so that we
2262 * don't try to grab a crtc mutex before the
2263 * pending_flip_queue really got woken up.
2264 */
2265
2266 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2268 enum plane plane = intel_crtc->plane;
2269
2270 intel_prepare_page_flip(dev, plane);
2271 intel_finish_page_flip_plane(dev, plane);
2272 }
2273
2274 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2276
2277 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002278 /*
2279 * FIXME: Once we have proper support for primary planes (and
2280 * disabling them without disabling the entire crtc) allow again
2281 * a NULL crtc->fb.
2282 */
2283 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002284 dev_priv->display.update_plane(crtc, crtc->fb,
2285 crtc->x, crtc->y);
2286 mutex_unlock(&crtc->mutex);
2287 }
2288}
2289
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002290static int
Chris Wilson14667a42012-04-03 17:58:35 +01002291intel_finish_fb(struct drm_framebuffer *old_fb)
2292{
2293 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2294 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2295 bool was_interruptible = dev_priv->mm.interruptible;
2296 int ret;
2297
Chris Wilson14667a42012-04-03 17:58:35 +01002298 /* Big Hammer, we also need to ensure that any pending
2299 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2300 * current scanout is retired before unpinning the old
2301 * framebuffer.
2302 *
2303 * This should only fail upon a hung GPU, in which case we
2304 * can safely continue.
2305 */
2306 dev_priv->mm.interruptible = false;
2307 ret = i915_gem_object_finish_gpu(obj);
2308 dev_priv->mm.interruptible = was_interruptible;
2309
2310 return ret;
2311}
2312
Ville Syrjälä198598d2012-10-31 17:50:24 +02002313static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2314{
2315 struct drm_device *dev = crtc->dev;
2316 struct drm_i915_master_private *master_priv;
2317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2318
2319 if (!dev->primary->master)
2320 return;
2321
2322 master_priv = dev->primary->master->driver_priv;
2323 if (!master_priv->sarea_priv)
2324 return;
2325
2326 switch (intel_crtc->pipe) {
2327 case 0:
2328 master_priv->sarea_priv->pipeA_x = x;
2329 master_priv->sarea_priv->pipeA_y = y;
2330 break;
2331 case 1:
2332 master_priv->sarea_priv->pipeB_x = x;
2333 master_priv->sarea_priv->pipeB_y = y;
2334 break;
2335 default:
2336 break;
2337 }
2338}
2339
Chris Wilson14667a42012-04-03 17:58:35 +01002340static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002341intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002342 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002343{
2344 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002345 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002347 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002348 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002349
2350 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002351 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002352 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002353 return 0;
2354 }
2355
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002356 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002357 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2358 plane_name(intel_crtc->plane),
2359 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002360 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002361 }
2362
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002363 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002364 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002365 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002366 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002367 if (ret != 0) {
2368 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002369 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002370 return ret;
2371 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002372
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002373 /*
2374 * Update pipe size and adjust fitter if needed: the reason for this is
2375 * that in compute_mode_changes we check the native mode (not the pfit
2376 * mode) to see if we can flip rather than do a full mode set. In the
2377 * fastboot case, we'll flip, but if we don't update the pipesrc and
2378 * pfit state, we'll end up with a big fb scanned out into the wrong
2379 * sized surface.
2380 *
2381 * To fix this properly, we need to hoist the checks up into
2382 * compute_mode_changes (or above), check the actual pfit state and
2383 * whether the platform allows pfit disable with pipe active, and only
2384 * then update the pipesrc and pfit state, even on the flip path.
2385 */
Jani Nikulad330a952014-01-21 11:24:25 +02002386 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002387 const struct drm_display_mode *adjusted_mode =
2388 &intel_crtc->config.adjusted_mode;
2389
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002390 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002391 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2392 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002393 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002394 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2395 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2396 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2397 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2398 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2399 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002400 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2401 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002402 }
2403
Daniel Vetter94352cf2012-07-05 22:51:56 +02002404 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002405 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002406 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002407 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002408 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002409 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002410 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002411
Daniel Vetter94352cf2012-07-05 22:51:56 +02002412 old_fb = crtc->fb;
2413 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002414 crtc->x = x;
2415 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002416
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002417 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002418 if (intel_crtc->active && old_fb != fb)
2419 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002420 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002421 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002422
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002423 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002424 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002425 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002426
Ville Syrjälä198598d2012-10-31 17:50:24 +02002427 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002428
2429 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002430}
2431
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002432static void intel_fdi_normal_train(struct drm_crtc *crtc)
2433{
2434 struct drm_device *dev = crtc->dev;
2435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2437 int pipe = intel_crtc->pipe;
2438 u32 reg, temp;
2439
2440 /* enable normal train */
2441 reg = FDI_TX_CTL(pipe);
2442 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002443 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002444 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2445 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002449 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002450 I915_WRITE(reg, temp);
2451
2452 reg = FDI_RX_CTL(pipe);
2453 temp = I915_READ(reg);
2454 if (HAS_PCH_CPT(dev)) {
2455 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2456 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2457 } else {
2458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_NONE;
2460 }
2461 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2462
2463 /* wait one idle pattern time */
2464 POSTING_READ(reg);
2465 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002466
2467 /* IVB wants error correction enabled */
2468 if (IS_IVYBRIDGE(dev))
2469 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2470 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002471}
2472
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002473static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002474{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002475 return crtc->base.enabled && crtc->active &&
2476 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002477}
2478
Daniel Vetter01a415f2012-10-27 15:58:40 +02002479static void ivb_modeset_global_resources(struct drm_device *dev)
2480{
2481 struct drm_i915_private *dev_priv = dev->dev_private;
2482 struct intel_crtc *pipe_B_crtc =
2483 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2484 struct intel_crtc *pipe_C_crtc =
2485 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2486 uint32_t temp;
2487
Daniel Vetter1e833f42013-02-19 22:31:57 +01002488 /*
2489 * When everything is off disable fdi C so that we could enable fdi B
2490 * with all lanes. Note that we don't care about enabled pipes without
2491 * an enabled pch encoder.
2492 */
2493 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2494 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002495 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2496 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2497
2498 temp = I915_READ(SOUTH_CHICKEN1);
2499 temp &= ~FDI_BC_BIFURCATION_SELECT;
2500 DRM_DEBUG_KMS("disabling fdi C rx\n");
2501 I915_WRITE(SOUTH_CHICKEN1, temp);
2502 }
2503}
2504
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505/* The FDI link training functions for ILK/Ibexpeak. */
2506static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002512 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002515 /* FDI needs bits from pipe & plane first */
2516 assert_pipe_enabled(dev_priv, pipe);
2517 assert_plane_enabled(dev_priv, plane);
2518
Adam Jacksone1a44742010-06-25 15:32:14 -04002519 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2520 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_IMR(pipe);
2522 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 temp &= ~FDI_RX_SYMBOL_LOCK;
2524 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp);
2526 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002527 udelay(150);
2528
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 reg = FDI_TX_CTL(pipe);
2531 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002532 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2533 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534 temp &= ~FDI_LINK_TRAIN_NONE;
2535 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 reg = FDI_RX_CTL(pipe);
2539 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 temp &= ~FDI_LINK_TRAIN_NONE;
2541 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002542 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2543
2544 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 udelay(150);
2546
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002547 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002548 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2549 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2550 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002551
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002553 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002555 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2556
2557 if ((temp & FDI_RX_BIT_LOCK)) {
2558 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560 break;
2561 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002563 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002564 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002565
2566 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 reg = FDI_TX_CTL(pipe);
2568 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 temp &= ~FDI_LINK_TRAIN_NONE;
2570 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 reg = FDI_RX_CTL(pipe);
2574 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 temp &= ~FDI_LINK_TRAIN_NONE;
2576 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002577 I915_WRITE(reg, temp);
2578
2579 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 udelay(150);
2581
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002583 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002584 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2586
2587 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 DRM_DEBUG_KMS("FDI train 2 done.\n");
2590 break;
2591 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002593 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595
2596 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002597
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002598}
2599
Akshay Joshi0206e352011-08-16 15:34:10 -04002600static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002601 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2602 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2603 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2604 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2605};
2606
2607/* The FDI link training functions for SNB/Cougarpoint. */
2608static void gen6_fdi_link_train(struct drm_crtc *crtc)
2609{
2610 struct drm_device *dev = crtc->dev;
2611 struct drm_i915_private *dev_priv = dev->dev_private;
2612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2613 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002614 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615
Adam Jacksone1a44742010-06-25 15:32:14 -04002616 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2617 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002618 reg = FDI_RX_IMR(pipe);
2619 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002620 temp &= ~FDI_RX_SYMBOL_LOCK;
2621 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002622 I915_WRITE(reg, temp);
2623
2624 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002625 udelay(150);
2626
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002628 reg = FDI_TX_CTL(pipe);
2629 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002630 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2631 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632 temp &= ~FDI_LINK_TRAIN_NONE;
2633 temp |= FDI_LINK_TRAIN_PATTERN_1;
2634 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2635 /* SNB-B */
2636 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002637 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638
Daniel Vetterd74cf322012-10-26 10:58:13 +02002639 I915_WRITE(FDI_RX_MISC(pipe),
2640 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2641
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 reg = FDI_RX_CTL(pipe);
2643 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644 if (HAS_PCH_CPT(dev)) {
2645 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2646 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2647 } else {
2648 temp &= ~FDI_LINK_TRAIN_NONE;
2649 temp |= FDI_LINK_TRAIN_PATTERN_1;
2650 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002651 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2652
2653 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002654 udelay(150);
2655
Akshay Joshi0206e352011-08-16 15:34:10 -04002656 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 reg = FDI_TX_CTL(pipe);
2658 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 I915_WRITE(reg, temp);
2662
2663 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002664 udelay(500);
2665
Sean Paulfa37d392012-03-02 12:53:39 -05002666 for (retry = 0; retry < 5; retry++) {
2667 reg = FDI_RX_IIR(pipe);
2668 temp = I915_READ(reg);
2669 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2670 if (temp & FDI_RX_BIT_LOCK) {
2671 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2672 DRM_DEBUG_KMS("FDI train 1 done.\n");
2673 break;
2674 }
2675 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002676 }
Sean Paulfa37d392012-03-02 12:53:39 -05002677 if (retry < 5)
2678 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679 }
2680 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002681 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002682
2683 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 reg = FDI_TX_CTL(pipe);
2685 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686 temp &= ~FDI_LINK_TRAIN_NONE;
2687 temp |= FDI_LINK_TRAIN_PATTERN_2;
2688 if (IS_GEN6(dev)) {
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 /* SNB-B */
2691 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2692 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694
Chris Wilson5eddb702010-09-11 13:48:45 +01002695 reg = FDI_RX_CTL(pipe);
2696 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002697 if (HAS_PCH_CPT(dev)) {
2698 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2699 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2700 } else {
2701 temp &= ~FDI_LINK_TRAIN_NONE;
2702 temp |= FDI_LINK_TRAIN_PATTERN_2;
2703 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002704 I915_WRITE(reg, temp);
2705
2706 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002707 udelay(150);
2708
Akshay Joshi0206e352011-08-16 15:34:10 -04002709 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002710 reg = FDI_TX_CTL(pipe);
2711 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002712 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2713 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002714 I915_WRITE(reg, temp);
2715
2716 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002717 udelay(500);
2718
Sean Paulfa37d392012-03-02 12:53:39 -05002719 for (retry = 0; retry < 5; retry++) {
2720 reg = FDI_RX_IIR(pipe);
2721 temp = I915_READ(reg);
2722 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2723 if (temp & FDI_RX_SYMBOL_LOCK) {
2724 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2725 DRM_DEBUG_KMS("FDI train 2 done.\n");
2726 break;
2727 }
2728 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002729 }
Sean Paulfa37d392012-03-02 12:53:39 -05002730 if (retry < 5)
2731 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 }
2733 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002734 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002735
2736 DRM_DEBUG_KMS("FDI train done.\n");
2737}
2738
Jesse Barnes357555c2011-04-28 15:09:55 -07002739/* Manual link training for Ivy Bridge A0 parts */
2740static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2741{
2742 struct drm_device *dev = crtc->dev;
2743 struct drm_i915_private *dev_priv = dev->dev_private;
2744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2745 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002746 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002747
2748 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2749 for train result */
2750 reg = FDI_RX_IMR(pipe);
2751 temp = I915_READ(reg);
2752 temp &= ~FDI_RX_SYMBOL_LOCK;
2753 temp &= ~FDI_RX_BIT_LOCK;
2754 I915_WRITE(reg, temp);
2755
2756 POSTING_READ(reg);
2757 udelay(150);
2758
Daniel Vetter01a415f2012-10-27 15:58:40 +02002759 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2760 I915_READ(FDI_RX_IIR(pipe)));
2761
Jesse Barnes139ccd32013-08-19 11:04:55 -07002762 /* Try each vswing and preemphasis setting twice before moving on */
2763 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2764 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002765 reg = FDI_TX_CTL(pipe);
2766 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002767 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2768 temp &= ~FDI_TX_ENABLE;
2769 I915_WRITE(reg, temp);
2770
2771 reg = FDI_RX_CTL(pipe);
2772 temp = I915_READ(reg);
2773 temp &= ~FDI_LINK_TRAIN_AUTO;
2774 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2775 temp &= ~FDI_RX_ENABLE;
2776 I915_WRITE(reg, temp);
2777
2778 /* enable CPU FDI TX and PCH FDI RX */
2779 reg = FDI_TX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2782 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002784 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002785 temp |= snb_b_fdi_train_param[j/2];
2786 temp |= FDI_COMPOSITE_SYNC;
2787 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2788
2789 I915_WRITE(FDI_RX_MISC(pipe),
2790 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2791
2792 reg = FDI_RX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2795 temp |= FDI_COMPOSITE_SYNC;
2796 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2797
2798 POSTING_READ(reg);
2799 udelay(1); /* should be 0.5us */
2800
2801 for (i = 0; i < 4; i++) {
2802 reg = FDI_RX_IIR(pipe);
2803 temp = I915_READ(reg);
2804 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2805
2806 if (temp & FDI_RX_BIT_LOCK ||
2807 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2808 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2809 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2810 i);
2811 break;
2812 }
2813 udelay(1); /* should be 0.5us */
2814 }
2815 if (i == 4) {
2816 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2817 continue;
2818 }
2819
2820 /* Train 2 */
2821 reg = FDI_TX_CTL(pipe);
2822 temp = I915_READ(reg);
2823 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2824 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2825 I915_WRITE(reg, temp);
2826
2827 reg = FDI_RX_CTL(pipe);
2828 temp = I915_READ(reg);
2829 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2830 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002831 I915_WRITE(reg, temp);
2832
2833 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002834 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002835
Jesse Barnes139ccd32013-08-19 11:04:55 -07002836 for (i = 0; i < 4; i++) {
2837 reg = FDI_RX_IIR(pipe);
2838 temp = I915_READ(reg);
2839 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002840
Jesse Barnes139ccd32013-08-19 11:04:55 -07002841 if (temp & FDI_RX_SYMBOL_LOCK ||
2842 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2843 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2844 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2845 i);
2846 goto train_done;
2847 }
2848 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002849 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002850 if (i == 4)
2851 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002852 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002853
Jesse Barnes139ccd32013-08-19 11:04:55 -07002854train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002855 DRM_DEBUG_KMS("FDI train done.\n");
2856}
2857
Daniel Vetter88cefb62012-08-12 19:27:14 +02002858static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002859{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002860 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002861 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002862 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002863 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002864
Jesse Barnesc64e3112010-09-10 11:27:03 -07002865
Jesse Barnes0e23b992010-09-10 11:10:00 -07002866 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002867 reg = FDI_RX_CTL(pipe);
2868 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002869 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2870 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002871 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002872 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2873
2874 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002875 udelay(200);
2876
2877 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002878 temp = I915_READ(reg);
2879 I915_WRITE(reg, temp | FDI_PCDCLK);
2880
2881 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002882 udelay(200);
2883
Paulo Zanoni20749732012-11-23 15:30:38 -02002884 /* Enable CPU FDI TX PLL, always on for Ironlake */
2885 reg = FDI_TX_CTL(pipe);
2886 temp = I915_READ(reg);
2887 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2888 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002889
Paulo Zanoni20749732012-11-23 15:30:38 -02002890 POSTING_READ(reg);
2891 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002892 }
2893}
2894
Daniel Vetter88cefb62012-08-12 19:27:14 +02002895static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2896{
2897 struct drm_device *dev = intel_crtc->base.dev;
2898 struct drm_i915_private *dev_priv = dev->dev_private;
2899 int pipe = intel_crtc->pipe;
2900 u32 reg, temp;
2901
2902 /* Switch from PCDclk to Rawclk */
2903 reg = FDI_RX_CTL(pipe);
2904 temp = I915_READ(reg);
2905 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2906
2907 /* Disable CPU FDI TX PLL */
2908 reg = FDI_TX_CTL(pipe);
2909 temp = I915_READ(reg);
2910 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2911
2912 POSTING_READ(reg);
2913 udelay(100);
2914
2915 reg = FDI_RX_CTL(pipe);
2916 temp = I915_READ(reg);
2917 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2918
2919 /* Wait for the clocks to turn off. */
2920 POSTING_READ(reg);
2921 udelay(100);
2922}
2923
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002924static void ironlake_fdi_disable(struct drm_crtc *crtc)
2925{
2926 struct drm_device *dev = crtc->dev;
2927 struct drm_i915_private *dev_priv = dev->dev_private;
2928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2929 int pipe = intel_crtc->pipe;
2930 u32 reg, temp;
2931
2932 /* disable CPU FDI tx and PCH FDI rx */
2933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
2935 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2936 POSTING_READ(reg);
2937
2938 reg = FDI_RX_CTL(pipe);
2939 temp = I915_READ(reg);
2940 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002941 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002942 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2943
2944 POSTING_READ(reg);
2945 udelay(100);
2946
2947 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002948 if (HAS_PCH_IBX(dev)) {
2949 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002950 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002951
2952 /* still set train pattern 1 */
2953 reg = FDI_TX_CTL(pipe);
2954 temp = I915_READ(reg);
2955 temp &= ~FDI_LINK_TRAIN_NONE;
2956 temp |= FDI_LINK_TRAIN_PATTERN_1;
2957 I915_WRITE(reg, temp);
2958
2959 reg = FDI_RX_CTL(pipe);
2960 temp = I915_READ(reg);
2961 if (HAS_PCH_CPT(dev)) {
2962 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2963 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2964 } else {
2965 temp &= ~FDI_LINK_TRAIN_NONE;
2966 temp |= FDI_LINK_TRAIN_PATTERN_1;
2967 }
2968 /* BPC in FDI rx is consistent with that in PIPECONF */
2969 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002970 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002971 I915_WRITE(reg, temp);
2972
2973 POSTING_READ(reg);
2974 udelay(100);
2975}
2976
Chris Wilson5bb61642012-09-27 21:25:58 +01002977static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2978{
2979 struct drm_device *dev = crtc->dev;
2980 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002982 unsigned long flags;
2983 bool pending;
2984
Ville Syrjälä10d83732013-01-29 18:13:34 +02002985 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2986 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002987 return false;
2988
2989 spin_lock_irqsave(&dev->event_lock, flags);
2990 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2991 spin_unlock_irqrestore(&dev->event_lock, flags);
2992
2993 return pending;
2994}
2995
Chris Wilson5dce5b932014-01-20 10:17:36 +00002996bool intel_has_pending_fb_unpin(struct drm_device *dev)
2997{
2998 struct intel_crtc *crtc;
2999
3000 /* Note that we don't need to be called with mode_config.lock here
3001 * as our list of CRTC objects is static for the lifetime of the
3002 * device and so cannot disappear as we iterate. Similarly, we can
3003 * happily treat the predicates as racy, atomic checks as userspace
3004 * cannot claim and pin a new fb without at least acquring the
3005 * struct_mutex and so serialising with us.
3006 */
3007 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3008 if (atomic_read(&crtc->unpin_work_count) == 0)
3009 continue;
3010
3011 if (crtc->unpin_work)
3012 intel_wait_for_vblank(dev, crtc->pipe);
3013
3014 return true;
3015 }
3016
3017 return false;
3018}
3019
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003020static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3021{
Chris Wilson0f911282012-04-17 10:05:38 +01003022 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003023 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003024
3025 if (crtc->fb == NULL)
3026 return;
3027
Daniel Vetter2c10d572012-12-20 21:24:07 +01003028 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3029
Chris Wilson5bb61642012-09-27 21:25:58 +01003030 wait_event(dev_priv->pending_flip_queue,
3031 !intel_crtc_has_pending_flip(crtc));
3032
Chris Wilson0f911282012-04-17 10:05:38 +01003033 mutex_lock(&dev->struct_mutex);
3034 intel_finish_fb(crtc->fb);
3035 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003036}
3037
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003038/* Program iCLKIP clock to the desired frequency */
3039static void lpt_program_iclkip(struct drm_crtc *crtc)
3040{
3041 struct drm_device *dev = crtc->dev;
3042 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003043 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003044 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3045 u32 temp;
3046
Daniel Vetter09153002012-12-12 14:06:44 +01003047 mutex_lock(&dev_priv->dpio_lock);
3048
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003049 /* It is necessary to ungate the pixclk gate prior to programming
3050 * the divisors, and gate it back when it is done.
3051 */
3052 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3053
3054 /* Disable SSCCTL */
3055 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003056 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3057 SBI_SSCCTL_DISABLE,
3058 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003059
3060 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003061 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003062 auxdiv = 1;
3063 divsel = 0x41;
3064 phaseinc = 0x20;
3065 } else {
3066 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003067 * but the adjusted_mode->crtc_clock in in KHz. To get the
3068 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003069 * convert the virtual clock precision to KHz here for higher
3070 * precision.
3071 */
3072 u32 iclk_virtual_root_freq = 172800 * 1000;
3073 u32 iclk_pi_range = 64;
3074 u32 desired_divisor, msb_divisor_value, pi_value;
3075
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003076 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003077 msb_divisor_value = desired_divisor / iclk_pi_range;
3078 pi_value = desired_divisor % iclk_pi_range;
3079
3080 auxdiv = 0;
3081 divsel = msb_divisor_value - 2;
3082 phaseinc = pi_value;
3083 }
3084
3085 /* This should not happen with any sane values */
3086 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3087 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3088 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3089 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3090
3091 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003092 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003093 auxdiv,
3094 divsel,
3095 phasedir,
3096 phaseinc);
3097
3098 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003099 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003100 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3101 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3102 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3103 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3104 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3105 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003106 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003107
3108 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003109 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003110 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3111 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003112 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003113
3114 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003115 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003116 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003117 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003118
3119 /* Wait for initialization time */
3120 udelay(24);
3121
3122 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003123
3124 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003125}
3126
Daniel Vetter275f01b22013-05-03 11:49:47 +02003127static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3128 enum pipe pch_transcoder)
3129{
3130 struct drm_device *dev = crtc->base.dev;
3131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3133
3134 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3135 I915_READ(HTOTAL(cpu_transcoder)));
3136 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3137 I915_READ(HBLANK(cpu_transcoder)));
3138 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3139 I915_READ(HSYNC(cpu_transcoder)));
3140
3141 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3142 I915_READ(VTOTAL(cpu_transcoder)));
3143 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3144 I915_READ(VBLANK(cpu_transcoder)));
3145 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3146 I915_READ(VSYNC(cpu_transcoder)));
3147 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3148 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3149}
3150
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003151static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3152{
3153 struct drm_i915_private *dev_priv = dev->dev_private;
3154 uint32_t temp;
3155
3156 temp = I915_READ(SOUTH_CHICKEN1);
3157 if (temp & FDI_BC_BIFURCATION_SELECT)
3158 return;
3159
3160 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3161 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3162
3163 temp |= FDI_BC_BIFURCATION_SELECT;
3164 DRM_DEBUG_KMS("enabling fdi C rx\n");
3165 I915_WRITE(SOUTH_CHICKEN1, temp);
3166 POSTING_READ(SOUTH_CHICKEN1);
3167}
3168
3169static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3170{
3171 struct drm_device *dev = intel_crtc->base.dev;
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173
3174 switch (intel_crtc->pipe) {
3175 case PIPE_A:
3176 break;
3177 case PIPE_B:
3178 if (intel_crtc->config.fdi_lanes > 2)
3179 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3180 else
3181 cpt_enable_fdi_bc_bifurcation(dev);
3182
3183 break;
3184 case PIPE_C:
3185 cpt_enable_fdi_bc_bifurcation(dev);
3186
3187 break;
3188 default:
3189 BUG();
3190 }
3191}
3192
Jesse Barnesf67a5592011-01-05 10:31:48 -08003193/*
3194 * Enable PCH resources required for PCH ports:
3195 * - PCH PLLs
3196 * - FDI training & RX/TX
3197 * - update transcoder timings
3198 * - DP transcoding bits
3199 * - transcoder
3200 */
3201static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003202{
3203 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3206 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003207 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003208
Daniel Vetterab9412b2013-05-03 11:49:46 +02003209 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003210
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003211 if (IS_IVYBRIDGE(dev))
3212 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3213
Daniel Vettercd986ab2012-10-26 10:58:12 +02003214 /* Write the TU size bits before fdi link training, so that error
3215 * detection works. */
3216 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3217 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3218
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003219 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003220 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003221
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003222 /* We need to program the right clock selection before writing the pixel
3223 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003224 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003225 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003226
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003227 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003228 temp |= TRANS_DPLL_ENABLE(pipe);
3229 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003230 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003231 temp |= sel;
3232 else
3233 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003234 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003235 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003236
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003237 /* XXX: pch pll's can be enabled any time before we enable the PCH
3238 * transcoder, and we actually should do this to not upset any PCH
3239 * transcoder that already use the clock when we share it.
3240 *
3241 * Note that enable_shared_dpll tries to do the right thing, but
3242 * get_shared_dpll unconditionally resets the pll - we need that to have
3243 * the right LVDS enable sequence. */
3244 ironlake_enable_shared_dpll(intel_crtc);
3245
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003246 /* set transcoder timing, panel must allow it */
3247 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003248 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003249
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003250 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003251
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003252 /* For PCH DP, enable TRANS_DP_CTL */
3253 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003254 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3255 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003256 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003257 reg = TRANS_DP_CTL(pipe);
3258 temp = I915_READ(reg);
3259 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003260 TRANS_DP_SYNC_MASK |
3261 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003262 temp |= (TRANS_DP_OUTPUT_ENABLE |
3263 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003264 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003265
3266 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003267 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003268 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003269 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003270
3271 switch (intel_trans_dp_port_sel(crtc)) {
3272 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003273 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003274 break;
3275 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003276 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003277 break;
3278 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003279 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003280 break;
3281 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003282 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003283 }
3284
Chris Wilson5eddb702010-09-11 13:48:45 +01003285 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003286 }
3287
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003288 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003289}
3290
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003291static void lpt_pch_enable(struct drm_crtc *crtc)
3292{
3293 struct drm_device *dev = crtc->dev;
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003296 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003297
Daniel Vetterab9412b2013-05-03 11:49:46 +02003298 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003299
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003300 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003301
Paulo Zanoni0540e482012-10-31 18:12:40 -02003302 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003303 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003304
Paulo Zanoni937bb612012-10-31 18:12:47 -02003305 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003306}
3307
Daniel Vettere2b78262013-06-07 23:10:03 +02003308static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003309{
Daniel Vettere2b78262013-06-07 23:10:03 +02003310 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003311
3312 if (pll == NULL)
3313 return;
3314
3315 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003316 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003317 return;
3318 }
3319
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003320 if (--pll->refcount == 0) {
3321 WARN_ON(pll->on);
3322 WARN_ON(pll->active);
3323 }
3324
Daniel Vettera43f6e02013-06-07 23:10:32 +02003325 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003326}
3327
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003328static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003329{
Daniel Vettere2b78262013-06-07 23:10:03 +02003330 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3331 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3332 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003333
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003334 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003335 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3336 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003337 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003338 }
3339
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003340 if (HAS_PCH_IBX(dev_priv->dev)) {
3341 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003342 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003343 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003344
Daniel Vetter46edb022013-06-05 13:34:12 +02003345 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3346 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003347
3348 goto found;
3349 }
3350
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003351 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3352 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003353
3354 /* Only want to check enabled timings first */
3355 if (pll->refcount == 0)
3356 continue;
3357
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003358 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3359 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003360 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003361 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003362 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003363
3364 goto found;
3365 }
3366 }
3367
3368 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003369 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3370 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003371 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003372 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3373 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003374 goto found;
3375 }
3376 }
3377
3378 return NULL;
3379
3380found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003381 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003382 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3383 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003384
Daniel Vettercdbd2312013-06-05 13:34:03 +02003385 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003386 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3387 sizeof(pll->hw_state));
3388
Daniel Vetter46edb022013-06-05 13:34:12 +02003389 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003390 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003391 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003392
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003393 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003394 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003395 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003396
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003397 return pll;
3398}
3399
Daniel Vettera1520312013-05-03 11:49:50 +02003400static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003401{
3402 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003403 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003404 u32 temp;
3405
3406 temp = I915_READ(dslreg);
3407 udelay(500);
3408 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003409 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003410 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003411 }
3412}
3413
Jesse Barnesb074cec2013-04-25 12:55:02 -07003414static void ironlake_pfit_enable(struct intel_crtc *crtc)
3415{
3416 struct drm_device *dev = crtc->base.dev;
3417 struct drm_i915_private *dev_priv = dev->dev_private;
3418 int pipe = crtc->pipe;
3419
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003420 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003421 /* Force use of hard-coded filter coefficients
3422 * as some pre-programmed values are broken,
3423 * e.g. x201.
3424 */
3425 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3426 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3427 PF_PIPE_SEL_IVB(pipe));
3428 else
3429 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3430 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3431 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003432 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003433}
3434
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003435static void intel_enable_planes(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3439 struct intel_plane *intel_plane;
3440
3441 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3442 if (intel_plane->pipe == pipe)
3443 intel_plane_restore(&intel_plane->base);
3444}
3445
3446static void intel_disable_planes(struct drm_crtc *crtc)
3447{
3448 struct drm_device *dev = crtc->dev;
3449 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3450 struct intel_plane *intel_plane;
3451
3452 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3453 if (intel_plane->pipe == pipe)
3454 intel_plane_disable(&intel_plane->base);
3455}
3456
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003457void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003458{
3459 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3460
3461 if (!crtc->config.ips_enabled)
3462 return;
3463
3464 /* We can only enable IPS after we enable a plane and wait for a vblank.
3465 * We guarantee that the plane is enabled by calling intel_enable_ips
3466 * only after intel_enable_plane. And intel_enable_plane already waits
3467 * for a vblank, so all we need to do here is to enable the IPS bit. */
3468 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003469 if (IS_BROADWELL(crtc->base.dev)) {
3470 mutex_lock(&dev_priv->rps.hw_lock);
3471 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3472 mutex_unlock(&dev_priv->rps.hw_lock);
3473 /* Quoting Art Runyan: "its not safe to expect any particular
3474 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003475 * mailbox." Moreover, the mailbox may return a bogus state,
3476 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003477 */
3478 } else {
3479 I915_WRITE(IPS_CTL, IPS_ENABLE);
3480 /* The bit only becomes 1 in the next vblank, so this wait here
3481 * is essentially intel_wait_for_vblank. If we don't have this
3482 * and don't wait for vblanks until the end of crtc_enable, then
3483 * the HW state readout code will complain that the expected
3484 * IPS_CTL value is not the one we read. */
3485 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3486 DRM_ERROR("Timed out waiting for IPS enable\n");
3487 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003488}
3489
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003490void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003491{
3492 struct drm_device *dev = crtc->base.dev;
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494
3495 if (!crtc->config.ips_enabled)
3496 return;
3497
3498 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003499 if (IS_BROADWELL(crtc->base.dev)) {
3500 mutex_lock(&dev_priv->rps.hw_lock);
3501 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3502 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003503 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003504 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003505 POSTING_READ(IPS_CTL);
3506 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003507
3508 /* We need to wait for a vblank before we can disable the plane. */
3509 intel_wait_for_vblank(dev, crtc->pipe);
3510}
3511
3512/** Loads the palette/gamma unit for the CRTC with the prepared values */
3513static void intel_crtc_load_lut(struct drm_crtc *crtc)
3514{
3515 struct drm_device *dev = crtc->dev;
3516 struct drm_i915_private *dev_priv = dev->dev_private;
3517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3518 enum pipe pipe = intel_crtc->pipe;
3519 int palreg = PALETTE(pipe);
3520 int i;
3521 bool reenable_ips = false;
3522
3523 /* The clocks have to be on to load the palette. */
3524 if (!crtc->enabled || !intel_crtc->active)
3525 return;
3526
3527 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3528 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3529 assert_dsi_pll_enabled(dev_priv);
3530 else
3531 assert_pll_enabled(dev_priv, pipe);
3532 }
3533
3534 /* use legacy palette for Ironlake */
3535 if (HAS_PCH_SPLIT(dev))
3536 palreg = LGC_PALETTE(pipe);
3537
3538 /* Workaround : Do not read or write the pipe palette/gamma data while
3539 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3540 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003541 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003542 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3543 GAMMA_MODE_MODE_SPLIT)) {
3544 hsw_disable_ips(intel_crtc);
3545 reenable_ips = true;
3546 }
3547
3548 for (i = 0; i < 256; i++) {
3549 I915_WRITE(palreg + 4 * i,
3550 (intel_crtc->lut_r[i] << 16) |
3551 (intel_crtc->lut_g[i] << 8) |
3552 intel_crtc->lut_b[i]);
3553 }
3554
3555 if (reenable_ips)
3556 hsw_enable_ips(intel_crtc);
3557}
3558
Jesse Barnesf67a5592011-01-05 10:31:48 -08003559static void ironlake_crtc_enable(struct drm_crtc *crtc)
3560{
3561 struct drm_device *dev = crtc->dev;
3562 struct drm_i915_private *dev_priv = dev->dev_private;
3563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003564 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003565 int pipe = intel_crtc->pipe;
3566 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003567
Daniel Vetter08a48462012-07-02 11:43:47 +02003568 WARN_ON(!crtc->enabled);
3569
Jesse Barnesf67a5592011-01-05 10:31:48 -08003570 if (intel_crtc->active)
3571 return;
3572
3573 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003574
3575 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3576 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3577
Daniel Vetterf6736a12013-06-05 13:34:30 +02003578 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003579 if (encoder->pre_enable)
3580 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003581
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003582 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003583 /* Note: FDI PLL enabling _must_ be done before we enable the
3584 * cpu pipes, hence this is separate from all the other fdi/pch
3585 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003586 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003587 } else {
3588 assert_fdi_tx_disabled(dev_priv, pipe);
3589 assert_fdi_rx_disabled(dev_priv, pipe);
3590 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003591
Jesse Barnesb074cec2013-04-25 12:55:02 -07003592 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003593
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003594 /*
3595 * On ILK+ LUT must be loaded before the pipe is running but with
3596 * clocks enabled
3597 */
3598 intel_crtc_load_lut(crtc);
3599
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003600 intel_update_watermarks(crtc);
Paulo Zanoni30421c42014-01-17 13:51:10 -02003601 intel_enable_pipe(intel_crtc, false, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003602 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003603 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003604 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003605
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003606 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003607 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003608
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003609 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003610 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003611 mutex_unlock(&dev->struct_mutex);
3612
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003613 for_each_encoder_on_crtc(dev, crtc, encoder)
3614 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003615
3616 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003617 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003618
3619 /*
3620 * There seems to be a race in PCH platform hw (at least on some
3621 * outputs) where an enabled pipe still completes any pageflip right
3622 * away (as if the pipe is off) instead of waiting for vblank. As soon
3623 * as the first vblank happend, everything works as expected. Hence just
3624 * wait for one vblank before returning to avoid strange things
3625 * happening.
3626 */
3627 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003628}
3629
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003630/* IPS only exists on ULT machines and is tied to pipe A. */
3631static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3632{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003633 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003634}
3635
Ville Syrjälädda9a662013-09-19 17:00:37 -03003636static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3637{
3638 struct drm_device *dev = crtc->dev;
3639 struct drm_i915_private *dev_priv = dev->dev_private;
3640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3641 int pipe = intel_crtc->pipe;
3642 int plane = intel_crtc->plane;
3643
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003644 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003645 intel_enable_planes(crtc);
3646 intel_crtc_update_cursor(crtc, true);
3647
3648 hsw_enable_ips(intel_crtc);
3649
3650 mutex_lock(&dev->struct_mutex);
3651 intel_update_fbc(dev);
3652 mutex_unlock(&dev->struct_mutex);
3653}
3654
3655static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3656{
3657 struct drm_device *dev = crtc->dev;
3658 struct drm_i915_private *dev_priv = dev->dev_private;
3659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3660 int pipe = intel_crtc->pipe;
3661 int plane = intel_crtc->plane;
3662
3663 intel_crtc_wait_for_pending_flips(crtc);
3664 drm_vblank_off(dev, pipe);
3665
3666 /* FBC must be disabled before disabling the plane on HSW. */
3667 if (dev_priv->fbc.plane == plane)
3668 intel_disable_fbc(dev);
3669
3670 hsw_disable_ips(intel_crtc);
3671
3672 intel_crtc_update_cursor(crtc, false);
3673 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003674 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003675}
3676
Paulo Zanonie4916942013-09-20 16:21:19 -03003677/*
3678 * This implements the workaround described in the "notes" section of the mode
3679 * set sequence documentation. When going from no pipes or single pipe to
3680 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3681 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3682 */
3683static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3684{
3685 struct drm_device *dev = crtc->base.dev;
3686 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3687
3688 /* We want to get the other_active_crtc only if there's only 1 other
3689 * active crtc. */
3690 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3691 if (!crtc_it->active || crtc_it == crtc)
3692 continue;
3693
3694 if (other_active_crtc)
3695 return;
3696
3697 other_active_crtc = crtc_it;
3698 }
3699 if (!other_active_crtc)
3700 return;
3701
3702 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3703 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3704}
3705
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003706static void haswell_crtc_enable(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3711 struct intel_encoder *encoder;
3712 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003713
3714 WARN_ON(!crtc->enabled);
3715
3716 if (intel_crtc->active)
3717 return;
3718
3719 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003720
3721 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3722 if (intel_crtc->config.has_pch_encoder)
3723 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3724
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003725 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003726 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003727
3728 for_each_encoder_on_crtc(dev, crtc, encoder)
3729 if (encoder->pre_enable)
3730 encoder->pre_enable(encoder);
3731
Paulo Zanoni1f544382012-10-24 11:32:00 -02003732 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003733
Jesse Barnesb074cec2013-04-25 12:55:02 -07003734 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003735
3736 /*
3737 * On ILK+ LUT must be loaded before the pipe is running but with
3738 * clocks enabled
3739 */
3740 intel_crtc_load_lut(crtc);
3741
Paulo Zanoni1f544382012-10-24 11:32:00 -02003742 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003743 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003744
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003745 intel_update_watermarks(crtc);
Paulo Zanoni30421c42014-01-17 13:51:10 -02003746 intel_enable_pipe(intel_crtc, false, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003747
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003748 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003749 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003750
Jani Nikula8807e552013-08-30 19:40:32 +03003751 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003752 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003753 intel_opregion_notify_encoder(encoder, true);
3754 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003755
Paulo Zanonie4916942013-09-20 16:21:19 -03003756 /* If we change the relative order between pipe/planes enabling, we need
3757 * to change the workaround. */
3758 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003759 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003760}
3761
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003762static void ironlake_pfit_disable(struct intel_crtc *crtc)
3763{
3764 struct drm_device *dev = crtc->base.dev;
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 int pipe = crtc->pipe;
3767
3768 /* To avoid upsetting the power well on haswell only disable the pfit if
3769 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003770 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003771 I915_WRITE(PF_CTL(pipe), 0);
3772 I915_WRITE(PF_WIN_POS(pipe), 0);
3773 I915_WRITE(PF_WIN_SZ(pipe), 0);
3774 }
3775}
3776
Jesse Barnes6be4a602010-09-10 10:26:01 -07003777static void ironlake_crtc_disable(struct drm_crtc *crtc)
3778{
3779 struct drm_device *dev = crtc->dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
3781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003782 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003783 int pipe = intel_crtc->pipe;
3784 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003785 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003786
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003787
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003788 if (!intel_crtc->active)
3789 return;
3790
Daniel Vetterea9d7582012-07-10 10:42:52 +02003791 for_each_encoder_on_crtc(dev, crtc, encoder)
3792 encoder->disable(encoder);
3793
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003794 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003795 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003796
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003797 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003798 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003799
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003800 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003801 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003802 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003803
Daniel Vetterd925c592013-06-05 13:34:04 +02003804 if (intel_crtc->config.has_pch_encoder)
3805 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3806
Jesse Barnesb24e7172011-01-04 15:09:30 -08003807 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003808
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003809 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003810
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003811 for_each_encoder_on_crtc(dev, crtc, encoder)
3812 if (encoder->post_disable)
3813 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003814
Daniel Vetterd925c592013-06-05 13:34:04 +02003815 if (intel_crtc->config.has_pch_encoder) {
3816 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003817
Daniel Vetterd925c592013-06-05 13:34:04 +02003818 ironlake_disable_pch_transcoder(dev_priv, pipe);
3819 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003820
Daniel Vetterd925c592013-06-05 13:34:04 +02003821 if (HAS_PCH_CPT(dev)) {
3822 /* disable TRANS_DP_CTL */
3823 reg = TRANS_DP_CTL(pipe);
3824 temp = I915_READ(reg);
3825 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3826 TRANS_DP_PORT_SEL_MASK);
3827 temp |= TRANS_DP_PORT_SEL_NONE;
3828 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003829
Daniel Vetterd925c592013-06-05 13:34:04 +02003830 /* disable DPLL_SEL */
3831 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003832 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003833 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003834 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003835
3836 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003837 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003838
3839 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003840 }
3841
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003842 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003843 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003844
3845 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003846 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003847 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003848}
3849
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003850static void haswell_crtc_disable(struct drm_crtc *crtc)
3851{
3852 struct drm_device *dev = crtc->dev;
3853 struct drm_i915_private *dev_priv = dev->dev_private;
3854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3855 struct intel_encoder *encoder;
3856 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003857 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003858
3859 if (!intel_crtc->active)
3860 return;
3861
Ville Syrjälädda9a662013-09-19 17:00:37 -03003862 haswell_crtc_disable_planes(crtc);
3863
Jani Nikula8807e552013-08-30 19:40:32 +03003864 for_each_encoder_on_crtc(dev, crtc, encoder) {
3865 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003866 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003867 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003868
Paulo Zanoni86642812013-04-12 17:57:57 -03003869 if (intel_crtc->config.has_pch_encoder)
3870 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003871 intel_disable_pipe(dev_priv, pipe);
3872
Paulo Zanoniad80a812012-10-24 16:06:19 -02003873 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003874
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003875 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003876
Paulo Zanoni1f544382012-10-24 11:32:00 -02003877 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003878
3879 for_each_encoder_on_crtc(dev, crtc, encoder)
3880 if (encoder->post_disable)
3881 encoder->post_disable(encoder);
3882
Daniel Vetter88adfff2013-03-28 10:42:01 +01003883 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003884 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003885 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003886 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003887 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003888
3889 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003890 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003891
3892 mutex_lock(&dev->struct_mutex);
3893 intel_update_fbc(dev);
3894 mutex_unlock(&dev->struct_mutex);
3895}
3896
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003897static void ironlake_crtc_off(struct drm_crtc *crtc)
3898{
3899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003900 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003901}
3902
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003903static void haswell_crtc_off(struct drm_crtc *crtc)
3904{
3905 intel_ddi_put_crtc_pll(crtc);
3906}
3907
Daniel Vetter02e792f2009-09-15 22:57:34 +02003908static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3909{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003910 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003911 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003912 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003913
Chris Wilson23f09ce2010-08-12 13:53:37 +01003914 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003915 dev_priv->mm.interruptible = false;
3916 (void) intel_overlay_switch_off(intel_crtc->overlay);
3917 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003918 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003919 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003920
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003921 /* Let userspace switch the overlay on again. In most cases userspace
3922 * has to recompute where to put it anyway.
3923 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003924}
3925
Egbert Eich61bc95c2013-03-04 09:24:38 -05003926/**
3927 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3928 * cursor plane briefly if not already running after enabling the display
3929 * plane.
3930 * This workaround avoids occasional blank screens when self refresh is
3931 * enabled.
3932 */
3933static void
3934g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3935{
3936 u32 cntl = I915_READ(CURCNTR(pipe));
3937
3938 if ((cntl & CURSOR_MODE) == 0) {
3939 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3940
3941 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3942 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3943 intel_wait_for_vblank(dev_priv->dev, pipe);
3944 I915_WRITE(CURCNTR(pipe), cntl);
3945 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3946 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3947 }
3948}
3949
Jesse Barnes2dd24552013-04-25 12:55:01 -07003950static void i9xx_pfit_enable(struct intel_crtc *crtc)
3951{
3952 struct drm_device *dev = crtc->base.dev;
3953 struct drm_i915_private *dev_priv = dev->dev_private;
3954 struct intel_crtc_config *pipe_config = &crtc->config;
3955
Daniel Vetter328d8e82013-05-08 10:36:31 +02003956 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003957 return;
3958
Daniel Vetterc0b03412013-05-28 12:05:54 +02003959 /*
3960 * The panel fitter should only be adjusted whilst the pipe is disabled,
3961 * according to register description and PRM.
3962 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003963 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3964 assert_pipe_disabled(dev_priv, crtc->pipe);
3965
Jesse Barnesb074cec2013-04-25 12:55:02 -07003966 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3967 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003968
3969 /* Border color in case we don't scale up to the full screen. Black by
3970 * default, change to something else for debugging. */
3971 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003972}
3973
Jesse Barnes586f49d2013-11-04 16:06:59 -08003974int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003975{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003976 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003977
Jesse Barnes586f49d2013-11-04 16:06:59 -08003978 /* Obtain SKU information */
3979 mutex_lock(&dev_priv->dpio_lock);
3980 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3981 CCK_FUSE_HPLL_FREQ_MASK;
3982 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003983
Jesse Barnes586f49d2013-11-04 16:06:59 -08003984 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003985}
3986
3987/* Adjust CDclk dividers to allow high res or save power if possible */
3988static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3989{
3990 struct drm_i915_private *dev_priv = dev->dev_private;
3991 u32 val, cmd;
3992
3993 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3994 cmd = 2;
3995 else if (cdclk == 266)
3996 cmd = 1;
3997 else
3998 cmd = 0;
3999
4000 mutex_lock(&dev_priv->rps.hw_lock);
4001 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4002 val &= ~DSPFREQGUAR_MASK;
4003 val |= (cmd << DSPFREQGUAR_SHIFT);
4004 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4005 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4006 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4007 50)) {
4008 DRM_ERROR("timed out waiting for CDclk change\n");
4009 }
4010 mutex_unlock(&dev_priv->rps.hw_lock);
4011
4012 if (cdclk == 400) {
4013 u32 divider, vco;
4014
4015 vco = valleyview_get_vco(dev_priv);
4016 divider = ((vco << 1) / cdclk) - 1;
4017
4018 mutex_lock(&dev_priv->dpio_lock);
4019 /* adjust cdclk divider */
4020 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4021 val &= ~0xf;
4022 val |= divider;
4023 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4024 mutex_unlock(&dev_priv->dpio_lock);
4025 }
4026
4027 mutex_lock(&dev_priv->dpio_lock);
4028 /* adjust self-refresh exit latency value */
4029 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4030 val &= ~0x7f;
4031
4032 /*
4033 * For high bandwidth configs, we set a higher latency in the bunit
4034 * so that the core display fetch happens in time to avoid underruns.
4035 */
4036 if (cdclk == 400)
4037 val |= 4500 / 250; /* 4.5 usec */
4038 else
4039 val |= 3000 / 250; /* 3.0 usec */
4040 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4041 mutex_unlock(&dev_priv->dpio_lock);
4042
4043 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4044 intel_i2c_reset(dev);
4045}
4046
4047static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4048{
4049 int cur_cdclk, vco;
4050 int divider;
4051
4052 vco = valleyview_get_vco(dev_priv);
4053
4054 mutex_lock(&dev_priv->dpio_lock);
4055 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4056 mutex_unlock(&dev_priv->dpio_lock);
4057
4058 divider &= 0xf;
4059
4060 cur_cdclk = (vco << 1) / (divider + 1);
4061
4062 return cur_cdclk;
4063}
4064
4065static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4066 int max_pixclk)
4067{
4068 int cur_cdclk;
4069
4070 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4071
4072 /*
4073 * Really only a few cases to deal with, as only 4 CDclks are supported:
4074 * 200MHz
4075 * 267MHz
4076 * 320MHz
4077 * 400MHz
4078 * So we check to see whether we're above 90% of the lower bin and
4079 * adjust if needed.
4080 */
4081 if (max_pixclk > 288000) {
4082 return 400;
4083 } else if (max_pixclk > 240000) {
4084 return 320;
4085 } else
4086 return 266;
4087 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4088}
4089
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004090/* compute the max pixel clock for new configuration */
4091static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004092{
4093 struct drm_device *dev = dev_priv->dev;
4094 struct intel_crtc *intel_crtc;
4095 int max_pixclk = 0;
4096
4097 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4098 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004099 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004100 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004101 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004102 }
4103
4104 return max_pixclk;
4105}
4106
4107static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004108 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004109{
4110 struct drm_i915_private *dev_priv = dev->dev_private;
4111 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004112 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004113 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4114
4115 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4116 return;
4117
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004118 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004119 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4120 base.head)
4121 if (intel_crtc->base.enabled)
4122 *prepare_pipes |= (1 << intel_crtc->pipe);
4123}
4124
4125static void valleyview_modeset_global_resources(struct drm_device *dev)
4126{
4127 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004128 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004129 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4130 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4131
4132 if (req_cdclk != cur_cdclk)
4133 valleyview_set_cdclk(dev, req_cdclk);
4134}
4135
Jesse Barnes89b667f2013-04-18 14:51:36 -07004136static void valleyview_crtc_enable(struct drm_crtc *crtc)
4137{
4138 struct drm_device *dev = crtc->dev;
4139 struct drm_i915_private *dev_priv = dev->dev_private;
4140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4141 struct intel_encoder *encoder;
4142 int pipe = intel_crtc->pipe;
4143 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004144 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004145
4146 WARN_ON(!crtc->enabled);
4147
4148 if (intel_crtc->active)
4149 return;
4150
4151 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004152
Jesse Barnes89b667f2013-04-18 14:51:36 -07004153 for_each_encoder_on_crtc(dev, crtc, encoder)
4154 if (encoder->pre_pll_enable)
4155 encoder->pre_pll_enable(encoder);
4156
Jani Nikula23538ef2013-08-27 15:12:22 +03004157 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4158
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004159 if (!is_dsi)
4160 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004161
4162 for_each_encoder_on_crtc(dev, crtc, encoder)
4163 if (encoder->pre_enable)
4164 encoder->pre_enable(encoder);
4165
Jesse Barnes2dd24552013-04-25 12:55:01 -07004166 i9xx_pfit_enable(intel_crtc);
4167
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004168 intel_crtc_load_lut(crtc);
4169
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004170 intel_update_watermarks(crtc);
Paulo Zanoni30421c42014-01-17 13:51:10 -02004171 intel_enable_pipe(intel_crtc, is_dsi, true);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004172 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004173 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004174 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004175 intel_crtc_update_cursor(crtc, true);
4176
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004177 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004178
4179 for_each_encoder_on_crtc(dev, crtc, encoder)
4180 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004181}
4182
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004183static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004184{
4185 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004186 struct drm_i915_private *dev_priv = dev->dev_private;
4187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004188 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004189 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004190 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004191
Daniel Vetter08a48462012-07-02 11:43:47 +02004192 WARN_ON(!crtc->enabled);
4193
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004194 if (intel_crtc->active)
4195 return;
4196
4197 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004198
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004199 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004200 if (encoder->pre_enable)
4201 encoder->pre_enable(encoder);
4202
Daniel Vetterf6736a12013-06-05 13:34:30 +02004203 i9xx_enable_pll(intel_crtc);
4204
Jesse Barnes2dd24552013-04-25 12:55:01 -07004205 i9xx_pfit_enable(intel_crtc);
4206
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004207 intel_crtc_load_lut(crtc);
4208
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004209 intel_update_watermarks(crtc);
Paulo Zanoni30421c42014-01-17 13:51:10 -02004210 intel_enable_pipe(intel_crtc, false, true);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004211 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004212 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004213 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004214 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004215 if (IS_G4X(dev))
4216 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004217 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004218
4219 /* Give the overlay scaler a chance to enable if it's on this pipe */
4220 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004221
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004222 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004223
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004224 for_each_encoder_on_crtc(dev, crtc, encoder)
4225 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004226}
4227
Daniel Vetter87476d62013-04-11 16:29:06 +02004228static void i9xx_pfit_disable(struct intel_crtc *crtc)
4229{
4230 struct drm_device *dev = crtc->base.dev;
4231 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004232
4233 if (!crtc->config.gmch_pfit.control)
4234 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004235
4236 assert_pipe_disabled(dev_priv, crtc->pipe);
4237
Daniel Vetter328d8e82013-05-08 10:36:31 +02004238 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4239 I915_READ(PFIT_CONTROL));
4240 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004241}
4242
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004243static void i9xx_crtc_disable(struct drm_crtc *crtc)
4244{
4245 struct drm_device *dev = crtc->dev;
4246 struct drm_i915_private *dev_priv = dev->dev_private;
4247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004248 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004249 int pipe = intel_crtc->pipe;
4250 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004251
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004252 if (!intel_crtc->active)
4253 return;
4254
Daniel Vetterea9d7582012-07-10 10:42:52 +02004255 for_each_encoder_on_crtc(dev, crtc, encoder)
4256 encoder->disable(encoder);
4257
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004258 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004259 intel_crtc_wait_for_pending_flips(crtc);
4260 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004261
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004262 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004263 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004264
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004265 intel_crtc_dpms_overlay(intel_crtc, false);
4266 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004267 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004268 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004269
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004270 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004271 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004272
Daniel Vetter87476d62013-04-11 16:29:06 +02004273 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004274
Jesse Barnes89b667f2013-04-18 14:51:36 -07004275 for_each_encoder_on_crtc(dev, crtc, encoder)
4276 if (encoder->post_disable)
4277 encoder->post_disable(encoder);
4278
Jesse Barnesf6071162013-10-01 10:41:38 -07004279 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4280 vlv_disable_pll(dev_priv, pipe);
4281 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004282 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004283
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004284 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004285 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004286
Chris Wilson6b383a72010-09-13 13:54:26 +01004287 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004288}
4289
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004290static void i9xx_crtc_off(struct drm_crtc *crtc)
4291{
4292}
4293
Daniel Vetter976f8a22012-07-08 22:34:21 +02004294static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4295 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004296{
4297 struct drm_device *dev = crtc->dev;
4298 struct drm_i915_master_private *master_priv;
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4300 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004301
4302 if (!dev->primary->master)
4303 return;
4304
4305 master_priv = dev->primary->master->driver_priv;
4306 if (!master_priv->sarea_priv)
4307 return;
4308
Jesse Barnes79e53942008-11-07 14:24:08 -08004309 switch (pipe) {
4310 case 0:
4311 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4312 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4313 break;
4314 case 1:
4315 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4316 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4317 break;
4318 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004319 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004320 break;
4321 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004322}
4323
Daniel Vetter976f8a22012-07-08 22:34:21 +02004324/**
4325 * Sets the power management mode of the pipe and plane.
4326 */
4327void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004328{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004329 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004330 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004331 struct intel_encoder *intel_encoder;
4332 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004333
Daniel Vetter976f8a22012-07-08 22:34:21 +02004334 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4335 enable |= intel_encoder->connectors_active;
4336
4337 if (enable)
4338 dev_priv->display.crtc_enable(crtc);
4339 else
4340 dev_priv->display.crtc_disable(crtc);
4341
4342 intel_crtc_update_sarea(crtc, enable);
4343}
4344
Daniel Vetter976f8a22012-07-08 22:34:21 +02004345static void intel_crtc_disable(struct drm_crtc *crtc)
4346{
4347 struct drm_device *dev = crtc->dev;
4348 struct drm_connector *connector;
4349 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004351
4352 /* crtc should still be enabled when we disable it. */
4353 WARN_ON(!crtc->enabled);
4354
4355 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004356 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004357 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004358 dev_priv->display.off(crtc);
4359
Chris Wilson931872f2012-01-16 23:01:13 +00004360 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004361 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004362 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004363
4364 if (crtc->fb) {
4365 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004366 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004367 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004368 crtc->fb = NULL;
4369 }
4370
4371 /* Update computed state. */
4372 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4373 if (!connector->encoder || !connector->encoder->crtc)
4374 continue;
4375
4376 if (connector->encoder->crtc != crtc)
4377 continue;
4378
4379 connector->dpms = DRM_MODE_DPMS_OFF;
4380 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004381 }
4382}
4383
Chris Wilsonea5b2132010-08-04 13:50:23 +01004384void intel_encoder_destroy(struct drm_encoder *encoder)
4385{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004386 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004387
Chris Wilsonea5b2132010-08-04 13:50:23 +01004388 drm_encoder_cleanup(encoder);
4389 kfree(intel_encoder);
4390}
4391
Damien Lespiau92373292013-08-08 22:28:57 +01004392/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004393 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4394 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004395static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004396{
4397 if (mode == DRM_MODE_DPMS_ON) {
4398 encoder->connectors_active = true;
4399
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004400 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004401 } else {
4402 encoder->connectors_active = false;
4403
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004404 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004405 }
4406}
4407
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004408/* Cross check the actual hw state with our own modeset state tracking (and it's
4409 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004410static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004411{
4412 if (connector->get_hw_state(connector)) {
4413 struct intel_encoder *encoder = connector->encoder;
4414 struct drm_crtc *crtc;
4415 bool encoder_enabled;
4416 enum pipe pipe;
4417
4418 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4419 connector->base.base.id,
4420 drm_get_connector_name(&connector->base));
4421
4422 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4423 "wrong connector dpms state\n");
4424 WARN(connector->base.encoder != &encoder->base,
4425 "active connector not linked to encoder\n");
4426 WARN(!encoder->connectors_active,
4427 "encoder->connectors_active not set\n");
4428
4429 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4430 WARN(!encoder_enabled, "encoder not enabled\n");
4431 if (WARN_ON(!encoder->base.crtc))
4432 return;
4433
4434 crtc = encoder->base.crtc;
4435
4436 WARN(!crtc->enabled, "crtc not enabled\n");
4437 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4438 WARN(pipe != to_intel_crtc(crtc)->pipe,
4439 "encoder active on the wrong pipe\n");
4440 }
4441}
4442
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004443/* Even simpler default implementation, if there's really no special case to
4444 * consider. */
4445void intel_connector_dpms(struct drm_connector *connector, int mode)
4446{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004447 /* All the simple cases only support two dpms states. */
4448 if (mode != DRM_MODE_DPMS_ON)
4449 mode = DRM_MODE_DPMS_OFF;
4450
4451 if (mode == connector->dpms)
4452 return;
4453
4454 connector->dpms = mode;
4455
4456 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004457 if (connector->encoder)
4458 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004459
Daniel Vetterb9805142012-08-31 17:37:33 +02004460 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004461}
4462
Daniel Vetterf0947c32012-07-02 13:10:34 +02004463/* Simple connector->get_hw_state implementation for encoders that support only
4464 * one connector and no cloning and hence the encoder state determines the state
4465 * of the connector. */
4466bool intel_connector_get_hw_state(struct intel_connector *connector)
4467{
Daniel Vetter24929352012-07-02 20:28:59 +02004468 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004469 struct intel_encoder *encoder = connector->encoder;
4470
4471 return encoder->get_hw_state(encoder, &pipe);
4472}
4473
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004474static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4475 struct intel_crtc_config *pipe_config)
4476{
4477 struct drm_i915_private *dev_priv = dev->dev_private;
4478 struct intel_crtc *pipe_B_crtc =
4479 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4480
4481 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4482 pipe_name(pipe), pipe_config->fdi_lanes);
4483 if (pipe_config->fdi_lanes > 4) {
4484 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4485 pipe_name(pipe), pipe_config->fdi_lanes);
4486 return false;
4487 }
4488
Paulo Zanonibafb6552013-11-02 21:07:44 -07004489 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004490 if (pipe_config->fdi_lanes > 2) {
4491 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4492 pipe_config->fdi_lanes);
4493 return false;
4494 } else {
4495 return true;
4496 }
4497 }
4498
4499 if (INTEL_INFO(dev)->num_pipes == 2)
4500 return true;
4501
4502 /* Ivybridge 3 pipe is really complicated */
4503 switch (pipe) {
4504 case PIPE_A:
4505 return true;
4506 case PIPE_B:
4507 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4508 pipe_config->fdi_lanes > 2) {
4509 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4510 pipe_name(pipe), pipe_config->fdi_lanes);
4511 return false;
4512 }
4513 return true;
4514 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004515 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004516 pipe_B_crtc->config.fdi_lanes <= 2) {
4517 if (pipe_config->fdi_lanes > 2) {
4518 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4519 pipe_name(pipe), pipe_config->fdi_lanes);
4520 return false;
4521 }
4522 } else {
4523 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4524 return false;
4525 }
4526 return true;
4527 default:
4528 BUG();
4529 }
4530}
4531
Daniel Vettere29c22c2013-02-21 00:00:16 +01004532#define RETRY 1
4533static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4534 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004535{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004536 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004537 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004538 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004539 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004540
Daniel Vettere29c22c2013-02-21 00:00:16 +01004541retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004542 /* FDI is a binary signal running at ~2.7GHz, encoding
4543 * each output octet as 10 bits. The actual frequency
4544 * is stored as a divider into a 100MHz clock, and the
4545 * mode pixel clock is stored in units of 1KHz.
4546 * Hence the bw of each lane in terms of the mode signal
4547 * is:
4548 */
4549 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4550
Damien Lespiau241bfc32013-09-25 16:45:37 +01004551 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004552
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004553 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004554 pipe_config->pipe_bpp);
4555
4556 pipe_config->fdi_lanes = lane;
4557
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004558 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004559 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004560
Daniel Vettere29c22c2013-02-21 00:00:16 +01004561 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4562 intel_crtc->pipe, pipe_config);
4563 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4564 pipe_config->pipe_bpp -= 2*3;
4565 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4566 pipe_config->pipe_bpp);
4567 needs_recompute = true;
4568 pipe_config->bw_constrained = true;
4569
4570 goto retry;
4571 }
4572
4573 if (needs_recompute)
4574 return RETRY;
4575
4576 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004577}
4578
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004579static void hsw_compute_ips_config(struct intel_crtc *crtc,
4580 struct intel_crtc_config *pipe_config)
4581{
Jani Nikulad330a952014-01-21 11:24:25 +02004582 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004583 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004584 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004585}
4586
Daniel Vettera43f6e02013-06-07 23:10:32 +02004587static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004588 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004589{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004590 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004591 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004592
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004593 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004594 if (INTEL_INFO(dev)->gen < 4) {
4595 struct drm_i915_private *dev_priv = dev->dev_private;
4596 int clock_limit =
4597 dev_priv->display.get_display_clock_speed(dev);
4598
4599 /*
4600 * Enable pixel doubling when the dot clock
4601 * is > 90% of the (display) core speed.
4602 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004603 * GDG double wide on either pipe,
4604 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004605 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004606 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004607 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004608 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004609 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004610 }
4611
Damien Lespiau241bfc32013-09-25 16:45:37 +01004612 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004613 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004614 }
Chris Wilson89749352010-09-12 18:25:19 +01004615
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004616 /*
4617 * Pipe horizontal size must be even in:
4618 * - DVO ganged mode
4619 * - LVDS dual channel mode
4620 * - Double wide pipe
4621 */
4622 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4623 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4624 pipe_config->pipe_src_w &= ~1;
4625
Damien Lespiau8693a822013-05-03 18:48:11 +01004626 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4627 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004628 */
4629 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4630 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004631 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004632
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004633 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004634 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004635 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004636 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4637 * for lvds. */
4638 pipe_config->pipe_bpp = 8*3;
4639 }
4640
Damien Lespiauf5adf942013-06-24 18:29:34 +01004641 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004642 hsw_compute_ips_config(crtc, pipe_config);
4643
4644 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4645 * clock survives for now. */
4646 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4647 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004648
Daniel Vetter877d48d2013-04-19 11:24:43 +02004649 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004650 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004651
Daniel Vettere29c22c2013-02-21 00:00:16 +01004652 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004653}
4654
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004655static int valleyview_get_display_clock_speed(struct drm_device *dev)
4656{
4657 return 400000; /* FIXME */
4658}
4659
Jesse Barnese70236a2009-09-21 10:42:27 -07004660static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004661{
Jesse Barnese70236a2009-09-21 10:42:27 -07004662 return 400000;
4663}
Jesse Barnes79e53942008-11-07 14:24:08 -08004664
Jesse Barnese70236a2009-09-21 10:42:27 -07004665static int i915_get_display_clock_speed(struct drm_device *dev)
4666{
4667 return 333000;
4668}
Jesse Barnes79e53942008-11-07 14:24:08 -08004669
Jesse Barnese70236a2009-09-21 10:42:27 -07004670static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4671{
4672 return 200000;
4673}
Jesse Barnes79e53942008-11-07 14:24:08 -08004674
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004675static int pnv_get_display_clock_speed(struct drm_device *dev)
4676{
4677 u16 gcfgc = 0;
4678
4679 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4680
4681 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4682 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4683 return 267000;
4684 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4685 return 333000;
4686 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4687 return 444000;
4688 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4689 return 200000;
4690 default:
4691 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4692 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4693 return 133000;
4694 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4695 return 167000;
4696 }
4697}
4698
Jesse Barnese70236a2009-09-21 10:42:27 -07004699static int i915gm_get_display_clock_speed(struct drm_device *dev)
4700{
4701 u16 gcfgc = 0;
4702
4703 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4704
4705 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004706 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004707 else {
4708 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4709 case GC_DISPLAY_CLOCK_333_MHZ:
4710 return 333000;
4711 default:
4712 case GC_DISPLAY_CLOCK_190_200_MHZ:
4713 return 190000;
4714 }
4715 }
4716}
Jesse Barnes79e53942008-11-07 14:24:08 -08004717
Jesse Barnese70236a2009-09-21 10:42:27 -07004718static int i865_get_display_clock_speed(struct drm_device *dev)
4719{
4720 return 266000;
4721}
4722
4723static int i855_get_display_clock_speed(struct drm_device *dev)
4724{
4725 u16 hpllcc = 0;
4726 /* Assume that the hardware is in the high speed state. This
4727 * should be the default.
4728 */
4729 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4730 case GC_CLOCK_133_200:
4731 case GC_CLOCK_100_200:
4732 return 200000;
4733 case GC_CLOCK_166_250:
4734 return 250000;
4735 case GC_CLOCK_100_133:
4736 return 133000;
4737 }
4738
4739 /* Shouldn't happen */
4740 return 0;
4741}
4742
4743static int i830_get_display_clock_speed(struct drm_device *dev)
4744{
4745 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004746}
4747
Zhenyu Wang2c072452009-06-05 15:38:42 +08004748static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004749intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004750{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004751 while (*num > DATA_LINK_M_N_MASK ||
4752 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004753 *num >>= 1;
4754 *den >>= 1;
4755 }
4756}
4757
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004758static void compute_m_n(unsigned int m, unsigned int n,
4759 uint32_t *ret_m, uint32_t *ret_n)
4760{
4761 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4762 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4763 intel_reduce_m_n_ratio(ret_m, ret_n);
4764}
4765
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004766void
4767intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4768 int pixel_clock, int link_clock,
4769 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004770{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004771 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004772
4773 compute_m_n(bits_per_pixel * pixel_clock,
4774 link_clock * nlanes * 8,
4775 &m_n->gmch_m, &m_n->gmch_n);
4776
4777 compute_m_n(pixel_clock, link_clock,
4778 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004779}
4780
Chris Wilsona7615032011-01-12 17:04:08 +00004781static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4782{
Jani Nikulad330a952014-01-21 11:24:25 +02004783 if (i915.panel_use_ssc >= 0)
4784 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004785 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004786 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004787}
4788
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004789static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4790{
4791 struct drm_device *dev = crtc->dev;
4792 struct drm_i915_private *dev_priv = dev->dev_private;
4793 int refclk;
4794
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004795 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004796 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004797 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004798 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004799 refclk = dev_priv->vbt.lvds_ssc_freq;
4800 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004801 } else if (!IS_GEN2(dev)) {
4802 refclk = 96000;
4803 } else {
4804 refclk = 48000;
4805 }
4806
4807 return refclk;
4808}
4809
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004810static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004811{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004812 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004813}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004814
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004815static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4816{
4817 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004818}
4819
Daniel Vetterf47709a2013-03-28 10:42:02 +01004820static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004821 intel_clock_t *reduced_clock)
4822{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004823 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004824 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004825 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004826 u32 fp, fp2 = 0;
4827
4828 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004829 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004830 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004831 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004832 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004833 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004834 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004835 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004836 }
4837
4838 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004839 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004840
Daniel Vetterf47709a2013-03-28 10:42:02 +01004841 crtc->lowfreq_avail = false;
4842 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02004843 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08004844 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004845 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004846 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004847 } else {
4848 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004849 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004850 }
4851}
4852
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004853static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4854 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004855{
4856 u32 reg_val;
4857
4858 /*
4859 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4860 * and set it to a reasonable value instead.
4861 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004862 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004863 reg_val &= 0xffffff00;
4864 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004865 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004866
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004867 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004868 reg_val &= 0x8cffffff;
4869 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004870 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004871
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004872 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004873 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004874 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004875
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004876 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004877 reg_val &= 0x00ffffff;
4878 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004879 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004880}
4881
Daniel Vetterb5518422013-05-03 11:49:48 +02004882static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4883 struct intel_link_m_n *m_n)
4884{
4885 struct drm_device *dev = crtc->base.dev;
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 int pipe = crtc->pipe;
4888
Daniel Vettere3b95f12013-05-03 11:49:49 +02004889 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4890 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4891 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4892 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004893}
4894
4895static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4896 struct intel_link_m_n *m_n)
4897{
4898 struct drm_device *dev = crtc->base.dev;
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900 int pipe = crtc->pipe;
4901 enum transcoder transcoder = crtc->config.cpu_transcoder;
4902
4903 if (INTEL_INFO(dev)->gen >= 5) {
4904 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4905 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4906 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4907 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4908 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004909 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4910 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4911 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4912 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004913 }
4914}
4915
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004916static void intel_dp_set_m_n(struct intel_crtc *crtc)
4917{
4918 if (crtc->config.has_pch_encoder)
4919 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4920 else
4921 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4922}
4923
Daniel Vetterf47709a2013-03-28 10:42:02 +01004924static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004925{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004926 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004927 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004928 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004929 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004930 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004931 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004932
Daniel Vetter09153002012-12-12 14:06:44 +01004933 mutex_lock(&dev_priv->dpio_lock);
4934
Daniel Vetterf47709a2013-03-28 10:42:02 +01004935 bestn = crtc->config.dpll.n;
4936 bestm1 = crtc->config.dpll.m1;
4937 bestm2 = crtc->config.dpll.m2;
4938 bestp1 = crtc->config.dpll.p1;
4939 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004940
Jesse Barnes89b667f2013-04-18 14:51:36 -07004941 /* See eDP HDMI DPIO driver vbios notes doc */
4942
4943 /* PLL B needs special handling */
4944 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004945 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004946
4947 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004949
4950 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004951 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004952 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004954
4955 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004956 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004957
4958 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004959 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4960 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4961 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004962 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004963
4964 /*
4965 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4966 * but we don't support that).
4967 * Note: don't use the DAC post divider as it seems unstable.
4968 */
4969 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004970 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004971
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004972 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004974
Jesse Barnes89b667f2013-04-18 14:51:36 -07004975 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004976 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004977 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004978 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004980 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004981 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004983 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004984
Jesse Barnes89b667f2013-04-18 14:51:36 -07004985 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4986 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4987 /* Use SSC source */
4988 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004989 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004990 0x0df40000);
4991 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004992 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004993 0x0df70000);
4994 } else { /* HDMI or VGA */
4995 /* Use bend source */
4996 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004998 0x0df70000);
4999 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005000 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005001 0x0df40000);
5002 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005003
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005004 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005005 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5006 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5007 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5008 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005009 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005010
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005011 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005012
Imre Deake5cbfbf2014-01-09 17:08:16 +02005013 /*
5014 * Enable DPIO clock input. We should never disable the reference
5015 * clock for pipe B, since VGA hotplug / manual detection depends
5016 * on it.
5017 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5019 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005020 /* We should never disable this, set it here for state tracking */
5021 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005022 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005023 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005024 crtc->config.dpll_hw_state.dpll = dpll;
5025
Daniel Vetteref1b4602013-06-01 17:17:04 +02005026 dpll_md = (crtc->config.pixel_multiplier - 1)
5027 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005028 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5029
Daniel Vetterf47709a2013-03-28 10:42:02 +01005030 if (crtc->config.has_dp_encoder)
5031 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305032
Daniel Vetter09153002012-12-12 14:06:44 +01005033 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005034}
5035
Daniel Vetterf47709a2013-03-28 10:42:02 +01005036static void i9xx_update_pll(struct intel_crtc *crtc,
5037 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005038 int num_connectors)
5039{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005040 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005041 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005042 u32 dpll;
5043 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005044 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005045
Daniel Vetterf47709a2013-03-28 10:42:02 +01005046 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305047
Daniel Vetterf47709a2013-03-28 10:42:02 +01005048 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5049 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005050
5051 dpll = DPLL_VGA_MODE_DIS;
5052
Daniel Vetterf47709a2013-03-28 10:42:02 +01005053 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005054 dpll |= DPLLB_MODE_LVDS;
5055 else
5056 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005057
Daniel Vetteref1b4602013-06-01 17:17:04 +02005058 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005059 dpll |= (crtc->config.pixel_multiplier - 1)
5060 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005061 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005062
5063 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005064 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005065
Daniel Vetterf47709a2013-03-28 10:42:02 +01005066 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005067 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005068
5069 /* compute bitmask from p1 value */
5070 if (IS_PINEVIEW(dev))
5071 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5072 else {
5073 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5074 if (IS_G4X(dev) && reduced_clock)
5075 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5076 }
5077 switch (clock->p2) {
5078 case 5:
5079 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5080 break;
5081 case 7:
5082 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5083 break;
5084 case 10:
5085 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5086 break;
5087 case 14:
5088 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5089 break;
5090 }
5091 if (INTEL_INFO(dev)->gen >= 4)
5092 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5093
Daniel Vetter09ede542013-04-30 14:01:45 +02005094 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005095 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005096 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005097 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5098 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5099 else
5100 dpll |= PLL_REF_INPUT_DREFCLK;
5101
5102 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005103 crtc->config.dpll_hw_state.dpll = dpll;
5104
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005105 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005106 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5107 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005108 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005109 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005110
5111 if (crtc->config.has_dp_encoder)
5112 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005113}
5114
Daniel Vetterf47709a2013-03-28 10:42:02 +01005115static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005116 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005117 int num_connectors)
5118{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005119 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005120 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005121 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005122 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005123
Daniel Vetterf47709a2013-03-28 10:42:02 +01005124 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305125
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005126 dpll = DPLL_VGA_MODE_DIS;
5127
Daniel Vetterf47709a2013-03-28 10:42:02 +01005128 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005129 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5130 } else {
5131 if (clock->p1 == 2)
5132 dpll |= PLL_P1_DIVIDE_BY_TWO;
5133 else
5134 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5135 if (clock->p2 == 4)
5136 dpll |= PLL_P2_DIVIDE_BY_4;
5137 }
5138
Daniel Vetter4a33e482013-07-06 12:52:05 +02005139 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5140 dpll |= DPLL_DVO_2X_MODE;
5141
Daniel Vetterf47709a2013-03-28 10:42:02 +01005142 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005143 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5144 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5145 else
5146 dpll |= PLL_REF_INPUT_DREFCLK;
5147
5148 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005149 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005150}
5151
Daniel Vetter8a654f32013-06-01 17:16:22 +02005152static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005153{
5154 struct drm_device *dev = intel_crtc->base.dev;
5155 struct drm_i915_private *dev_priv = dev->dev_private;
5156 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005157 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005158 struct drm_display_mode *adjusted_mode =
5159 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005160 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5161
5162 /* We need to be careful not to changed the adjusted mode, for otherwise
5163 * the hw state checker will get angry at the mismatch. */
5164 crtc_vtotal = adjusted_mode->crtc_vtotal;
5165 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005166
5167 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5168 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005169 crtc_vtotal -= 1;
5170 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005171 vsyncshift = adjusted_mode->crtc_hsync_start
5172 - adjusted_mode->crtc_htotal / 2;
5173 } else {
5174 vsyncshift = 0;
5175 }
5176
5177 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005178 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005179
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005180 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005181 (adjusted_mode->crtc_hdisplay - 1) |
5182 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005183 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005184 (adjusted_mode->crtc_hblank_start - 1) |
5185 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005186 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005187 (adjusted_mode->crtc_hsync_start - 1) |
5188 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5189
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005190 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005191 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005192 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005193 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005194 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005195 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005196 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005197 (adjusted_mode->crtc_vsync_start - 1) |
5198 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5199
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005200 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5201 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5202 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5203 * bits. */
5204 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5205 (pipe == PIPE_B || pipe == PIPE_C))
5206 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5207
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005208 /* pipesrc controls the size that is scaled from, which should
5209 * always be the user's requested size.
5210 */
5211 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005212 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5213 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005214}
5215
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005216static void intel_get_pipe_timings(struct intel_crtc *crtc,
5217 struct intel_crtc_config *pipe_config)
5218{
5219 struct drm_device *dev = crtc->base.dev;
5220 struct drm_i915_private *dev_priv = dev->dev_private;
5221 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5222 uint32_t tmp;
5223
5224 tmp = I915_READ(HTOTAL(cpu_transcoder));
5225 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5226 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5227 tmp = I915_READ(HBLANK(cpu_transcoder));
5228 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5229 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5230 tmp = I915_READ(HSYNC(cpu_transcoder));
5231 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5232 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5233
5234 tmp = I915_READ(VTOTAL(cpu_transcoder));
5235 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5236 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5237 tmp = I915_READ(VBLANK(cpu_transcoder));
5238 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5239 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5240 tmp = I915_READ(VSYNC(cpu_transcoder));
5241 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5242 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5243
5244 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5245 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5246 pipe_config->adjusted_mode.crtc_vtotal += 1;
5247 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5248 }
5249
5250 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005251 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5252 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5253
5254 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5255 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005256}
5257
Jesse Barnesbabea612013-06-26 18:57:38 +03005258static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5259 struct intel_crtc_config *pipe_config)
5260{
5261 struct drm_crtc *crtc = &intel_crtc->base;
5262
5263 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5264 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5265 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5266 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5267
5268 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5269 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5270 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5271 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5272
5273 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5274
Damien Lespiau241bfc32013-09-25 16:45:37 +01005275 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005276 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5277}
5278
Daniel Vetter84b046f2013-02-19 18:48:54 +01005279static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5280{
5281 struct drm_device *dev = intel_crtc->base.dev;
5282 struct drm_i915_private *dev_priv = dev->dev_private;
5283 uint32_t pipeconf;
5284
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005285 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005286
Daniel Vetter67c72a12013-09-24 11:46:14 +02005287 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5288 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5289 pipeconf |= PIPECONF_ENABLE;
5290
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005291 if (intel_crtc->config.double_wide)
5292 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005293
Daniel Vetterff9ce462013-04-24 14:57:17 +02005294 /* only g4x and later have fancy bpc/dither controls */
5295 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005296 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5297 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5298 pipeconf |= PIPECONF_DITHER_EN |
5299 PIPECONF_DITHER_TYPE_SP;
5300
5301 switch (intel_crtc->config.pipe_bpp) {
5302 case 18:
5303 pipeconf |= PIPECONF_6BPC;
5304 break;
5305 case 24:
5306 pipeconf |= PIPECONF_8BPC;
5307 break;
5308 case 30:
5309 pipeconf |= PIPECONF_10BPC;
5310 break;
5311 default:
5312 /* Case prevented by intel_choose_pipe_bpp_dither. */
5313 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005314 }
5315 }
5316
5317 if (HAS_PIPE_CXSR(dev)) {
5318 if (intel_crtc->lowfreq_avail) {
5319 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5320 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5321 } else {
5322 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005323 }
5324 }
5325
Daniel Vetter84b046f2013-02-19 18:48:54 +01005326 if (!IS_GEN2(dev) &&
5327 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5328 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5329 else
5330 pipeconf |= PIPECONF_PROGRESSIVE;
5331
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005332 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5333 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005334
Daniel Vetter84b046f2013-02-19 18:48:54 +01005335 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5336 POSTING_READ(PIPECONF(intel_crtc->pipe));
5337}
5338
Eric Anholtf564048e2011-03-30 13:01:02 -07005339static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005340 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005341 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005342{
5343 struct drm_device *dev = crtc->dev;
5344 struct drm_i915_private *dev_priv = dev->dev_private;
5345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5346 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005347 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005348 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005349 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005350 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005351 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005352 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005353 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005354 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005355 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005356
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005357 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005358 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005359 case INTEL_OUTPUT_LVDS:
5360 is_lvds = true;
5361 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005362 case INTEL_OUTPUT_DSI:
5363 is_dsi = true;
5364 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005365 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005366
Eric Anholtc751ce42010-03-25 11:48:48 -07005367 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 }
5369
Jani Nikulaf2335332013-09-13 11:03:09 +03005370 if (is_dsi)
5371 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005372
Jani Nikulaf2335332013-09-13 11:03:09 +03005373 if (!intel_crtc->config.clock_set) {
5374 refclk = i9xx_get_refclk(crtc, num_connectors);
5375
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005376 /*
5377 * Returns a set of divisors for the desired target clock with
5378 * the given refclk, or FALSE. The returned values represent
5379 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5380 * 2) / p1 / p2.
5381 */
5382 limit = intel_limit(crtc, refclk);
5383 ok = dev_priv->display.find_dpll(limit, crtc,
5384 intel_crtc->config.port_clock,
5385 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005386 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005387 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5388 return -EINVAL;
5389 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005390
Jani Nikulaf2335332013-09-13 11:03:09 +03005391 if (is_lvds && dev_priv->lvds_downclock_avail) {
5392 /*
5393 * Ensure we match the reduced clock's P to the target
5394 * clock. If the clocks don't match, we can't switch
5395 * the display clock by using the FP0/FP1. In such case
5396 * we will disable the LVDS downclock feature.
5397 */
5398 has_reduced_clock =
5399 dev_priv->display.find_dpll(limit, crtc,
5400 dev_priv->lvds_downclock,
5401 refclk, &clock,
5402 &reduced_clock);
5403 }
5404 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005405 intel_crtc->config.dpll.n = clock.n;
5406 intel_crtc->config.dpll.m1 = clock.m1;
5407 intel_crtc->config.dpll.m2 = clock.m2;
5408 intel_crtc->config.dpll.p1 = clock.p1;
5409 intel_crtc->config.dpll.p2 = clock.p2;
5410 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005411
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005412 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005413 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305414 has_reduced_clock ? &reduced_clock : NULL,
5415 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005416 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005417 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005418 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005419 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005420 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005421 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005422 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005423
Jani Nikulaf2335332013-09-13 11:03:09 +03005424skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005425 /* Set up the display plane register */
5426 dspcntr = DISPPLANE_GAMMA_ENABLE;
5427
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005428 if (!IS_VALLEYVIEW(dev)) {
5429 if (pipe == 0)
5430 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5431 else
5432 dspcntr |= DISPPLANE_SEL_PIPE_B;
5433 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005434
Daniel Vetter8a654f32013-06-01 17:16:22 +02005435 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005436
5437 /* pipesrc and dspsize control the size that is scaled from,
5438 * which should always be the user's requested size.
5439 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005440 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005441 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5442 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005443 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005444
Daniel Vetter84b046f2013-02-19 18:48:54 +01005445 i9xx_set_pipeconf(intel_crtc);
5446
Eric Anholtf564048e2011-03-30 13:01:02 -07005447 I915_WRITE(DSPCNTR(plane), dspcntr);
5448 POSTING_READ(DSPCNTR(plane));
5449
Daniel Vetter94352cf2012-07-05 22:51:56 +02005450 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005451
Eric Anholtf564048e2011-03-30 13:01:02 -07005452 return ret;
5453}
5454
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005455static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5456 struct intel_crtc_config *pipe_config)
5457{
5458 struct drm_device *dev = crtc->base.dev;
5459 struct drm_i915_private *dev_priv = dev->dev_private;
5460 uint32_t tmp;
5461
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005462 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5463 return;
5464
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005465 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005466 if (!(tmp & PFIT_ENABLE))
5467 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005468
Daniel Vetter06922822013-07-11 13:35:40 +02005469 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005470 if (INTEL_INFO(dev)->gen < 4) {
5471 if (crtc->pipe != PIPE_B)
5472 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005473 } else {
5474 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5475 return;
5476 }
5477
Daniel Vetter06922822013-07-11 13:35:40 +02005478 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005479 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5480 if (INTEL_INFO(dev)->gen < 5)
5481 pipe_config->gmch_pfit.lvds_border_bits =
5482 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5483}
5484
Jesse Barnesacbec812013-09-20 11:29:32 -07005485static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5486 struct intel_crtc_config *pipe_config)
5487{
5488 struct drm_device *dev = crtc->base.dev;
5489 struct drm_i915_private *dev_priv = dev->dev_private;
5490 int pipe = pipe_config->cpu_transcoder;
5491 intel_clock_t clock;
5492 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005493 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005494
5495 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005496 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005497 mutex_unlock(&dev_priv->dpio_lock);
5498
5499 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5500 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5501 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5502 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5503 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5504
Ville Syrjäläf6466282013-10-14 14:50:31 +03005505 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005506
Ville Syrjäläf6466282013-10-14 14:50:31 +03005507 /* clock.dot is the fast clock */
5508 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005509}
5510
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005511static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5512 struct intel_crtc_config *pipe_config)
5513{
5514 struct drm_device *dev = crtc->base.dev;
5515 struct drm_i915_private *dev_priv = dev->dev_private;
5516 uint32_t tmp;
5517
Daniel Vettere143a212013-07-04 12:01:15 +02005518 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005519 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005520
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005521 tmp = I915_READ(PIPECONF(crtc->pipe));
5522 if (!(tmp & PIPECONF_ENABLE))
5523 return false;
5524
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005525 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5526 switch (tmp & PIPECONF_BPC_MASK) {
5527 case PIPECONF_6BPC:
5528 pipe_config->pipe_bpp = 18;
5529 break;
5530 case PIPECONF_8BPC:
5531 pipe_config->pipe_bpp = 24;
5532 break;
5533 case PIPECONF_10BPC:
5534 pipe_config->pipe_bpp = 30;
5535 break;
5536 default:
5537 break;
5538 }
5539 }
5540
Ville Syrjälä282740f2013-09-04 18:30:03 +03005541 if (INTEL_INFO(dev)->gen < 4)
5542 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5543
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005544 intel_get_pipe_timings(crtc, pipe_config);
5545
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005546 i9xx_get_pfit_config(crtc, pipe_config);
5547
Daniel Vetter6c49f242013-06-06 12:45:25 +02005548 if (INTEL_INFO(dev)->gen >= 4) {
5549 tmp = I915_READ(DPLL_MD(crtc->pipe));
5550 pipe_config->pixel_multiplier =
5551 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5552 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005553 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005554 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5555 tmp = I915_READ(DPLL(crtc->pipe));
5556 pipe_config->pixel_multiplier =
5557 ((tmp & SDVO_MULTIPLIER_MASK)
5558 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5559 } else {
5560 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5561 * port and will be fixed up in the encoder->get_config
5562 * function. */
5563 pipe_config->pixel_multiplier = 1;
5564 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005565 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5566 if (!IS_VALLEYVIEW(dev)) {
5567 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5568 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005569 } else {
5570 /* Mask out read-only status bits. */
5571 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5572 DPLL_PORTC_READY_MASK |
5573 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005574 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005575
Jesse Barnesacbec812013-09-20 11:29:32 -07005576 if (IS_VALLEYVIEW(dev))
5577 vlv_crtc_clock_get(crtc, pipe_config);
5578 else
5579 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005580
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005581 return true;
5582}
5583
Paulo Zanonidde86e22012-12-01 12:04:25 -02005584static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005585{
5586 struct drm_i915_private *dev_priv = dev->dev_private;
5587 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005588 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005589 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005590 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005591 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005592 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005593 bool has_ck505 = false;
5594 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005595
5596 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005597 list_for_each_entry(encoder, &mode_config->encoder_list,
5598 base.head) {
5599 switch (encoder->type) {
5600 case INTEL_OUTPUT_LVDS:
5601 has_panel = true;
5602 has_lvds = true;
5603 break;
5604 case INTEL_OUTPUT_EDP:
5605 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005606 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005607 has_cpu_edp = true;
5608 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005609 }
5610 }
5611
Keith Packard99eb6a02011-09-26 14:29:12 -07005612 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005613 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005614 can_ssc = has_ck505;
5615 } else {
5616 has_ck505 = false;
5617 can_ssc = true;
5618 }
5619
Imre Deak2de69052013-05-08 13:14:04 +03005620 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5621 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005622
5623 /* Ironlake: try to setup display ref clock before DPLL
5624 * enabling. This is only under driver's control after
5625 * PCH B stepping, previous chipset stepping should be
5626 * ignoring this setting.
5627 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005628 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005629
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005630 /* As we must carefully and slowly disable/enable each source in turn,
5631 * compute the final state we want first and check if we need to
5632 * make any changes at all.
5633 */
5634 final = val;
5635 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005636 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005637 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005638 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005639 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5640
5641 final &= ~DREF_SSC_SOURCE_MASK;
5642 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5643 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005644
Keith Packard199e5d72011-09-22 12:01:57 -07005645 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005646 final |= DREF_SSC_SOURCE_ENABLE;
5647
5648 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5649 final |= DREF_SSC1_ENABLE;
5650
5651 if (has_cpu_edp) {
5652 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5653 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5654 else
5655 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5656 } else
5657 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5658 } else {
5659 final |= DREF_SSC_SOURCE_DISABLE;
5660 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5661 }
5662
5663 if (final == val)
5664 return;
5665
5666 /* Always enable nonspread source */
5667 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5668
5669 if (has_ck505)
5670 val |= DREF_NONSPREAD_CK505_ENABLE;
5671 else
5672 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5673
5674 if (has_panel) {
5675 val &= ~DREF_SSC_SOURCE_MASK;
5676 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005677
Keith Packard199e5d72011-09-22 12:01:57 -07005678 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005679 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005680 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005681 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005682 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005683 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005684
5685 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005686 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005687 POSTING_READ(PCH_DREF_CONTROL);
5688 udelay(200);
5689
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005690 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005691
5692 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005693 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005694 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005695 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005696 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005697 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005698 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005699 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005700 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005701 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005702
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005703 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005704 POSTING_READ(PCH_DREF_CONTROL);
5705 udelay(200);
5706 } else {
5707 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5708
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005709 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005710
5711 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005712 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005713
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005714 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005715 POSTING_READ(PCH_DREF_CONTROL);
5716 udelay(200);
5717
5718 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005719 val &= ~DREF_SSC_SOURCE_MASK;
5720 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005721
5722 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005723 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005724
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005725 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005726 POSTING_READ(PCH_DREF_CONTROL);
5727 udelay(200);
5728 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005729
5730 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005731}
5732
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005733static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005734{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005735 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005736
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005737 tmp = I915_READ(SOUTH_CHICKEN2);
5738 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5739 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005740
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005741 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5742 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5743 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005744
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005745 tmp = I915_READ(SOUTH_CHICKEN2);
5746 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5747 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005748
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005749 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5750 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5751 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005752}
5753
5754/* WaMPhyProgramming:hsw */
5755static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5756{
5757 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005758
5759 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5760 tmp &= ~(0xFF << 24);
5761 tmp |= (0x12 << 24);
5762 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5763
Paulo Zanonidde86e22012-12-01 12:04:25 -02005764 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5765 tmp |= (1 << 11);
5766 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5767
5768 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5769 tmp |= (1 << 11);
5770 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5771
Paulo Zanonidde86e22012-12-01 12:04:25 -02005772 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5773 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5774 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5775
5776 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5777 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5778 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5779
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005780 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5781 tmp &= ~(7 << 13);
5782 tmp |= (5 << 13);
5783 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005784
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005785 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5786 tmp &= ~(7 << 13);
5787 tmp |= (5 << 13);
5788 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005789
5790 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5791 tmp &= ~0xFF;
5792 tmp |= 0x1C;
5793 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5794
5795 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5796 tmp &= ~0xFF;
5797 tmp |= 0x1C;
5798 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5799
5800 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5801 tmp &= ~(0xFF << 16);
5802 tmp |= (0x1C << 16);
5803 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5804
5805 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5806 tmp &= ~(0xFF << 16);
5807 tmp |= (0x1C << 16);
5808 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5809
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005810 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5811 tmp |= (1 << 27);
5812 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005813
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005814 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5815 tmp |= (1 << 27);
5816 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005817
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005818 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5819 tmp &= ~(0xF << 28);
5820 tmp |= (4 << 28);
5821 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005822
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005823 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5824 tmp &= ~(0xF << 28);
5825 tmp |= (4 << 28);
5826 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005827}
5828
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005829/* Implements 3 different sequences from BSpec chapter "Display iCLK
5830 * Programming" based on the parameters passed:
5831 * - Sequence to enable CLKOUT_DP
5832 * - Sequence to enable CLKOUT_DP without spread
5833 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5834 */
5835static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5836 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005837{
5838 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005839 uint32_t reg, tmp;
5840
5841 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5842 with_spread = true;
5843 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5844 with_fdi, "LP PCH doesn't have FDI\n"))
5845 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005846
5847 mutex_lock(&dev_priv->dpio_lock);
5848
5849 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5850 tmp &= ~SBI_SSCCTL_DISABLE;
5851 tmp |= SBI_SSCCTL_PATHALT;
5852 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5853
5854 udelay(24);
5855
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005856 if (with_spread) {
5857 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5858 tmp &= ~SBI_SSCCTL_PATHALT;
5859 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005860
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005861 if (with_fdi) {
5862 lpt_reset_fdi_mphy(dev_priv);
5863 lpt_program_fdi_mphy(dev_priv);
5864 }
5865 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005866
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005867 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5868 SBI_GEN0 : SBI_DBUFF0;
5869 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5870 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5871 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005872
5873 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005874}
5875
Paulo Zanoni47701c32013-07-23 11:19:25 -03005876/* Sequence to disable CLKOUT_DP */
5877static void lpt_disable_clkout_dp(struct drm_device *dev)
5878{
5879 struct drm_i915_private *dev_priv = dev->dev_private;
5880 uint32_t reg, tmp;
5881
5882 mutex_lock(&dev_priv->dpio_lock);
5883
5884 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5885 SBI_GEN0 : SBI_DBUFF0;
5886 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5887 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5888 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5889
5890 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5891 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5892 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5893 tmp |= SBI_SSCCTL_PATHALT;
5894 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5895 udelay(32);
5896 }
5897 tmp |= SBI_SSCCTL_DISABLE;
5898 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5899 }
5900
5901 mutex_unlock(&dev_priv->dpio_lock);
5902}
5903
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005904static void lpt_init_pch_refclk(struct drm_device *dev)
5905{
5906 struct drm_mode_config *mode_config = &dev->mode_config;
5907 struct intel_encoder *encoder;
5908 bool has_vga = false;
5909
5910 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5911 switch (encoder->type) {
5912 case INTEL_OUTPUT_ANALOG:
5913 has_vga = true;
5914 break;
5915 }
5916 }
5917
Paulo Zanoni47701c32013-07-23 11:19:25 -03005918 if (has_vga)
5919 lpt_enable_clkout_dp(dev, true, true);
5920 else
5921 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005922}
5923
Paulo Zanonidde86e22012-12-01 12:04:25 -02005924/*
5925 * Initialize reference clocks when the driver loads
5926 */
5927void intel_init_pch_refclk(struct drm_device *dev)
5928{
5929 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5930 ironlake_init_pch_refclk(dev);
5931 else if (HAS_PCH_LPT(dev))
5932 lpt_init_pch_refclk(dev);
5933}
5934
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005935static int ironlake_get_refclk(struct drm_crtc *crtc)
5936{
5937 struct drm_device *dev = crtc->dev;
5938 struct drm_i915_private *dev_priv = dev->dev_private;
5939 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005940 int num_connectors = 0;
5941 bool is_lvds = false;
5942
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005943 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005944 switch (encoder->type) {
5945 case INTEL_OUTPUT_LVDS:
5946 is_lvds = true;
5947 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005948 }
5949 num_connectors++;
5950 }
5951
5952 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005953 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005954 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005955 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005956 }
5957
5958 return 120000;
5959}
5960
Daniel Vetter6ff93602013-04-19 11:24:36 +02005961static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005962{
5963 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5965 int pipe = intel_crtc->pipe;
5966 uint32_t val;
5967
Daniel Vetter78114072013-06-13 00:54:57 +02005968 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005969
Daniel Vetter965e0c42013-03-27 00:44:57 +01005970 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005971 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005972 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005973 break;
5974 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005975 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005976 break;
5977 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005978 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005979 break;
5980 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005981 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005982 break;
5983 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005984 /* Case prevented by intel_choose_pipe_bpp_dither. */
5985 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005986 }
5987
Daniel Vetterd8b32242013-04-25 17:54:44 +02005988 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005989 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5990
Daniel Vetter6ff93602013-04-19 11:24:36 +02005991 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005992 val |= PIPECONF_INTERLACED_ILK;
5993 else
5994 val |= PIPECONF_PROGRESSIVE;
5995
Daniel Vetter50f3b012013-03-27 00:44:56 +01005996 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005997 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005998
Paulo Zanonic8203562012-09-12 10:06:29 -03005999 I915_WRITE(PIPECONF(pipe), val);
6000 POSTING_READ(PIPECONF(pipe));
6001}
6002
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006003/*
6004 * Set up the pipe CSC unit.
6005 *
6006 * Currently only full range RGB to limited range RGB conversion
6007 * is supported, but eventually this should handle various
6008 * RGB<->YCbCr scenarios as well.
6009 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006010static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006011{
6012 struct drm_device *dev = crtc->dev;
6013 struct drm_i915_private *dev_priv = dev->dev_private;
6014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6015 int pipe = intel_crtc->pipe;
6016 uint16_t coeff = 0x7800; /* 1.0 */
6017
6018 /*
6019 * TODO: Check what kind of values actually come out of the pipe
6020 * with these coeff/postoff values and adjust to get the best
6021 * accuracy. Perhaps we even need to take the bpc value into
6022 * consideration.
6023 */
6024
Daniel Vetter50f3b012013-03-27 00:44:56 +01006025 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006026 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6027
6028 /*
6029 * GY/GU and RY/RU should be the other way around according
6030 * to BSpec, but reality doesn't agree. Just set them up in
6031 * a way that results in the correct picture.
6032 */
6033 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6034 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6035
6036 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6037 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6038
6039 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6040 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6041
6042 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6043 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6044 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6045
6046 if (INTEL_INFO(dev)->gen > 6) {
6047 uint16_t postoff = 0;
6048
Daniel Vetter50f3b012013-03-27 00:44:56 +01006049 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006050 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006051
6052 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6053 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6054 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6055
6056 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6057 } else {
6058 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6059
Daniel Vetter50f3b012013-03-27 00:44:56 +01006060 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006061 mode |= CSC_BLACK_SCREEN_OFFSET;
6062
6063 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6064 }
6065}
6066
Daniel Vetter6ff93602013-04-19 11:24:36 +02006067static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006068{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006069 struct drm_device *dev = crtc->dev;
6070 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006072 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006073 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006074 uint32_t val;
6075
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006076 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006077
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006078 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006079 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6080
Daniel Vetter6ff93602013-04-19 11:24:36 +02006081 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006082 val |= PIPECONF_INTERLACED_ILK;
6083 else
6084 val |= PIPECONF_PROGRESSIVE;
6085
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006086 I915_WRITE(PIPECONF(cpu_transcoder), val);
6087 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006088
6089 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6090 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006091
6092 if (IS_BROADWELL(dev)) {
6093 val = 0;
6094
6095 switch (intel_crtc->config.pipe_bpp) {
6096 case 18:
6097 val |= PIPEMISC_DITHER_6_BPC;
6098 break;
6099 case 24:
6100 val |= PIPEMISC_DITHER_8_BPC;
6101 break;
6102 case 30:
6103 val |= PIPEMISC_DITHER_10_BPC;
6104 break;
6105 case 36:
6106 val |= PIPEMISC_DITHER_12_BPC;
6107 break;
6108 default:
6109 /* Case prevented by pipe_config_set_bpp. */
6110 BUG();
6111 }
6112
6113 if (intel_crtc->config.dither)
6114 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6115
6116 I915_WRITE(PIPEMISC(pipe), val);
6117 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006118}
6119
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006120static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006121 intel_clock_t *clock,
6122 bool *has_reduced_clock,
6123 intel_clock_t *reduced_clock)
6124{
6125 struct drm_device *dev = crtc->dev;
6126 struct drm_i915_private *dev_priv = dev->dev_private;
6127 struct intel_encoder *intel_encoder;
6128 int refclk;
6129 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006130 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006131
6132 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6133 switch (intel_encoder->type) {
6134 case INTEL_OUTPUT_LVDS:
6135 is_lvds = true;
6136 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006137 }
6138 }
6139
6140 refclk = ironlake_get_refclk(crtc);
6141
6142 /*
6143 * Returns a set of divisors for the desired target clock with the given
6144 * refclk, or FALSE. The returned values represent the clock equation:
6145 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6146 */
6147 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006148 ret = dev_priv->display.find_dpll(limit, crtc,
6149 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006150 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006151 if (!ret)
6152 return false;
6153
6154 if (is_lvds && dev_priv->lvds_downclock_avail) {
6155 /*
6156 * Ensure we match the reduced clock's P to the target clock.
6157 * If the clocks don't match, we can't switch the display clock
6158 * by using the FP0/FP1. In such case we will disable the LVDS
6159 * downclock feature.
6160 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006161 *has_reduced_clock =
6162 dev_priv->display.find_dpll(limit, crtc,
6163 dev_priv->lvds_downclock,
6164 refclk, clock,
6165 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006166 }
6167
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006168 return true;
6169}
6170
Paulo Zanonid4b19312012-11-29 11:29:32 -02006171int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6172{
6173 /*
6174 * Account for spread spectrum to avoid
6175 * oversubscribing the link. Max center spread
6176 * is 2.5%; use 5% for safety's sake.
6177 */
6178 u32 bps = target_clock * bpp * 21 / 20;
6179 return bps / (link_bw * 8) + 1;
6180}
6181
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006182static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006183{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006184 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006185}
6186
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006187static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006188 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006189 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006190{
6191 struct drm_crtc *crtc = &intel_crtc->base;
6192 struct drm_device *dev = crtc->dev;
6193 struct drm_i915_private *dev_priv = dev->dev_private;
6194 struct intel_encoder *intel_encoder;
6195 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006196 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006197 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006198
6199 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6200 switch (intel_encoder->type) {
6201 case INTEL_OUTPUT_LVDS:
6202 is_lvds = true;
6203 break;
6204 case INTEL_OUTPUT_SDVO:
6205 case INTEL_OUTPUT_HDMI:
6206 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006207 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006208 }
6209
6210 num_connectors++;
6211 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006212
Chris Wilsonc1858122010-12-03 21:35:48 +00006213 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006214 factor = 21;
6215 if (is_lvds) {
6216 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006217 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006218 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006219 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006220 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006221 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006222
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006223 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006224 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006225
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006226 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6227 *fp2 |= FP_CB_TUNE;
6228
Chris Wilson5eddb702010-09-11 13:48:45 +01006229 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006230
Eric Anholta07d6782011-03-30 13:01:08 -07006231 if (is_lvds)
6232 dpll |= DPLLB_MODE_LVDS;
6233 else
6234 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006235
Daniel Vetteref1b4602013-06-01 17:17:04 +02006236 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6237 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006238
6239 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006240 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006241 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006242 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006243
Eric Anholta07d6782011-03-30 13:01:08 -07006244 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006245 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006246 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006247 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006248
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006249 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006250 case 5:
6251 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6252 break;
6253 case 7:
6254 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6255 break;
6256 case 10:
6257 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6258 break;
6259 case 14:
6260 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6261 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006262 }
6263
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006264 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006265 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006266 else
6267 dpll |= PLL_REF_INPUT_DREFCLK;
6268
Daniel Vetter959e16d2013-06-05 13:34:21 +02006269 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006270}
6271
Jesse Barnes79e53942008-11-07 14:24:08 -08006272static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006273 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006274 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006275{
6276 struct drm_device *dev = crtc->dev;
6277 struct drm_i915_private *dev_priv = dev->dev_private;
6278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6279 int pipe = intel_crtc->pipe;
6280 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006281 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006282 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006283 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006284 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006285 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006286 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006287 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006288 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006289
6290 for_each_encoder_on_crtc(dev, crtc, encoder) {
6291 switch (encoder->type) {
6292 case INTEL_OUTPUT_LVDS:
6293 is_lvds = true;
6294 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006295 }
6296
6297 num_connectors++;
6298 }
6299
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006300 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6301 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6302
Daniel Vetterff9a6752013-06-01 17:16:21 +02006303 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006304 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006305 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006306 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6307 return -EINVAL;
6308 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006309 /* Compat-code for transition, will disappear. */
6310 if (!intel_crtc->config.clock_set) {
6311 intel_crtc->config.dpll.n = clock.n;
6312 intel_crtc->config.dpll.m1 = clock.m1;
6313 intel_crtc->config.dpll.m2 = clock.m2;
6314 intel_crtc->config.dpll.p1 = clock.p1;
6315 intel_crtc->config.dpll.p2 = clock.p2;
6316 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006317
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006318 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006319 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006320 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006321 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006322 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006323
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006324 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006325 &fp, &reduced_clock,
6326 has_reduced_clock ? &fp2 : NULL);
6327
Daniel Vetter959e16d2013-06-05 13:34:21 +02006328 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006329 intel_crtc->config.dpll_hw_state.fp0 = fp;
6330 if (has_reduced_clock)
6331 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6332 else
6333 intel_crtc->config.dpll_hw_state.fp1 = fp;
6334
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006335 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006336 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006337 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6338 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006339 return -EINVAL;
6340 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006341 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006342 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006343
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006344 if (intel_crtc->config.has_dp_encoder)
6345 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006346
Jani Nikulad330a952014-01-21 11:24:25 +02006347 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006348 intel_crtc->lowfreq_avail = true;
6349 else
6350 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006351
Daniel Vetter8a654f32013-06-01 17:16:22 +02006352 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006353
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006354 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006355 intel_cpu_transcoder_set_m_n(intel_crtc,
6356 &intel_crtc->config.fdi_m_n);
6357 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006358
Daniel Vetter6ff93602013-04-19 11:24:36 +02006359 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006360
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006361 /* Set up the display plane register */
6362 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006363 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006364
Daniel Vetter94352cf2012-07-05 22:51:56 +02006365 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006366
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006367 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006368}
6369
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006370static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6371 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006372{
6373 struct drm_device *dev = crtc->base.dev;
6374 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006375 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006376
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006377 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6378 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6379 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6380 & ~TU_SIZE_MASK;
6381 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6382 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6383 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6384}
6385
6386static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6387 enum transcoder transcoder,
6388 struct intel_link_m_n *m_n)
6389{
6390 struct drm_device *dev = crtc->base.dev;
6391 struct drm_i915_private *dev_priv = dev->dev_private;
6392 enum pipe pipe = crtc->pipe;
6393
6394 if (INTEL_INFO(dev)->gen >= 5) {
6395 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6396 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6397 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6398 & ~TU_SIZE_MASK;
6399 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6400 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6401 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6402 } else {
6403 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6404 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6405 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6406 & ~TU_SIZE_MASK;
6407 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6408 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6409 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6410 }
6411}
6412
6413void intel_dp_get_m_n(struct intel_crtc *crtc,
6414 struct intel_crtc_config *pipe_config)
6415{
6416 if (crtc->config.has_pch_encoder)
6417 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6418 else
6419 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6420 &pipe_config->dp_m_n);
6421}
6422
Daniel Vetter72419202013-04-04 13:28:53 +02006423static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6424 struct intel_crtc_config *pipe_config)
6425{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006426 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6427 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006428}
6429
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006430static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6431 struct intel_crtc_config *pipe_config)
6432{
6433 struct drm_device *dev = crtc->base.dev;
6434 struct drm_i915_private *dev_priv = dev->dev_private;
6435 uint32_t tmp;
6436
6437 tmp = I915_READ(PF_CTL(crtc->pipe));
6438
6439 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006440 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006441 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6442 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006443
6444 /* We currently do not free assignements of panel fitters on
6445 * ivb/hsw (since we don't use the higher upscaling modes which
6446 * differentiates them) so just WARN about this case for now. */
6447 if (IS_GEN7(dev)) {
6448 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6449 PF_PIPE_SEL_IVB(crtc->pipe));
6450 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006451 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006452}
6453
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006454static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6455 struct intel_crtc_config *pipe_config)
6456{
6457 struct drm_device *dev = crtc->base.dev;
6458 struct drm_i915_private *dev_priv = dev->dev_private;
6459 uint32_t tmp;
6460
Daniel Vettere143a212013-07-04 12:01:15 +02006461 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006462 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006463
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006464 tmp = I915_READ(PIPECONF(crtc->pipe));
6465 if (!(tmp & PIPECONF_ENABLE))
6466 return false;
6467
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006468 switch (tmp & PIPECONF_BPC_MASK) {
6469 case PIPECONF_6BPC:
6470 pipe_config->pipe_bpp = 18;
6471 break;
6472 case PIPECONF_8BPC:
6473 pipe_config->pipe_bpp = 24;
6474 break;
6475 case PIPECONF_10BPC:
6476 pipe_config->pipe_bpp = 30;
6477 break;
6478 case PIPECONF_12BPC:
6479 pipe_config->pipe_bpp = 36;
6480 break;
6481 default:
6482 break;
6483 }
6484
Daniel Vetterab9412b2013-05-03 11:49:46 +02006485 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006486 struct intel_shared_dpll *pll;
6487
Daniel Vetter88adfff2013-03-28 10:42:01 +01006488 pipe_config->has_pch_encoder = true;
6489
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006490 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6491 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6492 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006493
6494 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006495
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006496 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006497 pipe_config->shared_dpll =
6498 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006499 } else {
6500 tmp = I915_READ(PCH_DPLL_SEL);
6501 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6502 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6503 else
6504 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6505 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006506
6507 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6508
6509 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6510 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006511
6512 tmp = pipe_config->dpll_hw_state.dpll;
6513 pipe_config->pixel_multiplier =
6514 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6515 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006516
6517 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006518 } else {
6519 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006520 }
6521
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006522 intel_get_pipe_timings(crtc, pipe_config);
6523
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006524 ironlake_get_pfit_config(crtc, pipe_config);
6525
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006526 return true;
6527}
6528
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006529static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6530{
6531 struct drm_device *dev = dev_priv->dev;
6532 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6533 struct intel_crtc *crtc;
6534 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006535 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006536
6537 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006538 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006539 pipe_name(crtc->pipe));
6540
6541 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6542 WARN(plls->spll_refcount, "SPLL enabled\n");
6543 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6544 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6545 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6546 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6547 "CPU PWM1 enabled\n");
6548 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6549 "CPU PWM2 enabled\n");
6550 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6551 "PCH PWM1 enabled\n");
6552 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6553 "Utility pin enabled\n");
6554 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6555
6556 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6557 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006558 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006559 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6560 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006561 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006562 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6563 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6564}
6565
6566/*
6567 * This function implements pieces of two sequences from BSpec:
6568 * - Sequence for display software to disable LCPLL
6569 * - Sequence for display software to allow package C8+
6570 * The steps implemented here are just the steps that actually touch the LCPLL
6571 * register. Callers should take care of disabling all the display engine
6572 * functions, doing the mode unset, fixing interrupts, etc.
6573 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006574static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6575 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006576{
6577 uint32_t val;
6578
6579 assert_can_disable_lcpll(dev_priv);
6580
6581 val = I915_READ(LCPLL_CTL);
6582
6583 if (switch_to_fclk) {
6584 val |= LCPLL_CD_SOURCE_FCLK;
6585 I915_WRITE(LCPLL_CTL, val);
6586
6587 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6588 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6589 DRM_ERROR("Switching to FCLK failed\n");
6590
6591 val = I915_READ(LCPLL_CTL);
6592 }
6593
6594 val |= LCPLL_PLL_DISABLE;
6595 I915_WRITE(LCPLL_CTL, val);
6596 POSTING_READ(LCPLL_CTL);
6597
6598 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6599 DRM_ERROR("LCPLL still locked\n");
6600
6601 val = I915_READ(D_COMP);
6602 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006603 mutex_lock(&dev_priv->rps.hw_lock);
6604 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6605 DRM_ERROR("Failed to disable D_COMP\n");
6606 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006607 POSTING_READ(D_COMP);
6608 ndelay(100);
6609
6610 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6611 DRM_ERROR("D_COMP RCOMP still in progress\n");
6612
6613 if (allow_power_down) {
6614 val = I915_READ(LCPLL_CTL);
6615 val |= LCPLL_POWER_DOWN_ALLOW;
6616 I915_WRITE(LCPLL_CTL, val);
6617 POSTING_READ(LCPLL_CTL);
6618 }
6619}
6620
6621/*
6622 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6623 * source.
6624 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006625static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006626{
6627 uint32_t val;
6628
6629 val = I915_READ(LCPLL_CTL);
6630
6631 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6632 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6633 return;
6634
Paulo Zanoni215733f2013-08-19 13:18:07 -03006635 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6636 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006637 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006638
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006639 if (val & LCPLL_POWER_DOWN_ALLOW) {
6640 val &= ~LCPLL_POWER_DOWN_ALLOW;
6641 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006642 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006643 }
6644
6645 val = I915_READ(D_COMP);
6646 val |= D_COMP_COMP_FORCE;
6647 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006648 mutex_lock(&dev_priv->rps.hw_lock);
6649 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6650 DRM_ERROR("Failed to enable D_COMP\n");
6651 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006652 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006653
6654 val = I915_READ(LCPLL_CTL);
6655 val &= ~LCPLL_PLL_DISABLE;
6656 I915_WRITE(LCPLL_CTL, val);
6657
6658 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6659 DRM_ERROR("LCPLL not locked yet\n");
6660
6661 if (val & LCPLL_CD_SOURCE_FCLK) {
6662 val = I915_READ(LCPLL_CTL);
6663 val &= ~LCPLL_CD_SOURCE_FCLK;
6664 I915_WRITE(LCPLL_CTL, val);
6665
6666 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6667 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6668 DRM_ERROR("Switching back to LCPLL failed\n");
6669 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006670
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006671 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006672}
6673
Paulo Zanonic67a4702013-08-19 13:18:09 -03006674void hsw_enable_pc8_work(struct work_struct *__work)
6675{
6676 struct drm_i915_private *dev_priv =
6677 container_of(to_delayed_work(__work), struct drm_i915_private,
6678 pc8.enable_work);
6679 struct drm_device *dev = dev_priv->dev;
6680 uint32_t val;
6681
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006682 WARN_ON(!HAS_PC8(dev));
6683
Paulo Zanonic67a4702013-08-19 13:18:09 -03006684 if (dev_priv->pc8.enabled)
6685 return;
6686
6687 DRM_DEBUG_KMS("Enabling package C8+\n");
6688
6689 dev_priv->pc8.enabled = true;
6690
6691 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6692 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6693 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6694 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6695 }
6696
6697 lpt_disable_clkout_dp(dev);
6698 hsw_pc8_disable_interrupts(dev);
6699 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006700
6701 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006702}
6703
6704static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6705{
6706 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6707 WARN(dev_priv->pc8.disable_count < 1,
6708 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6709
6710 dev_priv->pc8.disable_count--;
6711 if (dev_priv->pc8.disable_count != 0)
6712 return;
6713
6714 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02006715 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006716}
6717
6718static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6719{
6720 struct drm_device *dev = dev_priv->dev;
6721 uint32_t val;
6722
6723 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6724 WARN(dev_priv->pc8.disable_count < 0,
6725 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6726
6727 dev_priv->pc8.disable_count++;
6728 if (dev_priv->pc8.disable_count != 1)
6729 return;
6730
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006731 WARN_ON(!HAS_PC8(dev));
6732
Paulo Zanonic67a4702013-08-19 13:18:09 -03006733 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6734 if (!dev_priv->pc8.enabled)
6735 return;
6736
6737 DRM_DEBUG_KMS("Disabling package C8+\n");
6738
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006739 intel_runtime_pm_get(dev_priv);
6740
Paulo Zanonic67a4702013-08-19 13:18:09 -03006741 hsw_restore_lcpll(dev_priv);
6742 hsw_pc8_restore_interrupts(dev);
6743 lpt_init_pch_refclk(dev);
6744
6745 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6746 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6747 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6748 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6749 }
6750
6751 intel_prepare_ddi(dev);
6752 i915_gem_init_swizzling(dev);
6753 mutex_lock(&dev_priv->rps.hw_lock);
6754 gen6_update_ring_freq(dev);
6755 mutex_unlock(&dev_priv->rps.hw_lock);
6756 dev_priv->pc8.enabled = false;
6757}
6758
6759void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6760{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006761 if (!HAS_PC8(dev_priv->dev))
6762 return;
6763
Paulo Zanonic67a4702013-08-19 13:18:09 -03006764 mutex_lock(&dev_priv->pc8.lock);
6765 __hsw_enable_package_c8(dev_priv);
6766 mutex_unlock(&dev_priv->pc8.lock);
6767}
6768
6769void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6770{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006771 if (!HAS_PC8(dev_priv->dev))
6772 return;
6773
Paulo Zanonic67a4702013-08-19 13:18:09 -03006774 mutex_lock(&dev_priv->pc8.lock);
6775 __hsw_disable_package_c8(dev_priv);
6776 mutex_unlock(&dev_priv->pc8.lock);
6777}
6778
6779static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6780{
6781 struct drm_device *dev = dev_priv->dev;
6782 struct intel_crtc *crtc;
6783 uint32_t val;
6784
6785 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6786 if (crtc->base.enabled)
6787 return false;
6788
6789 /* This case is still possible since we have the i915.disable_power_well
6790 * parameter and also the KVMr or something else might be requesting the
6791 * power well. */
6792 val = I915_READ(HSW_PWR_WELL_DRIVER);
6793 if (val != 0) {
6794 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6795 return false;
6796 }
6797
6798 return true;
6799}
6800
6801/* Since we're called from modeset_global_resources there's no way to
6802 * symmetrically increase and decrease the refcount, so we use
6803 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6804 * or not.
6805 */
6806static void hsw_update_package_c8(struct drm_device *dev)
6807{
6808 struct drm_i915_private *dev_priv = dev->dev_private;
6809 bool allow;
6810
Chris Wilson7c6c2652013-11-18 18:32:37 -08006811 if (!HAS_PC8(dev_priv->dev))
6812 return;
6813
Jani Nikulad330a952014-01-21 11:24:25 +02006814 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03006815 return;
6816
6817 mutex_lock(&dev_priv->pc8.lock);
6818
6819 allow = hsw_can_enable_package_c8(dev_priv);
6820
6821 if (allow == dev_priv->pc8.requirements_met)
6822 goto done;
6823
6824 dev_priv->pc8.requirements_met = allow;
6825
6826 if (allow)
6827 __hsw_enable_package_c8(dev_priv);
6828 else
6829 __hsw_disable_package_c8(dev_priv);
6830
6831done:
6832 mutex_unlock(&dev_priv->pc8.lock);
6833}
6834
6835static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6836{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006837 if (!HAS_PC8(dev_priv->dev))
6838 return;
6839
Chris Wilson34581222013-11-18 18:32:36 -08006840 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006841 if (!dev_priv->pc8.gpu_idle) {
6842 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006843 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006844 }
Chris Wilson34581222013-11-18 18:32:36 -08006845 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006846}
6847
6848static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6849{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006850 if (!HAS_PC8(dev_priv->dev))
6851 return;
6852
Chris Wilson34581222013-11-18 18:32:36 -08006853 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006854 if (dev_priv->pc8.gpu_idle) {
6855 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006856 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006857 }
Chris Wilson34581222013-11-18 18:32:36 -08006858 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006859}
Eric Anholtf564048e2011-03-30 13:01:02 -07006860
Imre Deak6efdf352013-10-16 17:25:52 +03006861#define for_each_power_domain(domain, mask) \
6862 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6863 if ((1 << (domain)) & (mask))
6864
6865static unsigned long get_pipe_power_domains(struct drm_device *dev,
6866 enum pipe pipe, bool pfit_enabled)
6867{
6868 unsigned long mask;
6869 enum transcoder transcoder;
6870
6871 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6872
6873 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6874 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6875 if (pfit_enabled)
6876 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6877
6878 return mask;
6879}
6880
Imre Deakbaa70702013-10-25 17:36:48 +03006881void intel_display_set_init_power(struct drm_device *dev, bool enable)
6882{
6883 struct drm_i915_private *dev_priv = dev->dev_private;
6884
6885 if (dev_priv->power_domains.init_power_on == enable)
6886 return;
6887
6888 if (enable)
6889 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6890 else
6891 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6892
6893 dev_priv->power_domains.init_power_on = enable;
6894}
6895
Imre Deak4f074122013-10-16 17:25:51 +03006896static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006897{
Imre Deak6efdf352013-10-16 17:25:52 +03006898 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006899 struct intel_crtc *crtc;
6900
Imre Deak6efdf352013-10-16 17:25:52 +03006901 /*
6902 * First get all needed power domains, then put all unneeded, to avoid
6903 * any unnecessary toggling of the power wells.
6904 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006905 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006906 enum intel_display_power_domain domain;
6907
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 if (!crtc->base.enabled)
6909 continue;
6910
Imre Deak6efdf352013-10-16 17:25:52 +03006911 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6912 crtc->pipe,
6913 crtc->config.pch_pfit.enabled);
6914
6915 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6916 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006917 }
6918
Imre Deak6efdf352013-10-16 17:25:52 +03006919 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6920 enum intel_display_power_domain domain;
6921
6922 for_each_power_domain(domain, crtc->enabled_power_domains)
6923 intel_display_power_put(dev, domain);
6924
6925 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6926 }
Imre Deakbaa70702013-10-25 17:36:48 +03006927
6928 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006929}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006930
Imre Deak4f074122013-10-16 17:25:51 +03006931static void haswell_modeset_global_resources(struct drm_device *dev)
6932{
6933 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006934 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006935}
6936
6937static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6938 int x, int y,
6939 struct drm_framebuffer *fb)
6940{
6941 struct drm_device *dev = crtc->dev;
6942 struct drm_i915_private *dev_priv = dev->dev_private;
6943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6944 int plane = intel_crtc->plane;
6945 int ret;
6946
Paulo Zanoni566b7342013-11-25 15:27:08 -02006947 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006948 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006949 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006950
Chris Wilson560b85b2010-08-07 11:01:38 +01006951 if (intel_crtc->config.has_dp_encoder)
6952 intel_dp_set_m_n(intel_crtc);
6953
6954 intel_crtc->lowfreq_avail = false;
6955
6956 intel_set_pipe_timings(intel_crtc);
6957
6958 if (intel_crtc->config.has_pch_encoder) {
6959 intel_cpu_transcoder_set_m_n(intel_crtc,
6960 &intel_crtc->config.fdi_m_n);
6961 }
6962
6963 haswell_set_pipeconf(crtc);
6964
6965 intel_set_pipe_csc(crtc);
6966
6967 /* Set up the display plane register */
6968 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6969 POSTING_READ(DSPCNTR(plane));
6970
6971 ret = intel_pipe_set_base(crtc, x, y, fb);
6972
Chris Wilson560b85b2010-08-07 11:01:38 +01006973 return ret;
6974}
6975
6976static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6977 struct intel_crtc_config *pipe_config)
6978{
6979 struct drm_device *dev = crtc->base.dev;
6980 struct drm_i915_private *dev_priv = dev->dev_private;
6981 enum intel_display_power_domain pfit_domain;
6982 uint32_t tmp;
6983
6984 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6985 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6986
6987 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6988 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6989 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006990 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006991 default:
6992 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006993 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6994 case TRANS_DDI_EDP_INPUT_A_ON:
6995 trans_edp_pipe = PIPE_A;
6996 break;
6997 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6998 trans_edp_pipe = PIPE_B;
6999 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01007000 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007001 trans_edp_pipe = PIPE_C;
7002 break;
7003 }
7004
Chris Wilson6b383a72010-09-13 13:54:26 +01007005 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007006 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7007 }
7008
7009 if (!intel_display_power_enabled(dev,
7010 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7011 return false;
7012
7013 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7014 if (!(tmp & PIPECONF_ENABLE))
7015 return false;
7016
7017 /*
7018 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7019 * DDI E. So just check whether this pipe is wired to DDI E and whether
7020 * the PCH transcoder is on.
7021 */
7022 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7023 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7024 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7025 pipe_config->has_pch_encoder = true;
7026
7027 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7028 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7029 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7030
7031 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7032 }
7033
Chris Wilson560b85b2010-08-07 11:01:38 +01007034 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007035
7036 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7037 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007038 ironlake_get_pfit_config(crtc, pipe_config);
7039
Jesse Barnese59150d2014-01-07 13:30:45 -08007040 if (IS_HASWELL(dev))
7041 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7042 (I915_READ(IPS_CTL) & IPS_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08007043
7044 pipe_config->pixel_multiplier = 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07007045
7046 return true;
7047}
7048
7049static int intel_crtc_mode_set(struct drm_crtc *crtc,
7050 int x, int y,
7051 struct drm_framebuffer *fb)
7052{
Eric Anholt0b701d22011-03-30 13:01:03 -07007053 struct drm_device *dev = crtc->dev;
7054 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007055 struct intel_encoder *encoder;
Eric Anholtf564048e2011-03-30 13:01:02 -07007056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007057 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholtf564048e2011-03-30 13:01:02 -07007058 int pipe = intel_crtc->pipe;
7059 int ret;
7060
Eric Anholt0b701d22011-03-30 13:01:03 -07007061 drm_vblank_pre_modeset(dev, pipe);
7062
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007063 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7064
Jesse Barnes79e53942008-11-07 14:24:08 -08007065 drm_vblank_post_modeset(dev, pipe);
7066
Daniel Vetter9256aa12012-10-31 19:26:13 +01007067 if (ret != 0)
7068 return ret;
7069
7070 for_each_encoder_on_crtc(dev, crtc, encoder) {
7071 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7072 encoder->base.base.id,
7073 drm_get_encoder_name(&encoder->base),
7074 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007075 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007076 }
7077
7078 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007079}
7080
Jani Nikula1a915102013-10-16 12:34:48 +03007081static struct {
7082 int clock;
7083 u32 config;
7084} hdmi_audio_clock[] = {
7085 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7086 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7087 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7088 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7089 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7090 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7091 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7092 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7093 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7094 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7095};
7096
7097/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7098static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7099{
7100 int i;
7101
7102 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7103 if (mode->clock == hdmi_audio_clock[i].clock)
7104 break;
7105 }
7106
7107 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7108 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7109 i = 1;
7110 }
7111
7112 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7113 hdmi_audio_clock[i].clock,
7114 hdmi_audio_clock[i].config);
7115
7116 return hdmi_audio_clock[i].config;
7117}
7118
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007119static bool intel_eld_uptodate(struct drm_connector *connector,
7120 int reg_eldv, uint32_t bits_eldv,
7121 int reg_elda, uint32_t bits_elda,
7122 int reg_edid)
7123{
7124 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7125 uint8_t *eld = connector->eld;
7126 uint32_t i;
7127
7128 i = I915_READ(reg_eldv);
7129 i &= bits_eldv;
7130
7131 if (!eld[0])
7132 return !i;
7133
7134 if (!i)
7135 return false;
7136
7137 i = I915_READ(reg_elda);
7138 i &= ~bits_elda;
7139 I915_WRITE(reg_elda, i);
7140
7141 for (i = 0; i < eld[2]; i++)
7142 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7143 return false;
7144
7145 return true;
7146}
7147
Wu Fengguange0dac652011-09-05 14:25:34 +08007148static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007149 struct drm_crtc *crtc,
7150 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007151{
7152 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7153 uint8_t *eld = connector->eld;
7154 uint32_t eldv;
7155 uint32_t len;
7156 uint32_t i;
7157
7158 i = I915_READ(G4X_AUD_VID_DID);
7159
7160 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7161 eldv = G4X_ELDV_DEVCL_DEVBLC;
7162 else
7163 eldv = G4X_ELDV_DEVCTG;
7164
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007165 if (intel_eld_uptodate(connector,
7166 G4X_AUD_CNTL_ST, eldv,
7167 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7168 G4X_HDMIW_HDMIEDID))
7169 return;
7170
Wu Fengguange0dac652011-09-05 14:25:34 +08007171 i = I915_READ(G4X_AUD_CNTL_ST);
7172 i &= ~(eldv | G4X_ELD_ADDR);
7173 len = (i >> 9) & 0x1f; /* ELD buffer size */
7174 I915_WRITE(G4X_AUD_CNTL_ST, i);
7175
7176 if (!eld[0])
7177 return;
7178
7179 len = min_t(uint8_t, eld[2], len);
7180 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7181 for (i = 0; i < len; i++)
7182 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7183
7184 i = I915_READ(G4X_AUD_CNTL_ST);
7185 i |= eldv;
7186 I915_WRITE(G4X_AUD_CNTL_ST, i);
7187}
7188
Wang Xingchao83358c852012-08-16 22:43:37 +08007189static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007190 struct drm_crtc *crtc,
7191 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007192{
7193 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7194 uint8_t *eld = connector->eld;
7195 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007197 uint32_t eldv;
7198 uint32_t i;
7199 int len;
7200 int pipe = to_intel_crtc(crtc)->pipe;
7201 int tmp;
7202
7203 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7204 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7205 int aud_config = HSW_AUD_CFG(pipe);
7206 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7207
7208
7209 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7210
7211 /* Audio output enable */
7212 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7213 tmp = I915_READ(aud_cntrl_st2);
7214 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7215 I915_WRITE(aud_cntrl_st2, tmp);
7216
7217 /* Wait for 1 vertical blank */
7218 intel_wait_for_vblank(dev, pipe);
7219
7220 /* Set ELD valid state */
7221 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007222 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007223 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7224 I915_WRITE(aud_cntrl_st2, tmp);
7225 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007226 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007227
7228 /* Enable HDMI mode */
7229 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007230 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007231 /* clear N_programing_enable and N_value_index */
7232 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7233 I915_WRITE(aud_config, tmp);
7234
7235 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7236
7237 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007238 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007239
7240 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7241 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7242 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7243 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007244 } else {
7245 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7246 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007247
7248 if (intel_eld_uptodate(connector,
7249 aud_cntrl_st2, eldv,
7250 aud_cntl_st, IBX_ELD_ADDRESS,
7251 hdmiw_hdmiedid))
7252 return;
7253
7254 i = I915_READ(aud_cntrl_st2);
7255 i &= ~eldv;
7256 I915_WRITE(aud_cntrl_st2, i);
7257
7258 if (!eld[0])
7259 return;
7260
7261 i = I915_READ(aud_cntl_st);
7262 i &= ~IBX_ELD_ADDRESS;
7263 I915_WRITE(aud_cntl_st, i);
7264 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7265 DRM_DEBUG_DRIVER("port num:%d\n", i);
7266
7267 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7268 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7269 for (i = 0; i < len; i++)
7270 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7271
7272 i = I915_READ(aud_cntrl_st2);
7273 i |= eldv;
7274 I915_WRITE(aud_cntrl_st2, i);
7275
7276}
7277
Wu Fengguange0dac652011-09-05 14:25:34 +08007278static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007279 struct drm_crtc *crtc,
7280 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007281{
7282 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7283 uint8_t *eld = connector->eld;
7284 uint32_t eldv;
7285 uint32_t i;
7286 int len;
7287 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007288 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007289 int aud_cntl_st;
7290 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007291 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007292
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007293 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007294 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7295 aud_config = IBX_AUD_CFG(pipe);
7296 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007297 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007298 } else if (IS_VALLEYVIEW(connector->dev)) {
7299 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7300 aud_config = VLV_AUD_CFG(pipe);
7301 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7302 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007303 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007304 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7305 aud_config = CPT_AUD_CFG(pipe);
7306 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007307 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007308 }
7309
Wang Xingchao9b138a82012-08-09 16:52:18 +08007310 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007311
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007312 if (IS_VALLEYVIEW(connector->dev)) {
7313 struct intel_encoder *intel_encoder;
7314 struct intel_digital_port *intel_dig_port;
7315
7316 intel_encoder = intel_attached_encoder(connector);
7317 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7318 i = intel_dig_port->port;
7319 } else {
7320 i = I915_READ(aud_cntl_st);
7321 i = (i >> 29) & DIP_PORT_SEL_MASK;
7322 /* DIP_Port_Select, 0x1 = PortB */
7323 }
7324
Wu Fengguange0dac652011-09-05 14:25:34 +08007325 if (!i) {
7326 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7327 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007328 eldv = IBX_ELD_VALIDB;
7329 eldv |= IBX_ELD_VALIDB << 4;
7330 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007331 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007332 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007333 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007334 }
7335
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007336 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7337 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7338 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007339 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007340 } else {
7341 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7342 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007343
7344 if (intel_eld_uptodate(connector,
7345 aud_cntrl_st2, eldv,
7346 aud_cntl_st, IBX_ELD_ADDRESS,
7347 hdmiw_hdmiedid))
7348 return;
7349
Wu Fengguange0dac652011-09-05 14:25:34 +08007350 i = I915_READ(aud_cntrl_st2);
7351 i &= ~eldv;
7352 I915_WRITE(aud_cntrl_st2, i);
7353
7354 if (!eld[0])
7355 return;
7356
Wu Fengguange0dac652011-09-05 14:25:34 +08007357 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007358 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007359 I915_WRITE(aud_cntl_st, i);
7360
7361 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7362 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7363 for (i = 0; i < len; i++)
7364 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7365
7366 i = I915_READ(aud_cntrl_st2);
7367 i |= eldv;
7368 I915_WRITE(aud_cntrl_st2, i);
7369}
7370
7371void intel_write_eld(struct drm_encoder *encoder,
7372 struct drm_display_mode *mode)
7373{
7374 struct drm_crtc *crtc = encoder->crtc;
7375 struct drm_connector *connector;
7376 struct drm_device *dev = encoder->dev;
7377 struct drm_i915_private *dev_priv = dev->dev_private;
7378
7379 connector = drm_select_eld(encoder, mode);
7380 if (!connector)
7381 return;
7382
7383 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7384 connector->base.id,
7385 drm_get_connector_name(connector),
7386 connector->encoder->base.id,
7387 drm_get_encoder_name(connector->encoder));
7388
7389 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7390
7391 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007392 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007393}
7394
Jesse Barnes79e53942008-11-07 14:24:08 -08007395static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7396{
7397 struct drm_device *dev = crtc->dev;
7398 struct drm_i915_private *dev_priv = dev->dev_private;
7399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7400 bool visible = base != 0;
7401 u32 cntl;
7402
7403 if (intel_crtc->cursor_visible == visible)
7404 return;
7405
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007406 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007407 if (visible) {
7408 /* On these chipsets we can only modify the base whilst
7409 * the cursor is disabled.
7410 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007411 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007412
7413 cntl &= ~(CURSOR_FORMAT_MASK);
7414 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7415 cntl |= CURSOR_ENABLE |
7416 CURSOR_GAMMA_ENABLE |
7417 CURSOR_FORMAT_ARGB;
7418 } else
7419 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007420 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007421
7422 intel_crtc->cursor_visible = visible;
7423}
7424
7425static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7426{
7427 struct drm_device *dev = crtc->dev;
7428 struct drm_i915_private *dev_priv = dev->dev_private;
7429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7430 int pipe = intel_crtc->pipe;
7431 bool visible = base != 0;
7432
7433 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007434 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007435 if (base) {
7436 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7437 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7438 cntl |= pipe << 28; /* Connect to correct pipe */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007439 } else {
Eric Anholtbad720f2009-10-22 16:11:14 -07007440 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007441 cntl |= CURSOR_MODE_DISABLE;
7442 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007443 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007444
7445 intel_crtc->cursor_visible = visible;
7446 }
7447 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007448 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007449 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007450 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007451}
7452
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007453static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7454{
7455 struct drm_device *dev = crtc->dev;
7456 struct drm_i915_private *dev_priv = dev->dev_private;
7457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7458 int pipe = intel_crtc->pipe;
7459 bool visible = base != 0;
7460
7461 if (intel_crtc->cursor_visible != visible) {
7462 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7463 if (base) {
7464 cntl &= ~CURSOR_MODE;
7465 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7466 } else {
7467 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7468 cntl |= CURSOR_MODE_DISABLE;
7469 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007470 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007471 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007472 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7473 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007474 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7475
7476 intel_crtc->cursor_visible = visible;
7477 }
7478 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007479 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007480 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007481 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007482}
7483
Jesse Barnes79e53942008-11-07 14:24:08 -08007484/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007485static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7486 bool on)
7487{
7488 struct drm_device *dev = crtc->dev;
7489 struct drm_i915_private *dev_priv = dev->dev_private;
7490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7491 int pipe = intel_crtc->pipe;
7492 int x = intel_crtc->cursor_x;
7493 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007494 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007495 bool visible;
7496
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007497 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007498 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007499
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007500 if (x >= intel_crtc->config.pipe_src_w)
7501 base = 0;
7502
7503 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007504 base = 0;
7505
7506 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007507 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007508 base = 0;
7509
7510 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7511 x = -x;
7512 }
7513 pos |= x << CURSOR_X_SHIFT;
7514
7515 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007516 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007517 base = 0;
7518
7519 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7520 y = -y;
7521 }
7522 pos |= y << CURSOR_Y_SHIFT;
7523
7524 visible = base != 0;
7525 if (!visible && !intel_crtc->cursor_visible)
7526 return;
7527
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007528 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007529 I915_WRITE(CURPOS_IVB(pipe), pos);
7530 ivb_update_cursor(crtc, base);
7531 } else {
7532 I915_WRITE(CURPOS(pipe), pos);
7533 if (IS_845G(dev) || IS_I865G(dev))
7534 i845_update_cursor(crtc, base);
7535 else
7536 i9xx_update_cursor(crtc, base);
7537 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007538}
7539
Jesse Barnes79e53942008-11-07 14:24:08 -08007540static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007541 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007542 uint32_t handle,
7543 uint32_t width, uint32_t height)
7544{
7545 struct drm_device *dev = crtc->dev;
7546 struct drm_i915_private *dev_priv = dev->dev_private;
7547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007548 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007549 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007550 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007551
Jesse Barnes79e53942008-11-07 14:24:08 -08007552 /* if we want to turn off the cursor ignore width and height */
7553 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007554 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007555 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007556 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007557 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007558 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007559 }
7560
7561 /* Currently we only support 64x64 cursors */
7562 if (width != 64 || height != 64) {
7563 DRM_ERROR("we currently only support 64x64 cursors\n");
7564 return -EINVAL;
7565 }
7566
Chris Wilson05394f32010-11-08 19:18:58 +00007567 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007568 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007569 return -ENOENT;
7570
Chris Wilson05394f32010-11-08 19:18:58 +00007571 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007572 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007573 ret = -ENOMEM;
7574 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007575 }
7576
Dave Airlie71acb5e2008-12-30 20:31:46 +10007577 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007578 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007579 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007580 unsigned alignment;
7581
Chris Wilsond9e86c02010-11-10 16:40:20 +00007582 if (obj->tiling_mode) {
7583 DRM_ERROR("cursor cannot be tiled\n");
7584 ret = -EINVAL;
7585 goto fail_locked;
7586 }
7587
Chris Wilson693db182013-03-05 14:52:39 +00007588 /* Note that the w/a also requires 2 PTE of padding following
7589 * the bo. We currently fill all unused PTE with the shadow
7590 * page and so we should always have valid PTE following the
7591 * cursor preventing the VT-d warning.
7592 */
7593 alignment = 0;
7594 if (need_vtd_wa(dev))
7595 alignment = 64*1024;
7596
7597 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007598 if (ret) {
7599 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007600 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007601 }
7602
Chris Wilsond9e86c02010-11-10 16:40:20 +00007603 ret = i915_gem_object_put_fence(obj);
7604 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007605 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007606 goto fail_unpin;
7607 }
7608
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007609 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007610 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007611 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007612 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007613 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7614 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007615 if (ret) {
7616 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007617 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007618 }
Chris Wilson05394f32010-11-08 19:18:58 +00007619 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007620 }
7621
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007622 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007623 I915_WRITE(CURSIZE, (height << 12) | width);
7624
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007625 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007626 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007627 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007628 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007629 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7630 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007631 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007632 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007633 }
Jesse Barnes80824002009-09-10 15:28:06 -07007634
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007635 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007636
7637 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007638 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007639 intel_crtc->cursor_width = width;
7640 intel_crtc->cursor_height = height;
7641
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007642 if (intel_crtc->active)
7643 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007644
Jesse Barnes79e53942008-11-07 14:24:08 -08007645 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007646fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007647 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007648fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007649 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007650fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007651 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007652 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007653}
7654
7655static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7656{
Jesse Barnes79e53942008-11-07 14:24:08 -08007657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007658
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007659 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7660 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007661
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007662 if (intel_crtc->active)
7663 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007664
7665 return 0;
7666}
7667
Jesse Barnes79e53942008-11-07 14:24:08 -08007668static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007669 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007670{
James Simmons72034252010-08-03 01:33:19 +01007671 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007673
James Simmons72034252010-08-03 01:33:19 +01007674 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007675 intel_crtc->lut_r[i] = red[i] >> 8;
7676 intel_crtc->lut_g[i] = green[i] >> 8;
7677 intel_crtc->lut_b[i] = blue[i] >> 8;
7678 }
7679
7680 intel_crtc_load_lut(crtc);
7681}
7682
Jesse Barnes79e53942008-11-07 14:24:08 -08007683/* VESA 640x480x72Hz mode to set on the pipe */
7684static struct drm_display_mode load_detect_mode = {
7685 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7686 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7687};
7688
Daniel Vettera8bb6812014-02-10 18:00:39 +01007689static int intel_framebuffer_init(struct drm_device *dev,
7690 struct intel_framebuffer *ifb,
7691 struct drm_mode_fb_cmd2 *mode_cmd,
7692 struct drm_i915_gem_object *obj);
7693
7694struct drm_framebuffer *
7695__intel_framebuffer_create(struct drm_device *dev,
7696 struct drm_mode_fb_cmd2 *mode_cmd,
7697 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007698{
7699 struct intel_framebuffer *intel_fb;
7700 int ret;
7701
7702 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7703 if (!intel_fb) {
7704 drm_gem_object_unreference_unlocked(&obj->base);
7705 return ERR_PTR(-ENOMEM);
7706 }
7707
7708 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007709 if (ret)
7710 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007711
7712 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007713err:
7714 drm_gem_object_unreference_unlocked(&obj->base);
7715 kfree(intel_fb);
7716
7717 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007718}
7719
Daniel Vettera8bb6812014-02-10 18:00:39 +01007720struct drm_framebuffer *
7721intel_framebuffer_create(struct drm_device *dev,
7722 struct drm_mode_fb_cmd2 *mode_cmd,
7723 struct drm_i915_gem_object *obj)
7724{
7725 struct drm_framebuffer *fb;
7726 int ret;
7727
7728 ret = i915_mutex_lock_interruptible(dev);
7729 if (ret)
7730 return ERR_PTR(ret);
7731 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7732 mutex_unlock(&dev->struct_mutex);
7733
7734 return fb;
7735}
7736
Chris Wilsond2dff872011-04-19 08:36:26 +01007737static u32
7738intel_framebuffer_pitch_for_width(int width, int bpp)
7739{
7740 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7741 return ALIGN(pitch, 64);
7742}
7743
7744static u32
7745intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7746{
7747 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7748 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7749}
7750
7751static struct drm_framebuffer *
7752intel_framebuffer_create_for_mode(struct drm_device *dev,
7753 struct drm_display_mode *mode,
7754 int depth, int bpp)
7755{
7756 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007757 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007758
7759 obj = i915_gem_alloc_object(dev,
7760 intel_framebuffer_size_for_mode(mode, bpp));
7761 if (obj == NULL)
7762 return ERR_PTR(-ENOMEM);
7763
7764 mode_cmd.width = mode->hdisplay;
7765 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007766 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7767 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007768 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007769
7770 return intel_framebuffer_create(dev, &mode_cmd, obj);
7771}
7772
7773static struct drm_framebuffer *
7774mode_fits_in_fbdev(struct drm_device *dev,
7775 struct drm_display_mode *mode)
7776{
Daniel Vetter4520f532013-10-09 09:18:51 +02007777#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007778 struct drm_i915_private *dev_priv = dev->dev_private;
7779 struct drm_i915_gem_object *obj;
7780 struct drm_framebuffer *fb;
7781
7782 if (dev_priv->fbdev == NULL)
7783 return NULL;
7784
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007785 obj = dev_priv->fbdev->fb->obj;
Chris Wilsond2dff872011-04-19 08:36:26 +01007786 if (obj == NULL)
7787 return NULL;
7788
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007789 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007790 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7791 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007792 return NULL;
7793
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007794 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007795 return NULL;
7796
7797 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007798#else
7799 return NULL;
7800#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007801}
7802
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007803bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007804 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007805 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007806{
7807 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007808 struct intel_encoder *intel_encoder =
7809 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007810 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007811 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007812 struct drm_crtc *crtc = NULL;
7813 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007814 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007815 int i = -1;
7816
Chris Wilsond2dff872011-04-19 08:36:26 +01007817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7818 connector->base.id, drm_get_connector_name(connector),
7819 encoder->base.id, drm_get_encoder_name(encoder));
7820
Jesse Barnes79e53942008-11-07 14:24:08 -08007821 /*
7822 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007823 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007824 * - if the connector already has an assigned crtc, use it (but make
7825 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007826 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007827 * - try to find the first unused crtc that can drive this connector,
7828 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007829 */
7830
7831 /* See if we already have a CRTC for this connector */
7832 if (encoder->crtc) {
7833 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007834
Daniel Vetter7b240562012-12-12 00:35:33 +01007835 mutex_lock(&crtc->mutex);
7836
Daniel Vetter24218aa2012-08-12 19:27:11 +02007837 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007838 old->load_detect_temp = false;
7839
7840 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007841 if (connector->dpms != DRM_MODE_DPMS_ON)
7842 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007843
Chris Wilson71731882011-04-19 23:10:58 +01007844 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007845 }
7846
7847 /* Find an unused one (if possible) */
7848 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7849 i++;
7850 if (!(encoder->possible_crtcs & (1 << i)))
7851 continue;
7852 if (!possible_crtc->enabled) {
7853 crtc = possible_crtc;
7854 break;
7855 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007856 }
7857
7858 /*
7859 * If we didn't find an unused CRTC, don't use any.
7860 */
7861 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007862 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7863 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007864 }
7865
Daniel Vetter7b240562012-12-12 00:35:33 +01007866 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007867 intel_encoder->new_crtc = to_intel_crtc(crtc);
7868 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007869
7870 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007871 intel_crtc->new_enabled = true;
7872 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02007873 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007874 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007875 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007876
Chris Wilson64927112011-04-20 07:25:26 +01007877 if (!mode)
7878 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007879
Chris Wilsond2dff872011-04-19 08:36:26 +01007880 /* We need a framebuffer large enough to accommodate all accesses
7881 * that the plane may generate whilst we perform load detection.
7882 * We can not rely on the fbcon either being present (we get called
7883 * during its initialisation to detect all boot displays, or it may
7884 * not even exist) or that it is large enough to satisfy the
7885 * requested mode.
7886 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007887 fb = mode_fits_in_fbdev(dev, mode);
7888 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007889 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007890 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7891 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007892 } else
7893 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007894 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007895 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007896 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007897 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007898
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007899 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007900 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007901 if (old->release_fb)
7902 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007903 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007904 }
Chris Wilson71731882011-04-19 23:10:58 +01007905
Jesse Barnes79e53942008-11-07 14:24:08 -08007906 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007907 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007908 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007909
7910 fail:
7911 intel_crtc->new_enabled = crtc->enabled;
7912 if (intel_crtc->new_enabled)
7913 intel_crtc->new_config = &intel_crtc->config;
7914 else
7915 intel_crtc->new_config = NULL;
7916 mutex_unlock(&crtc->mutex);
7917 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007918}
7919
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007920void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007921 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007922{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007923 struct intel_encoder *intel_encoder =
7924 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007925 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007926 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007928
Chris Wilsond2dff872011-04-19 08:36:26 +01007929 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7930 connector->base.id, drm_get_connector_name(connector),
7931 encoder->base.id, drm_get_encoder_name(encoder));
7932
Chris Wilson8261b192011-04-19 23:18:09 +01007933 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007934 to_intel_connector(connector)->new_encoder = NULL;
7935 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007936 intel_crtc->new_enabled = false;
7937 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02007938 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007939
Daniel Vetter36206362012-12-10 20:42:17 +01007940 if (old->release_fb) {
7941 drm_framebuffer_unregister_private(old->release_fb);
7942 drm_framebuffer_unreference(old->release_fb);
7943 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007944
Daniel Vetter67c96402013-01-23 16:25:09 +00007945 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007946 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007947 }
7948
Eric Anholtc751ce42010-03-25 11:48:48 -07007949 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007950 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7951 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007952
7953 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007954}
7955
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007956static int i9xx_pll_refclk(struct drm_device *dev,
7957 const struct intel_crtc_config *pipe_config)
7958{
7959 struct drm_i915_private *dev_priv = dev->dev_private;
7960 u32 dpll = pipe_config->dpll_hw_state.dpll;
7961
7962 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007963 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007964 else if (HAS_PCH_SPLIT(dev))
7965 return 120000;
7966 else if (!IS_GEN2(dev))
7967 return 96000;
7968 else
7969 return 48000;
7970}
7971
Jesse Barnes79e53942008-11-07 14:24:08 -08007972/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007973static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7974 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007975{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007976 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007977 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007978 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007979 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007980 u32 fp;
7981 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007982 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007983
7984 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007985 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007986 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007987 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007988
7989 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007990 if (IS_PINEVIEW(dev)) {
7991 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7992 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007993 } else {
7994 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7995 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7996 }
7997
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007998 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007999 if (IS_PINEVIEW(dev))
8000 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8001 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008002 else
8003 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008004 DPLL_FPA01_P1_POST_DIV_SHIFT);
8005
8006 switch (dpll & DPLL_MODE_MASK) {
8007 case DPLLB_MODE_DAC_SERIAL:
8008 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8009 5 : 10;
8010 break;
8011 case DPLLB_MODE_LVDS:
8012 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8013 7 : 14;
8014 break;
8015 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008016 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008017 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008018 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008019 }
8020
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008021 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008022 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008023 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008024 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008025 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008026 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008027 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008028
8029 if (is_lvds) {
8030 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8031 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008032
8033 if (lvds & LVDS_CLKB_POWER_UP)
8034 clock.p2 = 7;
8035 else
8036 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008037 } else {
8038 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8039 clock.p1 = 2;
8040 else {
8041 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8042 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8043 }
8044 if (dpll & PLL_P2_DIVIDE_BY_4)
8045 clock.p2 = 4;
8046 else
8047 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008048 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008049
8050 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008051 }
8052
Ville Syrjälä18442d02013-09-13 16:00:08 +03008053 /*
8054 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008055 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008056 * encoder's get_config() function.
8057 */
8058 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008059}
8060
Ville Syrjälä6878da02013-09-13 15:59:11 +03008061int intel_dotclock_calculate(int link_freq,
8062 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008063{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008064 /*
8065 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008066 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008067 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008068 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008069 *
8070 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008071 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008072 */
8073
Ville Syrjälä6878da02013-09-13 15:59:11 +03008074 if (!m_n->link_n)
8075 return 0;
8076
8077 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8078}
8079
Ville Syrjälä18442d02013-09-13 16:00:08 +03008080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8081 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008082{
8083 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008084
8085 /* read out port_clock from the DPLL */
8086 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008087
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008088 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008089 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008090 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008091 * agree once we know their relationship in the encoder's
8092 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008093 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008094 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008095 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8096 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008097}
8098
8099/** Returns the currently programmed mode of the given pipe. */
8100struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8101 struct drm_crtc *crtc)
8102{
Jesse Barnes548f2452011-02-17 10:40:53 -08008103 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008105 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008106 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008107 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008108 int htot = I915_READ(HTOTAL(cpu_transcoder));
8109 int hsync = I915_READ(HSYNC(cpu_transcoder));
8110 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8111 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008112 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008113
8114 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8115 if (!mode)
8116 return NULL;
8117
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008118 /*
8119 * Construct a pipe_config sufficient for getting the clock info
8120 * back out of crtc_clock_get.
8121 *
8122 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8123 * to use a real value here instead.
8124 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008125 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008126 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008127 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8128 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8129 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008130 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8131
Ville Syrjälä773ae032013-09-23 17:48:20 +03008132 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008133 mode->hdisplay = (htot & 0xffff) + 1;
8134 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8135 mode->hsync_start = (hsync & 0xffff) + 1;
8136 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8137 mode->vdisplay = (vtot & 0xffff) + 1;
8138 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8139 mode->vsync_start = (vsync & 0xffff) + 1;
8140 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8141
8142 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008143
8144 return mode;
8145}
8146
Daniel Vetter3dec0092010-08-20 21:40:52 +02008147static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008148{
8149 struct drm_device *dev = crtc->dev;
8150 drm_i915_private_t *dev_priv = dev->dev_private;
8151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8152 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008153 int dpll_reg = DPLL(pipe);
8154 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008155
Eric Anholtbad720f2009-10-22 16:11:14 -07008156 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008157 return;
8158
8159 if (!dev_priv->lvds_downclock_avail)
8160 return;
8161
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008162 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008163 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008164 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008165
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008166 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008167
8168 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8169 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008170 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008171
Jesse Barnes652c3932009-08-17 13:31:43 -07008172 dpll = I915_READ(dpll_reg);
8173 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008174 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008175 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008176}
8177
8178static void intel_decrease_pllclock(struct drm_crtc *crtc)
8179{
8180 struct drm_device *dev = crtc->dev;
8181 drm_i915_private_t *dev_priv = dev->dev_private;
8182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008183
Eric Anholtbad720f2009-10-22 16:11:14 -07008184 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008185 return;
8186
8187 if (!dev_priv->lvds_downclock_avail)
8188 return;
8189
8190 /*
8191 * Since this is called by a timer, we should never get here in
8192 * the manual case.
8193 */
8194 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008195 int pipe = intel_crtc->pipe;
8196 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008197 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008198
Zhao Yakui44d98a62009-10-09 11:39:40 +08008199 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008200
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008201 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008202
Chris Wilson074b5e12012-05-02 12:07:06 +01008203 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008204 dpll |= DISPLAY_RATE_SELECT_FPA1;
8205 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008206 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008207 dpll = I915_READ(dpll_reg);
8208 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008209 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008210 }
8211
8212}
8213
Chris Wilsonf047e392012-07-21 12:31:41 +01008214void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008215{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008216 struct drm_i915_private *dev_priv = dev->dev_private;
8217
8218 hsw_package_c8_gpu_busy(dev_priv);
8219 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008220}
8221
8222void intel_mark_idle(struct drm_device *dev)
8223{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008224 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008225 struct drm_crtc *crtc;
8226
Paulo Zanonic67a4702013-08-19 13:18:09 -03008227 hsw_package_c8_gpu_idle(dev_priv);
8228
Jani Nikulad330a952014-01-21 11:24:25 +02008229 if (!i915.powersave)
Chris Wilson725a5b52013-01-08 11:02:57 +00008230 return;
8231
8232 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8233 if (!crtc->fb)
8234 continue;
8235
8236 intel_decrease_pllclock(crtc);
8237 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008238
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008239 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008240 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008241}
8242
Chris Wilsonc65355b2013-06-06 16:53:41 -03008243void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8244 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008245{
8246 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008247 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008248
Jani Nikulad330a952014-01-21 11:24:25 +02008249 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008250 return;
8251
Jesse Barnes652c3932009-08-17 13:31:43 -07008252 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008253 if (!crtc->fb)
8254 continue;
8255
Chris Wilsonc65355b2013-06-06 16:53:41 -03008256 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8257 continue;
8258
8259 intel_increase_pllclock(crtc);
8260 if (ring && intel_fbc_enabled(dev))
8261 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008262 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008263}
8264
Jesse Barnes79e53942008-11-07 14:24:08 -08008265static void intel_crtc_destroy(struct drm_crtc *crtc)
8266{
8267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008268 struct drm_device *dev = crtc->dev;
8269 struct intel_unpin_work *work;
8270 unsigned long flags;
8271
8272 spin_lock_irqsave(&dev->event_lock, flags);
8273 work = intel_crtc->unpin_work;
8274 intel_crtc->unpin_work = NULL;
8275 spin_unlock_irqrestore(&dev->event_lock, flags);
8276
8277 if (work) {
8278 cancel_work_sync(&work->work);
8279 kfree(work);
8280 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008281
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008282 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8283
Jesse Barnes79e53942008-11-07 14:24:08 -08008284 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008285
Jesse Barnes79e53942008-11-07 14:24:08 -08008286 kfree(intel_crtc);
8287}
8288
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008289static void intel_unpin_work_fn(struct work_struct *__work)
8290{
8291 struct intel_unpin_work *work =
8292 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008293 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008294
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008295 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008296 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008297 drm_gem_object_unreference(&work->pending_flip_obj->base);
8298 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008299
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008300 intel_update_fbc(dev);
8301 mutex_unlock(&dev->struct_mutex);
8302
8303 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8304 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8305
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008306 kfree(work);
8307}
8308
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008309static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008310 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008311{
8312 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8314 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008315 unsigned long flags;
8316
8317 /* Ignore early vblank irqs */
8318 if (intel_crtc == NULL)
8319 return;
8320
8321 spin_lock_irqsave(&dev->event_lock, flags);
8322 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008323
8324 /* Ensure we don't miss a work->pending update ... */
8325 smp_rmb();
8326
8327 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008328 spin_unlock_irqrestore(&dev->event_lock, flags);
8329 return;
8330 }
8331
Chris Wilsone7d841c2012-12-03 11:36:30 +00008332 /* and that the unpin work is consistent wrt ->pending. */
8333 smp_rmb();
8334
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008335 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008336
Rob Clark45a066e2012-10-08 14:50:40 -05008337 if (work->event)
8338 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008339
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008340 drm_vblank_put(dev, intel_crtc->pipe);
8341
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008342 spin_unlock_irqrestore(&dev->event_lock, flags);
8343
Daniel Vetter2c10d572012-12-20 21:24:07 +01008344 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008345
8346 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008347
8348 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008349}
8350
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008351void intel_finish_page_flip(struct drm_device *dev, int pipe)
8352{
8353 drm_i915_private_t *dev_priv = dev->dev_private;
8354 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8355
Mario Kleiner49b14a52010-12-09 07:00:07 +01008356 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008357}
8358
8359void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8360{
8361 drm_i915_private_t *dev_priv = dev->dev_private;
8362 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8363
Mario Kleiner49b14a52010-12-09 07:00:07 +01008364 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008365}
8366
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008367void intel_prepare_page_flip(struct drm_device *dev, int plane)
8368{
8369 drm_i915_private_t *dev_priv = dev->dev_private;
8370 struct intel_crtc *intel_crtc =
8371 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8372 unsigned long flags;
8373
Chris Wilsone7d841c2012-12-03 11:36:30 +00008374 /* NB: An MMIO update of the plane base pointer will also
8375 * generate a page-flip completion irq, i.e. every modeset
8376 * is also accompanied by a spurious intel_prepare_page_flip().
8377 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008378 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008379 if (intel_crtc->unpin_work)
8380 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008381 spin_unlock_irqrestore(&dev->event_lock, flags);
8382}
8383
Chris Wilsone7d841c2012-12-03 11:36:30 +00008384inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8385{
8386 /* Ensure that the work item is consistent when activating it ... */
8387 smp_wmb();
8388 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8389 /* and that it is marked active as soon as the irq could fire. */
8390 smp_wmb();
8391}
8392
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008393static int intel_gen2_queue_flip(struct drm_device *dev,
8394 struct drm_crtc *crtc,
8395 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008396 struct drm_i915_gem_object *obj,
8397 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008398{
8399 struct drm_i915_private *dev_priv = dev->dev_private;
8400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008401 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008402 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008403 int ret;
8404
Daniel Vetter6d90c952012-04-26 23:28:05 +02008405 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008406 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008407 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008408
Daniel Vetter6d90c952012-04-26 23:28:05 +02008409 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008410 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008411 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008412
8413 /* Can't queue multiple flips, so wait for the previous
8414 * one to finish before executing the next.
8415 */
8416 if (intel_crtc->plane)
8417 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8418 else
8419 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008420 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8421 intel_ring_emit(ring, MI_NOOP);
8422 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8423 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8424 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008425 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008426 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008427
8428 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008429 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008430 return 0;
8431
8432err_unpin:
8433 intel_unpin_fb_obj(obj);
8434err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008435 return ret;
8436}
8437
8438static int intel_gen3_queue_flip(struct drm_device *dev,
8439 struct drm_crtc *crtc,
8440 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008441 struct drm_i915_gem_object *obj,
8442 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008443{
8444 struct drm_i915_private *dev_priv = dev->dev_private;
8445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008446 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008447 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008448 int ret;
8449
Daniel Vetter6d90c952012-04-26 23:28:05 +02008450 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008451 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008452 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008453
Daniel Vetter6d90c952012-04-26 23:28:05 +02008454 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008455 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008456 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008457
8458 if (intel_crtc->plane)
8459 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8460 else
8461 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008462 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8463 intel_ring_emit(ring, MI_NOOP);
8464 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8465 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8466 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008467 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008468 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008469
Chris Wilsone7d841c2012-12-03 11:36:30 +00008470 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008471 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008472 return 0;
8473
8474err_unpin:
8475 intel_unpin_fb_obj(obj);
8476err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008477 return ret;
8478}
8479
8480static int intel_gen4_queue_flip(struct drm_device *dev,
8481 struct drm_crtc *crtc,
8482 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008483 struct drm_i915_gem_object *obj,
8484 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008485{
8486 struct drm_i915_private *dev_priv = dev->dev_private;
8487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8488 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008489 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008490 int ret;
8491
Daniel Vetter6d90c952012-04-26 23:28:05 +02008492 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008493 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008494 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008495
Daniel Vetter6d90c952012-04-26 23:28:05 +02008496 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008497 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008498 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008499
8500 /* i965+ uses the linear or tiled offsets from the
8501 * Display Registers (which do not change across a page-flip)
8502 * so we need only reprogram the base address.
8503 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008504 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8505 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8506 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008507 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008508 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008509 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008510
8511 /* XXX Enabling the panel-fitter across page-flip is so far
8512 * untested on non-native modes, so ignore it for now.
8513 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8514 */
8515 pf = 0;
8516 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008517 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008518
8519 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008520 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008521 return 0;
8522
8523err_unpin:
8524 intel_unpin_fb_obj(obj);
8525err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008526 return ret;
8527}
8528
8529static int intel_gen6_queue_flip(struct drm_device *dev,
8530 struct drm_crtc *crtc,
8531 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008532 struct drm_i915_gem_object *obj,
8533 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008534{
8535 struct drm_i915_private *dev_priv = dev->dev_private;
8536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008537 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008538 uint32_t pf, pipesrc;
8539 int ret;
8540
Daniel Vetter6d90c952012-04-26 23:28:05 +02008541 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008542 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008543 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008544
Daniel Vetter6d90c952012-04-26 23:28:05 +02008545 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008546 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008547 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008548
Daniel Vetter6d90c952012-04-26 23:28:05 +02008549 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8550 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8551 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008552 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008553
Chris Wilson99d9acd2012-04-17 20:37:00 +01008554 /* Contrary to the suggestions in the documentation,
8555 * "Enable Panel Fitter" does not seem to be required when page
8556 * flipping with a non-native mode, and worse causes a normal
8557 * modeset to fail.
8558 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8559 */
8560 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008561 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008562 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008563
8564 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008565 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008566 return 0;
8567
8568err_unpin:
8569 intel_unpin_fb_obj(obj);
8570err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008571 return ret;
8572}
8573
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008574static int intel_gen7_queue_flip(struct drm_device *dev,
8575 struct drm_crtc *crtc,
8576 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008577 struct drm_i915_gem_object *obj,
8578 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008579{
8580 struct drm_i915_private *dev_priv = dev->dev_private;
8581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008582 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008583 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008584 int len, ret;
8585
8586 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008587 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008588 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008589
8590 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8591 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008592 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008593
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008594 switch(intel_crtc->plane) {
8595 case PLANE_A:
8596 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8597 break;
8598 case PLANE_B:
8599 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8600 break;
8601 case PLANE_C:
8602 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8603 break;
8604 default:
8605 WARN_ONCE(1, "unknown plane in flip command\n");
8606 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008607 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008608 }
8609
Chris Wilsonffe74d72013-08-26 20:58:12 +01008610 len = 4;
8611 if (ring->id == RCS)
8612 len += 6;
8613
8614 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008615 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008616 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008617
Chris Wilsonffe74d72013-08-26 20:58:12 +01008618 /* Unmask the flip-done completion message. Note that the bspec says that
8619 * we should do this for both the BCS and RCS, and that we must not unmask
8620 * more than one flip event at any time (or ensure that one flip message
8621 * can be sent by waiting for flip-done prior to queueing new flips).
8622 * Experimentation says that BCS works despite DERRMR masking all
8623 * flip-done completion events and that unmasking all planes at once
8624 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8625 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8626 */
8627 if (ring->id == RCS) {
8628 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8629 intel_ring_emit(ring, DERRMR);
8630 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8631 DERRMR_PIPEB_PRI_FLIP_DONE |
8632 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008633 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8634 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008635 intel_ring_emit(ring, DERRMR);
8636 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8637 }
8638
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008639 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008640 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008641 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008642 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008643
8644 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008645 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008646 return 0;
8647
8648err_unpin:
8649 intel_unpin_fb_obj(obj);
8650err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008651 return ret;
8652}
8653
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008654static int intel_default_queue_flip(struct drm_device *dev,
8655 struct drm_crtc *crtc,
8656 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008657 struct drm_i915_gem_object *obj,
8658 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008659{
8660 return -ENODEV;
8661}
8662
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008663static int intel_crtc_page_flip(struct drm_crtc *crtc,
8664 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008665 struct drm_pending_vblank_event *event,
8666 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008667{
8668 struct drm_device *dev = crtc->dev;
8669 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008670 struct drm_framebuffer *old_fb = crtc->fb;
8671 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8673 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008674 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008675 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008676
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008677 /* Can't change pixel format via MI display flips. */
8678 if (fb->pixel_format != crtc->fb->pixel_format)
8679 return -EINVAL;
8680
8681 /*
8682 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8683 * Note that pitch changes could also affect these register.
8684 */
8685 if (INTEL_INFO(dev)->gen > 3 &&
8686 (fb->offsets[0] != crtc->fb->offsets[0] ||
8687 fb->pitches[0] != crtc->fb->pitches[0]))
8688 return -EINVAL;
8689
Daniel Vetterb14c5672013-09-19 12:18:32 +02008690 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008691 if (work == NULL)
8692 return -ENOMEM;
8693
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008694 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008695 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008696 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008697 INIT_WORK(&work->work, intel_unpin_work_fn);
8698
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008699 ret = drm_vblank_get(dev, intel_crtc->pipe);
8700 if (ret)
8701 goto free_work;
8702
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008703 /* We borrow the event spin lock for protecting unpin_work */
8704 spin_lock_irqsave(&dev->event_lock, flags);
8705 if (intel_crtc->unpin_work) {
8706 spin_unlock_irqrestore(&dev->event_lock, flags);
8707 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008708 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008709
8710 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008711 return -EBUSY;
8712 }
8713 intel_crtc->unpin_work = work;
8714 spin_unlock_irqrestore(&dev->event_lock, flags);
8715
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008716 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8717 flush_workqueue(dev_priv->wq);
8718
Chris Wilson79158102012-05-23 11:13:58 +01008719 ret = i915_mutex_lock_interruptible(dev);
8720 if (ret)
8721 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008722
Jesse Barnes75dfca82010-02-10 15:09:44 -08008723 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008724 drm_gem_object_reference(&work->old_fb_obj->base);
8725 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008726
8727 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008728
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008729 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008730
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008731 work->enable_stall_check = true;
8732
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008733 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008734 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008735
Keith Packarded8d1972013-07-22 18:49:58 -07008736 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008737 if (ret)
8738 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008739
Chris Wilson7782de32011-07-08 12:22:41 +01008740 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008741 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008742 mutex_unlock(&dev->struct_mutex);
8743
Jesse Barnese5510fa2010-07-01 16:48:37 -07008744 trace_i915_flip_request(intel_crtc->plane, obj);
8745
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008746 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008747
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008748cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008749 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008750 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008751 drm_gem_object_unreference(&work->old_fb_obj->base);
8752 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008753 mutex_unlock(&dev->struct_mutex);
8754
Chris Wilson79158102012-05-23 11:13:58 +01008755cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008756 spin_lock_irqsave(&dev->event_lock, flags);
8757 intel_crtc->unpin_work = NULL;
8758 spin_unlock_irqrestore(&dev->event_lock, flags);
8759
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008760 drm_vblank_put(dev, intel_crtc->pipe);
8761free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008762 kfree(work);
8763
8764 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008765}
8766
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008767static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008768 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8769 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008770};
8771
Daniel Vetter9a935852012-07-05 22:34:27 +02008772/**
8773 * intel_modeset_update_staged_output_state
8774 *
8775 * Updates the staged output configuration state, e.g. after we've read out the
8776 * current hw state.
8777 */
8778static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8779{
Ville Syrjälä76688512014-01-10 11:28:06 +02008780 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008781 struct intel_encoder *encoder;
8782 struct intel_connector *connector;
8783
8784 list_for_each_entry(connector, &dev->mode_config.connector_list,
8785 base.head) {
8786 connector->new_encoder =
8787 to_intel_encoder(connector->base.encoder);
8788 }
8789
8790 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8791 base.head) {
8792 encoder->new_crtc =
8793 to_intel_crtc(encoder->base.crtc);
8794 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008795
8796 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8797 base.head) {
8798 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008799
8800 if (crtc->new_enabled)
8801 crtc->new_config = &crtc->config;
8802 else
8803 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02008804 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008805}
8806
8807/**
8808 * intel_modeset_commit_output_state
8809 *
8810 * This function copies the stage display pipe configuration to the real one.
8811 */
8812static void intel_modeset_commit_output_state(struct drm_device *dev)
8813{
Ville Syrjälä76688512014-01-10 11:28:06 +02008814 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008815 struct intel_encoder *encoder;
8816 struct intel_connector *connector;
8817
8818 list_for_each_entry(connector, &dev->mode_config.connector_list,
8819 base.head) {
8820 connector->base.encoder = &connector->new_encoder->base;
8821 }
8822
8823 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8824 base.head) {
8825 encoder->base.crtc = &encoder->new_crtc->base;
8826 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008827
8828 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8829 base.head) {
8830 crtc->base.enabled = crtc->new_enabled;
8831 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008832}
8833
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008834static void
8835connected_sink_compute_bpp(struct intel_connector * connector,
8836 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008837{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008838 int bpp = pipe_config->pipe_bpp;
8839
8840 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8841 connector->base.base.id,
8842 drm_get_connector_name(&connector->base));
8843
8844 /* Don't use an invalid EDID bpc value */
8845 if (connector->base.display_info.bpc &&
8846 connector->base.display_info.bpc * 3 < bpp) {
8847 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8848 bpp, connector->base.display_info.bpc*3);
8849 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8850 }
8851
8852 /* Clamp bpp to 8 on screens without EDID 1.4 */
8853 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8854 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8855 bpp);
8856 pipe_config->pipe_bpp = 24;
8857 }
8858}
8859
8860static int
8861compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8862 struct drm_framebuffer *fb,
8863 struct intel_crtc_config *pipe_config)
8864{
8865 struct drm_device *dev = crtc->base.dev;
8866 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008867 int bpp;
8868
Daniel Vetterd42264b2013-03-28 16:38:08 +01008869 switch (fb->pixel_format) {
8870 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008871 bpp = 8*3; /* since we go through a colormap */
8872 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008873 case DRM_FORMAT_XRGB1555:
8874 case DRM_FORMAT_ARGB1555:
8875 /* checked in intel_framebuffer_init already */
8876 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8877 return -EINVAL;
8878 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008879 bpp = 6*3; /* min is 18bpp */
8880 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008881 case DRM_FORMAT_XBGR8888:
8882 case DRM_FORMAT_ABGR8888:
8883 /* checked in intel_framebuffer_init already */
8884 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8885 return -EINVAL;
8886 case DRM_FORMAT_XRGB8888:
8887 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008888 bpp = 8*3;
8889 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008890 case DRM_FORMAT_XRGB2101010:
8891 case DRM_FORMAT_ARGB2101010:
8892 case DRM_FORMAT_XBGR2101010:
8893 case DRM_FORMAT_ABGR2101010:
8894 /* checked in intel_framebuffer_init already */
8895 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008896 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008897 bpp = 10*3;
8898 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008899 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008900 default:
8901 DRM_DEBUG_KMS("unsupported depth\n");
8902 return -EINVAL;
8903 }
8904
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008905 pipe_config->pipe_bpp = bpp;
8906
8907 /* Clamp display bpp to EDID value */
8908 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008909 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008910 if (!connector->new_encoder ||
8911 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008912 continue;
8913
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008914 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008915 }
8916
8917 return bpp;
8918}
8919
Daniel Vetter644db712013-09-19 14:53:58 +02008920static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8921{
8922 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8923 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008924 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008925 mode->crtc_hdisplay, mode->crtc_hsync_start,
8926 mode->crtc_hsync_end, mode->crtc_htotal,
8927 mode->crtc_vdisplay, mode->crtc_vsync_start,
8928 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8929}
8930
Daniel Vetterc0b03412013-05-28 12:05:54 +02008931static void intel_dump_pipe_config(struct intel_crtc *crtc,
8932 struct intel_crtc_config *pipe_config,
8933 const char *context)
8934{
8935 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8936 context, pipe_name(crtc->pipe));
8937
8938 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8939 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8940 pipe_config->pipe_bpp, pipe_config->dither);
8941 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8942 pipe_config->has_pch_encoder,
8943 pipe_config->fdi_lanes,
8944 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8945 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8946 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008947 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8948 pipe_config->has_dp_encoder,
8949 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8950 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8951 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008952 DRM_DEBUG_KMS("requested mode:\n");
8953 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8954 DRM_DEBUG_KMS("adjusted mode:\n");
8955 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008956 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008957 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008958 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8959 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008960 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8961 pipe_config->gmch_pfit.control,
8962 pipe_config->gmch_pfit.pgm_ratios,
8963 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008964 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008965 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008966 pipe_config->pch_pfit.size,
8967 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008968 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008969 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008970}
8971
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008972static bool check_encoder_cloning(struct drm_crtc *crtc)
8973{
8974 int num_encoders = 0;
8975 bool uncloneable_encoders = false;
8976 struct intel_encoder *encoder;
8977
8978 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8979 base.head) {
8980 if (&encoder->new_crtc->base != crtc)
8981 continue;
8982
8983 num_encoders++;
8984 if (!encoder->cloneable)
8985 uncloneable_encoders = true;
8986 }
8987
8988 return !(num_encoders > 1 && uncloneable_encoders);
8989}
8990
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008991static struct intel_crtc_config *
8992intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008993 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008994 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008995{
8996 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008997 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008998 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008999 int plane_bpp, ret = -EINVAL;
9000 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009001
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009002 if (!check_encoder_cloning(crtc)) {
9003 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9004 return ERR_PTR(-EINVAL);
9005 }
9006
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009007 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9008 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009009 return ERR_PTR(-ENOMEM);
9010
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009011 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9012 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009013
Daniel Vettere143a212013-07-04 12:01:15 +02009014 pipe_config->cpu_transcoder =
9015 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009016 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009017
Imre Deak2960bc92013-07-30 13:36:32 +03009018 /*
9019 * Sanitize sync polarity flags based on requested ones. If neither
9020 * positive or negative polarity is requested, treat this as meaning
9021 * negative polarity.
9022 */
9023 if (!(pipe_config->adjusted_mode.flags &
9024 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9025 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9026
9027 if (!(pipe_config->adjusted_mode.flags &
9028 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9029 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9030
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009031 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9032 * plane pixel format and any sink constraints into account. Returns the
9033 * source plane bpp so that dithering can be selected on mismatches
9034 * after encoders and crtc also have had their say. */
9035 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9036 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009037 if (plane_bpp < 0)
9038 goto fail;
9039
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009040 /*
9041 * Determine the real pipe dimensions. Note that stereo modes can
9042 * increase the actual pipe size due to the frame doubling and
9043 * insertion of additional space for blanks between the frame. This
9044 * is stored in the crtc timings. We use the requested mode to do this
9045 * computation to clearly distinguish it from the adjusted mode, which
9046 * can be changed by the connectors in the below retry loop.
9047 */
9048 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9049 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9050 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9051
Daniel Vettere29c22c2013-02-21 00:00:16 +01009052encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009053 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009054 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009055 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009056
Daniel Vetter135c81b2013-07-21 21:37:09 +02009057 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009058 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009059
Daniel Vetter7758a112012-07-08 19:40:39 +02009060 /* Pass our mode to the connectors and the CRTC to give them a chance to
9061 * adjust it according to limitations or connector properties, and also
9062 * a chance to reject the mode entirely.
9063 */
9064 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9065 base.head) {
9066
9067 if (&encoder->new_crtc->base != crtc)
9068 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009069
Daniel Vetterefea6e82013-07-21 21:36:59 +02009070 if (!(encoder->compute_config(encoder, pipe_config))) {
9071 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009072 goto fail;
9073 }
9074 }
9075
Daniel Vetterff9a6752013-06-01 17:16:21 +02009076 /* Set default port clock if not overwritten by the encoder. Needs to be
9077 * done afterwards in case the encoder adjusts the mode. */
9078 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009079 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9080 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009081
Daniel Vettera43f6e02013-06-07 23:10:32 +02009082 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009083 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009084 DRM_DEBUG_KMS("CRTC fixup failed\n");
9085 goto fail;
9086 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009087
9088 if (ret == RETRY) {
9089 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9090 ret = -EINVAL;
9091 goto fail;
9092 }
9093
9094 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9095 retry = false;
9096 goto encoder_retry;
9097 }
9098
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009099 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9100 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9101 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9102
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009103 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009104fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009105 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009106 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009107}
9108
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009109/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9110 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9111static void
9112intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9113 unsigned *prepare_pipes, unsigned *disable_pipes)
9114{
9115 struct intel_crtc *intel_crtc;
9116 struct drm_device *dev = crtc->dev;
9117 struct intel_encoder *encoder;
9118 struct intel_connector *connector;
9119 struct drm_crtc *tmp_crtc;
9120
9121 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9122
9123 /* Check which crtcs have changed outputs connected to them, these need
9124 * to be part of the prepare_pipes mask. We don't (yet) support global
9125 * modeset across multiple crtcs, so modeset_pipes will only have one
9126 * bit set at most. */
9127 list_for_each_entry(connector, &dev->mode_config.connector_list,
9128 base.head) {
9129 if (connector->base.encoder == &connector->new_encoder->base)
9130 continue;
9131
9132 if (connector->base.encoder) {
9133 tmp_crtc = connector->base.encoder->crtc;
9134
9135 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9136 }
9137
9138 if (connector->new_encoder)
9139 *prepare_pipes |=
9140 1 << connector->new_encoder->new_crtc->pipe;
9141 }
9142
9143 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9144 base.head) {
9145 if (encoder->base.crtc == &encoder->new_crtc->base)
9146 continue;
9147
9148 if (encoder->base.crtc) {
9149 tmp_crtc = encoder->base.crtc;
9150
9151 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9152 }
9153
9154 if (encoder->new_crtc)
9155 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9156 }
9157
Ville Syrjälä76688512014-01-10 11:28:06 +02009158 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009159 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9160 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009161 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009162 continue;
9163
Ville Syrjälä76688512014-01-10 11:28:06 +02009164 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009165 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009166 else
9167 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009168 }
9169
9170
9171 /* set_mode is also used to update properties on life display pipes. */
9172 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009173 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009174 *prepare_pipes |= 1 << intel_crtc->pipe;
9175
Daniel Vetterb6c51642013-04-12 18:48:43 +02009176 /*
9177 * For simplicity do a full modeset on any pipe where the output routing
9178 * changed. We could be more clever, but that would require us to be
9179 * more careful with calling the relevant encoder->mode_set functions.
9180 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009181 if (*prepare_pipes)
9182 *modeset_pipes = *prepare_pipes;
9183
9184 /* ... and mask these out. */
9185 *modeset_pipes &= ~(*disable_pipes);
9186 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009187
9188 /*
9189 * HACK: We don't (yet) fully support global modesets. intel_set_config
9190 * obies this rule, but the modeset restore mode of
9191 * intel_modeset_setup_hw_state does not.
9192 */
9193 *modeset_pipes &= 1 << intel_crtc->pipe;
9194 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009195
9196 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9197 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009198}
9199
Daniel Vetterea9d7582012-07-10 10:42:52 +02009200static bool intel_crtc_in_use(struct drm_crtc *crtc)
9201{
9202 struct drm_encoder *encoder;
9203 struct drm_device *dev = crtc->dev;
9204
9205 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9206 if (encoder->crtc == crtc)
9207 return true;
9208
9209 return false;
9210}
9211
9212static void
9213intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9214{
9215 struct intel_encoder *intel_encoder;
9216 struct intel_crtc *intel_crtc;
9217 struct drm_connector *connector;
9218
9219 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9220 base.head) {
9221 if (!intel_encoder->base.crtc)
9222 continue;
9223
9224 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9225
9226 if (prepare_pipes & (1 << intel_crtc->pipe))
9227 intel_encoder->connectors_active = false;
9228 }
9229
9230 intel_modeset_commit_output_state(dev);
9231
Ville Syrjälä76688512014-01-10 11:28:06 +02009232 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009233 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9234 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009235 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009236 WARN_ON(intel_crtc->new_config &&
9237 intel_crtc->new_config != &intel_crtc->config);
9238 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009239 }
9240
9241 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9242 if (!connector->encoder || !connector->encoder->crtc)
9243 continue;
9244
9245 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9246
9247 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009248 struct drm_property *dpms_property =
9249 dev->mode_config.dpms_property;
9250
Daniel Vetterea9d7582012-07-10 10:42:52 +02009251 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009252 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009253 dpms_property,
9254 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009255
9256 intel_encoder = to_intel_encoder(connector->encoder);
9257 intel_encoder->connectors_active = true;
9258 }
9259 }
9260
9261}
9262
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009263static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009264{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009265 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009266
9267 if (clock1 == clock2)
9268 return true;
9269
9270 if (!clock1 || !clock2)
9271 return false;
9272
9273 diff = abs(clock1 - clock2);
9274
9275 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9276 return true;
9277
9278 return false;
9279}
9280
Daniel Vetter25c5b262012-07-08 22:08:04 +02009281#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9282 list_for_each_entry((intel_crtc), \
9283 &(dev)->mode_config.crtc_list, \
9284 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009285 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009286
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009287static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009288intel_pipe_config_compare(struct drm_device *dev,
9289 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009290 struct intel_crtc_config *pipe_config)
9291{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009292#define PIPE_CONF_CHECK_X(name) \
9293 if (current_config->name != pipe_config->name) { \
9294 DRM_ERROR("mismatch in " #name " " \
9295 "(expected 0x%08x, found 0x%08x)\n", \
9296 current_config->name, \
9297 pipe_config->name); \
9298 return false; \
9299 }
9300
Daniel Vetter08a24032013-04-19 11:25:34 +02009301#define PIPE_CONF_CHECK_I(name) \
9302 if (current_config->name != pipe_config->name) { \
9303 DRM_ERROR("mismatch in " #name " " \
9304 "(expected %i, found %i)\n", \
9305 current_config->name, \
9306 pipe_config->name); \
9307 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009308 }
9309
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009310#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9311 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009312 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009313 "(expected %i, found %i)\n", \
9314 current_config->name & (mask), \
9315 pipe_config->name & (mask)); \
9316 return false; \
9317 }
9318
Ville Syrjälä5e550652013-09-06 23:29:07 +03009319#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9320 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9321 DRM_ERROR("mismatch in " #name " " \
9322 "(expected %i, found %i)\n", \
9323 current_config->name, \
9324 pipe_config->name); \
9325 return false; \
9326 }
9327
Daniel Vetterbb760062013-06-06 14:55:52 +02009328#define PIPE_CONF_QUIRK(quirk) \
9329 ((current_config->quirks | pipe_config->quirks) & (quirk))
9330
Daniel Vettereccb1402013-05-22 00:50:22 +02009331 PIPE_CONF_CHECK_I(cpu_transcoder);
9332
Daniel Vetter08a24032013-04-19 11:25:34 +02009333 PIPE_CONF_CHECK_I(has_pch_encoder);
9334 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009335 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9336 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9337 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9338 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9339 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009340
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009341 PIPE_CONF_CHECK_I(has_dp_encoder);
9342 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9343 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9344 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9345 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9346 PIPE_CONF_CHECK_I(dp_m_n.tu);
9347
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009348 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9349 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9350 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9354
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9361
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009362 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009363
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009364 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9365 DRM_MODE_FLAG_INTERLACE);
9366
Daniel Vetterbb760062013-06-06 14:55:52 +02009367 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9368 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9369 DRM_MODE_FLAG_PHSYNC);
9370 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9371 DRM_MODE_FLAG_NHSYNC);
9372 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9373 DRM_MODE_FLAG_PVSYNC);
9374 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9375 DRM_MODE_FLAG_NVSYNC);
9376 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009377
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009378 PIPE_CONF_CHECK_I(pipe_src_w);
9379 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009380
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009381 PIPE_CONF_CHECK_I(gmch_pfit.control);
9382 /* pfit ratios are autocomputed by the hw on gen4+ */
9383 if (INTEL_INFO(dev)->gen < 4)
9384 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9385 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009386 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9387 if (current_config->pch_pfit.enabled) {
9388 PIPE_CONF_CHECK_I(pch_pfit.pos);
9389 PIPE_CONF_CHECK_I(pch_pfit.size);
9390 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009391
Jesse Barnese59150d2014-01-07 13:30:45 -08009392 /* BDW+ don't expose a synchronous way to read the state */
9393 if (IS_HASWELL(dev))
9394 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009395
Ville Syrjälä282740f2013-09-04 18:30:03 +03009396 PIPE_CONF_CHECK_I(double_wide);
9397
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009398 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009399 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009400 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009401 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9402 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009403
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009404 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9405 PIPE_CONF_CHECK_I(pipe_bpp);
9406
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009407 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9408 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009409
Daniel Vetter66e985c2013-06-05 13:34:20 +02009410#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009411#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009412#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009413#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009414#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009415
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009416 return true;
9417}
9418
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009419static void
9420check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009421{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009422 struct intel_connector *connector;
9423
9424 list_for_each_entry(connector, &dev->mode_config.connector_list,
9425 base.head) {
9426 /* This also checks the encoder/connector hw state with the
9427 * ->get_hw_state callbacks. */
9428 intel_connector_check_state(connector);
9429
9430 WARN(&connector->new_encoder->base != connector->base.encoder,
9431 "connector's staged encoder doesn't match current encoder\n");
9432 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009433}
9434
9435static void
9436check_encoder_state(struct drm_device *dev)
9437{
9438 struct intel_encoder *encoder;
9439 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009440
9441 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9442 base.head) {
9443 bool enabled = false;
9444 bool active = false;
9445 enum pipe pipe, tracked_pipe;
9446
9447 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9448 encoder->base.base.id,
9449 drm_get_encoder_name(&encoder->base));
9450
9451 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9452 "encoder's stage crtc doesn't match current crtc\n");
9453 WARN(encoder->connectors_active && !encoder->base.crtc,
9454 "encoder's active_connectors set, but no crtc\n");
9455
9456 list_for_each_entry(connector, &dev->mode_config.connector_list,
9457 base.head) {
9458 if (connector->base.encoder != &encoder->base)
9459 continue;
9460 enabled = true;
9461 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9462 active = true;
9463 }
9464 WARN(!!encoder->base.crtc != enabled,
9465 "encoder's enabled state mismatch "
9466 "(expected %i, found %i)\n",
9467 !!encoder->base.crtc, enabled);
9468 WARN(active && !encoder->base.crtc,
9469 "active encoder with no crtc\n");
9470
9471 WARN(encoder->connectors_active != active,
9472 "encoder's computed active state doesn't match tracked active state "
9473 "(expected %i, found %i)\n", active, encoder->connectors_active);
9474
9475 active = encoder->get_hw_state(encoder, &pipe);
9476 WARN(active != encoder->connectors_active,
9477 "encoder's hw state doesn't match sw tracking "
9478 "(expected %i, found %i)\n",
9479 encoder->connectors_active, active);
9480
9481 if (!encoder->base.crtc)
9482 continue;
9483
9484 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9485 WARN(active && pipe != tracked_pipe,
9486 "active encoder's pipe doesn't match"
9487 "(expected %i, found %i)\n",
9488 tracked_pipe, pipe);
9489
9490 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009491}
9492
9493static void
9494check_crtc_state(struct drm_device *dev)
9495{
9496 drm_i915_private_t *dev_priv = dev->dev_private;
9497 struct intel_crtc *crtc;
9498 struct intel_encoder *encoder;
9499 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009500
9501 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9502 base.head) {
9503 bool enabled = false;
9504 bool active = false;
9505
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009506 memset(&pipe_config, 0, sizeof(pipe_config));
9507
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009508 DRM_DEBUG_KMS("[CRTC:%d]\n",
9509 crtc->base.base.id);
9510
9511 WARN(crtc->active && !crtc->base.enabled,
9512 "active crtc, but not enabled in sw tracking\n");
9513
9514 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9515 base.head) {
9516 if (encoder->base.crtc != &crtc->base)
9517 continue;
9518 enabled = true;
9519 if (encoder->connectors_active)
9520 active = true;
9521 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009522
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009523 WARN(active != crtc->active,
9524 "crtc's computed active state doesn't match tracked active state "
9525 "(expected %i, found %i)\n", active, crtc->active);
9526 WARN(enabled != crtc->base.enabled,
9527 "crtc's computed enabled state doesn't match tracked enabled state "
9528 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9529
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009530 active = dev_priv->display.get_pipe_config(crtc,
9531 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009532
9533 /* hw state is inconsistent with the pipe A quirk */
9534 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9535 active = crtc->active;
9536
Daniel Vetter6c49f242013-06-06 12:45:25 +02009537 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9538 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009539 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009540 if (encoder->base.crtc != &crtc->base)
9541 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009542 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009543 encoder->get_config(encoder, &pipe_config);
9544 }
9545
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009546 WARN(crtc->active != active,
9547 "crtc active state doesn't match with hw state "
9548 "(expected %i, found %i)\n", crtc->active, active);
9549
Daniel Vetterc0b03412013-05-28 12:05:54 +02009550 if (active &&
9551 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9552 WARN(1, "pipe state doesn't match!\n");
9553 intel_dump_pipe_config(crtc, &pipe_config,
9554 "[hw state]");
9555 intel_dump_pipe_config(crtc, &crtc->config,
9556 "[sw state]");
9557 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009558 }
9559}
9560
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009561static void
9562check_shared_dpll_state(struct drm_device *dev)
9563{
9564 drm_i915_private_t *dev_priv = dev->dev_private;
9565 struct intel_crtc *crtc;
9566 struct intel_dpll_hw_state dpll_hw_state;
9567 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009568
9569 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9570 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9571 int enabled_crtcs = 0, active_crtcs = 0;
9572 bool active;
9573
9574 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9575
9576 DRM_DEBUG_KMS("%s\n", pll->name);
9577
9578 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9579
9580 WARN(pll->active > pll->refcount,
9581 "more active pll users than references: %i vs %i\n",
9582 pll->active, pll->refcount);
9583 WARN(pll->active && !pll->on,
9584 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009585 WARN(pll->on && !pll->active,
9586 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009587 WARN(pll->on != active,
9588 "pll on state mismatch (expected %i, found %i)\n",
9589 pll->on, active);
9590
9591 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9592 base.head) {
9593 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9594 enabled_crtcs++;
9595 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9596 active_crtcs++;
9597 }
9598 WARN(pll->active != active_crtcs,
9599 "pll active crtcs mismatch (expected %i, found %i)\n",
9600 pll->active, active_crtcs);
9601 WARN(pll->refcount != enabled_crtcs,
9602 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9603 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009604
9605 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9606 sizeof(dpll_hw_state)),
9607 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009608 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009609}
9610
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009611void
9612intel_modeset_check_state(struct drm_device *dev)
9613{
9614 check_connector_state(dev);
9615 check_encoder_state(dev);
9616 check_crtc_state(dev);
9617 check_shared_dpll_state(dev);
9618}
9619
Ville Syrjälä18442d02013-09-13 16:00:08 +03009620void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9621 int dotclock)
9622{
9623 /*
9624 * FDI already provided one idea for the dotclock.
9625 * Yell if the encoder disagrees.
9626 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009627 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009628 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009629 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009630}
9631
Daniel Vetterf30da182013-04-11 20:22:50 +02009632static int __intel_set_mode(struct drm_crtc *crtc,
9633 struct drm_display_mode *mode,
9634 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009635{
9636 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009637 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009638 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009639 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009640 struct intel_crtc *intel_crtc;
9641 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009642 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009643
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009644 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009645 if (!saved_mode)
9646 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009647
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009648 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009649 &prepare_pipes, &disable_pipes);
9650
Tim Gardner3ac18232012-12-07 07:54:26 -07009651 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009652
Daniel Vetter25c5b262012-07-08 22:08:04 +02009653 /* Hack: Because we don't (yet) support global modeset on multiple
9654 * crtcs, we don't keep track of the new mode for more than one crtc.
9655 * Hence simply check whether any bit is set in modeset_pipes in all the
9656 * pieces of code that are not yet converted to deal with mutliple crtcs
9657 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009658 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009659 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009660 if (IS_ERR(pipe_config)) {
9661 ret = PTR_ERR(pipe_config);
9662 pipe_config = NULL;
9663
Tim Gardner3ac18232012-12-07 07:54:26 -07009664 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009665 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009666 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9667 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009668 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009669 }
9670
Jesse Barnes30a970c2013-11-04 13:48:12 -08009671 /*
9672 * See if the config requires any additional preparation, e.g.
9673 * to adjust global state with pipes off. We need to do this
9674 * here so we can get the modeset_pipe updated config for the new
9675 * mode set on this crtc. For other crtcs we need to use the
9676 * adjusted_mode bits in the crtc directly.
9677 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009678 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009679 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009680
Ville Syrjäläc164f832013-11-05 22:34:12 +02009681 /* may have added more to prepare_pipes than we should */
9682 prepare_pipes &= ~disable_pipes;
9683 }
9684
Daniel Vetter460da9162013-03-27 00:44:51 +01009685 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9686 intel_crtc_disable(&intel_crtc->base);
9687
Daniel Vetterea9d7582012-07-10 10:42:52 +02009688 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9689 if (intel_crtc->base.enabled)
9690 dev_priv->display.crtc_disable(&intel_crtc->base);
9691 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009692
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009693 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9694 * to set it here already despite that we pass it down the callchain.
9695 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009696 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009697 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009698 /* mode_set/enable/disable functions rely on a correct pipe
9699 * config. */
9700 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009701 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009702
9703 /*
9704 * Calculate and store various constants which
9705 * are later needed by vblank and swap-completion
9706 * timestamping. They are derived from true hwmode.
9707 */
9708 drm_calc_timestamping_constants(crtc,
9709 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009710 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009711
Daniel Vetterea9d7582012-07-10 10:42:52 +02009712 /* Only after disabling all output pipelines that will be changed can we
9713 * update the the output configuration. */
9714 intel_modeset_update_state(dev, prepare_pipes);
9715
Daniel Vetter47fab732012-10-26 10:58:18 +02009716 if (dev_priv->display.modeset_global_resources)
9717 dev_priv->display.modeset_global_resources(dev);
9718
Daniel Vettera6778b32012-07-02 09:56:42 +02009719 /* Set up the DPLL and any encoders state that needs to adjust or depend
9720 * on the DPLL.
9721 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009722 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009723 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009724 x, y, fb);
9725 if (ret)
9726 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009727 }
9728
9729 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009730 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9731 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009732
Daniel Vettera6778b32012-07-02 09:56:42 +02009733 /* FIXME: add subpixel order */
9734done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009735 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009736 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009737
Tim Gardner3ac18232012-12-07 07:54:26 -07009738out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009739 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009740 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009741 return ret;
9742}
9743
Damien Lespiaue7457a92013-08-08 22:28:59 +01009744static int intel_set_mode(struct drm_crtc *crtc,
9745 struct drm_display_mode *mode,
9746 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009747{
9748 int ret;
9749
9750 ret = __intel_set_mode(crtc, mode, x, y, fb);
9751
9752 if (ret == 0)
9753 intel_modeset_check_state(crtc->dev);
9754
9755 return ret;
9756}
9757
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009758void intel_crtc_restore_mode(struct drm_crtc *crtc)
9759{
9760 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9761}
9762
Daniel Vetter25c5b262012-07-08 22:08:04 +02009763#undef for_each_intel_crtc_masked
9764
Daniel Vetterd9e55602012-07-04 22:16:09 +02009765static void intel_set_config_free(struct intel_set_config *config)
9766{
9767 if (!config)
9768 return;
9769
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009770 kfree(config->save_connector_encoders);
9771 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009772 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009773 kfree(config);
9774}
9775
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009776static int intel_set_config_save_state(struct drm_device *dev,
9777 struct intel_set_config *config)
9778{
Ville Syrjälä76688512014-01-10 11:28:06 +02009779 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009780 struct drm_encoder *encoder;
9781 struct drm_connector *connector;
9782 int count;
9783
Ville Syrjälä76688512014-01-10 11:28:06 +02009784 config->save_crtc_enabled =
9785 kcalloc(dev->mode_config.num_crtc,
9786 sizeof(bool), GFP_KERNEL);
9787 if (!config->save_crtc_enabled)
9788 return -ENOMEM;
9789
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009790 config->save_encoder_crtcs =
9791 kcalloc(dev->mode_config.num_encoder,
9792 sizeof(struct drm_crtc *), GFP_KERNEL);
9793 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009794 return -ENOMEM;
9795
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009796 config->save_connector_encoders =
9797 kcalloc(dev->mode_config.num_connector,
9798 sizeof(struct drm_encoder *), GFP_KERNEL);
9799 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009800 return -ENOMEM;
9801
9802 /* Copy data. Note that driver private data is not affected.
9803 * Should anything bad happen only the expected state is
9804 * restored, not the drivers personal bookkeeping.
9805 */
9806 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009807 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9808 config->save_crtc_enabled[count++] = crtc->enabled;
9809 }
9810
9811 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009812 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009813 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009814 }
9815
9816 count = 0;
9817 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009818 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009819 }
9820
9821 return 0;
9822}
9823
9824static void intel_set_config_restore_state(struct drm_device *dev,
9825 struct intel_set_config *config)
9826{
Ville Syrjälä76688512014-01-10 11:28:06 +02009827 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009828 struct intel_encoder *encoder;
9829 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009830 int count;
9831
9832 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009833 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9834 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009835
9836 if (crtc->new_enabled)
9837 crtc->new_config = &crtc->config;
9838 else
9839 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009840 }
9841
9842 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009843 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9844 encoder->new_crtc =
9845 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009846 }
9847
9848 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009849 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9850 connector->new_encoder =
9851 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009852 }
9853}
9854
Imre Deake3de42b2013-05-03 19:44:07 +02009855static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009856is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009857{
9858 int i;
9859
Chris Wilson2e57f472013-07-17 12:14:40 +01009860 if (set->num_connectors == 0)
9861 return false;
9862
9863 if (WARN_ON(set->connectors == NULL))
9864 return false;
9865
9866 for (i = 0; i < set->num_connectors; i++)
9867 if (set->connectors[i]->encoder &&
9868 set->connectors[i]->encoder->crtc == set->crtc &&
9869 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009870 return true;
9871
9872 return false;
9873}
9874
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009875static void
9876intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9877 struct intel_set_config *config)
9878{
9879
9880 /* We should be able to check here if the fb has the same properties
9881 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009882 if (is_crtc_connector_off(set)) {
9883 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009884 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009885 /* If we have no fb then treat it as a full mode set */
9886 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009887 struct intel_crtc *intel_crtc =
9888 to_intel_crtc(set->crtc);
9889
Jani Nikulad330a952014-01-21 11:24:25 +02009890 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009891 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9892 config->fb_changed = true;
9893 } else {
9894 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9895 config->mode_changed = true;
9896 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009897 } else if (set->fb == NULL) {
9898 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009899 } else if (set->fb->pixel_format !=
9900 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009901 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009902 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009903 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009904 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009905 }
9906
Daniel Vetter835c5872012-07-10 18:11:08 +02009907 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009908 config->fb_changed = true;
9909
9910 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9911 DRM_DEBUG_KMS("modes are different, full mode set\n");
9912 drm_mode_debug_printmodeline(&set->crtc->mode);
9913 drm_mode_debug_printmodeline(set->mode);
9914 config->mode_changed = true;
9915 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009916
9917 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9918 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009919}
9920
Daniel Vetter2e431052012-07-04 22:42:15 +02009921static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009922intel_modeset_stage_output_state(struct drm_device *dev,
9923 struct drm_mode_set *set,
9924 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009925{
Daniel Vetter9a935852012-07-05 22:34:27 +02009926 struct intel_connector *connector;
9927 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +02009928 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009929 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009930
Damien Lespiau9abdda72013-02-13 13:29:23 +00009931 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009932 * of connectors. For paranoia, double-check this. */
9933 WARN_ON(!set->fb && (set->num_connectors != 0));
9934 WARN_ON(set->fb && (set->num_connectors == 0));
9935
Daniel Vetter9a935852012-07-05 22:34:27 +02009936 list_for_each_entry(connector, &dev->mode_config.connector_list,
9937 base.head) {
9938 /* Otherwise traverse passed in connector list and get encoders
9939 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009940 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009941 if (set->connectors[ro] == &connector->base) {
9942 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009943 break;
9944 }
9945 }
9946
Daniel Vetter9a935852012-07-05 22:34:27 +02009947 /* If we disable the crtc, disable all its connectors. Also, if
9948 * the connector is on the changing crtc but not on the new
9949 * connector list, disable it. */
9950 if ((!set->fb || ro == set->num_connectors) &&
9951 connector->base.encoder &&
9952 connector->base.encoder->crtc == set->crtc) {
9953 connector->new_encoder = NULL;
9954
9955 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9956 connector->base.base.id,
9957 drm_get_connector_name(&connector->base));
9958 }
9959
9960
9961 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009962 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009963 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009964 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009965 }
9966 /* connector->new_encoder is now updated for all connectors. */
9967
9968 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009969 list_for_each_entry(connector, &dev->mode_config.connector_list,
9970 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009971 struct drm_crtc *new_crtc;
9972
Daniel Vetter9a935852012-07-05 22:34:27 +02009973 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009974 continue;
9975
Daniel Vetter9a935852012-07-05 22:34:27 +02009976 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009977
9978 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009979 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009980 new_crtc = set->crtc;
9981 }
9982
9983 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +01009984 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9985 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009986 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009987 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009988 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9989
9990 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9991 connector->base.base.id,
9992 drm_get_connector_name(&connector->base),
9993 new_crtc->base.id);
9994 }
9995
9996 /* Check for any encoders that needs to be disabled. */
9997 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9998 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -02009999 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010000 list_for_each_entry(connector,
10001 &dev->mode_config.connector_list,
10002 base.head) {
10003 if (connector->new_encoder == encoder) {
10004 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010005 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010006 }
10007 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010008
10009 if (num_connectors == 0)
10010 encoder->new_crtc = NULL;
10011 else if (num_connectors > 1)
10012 return -EINVAL;
10013
Daniel Vetter9a935852012-07-05 22:34:27 +020010014 /* Only now check for crtc changes so we don't miss encoders
10015 * that will be disabled. */
10016 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010017 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010018 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010019 }
10020 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010021 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010022
Ville Syrjälä76688512014-01-10 11:28:06 +020010023 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10024 base.head) {
10025 crtc->new_enabled = false;
10026
10027 list_for_each_entry(encoder,
10028 &dev->mode_config.encoder_list,
10029 base.head) {
10030 if (encoder->new_crtc == crtc) {
10031 crtc->new_enabled = true;
10032 break;
10033 }
10034 }
10035
10036 if (crtc->new_enabled != crtc->base.enabled) {
10037 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10038 crtc->new_enabled ? "en" : "dis");
10039 config->mode_changed = true;
10040 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010041
10042 if (crtc->new_enabled)
10043 crtc->new_config = &crtc->config;
10044 else
10045 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010046 }
10047
Daniel Vetter2e431052012-07-04 22:42:15 +020010048 return 0;
10049}
10050
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010051static void disable_crtc_nofb(struct intel_crtc *crtc)
10052{
10053 struct drm_device *dev = crtc->base.dev;
10054 struct intel_encoder *encoder;
10055 struct intel_connector *connector;
10056
10057 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10058 pipe_name(crtc->pipe));
10059
10060 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10061 if (connector->new_encoder &&
10062 connector->new_encoder->new_crtc == crtc)
10063 connector->new_encoder = NULL;
10064 }
10065
10066 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10067 if (encoder->new_crtc == crtc)
10068 encoder->new_crtc = NULL;
10069 }
10070
10071 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010072 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010073}
10074
Daniel Vetter2e431052012-07-04 22:42:15 +020010075static int intel_crtc_set_config(struct drm_mode_set *set)
10076{
10077 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010078 struct drm_mode_set save_set;
10079 struct intel_set_config *config;
10080 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010081
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010082 BUG_ON(!set);
10083 BUG_ON(!set->crtc);
10084 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010085
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010086 /* Enforce sane interface api - has been abused by the fb helper. */
10087 BUG_ON(!set->mode && set->fb);
10088 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010089
Daniel Vetter2e431052012-07-04 22:42:15 +020010090 if (set->fb) {
10091 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10092 set->crtc->base.id, set->fb->base.id,
10093 (int)set->num_connectors, set->x, set->y);
10094 } else {
10095 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010096 }
10097
10098 dev = set->crtc->dev;
10099
10100 ret = -ENOMEM;
10101 config = kzalloc(sizeof(*config), GFP_KERNEL);
10102 if (!config)
10103 goto out_config;
10104
10105 ret = intel_set_config_save_state(dev, config);
10106 if (ret)
10107 goto out_config;
10108
10109 save_set.crtc = set->crtc;
10110 save_set.mode = &set->crtc->mode;
10111 save_set.x = set->crtc->x;
10112 save_set.y = set->crtc->y;
10113 save_set.fb = set->crtc->fb;
10114
10115 /* Compute whether we need a full modeset, only an fb base update or no
10116 * change at all. In the future we might also check whether only the
10117 * mode changed, e.g. for LVDS where we only change the panel fitter in
10118 * such cases. */
10119 intel_set_config_compute_mode_changes(set, config);
10120
Daniel Vetter9a935852012-07-05 22:34:27 +020010121 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010122 if (ret)
10123 goto fail;
10124
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010125 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010126 ret = intel_set_mode(set->crtc, set->mode,
10127 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010128 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010129 intel_crtc_wait_for_pending_flips(set->crtc);
10130
Daniel Vetter4f660f42012-07-02 09:47:37 +020010131 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010132 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010133 /*
10134 * In the fastboot case this may be our only check of the
10135 * state after boot. It would be better to only do it on
10136 * the first update, but we don't have a nice way of doing that
10137 * (and really, set_config isn't used much for high freq page
10138 * flipping, so increasing its cost here shouldn't be a big
10139 * deal).
10140 */
Jani Nikulad330a952014-01-21 11:24:25 +020010141 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010142 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010143 }
10144
Chris Wilson2d05eae2013-05-03 17:36:25 +010010145 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010146 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10147 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010148fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010149 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010150
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010151 /*
10152 * HACK: if the pipe was on, but we didn't have a framebuffer,
10153 * force the pipe off to avoid oopsing in the modeset code
10154 * due to fb==NULL. This should only happen during boot since
10155 * we don't yet reconstruct the FB from the hardware state.
10156 */
10157 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10158 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10159
Chris Wilson2d05eae2013-05-03 17:36:25 +010010160 /* Try to restore the config */
10161 if (config->mode_changed &&
10162 intel_set_mode(save_set.crtc, save_set.mode,
10163 save_set.x, save_set.y, save_set.fb))
10164 DRM_ERROR("failed to restore config after modeset failure\n");
10165 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010166
Daniel Vetterd9e55602012-07-04 22:16:09 +020010167out_config:
10168 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010169 return ret;
10170}
10171
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010172static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010173 .cursor_set = intel_crtc_cursor_set,
10174 .cursor_move = intel_crtc_cursor_move,
10175 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010176 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010177 .destroy = intel_crtc_destroy,
10178 .page_flip = intel_crtc_page_flip,
10179};
10180
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010181static void intel_cpu_pll_init(struct drm_device *dev)
10182{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010183 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010184 intel_ddi_pll_init(dev);
10185}
10186
Daniel Vetter53589012013-06-05 13:34:16 +020010187static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10188 struct intel_shared_dpll *pll,
10189 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010190{
Daniel Vetter53589012013-06-05 13:34:16 +020010191 uint32_t val;
10192
10193 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010194 hw_state->dpll = val;
10195 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10196 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010197
10198 return val & DPLL_VCO_ENABLE;
10199}
10200
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010201static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10202 struct intel_shared_dpll *pll)
10203{
10204 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10205 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10206}
10207
Daniel Vettere7b903d2013-06-05 13:34:14 +020010208static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10209 struct intel_shared_dpll *pll)
10210{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010211 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010212 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010213
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010214 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10215
10216 /* Wait for the clocks to stabilize. */
10217 POSTING_READ(PCH_DPLL(pll->id));
10218 udelay(150);
10219
10220 /* The pixel multiplier can only be updated once the
10221 * DPLL is enabled and the clocks are stable.
10222 *
10223 * So write it again.
10224 */
10225 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10226 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010227 udelay(200);
10228}
10229
10230static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10231 struct intel_shared_dpll *pll)
10232{
10233 struct drm_device *dev = dev_priv->dev;
10234 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010235
10236 /* Make sure no transcoder isn't still depending on us. */
10237 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10238 if (intel_crtc_to_shared_dpll(crtc) == pll)
10239 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10240 }
10241
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010242 I915_WRITE(PCH_DPLL(pll->id), 0);
10243 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010244 udelay(200);
10245}
10246
Daniel Vetter46edb022013-06-05 13:34:12 +020010247static char *ibx_pch_dpll_names[] = {
10248 "PCH DPLL A",
10249 "PCH DPLL B",
10250};
10251
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010252static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010253{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010254 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010255 int i;
10256
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010257 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010258
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010259 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010260 dev_priv->shared_dplls[i].id = i;
10261 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010262 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010263 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10264 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010265 dev_priv->shared_dplls[i].get_hw_state =
10266 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010267 }
10268}
10269
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010270static void intel_shared_dpll_init(struct drm_device *dev)
10271{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010272 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010273
10274 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10275 ibx_pch_dpll_init(dev);
10276 else
10277 dev_priv->num_shared_dpll = 0;
10278
10279 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010280}
10281
Hannes Ederb358d0a2008-12-18 21:18:47 +010010282static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010283{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010284 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010285 struct intel_crtc *intel_crtc;
10286 int i;
10287
Daniel Vetter955382f2013-09-19 14:05:45 +020010288 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010289 if (intel_crtc == NULL)
10290 return;
10291
10292 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10293
10294 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010295 for (i = 0; i < 256; i++) {
10296 intel_crtc->lut_r[i] = i;
10297 intel_crtc->lut_g[i] = i;
10298 intel_crtc->lut_b[i] = i;
10299 }
10300
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010301 /*
10302 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10303 * is hooked to plane B. Hence we want plane A feeding pipe B.
10304 */
Jesse Barnes80824002009-09-10 15:28:06 -070010305 intel_crtc->pipe = pipe;
10306 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010307 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010308 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010309 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010310 }
10311
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010312 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10313 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10314 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10315 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10316
Jesse Barnes79e53942008-11-07 14:24:08 -080010317 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010318}
10319
Jesse Barnes752aa882013-10-31 18:55:49 +020010320enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10321{
10322 struct drm_encoder *encoder = connector->base.encoder;
10323
10324 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10325
10326 if (!encoder)
10327 return INVALID_PIPE;
10328
10329 return to_intel_crtc(encoder->crtc)->pipe;
10330}
10331
Carl Worth08d7b3d2009-04-29 14:43:54 -070010332int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010333 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010334{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010335 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010336 struct drm_mode_object *drmmode_obj;
10337 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010338
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010339 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10340 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010341
Daniel Vetterc05422d2009-08-11 16:05:30 +020010342 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10343 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010344
Daniel Vetterc05422d2009-08-11 16:05:30 +020010345 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010346 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010347 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010348 }
10349
Daniel Vetterc05422d2009-08-11 16:05:30 +020010350 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10351 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010352
Daniel Vetterc05422d2009-08-11 16:05:30 +020010353 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010354}
10355
Daniel Vetter66a92782012-07-12 20:08:18 +020010356static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010357{
Daniel Vetter66a92782012-07-12 20:08:18 +020010358 struct drm_device *dev = encoder->base.dev;
10359 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010360 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010361 int entry = 0;
10362
Daniel Vetter66a92782012-07-12 20:08:18 +020010363 list_for_each_entry(source_encoder,
10364 &dev->mode_config.encoder_list, base.head) {
10365
10366 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010367 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010368
10369 /* Intel hw has only one MUX where enocoders could be cloned. */
10370 if (encoder->cloneable && source_encoder->cloneable)
10371 index_mask |= (1 << entry);
10372
Jesse Barnes79e53942008-11-07 14:24:08 -080010373 entry++;
10374 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010375
Jesse Barnes79e53942008-11-07 14:24:08 -080010376 return index_mask;
10377}
10378
Chris Wilson4d302442010-12-14 19:21:29 +000010379static bool has_edp_a(struct drm_device *dev)
10380{
10381 struct drm_i915_private *dev_priv = dev->dev_private;
10382
10383 if (!IS_MOBILE(dev))
10384 return false;
10385
10386 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10387 return false;
10388
Damien Lespiaue3589902014-02-07 19:12:50 +000010389 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010390 return false;
10391
10392 return true;
10393}
10394
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010395const char *intel_output_name(int output)
10396{
10397 static const char *names[] = {
10398 [INTEL_OUTPUT_UNUSED] = "Unused",
10399 [INTEL_OUTPUT_ANALOG] = "Analog",
10400 [INTEL_OUTPUT_DVO] = "DVO",
10401 [INTEL_OUTPUT_SDVO] = "SDVO",
10402 [INTEL_OUTPUT_LVDS] = "LVDS",
10403 [INTEL_OUTPUT_TVOUT] = "TV",
10404 [INTEL_OUTPUT_HDMI] = "HDMI",
10405 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10406 [INTEL_OUTPUT_EDP] = "eDP",
10407 [INTEL_OUTPUT_DSI] = "DSI",
10408 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10409 };
10410
10411 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10412 return "Invalid";
10413
10414 return names[output];
10415}
10416
Jesse Barnes79e53942008-11-07 14:24:08 -080010417static void intel_setup_outputs(struct drm_device *dev)
10418{
Eric Anholt725e30a2009-01-22 13:01:02 -080010419 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010420 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010421 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010422
Daniel Vetterc9093352013-06-06 22:22:47 +020010423 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010424
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010425 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010426 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010427
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010428 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010429 int found;
10430
10431 /* Haswell uses DDI functions to detect digital outputs */
10432 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10433 /* DDI A only supports eDP */
10434 if (found)
10435 intel_ddi_init(dev, PORT_A);
10436
10437 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10438 * register */
10439 found = I915_READ(SFUSE_STRAP);
10440
10441 if (found & SFUSE_STRAP_DDIB_DETECTED)
10442 intel_ddi_init(dev, PORT_B);
10443 if (found & SFUSE_STRAP_DDIC_DETECTED)
10444 intel_ddi_init(dev, PORT_C);
10445 if (found & SFUSE_STRAP_DDID_DETECTED)
10446 intel_ddi_init(dev, PORT_D);
10447 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010448 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010449 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010450
10451 if (has_edp_a(dev))
10452 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010453
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010454 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010455 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010456 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010457 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010458 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010459 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010460 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010461 }
10462
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010463 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010464 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010465
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010466 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010467 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010468
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010469 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010470 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010471
Daniel Vetter270b3042012-10-27 15:52:05 +020010472 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010473 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010474 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010475 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10476 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10477 PORT_B);
10478 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10479 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10480 }
10481
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010482 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10483 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10484 PORT_C);
10485 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010486 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010487 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010488
Jani Nikula3cfca972013-08-27 15:12:26 +030010489 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010490 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010491 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010492
Paulo Zanonie2debe92013-02-18 19:00:27 -030010493 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010494 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010495 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010496 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10497 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010498 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010499 }
Ma Ling27185ae2009-08-24 13:50:23 +080010500
Imre Deake7281ea2013-05-08 13:14:08 +030010501 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010502 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010503 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010504
10505 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010506
Paulo Zanonie2debe92013-02-18 19:00:27 -030010507 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010508 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010509 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010510 }
Ma Ling27185ae2009-08-24 13:50:23 +080010511
Paulo Zanonie2debe92013-02-18 19:00:27 -030010512 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010513
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010514 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10515 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010516 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010517 }
Imre Deake7281ea2013-05-08 13:14:08 +030010518 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010519 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010520 }
Ma Ling27185ae2009-08-24 13:50:23 +080010521
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010522 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010523 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010524 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010525 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 intel_dvo_init(dev);
10527
Zhenyu Wang103a1962009-11-27 11:44:36 +080010528 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010529 intel_tv_init(dev);
10530
Chris Wilson4ef69c72010-09-09 15:14:28 +010010531 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10532 encoder->base.possible_crtcs = encoder->crtc_mask;
10533 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010534 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010535 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010536
Paulo Zanonidde86e22012-12-01 12:04:25 -020010537 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010538
10539 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010540}
10541
10542static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10543{
10544 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010545
Daniel Vetteref2d6332014-02-10 18:00:38 +010010546 drm_framebuffer_cleanup(fb);
10547 WARN_ON(!intel_fb->obj->framebuffer_references--);
10548 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010549 kfree(intel_fb);
10550}
10551
10552static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010553 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010554 unsigned int *handle)
10555{
10556 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010557 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010558
Chris Wilson05394f32010-11-08 19:18:58 +000010559 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010560}
10561
10562static const struct drm_framebuffer_funcs intel_fb_funcs = {
10563 .destroy = intel_user_framebuffer_destroy,
10564 .create_handle = intel_user_framebuffer_create_handle,
10565};
10566
Dave Airlie38651672010-03-30 05:34:13 +000010567int intel_framebuffer_init(struct drm_device *dev,
10568 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010569 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010570 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010571{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010572 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010573 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010574 int ret;
10575
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010576 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10577
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010578 if (obj->tiling_mode == I915_TILING_Y) {
10579 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010580 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010581 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010582
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010583 if (mode_cmd->pitches[0] & 63) {
10584 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10585 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010586 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010587 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010588
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010589 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10590 pitch_limit = 32*1024;
10591 } else if (INTEL_INFO(dev)->gen >= 4) {
10592 if (obj->tiling_mode)
10593 pitch_limit = 16*1024;
10594 else
10595 pitch_limit = 32*1024;
10596 } else if (INTEL_INFO(dev)->gen >= 3) {
10597 if (obj->tiling_mode)
10598 pitch_limit = 8*1024;
10599 else
10600 pitch_limit = 16*1024;
10601 } else
10602 /* XXX DSPC is limited to 4k tiled */
10603 pitch_limit = 8*1024;
10604
10605 if (mode_cmd->pitches[0] > pitch_limit) {
10606 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10607 obj->tiling_mode ? "tiled" : "linear",
10608 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010609 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010610 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010611
10612 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010613 mode_cmd->pitches[0] != obj->stride) {
10614 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10615 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010616 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010617 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010618
Ville Syrjälä57779d02012-10-31 17:50:14 +020010619 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010620 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010621 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010622 case DRM_FORMAT_RGB565:
10623 case DRM_FORMAT_XRGB8888:
10624 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010625 break;
10626 case DRM_FORMAT_XRGB1555:
10627 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010628 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010629 DRM_DEBUG("unsupported pixel format: %s\n",
10630 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010631 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010632 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010633 break;
10634 case DRM_FORMAT_XBGR8888:
10635 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010636 case DRM_FORMAT_XRGB2101010:
10637 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010638 case DRM_FORMAT_XBGR2101010:
10639 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010640 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010641 DRM_DEBUG("unsupported pixel format: %s\n",
10642 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010643 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010644 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010645 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010646 case DRM_FORMAT_YUYV:
10647 case DRM_FORMAT_UYVY:
10648 case DRM_FORMAT_YVYU:
10649 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010650 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010651 DRM_DEBUG("unsupported pixel format: %s\n",
10652 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010653 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010654 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010655 break;
10656 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010657 DRM_DEBUG("unsupported pixel format: %s\n",
10658 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010659 return -EINVAL;
10660 }
10661
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010662 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10663 if (mode_cmd->offsets[0] != 0)
10664 return -EINVAL;
10665
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010666 aligned_height = intel_align_height(dev, mode_cmd->height,
10667 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010668 /* FIXME drm helper for size checks (especially planar formats)? */
10669 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10670 return -EINVAL;
10671
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010672 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10673 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010674 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010675
Jesse Barnes79e53942008-11-07 14:24:08 -080010676 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10677 if (ret) {
10678 DRM_ERROR("framebuffer init failed %d\n", ret);
10679 return ret;
10680 }
10681
Jesse Barnes79e53942008-11-07 14:24:08 -080010682 return 0;
10683}
10684
Jesse Barnes79e53942008-11-07 14:24:08 -080010685static struct drm_framebuffer *
10686intel_user_framebuffer_create(struct drm_device *dev,
10687 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010688 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010689{
Chris Wilson05394f32010-11-08 19:18:58 +000010690 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010691
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010692 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10693 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010694 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010695 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010696
Chris Wilsond2dff872011-04-19 08:36:26 +010010697 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010698}
10699
Daniel Vetter4520f532013-10-09 09:18:51 +020010700#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010701static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010702{
10703}
10704#endif
10705
Jesse Barnes79e53942008-11-07 14:24:08 -080010706static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010707 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010708 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010709};
10710
Jesse Barnese70236a2009-09-21 10:42:27 -070010711/* Set up chip specific display functions */
10712static void intel_init_display(struct drm_device *dev)
10713{
10714 struct drm_i915_private *dev_priv = dev->dev_private;
10715
Daniel Vetteree9300b2013-06-03 22:40:22 +020010716 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10717 dev_priv->display.find_dpll = g4x_find_best_dpll;
10718 else if (IS_VALLEYVIEW(dev))
10719 dev_priv->display.find_dpll = vlv_find_best_dpll;
10720 else if (IS_PINEVIEW(dev))
10721 dev_priv->display.find_dpll = pnv_find_best_dpll;
10722 else
10723 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10724
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010725 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010726 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010727 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010728 dev_priv->display.crtc_enable = haswell_crtc_enable;
10729 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010730 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010731 dev_priv->display.update_plane = ironlake_update_plane;
10732 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010733 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010734 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010735 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10736 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010737 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010738 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010739 } else if (IS_VALLEYVIEW(dev)) {
10740 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10741 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10742 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10743 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10744 dev_priv->display.off = i9xx_crtc_off;
10745 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010746 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010747 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010748 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010749 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10750 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010751 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010752 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010753 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010754
Jesse Barnese70236a2009-09-21 10:42:27 -070010755 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010756 if (IS_VALLEYVIEW(dev))
10757 dev_priv->display.get_display_clock_speed =
10758 valleyview_get_display_clock_speed;
10759 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010760 dev_priv->display.get_display_clock_speed =
10761 i945_get_display_clock_speed;
10762 else if (IS_I915G(dev))
10763 dev_priv->display.get_display_clock_speed =
10764 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010765 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010766 dev_priv->display.get_display_clock_speed =
10767 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010768 else if (IS_PINEVIEW(dev))
10769 dev_priv->display.get_display_clock_speed =
10770 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010771 else if (IS_I915GM(dev))
10772 dev_priv->display.get_display_clock_speed =
10773 i915gm_get_display_clock_speed;
10774 else if (IS_I865G(dev))
10775 dev_priv->display.get_display_clock_speed =
10776 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010777 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010778 dev_priv->display.get_display_clock_speed =
10779 i855_get_display_clock_speed;
10780 else /* 852, 830 */
10781 dev_priv->display.get_display_clock_speed =
10782 i830_get_display_clock_speed;
10783
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010784 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010785 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010786 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010787 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010788 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010789 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010790 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010791 } else if (IS_IVYBRIDGE(dev)) {
10792 /* FIXME: detect B0+ stepping and use auto training */
10793 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010794 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010795 dev_priv->display.modeset_global_resources =
10796 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010797 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010798 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010799 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010800 dev_priv->display.modeset_global_resources =
10801 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010802 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010803 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010804 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010805 } else if (IS_VALLEYVIEW(dev)) {
10806 dev_priv->display.modeset_global_resources =
10807 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010808 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010809 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010810
10811 /* Default just returns -ENODEV to indicate unsupported */
10812 dev_priv->display.queue_flip = intel_default_queue_flip;
10813
10814 switch (INTEL_INFO(dev)->gen) {
10815 case 2:
10816 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10817 break;
10818
10819 case 3:
10820 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10821 break;
10822
10823 case 4:
10824 case 5:
10825 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10826 break;
10827
10828 case 6:
10829 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10830 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010831 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010832 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010833 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10834 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010835 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010836
10837 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010838}
10839
Jesse Barnesb690e962010-07-19 13:53:12 -070010840/*
10841 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10842 * resume, or other times. This quirk makes sure that's the case for
10843 * affected systems.
10844 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010845static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010846{
10847 struct drm_i915_private *dev_priv = dev->dev_private;
10848
10849 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010850 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010851}
10852
Keith Packard435793d2011-07-12 14:56:22 -070010853/*
10854 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10855 */
10856static void quirk_ssc_force_disable(struct drm_device *dev)
10857{
10858 struct drm_i915_private *dev_priv = dev->dev_private;
10859 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010860 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010861}
10862
Carsten Emde4dca20e2012-03-15 15:56:26 +010010863/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010864 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10865 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010866 */
10867static void quirk_invert_brightness(struct drm_device *dev)
10868{
10869 struct drm_i915_private *dev_priv = dev->dev_private;
10870 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010871 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010872}
10873
10874struct intel_quirk {
10875 int device;
10876 int subsystem_vendor;
10877 int subsystem_device;
10878 void (*hook)(struct drm_device *dev);
10879};
10880
Egbert Eich5f85f1762012-10-14 15:46:38 +020010881/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10882struct intel_dmi_quirk {
10883 void (*hook)(struct drm_device *dev);
10884 const struct dmi_system_id (*dmi_id_list)[];
10885};
10886
10887static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10888{
10889 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10890 return 1;
10891}
10892
10893static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10894 {
10895 .dmi_id_list = &(const struct dmi_system_id[]) {
10896 {
10897 .callback = intel_dmi_reverse_brightness,
10898 .ident = "NCR Corporation",
10899 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10900 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10901 },
10902 },
10903 { } /* terminating entry */
10904 },
10905 .hook = quirk_invert_brightness,
10906 },
10907};
10908
Ben Widawskyc43b5632012-04-16 14:07:40 -070010909static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010910 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010911 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010912
Jesse Barnesb690e962010-07-19 13:53:12 -070010913 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10914 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10915
Jesse Barnesb690e962010-07-19 13:53:12 -070010916 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10917 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10918
Chris Wilsona4945f92013-10-08 11:16:59 +010010919 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010920 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010921
10922 /* Lenovo U160 cannot use SSC on LVDS */
10923 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010924
10925 /* Sony Vaio Y cannot use SSC on LVDS */
10926 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010927
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010928 /* Acer Aspire 5734Z must invert backlight brightness */
10929 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10930
10931 /* Acer/eMachines G725 */
10932 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10933
10934 /* Acer/eMachines e725 */
10935 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10936
10937 /* Acer/Packard Bell NCL20 */
10938 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10939
10940 /* Acer Aspire 4736Z */
10941 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020010942
10943 /* Acer Aspire 5336 */
10944 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010945};
10946
10947static void intel_init_quirks(struct drm_device *dev)
10948{
10949 struct pci_dev *d = dev->pdev;
10950 int i;
10951
10952 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10953 struct intel_quirk *q = &intel_quirks[i];
10954
10955 if (d->device == q->device &&
10956 (d->subsystem_vendor == q->subsystem_vendor ||
10957 q->subsystem_vendor == PCI_ANY_ID) &&
10958 (d->subsystem_device == q->subsystem_device ||
10959 q->subsystem_device == PCI_ANY_ID))
10960 q->hook(dev);
10961 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010962 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10963 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10964 intel_dmi_quirks[i].hook(dev);
10965 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010966}
10967
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010968/* Disable the VGA plane that we never use */
10969static void i915_disable_vga(struct drm_device *dev)
10970{
10971 struct drm_i915_private *dev_priv = dev->dev_private;
10972 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010973 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010974
Ville Syrjälä2b37c612014-01-22 21:32:38 +020010975 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010976 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010977 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010978 sr1 = inb(VGA_SR_DATA);
10979 outb(sr1 | 1<<5, VGA_SR_DATA);
10980 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10981 udelay(300);
10982
10983 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10984 POSTING_READ(vga_reg);
10985}
10986
Daniel Vetterf8175862012-04-10 15:50:11 +020010987void intel_modeset_init_hw(struct drm_device *dev)
10988{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010989 intel_prepare_ddi(dev);
10990
Daniel Vetterf8175862012-04-10 15:50:11 +020010991 intel_init_clock_gating(dev);
10992
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010993 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010994
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010995 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010996 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010997 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010998}
10999
Imre Deak7d708ee2013-04-17 14:04:50 +030011000void intel_modeset_suspend_hw(struct drm_device *dev)
11001{
11002 intel_suspend_hw(dev);
11003}
11004
Jesse Barnes79e53942008-11-07 14:24:08 -080011005void intel_modeset_init(struct drm_device *dev)
11006{
Jesse Barnes652c3932009-08-17 13:31:43 -070011007 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011008 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011009
11010 drm_mode_config_init(dev);
11011
11012 dev->mode_config.min_width = 0;
11013 dev->mode_config.min_height = 0;
11014
Dave Airlie019d96c2011-09-29 16:20:42 +010011015 dev->mode_config.preferred_depth = 24;
11016 dev->mode_config.prefer_shadow = 1;
11017
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011018 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011019
Jesse Barnesb690e962010-07-19 13:53:12 -070011020 intel_init_quirks(dev);
11021
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011022 intel_init_pm(dev);
11023
Ben Widawskye3c74752013-04-05 13:12:39 -070011024 if (INTEL_INFO(dev)->num_pipes == 0)
11025 return;
11026
Jesse Barnese70236a2009-09-21 10:42:27 -070011027 intel_init_display(dev);
11028
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011029 if (IS_GEN2(dev)) {
11030 dev->mode_config.max_width = 2048;
11031 dev->mode_config.max_height = 2048;
11032 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011033 dev->mode_config.max_width = 4096;
11034 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011035 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011036 dev->mode_config.max_width = 8192;
11037 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011038 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011039 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011040
Zhao Yakui28c97732009-10-09 11:39:41 +080011041 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011042 INTEL_INFO(dev)->num_pipes,
11043 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011044
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010011045 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011046 intel_crtc_init(dev, i);
Damien Lespiau22d3fd462014-02-07 19:12:49 +000011047 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011048 ret = intel_plane_init(dev, i, j);
11049 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011050 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11051 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011052 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011053 }
11054
Jesse Barnesf42bb702013-12-16 16:34:23 -080011055 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011056 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011057
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011058 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011059 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011060
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011061 /* Just disable it once at startup */
11062 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011063 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011064
11065 /* Just in case the BIOS is doing something questionable. */
11066 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011067}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011068
Daniel Vetter24929352012-07-02 20:28:59 +020011069static void
11070intel_connector_break_all_links(struct intel_connector *connector)
11071{
11072 connector->base.dpms = DRM_MODE_DPMS_OFF;
11073 connector->base.encoder = NULL;
11074 connector->encoder->connectors_active = false;
11075 connector->encoder->base.crtc = NULL;
11076}
11077
Daniel Vetter7fad7982012-07-04 17:51:47 +020011078static void intel_enable_pipe_a(struct drm_device *dev)
11079{
11080 struct intel_connector *connector;
11081 struct drm_connector *crt = NULL;
11082 struct intel_load_detect_pipe load_detect_temp;
11083
11084 /* We can't just switch on the pipe A, we need to set things up with a
11085 * proper mode and output configuration. As a gross hack, enable pipe A
11086 * by enabling the load detect pipe once. */
11087 list_for_each_entry(connector,
11088 &dev->mode_config.connector_list,
11089 base.head) {
11090 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11091 crt = &connector->base;
11092 break;
11093 }
11094 }
11095
11096 if (!crt)
11097 return;
11098
11099 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11100 intel_release_load_detect_pipe(crt, &load_detect_temp);
11101
11102
11103}
11104
Daniel Vetterfa555832012-10-10 23:14:00 +020011105static bool
11106intel_check_plane_mapping(struct intel_crtc *crtc)
11107{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011108 struct drm_device *dev = crtc->base.dev;
11109 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011110 u32 reg, val;
11111
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011112 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011113 return true;
11114
11115 reg = DSPCNTR(!crtc->plane);
11116 val = I915_READ(reg);
11117
11118 if ((val & DISPLAY_PLANE_ENABLE) &&
11119 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11120 return false;
11121
11122 return true;
11123}
11124
Daniel Vetter24929352012-07-02 20:28:59 +020011125static void intel_sanitize_crtc(struct intel_crtc *crtc)
11126{
11127 struct drm_device *dev = crtc->base.dev;
11128 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011129 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011130
Daniel Vetter24929352012-07-02 20:28:59 +020011131 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011132 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011133 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11134
11135 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011136 * disable the crtc (and hence change the state) if it is wrong. Note
11137 * that gen4+ has a fixed plane -> pipe mapping. */
11138 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011139 struct intel_connector *connector;
11140 bool plane;
11141
Daniel Vetter24929352012-07-02 20:28:59 +020011142 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11143 crtc->base.base.id);
11144
11145 /* Pipe has the wrong plane attached and the plane is active.
11146 * Temporarily change the plane mapping and disable everything
11147 * ... */
11148 plane = crtc->plane;
11149 crtc->plane = !plane;
11150 dev_priv->display.crtc_disable(&crtc->base);
11151 crtc->plane = plane;
11152
11153 /* ... and break all links. */
11154 list_for_each_entry(connector, &dev->mode_config.connector_list,
11155 base.head) {
11156 if (connector->encoder->base.crtc != &crtc->base)
11157 continue;
11158
11159 intel_connector_break_all_links(connector);
11160 }
11161
11162 WARN_ON(crtc->active);
11163 crtc->base.enabled = false;
11164 }
Daniel Vetter24929352012-07-02 20:28:59 +020011165
Daniel Vetter7fad7982012-07-04 17:51:47 +020011166 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11167 crtc->pipe == PIPE_A && !crtc->active) {
11168 /* BIOS forgot to enable pipe A, this mostly happens after
11169 * resume. Force-enable the pipe to fix this, the update_dpms
11170 * call below we restore the pipe to the right state, but leave
11171 * the required bits on. */
11172 intel_enable_pipe_a(dev);
11173 }
11174
Daniel Vetter24929352012-07-02 20:28:59 +020011175 /* Adjust the state of the output pipe according to whether we
11176 * have active connectors/encoders. */
11177 intel_crtc_update_dpms(&crtc->base);
11178
11179 if (crtc->active != crtc->base.enabled) {
11180 struct intel_encoder *encoder;
11181
11182 /* This can happen either due to bugs in the get_hw_state
11183 * functions or because the pipe is force-enabled due to the
11184 * pipe A quirk. */
11185 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11186 crtc->base.base.id,
11187 crtc->base.enabled ? "enabled" : "disabled",
11188 crtc->active ? "enabled" : "disabled");
11189
11190 crtc->base.enabled = crtc->active;
11191
11192 /* Because we only establish the connector -> encoder ->
11193 * crtc links if something is active, this means the
11194 * crtc is now deactivated. Break the links. connector
11195 * -> encoder links are only establish when things are
11196 * actually up, hence no need to break them. */
11197 WARN_ON(crtc->active);
11198
11199 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11200 WARN_ON(encoder->connectors_active);
11201 encoder->base.crtc = NULL;
11202 }
11203 }
11204}
11205
11206static void intel_sanitize_encoder(struct intel_encoder *encoder)
11207{
11208 struct intel_connector *connector;
11209 struct drm_device *dev = encoder->base.dev;
11210
11211 /* We need to check both for a crtc link (meaning that the
11212 * encoder is active and trying to read from a pipe) and the
11213 * pipe itself being active. */
11214 bool has_active_crtc = encoder->base.crtc &&
11215 to_intel_crtc(encoder->base.crtc)->active;
11216
11217 if (encoder->connectors_active && !has_active_crtc) {
11218 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11219 encoder->base.base.id,
11220 drm_get_encoder_name(&encoder->base));
11221
11222 /* Connector is active, but has no active pipe. This is
11223 * fallout from our resume register restoring. Disable
11224 * the encoder manually again. */
11225 if (encoder->base.crtc) {
11226 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11227 encoder->base.base.id,
11228 drm_get_encoder_name(&encoder->base));
11229 encoder->disable(encoder);
11230 }
11231
11232 /* Inconsistent output/port/pipe state happens presumably due to
11233 * a bug in one of the get_hw_state functions. Or someplace else
11234 * in our code, like the register restore mess on resume. Clamp
11235 * things to off as a safer default. */
11236 list_for_each_entry(connector,
11237 &dev->mode_config.connector_list,
11238 base.head) {
11239 if (connector->encoder != encoder)
11240 continue;
11241
11242 intel_connector_break_all_links(connector);
11243 }
11244 }
11245 /* Enabled encoders without active connectors will be fixed in
11246 * the crtc fixup. */
11247}
11248
Daniel Vetter44cec742013-01-25 17:53:21 +010011249void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011250{
11251 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011252 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011253
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011254 /* This function can be called both from intel_modeset_setup_hw_state or
11255 * at a very early point in our resume sequence, where the power well
11256 * structures are not yet restored. Since this function is at a very
11257 * paranoid "someone might have enabled VGA while we were not looking"
11258 * level, just check if the power well is enabled instead of trying to
11259 * follow the "don't touch the power well if we don't need it" policy
11260 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011261 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011262 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011263 return;
11264
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011265 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011266 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011267 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011268 }
11269}
11270
Daniel Vetter30e984d2013-06-05 13:34:17 +020011271static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011272{
11273 struct drm_i915_private *dev_priv = dev->dev_private;
11274 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011275 struct intel_crtc *crtc;
11276 struct intel_encoder *encoder;
11277 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011278 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011279
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011280 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11281 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011282 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011283
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011284 crtc->active = dev_priv->display.get_pipe_config(crtc,
11285 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011286
11287 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011288 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011289
11290 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11291 crtc->base.base.id,
11292 crtc->active ? "enabled" : "disabled");
11293 }
11294
Daniel Vetter53589012013-06-05 13:34:16 +020011295 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011296 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011297 intel_ddi_setup_hw_pll_state(dev);
11298
Daniel Vetter53589012013-06-05 13:34:16 +020011299 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11300 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11301
11302 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11303 pll->active = 0;
11304 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11305 base.head) {
11306 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11307 pll->active++;
11308 }
11309 pll->refcount = pll->active;
11310
Daniel Vetter35c95372013-07-17 06:55:04 +020011311 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11312 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011313 }
11314
Daniel Vetter24929352012-07-02 20:28:59 +020011315 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11316 base.head) {
11317 pipe = 0;
11318
11319 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011320 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11321 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011322 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011323 } else {
11324 encoder->base.crtc = NULL;
11325 }
11326
11327 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011328 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011329 encoder->base.base.id,
11330 drm_get_encoder_name(&encoder->base),
11331 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011332 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011333 }
11334
11335 list_for_each_entry(connector, &dev->mode_config.connector_list,
11336 base.head) {
11337 if (connector->get_hw_state(connector)) {
11338 connector->base.dpms = DRM_MODE_DPMS_ON;
11339 connector->encoder->connectors_active = true;
11340 connector->base.encoder = &connector->encoder->base;
11341 } else {
11342 connector->base.dpms = DRM_MODE_DPMS_OFF;
11343 connector->base.encoder = NULL;
11344 }
11345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11346 connector->base.base.id,
11347 drm_get_connector_name(&connector->base),
11348 connector->base.encoder ? "enabled" : "disabled");
11349 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011350}
11351
11352/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11353 * and i915 state tracking structures. */
11354void intel_modeset_setup_hw_state(struct drm_device *dev,
11355 bool force_restore)
11356{
11357 struct drm_i915_private *dev_priv = dev->dev_private;
11358 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011359 struct intel_crtc *crtc;
11360 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011361 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011362
11363 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011364
Jesse Barnesbabea612013-06-26 18:57:38 +030011365 /*
11366 * Now that we have the config, copy it to each CRTC struct
11367 * Note that this could go away if we move to using crtc_config
11368 * checking everywhere.
11369 */
11370 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11371 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011372 if (crtc->active && i915.fastboot) {
Jesse Barnesbabea612013-06-26 18:57:38 +030011373 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11374
11375 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11376 crtc->base.base.id);
11377 drm_mode_debug_printmodeline(&crtc->base.mode);
11378 }
11379 }
11380
Daniel Vetter24929352012-07-02 20:28:59 +020011381 /* HW state is read out, now we need to sanitize this mess. */
11382 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11383 base.head) {
11384 intel_sanitize_encoder(encoder);
11385 }
11386
11387 for_each_pipe(pipe) {
11388 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11389 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011390 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011391 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011392
Daniel Vetter35c95372013-07-17 06:55:04 +020011393 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11394 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11395
11396 if (!pll->on || pll->active)
11397 continue;
11398
11399 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11400
11401 pll->disable(dev_priv, pll);
11402 pll->on = false;
11403 }
11404
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011405 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011406 ilk_wm_get_hw_state(dev);
11407
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011408 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011409 i915_redisable_vga(dev);
11410
Daniel Vetterf30da182013-04-11 20:22:50 +020011411 /*
11412 * We need to use raw interfaces for restoring state to avoid
11413 * checking (bogus) intermediate states.
11414 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011415 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011416 struct drm_crtc *crtc =
11417 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011418
11419 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11420 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011421 }
11422 } else {
11423 intel_modeset_update_staged_output_state(dev);
11424 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011425
11426 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011427}
11428
11429void intel_modeset_gem_init(struct drm_device *dev)
11430{
Chris Wilson1833b132012-05-09 11:56:28 +010011431 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011432
11433 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011434
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011435 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011436 intel_modeset_setup_hw_state(dev, false);
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011437 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011438}
11439
11440void intel_modeset_cleanup(struct drm_device *dev)
11441{
Jesse Barnes652c3932009-08-17 13:31:43 -070011442 struct drm_i915_private *dev_priv = dev->dev_private;
11443 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011444 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011445
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011446 /*
11447 * Interrupts and polling as the first thing to avoid creating havoc.
11448 * Too much stuff here (turning of rps, connectors, ...) would
11449 * experience fancy races otherwise.
11450 */
11451 drm_irq_uninstall(dev);
11452 cancel_work_sync(&dev_priv->hotplug_work);
11453 /*
11454 * Due to the hpd irq storm handling the hotplug work can re-arm the
11455 * poll handlers. Hence disable polling after hpd handling is shut down.
11456 */
Keith Packardf87ea762010-10-03 19:36:26 -070011457 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011458
Jesse Barnes652c3932009-08-17 13:31:43 -070011459 mutex_lock(&dev->struct_mutex);
11460
Jesse Barnes723bfd72010-10-07 16:01:13 -070011461 intel_unregister_dsm_handler();
11462
Jesse Barnes652c3932009-08-17 13:31:43 -070011463 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11464 /* Skip inactive CRTCs */
11465 if (!crtc->fb)
11466 continue;
11467
Daniel Vetter3dec0092010-08-20 21:40:52 +020011468 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011469 }
11470
Chris Wilson973d04f2011-07-08 12:22:37 +010011471 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011472
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011473 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011474
Daniel Vetter930ebb42012-06-29 23:32:16 +020011475 ironlake_teardown_rc6(dev);
11476
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011477 mutex_unlock(&dev->struct_mutex);
11478
Chris Wilson1630fe72011-07-08 12:22:42 +010011479 /* flush any delayed tasks or pending work */
11480 flush_scheduled_work();
11481
Jani Nikuladb31af12013-11-08 16:48:53 +020011482 /* destroy the backlight and sysfs files before encoders/connectors */
11483 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11484 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011485 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011486 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011487
Jesse Barnes79e53942008-11-07 14:24:08 -080011488 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011489
11490 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011491}
11492
Dave Airlie28d52042009-09-21 14:33:58 +100011493/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011494 * Return which encoder is currently attached for connector.
11495 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011496struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011497{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011498 return &intel_attached_encoder(connector)->base;
11499}
Jesse Barnes79e53942008-11-07 14:24:08 -080011500
Chris Wilsondf0e9242010-09-09 16:20:55 +010011501void intel_connector_attach_encoder(struct intel_connector *connector,
11502 struct intel_encoder *encoder)
11503{
11504 connector->encoder = encoder;
11505 drm_mode_connector_attach_encoder(&connector->base,
11506 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011507}
Dave Airlie28d52042009-09-21 14:33:58 +100011508
11509/*
11510 * set vga decode state - true == enable VGA decode
11511 */
11512int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11513{
11514 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011515 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011516 u16 gmch_ctrl;
11517
Chris Wilson75fa0412014-02-07 18:37:02 -020011518 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11519 DRM_ERROR("failed to read control word\n");
11520 return -EIO;
11521 }
11522
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011523 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11524 return 0;
11525
Dave Airlie28d52042009-09-21 14:33:58 +100011526 if (state)
11527 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11528 else
11529 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011530
11531 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11532 DRM_ERROR("failed to write control word\n");
11533 return -EIO;
11534 }
11535
Dave Airlie28d52042009-09-21 14:33:58 +100011536 return 0;
11537}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011538
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011539struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011540
11541 u32 power_well_driver;
11542
Chris Wilson63b66e52013-08-08 15:12:06 +020011543 int num_transcoders;
11544
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011545 struct intel_cursor_error_state {
11546 u32 control;
11547 u32 position;
11548 u32 base;
11549 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011550 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011551
11552 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011553 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011554 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011555 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011556
11557 struct intel_plane_error_state {
11558 u32 control;
11559 u32 stride;
11560 u32 size;
11561 u32 pos;
11562 u32 addr;
11563 u32 surface;
11564 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011565 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011566
11567 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011568 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011569 enum transcoder cpu_transcoder;
11570
11571 u32 conf;
11572
11573 u32 htotal;
11574 u32 hblank;
11575 u32 hsync;
11576 u32 vtotal;
11577 u32 vblank;
11578 u32 vsync;
11579 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011580};
11581
11582struct intel_display_error_state *
11583intel_display_capture_error_state(struct drm_device *dev)
11584{
Akshay Joshi0206e352011-08-16 15:34:10 -040011585 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011586 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011587 int transcoders[] = {
11588 TRANSCODER_A,
11589 TRANSCODER_B,
11590 TRANSCODER_C,
11591 TRANSCODER_EDP,
11592 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011593 int i;
11594
Chris Wilson63b66e52013-08-08 15:12:06 +020011595 if (INTEL_INFO(dev)->num_pipes == 0)
11596 return NULL;
11597
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011598 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011599 if (error == NULL)
11600 return NULL;
11601
Imre Deak190be112013-11-25 17:15:31 +020011602 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011603 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11604
Damien Lespiau52331302012-08-15 19:23:25 +010011605 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011606 error->pipe[i].power_domain_on =
11607 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11608 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011609 continue;
11610
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011611 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11612 error->cursor[i].control = I915_READ(CURCNTR(i));
11613 error->cursor[i].position = I915_READ(CURPOS(i));
11614 error->cursor[i].base = I915_READ(CURBASE(i));
11615 } else {
11616 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11617 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11618 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11619 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011620
11621 error->plane[i].control = I915_READ(DSPCNTR(i));
11622 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011623 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011624 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011625 error->plane[i].pos = I915_READ(DSPPOS(i));
11626 }
Paulo Zanonica291362013-03-06 20:03:14 -030011627 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11628 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011629 if (INTEL_INFO(dev)->gen >= 4) {
11630 error->plane[i].surface = I915_READ(DSPSURF(i));
11631 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11632 }
11633
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011634 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011635 }
11636
11637 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11638 if (HAS_DDI(dev_priv->dev))
11639 error->num_transcoders++; /* Account for eDP. */
11640
11641 for (i = 0; i < error->num_transcoders; i++) {
11642 enum transcoder cpu_transcoder = transcoders[i];
11643
Imre Deakddf9c532013-11-27 22:02:02 +020011644 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011645 intel_display_power_enabled_sw(dev,
11646 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011647 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011648 continue;
11649
Chris Wilson63b66e52013-08-08 15:12:06 +020011650 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11651
11652 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11653 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11654 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11655 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11656 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11657 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11658 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011659 }
11660
11661 return error;
11662}
11663
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011664#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11665
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011666void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011667intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011668 struct drm_device *dev,
11669 struct intel_display_error_state *error)
11670{
11671 int i;
11672
Chris Wilson63b66e52013-08-08 15:12:06 +020011673 if (!error)
11674 return;
11675
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011676 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011677 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011678 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011679 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011680 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011681 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011682 err_printf(m, " Power: %s\n",
11683 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011684 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011685
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011686 err_printf(m, "Plane [%d]:\n", i);
11687 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11688 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011689 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011690 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11691 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011692 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011693 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011694 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011695 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011696 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11697 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011698 }
11699
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011700 err_printf(m, "Cursor [%d]:\n", i);
11701 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11702 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11703 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011704 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011705
11706 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011707 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011708 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011709 err_printf(m, " Power: %s\n",
11710 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011711 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11712 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11713 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11714 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11715 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11716 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11717 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11718 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011719}