blob: 08331e105f89502c183a2db996a9b658b5493c25 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
46static __must_check int
Ben Widawsky07fe0b12013-07-31 17:00:10 -070047i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
48 struct i915_address_space *vm,
49 unsigned alignment,
50 bool map_and_fenceable,
51 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070056
Chris Wilson61050802012-04-17 15:31:31 +010057static void i915_gem_write_fence(struct drm_device *dev, int reg,
58 struct drm_i915_gem_object *obj);
59static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
60 struct drm_i915_fence_reg *fence,
61 bool enable);
62
Dave Chinner7dc19d52013-08-28 10:18:11 +100063static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
64 struct shrink_control *sc);
65static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
66 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010067static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
68static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010069static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilsonc76ce032013-08-08 14:41:03 +010071static bool cpu_cache_is_coherent(struct drm_device *dev,
72 enum i915_cache_level level)
73{
74 return HAS_LLC(dev) || level != I915_CACHE_NONE;
75}
76
Chris Wilson2c225692013-08-09 12:26:45 +010077static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
78{
79 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
80 return true;
81
82 return obj->pin_display;
83}
84
Chris Wilson61050802012-04-17 15:31:31 +010085static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
86{
87 if (obj->tiling_mode)
88 i915_gem_release_mmap(obj);
89
90 /* As we do not have an associated fence register, we will force
91 * a tiling change if we ever need to acquire one.
92 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010093 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010094 obj->fence_reg = I915_FENCE_REG_NONE;
95}
96
Chris Wilson73aa8082010-09-30 11:46:12 +010097/* some bookkeeping */
98static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
99 size_t size)
100{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102 dev_priv->mm.object_count++;
103 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105}
106
107static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
108 size_t size)
109{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200110 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100111 dev_priv->mm.object_count--;
112 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200113 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100114}
115
Chris Wilson21dd3732011-01-26 15:55:56 +0000116static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100117i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 int ret;
120
Daniel Vetter7abb6902013-05-24 21:29:32 +0200121#define EXIT_COND (!i915_reset_in_progress(error) || \
122 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100123 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124 return 0;
125
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 /*
127 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
128 * userspace. If it takes that long something really bad is going on and
129 * we should simply try to bail out and fail as gracefully as possible.
130 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100131 ret = wait_event_interruptible_timeout(error->reset_queue,
132 EXIT_COND,
133 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 if (ret == 0) {
135 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
136 return -EIO;
137 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200139 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100140#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson21dd3732011-01-26 15:55:56 +0000142 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143}
144
Chris Wilson54cf91d2010-11-25 18:00:26 +0000145int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146{
Daniel Vetter33196de2012-11-14 17:14:05 +0100147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100148 int ret;
149
Daniel Vetter33196de2012-11-14 17:14:05 +0100150 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100151 if (ret)
152 return ret;
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
157
Chris Wilson23bc5982010-09-29 16:10:57 +0100158 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100159 return 0;
160}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100161
Chris Wilson7d1c4802010-08-07 21:45:03 +0100162static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000163i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100164{
Ben Widawsky98438772013-07-31 17:00:12 -0700165 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166}
167
Eric Anholt673a3942008-07-30 12:06:12 -0700168int
169i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700171{
Ben Widawsky93d18792013-01-17 12:45:17 -0800172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700173 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000174
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200175 if (drm_core_check_feature(dev, DRIVER_MODESET))
176 return -ENODEV;
177
Chris Wilson20217462010-11-23 15:26:33 +0000178 if (args->gtt_start >= args->gtt_end ||
179 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Daniel Vetterf534bc02012-03-26 22:37:04 +0200182 /* GEM with user mode setting was never supported on ilk and later. */
183 if (INTEL_INFO(dev)->gen >= 5)
184 return -ENODEV;
185
Eric Anholt673a3942008-07-30 12:06:12 -0700186 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800187 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
188 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800189 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700190 mutex_unlock(&dev->struct_mutex);
191
Chris Wilson20217462010-11-23 15:26:33 +0000192 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700193}
194
Eric Anholt5a125c32008-10-22 21:40:13 -0700195int
196i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000197 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700198{
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700200 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000201 struct drm_i915_gem_object *obj;
202 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700203
Chris Wilson6299f992010-11-24 12:23:44 +0000204 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100205 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700206 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800207 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700208 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100209 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700210
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700211 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000213
Eric Anholt5a125c32008-10-22 21:40:13 -0700214 return 0;
215}
216
Chris Wilson42dcedd2012-11-15 11:32:30 +0000217void *i915_gem_object_alloc(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700220 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000221}
222
223void i915_gem_object_free(struct drm_i915_gem_object *obj)
224{
225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
226 kmem_cache_free(dev_priv->slab, obj);
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229static int
230i915_gem_create(struct drm_file *file,
231 struct drm_device *dev,
232 uint64_t size,
233 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700234{
Chris Wilson05394f32010-11-08 19:18:58 +0000235 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200240 if (size == 0)
241 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700242
243 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700245 if (obj == NULL)
246 return -ENOMEM;
247
Chris Wilson05394f32010-11-08 19:18:58 +0000248 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100249 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200250 drm_gem_object_unreference_unlocked(&obj->base);
251 if (ret)
252 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100253
Dave Airlieff72145b2011-02-07 12:16:14 +1000254 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700255 return 0;
256}
257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258int
259i915_gem_dumb_create(struct drm_file *file,
260 struct drm_device *dev,
261 struct drm_mode_create_dumb *args)
262{
263 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300264 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 args->size = args->pitch * args->height;
266 return i915_gem_create(file, dev,
267 args->size, &args->handle);
268}
269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270/**
271 * Creates a new mm object and returns a handle to it.
272 */
273int
274i915_gem_create_ioctl(struct drm_device *dev, void *data,
275 struct drm_file *file)
276{
277 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200278
Dave Airlieff72145b2011-02-07 12:16:14 +1000279 return i915_gem_create(file, dev,
280 args->size, &args->handle);
281}
282
Daniel Vetter8c599672011-12-14 13:57:31 +0100283static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100284__copy_to_user_swizzled(char __user *cpu_vaddr,
285 const char *gpu_vaddr, int gpu_offset,
286 int length)
287{
288 int ret, cpu_offset = 0;
289
290 while (length > 0) {
291 int cacheline_end = ALIGN(gpu_offset + 1, 64);
292 int this_length = min(cacheline_end - gpu_offset, length);
293 int swizzled_gpu_offset = gpu_offset ^ 64;
294
295 ret = __copy_to_user(cpu_vaddr + cpu_offset,
296 gpu_vaddr + swizzled_gpu_offset,
297 this_length);
298 if (ret)
299 return ret + length;
300
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
306 return 0;
307}
308
309static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700310__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
311 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100312 int length)
313{
314 int ret, cpu_offset = 0;
315
316 while (length > 0) {
317 int cacheline_end = ALIGN(gpu_offset + 1, 64);
318 int this_length = min(cacheline_end - gpu_offset, length);
319 int swizzled_gpu_offset = gpu_offset ^ 64;
320
321 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
322 cpu_vaddr + cpu_offset,
323 this_length);
324 if (ret)
325 return ret + length;
326
327 cpu_offset += this_length;
328 gpu_offset += this_length;
329 length -= this_length;
330 }
331
332 return 0;
333}
334
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335/* Per-page copy function for the shmem pread fastpath.
336 * Flushes invalid cachelines before reading the target if
337 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700338static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200339shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
340 char __user *user_data,
341 bool page_do_bit17_swizzling, bool needs_clflush)
342{
343 char *vaddr;
344 int ret;
345
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200346 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347 return -EINVAL;
348
349 vaddr = kmap_atomic(page);
350 if (needs_clflush)
351 drm_clflush_virt_range(vaddr + shmem_page_offset,
352 page_length);
353 ret = __copy_to_user_inatomic(user_data,
354 vaddr + shmem_page_offset,
355 page_length);
356 kunmap_atomic(vaddr);
357
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100358 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359}
360
Daniel Vetter23c18c72012-03-25 19:47:42 +0200361static void
362shmem_clflush_swizzled_range(char *addr, unsigned long length,
363 bool swizzled)
364{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200365 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200366 unsigned long start = (unsigned long) addr;
367 unsigned long end = (unsigned long) addr + length;
368
369 /* For swizzling simply ensure that we always flush both
370 * channels. Lame, but simple and it works. Swizzled
371 * pwrite/pread is far from a hotpath - current userspace
372 * doesn't use it at all. */
373 start = round_down(start, 128);
374 end = round_up(end, 128);
375
376 drm_clflush_virt_range((void *)start, end - start);
377 } else {
378 drm_clflush_virt_range(addr, length);
379 }
380
381}
382
Daniel Vetterd174bd62012-03-25 19:47:40 +0200383/* Only difference to the fast-path function is that this can handle bit17
384 * and uses non-atomic copy and kmap functions. */
385static int
386shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
387 char __user *user_data,
388 bool page_do_bit17_swizzling, bool needs_clflush)
389{
390 char *vaddr;
391 int ret;
392
393 vaddr = kmap(page);
394 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200395 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
396 page_length,
397 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398
399 if (page_do_bit17_swizzling)
400 ret = __copy_to_user_swizzled(user_data,
401 vaddr, shmem_page_offset,
402 page_length);
403 else
404 ret = __copy_to_user(user_data,
405 vaddr + shmem_page_offset,
406 page_length);
407 kunmap(page);
408
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100409 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200410}
411
Eric Anholteb014592009-03-10 11:44:52 -0700412static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200413i915_gem_shmem_pread(struct drm_device *dev,
414 struct drm_i915_gem_object *obj,
415 struct drm_i915_gem_pread *args,
416 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700417{
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700419 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100421 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200423 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200424 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200425 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700426
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200427 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700428 remain = args->size;
429
Daniel Vetter8461d222011-12-14 13:57:32 +0100430 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700431
Daniel Vetter84897312012-03-25 19:47:31 +0200432 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
433 /* If we're not in the cpu read domain, set ourself into the gtt
434 * read domain and manually flush cachelines (if required). This
435 * optimizes for the case when the gpu will dirty the data
436 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100437 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700438 ret = i915_gem_object_wait_rendering(obj, true);
439 if (ret)
440 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200441 }
Eric Anholteb014592009-03-10 11:44:52 -0700442
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100443 ret = i915_gem_object_get_pages(obj);
444 if (ret)
445 return ret;
446
447 i915_gem_object_pin_pages(obj);
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100450
Imre Deak67d5a502013-02-18 19:28:02 +0200451 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
452 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200453 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100454
455 if (remain <= 0)
456 break;
457
Eric Anholteb014592009-03-10 11:44:52 -0700458 /* Operation in this page
459 *
Eric Anholteb014592009-03-10 11:44:52 -0700460 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700461 * page_length = bytes to copy for this page
462 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100463 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700464 page_length = remain;
465 if ((shmem_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetter8461d222011-12-14 13:57:32 +0100468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_unlock(&dev->struct_mutex);
478
Jani Nikulad330a952014-01-21 11:24:25 +0200479 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200480 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100498 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500
Eric Anholteb014592009-03-10 11:44:52 -0700501 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100502 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset += page_length;
504 }
505
Chris Wilson4f27b752010-10-14 15:26:45 +0100506out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100507 i915_gem_object_unpin_pages(obj);
508
Eric Anholteb014592009-03-10 11:44:52 -0700509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200529 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
Ben Widawskyc37e2202013-07-31 16:59:58 -0700608 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200620 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800654 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
Chris Wilson755d2212012-09-04 21:02:55 +0100688 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Chris Wilson755d2212012-09-04 21:02:55 +0100722 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Eric Anholt40123c12009-03-09 13:42:30 -0700731 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100732 loff_t offset;
733 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100734 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200736 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200739 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700740
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200741 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700742 remain = args->size;
743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700745
Daniel Vetter58642882012-03-25 19:47:37 +0200746 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
747 /* If we're not in the cpu write domain, set ourself into the gtt
748 * write domain and manually flush cachelines (if required). This
749 * optimizes for the case when the gpu will use the data
750 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100751 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700752 ret = i915_gem_object_wait_rendering(obj, false);
753 if (ret)
754 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100756 /* Same trick applies to invalidate partially written cachelines read
757 * before writing. */
758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
759 needs_clflush_before =
760 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Imre Deak67d5a502013-02-18 19:28:02 +0200771 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
772 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200773 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200774 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775
Chris Wilson9da3da62012-06-01 15:20:22 +0100776 if (remain <= 0)
777 break;
778
Eric Anholt40123c12009-03-09 13:42:30 -0700779 /* Operation in this page
780 *
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700782 * page_length = bytes to copy for this page
783 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100784 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700785
786 page_length = remain;
787 if ((shmem_page_offset + page_length) > PAGE_SIZE)
788 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700789
Daniel Vetter58642882012-03-25 19:47:37 +0200790 /* If we don't overwrite a cacheline completely we need to be
791 * careful to have up-to-date data by first clflushing. Don't
792 * overcomplicate things and flush the entire patch. */
793 partial_cacheline_write = needs_clflush_before &&
794 ((shmem_page_offset | page_length)
795 & (boot_cpu_data.x86_clflush_size - 1));
796
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
Daniel Vetterd174bd62012-03-25 19:47:40 +0200800 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 partial_cacheline_write,
803 needs_clflush_after);
804 if (ret == 0)
805 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700806
Daniel Vettere244a442012-03-25 19:47:28 +0200807 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100815
Daniel Vettere244a442012-03-25 19:47:28 +0200816next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100817 set_page_dirty(page);
818 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Chris Wilson755d2212012-09-04 21:02:55 +0100820 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100821 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100822
Eric Anholt40123c12009-03-09 13:42:30 -0700823 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700825 offset += page_length;
826 }
827
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100828out:
Chris Wilson755d2212012-09-04 21:02:55 +0100829 i915_gem_object_unpin_pages(obj);
830
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100832 /*
833 * Fixup: Flush cpu caches in case we didn't flush the dirty
834 * cachelines in-line while writing and the object moved
835 * out of the cpu write domain while we've dropped the lock.
836 */
837 if (!needs_clflush_after &&
838 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100839 if (i915_gem_clflush_object(obj, obj->pin_display))
840 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200841 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 }
Eric Anholt40123c12009-03-09 13:42:30 -0700843
Daniel Vetter58642882012-03-25 19:47:37 +0200844 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200846
Eric Anholt40123c12009-03-09 13:42:30 -0700847 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700848}
849
850/**
851 * Writes data to the object referenced by handle.
852 *
853 * On error, the contents of the buffer that were to be modified are undefined.
854 */
855int
856i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100857 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700858{
859 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000860 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000861 int ret;
862
863 if (args->size == 0)
864 return 0;
865
866 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200867 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000868 args->size))
869 return -EFAULT;
870
Jani Nikulad330a952014-01-21 11:24:25 +0200871 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800872 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
873 args->size);
874 if (ret)
875 return -EFAULT;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = i915_mutex_lock_interruptible(dev);
879 if (ret)
880 return ret;
881
Chris Wilson05394f32010-11-08 19:18:58 +0000882 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000883 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = -ENOENT;
885 goto unlock;
886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Chris Wilson7dcd2492010-09-26 20:21:44 +0100888 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000889 if (args->offset > obj->base.size ||
890 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100891 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100892 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100893 }
894
Daniel Vetter1286ff72012-05-10 15:25:09 +0200895 /* prime objects have no backing filp to GEM pread/pwrite
896 * pages from.
897 */
898 if (!obj->base.filp) {
899 ret = -EINVAL;
900 goto out;
901 }
902
Chris Wilsondb53a302011-02-03 11:57:46 +0000903 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
904
Daniel Vetter935aaa62012-03-25 19:47:35 +0200905 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700906 /* We can only do the GTT pwrite on untiled buffers, as otherwise
907 * it would end up going through the fenced access, and we'll get
908 * different detiling behavior between reading and writing.
909 * pread/pwrite currently are reading and writing from the CPU
910 * perspective, requiring manual detiling by the client.
911 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100912 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100914 goto out;
915 }
916
Chris Wilson2c225692013-08-09 12:26:45 +0100917 if (obj->tiling_mode == I915_TILING_NONE &&
918 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
919 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 /* Note that the gtt paths might fail with non-page-backed user
922 * pointers (e.g. gtt mappings when moving data between
923 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700924 }
Eric Anholt673a3942008-07-30 12:06:12 -0700925
Chris Wilson86a1ee22012-08-11 15:41:04 +0100926 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100928
Chris Wilson35b62a82010-09-26 20:23:38 +0100929out:
Chris Wilson05394f32010-11-08 19:18:58 +0000930 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100931unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700933 return ret;
934}
935
Chris Wilsonb3612372012-08-24 09:35:08 +0100936int
Daniel Vetter33196de2012-11-14 17:14:05 +0100937i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 bool interruptible)
939{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100941 /* Non-interruptible callers can't handle -EAGAIN, hence return
942 * -EIO unconditionally for these. */
943 if (!interruptible)
944 return -EIO;
945
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100946 /* Recovery complete, but the reset failed ... */
947 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100948 return -EIO;
949
950 return -EAGAIN;
951 }
952
953 return 0;
954}
955
956/*
957 * Compare seqno against outstanding lazy request. Emit a request if they are
958 * equal.
959 */
960static int
961i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
962{
963 int ret;
964
965 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
966
967 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100968 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300969 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100970
971 return ret;
972}
973
Chris Wilson094f9a52013-09-25 17:34:55 +0100974static void fake_irq(unsigned long data)
975{
976 wake_up_process((struct task_struct *)data);
977}
978
979static bool missed_irq(struct drm_i915_private *dev_priv,
980 struct intel_ring_buffer *ring)
981{
982 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
983}
984
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100985static bool can_wait_boost(struct drm_i915_file_private *file_priv)
986{
987 if (file_priv == NULL)
988 return true;
989
990 return !atomic_xchg(&file_priv->rps_wait_boost, true);
991}
992
Chris Wilsonb3612372012-08-24 09:35:08 +0100993/**
994 * __wait_seqno - wait until execution of seqno has finished
995 * @ring: the ring expected to report seqno
996 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100997 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100998 * @interruptible: do an interruptible wait (normally yes)
999 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1000 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001001 * Note: It is of utmost importance that the passed in seqno and reset_counter
1002 * values have been read by the caller in an smp safe manner. Where read-side
1003 * locks are involved, it is sufficient to read the reset_counter before
1004 * unlocking the lock that protects the seqno. For lockless tricks, the
1005 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1006 * inserted.
1007 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001008 * Returns 0 if the seqno was found within the alloted time. Else returns the
1009 * errno with remaining time filled in timeout argument.
1010 */
1011static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001012 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001013 bool interruptible,
1014 struct timespec *timeout,
1015 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001016{
1017 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001018 const bool irq_test_in_progress =
1019 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001020 struct timespec before, now;
1021 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001022 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001023 int ret;
1024
Paulo Zanonic67a4702013-08-19 13:18:09 -03001025 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1026
Chris Wilsonb3612372012-08-24 09:35:08 +01001027 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1028 return 0;
1029
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001030 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001031
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001032 if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
1033 gen6_rps_boost(dev_priv);
1034 if (file_priv)
1035 mod_delayed_work(dev_priv->wq,
1036 &file_priv->mm.idle_work,
1037 msecs_to_jiffies(100));
1038 }
1039
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001040 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001041 return -ENODEV;
1042
Chris Wilson094f9a52013-09-25 17:34:55 +01001043 /* Record current time in case interrupted by signal, or wedged */
1044 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001045 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001046 for (;;) {
1047 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001048
Chris Wilson094f9a52013-09-25 17:34:55 +01001049 prepare_to_wait(&ring->irq_queue, &wait,
1050 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001051
Daniel Vetterf69061b2012-12-06 09:01:42 +01001052 /* We need to check whether any gpu reset happened in between
1053 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001054 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1055 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1056 * is truely gone. */
1057 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1058 if (ret == 0)
1059 ret = -EAGAIN;
1060 break;
1061 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001062
Chris Wilson094f9a52013-09-25 17:34:55 +01001063 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1064 ret = 0;
1065 break;
1066 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001067
Chris Wilson094f9a52013-09-25 17:34:55 +01001068 if (interruptible && signal_pending(current)) {
1069 ret = -ERESTARTSYS;
1070 break;
1071 }
1072
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001073 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001074 ret = -ETIME;
1075 break;
1076 }
1077
1078 timer.function = NULL;
1079 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001080 unsigned long expire;
1081
Chris Wilson094f9a52013-09-25 17:34:55 +01001082 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001083 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001084 mod_timer(&timer, expire);
1085 }
1086
Chris Wilson5035c272013-10-04 09:58:46 +01001087 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001088
Chris Wilson094f9a52013-09-25 17:34:55 +01001089 if (timer.function) {
1090 del_singleshot_timer_sync(&timer);
1091 destroy_timer_on_stack(&timer);
1092 }
1093 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001094 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001095 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001096
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001097 if (!irq_test_in_progress)
1098 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001099
1100 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001101
1102 if (timeout) {
1103 struct timespec sleep_time = timespec_sub(now, before);
1104 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001105 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1106 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001107 }
1108
Chris Wilson094f9a52013-09-25 17:34:55 +01001109 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001110}
1111
1112/**
1113 * Waits for a sequence number to be signaled, and cleans up the
1114 * request and object lists appropriately for that event.
1115 */
1116int
1117i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1118{
1119 struct drm_device *dev = ring->dev;
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 bool interruptible = dev_priv->mm.interruptible;
1122 int ret;
1123
1124 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1125 BUG_ON(seqno == 0);
1126
Daniel Vetter33196de2012-11-14 17:14:05 +01001127 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 if (ret)
1129 return ret;
1130
1131 ret = i915_gem_check_olr(ring, seqno);
1132 if (ret)
1133 return ret;
1134
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 return __wait_seqno(ring, seqno,
1136 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001137 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001138}
1139
Chris Wilsond26e3af2013-06-29 22:05:26 +01001140static int
1141i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1142 struct intel_ring_buffer *ring)
1143{
1144 i915_gem_retire_requests_ring(ring);
1145
1146 /* Manually manage the write flush as we may have not yet
1147 * retired the buffer.
1148 *
1149 * Note that the last_write_seqno is always the earlier of
1150 * the two (read/write) seqno, so if we haved successfully waited,
1151 * we know we have passed the last write.
1152 */
1153 obj->last_write_seqno = 0;
1154 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1155
1156 return 0;
1157}
1158
Chris Wilsonb3612372012-08-24 09:35:08 +01001159/**
1160 * Ensures that all rendering to the object has completed and the object is
1161 * safe to unbind from the GTT or access from the CPU.
1162 */
1163static __must_check int
1164i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1165 bool readonly)
1166{
1167 struct intel_ring_buffer *ring = obj->ring;
1168 u32 seqno;
1169 int ret;
1170
1171 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1172 if (seqno == 0)
1173 return 0;
1174
1175 ret = i915_wait_seqno(ring, seqno);
1176 if (ret)
1177 return ret;
1178
Chris Wilsond26e3af2013-06-29 22:05:26 +01001179 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001180}
1181
Chris Wilson3236f572012-08-24 09:35:09 +01001182/* A nonblocking variant of the above wait. This is a highly dangerous routine
1183 * as the object state may change during this call.
1184 */
1185static __must_check int
1186i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001187 struct drm_file *file,
Chris Wilson3236f572012-08-24 09:35:09 +01001188 bool readonly)
1189{
1190 struct drm_device *dev = obj->base.dev;
1191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001193 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001194 u32 seqno;
1195 int ret;
1196
1197 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1198 BUG_ON(!dev_priv->mm.interruptible);
1199
1200 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1201 if (seqno == 0)
1202 return 0;
1203
Daniel Vetter33196de2012-11-14 17:14:05 +01001204 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001205 if (ret)
1206 return ret;
1207
1208 ret = i915_gem_check_olr(ring, seqno);
1209 if (ret)
1210 return ret;
1211
Daniel Vetterf69061b2012-12-06 09:01:42 +01001212 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001213 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001214 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001215 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001216 if (ret)
1217 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001218
Chris Wilsond26e3af2013-06-29 22:05:26 +01001219 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001220}
1221
Eric Anholt673a3942008-07-30 12:06:12 -07001222/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001223 * Called when user space prepares to use an object with the CPU, either
1224 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001225 */
1226int
1227i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001228 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001229{
1230 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001231 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 uint32_t read_domains = args->read_domains;
1233 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001234 int ret;
1235
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001237 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001238 return -EINVAL;
1239
Chris Wilson21d509e2009-06-06 09:46:02 +01001240 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001241 return -EINVAL;
1242
1243 /* Having something in the write domain implies it's in the read
1244 * domain, and only that read domain. Enforce that in the request.
1245 */
1246 if (write_domain != 0 && read_domains != write_domain)
1247 return -EINVAL;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001257 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001258
Chris Wilson3236f572012-08-24 09:35:09 +01001259 /* Try to flush the object off the GPU without holding the lock.
1260 * We will repeat the flush holding the lock in the normal manner
1261 * to catch cases where we are gazumped.
1262 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001263 ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001264 if (ret)
1265 goto unref;
1266
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001267 if (read_domains & I915_GEM_DOMAIN_GTT) {
1268 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001269
1270 /* Silently promote "you're not bound, there was nothing to do"
1271 * to success, since the client was just asking us to
1272 * make sure everything was done.
1273 */
1274 if (ret == -EINVAL)
1275 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001276 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001277 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001278 }
1279
Chris Wilson3236f572012-08-24 09:35:09 +01001280unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001281 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001282unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001283 mutex_unlock(&dev->struct_mutex);
1284 return ret;
1285}
1286
1287/**
1288 * Called when user space has done writes to this buffer
1289 */
1290int
1291i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001292 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001293{
1294 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001295 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001296 int ret = 0;
1297
Chris Wilson76c1dec2010-09-25 11:22:51 +01001298 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001299 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001300 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301
Chris Wilson05394f32010-11-08 19:18:58 +00001302 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001303 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001304 ret = -ENOENT;
1305 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001306 }
1307
Eric Anholt673a3942008-07-30 12:06:12 -07001308 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001309 if (obj->pin_display)
1310 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001311
Chris Wilson05394f32010-11-08 19:18:58 +00001312 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001313unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001314 mutex_unlock(&dev->struct_mutex);
1315 return ret;
1316}
1317
1318/**
1319 * Maps the contents of an object, returning the address it is mapped
1320 * into.
1321 *
1322 * While the mapping holds a reference on the contents of the object, it doesn't
1323 * imply a ref on the object itself.
1324 */
1325int
1326i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001327 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001328{
1329 struct drm_i915_gem_mmap *args = data;
1330 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001331 unsigned long addr;
1332
Chris Wilson05394f32010-11-08 19:18:58 +00001333 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001334 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001335 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001336
Daniel Vetter1286ff72012-05-10 15:25:09 +02001337 /* prime objects have no backing filp to GEM mmap
1338 * pages from.
1339 */
1340 if (!obj->filp) {
1341 drm_gem_object_unreference_unlocked(obj);
1342 return -EINVAL;
1343 }
1344
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001345 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001346 PROT_READ | PROT_WRITE, MAP_SHARED,
1347 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001348 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001349 if (IS_ERR((void *)addr))
1350 return addr;
1351
1352 args->addr_ptr = (uint64_t) addr;
1353
1354 return 0;
1355}
1356
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357/**
1358 * i915_gem_fault - fault a page into the GTT
1359 * vma: VMA in question
1360 * vmf: fault info
1361 *
1362 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1363 * from userspace. The fault handler takes care of binding the object to
1364 * the GTT (if needed), allocating and programming a fence register (again,
1365 * only if needed based on whether the old reg is still valid or the object
1366 * is tiled) and inserting a new PTE into the faulting process.
1367 *
1368 * Note that the faulting process may involve evicting existing objects
1369 * from the GTT and/or fence registers to make room. So performance may
1370 * suffer if the GTT working set is large or there are few fence registers
1371 * left.
1372 */
1373int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1374{
Chris Wilson05394f32010-11-08 19:18:58 +00001375 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1376 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001377 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001378 pgoff_t page_offset;
1379 unsigned long pfn;
1380 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001381 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382
Paulo Zanonif65c9162013-11-27 18:20:34 -02001383 intel_runtime_pm_get(dev_priv);
1384
Jesse Barnesde151cf2008-11-12 10:03:55 -08001385 /* We don't use vmf->pgoff since that has the fake offset */
1386 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1387 PAGE_SHIFT;
1388
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001389 ret = i915_mutex_lock_interruptible(dev);
1390 if (ret)
1391 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001392
Chris Wilsondb53a302011-02-03 11:57:46 +00001393 trace_i915_gem_object_fault(obj, page_offset, true, write);
1394
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001395 /* Access to snoopable pages through the GTT is incoherent. */
1396 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1397 ret = -EINVAL;
1398 goto unlock;
1399 }
1400
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001401 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001402 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001403 if (ret)
1404 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405
Chris Wilsonc9839302012-11-20 10:45:17 +00001406 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1407 if (ret)
1408 goto unpin;
1409
1410 ret = i915_gem_object_get_fence(obj);
1411 if (ret)
1412 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001413
Chris Wilson6299f992010-11-24 12:23:44 +00001414 obj->fault_mappable = true;
1415
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001416 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1417 pfn >>= PAGE_SHIFT;
1418 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001419
1420 /* Finally, remap it using the new GTT offset */
1421 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001422unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001423 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001424unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001425 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001426out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001427 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001428 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001429 /* If this -EIO is due to a gpu hang, give the reset code a
1430 * chance to clean up the mess. Otherwise return the proper
1431 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001432 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1433 ret = VM_FAULT_SIGBUS;
1434 break;
1435 }
Chris Wilson045e7692010-11-07 09:18:22 +00001436 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001437 /*
1438 * EAGAIN means the gpu is hung and we'll wait for the error
1439 * handler to reset everything when re-faulting in
1440 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001441 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001442 case 0:
1443 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001444 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001445 case -EBUSY:
1446 /*
1447 * EBUSY is ok: this just means that another thread
1448 * already did the job.
1449 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001450 ret = VM_FAULT_NOPAGE;
1451 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001452 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001453 ret = VM_FAULT_OOM;
1454 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001455 case -ENOSPC:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001456 ret = VM_FAULT_SIGBUS;
1457 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001459 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001460 ret = VM_FAULT_SIGBUS;
1461 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001462 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001463
1464 intel_runtime_pm_put(dev_priv);
1465 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466}
1467
Paulo Zanoni48018a52013-12-13 15:22:31 -02001468void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1469{
1470 struct i915_vma *vma;
1471
1472 /*
1473 * Only the global gtt is relevant for gtt memory mappings, so restrict
1474 * list traversal to objects bound into the global address space. Note
1475 * that the active list should be empty, but better safe than sorry.
1476 */
1477 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1478 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1479 i915_gem_release_mmap(vma->obj);
1480 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1481 i915_gem_release_mmap(vma->obj);
1482}
1483
Jesse Barnesde151cf2008-11-12 10:03:55 -08001484/**
Chris Wilson901782b2009-07-10 08:18:50 +01001485 * i915_gem_release_mmap - remove physical page mappings
1486 * @obj: obj in question
1487 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001488 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001489 * relinquish ownership of the pages back to the system.
1490 *
1491 * It is vital that we remove the page mapping if we have mapped a tiled
1492 * object through the GTT and then lose the fence register due to
1493 * resource pressure. Similarly if the object has been moved out of the
1494 * aperture, than pages mapped into userspace must be revoked. Removing the
1495 * mapping will then trigger a page fault on the next user access, allowing
1496 * fixup by i915_gem_fault().
1497 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001498void
Chris Wilson05394f32010-11-08 19:18:58 +00001499i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001500{
Chris Wilson6299f992010-11-24 12:23:44 +00001501 if (!obj->fault_mappable)
1502 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001503
David Herrmann51335df2013-07-24 21:10:03 +02001504 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001505 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001506}
1507
Imre Deak0fa87792013-01-07 21:47:35 +02001508uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001509i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001510{
Chris Wilsone28f8712011-07-18 13:11:49 -07001511 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001512
1513 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001514 tiling_mode == I915_TILING_NONE)
1515 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001516
1517 /* Previous chips need a power-of-two fence region when tiling */
1518 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001519 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001520 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001521 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001522
Chris Wilsone28f8712011-07-18 13:11:49 -07001523 while (gtt_size < size)
1524 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001525
Chris Wilsone28f8712011-07-18 13:11:49 -07001526 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001527}
1528
Jesse Barnesde151cf2008-11-12 10:03:55 -08001529/**
1530 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1531 * @obj: object to check
1532 *
1533 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001534 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535 */
Imre Deakd8651102013-01-07 21:47:33 +02001536uint32_t
1537i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1538 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001539{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540 /*
1541 * Minimum alignment is 4k (GTT page size), but might be greater
1542 * if a fence register is needed for the object.
1543 */
Imre Deakd8651102013-01-07 21:47:33 +02001544 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001545 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001546 return 4096;
1547
1548 /*
1549 * Previous chips need to be aligned to the size of the smallest
1550 * fence register that can contain the object.
1551 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001552 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001553}
1554
Chris Wilsond8cb5082012-08-11 15:41:03 +01001555static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1556{
1557 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1558 int ret;
1559
David Herrmann0de23972013-07-24 21:07:52 +02001560 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001561 return 0;
1562
Daniel Vetterda494d72012-12-20 15:11:16 +01001563 dev_priv->mm.shrinker_no_lock_stealing = true;
1564
Chris Wilsond8cb5082012-08-11 15:41:03 +01001565 ret = drm_gem_create_mmap_offset(&obj->base);
1566 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001567 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001568
1569 /* Badly fragmented mmap space? The only way we can recover
1570 * space is by destroying unwanted objects. We can't randomly release
1571 * mmap_offsets as userspace expects them to be persistent for the
1572 * lifetime of the objects. The closest we can is to release the
1573 * offsets on purgeable objects by truncating it and marking it purged,
1574 * which prevents userspace from ever using that object again.
1575 */
1576 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1577 ret = drm_gem_create_mmap_offset(&obj->base);
1578 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001579 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001580
1581 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001582 ret = drm_gem_create_mmap_offset(&obj->base);
1583out:
1584 dev_priv->mm.shrinker_no_lock_stealing = false;
1585
1586 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001587}
1588
1589static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1590{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001591 drm_gem_free_mmap_offset(&obj->base);
1592}
1593
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594int
Dave Airlieff72145b2011-02-07 12:16:14 +10001595i915_gem_mmap_gtt(struct drm_file *file,
1596 struct drm_device *dev,
1597 uint32_t handle,
1598 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001599{
Chris Wilsonda761a62010-10-27 17:37:08 +01001600 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001601 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001602 int ret;
1603
Chris Wilson76c1dec2010-09-25 11:22:51 +01001604 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001605 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001606 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001607
Dave Airlieff72145b2011-02-07 12:16:14 +10001608 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001609 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001610 ret = -ENOENT;
1611 goto unlock;
1612 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001613
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001614 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001615 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001616 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001617 }
1618
Chris Wilson05394f32010-11-08 19:18:58 +00001619 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001620 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001621 ret = -EINVAL;
1622 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001623 }
1624
Chris Wilsond8cb5082012-08-11 15:41:03 +01001625 ret = i915_gem_object_create_mmap_offset(obj);
1626 if (ret)
1627 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628
David Herrmann0de23972013-07-24 21:07:52 +02001629 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001631out:
Chris Wilson05394f32010-11-08 19:18:58 +00001632 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001633unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001635 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001636}
1637
Dave Airlieff72145b2011-02-07 12:16:14 +10001638/**
1639 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1640 * @dev: DRM device
1641 * @data: GTT mapping ioctl data
1642 * @file: GEM object info
1643 *
1644 * Simply returns the fake offset to userspace so it can mmap it.
1645 * The mmap call will end up in drm_gem_mmap(), which will set things
1646 * up so we can get faults in the handler above.
1647 *
1648 * The fault handler will take care of binding the object into the GTT
1649 * (since it may have been evicted to make room for something), allocating
1650 * a fence register, and mapping the appropriate aperture address into
1651 * userspace.
1652 */
1653int
1654i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1655 struct drm_file *file)
1656{
1657 struct drm_i915_gem_mmap_gtt *args = data;
1658
Dave Airlieff72145b2011-02-07 12:16:14 +10001659 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1660}
1661
Daniel Vetter225067e2012-08-20 10:23:20 +02001662/* Immediately discard the backing storage */
1663static void
1664i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001665{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001666 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001667
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001668 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001669
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001670 if (obj->base.filp == NULL)
1671 return;
1672
Daniel Vetter225067e2012-08-20 10:23:20 +02001673 /* Our goal here is to return as much of the memory as
1674 * is possible back to the system as we are called from OOM.
1675 * To do this we must instruct the shmfs to drop all of its
1676 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001677 */
Al Viro496ad9a2013-01-23 17:07:38 -05001678 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001679 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001680
Daniel Vetter225067e2012-08-20 10:23:20 +02001681 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001682}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001683
Daniel Vetter225067e2012-08-20 10:23:20 +02001684static inline int
1685i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1686{
1687 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001688}
1689
Chris Wilson5cdf5882010-09-27 15:51:07 +01001690static void
Chris Wilson05394f32010-11-08 19:18:58 +00001691i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001692{
Imre Deak90797e62013-02-18 19:28:03 +02001693 struct sg_page_iter sg_iter;
1694 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001695
Chris Wilson05394f32010-11-08 19:18:58 +00001696 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001697
Chris Wilson6c085a72012-08-20 11:40:46 +02001698 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1699 if (ret) {
1700 /* In the event of a disaster, abandon all caches and
1701 * hope for the best.
1702 */
1703 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001704 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001705 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1706 }
1707
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001708 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001709 i915_gem_object_save_bit_17_swizzle(obj);
1710
Chris Wilson05394f32010-11-08 19:18:58 +00001711 if (obj->madv == I915_MADV_DONTNEED)
1712 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001713
Imre Deak90797e62013-02-18 19:28:03 +02001714 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001715 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001716
Chris Wilson05394f32010-11-08 19:18:58 +00001717 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001718 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001719
Chris Wilson05394f32010-11-08 19:18:58 +00001720 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001721 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001722
Chris Wilson9da3da62012-06-01 15:20:22 +01001723 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001724 }
Chris Wilson05394f32010-11-08 19:18:58 +00001725 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001726
Chris Wilson9da3da62012-06-01 15:20:22 +01001727 sg_free_table(obj->pages);
1728 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001729}
1730
Chris Wilsondd624af2013-01-15 12:39:35 +00001731int
Chris Wilson37e680a2012-06-07 15:38:42 +01001732i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1733{
1734 const struct drm_i915_gem_object_ops *ops = obj->ops;
1735
Chris Wilson2f745ad2012-09-04 21:02:58 +01001736 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001737 return 0;
1738
Chris Wilsona5570172012-09-04 21:02:54 +01001739 if (obj->pages_pin_count)
1740 return -EBUSY;
1741
Ben Widawsky98438772013-07-31 17:00:12 -07001742 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001743
Chris Wilsona2165e32012-12-03 11:49:00 +00001744 /* ->put_pages might need to allocate memory for the bit17 swizzle
1745 * array, hence protect them from being reaped by removing them from gtt
1746 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001747 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001748
Chris Wilson37e680a2012-06-07 15:38:42 +01001749 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001750 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001751
Chris Wilson6c085a72012-08-20 11:40:46 +02001752 if (i915_gem_object_is_purgeable(obj))
1753 i915_gem_object_truncate(obj);
1754
1755 return 0;
1756}
1757
Chris Wilsond9973b42013-10-04 10:33:00 +01001758static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001759__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1760 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001761{
Chris Wilson57094f82013-09-04 10:45:50 +01001762 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001763 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001764 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001765
1766 list_for_each_entry_safe(obj, next,
1767 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001768 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001769 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001770 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001771 count += obj->base.size >> PAGE_SHIFT;
1772 if (count >= target)
1773 return count;
1774 }
1775 }
1776
Chris Wilson57094f82013-09-04 10:45:50 +01001777 /*
1778 * As we may completely rewrite the bound list whilst unbinding
1779 * (due to retiring requests) we have to strictly process only
1780 * one element of the list at the time, and recheck the list
1781 * on every iteration.
1782 */
1783 INIT_LIST_HEAD(&still_bound_list);
1784 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001785 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001786
Chris Wilson57094f82013-09-04 10:45:50 +01001787 obj = list_first_entry(&dev_priv->mm.bound_list,
1788 typeof(*obj), global_list);
1789 list_move_tail(&obj->global_list, &still_bound_list);
1790
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001791 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1792 continue;
1793
Chris Wilson57094f82013-09-04 10:45:50 +01001794 /*
1795 * Hold a reference whilst we unbind this object, as we may
1796 * end up waiting for and retiring requests. This might
1797 * release the final reference (held by the active list)
1798 * and result in the object being freed from under us.
1799 * in this object being freed.
1800 *
1801 * Note 1: Shrinking the bound list is special since only active
1802 * (and hence bound objects) can contain such limbo objects, so
1803 * we don't need special tricks for shrinking the unbound list.
1804 * The only other place where we have to be careful with active
1805 * objects suddenly disappearing due to retiring requests is the
1806 * eviction code.
1807 *
1808 * Note 2: Even though the bound list doesn't hold a reference
1809 * to the object we can safely grab one here: The final object
1810 * unreferencing and the bound_list are both protected by the
1811 * dev->struct_mutex and so we won't ever be able to observe an
1812 * object on the bound_list with a reference count equals 0.
1813 */
1814 drm_gem_object_reference(&obj->base);
1815
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001816 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1817 if (i915_vma_unbind(vma))
1818 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001819
Chris Wilson57094f82013-09-04 10:45:50 +01001820 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001821 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001822
1823 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001824 }
Chris Wilson57094f82013-09-04 10:45:50 +01001825 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001826
1827 return count;
1828}
1829
Chris Wilsond9973b42013-10-04 10:33:00 +01001830static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001831i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1832{
1833 return __i915_gem_shrink(dev_priv, target, true);
1834}
1835
Chris Wilsond9973b42013-10-04 10:33:00 +01001836static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001837i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1838{
1839 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001840 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001841
1842 i915_gem_evict_everything(dev_priv->dev);
1843
Ben Widawsky35c20a62013-05-31 11:28:48 -07001844 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001845 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001846 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001847 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001848 }
1849 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001850}
1851
Chris Wilson37e680a2012-06-07 15:38:42 +01001852static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001853i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001854{
Chris Wilson6c085a72012-08-20 11:40:46 +02001855 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001856 int page_count, i;
1857 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001858 struct sg_table *st;
1859 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001860 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001861 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001862 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001863 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001864
Chris Wilson6c085a72012-08-20 11:40:46 +02001865 /* Assert that the object is not currently in any GPU domain. As it
1866 * wasn't in the GTT, there shouldn't be any way it could have been in
1867 * a GPU cache
1868 */
1869 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1870 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1871
Chris Wilson9da3da62012-06-01 15:20:22 +01001872 st = kmalloc(sizeof(*st), GFP_KERNEL);
1873 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001874 return -ENOMEM;
1875
Chris Wilson9da3da62012-06-01 15:20:22 +01001876 page_count = obj->base.size / PAGE_SIZE;
1877 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001878 kfree(st);
1879 return -ENOMEM;
1880 }
1881
1882 /* Get the list of pages out of our struct file. They'll be pinned
1883 * at this point until we release them.
1884 *
1885 * Fail silently without starting the shrinker
1886 */
Al Viro496ad9a2013-01-23 17:07:38 -05001887 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001888 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001889 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001890 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001891 sg = st->sgl;
1892 st->nents = 0;
1893 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001894 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1895 if (IS_ERR(page)) {
1896 i915_gem_purge(dev_priv, page_count);
1897 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1898 }
1899 if (IS_ERR(page)) {
1900 /* We've tried hard to allocate the memory by reaping
1901 * our own buffer, now let the real VM do its job and
1902 * go down in flames if truly OOM.
1903 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001904 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001905 gfp |= __GFP_IO | __GFP_WAIT;
1906
1907 i915_gem_shrink_all(dev_priv);
1908 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1909 if (IS_ERR(page))
1910 goto err_pages;
1911
Linus Torvaldscaf49192012-12-10 10:51:16 -08001912 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001913 gfp &= ~(__GFP_IO | __GFP_WAIT);
1914 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001915#ifdef CONFIG_SWIOTLB
1916 if (swiotlb_nr_tbl()) {
1917 st->nents++;
1918 sg_set_page(sg, page, PAGE_SIZE, 0);
1919 sg = sg_next(sg);
1920 continue;
1921 }
1922#endif
Imre Deak90797e62013-02-18 19:28:03 +02001923 if (!i || page_to_pfn(page) != last_pfn + 1) {
1924 if (i)
1925 sg = sg_next(sg);
1926 st->nents++;
1927 sg_set_page(sg, page, PAGE_SIZE, 0);
1928 } else {
1929 sg->length += PAGE_SIZE;
1930 }
1931 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001932
1933 /* Check that the i965g/gm workaround works. */
1934 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001935 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001936#ifdef CONFIG_SWIOTLB
1937 if (!swiotlb_nr_tbl())
1938#endif
1939 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001940 obj->pages = st;
1941
Eric Anholt673a3942008-07-30 12:06:12 -07001942 if (i915_gem_object_needs_bit17_swizzle(obj))
1943 i915_gem_object_do_bit_17_swizzle(obj);
1944
1945 return 0;
1946
1947err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001948 sg_mark_end(sg);
1949 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001950 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001951 sg_free_table(st);
1952 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001953 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001954}
1955
Chris Wilson37e680a2012-06-07 15:38:42 +01001956/* Ensure that the associated pages are gathered from the backing storage
1957 * and pinned into our object. i915_gem_object_get_pages() may be called
1958 * multiple times before they are released by a single call to
1959 * i915_gem_object_put_pages() - once the pages are no longer referenced
1960 * either as a result of memory pressure (reaping pages under the shrinker)
1961 * or as the object is itself released.
1962 */
1963int
1964i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1965{
1966 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1967 const struct drm_i915_gem_object_ops *ops = obj->ops;
1968 int ret;
1969
Chris Wilson2f745ad2012-09-04 21:02:58 +01001970 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001971 return 0;
1972
Chris Wilson43e28f02013-01-08 10:53:09 +00001973 if (obj->madv != I915_MADV_WILLNEED) {
1974 DRM_ERROR("Attempting to obtain a purgeable object\n");
1975 return -EINVAL;
1976 }
1977
Chris Wilsona5570172012-09-04 21:02:54 +01001978 BUG_ON(obj->pages_pin_count);
1979
Chris Wilson37e680a2012-06-07 15:38:42 +01001980 ret = ops->get_pages(obj);
1981 if (ret)
1982 return ret;
1983
Ben Widawsky35c20a62013-05-31 11:28:48 -07001984 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001985 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001986}
1987
Ben Widawskye2d05a82013-09-24 09:57:58 -07001988static void
Chris Wilson05394f32010-11-08 19:18:58 +00001989i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001990 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001991{
Chris Wilson05394f32010-11-08 19:18:58 +00001992 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001993 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001994 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001995
Zou Nan hai852835f2010-05-21 09:08:56 +08001996 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001997 if (obj->ring != ring && obj->last_write_seqno) {
1998 /* Keep the seqno relative to the current ring */
1999 obj->last_write_seqno = seqno;
2000 }
Chris Wilson05394f32010-11-08 19:18:58 +00002001 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002002
2003 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002004 if (!obj->active) {
2005 drm_gem_object_reference(&obj->base);
2006 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002007 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002008
Chris Wilson05394f32010-11-08 19:18:58 +00002009 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002010
Chris Wilson0201f1e2012-07-20 12:41:01 +01002011 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002012
Chris Wilsoncaea7472010-11-12 13:53:37 +00002013 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002014 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002015
Chris Wilson7dd49062012-03-21 10:48:18 +00002016 /* Bump MRU to take account of the delayed flush */
2017 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2018 struct drm_i915_fence_reg *reg;
2019
2020 reg = &dev_priv->fence_regs[obj->fence_reg];
2021 list_move_tail(&reg->lru_list,
2022 &dev_priv->mm.fence_list);
2023 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002024 }
2025}
2026
Ben Widawskye2d05a82013-09-24 09:57:58 -07002027void i915_vma_move_to_active(struct i915_vma *vma,
2028 struct intel_ring_buffer *ring)
2029{
2030 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2031 return i915_gem_object_move_to_active(vma->obj, ring);
2032}
2033
Chris Wilsoncaea7472010-11-12 13:53:37 +00002034static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002035i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2036{
Ben Widawskyca191b12013-07-31 17:00:14 -07002037 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002038 struct i915_address_space *vm;
2039 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002040
Chris Wilson65ce3022012-07-20 12:41:02 +01002041 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002042 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002043
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002044 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2045 vma = i915_gem_obj_to_vma(obj, vm);
2046 if (vma && !list_empty(&vma->mm_list))
2047 list_move_tail(&vma->mm_list, &vm->inactive_list);
2048 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002049
Chris Wilson65ce3022012-07-20 12:41:02 +01002050 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002051 obj->ring = NULL;
2052
Chris Wilson65ce3022012-07-20 12:41:02 +01002053 obj->last_read_seqno = 0;
2054 obj->last_write_seqno = 0;
2055 obj->base.write_domain = 0;
2056
2057 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002058 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002059
2060 obj->active = 0;
2061 drm_gem_object_unreference(&obj->base);
2062
2063 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002064}
Eric Anholt673a3942008-07-30 12:06:12 -07002065
Chris Wilson9d7730912012-11-27 16:22:52 +00002066static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002067i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002068{
Chris Wilson9d7730912012-11-27 16:22:52 +00002069 struct drm_i915_private *dev_priv = dev->dev_private;
2070 struct intel_ring_buffer *ring;
2071 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002072
Chris Wilson107f27a52012-12-10 13:56:17 +02002073 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002074 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002075 ret = intel_ring_idle(ring);
2076 if (ret)
2077 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002078 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002079 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002080
2081 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002082 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002083 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002084
Chris Wilson9d7730912012-11-27 16:22:52 +00002085 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2086 ring->sync_seqno[j] = 0;
2087 }
2088
2089 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002090}
2091
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002092int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2093{
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 int ret;
2096
2097 if (seqno == 0)
2098 return -EINVAL;
2099
2100 /* HWS page needs to be set less than what we
2101 * will inject to ring
2102 */
2103 ret = i915_gem_init_seqno(dev, seqno - 1);
2104 if (ret)
2105 return ret;
2106
2107 /* Carefully set the last_seqno value so that wrap
2108 * detection still works
2109 */
2110 dev_priv->next_seqno = seqno;
2111 dev_priv->last_seqno = seqno - 1;
2112 if (dev_priv->last_seqno == 0)
2113 dev_priv->last_seqno--;
2114
2115 return 0;
2116}
2117
Chris Wilson9d7730912012-11-27 16:22:52 +00002118int
2119i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002120{
Chris Wilson9d7730912012-11-27 16:22:52 +00002121 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002122
Chris Wilson9d7730912012-11-27 16:22:52 +00002123 /* reserve 0 for non-seqno */
2124 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002125 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002126 if (ret)
2127 return ret;
2128
2129 dev_priv->next_seqno = 1;
2130 }
2131
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002132 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002133 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002134}
2135
Mika Kuoppala0025c072013-06-12 12:35:30 +03002136int __i915_add_request(struct intel_ring_buffer *ring,
2137 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002138 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002139 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002140{
Chris Wilsondb53a302011-02-03 11:57:46 +00002141 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002142 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002143 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002144 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002145 int ret;
2146
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002147 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002148 /*
2149 * Emit any outstanding flushes - execbuf can fail to emit the flush
2150 * after having emitted the batchbuffer command. Hence we need to fix
2151 * things up similar to emitting the lazy request. The difference here
2152 * is that the flush _must_ happen before the next request, no matter
2153 * what.
2154 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002155 ret = intel_ring_flush_all_caches(ring);
2156 if (ret)
2157 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002158
Chris Wilson3c0e2342013-09-04 10:45:52 +01002159 request = ring->preallocated_lazy_request;
2160 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002161 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002162
Chris Wilsona71d8d92012-02-15 11:25:36 +00002163 /* Record the position of the start of the request so that
2164 * should we detect the updated seqno part-way through the
2165 * GPU processing the request, we never over-estimate the
2166 * position of the head.
2167 */
2168 request_ring_position = intel_ring_get_tail(ring);
2169
Chris Wilson9d7730912012-11-27 16:22:52 +00002170 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002171 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002172 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002173
Chris Wilson9d7730912012-11-27 16:22:52 +00002174 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002175 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002176 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002177 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002178
2179 /* Whilst this request exists, batch_obj will be on the
2180 * active_list, and so will hold the active reference. Only when this
2181 * request is retired will the the batch_obj be moved onto the
2182 * inactive_list and lose its active reference. Hence we do not need
2183 * to explicitly hold another reference here.
2184 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002185 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002186
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002187 /* Hold a reference to the current context so that we can inspect
2188 * it later in case a hangcheck error event fires.
2189 */
2190 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002191 if (request->ctx)
2192 i915_gem_context_reference(request->ctx);
2193
Eric Anholt673a3942008-07-30 12:06:12 -07002194 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002195 was_empty = list_empty(&ring->request_list);
2196 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002197 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002198
Chris Wilsondb53a302011-02-03 11:57:46 +00002199 if (file) {
2200 struct drm_i915_file_private *file_priv = file->driver_priv;
2201
Chris Wilson1c255952010-09-26 11:03:27 +01002202 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002203 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002204 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002205 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002206 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002207 }
Eric Anholt673a3942008-07-30 12:06:12 -07002208
Chris Wilson9d7730912012-11-27 16:22:52 +00002209 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002210 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002211 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002212
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002213 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002214 i915_queue_hangcheck(ring->dev);
2215
Chris Wilsonf047e392012-07-21 12:31:41 +01002216 if (was_empty) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002217 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002218 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002219 &dev_priv->mm.retire_work,
2220 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002221 intel_mark_busy(dev_priv->dev);
2222 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002223 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002224
Chris Wilsonacb868d2012-09-26 13:47:30 +01002225 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002226 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002227 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002228}
2229
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002230static inline void
2231i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002232{
Chris Wilson1c255952010-09-26 11:03:27 +01002233 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002234
Chris Wilson1c255952010-09-26 11:03:27 +01002235 if (!file_priv)
2236 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002237
Chris Wilson1c255952010-09-26 11:03:27 +01002238 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002239 list_del(&request->client_list);
2240 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002241 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002242}
2243
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002244static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2245 struct i915_address_space *vm)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002246{
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002247 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2248 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002249 return true;
2250
2251 return false;
2252}
2253
2254static bool i915_head_inside_request(const u32 acthd_unmasked,
2255 const u32 request_start,
2256 const u32 request_end)
2257{
2258 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2259
2260 if (request_start < request_end) {
2261 if (acthd >= request_start && acthd < request_end)
2262 return true;
2263 } else if (request_start > request_end) {
2264 if (acthd >= request_start || acthd < request_end)
2265 return true;
2266 }
2267
2268 return false;
2269}
2270
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002271static struct i915_address_space *
2272request_to_vm(struct drm_i915_gem_request *request)
2273{
2274 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2275 struct i915_address_space *vm;
2276
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002277 if (request->ctx)
2278 vm = request->ctx->vm;
2279 else
2280 vm = &dev_priv->gtt.base;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002281
2282 return vm;
2283}
2284
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002285static bool i915_request_guilty(struct drm_i915_gem_request *request,
2286 const u32 acthd, bool *inside)
2287{
2288 /* There is a possibility that unmasked head address
2289 * pointing inside the ring, matches the batch_obj address range.
2290 * However this is extremely unlikely.
2291 */
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002292 if (request->batch_obj) {
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002293 if (i915_head_inside_object(acthd, request->batch_obj,
2294 request_to_vm(request))) {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002295 *inside = true;
2296 return true;
2297 }
2298 }
2299
2300 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2301 *inside = false;
2302 return true;
2303 }
2304
2305 return false;
2306}
2307
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002308static bool i915_context_is_banned(struct drm_device *dev,
2309 const struct i915_hw_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002310{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002311 struct drm_i915_private *dev_priv = to_i915(dev);
2312 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002313
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002314 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2315
2316 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002317 return true;
2318
2319 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002320 if (dev_priv->gpu_error.stop_rings == 0 &&
2321 i915_gem_context_is_default(ctx)) {
2322 DRM_ERROR("gpu hanging too fast, banning!\n");
2323 } else {
2324 DRM_DEBUG("context hanging too fast, banning!\n");
2325 }
2326
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002327 return true;
2328 }
2329
2330 return false;
2331}
2332
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002333static void i915_set_reset_status(struct intel_ring_buffer *ring,
2334 struct drm_i915_gem_request *request,
2335 u32 acthd)
2336{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002337 bool inside, guilty;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002338 unsigned long offset = 0;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002339 struct i915_hw_context *ctx = request->ctx;
2340 struct i915_ctx_hang_stats *hs;
2341
2342 if (WARN_ON(!ctx))
2343 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002344
2345 /* Innocent until proven guilty */
2346 guilty = false;
2347
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002348 if (request->batch_obj)
2349 offset = i915_gem_obj_offset(request->batch_obj,
2350 request_to_vm(request));
2351
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002352 if (ring->hangcheck.action != HANGCHECK_WAIT &&
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002353 i915_request_guilty(request, acthd, &inside)) {
Daniel Vetter86648502014-01-14 11:40:54 +01002354 DRM_DEBUG("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002355 ring->name,
2356 inside ? "inside" : "flushing",
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002357 offset,
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002358 ctx->id,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002359 acthd);
2360
2361 guilty = true;
2362 }
2363
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002364 WARN_ON(!ctx->last_ring);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002365
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002366 hs = &ctx->hang_stats;
2367
2368 if (guilty) {
2369 hs->banned = i915_context_is_banned(ring->dev, ctx);
2370 hs->batch_active++;
2371 hs->guilty_ts = get_seconds();
2372 } else {
2373 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002374 }
2375}
2376
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002377static void i915_gem_free_request(struct drm_i915_gem_request *request)
2378{
2379 list_del(&request->list);
2380 i915_gem_request_remove_from_client(request);
2381
2382 if (request->ctx)
2383 i915_gem_context_unreference(request->ctx);
2384
2385 kfree(request);
2386}
2387
Chris Wilson4db080f2013-12-04 11:37:09 +00002388static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2389 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002390{
Chris Wilson4db080f2013-12-04 11:37:09 +00002391 u32 completed_seqno = ring->get_seqno(ring, false);
2392 u32 acthd = intel_ring_get_active_head(ring);
2393 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002394
Chris Wilson4db080f2013-12-04 11:37:09 +00002395 list_for_each_entry(request, &ring->request_list, list) {
2396 if (i915_seqno_passed(completed_seqno, request->seqno))
2397 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002398
Chris Wilson4db080f2013-12-04 11:37:09 +00002399 i915_set_reset_status(ring, request, acthd);
2400 }
2401}
2402
2403static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2404 struct intel_ring_buffer *ring)
2405{
Chris Wilsondfaae392010-09-22 10:31:52 +01002406 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002407 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002408
Chris Wilson05394f32010-11-08 19:18:58 +00002409 obj = list_first_entry(&ring->active_list,
2410 struct drm_i915_gem_object,
2411 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002412
Chris Wilson05394f32010-11-08 19:18:58 +00002413 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002414 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002415
2416 /*
2417 * We must free the requests after all the corresponding objects have
2418 * been moved off active lists. Which is the same order as the normal
2419 * retire_requests function does. This is important if object hold
2420 * implicit references on things like e.g. ppgtt address spaces through
2421 * the request.
2422 */
2423 while (!list_empty(&ring->request_list)) {
2424 struct drm_i915_gem_request *request;
2425
2426 request = list_first_entry(&ring->request_list,
2427 struct drm_i915_gem_request,
2428 list);
2429
2430 i915_gem_free_request(request);
2431 }
Eric Anholt673a3942008-07-30 12:06:12 -07002432}
2433
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002434void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002435{
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 int i;
2438
Daniel Vetter4b9de732011-10-09 21:52:02 +02002439 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002440 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002441
Daniel Vetter94a335d2013-07-17 14:51:28 +02002442 /*
2443 * Commit delayed tiling changes if we have an object still
2444 * attached to the fence, otherwise just clear the fence.
2445 */
2446 if (reg->obj) {
2447 i915_gem_object_update_fence(reg->obj, reg,
2448 reg->obj->tiling_mode);
2449 } else {
2450 i915_gem_write_fence(dev, i, NULL);
2451 }
Chris Wilson312817a2010-11-22 11:50:11 +00002452 }
2453}
2454
Chris Wilson069efc12010-09-30 16:53:18 +01002455void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002456{
Chris Wilsondfaae392010-09-22 10:31:52 +01002457 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002458 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002459 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002460
Chris Wilson4db080f2013-12-04 11:37:09 +00002461 /*
2462 * Before we free the objects from the requests, we need to inspect
2463 * them for finding the guilty party. As the requests only borrow
2464 * their reference to the objects, the inspection must be done first.
2465 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002466 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002467 i915_gem_reset_ring_status(dev_priv, ring);
2468
2469 for_each_ring(ring, dev_priv, i)
2470 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002471
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07002472 i915_gem_cleanup_ringbuffer(dev);
2473
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002474 i915_gem_context_reset(dev);
2475
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002476 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002477}
2478
2479/**
2480 * This function clears the request list as sequence numbers are passed.
2481 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002482void
Chris Wilsondb53a302011-02-03 11:57:46 +00002483i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002484{
Eric Anholt673a3942008-07-30 12:06:12 -07002485 uint32_t seqno;
2486
Chris Wilsondb53a302011-02-03 11:57:46 +00002487 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002488 return;
2489
Chris Wilsondb53a302011-02-03 11:57:46 +00002490 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002491
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002492 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002493
Chris Wilsone9103032014-01-07 11:45:14 +00002494 /* Move any buffers on the active list that are no longer referenced
2495 * by the ringbuffer to the flushing/inactive lists as appropriate,
2496 * before we free the context associated with the requests.
2497 */
2498 while (!list_empty(&ring->active_list)) {
2499 struct drm_i915_gem_object *obj;
2500
2501 obj = list_first_entry(&ring->active_list,
2502 struct drm_i915_gem_object,
2503 ring_list);
2504
2505 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2506 break;
2507
2508 i915_gem_object_move_to_inactive(obj);
2509 }
2510
2511
Zou Nan hai852835f2010-05-21 09:08:56 +08002512 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002513 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002514
Zou Nan hai852835f2010-05-21 09:08:56 +08002515 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002516 struct drm_i915_gem_request,
2517 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002518
Chris Wilsondfaae392010-09-22 10:31:52 +01002519 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002520 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002521
Chris Wilsondb53a302011-02-03 11:57:46 +00002522 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002523 /* We know the GPU must have read the request to have
2524 * sent us the seqno + interrupt, so use the position
2525 * of tail of the request to update the last known position
2526 * of the GPU head.
2527 */
2528 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002529
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002530 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002531 }
2532
Chris Wilsondb53a302011-02-03 11:57:46 +00002533 if (unlikely(ring->trace_irq_seqno &&
2534 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002535 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002536 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002537 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002538
Chris Wilsondb53a302011-02-03 11:57:46 +00002539 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002540}
2541
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002542bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002543i915_gem_retire_requests(struct drm_device *dev)
2544{
2545 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002546 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002547 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002548 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002549
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002550 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002551 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002552 idle &= list_empty(&ring->request_list);
2553 }
2554
2555 if (idle)
2556 mod_delayed_work(dev_priv->wq,
2557 &dev_priv->mm.idle_work,
2558 msecs_to_jiffies(100));
2559
2560 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002561}
2562
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002563static void
Eric Anholt673a3942008-07-30 12:06:12 -07002564i915_gem_retire_work_handler(struct work_struct *work)
2565{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002566 struct drm_i915_private *dev_priv =
2567 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2568 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002569 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002570
Chris Wilson891b48c2010-09-29 12:26:37 +01002571 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002572 idle = false;
2573 if (mutex_trylock(&dev->struct_mutex)) {
2574 idle = i915_gem_retire_requests(dev);
2575 mutex_unlock(&dev->struct_mutex);
2576 }
2577 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002578 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2579 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002580}
Chris Wilson891b48c2010-09-29 12:26:37 +01002581
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002582static void
2583i915_gem_idle_work_handler(struct work_struct *work)
2584{
2585 struct drm_i915_private *dev_priv =
2586 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002587
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002588 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002589}
2590
Ben Widawsky5816d642012-04-11 11:18:19 -07002591/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002592 * Ensures that an object will eventually get non-busy by flushing any required
2593 * write domains, emitting any outstanding lazy request and retiring and
2594 * completed requests.
2595 */
2596static int
2597i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2598{
2599 int ret;
2600
2601 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002602 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002603 if (ret)
2604 return ret;
2605
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002606 i915_gem_retire_requests_ring(obj->ring);
2607 }
2608
2609 return 0;
2610}
2611
2612/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002613 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2614 * @DRM_IOCTL_ARGS: standard ioctl arguments
2615 *
2616 * Returns 0 if successful, else an error is returned with the remaining time in
2617 * the timeout parameter.
2618 * -ETIME: object is still busy after timeout
2619 * -ERESTARTSYS: signal interrupted the wait
2620 * -ENONENT: object doesn't exist
2621 * Also possible, but rare:
2622 * -EAGAIN: GPU wedged
2623 * -ENOMEM: damn
2624 * -ENODEV: Internal IRQ fail
2625 * -E?: The add request failed
2626 *
2627 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2628 * non-zero timeout parameter the wait ioctl will wait for the given number of
2629 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2630 * without holding struct_mutex the object may become re-busied before this
2631 * function completes. A similar but shorter * race condition exists in the busy
2632 * ioctl
2633 */
2634int
2635i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2636{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002637 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002638 struct drm_i915_gem_wait *args = data;
2639 struct drm_i915_gem_object *obj;
2640 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002641 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002642 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002643 u32 seqno = 0;
2644 int ret = 0;
2645
Ben Widawskyeac1f142012-06-05 15:24:24 -07002646 if (args->timeout_ns >= 0) {
2647 timeout_stack = ns_to_timespec(args->timeout_ns);
2648 timeout = &timeout_stack;
2649 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002650
2651 ret = i915_mutex_lock_interruptible(dev);
2652 if (ret)
2653 return ret;
2654
2655 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2656 if (&obj->base == NULL) {
2657 mutex_unlock(&dev->struct_mutex);
2658 return -ENOENT;
2659 }
2660
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002661 /* Need to make sure the object gets inactive eventually. */
2662 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002663 if (ret)
2664 goto out;
2665
2666 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002667 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002668 ring = obj->ring;
2669 }
2670
2671 if (seqno == 0)
2672 goto out;
2673
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002674 /* Do this after OLR check to make sure we make forward progress polling
2675 * on this IOCTL with a 0 timeout (like busy ioctl)
2676 */
2677 if (!args->timeout_ns) {
2678 ret = -ETIME;
2679 goto out;
2680 }
2681
2682 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002683 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002684 mutex_unlock(&dev->struct_mutex);
2685
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002686 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002687 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002688 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002689 return ret;
2690
2691out:
2692 drm_gem_object_unreference(&obj->base);
2693 mutex_unlock(&dev->struct_mutex);
2694 return ret;
2695}
2696
2697/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002698 * i915_gem_object_sync - sync an object to a ring.
2699 *
2700 * @obj: object which may be in use on another ring.
2701 * @to: ring we wish to use the object on. May be NULL.
2702 *
2703 * This code is meant to abstract object synchronization with the GPU.
2704 * Calling with NULL implies synchronizing the object with the CPU
2705 * rather than a particular GPU ring.
2706 *
2707 * Returns 0 if successful, else propagates up the lower layer error.
2708 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002709int
2710i915_gem_object_sync(struct drm_i915_gem_object *obj,
2711 struct intel_ring_buffer *to)
2712{
2713 struct intel_ring_buffer *from = obj->ring;
2714 u32 seqno;
2715 int ret, idx;
2716
2717 if (from == NULL || to == from)
2718 return 0;
2719
Ben Widawsky5816d642012-04-11 11:18:19 -07002720 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002721 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002722
2723 idx = intel_ring_sync_index(from, to);
2724
Chris Wilson0201f1e2012-07-20 12:41:01 +01002725 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002726 if (seqno <= from->sync_seqno[idx])
2727 return 0;
2728
Ben Widawskyb4aca012012-04-25 20:50:12 -07002729 ret = i915_gem_check_olr(obj->ring, seqno);
2730 if (ret)
2731 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002732
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002733 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002734 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002735 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002736 /* We use last_read_seqno because sync_to()
2737 * might have just caused seqno wrap under
2738 * the radar.
2739 */
2740 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002741
Ben Widawskye3a5a222012-04-11 11:18:20 -07002742 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002743}
2744
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002745static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2746{
2747 u32 old_write_domain, old_read_domains;
2748
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002749 /* Force a pagefault for domain tracking on next user access */
2750 i915_gem_release_mmap(obj);
2751
Keith Packardb97c3d92011-06-24 21:02:59 -07002752 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2753 return;
2754
Chris Wilson97c809fd2012-10-09 19:24:38 +01002755 /* Wait for any direct GTT access to complete */
2756 mb();
2757
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002758 old_read_domains = obj->base.read_domains;
2759 old_write_domain = obj->base.write_domain;
2760
2761 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2762 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2763
2764 trace_i915_gem_object_change_domain(obj,
2765 old_read_domains,
2766 old_write_domain);
2767}
2768
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002769int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002770{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002771 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002772 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002773 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002774
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002775 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002776 return 0;
2777
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002778 if (!drm_mm_node_allocated(&vma->node)) {
2779 i915_gem_vma_destroy(vma);
2780
2781 return 0;
2782 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002783
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002784 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002785 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002786
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002787 BUG_ON(obj->pages == NULL);
2788
Chris Wilsona8198ee2011-04-13 22:04:09 +01002789 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002790 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002791 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002792 /* Continue on if we fail due to EIO, the GPU is hung so we
2793 * should be safe and we need to cleanup or else we might
2794 * cause memory corruption through use-after-free.
2795 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002796
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002797 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002798
Daniel Vetter96b47b62009-12-15 17:50:00 +01002799 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002800 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002801 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002802 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002803
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002804 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002805
Ben Widawsky6f65e292013-12-06 14:10:56 -08002806 vma->unbind_vma(vma);
2807
Daniel Vetter74163902012-02-15 23:50:21 +01002808 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002809
Ben Widawskyca191b12013-07-31 17:00:14 -07002810 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002811 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002812 if (i915_is_ggtt(vma->vm))
2813 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002814
Ben Widawsky2f633152013-07-17 12:19:03 -07002815 drm_mm_remove_node(&vma->node);
2816 i915_gem_vma_destroy(vma);
2817
2818 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002819 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002820 if (list_empty(&obj->vma_list))
2821 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002822
Chris Wilson70903c32013-12-04 09:59:09 +00002823 /* And finally now the object is completely decoupled from this vma,
2824 * we can drop its hold on the backing storage and allow it to be
2825 * reaped by the shrinker.
2826 */
2827 i915_gem_object_unpin_pages(obj);
2828
Chris Wilson88241782011-01-07 17:09:48 +00002829 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002830}
2831
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002832/**
2833 * Unbinds an object from the global GTT aperture.
2834 */
2835int
2836i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2837{
2838 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2839 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2840
Dan Carpenter58e73e12013-08-09 12:44:11 +03002841 if (!i915_gem_obj_ggtt_bound(obj))
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002842 return 0;
2843
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002844 if (i915_gem_obj_to_ggtt(obj)->pin_count)
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002845 return -EBUSY;
2846
2847 BUG_ON(obj->pages == NULL);
2848
2849 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2850}
2851
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002852int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002853{
2854 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002855 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002856 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002857
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002858 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002859 for_each_ring(ring, dev_priv, i) {
Ben Widawsky41bde552013-12-06 14:11:21 -08002860 ret = i915_switch_context(ring, NULL, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002861 if (ret)
2862 return ret;
2863
Chris Wilson3e960502012-11-27 16:22:54 +00002864 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002865 if (ret)
2866 return ret;
2867 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002868
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002869 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002870}
2871
Chris Wilson9ce079e2012-04-17 15:31:30 +01002872static void i965_write_fence_reg(struct drm_device *dev, int reg,
2873 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002874{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002875 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002876 int fence_reg;
2877 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002878
Imre Deak56c844e2013-01-07 21:47:34 +02002879 if (INTEL_INFO(dev)->gen >= 6) {
2880 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2881 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2882 } else {
2883 fence_reg = FENCE_REG_965_0;
2884 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2885 }
2886
Chris Wilsond18b9612013-07-10 13:36:23 +01002887 fence_reg += reg * 8;
2888
2889 /* To w/a incoherency with non-atomic 64-bit register updates,
2890 * we split the 64-bit update into two 32-bit writes. In order
2891 * for a partial fence not to be evaluated between writes, we
2892 * precede the update with write to turn off the fence register,
2893 * and only enable the fence as the last step.
2894 *
2895 * For extra levels of paranoia, we make sure each step lands
2896 * before applying the next step.
2897 */
2898 I915_WRITE(fence_reg, 0);
2899 POSTING_READ(fence_reg);
2900
Chris Wilson9ce079e2012-04-17 15:31:30 +01002901 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002902 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002903 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002905 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002906 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002907 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002908 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002909 if (obj->tiling_mode == I915_TILING_Y)
2910 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2911 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002912
Chris Wilsond18b9612013-07-10 13:36:23 +01002913 I915_WRITE(fence_reg + 4, val >> 32);
2914 POSTING_READ(fence_reg + 4);
2915
2916 I915_WRITE(fence_reg + 0, val);
2917 POSTING_READ(fence_reg);
2918 } else {
2919 I915_WRITE(fence_reg + 4, 0);
2920 POSTING_READ(fence_reg + 4);
2921 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002922}
2923
Chris Wilson9ce079e2012-04-17 15:31:30 +01002924static void i915_write_fence_reg(struct drm_device *dev, int reg,
2925 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002926{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002927 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002928 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002929
Chris Wilson9ce079e2012-04-17 15:31:30 +01002930 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002931 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002932 int pitch_val;
2933 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002934
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002935 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002936 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002937 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2938 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2939 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002940
2941 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2942 tile_width = 128;
2943 else
2944 tile_width = 512;
2945
2946 /* Note: pitch better be a power of two tile widths */
2947 pitch_val = obj->stride / tile_width;
2948 pitch_val = ffs(pitch_val) - 1;
2949
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002950 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002951 if (obj->tiling_mode == I915_TILING_Y)
2952 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2953 val |= I915_FENCE_SIZE_BITS(size);
2954 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2955 val |= I830_FENCE_REG_VALID;
2956 } else
2957 val = 0;
2958
2959 if (reg < 8)
2960 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002961 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002962 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002963
Chris Wilson9ce079e2012-04-17 15:31:30 +01002964 I915_WRITE(reg, val);
2965 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002966}
2967
Chris Wilson9ce079e2012-04-17 15:31:30 +01002968static void i830_write_fence_reg(struct drm_device *dev, int reg,
2969 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002970{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002971 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002972 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002973
Chris Wilson9ce079e2012-04-17 15:31:30 +01002974 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002975 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002976 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002977
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002978 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002979 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002980 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2981 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2982 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002983
Chris Wilson9ce079e2012-04-17 15:31:30 +01002984 pitch_val = obj->stride / 128;
2985 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002986
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002987 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002988 if (obj->tiling_mode == I915_TILING_Y)
2989 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2990 val |= I830_FENCE_SIZE_BITS(size);
2991 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2992 val |= I830_FENCE_REG_VALID;
2993 } else
2994 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002995
Chris Wilson9ce079e2012-04-17 15:31:30 +01002996 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2997 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2998}
2999
Chris Wilsond0a57782012-10-09 19:24:37 +01003000inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3001{
3002 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3003}
3004
Chris Wilson9ce079e2012-04-17 15:31:30 +01003005static void i915_gem_write_fence(struct drm_device *dev, int reg,
3006 struct drm_i915_gem_object *obj)
3007{
Chris Wilsond0a57782012-10-09 19:24:37 +01003008 struct drm_i915_private *dev_priv = dev->dev_private;
3009
3010 /* Ensure that all CPU reads are completed before installing a fence
3011 * and all writes before removing the fence.
3012 */
3013 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3014 mb();
3015
Daniel Vetter94a335d2013-07-17 14:51:28 +02003016 WARN(obj && (!obj->stride || !obj->tiling_mode),
3017 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3018 obj->stride, obj->tiling_mode);
3019
Chris Wilson9ce079e2012-04-17 15:31:30 +01003020 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07003021 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003022 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003023 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003024 case 5:
3025 case 4: i965_write_fence_reg(dev, reg, obj); break;
3026 case 3: i915_write_fence_reg(dev, reg, obj); break;
3027 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003028 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003029 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003030
3031 /* And similarly be paranoid that no direct access to this region
3032 * is reordered to before the fence is installed.
3033 */
3034 if (i915_gem_object_needs_mb(obj))
3035 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003036}
3037
Chris Wilson61050802012-04-17 15:31:31 +01003038static inline int fence_number(struct drm_i915_private *dev_priv,
3039 struct drm_i915_fence_reg *fence)
3040{
3041 return fence - dev_priv->fence_regs;
3042}
3043
3044static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3045 struct drm_i915_fence_reg *fence,
3046 bool enable)
3047{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003048 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003049 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003050
Chris Wilson46a0b632013-07-10 13:36:24 +01003051 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003052
3053 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003054 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003055 fence->obj = obj;
3056 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3057 } else {
3058 obj->fence_reg = I915_FENCE_REG_NONE;
3059 fence->obj = NULL;
3060 list_del_init(&fence->lru_list);
3061 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003062 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003063}
3064
Chris Wilsond9e86c02010-11-10 16:40:20 +00003065static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003066i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003067{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003068 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003069 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003070 if (ret)
3071 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003072
3073 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003074 }
3075
Chris Wilson86d5bc32012-07-20 12:41:04 +01003076 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003077 return 0;
3078}
3079
3080int
3081i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3082{
Chris Wilson61050802012-04-17 15:31:31 +01003083 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003084 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003085 int ret;
3086
Chris Wilsond0a57782012-10-09 19:24:37 +01003087 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003088 if (ret)
3089 return ret;
3090
Chris Wilson61050802012-04-17 15:31:31 +01003091 if (obj->fence_reg == I915_FENCE_REG_NONE)
3092 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003093
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003094 fence = &dev_priv->fence_regs[obj->fence_reg];
3095
Chris Wilson61050802012-04-17 15:31:31 +01003096 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003097 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003098
3099 return 0;
3100}
3101
3102static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003103i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003104{
Daniel Vetterae3db242010-02-19 11:51:58 +01003105 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003106 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003107 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003108
3109 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003110 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003111 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3112 reg = &dev_priv->fence_regs[i];
3113 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003114 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003115
Chris Wilson1690e1e2011-12-14 13:57:08 +01003116 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003117 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003118 }
3119
Chris Wilsond9e86c02010-11-10 16:40:20 +00003120 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003121 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003122
3123 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003124 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003125 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003126 continue;
3127
Chris Wilson8fe301a2012-04-17 15:31:28 +01003128 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003129 }
3130
Chris Wilson5dce5b932014-01-20 10:17:36 +00003131deadlock:
3132 /* Wait for completion of pending flips which consume fences */
3133 if (intel_has_pending_fb_unpin(dev))
3134 return ERR_PTR(-EAGAIN);
3135
3136 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003137}
3138
Jesse Barnesde151cf2008-11-12 10:03:55 -08003139/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003140 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003141 * @obj: object to map through a fence reg
3142 *
3143 * When mapping objects through the GTT, userspace wants to be able to write
3144 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003145 * This function walks the fence regs looking for a free one for @obj,
3146 * stealing one if it can't find any.
3147 *
3148 * It then sets up the reg based on the object's properties: address, pitch
3149 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003150 *
3151 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003152 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003153int
Chris Wilson06d98132012-04-17 15:31:24 +01003154i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003155{
Chris Wilson05394f32010-11-08 19:18:58 +00003156 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003157 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003158 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003159 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003160 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003161
Chris Wilson14415742012-04-17 15:31:33 +01003162 /* Have we updated the tiling parameters upon the object and so
3163 * will need to serialise the write to the associated fence register?
3164 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003165 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003166 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003167 if (ret)
3168 return ret;
3169 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003170
Chris Wilsond9e86c02010-11-10 16:40:20 +00003171 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003172 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3173 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003174 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003175 list_move_tail(&reg->lru_list,
3176 &dev_priv->mm.fence_list);
3177 return 0;
3178 }
3179 } else if (enable) {
3180 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003181 if (IS_ERR(reg))
3182 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003183
Chris Wilson14415742012-04-17 15:31:33 +01003184 if (reg->obj) {
3185 struct drm_i915_gem_object *old = reg->obj;
3186
Chris Wilsond0a57782012-10-09 19:24:37 +01003187 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003188 if (ret)
3189 return ret;
3190
Chris Wilson14415742012-04-17 15:31:33 +01003191 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003192 }
Chris Wilson14415742012-04-17 15:31:33 +01003193 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003194 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003195
Chris Wilson14415742012-04-17 15:31:33 +01003196 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003197
Chris Wilson9ce079e2012-04-17 15:31:30 +01003198 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003199}
3200
Chris Wilson42d6ab42012-07-26 11:49:32 +01003201static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3202 struct drm_mm_node *gtt_space,
3203 unsigned long cache_level)
3204{
3205 struct drm_mm_node *other;
3206
3207 /* On non-LLC machines we have to be careful when putting differing
3208 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003209 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003210 */
3211 if (HAS_LLC(dev))
3212 return true;
3213
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003214 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003215 return true;
3216
3217 if (list_empty(&gtt_space->node_list))
3218 return true;
3219
3220 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3221 if (other->allocated && !other->hole_follows && other->color != cache_level)
3222 return false;
3223
3224 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3225 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3226 return false;
3227
3228 return true;
3229}
3230
3231static void i915_gem_verify_gtt(struct drm_device *dev)
3232{
3233#if WATCH_GTT
3234 struct drm_i915_private *dev_priv = dev->dev_private;
3235 struct drm_i915_gem_object *obj;
3236 int err = 0;
3237
Ben Widawsky35c20a62013-05-31 11:28:48 -07003238 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003239 if (obj->gtt_space == NULL) {
3240 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3241 err++;
3242 continue;
3243 }
3244
3245 if (obj->cache_level != obj->gtt_space->color) {
3246 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003247 i915_gem_obj_ggtt_offset(obj),
3248 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003249 obj->cache_level,
3250 obj->gtt_space->color);
3251 err++;
3252 continue;
3253 }
3254
3255 if (!i915_gem_valid_gtt_space(dev,
3256 obj->gtt_space,
3257 obj->cache_level)) {
3258 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003259 i915_gem_obj_ggtt_offset(obj),
3260 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003261 obj->cache_level);
3262 err++;
3263 continue;
3264 }
3265 }
3266
3267 WARN_ON(err);
3268#endif
3269}
3270
Jesse Barnesde151cf2008-11-12 10:03:55 -08003271/**
Eric Anholt673a3942008-07-30 12:06:12 -07003272 * Finds free space in the GTT aperture and binds the object there.
3273 */
3274static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003275i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3276 struct i915_address_space *vm,
3277 unsigned alignment,
3278 bool map_and_fenceable,
3279 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003280{
Chris Wilson05394f32010-11-08 19:18:58 +00003281 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003282 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003283 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003284 size_t gtt_max =
3285 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003286 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003287 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003288
Chris Wilsone28f8712011-07-18 13:11:49 -07003289 fence_size = i915_gem_get_gtt_size(dev,
3290 obj->base.size,
3291 obj->tiling_mode);
3292 fence_alignment = i915_gem_get_gtt_alignment(dev,
3293 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003294 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003295 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003296 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003297 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003298 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003299
Eric Anholt673a3942008-07-30 12:06:12 -07003300 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003301 alignment = map_and_fenceable ? fence_alignment :
3302 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003303 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003304 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3305 return -EINVAL;
3306 }
3307
Chris Wilson05394f32010-11-08 19:18:58 +00003308 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003309
Chris Wilson654fc602010-05-27 13:18:21 +01003310 /* If the object is bigger than the entire aperture, reject it early
3311 * before evicting everything in a vain attempt to find space.
3312 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003313 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003314 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003315 obj->base.size,
3316 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003317 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003318 return -E2BIG;
3319 }
3320
Chris Wilson37e680a2012-06-07 15:38:42 +01003321 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003322 if (ret)
3323 return ret;
3324
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003325 i915_gem_object_pin_pages(obj);
3326
Ben Widawskyaccfef22013-08-14 11:38:35 +02003327 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003328 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003329 ret = PTR_ERR(vma);
3330 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003331 }
3332
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003333search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003334 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003335 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003336 obj->cache_level, 0, gtt_max,
3337 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003338 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003339 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003340 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003341 map_and_fenceable,
3342 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003343 if (ret == 0)
3344 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003345
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003346 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003347 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003348 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003349 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003350 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003351 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003352 }
3353
Daniel Vetter74163902012-02-15 23:50:21 +01003354 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003355 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003356 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003357
Ben Widawsky35c20a62013-05-31 11:28:48 -07003358 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003359 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003360
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003361 if (i915_is_ggtt(vm)) {
3362 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003363
Daniel Vetter49987092013-08-14 10:21:23 +02003364 fenceable = (vma->node.size == fence_size &&
3365 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003366
Daniel Vetter49987092013-08-14 10:21:23 +02003367 mappable = (vma->node.start + obj->base.size <=
3368 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003369
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003370 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003371 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003372
Ben Widawsky7ace7ef2013-08-09 22:12:12 -07003373 WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003374
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003375 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003376 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003377 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003378
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003379err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003380 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003381err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003382 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003383err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003384 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003385 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003386}
3387
Chris Wilson000433b2013-08-08 14:41:09 +01003388bool
Chris Wilson2c225692013-08-09 12:26:45 +01003389i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3390 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003391{
Eric Anholt673a3942008-07-30 12:06:12 -07003392 /* If we don't have a page list set up, then we're not pinned
3393 * to GPU, and we can ignore the cache flush because it'll happen
3394 * again at bind time.
3395 */
Chris Wilson05394f32010-11-08 19:18:58 +00003396 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003397 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003398
Imre Deak769ce462013-02-13 21:56:05 +02003399 /*
3400 * Stolen memory is always coherent with the GPU as it is explicitly
3401 * marked as wc by the system, or the system is cache-coherent.
3402 */
3403 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003404 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003405
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003406 /* If the GPU is snooping the contents of the CPU cache,
3407 * we do not need to manually clear the CPU cache lines. However,
3408 * the caches are only snooped when the render cache is
3409 * flushed/invalidated. As we always have to emit invalidations
3410 * and flushes when moving into and out of the RENDER domain, correct
3411 * snooping behaviour occurs naturally as the result of our domain
3412 * tracking.
3413 */
Chris Wilson2c225692013-08-09 12:26:45 +01003414 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003415 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003416
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003417 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003418 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003419
3420 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003421}
3422
3423/** Flushes the GTT write domain for the object if it's dirty. */
3424static void
Chris Wilson05394f32010-11-08 19:18:58 +00003425i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003426{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003427 uint32_t old_write_domain;
3428
Chris Wilson05394f32010-11-08 19:18:58 +00003429 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003430 return;
3431
Chris Wilson63256ec2011-01-04 18:42:07 +00003432 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003433 * to it immediately go to main memory as far as we know, so there's
3434 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003435 *
3436 * However, we do have to enforce the order so that all writes through
3437 * the GTT land before any writes to the device, such as updates to
3438 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003439 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003440 wmb();
3441
Chris Wilson05394f32010-11-08 19:18:58 +00003442 old_write_domain = obj->base.write_domain;
3443 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003444
3445 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003446 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003447 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003448}
3449
3450/** Flushes the CPU write domain for the object if it's dirty. */
3451static void
Chris Wilson2c225692013-08-09 12:26:45 +01003452i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3453 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003454{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003455 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003456
Chris Wilson05394f32010-11-08 19:18:58 +00003457 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003458 return;
3459
Chris Wilson000433b2013-08-08 14:41:09 +01003460 if (i915_gem_clflush_object(obj, force))
3461 i915_gem_chipset_flush(obj->base.dev);
3462
Chris Wilson05394f32010-11-08 19:18:58 +00003463 old_write_domain = obj->base.write_domain;
3464 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003465
3466 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003467 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003468 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003469}
3470
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003471/**
3472 * Moves a single object to the GTT read, and possibly write domain.
3473 *
3474 * This function returns when the move is complete, including waiting on
3475 * flushes to occur.
3476 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003477int
Chris Wilson20217462010-11-23 15:26:33 +00003478i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003479{
Chris Wilson8325a092012-04-24 15:52:35 +01003480 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003481 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003482 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003483
Eric Anholt02354392008-11-26 13:58:13 -08003484 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003485 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003486 return -EINVAL;
3487
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003488 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3489 return 0;
3490
Chris Wilson0201f1e2012-07-20 12:41:01 +01003491 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003492 if (ret)
3493 return ret;
3494
Chris Wilson2c225692013-08-09 12:26:45 +01003495 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003496
Chris Wilsond0a57782012-10-09 19:24:37 +01003497 /* Serialise direct access to this object with the barriers for
3498 * coherent writes from the GPU, by effectively invalidating the
3499 * GTT domain upon first access.
3500 */
3501 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3502 mb();
3503
Chris Wilson05394f32010-11-08 19:18:58 +00003504 old_write_domain = obj->base.write_domain;
3505 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003506
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003507 /* It should now be out of any other write domains, and we can update
3508 * the domain values for our changes.
3509 */
Chris Wilson05394f32010-11-08 19:18:58 +00003510 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3511 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003512 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003513 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3514 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3515 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003516 }
3517
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003518 trace_i915_gem_object_change_domain(obj,
3519 old_read_domains,
3520 old_write_domain);
3521
Chris Wilson8325a092012-04-24 15:52:35 +01003522 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003523 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003524 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003525 if (vma)
3526 list_move_tail(&vma->mm_list,
3527 &dev_priv->gtt.base.inactive_list);
3528
3529 }
Chris Wilson8325a092012-04-24 15:52:35 +01003530
Eric Anholte47c68e2008-11-14 13:35:19 -08003531 return 0;
3532}
3533
Chris Wilsone4ffd172011-04-04 09:44:39 +01003534int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3535 enum i915_cache_level cache_level)
3536{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003537 struct drm_device *dev = obj->base.dev;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003538 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003539 int ret;
3540
3541 if (obj->cache_level == cache_level)
3542 return 0;
3543
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003544 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003545 DRM_DEBUG("can not change the cache level of pinned objects\n");
3546 return -EBUSY;
3547 }
3548
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003549 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3550 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003551 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003552 if (ret)
3553 return ret;
3554
3555 break;
3556 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003557 }
3558
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003559 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003560 ret = i915_gem_object_finish_gpu(obj);
3561 if (ret)
3562 return ret;
3563
3564 i915_gem_object_finish_gtt(obj);
3565
3566 /* Before SandyBridge, you could not use tiling or fence
3567 * registers with snooped memory, so relinquish any fences
3568 * currently pointing to our region in the aperture.
3569 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003570 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003571 ret = i915_gem_object_put_fence(obj);
3572 if (ret)
3573 return ret;
3574 }
3575
Ben Widawsky6f65e292013-12-06 14:10:56 -08003576 list_for_each_entry(vma, &obj->vma_list, vma_link)
3577 vma->bind_vma(vma, cache_level, 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003578 }
3579
Chris Wilson2c225692013-08-09 12:26:45 +01003580 list_for_each_entry(vma, &obj->vma_list, vma_link)
3581 vma->node.color = cache_level;
3582 obj->cache_level = cache_level;
3583
3584 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003585 u32 old_read_domains, old_write_domain;
3586
3587 /* If we're coming from LLC cached, then we haven't
3588 * actually been tracking whether the data is in the
3589 * CPU cache or not, since we only allow one bit set
3590 * in obj->write_domain and have been skipping the clflushes.
3591 * Just set it to the CPU cache for now.
3592 */
3593 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003594
3595 old_read_domains = obj->base.read_domains;
3596 old_write_domain = obj->base.write_domain;
3597
3598 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3599 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3600
3601 trace_i915_gem_object_change_domain(obj,
3602 old_read_domains,
3603 old_write_domain);
3604 }
3605
Chris Wilson42d6ab42012-07-26 11:49:32 +01003606 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003607 return 0;
3608}
3609
Ben Widawsky199adf42012-09-21 17:01:20 -07003610int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3611 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003612{
Ben Widawsky199adf42012-09-21 17:01:20 -07003613 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003614 struct drm_i915_gem_object *obj;
3615 int ret;
3616
3617 ret = i915_mutex_lock_interruptible(dev);
3618 if (ret)
3619 return ret;
3620
3621 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3622 if (&obj->base == NULL) {
3623 ret = -ENOENT;
3624 goto unlock;
3625 }
3626
Chris Wilson651d7942013-08-08 14:41:10 +01003627 switch (obj->cache_level) {
3628 case I915_CACHE_LLC:
3629 case I915_CACHE_L3_LLC:
3630 args->caching = I915_CACHING_CACHED;
3631 break;
3632
Chris Wilson4257d3b2013-08-08 14:41:11 +01003633 case I915_CACHE_WT:
3634 args->caching = I915_CACHING_DISPLAY;
3635 break;
3636
Chris Wilson651d7942013-08-08 14:41:10 +01003637 default:
3638 args->caching = I915_CACHING_NONE;
3639 break;
3640 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003641
3642 drm_gem_object_unreference(&obj->base);
3643unlock:
3644 mutex_unlock(&dev->struct_mutex);
3645 return ret;
3646}
3647
Ben Widawsky199adf42012-09-21 17:01:20 -07003648int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3649 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003650{
Ben Widawsky199adf42012-09-21 17:01:20 -07003651 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003652 struct drm_i915_gem_object *obj;
3653 enum i915_cache_level level;
3654 int ret;
3655
Ben Widawsky199adf42012-09-21 17:01:20 -07003656 switch (args->caching) {
3657 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003658 level = I915_CACHE_NONE;
3659 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003660 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003661 level = I915_CACHE_LLC;
3662 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003663 case I915_CACHING_DISPLAY:
3664 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3665 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003666 default:
3667 return -EINVAL;
3668 }
3669
Ben Widawsky3bc29132012-09-26 16:15:20 -07003670 ret = i915_mutex_lock_interruptible(dev);
3671 if (ret)
3672 return ret;
3673
Chris Wilsone6994ae2012-07-10 10:27:08 +01003674 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3675 if (&obj->base == NULL) {
3676 ret = -ENOENT;
3677 goto unlock;
3678 }
3679
3680 ret = i915_gem_object_set_cache_level(obj, level);
3681
3682 drm_gem_object_unreference(&obj->base);
3683unlock:
3684 mutex_unlock(&dev->struct_mutex);
3685 return ret;
3686}
3687
Chris Wilsoncc98b412013-08-09 12:25:09 +01003688static bool is_pin_display(struct drm_i915_gem_object *obj)
3689{
3690 /* There are 3 sources that pin objects:
3691 * 1. The display engine (scanouts, sprites, cursors);
3692 * 2. Reservations for execbuffer;
3693 * 3. The user.
3694 *
3695 * We can ignore reservations as we hold the struct_mutex and
3696 * are only called outside of the reservation path. The user
3697 * can only increment pin_count once, and so if after
3698 * subtracting the potential reference by the user, any pin_count
3699 * remains, it must be due to another use by the display engine.
3700 */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003701 return i915_gem_obj_to_ggtt(obj)->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003702}
3703
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003704/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003705 * Prepare buffer for display plane (scanout, cursors, etc).
3706 * Can be called from an uninterruptible phase (modesetting) and allows
3707 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003708 */
3709int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003710i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3711 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003712 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003713{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003714 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003715 int ret;
3716
Chris Wilson0be73282010-12-06 14:36:27 +00003717 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003718 ret = i915_gem_object_sync(obj, pipelined);
3719 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003720 return ret;
3721 }
3722
Chris Wilsoncc98b412013-08-09 12:25:09 +01003723 /* Mark the pin_display early so that we account for the
3724 * display coherency whilst setting up the cache domains.
3725 */
3726 obj->pin_display = true;
3727
Eric Anholta7ef0642011-03-29 16:59:54 -07003728 /* The display engine is not coherent with the LLC cache on gen6. As
3729 * a result, we make sure that the pinning that is about to occur is
3730 * done with uncached PTEs. This is lowest common denominator for all
3731 * chipsets.
3732 *
3733 * However for gen6+, we could do better by using the GFDT bit instead
3734 * of uncaching, which would allow us to flush all the LLC-cached data
3735 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3736 */
Chris Wilson651d7942013-08-08 14:41:10 +01003737 ret = i915_gem_object_set_cache_level(obj,
3738 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003739 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003740 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003741
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003742 /* As the user may map the buffer once pinned in the display plane
3743 * (e.g. libkms for the bootup splash), we have to ensure that we
3744 * always use map_and_fenceable for all scanout buffers.
3745 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003746 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003747 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003748 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003749
Chris Wilson2c225692013-08-09 12:26:45 +01003750 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003751
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003752 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003753 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003754
3755 /* It should now be out of any other write domains, and we can update
3756 * the domain values for our changes.
3757 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003758 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003759 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003760
3761 trace_i915_gem_object_change_domain(obj,
3762 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003763 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003764
3765 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003766
3767err_unpin_display:
3768 obj->pin_display = is_pin_display(obj);
3769 return ret;
3770}
3771
3772void
3773i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3774{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003775 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003776 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003777}
3778
Chris Wilson85345512010-11-13 09:49:11 +00003779int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003780i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003781{
Chris Wilson88241782011-01-07 17:09:48 +00003782 int ret;
3783
Chris Wilsona8198ee2011-04-13 22:04:09 +01003784 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003785 return 0;
3786
Chris Wilson0201f1e2012-07-20 12:41:01 +01003787 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003788 if (ret)
3789 return ret;
3790
Chris Wilsona8198ee2011-04-13 22:04:09 +01003791 /* Ensure that we invalidate the GPU's caches and TLBs. */
3792 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003793 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003794}
3795
Eric Anholte47c68e2008-11-14 13:35:19 -08003796/**
3797 * Moves a single object to the CPU read, and possibly write domain.
3798 *
3799 * This function returns when the move is complete, including waiting on
3800 * flushes to occur.
3801 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003802int
Chris Wilson919926a2010-11-12 13:42:53 +00003803i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003804{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003805 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003806 int ret;
3807
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003808 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3809 return 0;
3810
Chris Wilson0201f1e2012-07-20 12:41:01 +01003811 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003812 if (ret)
3813 return ret;
3814
Eric Anholte47c68e2008-11-14 13:35:19 -08003815 i915_gem_object_flush_gtt_write_domain(obj);
3816
Chris Wilson05394f32010-11-08 19:18:58 +00003817 old_write_domain = obj->base.write_domain;
3818 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003819
Eric Anholte47c68e2008-11-14 13:35:19 -08003820 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003821 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003822 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003823
Chris Wilson05394f32010-11-08 19:18:58 +00003824 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003825 }
3826
3827 /* It should now be out of any other write domains, and we can update
3828 * the domain values for our changes.
3829 */
Chris Wilson05394f32010-11-08 19:18:58 +00003830 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003831
3832 /* If we're writing through the CPU, then the GPU read domains will
3833 * need to be invalidated at next use.
3834 */
3835 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003836 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3837 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003838 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003839
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003840 trace_i915_gem_object_change_domain(obj,
3841 old_read_domains,
3842 old_write_domain);
3843
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003844 return 0;
3845}
3846
Eric Anholt673a3942008-07-30 12:06:12 -07003847/* Throttle our rendering by waiting until the ring has completed our requests
3848 * emitted over 20 msec ago.
3849 *
Eric Anholtb9624422009-06-03 07:27:35 +00003850 * Note that if we were to use the current jiffies each time around the loop,
3851 * we wouldn't escape the function with any frames outstanding if the time to
3852 * render a frame was over 20ms.
3853 *
Eric Anholt673a3942008-07-30 12:06:12 -07003854 * This should get us reasonable parallelism between CPU and GPU but also
3855 * relatively low latency when blocking on a particular request to finish.
3856 */
3857static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003858i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003859{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003860 struct drm_i915_private *dev_priv = dev->dev_private;
3861 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003862 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003863 struct drm_i915_gem_request *request;
3864 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003865 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003866 u32 seqno = 0;
3867 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003868
Daniel Vetter308887a2012-11-14 17:14:06 +01003869 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3870 if (ret)
3871 return ret;
3872
3873 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3874 if (ret)
3875 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003876
Chris Wilson1c255952010-09-26 11:03:27 +01003877 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003878 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003879 if (time_after_eq(request->emitted_jiffies, recent_enough))
3880 break;
3881
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003882 ring = request->ring;
3883 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003884 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003885 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003886 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003887
3888 if (seqno == 0)
3889 return 0;
3890
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003891 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003892 if (ret == 0)
3893 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003894
Eric Anholt673a3942008-07-30 12:06:12 -07003895 return ret;
3896}
3897
Eric Anholt673a3942008-07-30 12:06:12 -07003898int
Chris Wilson05394f32010-11-08 19:18:58 +00003899i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003900 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003901 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003902 bool map_and_fenceable,
3903 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003904{
Ben Widawsky6f65e292013-12-06 14:10:56 -08003905 const u32 flags = map_and_fenceable ? GLOBAL_BIND : 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003906 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003907 int ret;
3908
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003909 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3910
3911 vma = i915_gem_obj_to_vma(obj, vm);
3912
3913 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003914 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3915 return -EBUSY;
3916
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003917 if ((alignment &&
3918 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003919 (map_and_fenceable && !obj->map_and_fenceable)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003920 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003921 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003922 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003923 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003924 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003925 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003926 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003927 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003928 if (ret)
3929 return ret;
3930 }
3931 }
3932
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003933 if (!i915_gem_obj_bound(obj, vm)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003934 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3935 map_and_fenceable,
3936 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003937 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003938 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003939
Chris Wilson22c344e2009-02-11 14:26:45 +00003940 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003941
Ben Widawsky6f65e292013-12-06 14:10:56 -08003942 vma = i915_gem_obj_to_vma(obj, vm);
Daniel Vetter74898d72012-02-15 23:50:22 +01003943
Ben Widawsky6f65e292013-12-06 14:10:56 -08003944 vma->bind_vma(vma, obj->cache_level, flags);
Jesse Barnes79e53942008-11-07 14:24:08 -08003945
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003946 i915_gem_obj_to_vma(obj, vm)->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003947 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003948
3949 return 0;
3950}
3951
3952void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003953i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003954{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003955 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003956
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003957 BUG_ON(!vma);
3958 BUG_ON(vma->pin_count == 0);
3959 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3960
3961 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003962 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003963}
3964
3965int
3966i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003967 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003968{
3969 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003970 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003971 int ret;
3972
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01003973 if (INTEL_INFO(dev)->gen >= 6)
3974 return -ENODEV;
3975
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003976 ret = i915_mutex_lock_interruptible(dev);
3977 if (ret)
3978 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003979
Chris Wilson05394f32010-11-08 19:18:58 +00003980 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003981 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003982 ret = -ENOENT;
3983 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003984 }
Eric Anholt673a3942008-07-30 12:06:12 -07003985
Chris Wilson05394f32010-11-08 19:18:58 +00003986 if (obj->madv != I915_MADV_WILLNEED) {
Eric Anholt673a3942008-07-30 12:06:12 -07003987 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003988 ret = -EINVAL;
3989 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003990 }
3991
Chris Wilson05394f32010-11-08 19:18:58 +00003992 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Eric Anholt673a3942008-07-30 12:06:12 -07003993 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3994 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003995 ret = -EINVAL;
3996 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003997 }
3998
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003999 if (obj->user_pin_count == ULONG_MAX) {
4000 ret = -EBUSY;
4001 goto out;
4002 }
4003
Chris Wilson93be8782013-01-02 10:31:22 +00004004 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07004005 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004006 if (ret)
4007 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004008 }
4009
Chris Wilson93be8782013-01-02 10:31:22 +00004010 obj->user_pin_count++;
4011 obj->pin_filp = file;
4012
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004013 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004014out:
Chris Wilson05394f32010-11-08 19:18:58 +00004015 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004016unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004017 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004019}
4020
4021int
4022i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004023 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004024{
4025 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004026 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004027 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004028
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004029 ret = i915_mutex_lock_interruptible(dev);
4030 if (ret)
4031 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004032
Chris Wilson05394f32010-11-08 19:18:58 +00004033 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004034 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004035 ret = -ENOENT;
4036 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004037 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004038
Chris Wilson05394f32010-11-08 19:18:58 +00004039 if (obj->pin_filp != file) {
Eric Anholt673a3942008-07-30 12:06:12 -07004040 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4041 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004042 ret = -EINVAL;
4043 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004044 }
Chris Wilson05394f32010-11-08 19:18:58 +00004045 obj->user_pin_count--;
4046 if (obj->user_pin_count == 0) {
4047 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004048 i915_gem_object_ggtt_unpin(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004049 }
4050
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004051out:
Chris Wilson05394f32010-11-08 19:18:58 +00004052 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004053unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004054 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004055 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004056}
4057
4058int
4059i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004060 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004061{
4062 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004063 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004064 int ret;
4065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004066 ret = i915_mutex_lock_interruptible(dev);
4067 if (ret)
4068 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004069
Chris Wilson05394f32010-11-08 19:18:58 +00004070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004072 ret = -ENOENT;
4073 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004074 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004075
Chris Wilson0be555b2010-08-04 15:36:30 +01004076 /* Count all active objects as busy, even if they are currently not used
4077 * by the gpu. Users of this interface expect objects to eventually
4078 * become non-busy without any further actions, therefore emit any
4079 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004080 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004081 ret = i915_gem_object_flush_active(obj);
4082
Chris Wilson05394f32010-11-08 19:18:58 +00004083 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004084 if (obj->ring) {
4085 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4086 args->busy |= intel_ring_flag(obj->ring) << 16;
4087 }
Eric Anholt673a3942008-07-30 12:06:12 -07004088
Chris Wilson05394f32010-11-08 19:18:58 +00004089 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004090unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004091 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004092 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004093}
4094
4095int
4096i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4097 struct drm_file *file_priv)
4098{
Akshay Joshi0206e352011-08-16 15:34:10 -04004099 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004100}
4101
Chris Wilson3ef94da2009-09-14 16:50:29 +01004102int
4103i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4104 struct drm_file *file_priv)
4105{
4106 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004107 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004108 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004109
4110 switch (args->madv) {
4111 case I915_MADV_DONTNEED:
4112 case I915_MADV_WILLNEED:
4113 break;
4114 default:
4115 return -EINVAL;
4116 }
4117
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004118 ret = i915_mutex_lock_interruptible(dev);
4119 if (ret)
4120 return ret;
4121
Chris Wilson05394f32010-11-08 19:18:58 +00004122 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004123 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004124 ret = -ENOENT;
4125 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004126 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004127
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004128 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004129 ret = -EINVAL;
4130 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004131 }
4132
Chris Wilson05394f32010-11-08 19:18:58 +00004133 if (obj->madv != __I915_MADV_PURGED)
4134 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004135
Chris Wilson6c085a72012-08-20 11:40:46 +02004136 /* if the object is no longer attached, discard its backing storage */
4137 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004138 i915_gem_object_truncate(obj);
4139
Chris Wilson05394f32010-11-08 19:18:58 +00004140 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004141
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004142out:
Chris Wilson05394f32010-11-08 19:18:58 +00004143 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004144unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004145 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004146 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004147}
4148
Chris Wilson37e680a2012-06-07 15:38:42 +01004149void i915_gem_object_init(struct drm_i915_gem_object *obj,
4150 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004151{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004152 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004153 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004154 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004155 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004156
Chris Wilson37e680a2012-06-07 15:38:42 +01004157 obj->ops = ops;
4158
Chris Wilson0327d6b2012-08-11 15:41:06 +01004159 obj->fence_reg = I915_FENCE_REG_NONE;
4160 obj->madv = I915_MADV_WILLNEED;
4161 /* Avoid an unnecessary call to unbind on the first bind. */
4162 obj->map_and_fenceable = true;
4163
4164 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4165}
4166
Chris Wilson37e680a2012-06-07 15:38:42 +01004167static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4168 .get_pages = i915_gem_object_get_pages_gtt,
4169 .put_pages = i915_gem_object_put_pages_gtt,
4170};
4171
Chris Wilson05394f32010-11-08 19:18:58 +00004172struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4173 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004174{
Daniel Vetterc397b902010-04-09 19:05:07 +00004175 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004176 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004177 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004178
Chris Wilson42dcedd2012-11-15 11:32:30 +00004179 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004180 if (obj == NULL)
4181 return NULL;
4182
4183 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004184 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004185 return NULL;
4186 }
4187
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004188 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4189 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4190 /* 965gm cannot relocate objects above 4GiB. */
4191 mask &= ~__GFP_HIGHMEM;
4192 mask |= __GFP_DMA32;
4193 }
4194
Al Viro496ad9a2013-01-23 17:07:38 -05004195 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004196 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004197
Chris Wilson37e680a2012-06-07 15:38:42 +01004198 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004199
Daniel Vetterc397b902010-04-09 19:05:07 +00004200 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4201 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4202
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004203 if (HAS_LLC(dev)) {
4204 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004205 * cache) for about a 10% performance improvement
4206 * compared to uncached. Graphics requests other than
4207 * display scanout are coherent with the CPU in
4208 * accessing this cache. This means in this mode we
4209 * don't need to clflush on the CPU side, and on the
4210 * GPU side we only need to flush internal caches to
4211 * get data visible to the CPU.
4212 *
4213 * However, we maintain the display planes as UC, and so
4214 * need to rebind when first used as such.
4215 */
4216 obj->cache_level = I915_CACHE_LLC;
4217 } else
4218 obj->cache_level = I915_CACHE_NONE;
4219
Daniel Vetterd861e332013-07-24 23:25:03 +02004220 trace_i915_gem_object_create(obj);
4221
Chris Wilson05394f32010-11-08 19:18:58 +00004222 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004223}
4224
Chris Wilson1488fc02012-04-24 15:47:31 +01004225void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004226{
Chris Wilson1488fc02012-04-24 15:47:31 +01004227 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004228 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004229 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004230 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004231
Paulo Zanonif65c9162013-11-27 18:20:34 -02004232 intel_runtime_pm_get(dev_priv);
4233
Chris Wilson26e12f892011-03-20 11:20:19 +00004234 trace_i915_gem_object_destroy(obj);
4235
Chris Wilson1488fc02012-04-24 15:47:31 +01004236 if (obj->phys_obj)
4237 i915_gem_detach_phys_object(dev, obj);
4238
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004239 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004240 int ret;
4241
4242 vma->pin_count = 0;
4243 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004244 if (WARN_ON(ret == -ERESTARTSYS)) {
4245 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004246
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004247 was_interruptible = dev_priv->mm.interruptible;
4248 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004249
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004250 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004251
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004252 dev_priv->mm.interruptible = was_interruptible;
4253 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004254 }
4255
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004256 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4257 * before progressing. */
4258 if (obj->stolen)
4259 i915_gem_object_unpin_pages(obj);
4260
Ben Widawsky401c29f2013-05-31 11:28:47 -07004261 if (WARN_ON(obj->pages_pin_count))
4262 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004263 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004264 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004265 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004266
Chris Wilson9da3da62012-06-01 15:20:22 +01004267 BUG_ON(obj->pages);
4268
Chris Wilson2f745ad2012-09-04 21:02:58 +01004269 if (obj->base.import_attach)
4270 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004271
Chris Wilson05394f32010-11-08 19:18:58 +00004272 drm_gem_object_release(&obj->base);
4273 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004274
Chris Wilson05394f32010-11-08 19:18:58 +00004275 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004276 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004277
4278 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004279}
4280
Daniel Vettere656a6c2013-08-14 14:14:04 +02004281struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004282 struct i915_address_space *vm)
4283{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004284 struct i915_vma *vma;
4285 list_for_each_entry(vma, &obj->vma_list, vma_link)
4286 if (vma->vm == vm)
4287 return vma;
4288
4289 return NULL;
4290}
4291
Ben Widawsky2f633152013-07-17 12:19:03 -07004292void i915_gem_vma_destroy(struct i915_vma *vma)
4293{
4294 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004295
4296 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4297 if (!list_empty(&vma->exec_list))
4298 return;
4299
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004300 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004301
Ben Widawsky2f633152013-07-17 12:19:03 -07004302 kfree(vma);
4303}
4304
Jesse Barnes5669fca2009-02-17 15:13:31 -08004305int
Chris Wilson45c5f202013-10-16 11:50:01 +01004306i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004307{
4308 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004309 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004310
Chris Wilson45c5f202013-10-16 11:50:01 +01004311 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004312 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004313 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004314
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004315 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004316 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004317 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004318
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004319 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004320
Chris Wilson29105cc2010-01-07 10:39:13 +00004321 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004322 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004323 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004324
Chris Wilson29105cc2010-01-07 10:39:13 +00004325 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004326 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004327
Chris Wilson45c5f202013-10-16 11:50:01 +01004328 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4329 * We need to replace this with a semaphore, or something.
4330 * And not confound ums.mm_suspended!
4331 */
4332 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4333 DRIVER_MODESET);
4334 mutex_unlock(&dev->struct_mutex);
4335
4336 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004337 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004338 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004339
Eric Anholt673a3942008-07-30 12:06:12 -07004340 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004341
4342err:
4343 mutex_unlock(&dev->struct_mutex);
4344 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004345}
4346
Ben Widawskyc3787e22013-09-17 21:12:44 -07004347int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004348{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004349 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004350 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004351 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4352 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004353 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004354
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004355 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004356 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004357
Ben Widawskyc3787e22013-09-17 21:12:44 -07004358 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4359 if (ret)
4360 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004361
Ben Widawskyc3787e22013-09-17 21:12:44 -07004362 /*
4363 * Note: We do not worry about the concurrent register cacheline hang
4364 * here because no other code should access these registers other than
4365 * at initialization time.
4366 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004367 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004368 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4369 intel_ring_emit(ring, reg_base + i);
4370 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004371 }
4372
Ben Widawskyc3787e22013-09-17 21:12:44 -07004373 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004374
Ben Widawskyc3787e22013-09-17 21:12:44 -07004375 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004376}
4377
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004378void i915_gem_init_swizzling(struct drm_device *dev)
4379{
4380 drm_i915_private_t *dev_priv = dev->dev_private;
4381
Daniel Vetter11782b02012-01-31 16:47:55 +01004382 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004383 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4384 return;
4385
4386 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4387 DISP_TILE_SURFACE_SWIZZLING);
4388
Daniel Vetter11782b02012-01-31 16:47:55 +01004389 if (IS_GEN5(dev))
4390 return;
4391
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004392 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4393 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004394 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004395 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004396 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004397 else if (IS_GEN8(dev))
4398 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004399 else
4400 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004401}
Daniel Vettere21af882012-02-09 20:53:27 +01004402
Chris Wilson67b1b572012-07-05 23:49:40 +01004403static bool
4404intel_enable_blt(struct drm_device *dev)
4405{
4406 if (!HAS_BLT(dev))
4407 return false;
4408
4409 /* The blitter was dysfunctional on early prototypes */
4410 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4411 DRM_INFO("BLT not supported on this pre-production hardware;"
4412 " graphics performance will be degraded.\n");
4413 return false;
4414 }
4415
4416 return true;
4417}
4418
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004419static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004420{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004421 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004422 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004423
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004424 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004425 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004426 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004427
4428 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004429 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004430 if (ret)
4431 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004432 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004433
Chris Wilson67b1b572012-07-05 23:49:40 +01004434 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004435 ret = intel_init_blt_ring_buffer(dev);
4436 if (ret)
4437 goto cleanup_bsd_ring;
4438 }
4439
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004440 if (HAS_VEBOX(dev)) {
4441 ret = intel_init_vebox_ring_buffer(dev);
4442 if (ret)
4443 goto cleanup_blt_ring;
4444 }
4445
4446
Mika Kuoppala99433932013-01-22 14:12:17 +02004447 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4448 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004449 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004450
4451 return 0;
4452
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004453cleanup_vebox_ring:
4454 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004455cleanup_blt_ring:
4456 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4457cleanup_bsd_ring:
4458 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4459cleanup_render_ring:
4460 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4461
4462 return ret;
4463}
4464
4465int
4466i915_gem_init_hw(struct drm_device *dev)
4467{
4468 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004469 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004470
4471 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4472 return -EIO;
4473
Ben Widawsky59124502013-07-04 11:02:05 -07004474 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004475 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004476
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004477 if (IS_HASWELL(dev))
4478 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4479 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004480
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004481 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004482 if (IS_IVYBRIDGE(dev)) {
4483 u32 temp = I915_READ(GEN7_MSG_CTL);
4484 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4485 I915_WRITE(GEN7_MSG_CTL, temp);
4486 } else if (INTEL_INFO(dev)->gen >= 7) {
4487 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4488 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4489 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4490 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004491 }
4492
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004493 i915_gem_init_swizzling(dev);
4494
4495 ret = i915_gem_init_rings(dev);
4496 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004497 return ret;
4498
Ben Widawskyc3787e22013-09-17 21:12:44 -07004499 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4500 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4501
Ben Widawsky254f9652012-06-04 14:42:42 -07004502 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004503 * XXX: Contexts should only be initialized once. Doing a switch to the
4504 * default context switch however is something we'd like to do after
4505 * reset or thaw (the latter may not actually be necessary for HW, but
4506 * goes with our code better). Context switching requires rings (for
4507 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004508 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004509 ret = i915_gem_context_enable(dev_priv);
Ben Widawsky8245be32013-11-06 13:56:29 -02004510 if (ret) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004511 DRM_ERROR("Context enable failed %d\n", ret);
4512 goto err_out;
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004513 }
Daniel Vettere21af882012-02-09 20:53:27 +01004514
Chris Wilson68f95ba2010-05-27 13:18:22 +01004515 return 0;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004516
4517err_out:
4518 i915_gem_cleanup_ringbuffer(dev);
4519 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004520}
4521
Chris Wilson1070a422012-04-24 15:47:41 +01004522int i915_gem_init(struct drm_device *dev)
4523{
4524 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004525 int ret;
4526
Chris Wilson1070a422012-04-24 15:47:41 +01004527 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004528
4529 if (IS_VALLEYVIEW(dev)) {
4530 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4531 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4532 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4533 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4534 }
4535
Ben Widawskyd7e50082012-12-18 10:31:25 -08004536 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004537
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004538 ret = i915_gem_context_init(dev);
4539 if (ret)
4540 return ret;
4541
Chris Wilson1070a422012-04-24 15:47:41 +01004542 ret = i915_gem_init_hw(dev);
4543 mutex_unlock(&dev->struct_mutex);
4544 if (ret) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -08004545 WARN_ON(dev_priv->mm.aliasing_ppgtt);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004546 i915_gem_context_fini(dev);
Ben Widawskyc39538a2013-12-06 14:10:50 -08004547 drm_mm_takedown(&dev_priv->gtt.base.mm);
Chris Wilson1070a422012-04-24 15:47:41 +01004548 return ret;
4549 }
4550
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004551 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4552 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4553 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004554 return 0;
4555}
4556
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004557void
4558i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4559{
4560 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004561 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004562 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004563
Chris Wilsonb4519512012-05-11 14:29:30 +01004564 for_each_ring(ring, dev_priv, i)
4565 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004566}
4567
4568int
Eric Anholt673a3942008-07-30 12:06:12 -07004569i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4570 struct drm_file *file_priv)
4571{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004572 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004573 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004574
Jesse Barnes79e53942008-11-07 14:24:08 -08004575 if (drm_core_check_feature(dev, DRIVER_MODESET))
4576 return 0;
4577
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004578 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004579 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004580 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004581 }
4582
Eric Anholt673a3942008-07-30 12:06:12 -07004583 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004584 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004585
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004586 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004587 if (ret != 0) {
4588 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004589 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004590 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004591
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004592 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004593 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004594
Chris Wilson5f353082010-06-07 14:03:03 +01004595 ret = drm_irq_install(dev);
4596 if (ret)
4597 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004598
Eric Anholt673a3942008-07-30 12:06:12 -07004599 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004600
4601cleanup_ringbuffer:
4602 mutex_lock(&dev->struct_mutex);
4603 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004604 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004605 mutex_unlock(&dev->struct_mutex);
4606
4607 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004608}
4609
4610int
4611i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4612 struct drm_file *file_priv)
4613{
Jesse Barnes79e53942008-11-07 14:24:08 -08004614 if (drm_core_check_feature(dev, DRIVER_MODESET))
4615 return 0;
4616
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004617 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004618
Chris Wilson45c5f202013-10-16 11:50:01 +01004619 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004620}
4621
4622void
4623i915_gem_lastclose(struct drm_device *dev)
4624{
4625 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004626
Eric Anholte806b492009-01-22 09:56:58 -08004627 if (drm_core_check_feature(dev, DRIVER_MODESET))
4628 return;
4629
Chris Wilson45c5f202013-10-16 11:50:01 +01004630 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004631 if (ret)
4632 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004633}
4634
Chris Wilson64193402010-10-24 12:38:05 +01004635static void
4636init_ring_lists(struct intel_ring_buffer *ring)
4637{
4638 INIT_LIST_HEAD(&ring->active_list);
4639 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004640}
4641
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004642void i915_init_vm(struct drm_i915_private *dev_priv,
4643 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004644{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004645 if (!i915_is_ggtt(vm))
4646 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004647 vm->dev = dev_priv->dev;
4648 INIT_LIST_HEAD(&vm->active_list);
4649 INIT_LIST_HEAD(&vm->inactive_list);
4650 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004651 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004652}
4653
Eric Anholt673a3942008-07-30 12:06:12 -07004654void
4655i915_gem_load(struct drm_device *dev)
4656{
4657 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004658 int i;
4659
4660 dev_priv->slab =
4661 kmem_cache_create("i915_gem_object",
4662 sizeof(struct drm_i915_gem_object), 0,
4663 SLAB_HWCACHE_ALIGN,
4664 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004665
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004666 INIT_LIST_HEAD(&dev_priv->vm_list);
4667 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4668
Ben Widawskya33afea2013-09-17 21:12:45 -07004669 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004670 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4671 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004672 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004673 for (i = 0; i < I915_NUM_RINGS; i++)
4674 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004675 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004676 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004677 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4678 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004679 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4680 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004681 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004682
Dave Airlie94400122010-07-20 13:15:31 +10004683 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4684 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004685 I915_WRITE(MI_ARB_STATE,
4686 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004687 }
4688
Chris Wilson72bfa192010-12-19 11:42:05 +00004689 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4690
Jesse Barnesde151cf2008-11-12 10:03:55 -08004691 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004692 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4693 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004694
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004695 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4696 dev_priv->num_fence_regs = 32;
4697 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004698 dev_priv->num_fence_regs = 16;
4699 else
4700 dev_priv->num_fence_regs = 8;
4701
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004702 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004703 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4704 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004705
Eric Anholt673a3942008-07-30 12:06:12 -07004706 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004707 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004708
Chris Wilsonce453d82011-02-21 14:43:56 +00004709 dev_priv->mm.interruptible = true;
4710
Dave Chinner7dc19d52013-08-28 10:18:11 +10004711 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4712 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004713 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4714 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004715}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004716
4717/*
4718 * Create a physically contiguous memory object for this object
4719 * e.g. for cursor + overlay regs
4720 */
Chris Wilson995b6762010-08-20 13:23:26 +01004721static int i915_gem_init_phys_object(struct drm_device *dev,
4722 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004723{
4724 drm_i915_private_t *dev_priv = dev->dev_private;
4725 struct drm_i915_gem_phys_object *phys_obj;
4726 int ret;
4727
4728 if (dev_priv->mm.phys_objs[id - 1] || !size)
4729 return 0;
4730
Daniel Vetterb14c5672013-09-19 12:18:32 +02004731 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004732 if (!phys_obj)
4733 return -ENOMEM;
4734
4735 phys_obj->id = id;
4736
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004737 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004738 if (!phys_obj->handle) {
4739 ret = -ENOMEM;
4740 goto kfree_obj;
4741 }
4742#ifdef CONFIG_X86
4743 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4744#endif
4745
4746 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4747
4748 return 0;
4749kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004750 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004751 return ret;
4752}
4753
Chris Wilson995b6762010-08-20 13:23:26 +01004754static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004755{
4756 drm_i915_private_t *dev_priv = dev->dev_private;
4757 struct drm_i915_gem_phys_object *phys_obj;
4758
4759 if (!dev_priv->mm.phys_objs[id - 1])
4760 return;
4761
4762 phys_obj = dev_priv->mm.phys_objs[id - 1];
4763 if (phys_obj->cur_obj) {
4764 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4765 }
4766
4767#ifdef CONFIG_X86
4768 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4769#endif
4770 drm_pci_free(dev, phys_obj->handle);
4771 kfree(phys_obj);
4772 dev_priv->mm.phys_objs[id - 1] = NULL;
4773}
4774
4775void i915_gem_free_all_phys_object(struct drm_device *dev)
4776{
4777 int i;
4778
Dave Airlie260883c2009-01-22 17:58:49 +10004779 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004780 i915_gem_free_phys_object(dev, i);
4781}
4782
4783void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004784 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004785{
Al Viro496ad9a2013-01-23 17:07:38 -05004786 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004787 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004788 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004789 int page_count;
4790
Chris Wilson05394f32010-11-08 19:18:58 +00004791 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004792 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004793 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004794
Chris Wilson05394f32010-11-08 19:18:58 +00004795 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004796 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004797 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004798 if (!IS_ERR(page)) {
4799 char *dst = kmap_atomic(page);
4800 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4801 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004802
Chris Wilsone5281cc2010-10-28 13:45:36 +01004803 drm_clflush_pages(&page, 1);
4804
4805 set_page_dirty(page);
4806 mark_page_accessed(page);
4807 page_cache_release(page);
4808 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004809 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004810 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004811
Chris Wilson05394f32010-11-08 19:18:58 +00004812 obj->phys_obj->cur_obj = NULL;
4813 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004814}
4815
4816int
4817i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004818 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004819 int id,
4820 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004821{
Al Viro496ad9a2013-01-23 17:07:38 -05004822 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004823 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004824 int ret = 0;
4825 int page_count;
4826 int i;
4827
4828 if (id > I915_MAX_PHYS_OBJECT)
4829 return -EINVAL;
4830
Chris Wilson05394f32010-11-08 19:18:58 +00004831 if (obj->phys_obj) {
4832 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004833 return 0;
4834 i915_gem_detach_phys_object(dev, obj);
4835 }
4836
Dave Airlie71acb5e2008-12-30 20:31:46 +10004837 /* create a new object */
4838 if (!dev_priv->mm.phys_objs[id - 1]) {
4839 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004840 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004841 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004842 DRM_ERROR("failed to init phys object %d size: %zu\n",
4843 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004844 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004845 }
4846 }
4847
4848 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004849 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4850 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004851
Chris Wilson05394f32010-11-08 19:18:58 +00004852 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004853
4854 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004855 struct page *page;
4856 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004857
Hugh Dickins5949eac2011-06-27 16:18:18 -07004858 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004859 if (IS_ERR(page))
4860 return PTR_ERR(page);
4861
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004862 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004863 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004864 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004865 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004866
4867 mark_page_accessed(page);
4868 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004869 }
4870
4871 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004872}
4873
4874static int
Chris Wilson05394f32010-11-08 19:18:58 +00004875i915_gem_phys_pwrite(struct drm_device *dev,
4876 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004877 struct drm_i915_gem_pwrite *args,
4878 struct drm_file *file_priv)
4879{
Chris Wilson05394f32010-11-08 19:18:58 +00004880 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004881 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004882
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004883 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4884 unsigned long unwritten;
4885
4886 /* The physical object once assigned is fixed for the lifetime
4887 * of the obj, so we can safely drop the lock and continue
4888 * to access vaddr.
4889 */
4890 mutex_unlock(&dev->struct_mutex);
4891 unwritten = copy_from_user(vaddr, user_data, args->size);
4892 mutex_lock(&dev->struct_mutex);
4893 if (unwritten)
4894 return -EFAULT;
4895 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004896
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004897 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004898 return 0;
4899}
Eric Anholtb9624422009-06-03 07:27:35 +00004900
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004901void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004902{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004903 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004904
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004905 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4906
Eric Anholtb9624422009-06-03 07:27:35 +00004907 /* Clean up our request list when the client is going away, so that
4908 * later retire_requests won't dereference our soon-to-be-gone
4909 * file_priv.
4910 */
Chris Wilson1c255952010-09-26 11:03:27 +01004911 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004912 while (!list_empty(&file_priv->mm.request_list)) {
4913 struct drm_i915_gem_request *request;
4914
4915 request = list_first_entry(&file_priv->mm.request_list,
4916 struct drm_i915_gem_request,
4917 client_list);
4918 list_del(&request->client_list);
4919 request->file_priv = NULL;
4920 }
Chris Wilson1c255952010-09-26 11:03:27 +01004921 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004922}
Chris Wilson31169712009-09-14 16:50:28 +01004923
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004924static void
4925i915_gem_file_idle_work_handler(struct work_struct *work)
4926{
4927 struct drm_i915_file_private *file_priv =
4928 container_of(work, typeof(*file_priv), mm.idle_work.work);
4929
4930 atomic_set(&file_priv->rps_wait_boost, false);
4931}
4932
4933int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4934{
4935 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004936 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004937
4938 DRM_DEBUG_DRIVER("\n");
4939
4940 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4941 if (!file_priv)
4942 return -ENOMEM;
4943
4944 file->driver_priv = file_priv;
4945 file_priv->dev_priv = dev->dev_private;
4946
4947 spin_lock_init(&file_priv->mm.lock);
4948 INIT_LIST_HEAD(&file_priv->mm.request_list);
4949 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4950 i915_gem_file_idle_work_handler);
4951
Ben Widawskye422b882013-12-06 14:10:58 -08004952 ret = i915_gem_context_open(dev, file);
4953 if (ret)
4954 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004955
Ben Widawskye422b882013-12-06 14:10:58 -08004956 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004957}
4958
Chris Wilson57745062012-11-21 13:04:04 +00004959static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4960{
4961 if (!mutex_is_locked(mutex))
4962 return false;
4963
4964#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4965 return mutex->owner == task;
4966#else
4967 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4968 return false;
4969#endif
4970}
4971
Dave Chinner7dc19d52013-08-28 10:18:11 +10004972static unsigned long
4973i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004974{
Chris Wilson17250b72010-10-28 12:51:39 +01004975 struct drm_i915_private *dev_priv =
4976 container_of(shrinker,
4977 struct drm_i915_private,
4978 mm.inactive_shrinker);
4979 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004980 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004981 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004982 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004983
Chris Wilson57745062012-11-21 13:04:04 +00004984 if (!mutex_trylock(&dev->struct_mutex)) {
4985 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004986 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004987
Daniel Vetter677feac2012-12-19 14:33:45 +01004988 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004989 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004990
Chris Wilson57745062012-11-21 13:04:04 +00004991 unlock = false;
4992 }
Chris Wilson31169712009-09-14 16:50:28 +01004993
Dave Chinner7dc19d52013-08-28 10:18:11 +10004994 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004995 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004996 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004997 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004998
4999 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5000 if (obj->active)
5001 continue;
5002
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08005003 if (!i915_gem_obj_is_pinned(obj) && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005004 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005005 }
Chris Wilson31169712009-09-14 16:50:28 +01005006
Chris Wilson57745062012-11-21 13:04:04 +00005007 if (unlock)
5008 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005009
Dave Chinner7dc19d52013-08-28 10:18:11 +10005010 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005011}
Ben Widawskya70a3142013-07-31 16:59:56 -07005012
5013/* All the new VM stuff */
5014unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5015 struct i915_address_space *vm)
5016{
5017 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5018 struct i915_vma *vma;
5019
Ben Widawsky6f425322013-12-06 14:10:48 -08005020 if (!dev_priv->mm.aliasing_ppgtt ||
5021 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005022 vm = &dev_priv->gtt.base;
5023
5024 BUG_ON(list_empty(&o->vma_list));
5025 list_for_each_entry(vma, &o->vma_list, vma_link) {
5026 if (vma->vm == vm)
5027 return vma->node.start;
5028
5029 }
5030 return -1;
5031}
5032
5033bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5034 struct i915_address_space *vm)
5035{
5036 struct i915_vma *vma;
5037
5038 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005039 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005040 return true;
5041
5042 return false;
5043}
5044
5045bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5046{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005047 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005048
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005049 list_for_each_entry(vma, &o->vma_list, vma_link)
5050 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005051 return true;
5052
5053 return false;
5054}
5055
5056unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5057 struct i915_address_space *vm)
5058{
5059 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5060 struct i915_vma *vma;
5061
Ben Widawsky6f425322013-12-06 14:10:48 -08005062 if (!dev_priv->mm.aliasing_ppgtt ||
5063 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005064 vm = &dev_priv->gtt.base;
5065
5066 BUG_ON(list_empty(&o->vma_list));
5067
5068 list_for_each_entry(vma, &o->vma_list, vma_link)
5069 if (vma->vm == vm)
5070 return vma->node.size;
5071
5072 return 0;
5073}
5074
Dave Chinner7dc19d52013-08-28 10:18:11 +10005075static unsigned long
5076i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5077{
5078 struct drm_i915_private *dev_priv =
5079 container_of(shrinker,
5080 struct drm_i915_private,
5081 mm.inactive_shrinker);
5082 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005083 unsigned long freed;
5084 bool unlock = true;
5085
5086 if (!mutex_trylock(&dev->struct_mutex)) {
5087 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005088 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005089
5090 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005091 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005092
5093 unlock = false;
5094 }
5095
Chris Wilsond9973b42013-10-04 10:33:00 +01005096 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5097 if (freed < sc->nr_to_scan)
5098 freed += __i915_gem_shrink(dev_priv,
5099 sc->nr_to_scan - freed,
5100 false);
5101 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005102 freed += i915_gem_shrink_all(dev_priv);
5103
5104 if (unlock)
5105 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005106
Dave Chinner7dc19d52013-08-28 10:18:11 +10005107 return freed;
5108}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005109
5110struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5111{
5112 struct i915_vma *vma;
5113
5114 if (WARN_ON(list_empty(&obj->vma_list)))
5115 return NULL;
5116
5117 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005118 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005119 return NULL;
5120
5121 return vma;
5122}