blob: ed9311aaabe72d729c7170e72d0bd97c6005355f [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
46static __must_check int
Ben Widawsky07fe0b12013-07-31 17:00:10 -070047i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
48 struct i915_address_space *vm,
49 unsigned alignment,
50 bool map_and_fenceable,
51 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070056
Chris Wilson61050802012-04-17 15:31:31 +010057static void i915_gem_write_fence(struct drm_device *dev, int reg,
58 struct drm_i915_gem_object *obj);
59static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
60 struct drm_i915_fence_reg *fence,
61 bool enable);
62
Dave Chinner7dc19d52013-08-28 10:18:11 +100063static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
64 struct shrink_control *sc);
65static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
66 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010067static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
68static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010069static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilsonc76ce032013-08-08 14:41:03 +010071static bool cpu_cache_is_coherent(struct drm_device *dev,
72 enum i915_cache_level level)
73{
74 return HAS_LLC(dev) || level != I915_CACHE_NONE;
75}
76
Chris Wilson2c225692013-08-09 12:26:45 +010077static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
78{
79 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
80 return true;
81
82 return obj->pin_display;
83}
84
Chris Wilson61050802012-04-17 15:31:31 +010085static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
86{
87 if (obj->tiling_mode)
88 i915_gem_release_mmap(obj);
89
90 /* As we do not have an associated fence register, we will force
91 * a tiling change if we ever need to acquire one.
92 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010093 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010094 obj->fence_reg = I915_FENCE_REG_NONE;
95}
96
Chris Wilson73aa8082010-09-30 11:46:12 +010097/* some bookkeeping */
98static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
99 size_t size)
100{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102 dev_priv->mm.object_count++;
103 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105}
106
107static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
108 size_t size)
109{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200110 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100111 dev_priv->mm.object_count--;
112 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200113 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100114}
115
Chris Wilson21dd3732011-01-26 15:55:56 +0000116static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100117i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 int ret;
120
Daniel Vetter7abb6902013-05-24 21:29:32 +0200121#define EXIT_COND (!i915_reset_in_progress(error) || \
122 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100123 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124 return 0;
125
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 /*
127 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
128 * userspace. If it takes that long something really bad is going on and
129 * we should simply try to bail out and fail as gracefully as possible.
130 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100131 ret = wait_event_interruptible_timeout(error->reset_queue,
132 EXIT_COND,
133 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 if (ret == 0) {
135 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
136 return -EIO;
137 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200139 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100140#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson21dd3732011-01-26 15:55:56 +0000142 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143}
144
Chris Wilson54cf91d2010-11-25 18:00:26 +0000145int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146{
Daniel Vetter33196de2012-11-14 17:14:05 +0100147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100148 int ret;
149
Daniel Vetter33196de2012-11-14 17:14:05 +0100150 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100151 if (ret)
152 return ret;
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
157
Chris Wilson23bc5982010-09-29 16:10:57 +0100158 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100159 return 0;
160}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100161
Chris Wilson7d1c4802010-08-07 21:45:03 +0100162static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000163i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100164{
Ben Widawsky98438772013-07-31 17:00:12 -0700165 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166}
167
Eric Anholt673a3942008-07-30 12:06:12 -0700168int
169i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700171{
Ben Widawsky93d18792013-01-17 12:45:17 -0800172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700173 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000174
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200175 if (drm_core_check_feature(dev, DRIVER_MODESET))
176 return -ENODEV;
177
Chris Wilson20217462010-11-23 15:26:33 +0000178 if (args->gtt_start >= args->gtt_end ||
179 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Daniel Vetterf534bc02012-03-26 22:37:04 +0200182 /* GEM with user mode setting was never supported on ilk and later. */
183 if (INTEL_INFO(dev)->gen >= 5)
184 return -ENODEV;
185
Eric Anholt673a3942008-07-30 12:06:12 -0700186 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800187 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
188 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800189 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700190 mutex_unlock(&dev->struct_mutex);
191
Chris Wilson20217462010-11-23 15:26:33 +0000192 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700193}
194
Eric Anholt5a125c32008-10-22 21:40:13 -0700195int
196i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000197 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700198{
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700200 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000201 struct drm_i915_gem_object *obj;
202 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700203
Chris Wilson6299f992010-11-24 12:23:44 +0000204 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100205 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700206 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100207 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700208 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100209 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700210
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700211 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000213
Eric Anholt5a125c32008-10-22 21:40:13 -0700214 return 0;
215}
216
Chris Wilson42dcedd2012-11-15 11:32:30 +0000217void *i915_gem_object_alloc(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700220 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000221}
222
223void i915_gem_object_free(struct drm_i915_gem_object *obj)
224{
225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
226 kmem_cache_free(dev_priv->slab, obj);
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229static int
230i915_gem_create(struct drm_file *file,
231 struct drm_device *dev,
232 uint64_t size,
233 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700234{
Chris Wilson05394f32010-11-08 19:18:58 +0000235 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200240 if (size == 0)
241 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700242
243 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700245 if (obj == NULL)
246 return -ENOMEM;
247
Chris Wilson05394f32010-11-08 19:18:58 +0000248 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100249 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200250 drm_gem_object_unreference_unlocked(&obj->base);
251 if (ret)
252 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100253
Dave Airlieff72145b2011-02-07 12:16:14 +1000254 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700255 return 0;
256}
257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258int
259i915_gem_dumb_create(struct drm_file *file,
260 struct drm_device *dev,
261 struct drm_mode_create_dumb *args)
262{
263 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000264 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 args->size = args->pitch * args->height;
266 return i915_gem_create(file, dev,
267 args->size, &args->handle);
268}
269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270/**
271 * Creates a new mm object and returns a handle to it.
272 */
273int
274i915_gem_create_ioctl(struct drm_device *dev, void *data,
275 struct drm_file *file)
276{
277 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200278
Dave Airlieff72145b2011-02-07 12:16:14 +1000279 return i915_gem_create(file, dev,
280 args->size, &args->handle);
281}
282
Daniel Vetter8c599672011-12-14 13:57:31 +0100283static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100284__copy_to_user_swizzled(char __user *cpu_vaddr,
285 const char *gpu_vaddr, int gpu_offset,
286 int length)
287{
288 int ret, cpu_offset = 0;
289
290 while (length > 0) {
291 int cacheline_end = ALIGN(gpu_offset + 1, 64);
292 int this_length = min(cacheline_end - gpu_offset, length);
293 int swizzled_gpu_offset = gpu_offset ^ 64;
294
295 ret = __copy_to_user(cpu_vaddr + cpu_offset,
296 gpu_vaddr + swizzled_gpu_offset,
297 this_length);
298 if (ret)
299 return ret + length;
300
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
306 return 0;
307}
308
309static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700310__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
311 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100312 int length)
313{
314 int ret, cpu_offset = 0;
315
316 while (length > 0) {
317 int cacheline_end = ALIGN(gpu_offset + 1, 64);
318 int this_length = min(cacheline_end - gpu_offset, length);
319 int swizzled_gpu_offset = gpu_offset ^ 64;
320
321 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
322 cpu_vaddr + cpu_offset,
323 this_length);
324 if (ret)
325 return ret + length;
326
327 cpu_offset += this_length;
328 gpu_offset += this_length;
329 length -= this_length;
330 }
331
332 return 0;
333}
334
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335/* Per-page copy function for the shmem pread fastpath.
336 * Flushes invalid cachelines before reading the target if
337 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700338static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200339shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
340 char __user *user_data,
341 bool page_do_bit17_swizzling, bool needs_clflush)
342{
343 char *vaddr;
344 int ret;
345
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200346 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347 return -EINVAL;
348
349 vaddr = kmap_atomic(page);
350 if (needs_clflush)
351 drm_clflush_virt_range(vaddr + shmem_page_offset,
352 page_length);
353 ret = __copy_to_user_inatomic(user_data,
354 vaddr + shmem_page_offset,
355 page_length);
356 kunmap_atomic(vaddr);
357
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100358 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359}
360
Daniel Vetter23c18c72012-03-25 19:47:42 +0200361static void
362shmem_clflush_swizzled_range(char *addr, unsigned long length,
363 bool swizzled)
364{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200365 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200366 unsigned long start = (unsigned long) addr;
367 unsigned long end = (unsigned long) addr + length;
368
369 /* For swizzling simply ensure that we always flush both
370 * channels. Lame, but simple and it works. Swizzled
371 * pwrite/pread is far from a hotpath - current userspace
372 * doesn't use it at all. */
373 start = round_down(start, 128);
374 end = round_up(end, 128);
375
376 drm_clflush_virt_range((void *)start, end - start);
377 } else {
378 drm_clflush_virt_range(addr, length);
379 }
380
381}
382
Daniel Vetterd174bd62012-03-25 19:47:40 +0200383/* Only difference to the fast-path function is that this can handle bit17
384 * and uses non-atomic copy and kmap functions. */
385static int
386shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
387 char __user *user_data,
388 bool page_do_bit17_swizzling, bool needs_clflush)
389{
390 char *vaddr;
391 int ret;
392
393 vaddr = kmap(page);
394 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200395 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
396 page_length,
397 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398
399 if (page_do_bit17_swizzling)
400 ret = __copy_to_user_swizzled(user_data,
401 vaddr, shmem_page_offset,
402 page_length);
403 else
404 ret = __copy_to_user(user_data,
405 vaddr + shmem_page_offset,
406 page_length);
407 kunmap(page);
408
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100409 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200410}
411
Eric Anholteb014592009-03-10 11:44:52 -0700412static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200413i915_gem_shmem_pread(struct drm_device *dev,
414 struct drm_i915_gem_object *obj,
415 struct drm_i915_gem_pread *args,
416 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700417{
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700419 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100421 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200423 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200424 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200425 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700426
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200427 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700428 remain = args->size;
429
Daniel Vetter8461d222011-12-14 13:57:32 +0100430 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700431
Daniel Vetter84897312012-03-25 19:47:31 +0200432 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
433 /* If we're not in the cpu read domain, set ourself into the gtt
434 * read domain and manually flush cachelines (if required). This
435 * optimizes for the case when the gpu will dirty the data
436 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100437 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700438 ret = i915_gem_object_wait_rendering(obj, true);
439 if (ret)
440 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200441 }
Eric Anholteb014592009-03-10 11:44:52 -0700442
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100443 ret = i915_gem_object_get_pages(obj);
444 if (ret)
445 return ret;
446
447 i915_gem_object_pin_pages(obj);
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100450
Imre Deak67d5a502013-02-18 19:28:02 +0200451 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
452 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200453 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100454
455 if (remain <= 0)
456 break;
457
Eric Anholteb014592009-03-10 11:44:52 -0700458 /* Operation in this page
459 *
Eric Anholteb014592009-03-10 11:44:52 -0700460 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700461 * page_length = bytes to copy for this page
462 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100463 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700464 page_length = remain;
465 if ((shmem_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetter8461d222011-12-14 13:57:32 +0100468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_unlock(&dev->struct_mutex);
478
Xiong Zhang0b74b502013-07-19 13:51:24 +0800479 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200480 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100498 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500
Eric Anholteb014592009-03-10 11:44:52 -0700501 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100502 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset += page_length;
504 }
505
Chris Wilson4f27b752010-10-14 15:26:45 +0100506out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100507 i915_gem_object_unpin_pages(obj);
508
Eric Anholteb014592009-03-10 11:44:52 -0700509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200529 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
Ben Widawskyc37e2202013-07-31 16:59:58 -0700608 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200620 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
654 i915_gem_object_unpin(obj);
655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
Chris Wilson755d2212012-09-04 21:02:55 +0100688 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Chris Wilson755d2212012-09-04 21:02:55 +0100722 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Eric Anholt40123c12009-03-09 13:42:30 -0700731 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100732 loff_t offset;
733 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100734 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200736 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200739 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700740
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200741 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700742 remain = args->size;
743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700745
Daniel Vetter58642882012-03-25 19:47:37 +0200746 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
747 /* If we're not in the cpu write domain, set ourself into the gtt
748 * write domain and manually flush cachelines (if required). This
749 * optimizes for the case when the gpu will use the data
750 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100751 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700752 ret = i915_gem_object_wait_rendering(obj, false);
753 if (ret)
754 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100756 /* Same trick applies to invalidate partially written cachelines read
757 * before writing. */
758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
759 needs_clflush_before =
760 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Imre Deak67d5a502013-02-18 19:28:02 +0200771 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
772 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200773 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200774 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775
Chris Wilson9da3da62012-06-01 15:20:22 +0100776 if (remain <= 0)
777 break;
778
Eric Anholt40123c12009-03-09 13:42:30 -0700779 /* Operation in this page
780 *
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700782 * page_length = bytes to copy for this page
783 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100784 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700785
786 page_length = remain;
787 if ((shmem_page_offset + page_length) > PAGE_SIZE)
788 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700789
Daniel Vetter58642882012-03-25 19:47:37 +0200790 /* If we don't overwrite a cacheline completely we need to be
791 * careful to have up-to-date data by first clflushing. Don't
792 * overcomplicate things and flush the entire patch. */
793 partial_cacheline_write = needs_clflush_before &&
794 ((shmem_page_offset | page_length)
795 & (boot_cpu_data.x86_clflush_size - 1));
796
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
Daniel Vetterd174bd62012-03-25 19:47:40 +0200800 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 partial_cacheline_write,
803 needs_clflush_after);
804 if (ret == 0)
805 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700806
Daniel Vettere244a442012-03-25 19:47:28 +0200807 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100815
Daniel Vettere244a442012-03-25 19:47:28 +0200816next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100817 set_page_dirty(page);
818 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Chris Wilson755d2212012-09-04 21:02:55 +0100820 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100821 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100822
Eric Anholt40123c12009-03-09 13:42:30 -0700823 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700825 offset += page_length;
826 }
827
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100828out:
Chris Wilson755d2212012-09-04 21:02:55 +0100829 i915_gem_object_unpin_pages(obj);
830
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100832 /*
833 * Fixup: Flush cpu caches in case we didn't flush the dirty
834 * cachelines in-line while writing and the object moved
835 * out of the cpu write domain while we've dropped the lock.
836 */
837 if (!needs_clflush_after &&
838 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100839 if (i915_gem_clflush_object(obj, obj->pin_display))
840 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200841 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 }
Eric Anholt40123c12009-03-09 13:42:30 -0700843
Daniel Vetter58642882012-03-25 19:47:37 +0200844 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200846
Eric Anholt40123c12009-03-09 13:42:30 -0700847 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700848}
849
850/**
851 * Writes data to the object referenced by handle.
852 *
853 * On error, the contents of the buffer that were to be modified are undefined.
854 */
855int
856i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100857 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700858{
859 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000860 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000861 int ret;
862
863 if (args->size == 0)
864 return 0;
865
866 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200867 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000868 args->size))
869 return -EFAULT;
870
Xiong Zhang0b74b502013-07-19 13:51:24 +0800871 if (likely(!i915_prefault_disable)) {
872 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
873 args->size);
874 if (ret)
875 return -EFAULT;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = i915_mutex_lock_interruptible(dev);
879 if (ret)
880 return ret;
881
Chris Wilson05394f32010-11-08 19:18:58 +0000882 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000883 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = -ENOENT;
885 goto unlock;
886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Chris Wilson7dcd2492010-09-26 20:21:44 +0100888 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000889 if (args->offset > obj->base.size ||
890 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100891 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100892 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100893 }
894
Daniel Vetter1286ff72012-05-10 15:25:09 +0200895 /* prime objects have no backing filp to GEM pread/pwrite
896 * pages from.
897 */
898 if (!obj->base.filp) {
899 ret = -EINVAL;
900 goto out;
901 }
902
Chris Wilsondb53a302011-02-03 11:57:46 +0000903 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
904
Daniel Vetter935aaa62012-03-25 19:47:35 +0200905 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700906 /* We can only do the GTT pwrite on untiled buffers, as otherwise
907 * it would end up going through the fenced access, and we'll get
908 * different detiling behavior between reading and writing.
909 * pread/pwrite currently are reading and writing from the CPU
910 * perspective, requiring manual detiling by the client.
911 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100912 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100914 goto out;
915 }
916
Chris Wilson2c225692013-08-09 12:26:45 +0100917 if (obj->tiling_mode == I915_TILING_NONE &&
918 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
919 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 /* Note that the gtt paths might fail with non-page-backed user
922 * pointers (e.g. gtt mappings when moving data between
923 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700924 }
Eric Anholt673a3942008-07-30 12:06:12 -0700925
Chris Wilson86a1ee22012-08-11 15:41:04 +0100926 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100928
Chris Wilson35b62a82010-09-26 20:23:38 +0100929out:
Chris Wilson05394f32010-11-08 19:18:58 +0000930 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100931unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700933 return ret;
934}
935
Chris Wilsonb3612372012-08-24 09:35:08 +0100936int
Daniel Vetter33196de2012-11-14 17:14:05 +0100937i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 bool interruptible)
939{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100941 /* Non-interruptible callers can't handle -EAGAIN, hence return
942 * -EIO unconditionally for these. */
943 if (!interruptible)
944 return -EIO;
945
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100946 /* Recovery complete, but the reset failed ... */
947 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100948 return -EIO;
949
950 return -EAGAIN;
951 }
952
953 return 0;
954}
955
956/*
957 * Compare seqno against outstanding lazy request. Emit a request if they are
958 * equal.
959 */
960static int
961i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
962{
963 int ret;
964
965 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
966
967 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100968 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300969 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100970
971 return ret;
972}
973
Chris Wilson094f9a52013-09-25 17:34:55 +0100974static void fake_irq(unsigned long data)
975{
976 wake_up_process((struct task_struct *)data);
977}
978
979static bool missed_irq(struct drm_i915_private *dev_priv,
980 struct intel_ring_buffer *ring)
981{
982 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
983}
984
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100985static bool can_wait_boost(struct drm_i915_file_private *file_priv)
986{
987 if (file_priv == NULL)
988 return true;
989
990 return !atomic_xchg(&file_priv->rps_wait_boost, true);
991}
992
Chris Wilsonb3612372012-08-24 09:35:08 +0100993/**
994 * __wait_seqno - wait until execution of seqno has finished
995 * @ring: the ring expected to report seqno
996 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100997 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100998 * @interruptible: do an interruptible wait (normally yes)
999 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1000 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001001 * Note: It is of utmost importance that the passed in seqno and reset_counter
1002 * values have been read by the caller in an smp safe manner. Where read-side
1003 * locks are involved, it is sufficient to read the reset_counter before
1004 * unlocking the lock that protects the seqno. For lockless tricks, the
1005 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1006 * inserted.
1007 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001008 * Returns 0 if the seqno was found within the alloted time. Else returns the
1009 * errno with remaining time filled in timeout argument.
1010 */
1011static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001012 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001013 bool interruptible,
1014 struct timespec *timeout,
1015 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001016{
1017 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson094f9a52013-09-25 17:34:55 +01001018 struct timespec before, now;
1019 DEFINE_WAIT(wait);
1020 long timeout_jiffies;
Chris Wilsonb3612372012-08-24 09:35:08 +01001021 int ret;
1022
Paulo Zanonic67a4702013-08-19 13:18:09 -03001023 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1024
Chris Wilsonb3612372012-08-24 09:35:08 +01001025 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1026 return 0;
1027
Chris Wilson094f9a52013-09-25 17:34:55 +01001028 timeout_jiffies = timeout ? timespec_to_jiffies_timeout(timeout) : 1;
Chris Wilsonb3612372012-08-24 09:35:08 +01001029
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001030 if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
1031 gen6_rps_boost(dev_priv);
1032 if (file_priv)
1033 mod_delayed_work(dev_priv->wq,
1034 &file_priv->mm.idle_work,
1035 msecs_to_jiffies(100));
1036 }
1037
Chris Wilson094f9a52013-09-25 17:34:55 +01001038 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)) &&
1039 WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001040 return -ENODEV;
1041
Chris Wilson094f9a52013-09-25 17:34:55 +01001042 /* Record current time in case interrupted by signal, or wedged */
1043 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001044 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001045 for (;;) {
1046 struct timer_list timer;
1047 unsigned long expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001048
Chris Wilson094f9a52013-09-25 17:34:55 +01001049 prepare_to_wait(&ring->irq_queue, &wait,
1050 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001051
Daniel Vetterf69061b2012-12-06 09:01:42 +01001052 /* We need to check whether any gpu reset happened in between
1053 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001054 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1055 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1056 * is truely gone. */
1057 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1058 if (ret == 0)
1059 ret = -EAGAIN;
1060 break;
1061 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001062
Chris Wilson094f9a52013-09-25 17:34:55 +01001063 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1064 ret = 0;
1065 break;
1066 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001067
Chris Wilson094f9a52013-09-25 17:34:55 +01001068 if (interruptible && signal_pending(current)) {
1069 ret = -ERESTARTSYS;
1070 break;
1071 }
1072
1073 if (timeout_jiffies <= 0) {
1074 ret = -ETIME;
1075 break;
1076 }
1077
1078 timer.function = NULL;
1079 if (timeout || missed_irq(dev_priv, ring)) {
1080 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1081 expire = jiffies + (missed_irq(dev_priv, ring) ? 1: timeout_jiffies);
1082 mod_timer(&timer, expire);
1083 }
1084
Chris Wilson5035c272013-10-04 09:58:46 +01001085 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001086
1087 if (timeout)
1088 timeout_jiffies = expire - jiffies;
1089
1090 if (timer.function) {
1091 del_singleshot_timer_sync(&timer);
1092 destroy_timer_on_stack(&timer);
1093 }
1094 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001095 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001096 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001097
1098 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001099
1100 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001101
1102 if (timeout) {
1103 struct timespec sleep_time = timespec_sub(now, before);
1104 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001105 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1106 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001107 }
1108
Chris Wilson094f9a52013-09-25 17:34:55 +01001109 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001110}
1111
1112/**
1113 * Waits for a sequence number to be signaled, and cleans up the
1114 * request and object lists appropriately for that event.
1115 */
1116int
1117i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1118{
1119 struct drm_device *dev = ring->dev;
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 bool interruptible = dev_priv->mm.interruptible;
1122 int ret;
1123
1124 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1125 BUG_ON(seqno == 0);
1126
Daniel Vetter33196de2012-11-14 17:14:05 +01001127 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 if (ret)
1129 return ret;
1130
1131 ret = i915_gem_check_olr(ring, seqno);
1132 if (ret)
1133 return ret;
1134
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 return __wait_seqno(ring, seqno,
1136 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001137 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001138}
1139
Chris Wilsond26e3af2013-06-29 22:05:26 +01001140static int
1141i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1142 struct intel_ring_buffer *ring)
1143{
1144 i915_gem_retire_requests_ring(ring);
1145
1146 /* Manually manage the write flush as we may have not yet
1147 * retired the buffer.
1148 *
1149 * Note that the last_write_seqno is always the earlier of
1150 * the two (read/write) seqno, so if we haved successfully waited,
1151 * we know we have passed the last write.
1152 */
1153 obj->last_write_seqno = 0;
1154 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1155
1156 return 0;
1157}
1158
Chris Wilsonb3612372012-08-24 09:35:08 +01001159/**
1160 * Ensures that all rendering to the object has completed and the object is
1161 * safe to unbind from the GTT or access from the CPU.
1162 */
1163static __must_check int
1164i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1165 bool readonly)
1166{
1167 struct intel_ring_buffer *ring = obj->ring;
1168 u32 seqno;
1169 int ret;
1170
1171 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1172 if (seqno == 0)
1173 return 0;
1174
1175 ret = i915_wait_seqno(ring, seqno);
1176 if (ret)
1177 return ret;
1178
Chris Wilsond26e3af2013-06-29 22:05:26 +01001179 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001180}
1181
Chris Wilson3236f572012-08-24 09:35:09 +01001182/* A nonblocking variant of the above wait. This is a highly dangerous routine
1183 * as the object state may change during this call.
1184 */
1185static __must_check int
1186i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001187 struct drm_file *file,
Chris Wilson3236f572012-08-24 09:35:09 +01001188 bool readonly)
1189{
1190 struct drm_device *dev = obj->base.dev;
1191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001193 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001194 u32 seqno;
1195 int ret;
1196
1197 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1198 BUG_ON(!dev_priv->mm.interruptible);
1199
1200 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1201 if (seqno == 0)
1202 return 0;
1203
Daniel Vetter33196de2012-11-14 17:14:05 +01001204 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001205 if (ret)
1206 return ret;
1207
1208 ret = i915_gem_check_olr(ring, seqno);
1209 if (ret)
1210 return ret;
1211
Daniel Vetterf69061b2012-12-06 09:01:42 +01001212 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001213 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001214 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001215 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001216 if (ret)
1217 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001218
Chris Wilsond26e3af2013-06-29 22:05:26 +01001219 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001220}
1221
Eric Anholt673a3942008-07-30 12:06:12 -07001222/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001223 * Called when user space prepares to use an object with the CPU, either
1224 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001225 */
1226int
1227i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001228 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001229{
1230 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001231 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 uint32_t read_domains = args->read_domains;
1233 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001234 int ret;
1235
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001237 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001238 return -EINVAL;
1239
Chris Wilson21d509e2009-06-06 09:46:02 +01001240 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001241 return -EINVAL;
1242
1243 /* Having something in the write domain implies it's in the read
1244 * domain, and only that read domain. Enforce that in the request.
1245 */
1246 if (write_domain != 0 && read_domains != write_domain)
1247 return -EINVAL;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001257 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001258
Chris Wilson3236f572012-08-24 09:35:09 +01001259 /* Try to flush the object off the GPU without holding the lock.
1260 * We will repeat the flush holding the lock in the normal manner
1261 * to catch cases where we are gazumped.
1262 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001263 ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001264 if (ret)
1265 goto unref;
1266
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001267 if (read_domains & I915_GEM_DOMAIN_GTT) {
1268 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001269
1270 /* Silently promote "you're not bound, there was nothing to do"
1271 * to success, since the client was just asking us to
1272 * make sure everything was done.
1273 */
1274 if (ret == -EINVAL)
1275 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001276 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001277 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001278 }
1279
Chris Wilson3236f572012-08-24 09:35:09 +01001280unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001281 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001282unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001283 mutex_unlock(&dev->struct_mutex);
1284 return ret;
1285}
1286
1287/**
1288 * Called when user space has done writes to this buffer
1289 */
1290int
1291i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001292 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001293{
1294 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001295 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001296 int ret = 0;
1297
Chris Wilson76c1dec2010-09-25 11:22:51 +01001298 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001299 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001300 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301
Chris Wilson05394f32010-11-08 19:18:58 +00001302 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001303 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001304 ret = -ENOENT;
1305 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001306 }
1307
Eric Anholt673a3942008-07-30 12:06:12 -07001308 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001309 if (obj->pin_display)
1310 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001311
Chris Wilson05394f32010-11-08 19:18:58 +00001312 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001313unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001314 mutex_unlock(&dev->struct_mutex);
1315 return ret;
1316}
1317
1318/**
1319 * Maps the contents of an object, returning the address it is mapped
1320 * into.
1321 *
1322 * While the mapping holds a reference on the contents of the object, it doesn't
1323 * imply a ref on the object itself.
1324 */
1325int
1326i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001327 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001328{
1329 struct drm_i915_gem_mmap *args = data;
1330 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001331 unsigned long addr;
1332
Chris Wilson05394f32010-11-08 19:18:58 +00001333 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001334 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001335 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001336
Daniel Vetter1286ff72012-05-10 15:25:09 +02001337 /* prime objects have no backing filp to GEM mmap
1338 * pages from.
1339 */
1340 if (!obj->filp) {
1341 drm_gem_object_unreference_unlocked(obj);
1342 return -EINVAL;
1343 }
1344
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001345 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001346 PROT_READ | PROT_WRITE, MAP_SHARED,
1347 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001348 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001349 if (IS_ERR((void *)addr))
1350 return addr;
1351
1352 args->addr_ptr = (uint64_t) addr;
1353
1354 return 0;
1355}
1356
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357/**
1358 * i915_gem_fault - fault a page into the GTT
1359 * vma: VMA in question
1360 * vmf: fault info
1361 *
1362 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1363 * from userspace. The fault handler takes care of binding the object to
1364 * the GTT (if needed), allocating and programming a fence register (again,
1365 * only if needed based on whether the old reg is still valid or the object
1366 * is tiled) and inserting a new PTE into the faulting process.
1367 *
1368 * Note that the faulting process may involve evicting existing objects
1369 * from the GTT and/or fence registers to make room. So performance may
1370 * suffer if the GTT working set is large or there are few fence registers
1371 * left.
1372 */
1373int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1374{
Chris Wilson05394f32010-11-08 19:18:58 +00001375 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1376 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001377 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001378 pgoff_t page_offset;
1379 unsigned long pfn;
1380 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001381 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382
1383 /* We don't use vmf->pgoff since that has the fake offset */
1384 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1385 PAGE_SHIFT;
1386
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001387 ret = i915_mutex_lock_interruptible(dev);
1388 if (ret)
1389 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001390
Chris Wilsondb53a302011-02-03 11:57:46 +00001391 trace_i915_gem_object_fault(obj, page_offset, true, write);
1392
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001393 /* Access to snoopable pages through the GTT is incoherent. */
1394 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1395 ret = -EINVAL;
1396 goto unlock;
1397 }
1398
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001399 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001400 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001401 if (ret)
1402 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403
Chris Wilsonc9839302012-11-20 10:45:17 +00001404 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1405 if (ret)
1406 goto unpin;
1407
1408 ret = i915_gem_object_get_fence(obj);
1409 if (ret)
1410 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001411
Chris Wilson6299f992010-11-24 12:23:44 +00001412 obj->fault_mappable = true;
1413
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001414 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1415 pfn >>= PAGE_SHIFT;
1416 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417
1418 /* Finally, remap it using the new GTT offset */
1419 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001420unpin:
1421 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001422unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001423 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001424out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001425 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001426 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001427 /* If this -EIO is due to a gpu hang, give the reset code a
1428 * chance to clean up the mess. Otherwise return the proper
1429 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001430 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001431 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001432 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001433 /*
1434 * EAGAIN means the gpu is hung and we'll wait for the error
1435 * handler to reset everything when re-faulting in
1436 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001437 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001438 case 0:
1439 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001440 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001441 case -EBUSY:
1442 /*
1443 * EBUSY is ok: this just means that another thread
1444 * already did the job.
1445 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001446 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001447 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001448 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001449 case -ENOSPC:
1450 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001451 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001452 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001453 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001454 }
1455}
1456
1457/**
Chris Wilson901782b2009-07-10 08:18:50 +01001458 * i915_gem_release_mmap - remove physical page mappings
1459 * @obj: obj in question
1460 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001461 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001462 * relinquish ownership of the pages back to the system.
1463 *
1464 * It is vital that we remove the page mapping if we have mapped a tiled
1465 * object through the GTT and then lose the fence register due to
1466 * resource pressure. Similarly if the object has been moved out of the
1467 * aperture, than pages mapped into userspace must be revoked. Removing the
1468 * mapping will then trigger a page fault on the next user access, allowing
1469 * fixup by i915_gem_fault().
1470 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001471void
Chris Wilson05394f32010-11-08 19:18:58 +00001472i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001473{
Chris Wilson6299f992010-11-24 12:23:44 +00001474 if (!obj->fault_mappable)
1475 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001476
David Herrmann51335df2013-07-24 21:10:03 +02001477 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001478 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001479}
1480
Imre Deak0fa87792013-01-07 21:47:35 +02001481uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001482i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001483{
Chris Wilsone28f8712011-07-18 13:11:49 -07001484 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001485
1486 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001487 tiling_mode == I915_TILING_NONE)
1488 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001489
1490 /* Previous chips need a power-of-two fence region when tiling */
1491 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001492 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001493 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001494 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001495
Chris Wilsone28f8712011-07-18 13:11:49 -07001496 while (gtt_size < size)
1497 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001498
Chris Wilsone28f8712011-07-18 13:11:49 -07001499 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001500}
1501
Jesse Barnesde151cf2008-11-12 10:03:55 -08001502/**
1503 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1504 * @obj: object to check
1505 *
1506 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001507 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001508 */
Imre Deakd8651102013-01-07 21:47:33 +02001509uint32_t
1510i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1511 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001512{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001513 /*
1514 * Minimum alignment is 4k (GTT page size), but might be greater
1515 * if a fence register is needed for the object.
1516 */
Imre Deakd8651102013-01-07 21:47:33 +02001517 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001518 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001519 return 4096;
1520
1521 /*
1522 * Previous chips need to be aligned to the size of the smallest
1523 * fence register that can contain the object.
1524 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001525 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001526}
1527
Chris Wilsond8cb5082012-08-11 15:41:03 +01001528static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1529{
1530 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1531 int ret;
1532
David Herrmann0de23972013-07-24 21:07:52 +02001533 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001534 return 0;
1535
Daniel Vetterda494d72012-12-20 15:11:16 +01001536 dev_priv->mm.shrinker_no_lock_stealing = true;
1537
Chris Wilsond8cb5082012-08-11 15:41:03 +01001538 ret = drm_gem_create_mmap_offset(&obj->base);
1539 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001540 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001541
1542 /* Badly fragmented mmap space? The only way we can recover
1543 * space is by destroying unwanted objects. We can't randomly release
1544 * mmap_offsets as userspace expects them to be persistent for the
1545 * lifetime of the objects. The closest we can is to release the
1546 * offsets on purgeable objects by truncating it and marking it purged,
1547 * which prevents userspace from ever using that object again.
1548 */
1549 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1550 ret = drm_gem_create_mmap_offset(&obj->base);
1551 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001552 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001553
1554 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001555 ret = drm_gem_create_mmap_offset(&obj->base);
1556out:
1557 dev_priv->mm.shrinker_no_lock_stealing = false;
1558
1559 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001560}
1561
1562static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1563{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001564 drm_gem_free_mmap_offset(&obj->base);
1565}
1566
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567int
Dave Airlieff72145b2011-02-07 12:16:14 +10001568i915_gem_mmap_gtt(struct drm_file *file,
1569 struct drm_device *dev,
1570 uint32_t handle,
1571 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001572{
Chris Wilsonda761a62010-10-27 17:37:08 +01001573 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001574 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001575 int ret;
1576
Chris Wilson76c1dec2010-09-25 11:22:51 +01001577 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001578 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001579 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001580
Dave Airlieff72145b2011-02-07 12:16:14 +10001581 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001582 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001583 ret = -ENOENT;
1584 goto unlock;
1585 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001586
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001587 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001588 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001589 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001590 }
1591
Chris Wilson05394f32010-11-08 19:18:58 +00001592 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001593 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594 ret = -EINVAL;
1595 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001596 }
1597
Chris Wilsond8cb5082012-08-11 15:41:03 +01001598 ret = i915_gem_object_create_mmap_offset(obj);
1599 if (ret)
1600 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001601
David Herrmann0de23972013-07-24 21:07:52 +02001602 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001603
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001604out:
Chris Wilson05394f32010-11-08 19:18:58 +00001605 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001606unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001607 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001608 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001609}
1610
Dave Airlieff72145b2011-02-07 12:16:14 +10001611/**
1612 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1613 * @dev: DRM device
1614 * @data: GTT mapping ioctl data
1615 * @file: GEM object info
1616 *
1617 * Simply returns the fake offset to userspace so it can mmap it.
1618 * The mmap call will end up in drm_gem_mmap(), which will set things
1619 * up so we can get faults in the handler above.
1620 *
1621 * The fault handler will take care of binding the object into the GTT
1622 * (since it may have been evicted to make room for something), allocating
1623 * a fence register, and mapping the appropriate aperture address into
1624 * userspace.
1625 */
1626int
1627i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1628 struct drm_file *file)
1629{
1630 struct drm_i915_gem_mmap_gtt *args = data;
1631
Dave Airlieff72145b2011-02-07 12:16:14 +10001632 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1633}
1634
Daniel Vetter225067e2012-08-20 10:23:20 +02001635/* Immediately discard the backing storage */
1636static void
1637i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001638{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001639 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001640
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001641 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001642
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001643 if (obj->base.filp == NULL)
1644 return;
1645
Daniel Vetter225067e2012-08-20 10:23:20 +02001646 /* Our goal here is to return as much of the memory as
1647 * is possible back to the system as we are called from OOM.
1648 * To do this we must instruct the shmfs to drop all of its
1649 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001650 */
Al Viro496ad9a2013-01-23 17:07:38 -05001651 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001652 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001653
Daniel Vetter225067e2012-08-20 10:23:20 +02001654 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001655}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001656
Daniel Vetter225067e2012-08-20 10:23:20 +02001657static inline int
1658i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1659{
1660 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001661}
1662
Chris Wilson5cdf5882010-09-27 15:51:07 +01001663static void
Chris Wilson05394f32010-11-08 19:18:58 +00001664i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001665{
Imre Deak90797e62013-02-18 19:28:03 +02001666 struct sg_page_iter sg_iter;
1667 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001668
Chris Wilson05394f32010-11-08 19:18:58 +00001669 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001670
Chris Wilson6c085a72012-08-20 11:40:46 +02001671 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1672 if (ret) {
1673 /* In the event of a disaster, abandon all caches and
1674 * hope for the best.
1675 */
1676 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001677 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001678 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1679 }
1680
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001681 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001682 i915_gem_object_save_bit_17_swizzle(obj);
1683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 if (obj->madv == I915_MADV_DONTNEED)
1685 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001686
Imre Deak90797e62013-02-18 19:28:03 +02001687 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001688 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001689
Chris Wilson05394f32010-11-08 19:18:58 +00001690 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001691 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001692
Chris Wilson05394f32010-11-08 19:18:58 +00001693 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001694 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001695
Chris Wilson9da3da62012-06-01 15:20:22 +01001696 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001697 }
Chris Wilson05394f32010-11-08 19:18:58 +00001698 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001699
Chris Wilson9da3da62012-06-01 15:20:22 +01001700 sg_free_table(obj->pages);
1701 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001702}
1703
Chris Wilsondd624af2013-01-15 12:39:35 +00001704int
Chris Wilson37e680a2012-06-07 15:38:42 +01001705i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1706{
1707 const struct drm_i915_gem_object_ops *ops = obj->ops;
1708
Chris Wilson2f745ad2012-09-04 21:02:58 +01001709 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001710 return 0;
1711
Chris Wilsona5570172012-09-04 21:02:54 +01001712 if (obj->pages_pin_count)
1713 return -EBUSY;
1714
Ben Widawsky98438772013-07-31 17:00:12 -07001715 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001716
Chris Wilsona2165e32012-12-03 11:49:00 +00001717 /* ->put_pages might need to allocate memory for the bit17 swizzle
1718 * array, hence protect them from being reaped by removing them from gtt
1719 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001720 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001721
Chris Wilson37e680a2012-06-07 15:38:42 +01001722 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001723 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001724
Chris Wilson6c085a72012-08-20 11:40:46 +02001725 if (i915_gem_object_is_purgeable(obj))
1726 i915_gem_object_truncate(obj);
1727
1728 return 0;
1729}
1730
Chris Wilsond9973b42013-10-04 10:33:00 +01001731static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001732__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1733 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001734{
Chris Wilson57094f82013-09-04 10:45:50 +01001735 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001736 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001737 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001738
1739 list_for_each_entry_safe(obj, next,
1740 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001741 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001742 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001743 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001744 count += obj->base.size >> PAGE_SHIFT;
1745 if (count >= target)
1746 return count;
1747 }
1748 }
1749
Chris Wilson57094f82013-09-04 10:45:50 +01001750 /*
1751 * As we may completely rewrite the bound list whilst unbinding
1752 * (due to retiring requests) we have to strictly process only
1753 * one element of the list at the time, and recheck the list
1754 * on every iteration.
1755 */
1756 INIT_LIST_HEAD(&still_bound_list);
1757 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001758 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001759
Chris Wilson57094f82013-09-04 10:45:50 +01001760 obj = list_first_entry(&dev_priv->mm.bound_list,
1761 typeof(*obj), global_list);
1762 list_move_tail(&obj->global_list, &still_bound_list);
1763
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001764 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1765 continue;
1766
Chris Wilson57094f82013-09-04 10:45:50 +01001767 /*
1768 * Hold a reference whilst we unbind this object, as we may
1769 * end up waiting for and retiring requests. This might
1770 * release the final reference (held by the active list)
1771 * and result in the object being freed from under us.
1772 * in this object being freed.
1773 *
1774 * Note 1: Shrinking the bound list is special since only active
1775 * (and hence bound objects) can contain such limbo objects, so
1776 * we don't need special tricks for shrinking the unbound list.
1777 * The only other place where we have to be careful with active
1778 * objects suddenly disappearing due to retiring requests is the
1779 * eviction code.
1780 *
1781 * Note 2: Even though the bound list doesn't hold a reference
1782 * to the object we can safely grab one here: The final object
1783 * unreferencing and the bound_list are both protected by the
1784 * dev->struct_mutex and so we won't ever be able to observe an
1785 * object on the bound_list with a reference count equals 0.
1786 */
1787 drm_gem_object_reference(&obj->base);
1788
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001789 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1790 if (i915_vma_unbind(vma))
1791 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001792
Chris Wilson57094f82013-09-04 10:45:50 +01001793 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001795
1796 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001797 }
Chris Wilson57094f82013-09-04 10:45:50 +01001798 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001799
1800 return count;
1801}
1802
Chris Wilsond9973b42013-10-04 10:33:00 +01001803static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001804i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1805{
1806 return __i915_gem_shrink(dev_priv, target, true);
1807}
1808
Chris Wilsond9973b42013-10-04 10:33:00 +01001809static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001810i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1811{
1812 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001813 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001814
1815 i915_gem_evict_everything(dev_priv->dev);
1816
Ben Widawsky35c20a62013-05-31 11:28:48 -07001817 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001818 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001819 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001820 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001821 }
1822 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001823}
1824
Chris Wilson37e680a2012-06-07 15:38:42 +01001825static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001826i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001827{
Chris Wilson6c085a72012-08-20 11:40:46 +02001828 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001829 int page_count, i;
1830 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001831 struct sg_table *st;
1832 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001833 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001834 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001835 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001836 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001837
Chris Wilson6c085a72012-08-20 11:40:46 +02001838 /* Assert that the object is not currently in any GPU domain. As it
1839 * wasn't in the GTT, there shouldn't be any way it could have been in
1840 * a GPU cache
1841 */
1842 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1843 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1844
Chris Wilson9da3da62012-06-01 15:20:22 +01001845 st = kmalloc(sizeof(*st), GFP_KERNEL);
1846 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001847 return -ENOMEM;
1848
Chris Wilson9da3da62012-06-01 15:20:22 +01001849 page_count = obj->base.size / PAGE_SIZE;
1850 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001851 kfree(st);
1852 return -ENOMEM;
1853 }
1854
1855 /* Get the list of pages out of our struct file. They'll be pinned
1856 * at this point until we release them.
1857 *
1858 * Fail silently without starting the shrinker
1859 */
Al Viro496ad9a2013-01-23 17:07:38 -05001860 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001861 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001862 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001863 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001864 sg = st->sgl;
1865 st->nents = 0;
1866 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001867 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1868 if (IS_ERR(page)) {
1869 i915_gem_purge(dev_priv, page_count);
1870 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1871 }
1872 if (IS_ERR(page)) {
1873 /* We've tried hard to allocate the memory by reaping
1874 * our own buffer, now let the real VM do its job and
1875 * go down in flames if truly OOM.
1876 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001877 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001878 gfp |= __GFP_IO | __GFP_WAIT;
1879
1880 i915_gem_shrink_all(dev_priv);
1881 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1882 if (IS_ERR(page))
1883 goto err_pages;
1884
Linus Torvaldscaf49192012-12-10 10:51:16 -08001885 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001886 gfp &= ~(__GFP_IO | __GFP_WAIT);
1887 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001888#ifdef CONFIG_SWIOTLB
1889 if (swiotlb_nr_tbl()) {
1890 st->nents++;
1891 sg_set_page(sg, page, PAGE_SIZE, 0);
1892 sg = sg_next(sg);
1893 continue;
1894 }
1895#endif
Imre Deak90797e62013-02-18 19:28:03 +02001896 if (!i || page_to_pfn(page) != last_pfn + 1) {
1897 if (i)
1898 sg = sg_next(sg);
1899 st->nents++;
1900 sg_set_page(sg, page, PAGE_SIZE, 0);
1901 } else {
1902 sg->length += PAGE_SIZE;
1903 }
1904 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001905 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001906#ifdef CONFIG_SWIOTLB
1907 if (!swiotlb_nr_tbl())
1908#endif
1909 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001910 obj->pages = st;
1911
Eric Anholt673a3942008-07-30 12:06:12 -07001912 if (i915_gem_object_needs_bit17_swizzle(obj))
1913 i915_gem_object_do_bit_17_swizzle(obj);
1914
1915 return 0;
1916
1917err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001918 sg_mark_end(sg);
1919 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001920 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001921 sg_free_table(st);
1922 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001923 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001924}
1925
Chris Wilson37e680a2012-06-07 15:38:42 +01001926/* Ensure that the associated pages are gathered from the backing storage
1927 * and pinned into our object. i915_gem_object_get_pages() may be called
1928 * multiple times before they are released by a single call to
1929 * i915_gem_object_put_pages() - once the pages are no longer referenced
1930 * either as a result of memory pressure (reaping pages under the shrinker)
1931 * or as the object is itself released.
1932 */
1933int
1934i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1935{
1936 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1937 const struct drm_i915_gem_object_ops *ops = obj->ops;
1938 int ret;
1939
Chris Wilson2f745ad2012-09-04 21:02:58 +01001940 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001941 return 0;
1942
Chris Wilson43e28f02013-01-08 10:53:09 +00001943 if (obj->madv != I915_MADV_WILLNEED) {
1944 DRM_ERROR("Attempting to obtain a purgeable object\n");
1945 return -EINVAL;
1946 }
1947
Chris Wilsona5570172012-09-04 21:02:54 +01001948 BUG_ON(obj->pages_pin_count);
1949
Chris Wilson37e680a2012-06-07 15:38:42 +01001950 ret = ops->get_pages(obj);
1951 if (ret)
1952 return ret;
1953
Ben Widawsky35c20a62013-05-31 11:28:48 -07001954 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001955 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001956}
1957
Ben Widawskye2d05a82013-09-24 09:57:58 -07001958static void
Chris Wilson05394f32010-11-08 19:18:58 +00001959i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001960 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001961{
Chris Wilson05394f32010-11-08 19:18:58 +00001962 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001963 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001964 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001965
Zou Nan hai852835f2010-05-21 09:08:56 +08001966 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001967 if (obj->ring != ring && obj->last_write_seqno) {
1968 /* Keep the seqno relative to the current ring */
1969 obj->last_write_seqno = seqno;
1970 }
Chris Wilson05394f32010-11-08 19:18:58 +00001971 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001972
1973 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001974 if (!obj->active) {
1975 drm_gem_object_reference(&obj->base);
1976 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001977 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001978
Chris Wilson05394f32010-11-08 19:18:58 +00001979 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001980
Chris Wilson0201f1e2012-07-20 12:41:01 +01001981 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001982
Chris Wilsoncaea7472010-11-12 13:53:37 +00001983 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001984 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001985
Chris Wilson7dd49062012-03-21 10:48:18 +00001986 /* Bump MRU to take account of the delayed flush */
1987 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1988 struct drm_i915_fence_reg *reg;
1989
1990 reg = &dev_priv->fence_regs[obj->fence_reg];
1991 list_move_tail(&reg->lru_list,
1992 &dev_priv->mm.fence_list);
1993 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001994 }
1995}
1996
Ben Widawskye2d05a82013-09-24 09:57:58 -07001997void i915_vma_move_to_active(struct i915_vma *vma,
1998 struct intel_ring_buffer *ring)
1999{
2000 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2001 return i915_gem_object_move_to_active(vma->obj, ring);
2002}
2003
Chris Wilsoncaea7472010-11-12 13:53:37 +00002004static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002005i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2006{
Ben Widawskyca191b12013-07-31 17:00:14 -07002007 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2008 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2009 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002010
Chris Wilson65ce3022012-07-20 12:41:02 +01002011 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002012 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002013
Ben Widawskyca191b12013-07-31 17:00:14 -07002014 list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002015
Chris Wilson65ce3022012-07-20 12:41:02 +01002016 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002017 obj->ring = NULL;
2018
Chris Wilson65ce3022012-07-20 12:41:02 +01002019 obj->last_read_seqno = 0;
2020 obj->last_write_seqno = 0;
2021 obj->base.write_domain = 0;
2022
2023 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002024 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002025
2026 obj->active = 0;
2027 drm_gem_object_unreference(&obj->base);
2028
2029 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002030}
Eric Anholt673a3942008-07-30 12:06:12 -07002031
Chris Wilson9d7730912012-11-27 16:22:52 +00002032static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002033i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002034{
Chris Wilson9d7730912012-11-27 16:22:52 +00002035 struct drm_i915_private *dev_priv = dev->dev_private;
2036 struct intel_ring_buffer *ring;
2037 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002038
Chris Wilson107f27a52012-12-10 13:56:17 +02002039 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002040 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002041 ret = intel_ring_idle(ring);
2042 if (ret)
2043 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002044 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002045 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002046
2047 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002048 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002049 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002050
Chris Wilson9d7730912012-11-27 16:22:52 +00002051 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2052 ring->sync_seqno[j] = 0;
2053 }
2054
2055 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002056}
2057
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002058int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2059{
2060 struct drm_i915_private *dev_priv = dev->dev_private;
2061 int ret;
2062
2063 if (seqno == 0)
2064 return -EINVAL;
2065
2066 /* HWS page needs to be set less than what we
2067 * will inject to ring
2068 */
2069 ret = i915_gem_init_seqno(dev, seqno - 1);
2070 if (ret)
2071 return ret;
2072
2073 /* Carefully set the last_seqno value so that wrap
2074 * detection still works
2075 */
2076 dev_priv->next_seqno = seqno;
2077 dev_priv->last_seqno = seqno - 1;
2078 if (dev_priv->last_seqno == 0)
2079 dev_priv->last_seqno--;
2080
2081 return 0;
2082}
2083
Chris Wilson9d7730912012-11-27 16:22:52 +00002084int
2085i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002086{
Chris Wilson9d7730912012-11-27 16:22:52 +00002087 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002088
Chris Wilson9d7730912012-11-27 16:22:52 +00002089 /* reserve 0 for non-seqno */
2090 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002091 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002092 if (ret)
2093 return ret;
2094
2095 dev_priv->next_seqno = 1;
2096 }
2097
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002098 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002099 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002100}
2101
Mika Kuoppala0025c072013-06-12 12:35:30 +03002102int __i915_add_request(struct intel_ring_buffer *ring,
2103 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002104 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002105 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002106{
Chris Wilsondb53a302011-02-03 11:57:46 +00002107 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002108 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002109 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002110 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002111 int ret;
2112
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002113 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002114 /*
2115 * Emit any outstanding flushes - execbuf can fail to emit the flush
2116 * after having emitted the batchbuffer command. Hence we need to fix
2117 * things up similar to emitting the lazy request. The difference here
2118 * is that the flush _must_ happen before the next request, no matter
2119 * what.
2120 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002121 ret = intel_ring_flush_all_caches(ring);
2122 if (ret)
2123 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002124
Chris Wilson3c0e2342013-09-04 10:45:52 +01002125 request = ring->preallocated_lazy_request;
2126 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002127 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002128
Chris Wilsona71d8d92012-02-15 11:25:36 +00002129 /* Record the position of the start of the request so that
2130 * should we detect the updated seqno part-way through the
2131 * GPU processing the request, we never over-estimate the
2132 * position of the head.
2133 */
2134 request_ring_position = intel_ring_get_tail(ring);
2135
Chris Wilson9d7730912012-11-27 16:22:52 +00002136 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002137 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002138 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002139
Chris Wilson9d7730912012-11-27 16:22:52 +00002140 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002141 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002142 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002143 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002144
2145 /* Whilst this request exists, batch_obj will be on the
2146 * active_list, and so will hold the active reference. Only when this
2147 * request is retired will the the batch_obj be moved onto the
2148 * inactive_list and lose its active reference. Hence we do not need
2149 * to explicitly hold another reference here.
2150 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002151 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002152
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002153 /* Hold a reference to the current context so that we can inspect
2154 * it later in case a hangcheck error event fires.
2155 */
2156 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002157 if (request->ctx)
2158 i915_gem_context_reference(request->ctx);
2159
Eric Anholt673a3942008-07-30 12:06:12 -07002160 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002161 was_empty = list_empty(&ring->request_list);
2162 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002163 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002164
Chris Wilsondb53a302011-02-03 11:57:46 +00002165 if (file) {
2166 struct drm_i915_file_private *file_priv = file->driver_priv;
2167
Chris Wilson1c255952010-09-26 11:03:27 +01002168 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002169 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002170 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002171 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002172 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002173 }
Eric Anholt673a3942008-07-30 12:06:12 -07002174
Chris Wilson9d7730912012-11-27 16:22:52 +00002175 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002176 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002177 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002178
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002179 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002180 i915_queue_hangcheck(ring->dev);
2181
Chris Wilsonf047e392012-07-21 12:31:41 +01002182 if (was_empty) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002183 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002184 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002185 &dev_priv->mm.retire_work,
2186 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002187 intel_mark_busy(dev_priv->dev);
2188 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002189 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002190
Chris Wilsonacb868d2012-09-26 13:47:30 +01002191 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002192 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002193 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002194}
2195
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002196static inline void
2197i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002198{
Chris Wilson1c255952010-09-26 11:03:27 +01002199 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Chris Wilson1c255952010-09-26 11:03:27 +01002201 if (!file_priv)
2202 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002203
Chris Wilson1c255952010-09-26 11:03:27 +01002204 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002205 list_del(&request->client_list);
2206 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002207 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002208}
2209
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002210static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2211 struct i915_address_space *vm)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002212{
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002213 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2214 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002215 return true;
2216
2217 return false;
2218}
2219
2220static bool i915_head_inside_request(const u32 acthd_unmasked,
2221 const u32 request_start,
2222 const u32 request_end)
2223{
2224 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2225
2226 if (request_start < request_end) {
2227 if (acthd >= request_start && acthd < request_end)
2228 return true;
2229 } else if (request_start > request_end) {
2230 if (acthd >= request_start || acthd < request_end)
2231 return true;
2232 }
2233
2234 return false;
2235}
2236
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002237static struct i915_address_space *
2238request_to_vm(struct drm_i915_gem_request *request)
2239{
2240 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2241 struct i915_address_space *vm;
2242
2243 vm = &dev_priv->gtt.base;
2244
2245 return vm;
2246}
2247
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002248static bool i915_request_guilty(struct drm_i915_gem_request *request,
2249 const u32 acthd, bool *inside)
2250{
2251 /* There is a possibility that unmasked head address
2252 * pointing inside the ring, matches the batch_obj address range.
2253 * However this is extremely unlikely.
2254 */
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002255 if (request->batch_obj) {
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002256 if (i915_head_inside_object(acthd, request->batch_obj,
2257 request_to_vm(request))) {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002258 *inside = true;
2259 return true;
2260 }
2261 }
2262
2263 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2264 *inside = false;
2265 return true;
2266 }
2267
2268 return false;
2269}
2270
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002271static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
2272{
2273 const unsigned long elapsed = get_seconds() - hs->guilty_ts;
2274
2275 if (hs->banned)
2276 return true;
2277
2278 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2279 DRM_ERROR("context hanging too fast, declaring banned!\n");
2280 return true;
2281 }
2282
2283 return false;
2284}
2285
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002286static void i915_set_reset_status(struct intel_ring_buffer *ring,
2287 struct drm_i915_gem_request *request,
2288 u32 acthd)
2289{
2290 struct i915_ctx_hang_stats *hs = NULL;
2291 bool inside, guilty;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002292 unsigned long offset = 0;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002293
2294 /* Innocent until proven guilty */
2295 guilty = false;
2296
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002297 if (request->batch_obj)
2298 offset = i915_gem_obj_offset(request->batch_obj,
2299 request_to_vm(request));
2300
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002301 if (ring->hangcheck.action != HANGCHECK_WAIT &&
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002302 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002303 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002304 ring->name,
2305 inside ? "inside" : "flushing",
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002306 offset,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002307 request->ctx ? request->ctx->id : 0,
2308 acthd);
2309
2310 guilty = true;
2311 }
2312
2313 /* If contexts are disabled or this is the default context, use
2314 * file_priv->reset_state
2315 */
2316 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2317 hs = &request->ctx->hang_stats;
2318 else if (request->file_priv)
2319 hs = &request->file_priv->hang_stats;
2320
2321 if (hs) {
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002322 if (guilty) {
2323 hs->banned = i915_context_is_banned(hs);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002324 hs->batch_active++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002325 hs->guilty_ts = get_seconds();
2326 } else {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002327 hs->batch_pending++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002328 }
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002329 }
2330}
2331
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002332static void i915_gem_free_request(struct drm_i915_gem_request *request)
2333{
2334 list_del(&request->list);
2335 i915_gem_request_remove_from_client(request);
2336
2337 if (request->ctx)
2338 i915_gem_context_unreference(request->ctx);
2339
2340 kfree(request);
2341}
2342
Chris Wilsondfaae392010-09-22 10:31:52 +01002343static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2344 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002345{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002346 u32 completed_seqno;
2347 u32 acthd;
2348
2349 acthd = intel_ring_get_active_head(ring);
2350 completed_seqno = ring->get_seqno(ring, false);
2351
Chris Wilsondfaae392010-09-22 10:31:52 +01002352 while (!list_empty(&ring->request_list)) {
2353 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002354
Chris Wilsondfaae392010-09-22 10:31:52 +01002355 request = list_first_entry(&ring->request_list,
2356 struct drm_i915_gem_request,
2357 list);
2358
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002359 if (request->seqno > completed_seqno)
2360 i915_set_reset_status(ring, request, acthd);
2361
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002362 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002363 }
2364
2365 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002366 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002367
Chris Wilson05394f32010-11-08 19:18:58 +00002368 obj = list_first_entry(&ring->active_list,
2369 struct drm_i915_gem_object,
2370 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002371
Chris Wilson05394f32010-11-08 19:18:58 +00002372 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002373 }
Eric Anholt673a3942008-07-30 12:06:12 -07002374}
2375
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002376void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002377{
2378 struct drm_i915_private *dev_priv = dev->dev_private;
2379 int i;
2380
Daniel Vetter4b9de732011-10-09 21:52:02 +02002381 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002382 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002383
Daniel Vetter94a335d2013-07-17 14:51:28 +02002384 /*
2385 * Commit delayed tiling changes if we have an object still
2386 * attached to the fence, otherwise just clear the fence.
2387 */
2388 if (reg->obj) {
2389 i915_gem_object_update_fence(reg->obj, reg,
2390 reg->obj->tiling_mode);
2391 } else {
2392 i915_gem_write_fence(dev, i, NULL);
2393 }
Chris Wilson312817a2010-11-22 11:50:11 +00002394 }
2395}
2396
Chris Wilson069efc12010-09-30 16:53:18 +01002397void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002398{
Chris Wilsondfaae392010-09-22 10:31:52 +01002399 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002400 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002401 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002402
Chris Wilsonb4519512012-05-11 14:29:30 +01002403 for_each_ring(ring, dev_priv, i)
2404 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002405
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002406 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002407}
2408
2409/**
2410 * This function clears the request list as sequence numbers are passed.
2411 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002412void
Chris Wilsondb53a302011-02-03 11:57:46 +00002413i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002414{
Eric Anholt673a3942008-07-30 12:06:12 -07002415 uint32_t seqno;
2416
Chris Wilsondb53a302011-02-03 11:57:46 +00002417 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002418 return;
2419
Chris Wilsondb53a302011-02-03 11:57:46 +00002420 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002421
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002422 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002423
Zou Nan hai852835f2010-05-21 09:08:56 +08002424 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002425 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002426
Zou Nan hai852835f2010-05-21 09:08:56 +08002427 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002428 struct drm_i915_gem_request,
2429 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002430
Chris Wilsondfaae392010-09-22 10:31:52 +01002431 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002432 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002433
Chris Wilsondb53a302011-02-03 11:57:46 +00002434 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002435 /* We know the GPU must have read the request to have
2436 * sent us the seqno + interrupt, so use the position
2437 * of tail of the request to update the last known position
2438 * of the GPU head.
2439 */
2440 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002441
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002442 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002443 }
2444
2445 /* Move any buffers on the active list that are no longer referenced
2446 * by the ringbuffer to the flushing/inactive lists as appropriate.
2447 */
2448 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002449 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002450
Akshay Joshi0206e352011-08-16 15:34:10 -04002451 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002452 struct drm_i915_gem_object,
2453 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002454
Chris Wilson0201f1e2012-07-20 12:41:01 +01002455 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002456 break;
2457
Chris Wilson65ce3022012-07-20 12:41:02 +01002458 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002459 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002460
Chris Wilsondb53a302011-02-03 11:57:46 +00002461 if (unlikely(ring->trace_irq_seqno &&
2462 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002463 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002464 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002465 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002466
Chris Wilsondb53a302011-02-03 11:57:46 +00002467 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002468}
2469
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002470bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002471i915_gem_retire_requests(struct drm_device *dev)
2472{
2473 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002474 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002475 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002476 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002477
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002478 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002479 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002480 idle &= list_empty(&ring->request_list);
2481 }
2482
2483 if (idle)
2484 mod_delayed_work(dev_priv->wq,
2485 &dev_priv->mm.idle_work,
2486 msecs_to_jiffies(100));
2487
2488 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002489}
2490
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002491static void
Eric Anholt673a3942008-07-30 12:06:12 -07002492i915_gem_retire_work_handler(struct work_struct *work)
2493{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002494 struct drm_i915_private *dev_priv =
2495 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2496 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002497 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002498
Chris Wilson891b48c2010-09-29 12:26:37 +01002499 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002500 idle = false;
2501 if (mutex_trylock(&dev->struct_mutex)) {
2502 idle = i915_gem_retire_requests(dev);
2503 mutex_unlock(&dev->struct_mutex);
2504 }
2505 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002506 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2507 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002508}
Chris Wilson891b48c2010-09-29 12:26:37 +01002509
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002510static void
2511i915_gem_idle_work_handler(struct work_struct *work)
2512{
2513 struct drm_i915_private *dev_priv =
2514 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002515
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002516 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002517}
2518
Ben Widawsky5816d642012-04-11 11:18:19 -07002519/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002520 * Ensures that an object will eventually get non-busy by flushing any required
2521 * write domains, emitting any outstanding lazy request and retiring and
2522 * completed requests.
2523 */
2524static int
2525i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2526{
2527 int ret;
2528
2529 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002530 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002531 if (ret)
2532 return ret;
2533
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002534 i915_gem_retire_requests_ring(obj->ring);
2535 }
2536
2537 return 0;
2538}
2539
2540/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002541 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2542 * @DRM_IOCTL_ARGS: standard ioctl arguments
2543 *
2544 * Returns 0 if successful, else an error is returned with the remaining time in
2545 * the timeout parameter.
2546 * -ETIME: object is still busy after timeout
2547 * -ERESTARTSYS: signal interrupted the wait
2548 * -ENONENT: object doesn't exist
2549 * Also possible, but rare:
2550 * -EAGAIN: GPU wedged
2551 * -ENOMEM: damn
2552 * -ENODEV: Internal IRQ fail
2553 * -E?: The add request failed
2554 *
2555 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2556 * non-zero timeout parameter the wait ioctl will wait for the given number of
2557 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2558 * without holding struct_mutex the object may become re-busied before this
2559 * function completes. A similar but shorter * race condition exists in the busy
2560 * ioctl
2561 */
2562int
2563i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2564{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002565 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002566 struct drm_i915_gem_wait *args = data;
2567 struct drm_i915_gem_object *obj;
2568 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002569 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002570 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002571 u32 seqno = 0;
2572 int ret = 0;
2573
Ben Widawskyeac1f142012-06-05 15:24:24 -07002574 if (args->timeout_ns >= 0) {
2575 timeout_stack = ns_to_timespec(args->timeout_ns);
2576 timeout = &timeout_stack;
2577 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002578
2579 ret = i915_mutex_lock_interruptible(dev);
2580 if (ret)
2581 return ret;
2582
2583 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2584 if (&obj->base == NULL) {
2585 mutex_unlock(&dev->struct_mutex);
2586 return -ENOENT;
2587 }
2588
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002589 /* Need to make sure the object gets inactive eventually. */
2590 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002591 if (ret)
2592 goto out;
2593
2594 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002595 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002596 ring = obj->ring;
2597 }
2598
2599 if (seqno == 0)
2600 goto out;
2601
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002602 /* Do this after OLR check to make sure we make forward progress polling
2603 * on this IOCTL with a 0 timeout (like busy ioctl)
2604 */
2605 if (!args->timeout_ns) {
2606 ret = -ETIME;
2607 goto out;
2608 }
2609
2610 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002611 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002612 mutex_unlock(&dev->struct_mutex);
2613
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002614 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002615 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002616 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002617 return ret;
2618
2619out:
2620 drm_gem_object_unreference(&obj->base);
2621 mutex_unlock(&dev->struct_mutex);
2622 return ret;
2623}
2624
2625/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002626 * i915_gem_object_sync - sync an object to a ring.
2627 *
2628 * @obj: object which may be in use on another ring.
2629 * @to: ring we wish to use the object on. May be NULL.
2630 *
2631 * This code is meant to abstract object synchronization with the GPU.
2632 * Calling with NULL implies synchronizing the object with the CPU
2633 * rather than a particular GPU ring.
2634 *
2635 * Returns 0 if successful, else propagates up the lower layer error.
2636 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002637int
2638i915_gem_object_sync(struct drm_i915_gem_object *obj,
2639 struct intel_ring_buffer *to)
2640{
2641 struct intel_ring_buffer *from = obj->ring;
2642 u32 seqno;
2643 int ret, idx;
2644
2645 if (from == NULL || to == from)
2646 return 0;
2647
Ben Widawsky5816d642012-04-11 11:18:19 -07002648 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002649 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002650
2651 idx = intel_ring_sync_index(from, to);
2652
Chris Wilson0201f1e2012-07-20 12:41:01 +01002653 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002654 if (seqno <= from->sync_seqno[idx])
2655 return 0;
2656
Ben Widawskyb4aca012012-04-25 20:50:12 -07002657 ret = i915_gem_check_olr(obj->ring, seqno);
2658 if (ret)
2659 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002660
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002661 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002662 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002663 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002664 /* We use last_read_seqno because sync_to()
2665 * might have just caused seqno wrap under
2666 * the radar.
2667 */
2668 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002669
Ben Widawskye3a5a222012-04-11 11:18:20 -07002670 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002671}
2672
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002673static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2674{
2675 u32 old_write_domain, old_read_domains;
2676
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002677 /* Force a pagefault for domain tracking on next user access */
2678 i915_gem_release_mmap(obj);
2679
Keith Packardb97c3d92011-06-24 21:02:59 -07002680 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2681 return;
2682
Chris Wilson97c809fd2012-10-09 19:24:38 +01002683 /* Wait for any direct GTT access to complete */
2684 mb();
2685
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002686 old_read_domains = obj->base.read_domains;
2687 old_write_domain = obj->base.write_domain;
2688
2689 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2690 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2691
2692 trace_i915_gem_object_change_domain(obj,
2693 old_read_domains,
2694 old_write_domain);
2695}
2696
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002697int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002698{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002699 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002700 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002701 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002702
Daniel Vetterb93dab62013-08-26 11:23:47 +02002703 /* For now we only ever use 1 vma per object */
2704 WARN_ON(!list_is_singular(&obj->vma_list));
2705
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002706 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002707 return 0;
2708
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002709 if (!drm_mm_node_allocated(&vma->node)) {
2710 i915_gem_vma_destroy(vma);
2711
2712 return 0;
2713 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002714
Chris Wilson31d8d652012-05-24 19:11:20 +01002715 if (obj->pin_count)
2716 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002717
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002718 BUG_ON(obj->pages == NULL);
2719
Chris Wilsona8198ee2011-04-13 22:04:09 +01002720 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002721 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002722 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002723 /* Continue on if we fail due to EIO, the GPU is hung so we
2724 * should be safe and we need to cleanup or else we might
2725 * cause memory corruption through use-after-free.
2726 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002727
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002728 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002729
Daniel Vetter96b47b62009-12-15 17:50:00 +01002730 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002731 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002732 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002733 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002734
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002735 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002736
Daniel Vetter74898d72012-02-15 23:50:22 +01002737 if (obj->has_global_gtt_mapping)
2738 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002739 if (obj->has_aliasing_ppgtt_mapping) {
2740 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2741 obj->has_aliasing_ppgtt_mapping = 0;
2742 }
Daniel Vetter74163902012-02-15 23:50:21 +01002743 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002744 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002745
Ben Widawskyca191b12013-07-31 17:00:14 -07002746 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002747 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002748 if (i915_is_ggtt(vma->vm))
2749 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002750
Ben Widawsky2f633152013-07-17 12:19:03 -07002751 drm_mm_remove_node(&vma->node);
Ben Widawsky433544b2013-08-13 18:09:06 -07002752
Ben Widawsky2f633152013-07-17 12:19:03 -07002753 i915_gem_vma_destroy(vma);
2754
2755 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002756 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002757 if (list_empty(&obj->vma_list))
2758 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002759
Chris Wilson88241782011-01-07 17:09:48 +00002760 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002761}
2762
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002763/**
2764 * Unbinds an object from the global GTT aperture.
2765 */
2766int
2767i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2768{
2769 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2770 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2771
Dan Carpenter58e73e12013-08-09 12:44:11 +03002772 if (!i915_gem_obj_ggtt_bound(obj))
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002773 return 0;
2774
2775 if (obj->pin_count)
2776 return -EBUSY;
2777
2778 BUG_ON(obj->pages == NULL);
2779
2780 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2781}
2782
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002783int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002784{
2785 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002786 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002787 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002788
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002789 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002790 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002791 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2792 if (ret)
2793 return ret;
2794
Chris Wilson3e960502012-11-27 16:22:54 +00002795 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002796 if (ret)
2797 return ret;
2798 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002799
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002800 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002801}
2802
Chris Wilson9ce079e2012-04-17 15:31:30 +01002803static void i965_write_fence_reg(struct drm_device *dev, int reg,
2804 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002805{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002806 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002807 int fence_reg;
2808 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002809
Imre Deak56c844e2013-01-07 21:47:34 +02002810 if (INTEL_INFO(dev)->gen >= 6) {
2811 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2812 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2813 } else {
2814 fence_reg = FENCE_REG_965_0;
2815 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2816 }
2817
Chris Wilsond18b9612013-07-10 13:36:23 +01002818 fence_reg += reg * 8;
2819
2820 /* To w/a incoherency with non-atomic 64-bit register updates,
2821 * we split the 64-bit update into two 32-bit writes. In order
2822 * for a partial fence not to be evaluated between writes, we
2823 * precede the update with write to turn off the fence register,
2824 * and only enable the fence as the last step.
2825 *
2826 * For extra levels of paranoia, we make sure each step lands
2827 * before applying the next step.
2828 */
2829 I915_WRITE(fence_reg, 0);
2830 POSTING_READ(fence_reg);
2831
Chris Wilson9ce079e2012-04-17 15:31:30 +01002832 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002833 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002834 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002835
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002836 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002837 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002838 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002839 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002840 if (obj->tiling_mode == I915_TILING_Y)
2841 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2842 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002843
Chris Wilsond18b9612013-07-10 13:36:23 +01002844 I915_WRITE(fence_reg + 4, val >> 32);
2845 POSTING_READ(fence_reg + 4);
2846
2847 I915_WRITE(fence_reg + 0, val);
2848 POSTING_READ(fence_reg);
2849 } else {
2850 I915_WRITE(fence_reg + 4, 0);
2851 POSTING_READ(fence_reg + 4);
2852 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002853}
2854
Chris Wilson9ce079e2012-04-17 15:31:30 +01002855static void i915_write_fence_reg(struct drm_device *dev, int reg,
2856 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002857{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002858 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002859 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002860
Chris Wilson9ce079e2012-04-17 15:31:30 +01002861 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002862 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002863 int pitch_val;
2864 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002865
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002866 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002867 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002868 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2869 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2870 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002871
2872 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2873 tile_width = 128;
2874 else
2875 tile_width = 512;
2876
2877 /* Note: pitch better be a power of two tile widths */
2878 pitch_val = obj->stride / tile_width;
2879 pitch_val = ffs(pitch_val) - 1;
2880
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002881 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002882 if (obj->tiling_mode == I915_TILING_Y)
2883 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2884 val |= I915_FENCE_SIZE_BITS(size);
2885 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2886 val |= I830_FENCE_REG_VALID;
2887 } else
2888 val = 0;
2889
2890 if (reg < 8)
2891 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002892 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002893 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002894
Chris Wilson9ce079e2012-04-17 15:31:30 +01002895 I915_WRITE(reg, val);
2896 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002897}
2898
Chris Wilson9ce079e2012-04-17 15:31:30 +01002899static void i830_write_fence_reg(struct drm_device *dev, int reg,
2900 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002901{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002902 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002903 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002904
Chris Wilson9ce079e2012-04-17 15:31:30 +01002905 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002906 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002907 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002908
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002909 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002910 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002911 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2912 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2913 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002914
Chris Wilson9ce079e2012-04-17 15:31:30 +01002915 pitch_val = obj->stride / 128;
2916 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002917
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002918 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002919 if (obj->tiling_mode == I915_TILING_Y)
2920 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2921 val |= I830_FENCE_SIZE_BITS(size);
2922 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2923 val |= I830_FENCE_REG_VALID;
2924 } else
2925 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002926
Chris Wilson9ce079e2012-04-17 15:31:30 +01002927 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2928 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2929}
2930
Chris Wilsond0a57782012-10-09 19:24:37 +01002931inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2932{
2933 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2934}
2935
Chris Wilson9ce079e2012-04-17 15:31:30 +01002936static void i915_gem_write_fence(struct drm_device *dev, int reg,
2937 struct drm_i915_gem_object *obj)
2938{
Chris Wilsond0a57782012-10-09 19:24:37 +01002939 struct drm_i915_private *dev_priv = dev->dev_private;
2940
2941 /* Ensure that all CPU reads are completed before installing a fence
2942 * and all writes before removing the fence.
2943 */
2944 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2945 mb();
2946
Daniel Vetter94a335d2013-07-17 14:51:28 +02002947 WARN(obj && (!obj->stride || !obj->tiling_mode),
2948 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2949 obj->stride, obj->tiling_mode);
2950
Chris Wilson9ce079e2012-04-17 15:31:30 +01002951 switch (INTEL_INFO(dev)->gen) {
2952 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002953 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002954 case 5:
2955 case 4: i965_write_fence_reg(dev, reg, obj); break;
2956 case 3: i915_write_fence_reg(dev, reg, obj); break;
2957 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002958 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002959 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002960
2961 /* And similarly be paranoid that no direct access to this region
2962 * is reordered to before the fence is installed.
2963 */
2964 if (i915_gem_object_needs_mb(obj))
2965 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002966}
2967
Chris Wilson61050802012-04-17 15:31:31 +01002968static inline int fence_number(struct drm_i915_private *dev_priv,
2969 struct drm_i915_fence_reg *fence)
2970{
2971 return fence - dev_priv->fence_regs;
2972}
2973
2974static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2975 struct drm_i915_fence_reg *fence,
2976 bool enable)
2977{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002978 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01002979 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002980
Chris Wilson46a0b632013-07-10 13:36:24 +01002981 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002982
2983 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01002984 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01002985 fence->obj = obj;
2986 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2987 } else {
2988 obj->fence_reg = I915_FENCE_REG_NONE;
2989 fence->obj = NULL;
2990 list_del_init(&fence->lru_list);
2991 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02002992 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01002993}
2994
Chris Wilsond9e86c02010-11-10 16:40:20 +00002995static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002996i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002997{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002998 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002999 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003000 if (ret)
3001 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003002
3003 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003004 }
3005
Chris Wilson86d5bc32012-07-20 12:41:04 +01003006 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003007 return 0;
3008}
3009
3010int
3011i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3012{
Chris Wilson61050802012-04-17 15:31:31 +01003013 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003014 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003015 int ret;
3016
Chris Wilsond0a57782012-10-09 19:24:37 +01003017 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003018 if (ret)
3019 return ret;
3020
Chris Wilson61050802012-04-17 15:31:31 +01003021 if (obj->fence_reg == I915_FENCE_REG_NONE)
3022 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003023
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003024 fence = &dev_priv->fence_regs[obj->fence_reg];
3025
Chris Wilson61050802012-04-17 15:31:31 +01003026 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003027 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003028
3029 return 0;
3030}
3031
3032static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003033i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003034{
Daniel Vetterae3db242010-02-19 11:51:58 +01003035 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003036 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003037 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003038
3039 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003040 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003041 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3042 reg = &dev_priv->fence_regs[i];
3043 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003044 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003045
Chris Wilson1690e1e2011-12-14 13:57:08 +01003046 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003047 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003048 }
3049
Chris Wilsond9e86c02010-11-10 16:40:20 +00003050 if (avail == NULL)
3051 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003052
3053 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003054 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003055 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003056 continue;
3057
Chris Wilson8fe301a2012-04-17 15:31:28 +01003058 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003059 }
3060
Chris Wilson8fe301a2012-04-17 15:31:28 +01003061 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003062}
3063
Jesse Barnesde151cf2008-11-12 10:03:55 -08003064/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003065 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003066 * @obj: object to map through a fence reg
3067 *
3068 * When mapping objects through the GTT, userspace wants to be able to write
3069 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003070 * This function walks the fence regs looking for a free one for @obj,
3071 * stealing one if it can't find any.
3072 *
3073 * It then sets up the reg based on the object's properties: address, pitch
3074 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003075 *
3076 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003077 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003078int
Chris Wilson06d98132012-04-17 15:31:24 +01003079i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003080{
Chris Wilson05394f32010-11-08 19:18:58 +00003081 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003082 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003083 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003084 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003085 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003086
Chris Wilson14415742012-04-17 15:31:33 +01003087 /* Have we updated the tiling parameters upon the object and so
3088 * will need to serialise the write to the associated fence register?
3089 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003090 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003091 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003092 if (ret)
3093 return ret;
3094 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003095
Chris Wilsond9e86c02010-11-10 16:40:20 +00003096 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003097 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3098 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003099 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003100 list_move_tail(&reg->lru_list,
3101 &dev_priv->mm.fence_list);
3102 return 0;
3103 }
3104 } else if (enable) {
3105 reg = i915_find_fence_reg(dev);
3106 if (reg == NULL)
3107 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003108
Chris Wilson14415742012-04-17 15:31:33 +01003109 if (reg->obj) {
3110 struct drm_i915_gem_object *old = reg->obj;
3111
Chris Wilsond0a57782012-10-09 19:24:37 +01003112 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003113 if (ret)
3114 return ret;
3115
Chris Wilson14415742012-04-17 15:31:33 +01003116 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003117 }
Chris Wilson14415742012-04-17 15:31:33 +01003118 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003119 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003120
Chris Wilson14415742012-04-17 15:31:33 +01003121 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003122
Chris Wilson9ce079e2012-04-17 15:31:30 +01003123 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003124}
3125
Chris Wilson42d6ab42012-07-26 11:49:32 +01003126static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3127 struct drm_mm_node *gtt_space,
3128 unsigned long cache_level)
3129{
3130 struct drm_mm_node *other;
3131
3132 /* On non-LLC machines we have to be careful when putting differing
3133 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003134 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003135 */
3136 if (HAS_LLC(dev))
3137 return true;
3138
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003139 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003140 return true;
3141
3142 if (list_empty(&gtt_space->node_list))
3143 return true;
3144
3145 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3146 if (other->allocated && !other->hole_follows && other->color != cache_level)
3147 return false;
3148
3149 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3150 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3151 return false;
3152
3153 return true;
3154}
3155
3156static void i915_gem_verify_gtt(struct drm_device *dev)
3157{
3158#if WATCH_GTT
3159 struct drm_i915_private *dev_priv = dev->dev_private;
3160 struct drm_i915_gem_object *obj;
3161 int err = 0;
3162
Ben Widawsky35c20a62013-05-31 11:28:48 -07003163 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003164 if (obj->gtt_space == NULL) {
3165 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3166 err++;
3167 continue;
3168 }
3169
3170 if (obj->cache_level != obj->gtt_space->color) {
3171 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003172 i915_gem_obj_ggtt_offset(obj),
3173 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003174 obj->cache_level,
3175 obj->gtt_space->color);
3176 err++;
3177 continue;
3178 }
3179
3180 if (!i915_gem_valid_gtt_space(dev,
3181 obj->gtt_space,
3182 obj->cache_level)) {
3183 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003184 i915_gem_obj_ggtt_offset(obj),
3185 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003186 obj->cache_level);
3187 err++;
3188 continue;
3189 }
3190 }
3191
3192 WARN_ON(err);
3193#endif
3194}
3195
Jesse Barnesde151cf2008-11-12 10:03:55 -08003196/**
Eric Anholt673a3942008-07-30 12:06:12 -07003197 * Finds free space in the GTT aperture and binds the object there.
3198 */
3199static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003200i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3201 struct i915_address_space *vm,
3202 unsigned alignment,
3203 bool map_and_fenceable,
3204 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003205{
Chris Wilson05394f32010-11-08 19:18:58 +00003206 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003207 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003208 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003209 size_t gtt_max =
3210 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003211 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003212 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003213
Chris Wilsone28f8712011-07-18 13:11:49 -07003214 fence_size = i915_gem_get_gtt_size(dev,
3215 obj->base.size,
3216 obj->tiling_mode);
3217 fence_alignment = i915_gem_get_gtt_alignment(dev,
3218 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003219 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003220 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003221 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003222 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003223 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003224
Eric Anholt673a3942008-07-30 12:06:12 -07003225 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003226 alignment = map_and_fenceable ? fence_alignment :
3227 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003228 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003229 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3230 return -EINVAL;
3231 }
3232
Chris Wilson05394f32010-11-08 19:18:58 +00003233 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003234
Chris Wilson654fc602010-05-27 13:18:21 +01003235 /* If the object is bigger than the entire aperture, reject it early
3236 * before evicting everything in a vain attempt to find space.
3237 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003238 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003239 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003240 obj->base.size,
3241 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003242 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003243 return -E2BIG;
3244 }
3245
Chris Wilson37e680a2012-06-07 15:38:42 +01003246 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003247 if (ret)
3248 return ret;
3249
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003250 i915_gem_object_pin_pages(obj);
3251
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003252 BUG_ON(!i915_is_ggtt(vm));
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003253
Ben Widawskyaccfef22013-08-14 11:38:35 +02003254 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003255 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003256 ret = PTR_ERR(vma);
3257 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003258 }
3259
Ben Widawskyaccfef22013-08-14 11:38:35 +02003260 /* For now we only ever use 1 vma per object */
3261 WARN_ON(!list_is_singular(&obj->vma_list));
3262
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003263search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003264 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003265 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003266 obj->cache_level, 0, gtt_max,
3267 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003268 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003269 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003270 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003271 map_and_fenceable,
3272 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003273 if (ret == 0)
3274 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003275
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003276 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003277 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003278 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003279 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003280 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003281 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003282 }
3283
Daniel Vetter74163902012-02-15 23:50:21 +01003284 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003285 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003286 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003287
Ben Widawsky35c20a62013-05-31 11:28:48 -07003288 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003289 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003290
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003291 if (i915_is_ggtt(vm)) {
3292 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003293
Daniel Vetter49987092013-08-14 10:21:23 +02003294 fenceable = (vma->node.size == fence_size &&
3295 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003296
Daniel Vetter49987092013-08-14 10:21:23 +02003297 mappable = (vma->node.start + obj->base.size <=
3298 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003299
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003300 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003301 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003302
Ben Widawsky7ace7ef2013-08-09 22:12:12 -07003303 WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003304
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003305 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003306 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003307 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003308
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003309err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003310 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003311err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003312 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003313err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003314 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003315 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003316}
3317
Chris Wilson000433b2013-08-08 14:41:09 +01003318bool
Chris Wilson2c225692013-08-09 12:26:45 +01003319i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3320 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003321{
Eric Anholt673a3942008-07-30 12:06:12 -07003322 /* If we don't have a page list set up, then we're not pinned
3323 * to GPU, and we can ignore the cache flush because it'll happen
3324 * again at bind time.
3325 */
Chris Wilson05394f32010-11-08 19:18:58 +00003326 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003327 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003328
Imre Deak769ce462013-02-13 21:56:05 +02003329 /*
3330 * Stolen memory is always coherent with the GPU as it is explicitly
3331 * marked as wc by the system, or the system is cache-coherent.
3332 */
3333 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003334 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003335
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003336 /* If the GPU is snooping the contents of the CPU cache,
3337 * we do not need to manually clear the CPU cache lines. However,
3338 * the caches are only snooped when the render cache is
3339 * flushed/invalidated. As we always have to emit invalidations
3340 * and flushes when moving into and out of the RENDER domain, correct
3341 * snooping behaviour occurs naturally as the result of our domain
3342 * tracking.
3343 */
Chris Wilson2c225692013-08-09 12:26:45 +01003344 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003345 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003346
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003347 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003348 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003349
3350 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003351}
3352
3353/** Flushes the GTT write domain for the object if it's dirty. */
3354static void
Chris Wilson05394f32010-11-08 19:18:58 +00003355i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003356{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003357 uint32_t old_write_domain;
3358
Chris Wilson05394f32010-11-08 19:18:58 +00003359 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003360 return;
3361
Chris Wilson63256ec2011-01-04 18:42:07 +00003362 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003363 * to it immediately go to main memory as far as we know, so there's
3364 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003365 *
3366 * However, we do have to enforce the order so that all writes through
3367 * the GTT land before any writes to the device, such as updates to
3368 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003369 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003370 wmb();
3371
Chris Wilson05394f32010-11-08 19:18:58 +00003372 old_write_domain = obj->base.write_domain;
3373 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003374
3375 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003376 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003377 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003378}
3379
3380/** Flushes the CPU write domain for the object if it's dirty. */
3381static void
Chris Wilson2c225692013-08-09 12:26:45 +01003382i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3383 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003384{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003385 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003386
Chris Wilson05394f32010-11-08 19:18:58 +00003387 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003388 return;
3389
Chris Wilson000433b2013-08-08 14:41:09 +01003390 if (i915_gem_clflush_object(obj, force))
3391 i915_gem_chipset_flush(obj->base.dev);
3392
Chris Wilson05394f32010-11-08 19:18:58 +00003393 old_write_domain = obj->base.write_domain;
3394 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003395
3396 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003397 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003398 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003399}
3400
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003401/**
3402 * Moves a single object to the GTT read, and possibly write domain.
3403 *
3404 * This function returns when the move is complete, including waiting on
3405 * flushes to occur.
3406 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003407int
Chris Wilson20217462010-11-23 15:26:33 +00003408i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003409{
Chris Wilson8325a092012-04-24 15:52:35 +01003410 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003411 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003412 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003413
Eric Anholt02354392008-11-26 13:58:13 -08003414 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003415 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003416 return -EINVAL;
3417
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003418 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3419 return 0;
3420
Chris Wilson0201f1e2012-07-20 12:41:01 +01003421 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003422 if (ret)
3423 return ret;
3424
Chris Wilson2c225692013-08-09 12:26:45 +01003425 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003426
Chris Wilsond0a57782012-10-09 19:24:37 +01003427 /* Serialise direct access to this object with the barriers for
3428 * coherent writes from the GPU, by effectively invalidating the
3429 * GTT domain upon first access.
3430 */
3431 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3432 mb();
3433
Chris Wilson05394f32010-11-08 19:18:58 +00003434 old_write_domain = obj->base.write_domain;
3435 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003436
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003437 /* It should now be out of any other write domains, and we can update
3438 * the domain values for our changes.
3439 */
Chris Wilson05394f32010-11-08 19:18:58 +00003440 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3441 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003442 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003443 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3444 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3445 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003446 }
3447
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003448 trace_i915_gem_object_change_domain(obj,
3449 old_read_domains,
3450 old_write_domain);
3451
Chris Wilson8325a092012-04-24 15:52:35 +01003452 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003453 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003454 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003455 if (vma)
3456 list_move_tail(&vma->mm_list,
3457 &dev_priv->gtt.base.inactive_list);
3458
3459 }
Chris Wilson8325a092012-04-24 15:52:35 +01003460
Eric Anholte47c68e2008-11-14 13:35:19 -08003461 return 0;
3462}
3463
Chris Wilsone4ffd172011-04-04 09:44:39 +01003464int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3465 enum i915_cache_level cache_level)
3466{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003467 struct drm_device *dev = obj->base.dev;
3468 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003469 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003470 int ret;
3471
3472 if (obj->cache_level == cache_level)
3473 return 0;
3474
3475 if (obj->pin_count) {
3476 DRM_DEBUG("can not change the cache level of pinned objects\n");
3477 return -EBUSY;
3478 }
3479
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003480 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3481 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003482 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003483 if (ret)
3484 return ret;
3485
3486 break;
3487 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003488 }
3489
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003490 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003491 ret = i915_gem_object_finish_gpu(obj);
3492 if (ret)
3493 return ret;
3494
3495 i915_gem_object_finish_gtt(obj);
3496
3497 /* Before SandyBridge, you could not use tiling or fence
3498 * registers with snooped memory, so relinquish any fences
3499 * currently pointing to our region in the aperture.
3500 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003501 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003502 ret = i915_gem_object_put_fence(obj);
3503 if (ret)
3504 return ret;
3505 }
3506
Daniel Vetter74898d72012-02-15 23:50:22 +01003507 if (obj->has_global_gtt_mapping)
3508 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003509 if (obj->has_aliasing_ppgtt_mapping)
3510 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3511 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003512 }
3513
Chris Wilson2c225692013-08-09 12:26:45 +01003514 list_for_each_entry(vma, &obj->vma_list, vma_link)
3515 vma->node.color = cache_level;
3516 obj->cache_level = cache_level;
3517
3518 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003519 u32 old_read_domains, old_write_domain;
3520
3521 /* If we're coming from LLC cached, then we haven't
3522 * actually been tracking whether the data is in the
3523 * CPU cache or not, since we only allow one bit set
3524 * in obj->write_domain and have been skipping the clflushes.
3525 * Just set it to the CPU cache for now.
3526 */
3527 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003528
3529 old_read_domains = obj->base.read_domains;
3530 old_write_domain = obj->base.write_domain;
3531
3532 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3533 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3534
3535 trace_i915_gem_object_change_domain(obj,
3536 old_read_domains,
3537 old_write_domain);
3538 }
3539
Chris Wilson42d6ab42012-07-26 11:49:32 +01003540 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003541 return 0;
3542}
3543
Ben Widawsky199adf42012-09-21 17:01:20 -07003544int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3545 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003546{
Ben Widawsky199adf42012-09-21 17:01:20 -07003547 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003548 struct drm_i915_gem_object *obj;
3549 int ret;
3550
3551 ret = i915_mutex_lock_interruptible(dev);
3552 if (ret)
3553 return ret;
3554
3555 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3556 if (&obj->base == NULL) {
3557 ret = -ENOENT;
3558 goto unlock;
3559 }
3560
Chris Wilson651d7942013-08-08 14:41:10 +01003561 switch (obj->cache_level) {
3562 case I915_CACHE_LLC:
3563 case I915_CACHE_L3_LLC:
3564 args->caching = I915_CACHING_CACHED;
3565 break;
3566
Chris Wilson4257d3b2013-08-08 14:41:11 +01003567 case I915_CACHE_WT:
3568 args->caching = I915_CACHING_DISPLAY;
3569 break;
3570
Chris Wilson651d7942013-08-08 14:41:10 +01003571 default:
3572 args->caching = I915_CACHING_NONE;
3573 break;
3574 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003575
3576 drm_gem_object_unreference(&obj->base);
3577unlock:
3578 mutex_unlock(&dev->struct_mutex);
3579 return ret;
3580}
3581
Ben Widawsky199adf42012-09-21 17:01:20 -07003582int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3583 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003584{
Ben Widawsky199adf42012-09-21 17:01:20 -07003585 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003586 struct drm_i915_gem_object *obj;
3587 enum i915_cache_level level;
3588 int ret;
3589
Ben Widawsky199adf42012-09-21 17:01:20 -07003590 switch (args->caching) {
3591 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003592 level = I915_CACHE_NONE;
3593 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003594 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003595 level = I915_CACHE_LLC;
3596 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003597 case I915_CACHING_DISPLAY:
3598 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3599 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003600 default:
3601 return -EINVAL;
3602 }
3603
Ben Widawsky3bc29132012-09-26 16:15:20 -07003604 ret = i915_mutex_lock_interruptible(dev);
3605 if (ret)
3606 return ret;
3607
Chris Wilsone6994ae2012-07-10 10:27:08 +01003608 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3609 if (&obj->base == NULL) {
3610 ret = -ENOENT;
3611 goto unlock;
3612 }
3613
3614 ret = i915_gem_object_set_cache_level(obj, level);
3615
3616 drm_gem_object_unreference(&obj->base);
3617unlock:
3618 mutex_unlock(&dev->struct_mutex);
3619 return ret;
3620}
3621
Chris Wilsoncc98b412013-08-09 12:25:09 +01003622static bool is_pin_display(struct drm_i915_gem_object *obj)
3623{
3624 /* There are 3 sources that pin objects:
3625 * 1. The display engine (scanouts, sprites, cursors);
3626 * 2. Reservations for execbuffer;
3627 * 3. The user.
3628 *
3629 * We can ignore reservations as we hold the struct_mutex and
3630 * are only called outside of the reservation path. The user
3631 * can only increment pin_count once, and so if after
3632 * subtracting the potential reference by the user, any pin_count
3633 * remains, it must be due to another use by the display engine.
3634 */
3635 return obj->pin_count - !!obj->user_pin_count;
3636}
3637
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003638/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003639 * Prepare buffer for display plane (scanout, cursors, etc).
3640 * Can be called from an uninterruptible phase (modesetting) and allows
3641 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003642 */
3643int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003644i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3645 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003646 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003647{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003648 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003649 int ret;
3650
Chris Wilson0be73282010-12-06 14:36:27 +00003651 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003652 ret = i915_gem_object_sync(obj, pipelined);
3653 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003654 return ret;
3655 }
3656
Chris Wilsoncc98b412013-08-09 12:25:09 +01003657 /* Mark the pin_display early so that we account for the
3658 * display coherency whilst setting up the cache domains.
3659 */
3660 obj->pin_display = true;
3661
Eric Anholta7ef0642011-03-29 16:59:54 -07003662 /* The display engine is not coherent with the LLC cache on gen6. As
3663 * a result, we make sure that the pinning that is about to occur is
3664 * done with uncached PTEs. This is lowest common denominator for all
3665 * chipsets.
3666 *
3667 * However for gen6+, we could do better by using the GFDT bit instead
3668 * of uncaching, which would allow us to flush all the LLC-cached data
3669 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3670 */
Chris Wilson651d7942013-08-08 14:41:10 +01003671 ret = i915_gem_object_set_cache_level(obj,
3672 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003673 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003674 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003675
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003676 /* As the user may map the buffer once pinned in the display plane
3677 * (e.g. libkms for the bootup splash), we have to ensure that we
3678 * always use map_and_fenceable for all scanout buffers.
3679 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003680 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003681 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003682 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003683
Chris Wilson2c225692013-08-09 12:26:45 +01003684 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003685
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003686 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003687 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003688
3689 /* It should now be out of any other write domains, and we can update
3690 * the domain values for our changes.
3691 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003692 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003693 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003694
3695 trace_i915_gem_object_change_domain(obj,
3696 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003697 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003698
3699 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003700
3701err_unpin_display:
3702 obj->pin_display = is_pin_display(obj);
3703 return ret;
3704}
3705
3706void
3707i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3708{
3709 i915_gem_object_unpin(obj);
3710 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003711}
3712
Chris Wilson85345512010-11-13 09:49:11 +00003713int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003714i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003715{
Chris Wilson88241782011-01-07 17:09:48 +00003716 int ret;
3717
Chris Wilsona8198ee2011-04-13 22:04:09 +01003718 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003719 return 0;
3720
Chris Wilson0201f1e2012-07-20 12:41:01 +01003721 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003722 if (ret)
3723 return ret;
3724
Chris Wilsona8198ee2011-04-13 22:04:09 +01003725 /* Ensure that we invalidate the GPU's caches and TLBs. */
3726 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003727 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003728}
3729
Eric Anholte47c68e2008-11-14 13:35:19 -08003730/**
3731 * Moves a single object to the CPU read, and possibly write domain.
3732 *
3733 * This function returns when the move is complete, including waiting on
3734 * flushes to occur.
3735 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003736int
Chris Wilson919926a2010-11-12 13:42:53 +00003737i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003738{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003739 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003740 int ret;
3741
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003742 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3743 return 0;
3744
Chris Wilson0201f1e2012-07-20 12:41:01 +01003745 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003746 if (ret)
3747 return ret;
3748
Eric Anholte47c68e2008-11-14 13:35:19 -08003749 i915_gem_object_flush_gtt_write_domain(obj);
3750
Chris Wilson05394f32010-11-08 19:18:58 +00003751 old_write_domain = obj->base.write_domain;
3752 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003753
Eric Anholte47c68e2008-11-14 13:35:19 -08003754 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003755 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003756 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003757
Chris Wilson05394f32010-11-08 19:18:58 +00003758 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003759 }
3760
3761 /* It should now be out of any other write domains, and we can update
3762 * the domain values for our changes.
3763 */
Chris Wilson05394f32010-11-08 19:18:58 +00003764 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003765
3766 /* If we're writing through the CPU, then the GPU read domains will
3767 * need to be invalidated at next use.
3768 */
3769 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003770 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3771 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003772 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003773
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003774 trace_i915_gem_object_change_domain(obj,
3775 old_read_domains,
3776 old_write_domain);
3777
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003778 return 0;
3779}
3780
Eric Anholt673a3942008-07-30 12:06:12 -07003781/* Throttle our rendering by waiting until the ring has completed our requests
3782 * emitted over 20 msec ago.
3783 *
Eric Anholtb9624422009-06-03 07:27:35 +00003784 * Note that if we were to use the current jiffies each time around the loop,
3785 * we wouldn't escape the function with any frames outstanding if the time to
3786 * render a frame was over 20ms.
3787 *
Eric Anholt673a3942008-07-30 12:06:12 -07003788 * This should get us reasonable parallelism between CPU and GPU but also
3789 * relatively low latency when blocking on a particular request to finish.
3790 */
3791static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003792i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003793{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003794 struct drm_i915_private *dev_priv = dev->dev_private;
3795 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003796 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003797 struct drm_i915_gem_request *request;
3798 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003799 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003800 u32 seqno = 0;
3801 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003802
Daniel Vetter308887a2012-11-14 17:14:06 +01003803 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3804 if (ret)
3805 return ret;
3806
3807 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3808 if (ret)
3809 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003810
Chris Wilson1c255952010-09-26 11:03:27 +01003811 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003812 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003813 if (time_after_eq(request->emitted_jiffies, recent_enough))
3814 break;
3815
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003816 ring = request->ring;
3817 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003818 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003819 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003820 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003821
3822 if (seqno == 0)
3823 return 0;
3824
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003825 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003826 if (ret == 0)
3827 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003828
Eric Anholt673a3942008-07-30 12:06:12 -07003829 return ret;
3830}
3831
Eric Anholt673a3942008-07-30 12:06:12 -07003832int
Chris Wilson05394f32010-11-08 19:18:58 +00003833i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003834 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003835 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003836 bool map_and_fenceable,
3837 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003838{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003839 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003840 int ret;
3841
Chris Wilson7e81a422012-09-15 09:41:57 +01003842 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3843 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003844
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003845 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3846
3847 vma = i915_gem_obj_to_vma(obj, vm);
3848
3849 if (vma) {
3850 if ((alignment &&
3851 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003852 (map_and_fenceable && !obj->map_and_fenceable)) {
3853 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003854 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003855 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003856 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003857 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003858 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003859 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003860 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003861 if (ret)
3862 return ret;
3863 }
3864 }
3865
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003866 if (!i915_gem_obj_bound(obj, vm)) {
Chris Wilson87422672012-11-21 13:04:03 +00003867 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3868
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003869 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3870 map_and_fenceable,
3871 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003872 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003873 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003874
3875 if (!dev_priv->mm.aliasing_ppgtt)
3876 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003877 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003878
Daniel Vetter74898d72012-02-15 23:50:22 +01003879 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3880 i915_gem_gtt_bind_object(obj, obj->cache_level);
3881
Chris Wilson1b502472012-04-24 15:47:30 +01003882 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003883 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003884
3885 return 0;
3886}
3887
3888void
Chris Wilson05394f32010-11-08 19:18:58 +00003889i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003890{
Chris Wilson05394f32010-11-08 19:18:58 +00003891 BUG_ON(obj->pin_count == 0);
Ben Widawsky98438772013-07-31 17:00:12 -07003892 BUG_ON(!i915_gem_obj_bound_any(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003893
Chris Wilson1b502472012-04-24 15:47:30 +01003894 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003895 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003896}
3897
3898int
3899i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003900 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003901{
3902 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003903 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003904 int ret;
3905
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003906 ret = i915_mutex_lock_interruptible(dev);
3907 if (ret)
3908 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003909
Chris Wilson05394f32010-11-08 19:18:58 +00003910 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003911 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003912 ret = -ENOENT;
3913 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003914 }
Eric Anholt673a3942008-07-30 12:06:12 -07003915
Chris Wilson05394f32010-11-08 19:18:58 +00003916 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003917 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003918 ret = -EINVAL;
3919 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003920 }
3921
Chris Wilson05394f32010-11-08 19:18:58 +00003922 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003923 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3924 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003925 ret = -EINVAL;
3926 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003927 }
3928
Chris Wilson93be8782013-01-02 10:31:22 +00003929 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07003930 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003931 if (ret)
3932 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003933 }
3934
Chris Wilson93be8782013-01-02 10:31:22 +00003935 obj->user_pin_count++;
3936 obj->pin_filp = file;
3937
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003938 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003939out:
Chris Wilson05394f32010-11-08 19:18:58 +00003940 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003941unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003942 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003943 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003944}
3945
3946int
3947i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003948 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003949{
3950 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003951 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003952 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003953
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003954 ret = i915_mutex_lock_interruptible(dev);
3955 if (ret)
3956 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003957
Chris Wilson05394f32010-11-08 19:18:58 +00003958 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003959 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003960 ret = -ENOENT;
3961 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003962 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003963
Chris Wilson05394f32010-11-08 19:18:58 +00003964 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003965 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3966 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003967 ret = -EINVAL;
3968 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003969 }
Chris Wilson05394f32010-11-08 19:18:58 +00003970 obj->user_pin_count--;
3971 if (obj->user_pin_count == 0) {
3972 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003973 i915_gem_object_unpin(obj);
3974 }
Eric Anholt673a3942008-07-30 12:06:12 -07003975
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003976out:
Chris Wilson05394f32010-11-08 19:18:58 +00003977 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003978unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003979 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003980 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003981}
3982
3983int
3984i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003985 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003986{
3987 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003988 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003989 int ret;
3990
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003991 ret = i915_mutex_lock_interruptible(dev);
3992 if (ret)
3993 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003994
Chris Wilson05394f32010-11-08 19:18:58 +00003995 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003996 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003997 ret = -ENOENT;
3998 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003999 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004000
Chris Wilson0be555b2010-08-04 15:36:30 +01004001 /* Count all active objects as busy, even if they are currently not used
4002 * by the gpu. Users of this interface expect objects to eventually
4003 * become non-busy without any further actions, therefore emit any
4004 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004005 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004006 ret = i915_gem_object_flush_active(obj);
4007
Chris Wilson05394f32010-11-08 19:18:58 +00004008 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004009 if (obj->ring) {
4010 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4011 args->busy |= intel_ring_flag(obj->ring) << 16;
4012 }
Eric Anholt673a3942008-07-30 12:06:12 -07004013
Chris Wilson05394f32010-11-08 19:18:58 +00004014 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004015unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004016 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004017 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004018}
4019
4020int
4021i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4022 struct drm_file *file_priv)
4023{
Akshay Joshi0206e352011-08-16 15:34:10 -04004024 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004025}
4026
Chris Wilson3ef94da2009-09-14 16:50:29 +01004027int
4028i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4029 struct drm_file *file_priv)
4030{
4031 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004032 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004033 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004034
4035 switch (args->madv) {
4036 case I915_MADV_DONTNEED:
4037 case I915_MADV_WILLNEED:
4038 break;
4039 default:
4040 return -EINVAL;
4041 }
4042
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004043 ret = i915_mutex_lock_interruptible(dev);
4044 if (ret)
4045 return ret;
4046
Chris Wilson05394f32010-11-08 19:18:58 +00004047 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004048 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004049 ret = -ENOENT;
4050 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004051 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004052
Chris Wilson05394f32010-11-08 19:18:58 +00004053 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004054 ret = -EINVAL;
4055 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004056 }
4057
Chris Wilson05394f32010-11-08 19:18:58 +00004058 if (obj->madv != __I915_MADV_PURGED)
4059 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004060
Chris Wilson6c085a72012-08-20 11:40:46 +02004061 /* if the object is no longer attached, discard its backing storage */
4062 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004063 i915_gem_object_truncate(obj);
4064
Chris Wilson05394f32010-11-08 19:18:58 +00004065 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004066
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004067out:
Chris Wilson05394f32010-11-08 19:18:58 +00004068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004069unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004070 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004071 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004072}
4073
Chris Wilson37e680a2012-06-07 15:38:42 +01004074void i915_gem_object_init(struct drm_i915_gem_object *obj,
4075 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004076{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004077 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004078 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004079 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004080 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004081
Chris Wilson37e680a2012-06-07 15:38:42 +01004082 obj->ops = ops;
4083
Chris Wilson0327d6b2012-08-11 15:41:06 +01004084 obj->fence_reg = I915_FENCE_REG_NONE;
4085 obj->madv = I915_MADV_WILLNEED;
4086 /* Avoid an unnecessary call to unbind on the first bind. */
4087 obj->map_and_fenceable = true;
4088
4089 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4090}
4091
Chris Wilson37e680a2012-06-07 15:38:42 +01004092static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4093 .get_pages = i915_gem_object_get_pages_gtt,
4094 .put_pages = i915_gem_object_put_pages_gtt,
4095};
4096
Chris Wilson05394f32010-11-08 19:18:58 +00004097struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4098 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004099{
Daniel Vetterc397b902010-04-09 19:05:07 +00004100 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004101 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004102 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004103
Chris Wilson42dcedd2012-11-15 11:32:30 +00004104 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004105 if (obj == NULL)
4106 return NULL;
4107
4108 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004109 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004110 return NULL;
4111 }
4112
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004113 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4114 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4115 /* 965gm cannot relocate objects above 4GiB. */
4116 mask &= ~__GFP_HIGHMEM;
4117 mask |= __GFP_DMA32;
4118 }
4119
Al Viro496ad9a2013-01-23 17:07:38 -05004120 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004121 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004122
Chris Wilson37e680a2012-06-07 15:38:42 +01004123 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004124
Daniel Vetterc397b902010-04-09 19:05:07 +00004125 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4126 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4127
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004128 if (HAS_LLC(dev)) {
4129 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004130 * cache) for about a 10% performance improvement
4131 * compared to uncached. Graphics requests other than
4132 * display scanout are coherent with the CPU in
4133 * accessing this cache. This means in this mode we
4134 * don't need to clflush on the CPU side, and on the
4135 * GPU side we only need to flush internal caches to
4136 * get data visible to the CPU.
4137 *
4138 * However, we maintain the display planes as UC, and so
4139 * need to rebind when first used as such.
4140 */
4141 obj->cache_level = I915_CACHE_LLC;
4142 } else
4143 obj->cache_level = I915_CACHE_NONE;
4144
Daniel Vetterd861e332013-07-24 23:25:03 +02004145 trace_i915_gem_object_create(obj);
4146
Chris Wilson05394f32010-11-08 19:18:58 +00004147 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004148}
4149
Chris Wilson1488fc02012-04-24 15:47:31 +01004150void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004151{
Chris Wilson1488fc02012-04-24 15:47:31 +01004152 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004153 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004154 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004155 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004156
Chris Wilson26e12f892011-03-20 11:20:19 +00004157 trace_i915_gem_object_destroy(obj);
4158
Chris Wilson1488fc02012-04-24 15:47:31 +01004159 if (obj->phys_obj)
4160 i915_gem_detach_phys_object(dev, obj);
4161
4162 obj->pin_count = 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004163 /* NB: 0 or 1 elements */
4164 WARN_ON(!list_empty(&obj->vma_list) &&
4165 !list_is_singular(&obj->vma_list));
4166 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4167 int ret = i915_vma_unbind(vma);
4168 if (WARN_ON(ret == -ERESTARTSYS)) {
4169 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004170
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004171 was_interruptible = dev_priv->mm.interruptible;
4172 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004173
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004174 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004175
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004176 dev_priv->mm.interruptible = was_interruptible;
4177 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004178 }
4179
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004180 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4181 * before progressing. */
4182 if (obj->stolen)
4183 i915_gem_object_unpin_pages(obj);
4184
Ben Widawsky401c29f2013-05-31 11:28:47 -07004185 if (WARN_ON(obj->pages_pin_count))
4186 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004187 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004188 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004189 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004190
Chris Wilson9da3da62012-06-01 15:20:22 +01004191 BUG_ON(obj->pages);
4192
Chris Wilson2f745ad2012-09-04 21:02:58 +01004193 if (obj->base.import_attach)
4194 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004195
Chris Wilson05394f32010-11-08 19:18:58 +00004196 drm_gem_object_release(&obj->base);
4197 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004198
Chris Wilson05394f32010-11-08 19:18:58 +00004199 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004200 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004201}
4202
Daniel Vettere656a6c2013-08-14 14:14:04 +02004203struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004204 struct i915_address_space *vm)
4205{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004206 struct i915_vma *vma;
4207 list_for_each_entry(vma, &obj->vma_list, vma_link)
4208 if (vma->vm == vm)
4209 return vma;
4210
4211 return NULL;
4212}
4213
4214static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
4215 struct i915_address_space *vm)
4216{
Ben Widawsky2f633152013-07-17 12:19:03 -07004217 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4218 if (vma == NULL)
4219 return ERR_PTR(-ENOMEM);
4220
4221 INIT_LIST_HEAD(&vma->vma_link);
Ben Widawskyca191b12013-07-31 17:00:14 -07004222 INIT_LIST_HEAD(&vma->mm_list);
Ben Widawsky82a55ad2013-08-14 11:38:34 +02004223 INIT_LIST_HEAD(&vma->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07004224 vma->vm = vm;
4225 vma->obj = obj;
4226
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004227 /* Keep GGTT vmas first to make debug easier */
4228 if (i915_is_ggtt(vm))
4229 list_add(&vma->vma_link, &obj->vma_list);
4230 else
4231 list_add_tail(&vma->vma_link, &obj->vma_list);
4232
Ben Widawsky2f633152013-07-17 12:19:03 -07004233 return vma;
4234}
4235
Daniel Vettere656a6c2013-08-14 14:14:04 +02004236struct i915_vma *
4237i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
4238 struct i915_address_space *vm)
4239{
4240 struct i915_vma *vma;
4241
4242 vma = i915_gem_obj_to_vma(obj, vm);
4243 if (!vma)
4244 vma = __i915_gem_vma_create(obj, vm);
4245
4246 return vma;
4247}
4248
Ben Widawsky2f633152013-07-17 12:19:03 -07004249void i915_gem_vma_destroy(struct i915_vma *vma)
4250{
4251 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004252
4253 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4254 if (!list_empty(&vma->exec_list))
4255 return;
4256
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004257 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004258
Ben Widawsky2f633152013-07-17 12:19:03 -07004259 kfree(vma);
4260}
4261
Jesse Barnes5669fca2009-02-17 15:13:31 -08004262int
Eric Anholt673a3942008-07-30 12:06:12 -07004263i915_gem_idle(struct drm_device *dev)
4264{
4265 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004266 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004267
Chris Wilsonf7403342013-09-13 23:57:04 +01004268 if (dev_priv->ums.mm_suspended)
Eric Anholt673a3942008-07-30 12:06:12 -07004269 return 0;
4270
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004271 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004272 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004273 return ret;
Chris Wilsonf7403342013-09-13 23:57:04 +01004274
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004275 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004276
Chris Wilson29105cc2010-01-07 10:39:13 +00004277 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004278 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004279 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004280
Daniel Vetter99584db2012-11-14 17:14:04 +01004281 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004282
4283 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004284 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004285
Chris Wilson29105cc2010-01-07 10:39:13 +00004286 /* Cancel the retire work handler, which should be idle now. */
4287 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004288 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004289
Eric Anholt673a3942008-07-30 12:06:12 -07004290 return 0;
4291}
4292
Ben Widawskyc3787e22013-09-17 21:12:44 -07004293int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004294{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004295 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004296 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004297 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4298 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004299 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004300
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004301 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004302 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004303
Ben Widawskyc3787e22013-09-17 21:12:44 -07004304 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4305 if (ret)
4306 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004307
Ben Widawskyc3787e22013-09-17 21:12:44 -07004308 /*
4309 * Note: We do not worry about the concurrent register cacheline hang
4310 * here because no other code should access these registers other than
4311 * at initialization time.
4312 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004313 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004314 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4315 intel_ring_emit(ring, reg_base + i);
4316 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004317 }
4318
Ben Widawskyc3787e22013-09-17 21:12:44 -07004319 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004320
Ben Widawskyc3787e22013-09-17 21:12:44 -07004321 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004322}
4323
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004324void i915_gem_init_swizzling(struct drm_device *dev)
4325{
4326 drm_i915_private_t *dev_priv = dev->dev_private;
4327
Daniel Vetter11782b02012-01-31 16:47:55 +01004328 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004329 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4330 return;
4331
4332 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4333 DISP_TILE_SURFACE_SWIZZLING);
4334
Daniel Vetter11782b02012-01-31 16:47:55 +01004335 if (IS_GEN5(dev))
4336 return;
4337
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004338 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4339 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004340 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004341 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004342 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004343 else
4344 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004345}
Daniel Vettere21af882012-02-09 20:53:27 +01004346
Chris Wilson67b1b572012-07-05 23:49:40 +01004347static bool
4348intel_enable_blt(struct drm_device *dev)
4349{
4350 if (!HAS_BLT(dev))
4351 return false;
4352
4353 /* The blitter was dysfunctional on early prototypes */
4354 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4355 DRM_INFO("BLT not supported on this pre-production hardware;"
4356 " graphics performance will be degraded.\n");
4357 return false;
4358 }
4359
4360 return true;
4361}
4362
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004363static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004364{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004365 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004366 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004367
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004368 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004369 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004370 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004371
4372 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004373 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004374 if (ret)
4375 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004376 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004377
Chris Wilson67b1b572012-07-05 23:49:40 +01004378 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004379 ret = intel_init_blt_ring_buffer(dev);
4380 if (ret)
4381 goto cleanup_bsd_ring;
4382 }
4383
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004384 if (HAS_VEBOX(dev)) {
4385 ret = intel_init_vebox_ring_buffer(dev);
4386 if (ret)
4387 goto cleanup_blt_ring;
4388 }
4389
4390
Mika Kuoppala99433932013-01-22 14:12:17 +02004391 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4392 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004393 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004394
4395 return 0;
4396
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004397cleanup_vebox_ring:
4398 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004399cleanup_blt_ring:
4400 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4401cleanup_bsd_ring:
4402 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4403cleanup_render_ring:
4404 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4405
4406 return ret;
4407}
4408
4409int
4410i915_gem_init_hw(struct drm_device *dev)
4411{
4412 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004413 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004414
4415 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4416 return -EIO;
4417
Ben Widawsky59124502013-07-04 11:02:05 -07004418 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004419 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004420
Rodrigo Vivi94353732013-08-28 16:45:46 -03004421 if (IS_HSW_GT3(dev))
4422 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
4423 else
4424 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);
4425
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004426 if (HAS_PCH_NOP(dev)) {
4427 u32 temp = I915_READ(GEN7_MSG_CTL);
4428 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4429 I915_WRITE(GEN7_MSG_CTL, temp);
4430 }
4431
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004432 i915_gem_init_swizzling(dev);
4433
4434 ret = i915_gem_init_rings(dev);
4435 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004436 return ret;
4437
Ben Widawskyc3787e22013-09-17 21:12:44 -07004438 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4439 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4440
Ben Widawsky254f9652012-06-04 14:42:42 -07004441 /*
4442 * XXX: There was some w/a described somewhere suggesting loading
4443 * contexts before PPGTT.
4444 */
4445 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004446 if (dev_priv->mm.aliasing_ppgtt) {
4447 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4448 if (ret) {
4449 i915_gem_cleanup_aliasing_ppgtt(dev);
4450 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4451 }
4452 }
Daniel Vettere21af882012-02-09 20:53:27 +01004453
Chris Wilson68f95ba2010-05-27 13:18:22 +01004454 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004455}
4456
Chris Wilson1070a422012-04-24 15:47:41 +01004457int i915_gem_init(struct drm_device *dev)
4458{
4459 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004460 int ret;
4461
Chris Wilson1070a422012-04-24 15:47:41 +01004462 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004463
4464 if (IS_VALLEYVIEW(dev)) {
4465 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4466 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4467 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4468 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4469 }
4470
Ben Widawskyd7e50082012-12-18 10:31:25 -08004471 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004472
Chris Wilson1070a422012-04-24 15:47:41 +01004473 ret = i915_gem_init_hw(dev);
4474 mutex_unlock(&dev->struct_mutex);
4475 if (ret) {
4476 i915_gem_cleanup_aliasing_ppgtt(dev);
4477 return ret;
4478 }
4479
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004480 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4481 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4482 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004483 return 0;
4484}
4485
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004486void
4487i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4488{
4489 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004490 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004491 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004492
Chris Wilsonb4519512012-05-11 14:29:30 +01004493 for_each_ring(ring, dev_priv, i)
4494 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004495}
4496
4497int
Eric Anholt673a3942008-07-30 12:06:12 -07004498i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4499 struct drm_file *file_priv)
4500{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004501 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004502 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004503
Jesse Barnes79e53942008-11-07 14:24:08 -08004504 if (drm_core_check_feature(dev, DRIVER_MODESET))
4505 return 0;
4506
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004507 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004508 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004509 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004510 }
4511
Eric Anholt673a3942008-07-30 12:06:12 -07004512 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004513 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004514
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004515 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004516 if (ret != 0) {
4517 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004518 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004519 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004520
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004521 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004522 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004523
Chris Wilson5f353082010-06-07 14:03:03 +01004524 ret = drm_irq_install(dev);
4525 if (ret)
4526 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004527
Eric Anholt673a3942008-07-30 12:06:12 -07004528 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004529
4530cleanup_ringbuffer:
4531 mutex_lock(&dev->struct_mutex);
4532 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004533 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004534 mutex_unlock(&dev->struct_mutex);
4535
4536 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004537}
4538
4539int
4540i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4541 struct drm_file *file_priv)
4542{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004543 struct drm_i915_private *dev_priv = dev->dev_private;
4544 int ret;
4545
Jesse Barnes79e53942008-11-07 14:24:08 -08004546 if (drm_core_check_feature(dev, DRIVER_MODESET))
4547 return 0;
4548
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004549 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004550
4551 mutex_lock(&dev->struct_mutex);
4552 ret = i915_gem_idle(dev);
4553
4554 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4555 * We need to replace this with a semaphore, or something.
4556 * And not confound ums.mm_suspended!
4557 */
4558 if (ret != 0)
4559 dev_priv->ums.mm_suspended = 1;
4560 mutex_unlock(&dev->struct_mutex);
4561
4562 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004563}
4564
4565void
4566i915_gem_lastclose(struct drm_device *dev)
4567{
4568 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004569
Eric Anholte806b492009-01-22 09:56:58 -08004570 if (drm_core_check_feature(dev, DRIVER_MODESET))
4571 return;
4572
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004573 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004574 ret = i915_gem_idle(dev);
4575 if (ret)
4576 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004577 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004578}
4579
Chris Wilson64193402010-10-24 12:38:05 +01004580static void
4581init_ring_lists(struct intel_ring_buffer *ring)
4582{
4583 INIT_LIST_HEAD(&ring->active_list);
4584 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004585}
4586
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004587static void i915_init_vm(struct drm_i915_private *dev_priv,
4588 struct i915_address_space *vm)
4589{
4590 vm->dev = dev_priv->dev;
4591 INIT_LIST_HEAD(&vm->active_list);
4592 INIT_LIST_HEAD(&vm->inactive_list);
4593 INIT_LIST_HEAD(&vm->global_link);
4594 list_add(&vm->global_link, &dev_priv->vm_list);
4595}
4596
Eric Anholt673a3942008-07-30 12:06:12 -07004597void
4598i915_gem_load(struct drm_device *dev)
4599{
4600 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004601 int i;
4602
4603 dev_priv->slab =
4604 kmem_cache_create("i915_gem_object",
4605 sizeof(struct drm_i915_gem_object), 0,
4606 SLAB_HWCACHE_ALIGN,
4607 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004608
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004609 INIT_LIST_HEAD(&dev_priv->vm_list);
4610 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4611
Ben Widawskya33afea2013-09-17 21:12:45 -07004612 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004613 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4614 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004615 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004616 for (i = 0; i < I915_NUM_RINGS; i++)
4617 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004618 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004619 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004620 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4621 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004622 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4623 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004624 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004625
Dave Airlie94400122010-07-20 13:15:31 +10004626 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4627 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004628 I915_WRITE(MI_ARB_STATE,
4629 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004630 }
4631
Chris Wilson72bfa192010-12-19 11:42:05 +00004632 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4633
Jesse Barnesde151cf2008-11-12 10:03:55 -08004634 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004635 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4636 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004637
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004638 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4639 dev_priv->num_fence_regs = 32;
4640 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004641 dev_priv->num_fence_regs = 16;
4642 else
4643 dev_priv->num_fence_regs = 8;
4644
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004645 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004646 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4647 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004648
Eric Anholt673a3942008-07-30 12:06:12 -07004649 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004650 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004651
Chris Wilsonce453d82011-02-21 14:43:56 +00004652 dev_priv->mm.interruptible = true;
4653
Dave Chinner7dc19d52013-08-28 10:18:11 +10004654 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4655 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004656 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4657 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004658}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004659
4660/*
4661 * Create a physically contiguous memory object for this object
4662 * e.g. for cursor + overlay regs
4663 */
Chris Wilson995b6762010-08-20 13:23:26 +01004664static int i915_gem_init_phys_object(struct drm_device *dev,
4665 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004666{
4667 drm_i915_private_t *dev_priv = dev->dev_private;
4668 struct drm_i915_gem_phys_object *phys_obj;
4669 int ret;
4670
4671 if (dev_priv->mm.phys_objs[id - 1] || !size)
4672 return 0;
4673
Daniel Vetterb14c5672013-09-19 12:18:32 +02004674 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004675 if (!phys_obj)
4676 return -ENOMEM;
4677
4678 phys_obj->id = id;
4679
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004680 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004681 if (!phys_obj->handle) {
4682 ret = -ENOMEM;
4683 goto kfree_obj;
4684 }
4685#ifdef CONFIG_X86
4686 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4687#endif
4688
4689 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4690
4691 return 0;
4692kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004693 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004694 return ret;
4695}
4696
Chris Wilson995b6762010-08-20 13:23:26 +01004697static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004698{
4699 drm_i915_private_t *dev_priv = dev->dev_private;
4700 struct drm_i915_gem_phys_object *phys_obj;
4701
4702 if (!dev_priv->mm.phys_objs[id - 1])
4703 return;
4704
4705 phys_obj = dev_priv->mm.phys_objs[id - 1];
4706 if (phys_obj->cur_obj) {
4707 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4708 }
4709
4710#ifdef CONFIG_X86
4711 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4712#endif
4713 drm_pci_free(dev, phys_obj->handle);
4714 kfree(phys_obj);
4715 dev_priv->mm.phys_objs[id - 1] = NULL;
4716}
4717
4718void i915_gem_free_all_phys_object(struct drm_device *dev)
4719{
4720 int i;
4721
Dave Airlie260883c2009-01-22 17:58:49 +10004722 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004723 i915_gem_free_phys_object(dev, i);
4724}
4725
4726void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004727 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004728{
Al Viro496ad9a2013-01-23 17:07:38 -05004729 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004730 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004731 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004732 int page_count;
4733
Chris Wilson05394f32010-11-08 19:18:58 +00004734 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004735 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004736 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004737
Chris Wilson05394f32010-11-08 19:18:58 +00004738 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004739 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004740 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004741 if (!IS_ERR(page)) {
4742 char *dst = kmap_atomic(page);
4743 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4744 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004745
Chris Wilsone5281cc2010-10-28 13:45:36 +01004746 drm_clflush_pages(&page, 1);
4747
4748 set_page_dirty(page);
4749 mark_page_accessed(page);
4750 page_cache_release(page);
4751 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004752 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004753 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004754
Chris Wilson05394f32010-11-08 19:18:58 +00004755 obj->phys_obj->cur_obj = NULL;
4756 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004757}
4758
4759int
4760i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004761 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004762 int id,
4763 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004764{
Al Viro496ad9a2013-01-23 17:07:38 -05004765 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004766 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004767 int ret = 0;
4768 int page_count;
4769 int i;
4770
4771 if (id > I915_MAX_PHYS_OBJECT)
4772 return -EINVAL;
4773
Chris Wilson05394f32010-11-08 19:18:58 +00004774 if (obj->phys_obj) {
4775 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004776 return 0;
4777 i915_gem_detach_phys_object(dev, obj);
4778 }
4779
Dave Airlie71acb5e2008-12-30 20:31:46 +10004780 /* create a new object */
4781 if (!dev_priv->mm.phys_objs[id - 1]) {
4782 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004783 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004784 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004785 DRM_ERROR("failed to init phys object %d size: %zu\n",
4786 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004787 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004788 }
4789 }
4790
4791 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004792 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4793 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004794
Chris Wilson05394f32010-11-08 19:18:58 +00004795 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004796
4797 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004798 struct page *page;
4799 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004800
Hugh Dickins5949eac2011-06-27 16:18:18 -07004801 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004802 if (IS_ERR(page))
4803 return PTR_ERR(page);
4804
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004805 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004806 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004807 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004808 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004809
4810 mark_page_accessed(page);
4811 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004812 }
4813
4814 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004815}
4816
4817static int
Chris Wilson05394f32010-11-08 19:18:58 +00004818i915_gem_phys_pwrite(struct drm_device *dev,
4819 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004820 struct drm_i915_gem_pwrite *args,
4821 struct drm_file *file_priv)
4822{
Chris Wilson05394f32010-11-08 19:18:58 +00004823 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004824 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004825
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004826 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4827 unsigned long unwritten;
4828
4829 /* The physical object once assigned is fixed for the lifetime
4830 * of the obj, so we can safely drop the lock and continue
4831 * to access vaddr.
4832 */
4833 mutex_unlock(&dev->struct_mutex);
4834 unwritten = copy_from_user(vaddr, user_data, args->size);
4835 mutex_lock(&dev->struct_mutex);
4836 if (unwritten)
4837 return -EFAULT;
4838 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004839
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004840 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004841 return 0;
4842}
Eric Anholtb9624422009-06-03 07:27:35 +00004843
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004844void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004845{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004846 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004847
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004848 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4849
Eric Anholtb9624422009-06-03 07:27:35 +00004850 /* Clean up our request list when the client is going away, so that
4851 * later retire_requests won't dereference our soon-to-be-gone
4852 * file_priv.
4853 */
Chris Wilson1c255952010-09-26 11:03:27 +01004854 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004855 while (!list_empty(&file_priv->mm.request_list)) {
4856 struct drm_i915_gem_request *request;
4857
4858 request = list_first_entry(&file_priv->mm.request_list,
4859 struct drm_i915_gem_request,
4860 client_list);
4861 list_del(&request->client_list);
4862 request->file_priv = NULL;
4863 }
Chris Wilson1c255952010-09-26 11:03:27 +01004864 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004865}
Chris Wilson31169712009-09-14 16:50:28 +01004866
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004867static void
4868i915_gem_file_idle_work_handler(struct work_struct *work)
4869{
4870 struct drm_i915_file_private *file_priv =
4871 container_of(work, typeof(*file_priv), mm.idle_work.work);
4872
4873 atomic_set(&file_priv->rps_wait_boost, false);
4874}
4875
4876int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4877{
4878 struct drm_i915_file_private *file_priv;
4879
4880 DRM_DEBUG_DRIVER("\n");
4881
4882 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4883 if (!file_priv)
4884 return -ENOMEM;
4885
4886 file->driver_priv = file_priv;
4887 file_priv->dev_priv = dev->dev_private;
4888
4889 spin_lock_init(&file_priv->mm.lock);
4890 INIT_LIST_HEAD(&file_priv->mm.request_list);
4891 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4892 i915_gem_file_idle_work_handler);
4893
4894 idr_init(&file_priv->context_idr);
4895
4896 return 0;
4897}
4898
Chris Wilson57745062012-11-21 13:04:04 +00004899static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4900{
4901 if (!mutex_is_locked(mutex))
4902 return false;
4903
4904#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4905 return mutex->owner == task;
4906#else
4907 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4908 return false;
4909#endif
4910}
4911
Dave Chinner7dc19d52013-08-28 10:18:11 +10004912static unsigned long
4913i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004914{
Chris Wilson17250b72010-10-28 12:51:39 +01004915 struct drm_i915_private *dev_priv =
4916 container_of(shrinker,
4917 struct drm_i915_private,
4918 mm.inactive_shrinker);
4919 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004920 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004921 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004922 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004923
Chris Wilson57745062012-11-21 13:04:04 +00004924 if (!mutex_trylock(&dev->struct_mutex)) {
4925 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004926 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004927
Daniel Vetter677feac2012-12-19 14:33:45 +01004928 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004929 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004930
Chris Wilson57745062012-11-21 13:04:04 +00004931 unlock = false;
4932 }
Chris Wilson31169712009-09-14 16:50:28 +01004933
Dave Chinner7dc19d52013-08-28 10:18:11 +10004934 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004935 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004936 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004937 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004938
4939 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4940 if (obj->active)
4941 continue;
4942
Chris Wilsona5570172012-09-04 21:02:54 +01004943 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004944 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004945 }
Chris Wilson31169712009-09-14 16:50:28 +01004946
Chris Wilson57745062012-11-21 13:04:04 +00004947 if (unlock)
4948 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004949
Dave Chinner7dc19d52013-08-28 10:18:11 +10004950 return count;
Chris Wilson31169712009-09-14 16:50:28 +01004951}
Ben Widawskya70a3142013-07-31 16:59:56 -07004952
4953/* All the new VM stuff */
4954unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
4955 struct i915_address_space *vm)
4956{
4957 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4958 struct i915_vma *vma;
4959
4960 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
4961 vm = &dev_priv->gtt.base;
4962
4963 BUG_ON(list_empty(&o->vma_list));
4964 list_for_each_entry(vma, &o->vma_list, vma_link) {
4965 if (vma->vm == vm)
4966 return vma->node.start;
4967
4968 }
4969 return -1;
4970}
4971
4972bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
4973 struct i915_address_space *vm)
4974{
4975 struct i915_vma *vma;
4976
4977 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004978 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004979 return true;
4980
4981 return false;
4982}
4983
4984bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
4985{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004986 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07004987
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01004988 list_for_each_entry(vma, &o->vma_list, vma_link)
4989 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07004990 return true;
4991
4992 return false;
4993}
4994
4995unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
4996 struct i915_address_space *vm)
4997{
4998 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
4999 struct i915_vma *vma;
5000
5001 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
5002 vm = &dev_priv->gtt.base;
5003
5004 BUG_ON(list_empty(&o->vma_list));
5005
5006 list_for_each_entry(vma, &o->vma_list, vma_link)
5007 if (vma->vm == vm)
5008 return vma->node.size;
5009
5010 return 0;
5011}
5012
Dave Chinner7dc19d52013-08-28 10:18:11 +10005013static unsigned long
5014i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5015{
5016 struct drm_i915_private *dev_priv =
5017 container_of(shrinker,
5018 struct drm_i915_private,
5019 mm.inactive_shrinker);
5020 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005021 unsigned long freed;
5022 bool unlock = true;
5023
5024 if (!mutex_trylock(&dev->struct_mutex)) {
5025 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005026 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005027
5028 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005029 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005030
5031 unlock = false;
5032 }
5033
Chris Wilsond9973b42013-10-04 10:33:00 +01005034 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5035 if (freed < sc->nr_to_scan)
5036 freed += __i915_gem_shrink(dev_priv,
5037 sc->nr_to_scan - freed,
5038 false);
5039 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005040 freed += i915_gem_shrink_all(dev_priv);
5041
5042 if (unlock)
5043 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005044
Dave Chinner7dc19d52013-08-28 10:18:11 +10005045 return freed;
5046}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005047
5048struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5049{
5050 struct i915_vma *vma;
5051
5052 if (WARN_ON(list_empty(&obj->vma_list)))
5053 return NULL;
5054
5055 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5056 if (WARN_ON(vma->vm != obj_to_ggtt(obj)))
5057 return NULL;
5058
5059 return vma;
5060}