blob: 693a8fccd94dc6dbb3cb3d14ab52c34fc5fe8ee2 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000101extern int radeon_runtime_pm;
Alex Deucher363eb0b2014-01-08 17:55:08 -0500102extern int radeon_hard_reset;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103
104/*
105 * Copy from radeon_drv.h so we don't have to include both and have conflicting
106 * symbol;
107 */
Jerome Glissebb635562012-05-09 15:34:46 +0200108#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
109#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100110/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200111#define RADEON_IB_POOL_SIZE 16
112#define RADEON_DEBUGFS_MAX_COMPONENTS 32
113#define RADEONFB_CONN_LIMIT 4
114#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200115
Jerome Glissebb635562012-05-09 15:34:46 +0200116/* fence seq are set to this number when signaled */
117#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500118
119/* internal ring indices */
120/* r1xx+ has gfx CP ring */
Christian Königd93f7932013-05-23 12:10:04 +0200121#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500122
123/* cayman has 2 compute CP rings */
Christian Königd93f7932013-05-23 12:10:04 +0200124#define CAYMAN_RING_TYPE_CP1_INDEX 1
125#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500126
Alex Deucher4d756582012-09-27 15:08:35 -0400127/* R600+ has an async dma ring */
128#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500129/* cayman add a second async dma ring */
130#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400131
Christian Königf2ba57b2013-04-08 12:41:29 +0200132/* R600+ */
Christian Königd93f7932013-05-23 12:10:04 +0200133#define R600_RING_TYPE_UVD_INDEX 5
134
135/* TN+ */
136#define TN_RING_TYPE_VCE1_INDEX 6
137#define TN_RING_TYPE_VCE2_INDEX 7
138
139/* max number of rings */
140#define RADEON_NUM_RINGS 8
Christian Königf2ba57b2013-04-08 12:41:29 +0200141
Christian König1c61eae2014-02-18 01:50:22 -0700142/* number of hw syncs before falling back on blocking */
143#define RADEON_NUM_SYNCS 4
144
Jerome Glisse721604a2012-01-05 22:11:05 -0500145/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200146#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200147#define RADEON_VA_RESERVED_SIZE (8 << 20)
148#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500149
Alex Deucher1a0041b2013-10-02 13:01:36 -0400150/* hard reset data */
151#define RADEON_ASIC_RESET_DATA 0x39d5e86b
152
Alex Deucherec46c762013-01-03 12:07:30 -0500153/* reset flags */
154#define RADEON_RESET_GFX (1 << 0)
155#define RADEON_RESET_COMPUTE (1 << 1)
156#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500157#define RADEON_RESET_CP (1 << 3)
158#define RADEON_RESET_GRBM (1 << 4)
159#define RADEON_RESET_DMA1 (1 << 5)
160#define RADEON_RESET_RLC (1 << 6)
161#define RADEON_RESET_SEM (1 << 7)
162#define RADEON_RESET_IH (1 << 8)
163#define RADEON_RESET_VMC (1 << 9)
164#define RADEON_RESET_MC (1 << 10)
165#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500166
Alex Deucher22c775c2013-07-23 09:41:05 -0400167/* CG block flags */
168#define RADEON_CG_BLOCK_GFX (1 << 0)
169#define RADEON_CG_BLOCK_MC (1 << 1)
170#define RADEON_CG_BLOCK_SDMA (1 << 2)
171#define RADEON_CG_BLOCK_UVD (1 << 3)
172#define RADEON_CG_BLOCK_VCE (1 << 4)
173#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400174#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400175
Alex Deucher64d8a722013-08-08 16:31:25 -0400176/* CG flags */
177#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
178#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
179#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
180#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
181#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
182#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
183#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
184#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
185#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
186#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
187#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
188#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
189#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
190#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
191#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
192#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
193#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
194
195/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400196#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400197#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
198#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
199#define RADEON_PG_SUPPORT_UVD (1 << 3)
200#define RADEON_PG_SUPPORT_VCE (1 << 4)
201#define RADEON_PG_SUPPORT_CP (1 << 5)
202#define RADEON_PG_SUPPORT_GDS (1 << 6)
203#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
204#define RADEON_PG_SUPPORT_SDMA (1 << 8)
205#define RADEON_PG_SUPPORT_ACP (1 << 9)
206#define RADEON_PG_SUPPORT_SAMU (1 << 10)
207
Alex Deucher9e05fa12013-01-24 10:06:33 -0500208/* max cursor sizes (in pixels) */
209#define CURSOR_WIDTH 64
210#define CURSOR_HEIGHT 64
211
212#define CIK_CURSOR_WIDTH 128
213#define CIK_CURSOR_HEIGHT 128
214
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215/*
216 * Errata workarounds.
217 */
218enum radeon_pll_errata {
219 CHIP_ERRATA_R300_CG = 0x00000001,
220 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
221 CHIP_ERRATA_PLL_DELAY = 0x00000004
222};
223
224
225struct radeon_device;
226
227
228/*
229 * BIOS.
230 */
231bool radeon_get_bios(struct radeon_device *rdev);
232
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500233/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000234 * Dummy page
235 */
236struct radeon_dummy_page {
237 struct page *page;
238 dma_addr_t addr;
239};
240int radeon_dummy_page_init(struct radeon_device *rdev);
241void radeon_dummy_page_fini(struct radeon_device *rdev);
242
243
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244/*
245 * Clocks
246 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247struct radeon_clock {
248 struct radeon_pll p1pll;
249 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500250 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 struct radeon_pll spll;
252 struct radeon_pll mpll;
253 /* 10 Khz units */
254 uint32_t default_mclk;
255 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500256 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400257 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500258 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400259 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260};
261
Rafał Miłecki74338742009-11-03 00:53:02 +0100262/*
263 * Power management
264 */
265int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -0500266int radeon_pm_late_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500267void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100268void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400269void radeon_pm_suspend(struct radeon_device *rdev);
270void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500271void radeon_combios_get_power_modes(struct radeon_device *rdev);
272void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200273int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
274 u8 clock_type,
275 u32 clock,
276 bool strobe_mode,
277 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500278int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
279 u32 clock,
280 bool strobe_mode,
281 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400282void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400283int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
284 u16 voltage_level, u8 voltage_type,
285 u32 *gpio_value, u32 *gpio_mask);
286void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
287 u32 eng_clock, u32 mem_clock);
288int radeon_atom_get_voltage_step(struct radeon_device *rdev,
289 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400290int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
291 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500292int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
293 u16 *voltage,
294 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400295int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
296 u16 *leakage_id);
297int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
298 u16 *vddc, u16 *vddci,
299 u16 virtual_voltage_id,
300 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400301int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
302 u8 voltage_type,
303 u16 nominal_voltage,
304 u16 *true_voltage);
305int radeon_atom_get_min_voltage(struct radeon_device *rdev,
306 u8 voltage_type, u16 *min_voltage);
307int radeon_atom_get_max_voltage(struct radeon_device *rdev,
308 u8 voltage_type, u16 *max_voltage);
309int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500310 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400311 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500312bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
313 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400314void radeon_atom_update_memory_dll(struct radeon_device *rdev,
315 u32 mem_clock);
316void radeon_atom_set_ac_timing(struct radeon_device *rdev,
317 u32 mem_clock);
318int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
319 u8 module_index,
320 struct atom_mc_reg_table *reg_table);
321int radeon_atom_get_memory_info(struct radeon_device *rdev,
322 u8 module_index, struct atom_memory_info *mem_info);
323int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
324 bool gddr5, u8 module_index,
325 struct atom_memory_clock_range_table *mclk_range_table);
326int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
327 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400328void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500329extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
330 unsigned *bankh, unsigned *mtaspect,
331 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000332
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333/*
334 * Fences.
335 */
336struct radeon_fence_driver {
337 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000338 uint64_t gpu_addr;
339 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200340 /* sync_seq is protected by ring emission lock */
341 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200342 atomic64_t last_seq;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100343 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344};
345
346struct radeon_fence {
347 struct radeon_device *rdev;
348 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200350 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400351 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200352 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353};
354
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000355int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
356int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500358void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200359int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400360void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361bool radeon_fence_signaled(struct radeon_fence *fence);
362int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König1654b812013-11-12 12:58:05 +0100363int radeon_fence_wait_locked(struct radeon_fence *fence);
Christian König8a47cc92012-05-09 15:34:48 +0200364int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500365int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200366int radeon_fence_wait_any(struct radeon_device *rdev,
367 struct radeon_fence **fences,
368 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
370void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200371unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200372bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
373void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
374static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
375 struct radeon_fence *b)
376{
377 if (!a) {
378 return b;
379 }
380
381 if (!b) {
382 return a;
383 }
384
385 BUG_ON(a->ring != b->ring);
386
387 if (a->seq > b->seq) {
388 return a;
389 } else {
390 return b;
391 }
392}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393
Christian Königee60e292012-08-09 16:21:08 +0200394static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
395 struct radeon_fence *b)
396{
397 if (!a) {
398 return false;
399 }
400
401 if (!b) {
402 return true;
403 }
404
405 BUG_ON(a->ring != b->ring);
406
407 return a->seq < b->seq;
408}
409
Dave Airliee024e112009-06-24 09:48:08 +1000410/*
411 * Tiling registers
412 */
413struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100414 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000415};
416
417#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418
419/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100420 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200421 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100422struct radeon_mman {
423 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000424 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100425 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100426 bool mem_global_referenced;
427 bool initialized;
Christian König2014b562013-12-18 21:07:39 +0100428
429#if defined(CONFIG_DEBUG_FS)
430 struct dentry *vram;
Christian Königdd66d202013-12-18 21:07:40 +0100431 struct dentry *gtt;
Christian König2014b562013-12-18 21:07:39 +0100432#endif
Jerome Glisse4c788672009-11-20 14:29:23 +0100433};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200434
Jerome Glisse721604a2012-01-05 22:11:05 -0500435/* bo virtual address in a specific vm */
436struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200437 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500438 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500439 uint64_t soffset;
440 uint64_t eoffset;
441 uint32_t flags;
442 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200443 unsigned ref_count;
444
445 /* protected by vm mutex */
446 struct list_head vm_list;
447
448 /* constant after initialization */
449 struct radeon_vm *vm;
450 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500451};
452
Jerome Glisse4c788672009-11-20 14:29:23 +0100453struct radeon_bo {
454 /* Protected by gem.mutex */
455 struct list_head list;
456 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100457 u32 placements[3];
458 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100459 struct ttm_buffer_object tbo;
460 struct ttm_bo_kmap_obj kmap;
461 unsigned pin_count;
462 void *kptr;
463 u32 tiling_flags;
464 u32 pitch;
465 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500466 /* list of all virtual address to which this bo
467 * is associated to
468 */
469 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100470 /* Constant after initialization */
471 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100472 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100473
Jerome Glisse409851f2013-04-25 22:29:27 -0400474 struct ttm_bo_kmap_obj dma_buf_vmap;
475 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100476};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100477#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100478
479struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000480 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100481 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200483 bool written;
484 unsigned domain;
485 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487};
488
Jerome Glisse409851f2013-04-25 22:29:27 -0400489int radeon_gem_debugfs_init(struct radeon_device *rdev);
490
Jerome Glisseb15ba512011-11-15 11:48:34 -0500491/* sub-allocation manager, it has to be protected by another lock.
492 * By conception this is an helper for other part of the driver
493 * like the indirect buffer or semaphore, which both have their
494 * locking.
495 *
496 * Principe is simple, we keep a list of sub allocation in offset
497 * order (first entry has offset == 0, last entry has the highest
498 * offset).
499 *
500 * When allocating new object we first check if there is room at
501 * the end total_size - (last_object_offset + last_object_size) >=
502 * alloc_size. If so we allocate new object there.
503 *
504 * When there is not enough room at the end, we start waiting for
505 * each sub object until we reach object_offset+object_size >=
506 * alloc_size, this object then become the sub object we return.
507 *
508 * Alignment can't be bigger than page size.
509 *
510 * Hole are not considered for allocation to keep things simple.
511 * Assumption is that there won't be hole (all object on same
512 * alignment).
513 */
514struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200515 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500516 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200517 struct list_head *hole;
518 struct list_head flist[RADEON_NUM_RINGS];
519 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500520 unsigned size;
521 uint64_t gpu_addr;
522 void *cpu_ptr;
523 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400524 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500525};
526
527struct radeon_sa_bo;
528
529/* sub-allocation buffer */
530struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200531 struct list_head olist;
532 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500533 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200534 unsigned soffset;
535 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200536 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500537};
538
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539/*
540 * GEM objects.
541 */
542struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100543 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544 struct list_head objects;
545};
546
547int radeon_gem_init(struct radeon_device *rdev);
548void radeon_gem_fini(struct radeon_device *rdev);
549int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100550 int alignment, int initial_domain,
551 bool discardable, bool kernel,
552 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553
Dave Airlieff72145b2011-02-07 12:16:14 +1000554int radeon_mode_dumb_create(struct drm_file *file_priv,
555 struct drm_device *dev,
556 struct drm_mode_create_dumb *args);
557int radeon_mode_dumb_mmap(struct drm_file *filp,
558 struct drm_device *dev,
559 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200560
561/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500562 * Semaphores.
563 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500564struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200565 struct radeon_sa_bo *sa_bo;
566 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500567 uint64_t gpu_addr;
Christian König1654b812013-11-12 12:58:05 +0100568 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glissec1341e52011-12-21 12:13:47 -0500569};
570
Jerome Glissec1341e52011-12-21 12:13:47 -0500571int radeon_semaphore_create(struct radeon_device *rdev,
572 struct radeon_semaphore **semaphore);
Christian König1654b812013-11-12 12:58:05 +0100573bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500574 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100575bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
Jerome Glissec1341e52011-12-21 12:13:47 -0500576 struct radeon_semaphore *semaphore);
Christian König1654b812013-11-12 12:58:05 +0100577void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
578 struct radeon_fence *fence);
Christian König8f676c42012-05-02 15:11:18 +0200579int radeon_semaphore_sync_rings(struct radeon_device *rdev,
580 struct radeon_semaphore *semaphore,
Christian König1654b812013-11-12 12:58:05 +0100581 int waiting_ring);
Jerome Glissec1341e52011-12-21 12:13:47 -0500582void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200583 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200584 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500585
586/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587 * GART structures, functions & helpers
588 */
589struct radeon_mc;
590
Matt Turnera77f1712009-10-14 00:34:41 -0400591#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000592#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400593#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500594#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400595
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596struct radeon_gart {
597 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400598 struct radeon_bo *robj;
599 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200600 unsigned num_gpu_pages;
601 unsigned num_cpu_pages;
602 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200603 struct page **pages;
604 dma_addr_t *pages_addr;
605 bool ready;
606};
607
608int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
609void radeon_gart_table_ram_free(struct radeon_device *rdev);
610int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
611void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400612int radeon_gart_table_vram_pin(struct radeon_device *rdev);
613void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614int radeon_gart_init(struct radeon_device *rdev);
615void radeon_gart_fini(struct radeon_device *rdev);
616void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
617 int pages);
618int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500619 int pages, struct page **pagelist,
620 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400621void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622
623
624/*
625 * GPU MC structures, functions & helpers
626 */
627struct radeon_mc {
628 resource_size_t aper_size;
629 resource_size_t aper_base;
630 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000631 /* for some chips with <= 32MB we need to lie
632 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000633 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000634 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000635 u64 gtt_size;
636 u64 gtt_start;
637 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000638 u64 vram_start;
639 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000641 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200642 int vram_mtrr;
643 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000644 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400645 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400646 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647};
648
Alex Deucher06b64762010-01-05 11:27:29 -0500649bool radeon_combios_sideport_present(struct radeon_device *rdev);
650bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651
652/*
653 * GPU scratch registers structures, functions & helpers
654 */
655struct radeon_scratch {
656 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400657 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658 bool free[32];
659 uint32_t reg[32];
660};
661
662int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
663void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
664
Alex Deucher75efdee2013-03-04 12:47:46 -0500665/*
666 * GPU doorbell structures, functions & helpers
667 */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500668#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
669
Alex Deucher75efdee2013-03-04 12:47:46 -0500670struct radeon_doorbell {
Alex Deucher75efdee2013-03-04 12:47:46 -0500671 /* doorbell mmio */
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500672 resource_size_t base;
673 resource_size_t size;
674 u32 __iomem *ptr;
675 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
676 unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
Alex Deucher75efdee2013-03-04 12:47:46 -0500677};
678
679int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
680void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200681
682/*
683 * IRQS.
684 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500685
686struct radeon_unpin_work {
687 struct work_struct work;
688 struct radeon_device *rdev;
689 int crtc_id;
690 struct radeon_fence *fence;
691 struct drm_pending_vblank_event *event;
692 struct radeon_bo *old_rbo;
693 u64 new_crtc_base;
694};
695
696struct r500_irq_stat_regs {
697 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400698 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500699};
700
701struct r600_irq_stat_regs {
702 u32 disp_int;
703 u32 disp_int_cont;
704 u32 disp_int_cont2;
705 u32 d1grph_int;
706 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400707 u32 hdmi0_status;
708 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500709};
710
711struct evergreen_irq_stat_regs {
712 u32 disp_int;
713 u32 disp_int_cont;
714 u32 disp_int_cont2;
715 u32 disp_int_cont3;
716 u32 disp_int_cont4;
717 u32 disp_int_cont5;
718 u32 d1grph_int;
719 u32 d2grph_int;
720 u32 d3grph_int;
721 u32 d4grph_int;
722 u32 d5grph_int;
723 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400724 u32 afmt_status1;
725 u32 afmt_status2;
726 u32 afmt_status3;
727 u32 afmt_status4;
728 u32 afmt_status5;
729 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500730};
731
Alex Deuchera59781b2012-11-09 10:45:57 -0500732struct cik_irq_stat_regs {
733 u32 disp_int;
734 u32 disp_int_cont;
735 u32 disp_int_cont2;
736 u32 disp_int_cont3;
737 u32 disp_int_cont4;
738 u32 disp_int_cont5;
739 u32 disp_int_cont6;
740};
741
Alex Deucher6f34be52010-11-21 10:59:01 -0500742union radeon_irq_stat_regs {
743 struct r500_irq_stat_regs r500;
744 struct r600_irq_stat_regs r600;
745 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500746 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500747};
748
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400749#define RADEON_MAX_HPD_PINS 6
750#define RADEON_MAX_CRTCS 6
Alex Deucherb5306022013-07-31 16:51:33 -0400751#define RADEON_MAX_AFMT_BLOCKS 7
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400752
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200753struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200754 bool installed;
755 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200756 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200757 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200758 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200759 wait_queue_head_t vblank_queue;
760 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200761 bool afmt[RADEON_MAX_AFMT_BLOCKS];
762 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400763 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200764};
765
766int radeon_irq_kms_init(struct radeon_device *rdev);
767void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500768void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
769void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500770void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
771void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200772void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
773void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
774void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
775void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776
777/*
Christian Könige32eb502011-10-23 12:56:27 +0200778 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 */
Alex Deucher74652802011-08-25 13:39:48 -0400780
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200782 struct radeon_sa_bo *sa_bo;
783 uint32_t length_dw;
784 uint64_t gpu_addr;
785 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200786 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200787 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200788 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200789 bool is_const_ib;
790 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791};
792
Christian Könige32eb502011-10-23 12:56:27 +0200793struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100794 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795 volatile uint32_t *ring;
796 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200797 unsigned rptr_offs;
Christian König45df6802012-07-06 16:22:55 +0200798 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400799 u64 next_rptr_gpu_addr;
800 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801 unsigned wptr;
802 unsigned wptr_old;
803 unsigned ring_size;
804 unsigned ring_free_dw;
805 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200806 unsigned long last_activity;
807 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200808 uint64_t gpu_addr;
809 uint32_t align_mask;
810 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500812 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400813 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500814 u64 last_semaphore_signal_addr;
815 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400816 /* for CIK queues */
817 u32 me;
818 u32 pipe;
819 u32 queue;
820 struct radeon_bo *mqd_obj;
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500821 u32 doorbell_index;
Alex Deucher963e81f2013-06-26 17:37:11 -0400822 unsigned wptr_offs;
823};
824
825struct radeon_mec {
826 struct radeon_bo *hpd_eop_obj;
827 u64 hpd_eop_gpu_addr;
828 u32 num_pipe;
829 u32 num_mec;
830 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200831};
832
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500833/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500834 * VM
835 */
Christian Königee60e292012-08-09 16:21:08 +0200836
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200837/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200838#define RADEON_NUM_VM 16
839
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200840/* defines number of bits in page table versus page directory,
841 * a page is 4KB so we have 12 bits offset, 9 bits in the page
842 * table and the remaining 19 bits are in the page directory */
843#define RADEON_VM_BLOCK_SIZE 9
844
845/* number of entries in page table */
846#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
847
Alex Deucher1c011032013-07-12 15:56:02 -0400848/* PTBs (Page Table Blocks) need to be aligned to 32K */
849#define RADEON_VM_PTB_ALIGN_SIZE 32768
850#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
851#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
852
Christian König24c16432013-10-30 11:51:09 -0400853#define R600_PTE_VALID (1 << 0)
854#define R600_PTE_SYSTEM (1 << 1)
855#define R600_PTE_SNOOPED (1 << 2)
856#define R600_PTE_READABLE (1 << 5)
857#define R600_PTE_WRITEABLE (1 << 6)
858
Jerome Glisse721604a2012-01-05 22:11:05 -0500859struct radeon_vm {
860 struct list_head list;
861 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200862 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200863
864 /* contains the page directory */
865 struct radeon_sa_bo *page_directory;
866 uint64_t pd_gpu_addr;
867
868 /* array of page tables, one for each page directory entry */
869 struct radeon_sa_bo **page_tables;
870
Jerome Glisse721604a2012-01-05 22:11:05 -0500871 struct mutex mutex;
872 /* last fence for cs using this vm */
873 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200874 /* last flush or NULL if we still need to flush */
875 struct radeon_fence *last_flush;
Christian König593b2632014-01-23 14:24:15 +0100876 /* last use of vmid */
877 struct radeon_fence *last_id_use;
Jerome Glisse721604a2012-01-05 22:11:05 -0500878};
879
Jerome Glisse721604a2012-01-05 22:11:05 -0500880struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200881 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500882 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200883 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500884 struct radeon_sa_manager sa_manager;
885 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500886 /* number of VMIDs */
887 unsigned nvm;
888 /* vram base address for page table entry */
889 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500890 /* is vm enabled? */
891 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500892};
893
894/*
895 * file private structure
896 */
897struct radeon_fpriv {
898 struct radeon_vm vm;
899};
900
901/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500902 * R6xx+ IH ring
903 */
904struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100905 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500906 volatile uint32_t *ring;
907 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500908 unsigned ring_size;
909 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500910 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200911 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500912 bool enabled;
913};
914
Alex Deucher347e7592012-03-20 17:18:21 -0400915/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400916 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400917 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400918#include "clearstate_defs.h"
919
920struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400921 /* for power gating */
922 struct radeon_bo *save_restore_obj;
923 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400924 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400925 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400926 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400927 /* for clear state */
928 struct radeon_bo *clear_state_obj;
929 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400930 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400931 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400932 u32 clear_state_size;
933 /* for cp tables */
934 struct radeon_bo *cp_table_obj;
935 uint64_t cp_table_gpu_addr;
936 volatile uint32_t *cp_table_ptr;
937 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400938};
939
Jerome Glisse69e130a2011-12-21 12:13:46 -0500940int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200941 struct radeon_ib *ib, struct radeon_vm *vm,
942 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200943void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200944int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
945 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946int radeon_ib_pool_init(struct radeon_device *rdev);
947void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200948int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200949/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400950bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
951 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200952void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
953int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
954int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
955void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
956void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200957void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200958void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
959int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200960void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200961void radeon_ring_lockup_update(struct radeon_ring *ring);
962bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200963unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
964 uint32_t **data);
965int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
966 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200967int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucherea31bf62013-12-09 19:44:30 -0500968 unsigned rptr_offs, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200969void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200970
971
Alex Deucher4d756582012-09-27 15:08:35 -0400972/* r600 async dma */
973void r600_dma_stop(struct radeon_device *rdev);
974int r600_dma_resume(struct radeon_device *rdev);
975void r600_dma_fini(struct radeon_device *rdev);
976
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500977void cayman_dma_stop(struct radeon_device *rdev);
978int cayman_dma_resume(struct radeon_device *rdev);
979void cayman_dma_fini(struct radeon_device *rdev);
980
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981/*
982 * CS.
983 */
984struct radeon_cs_reloc {
985 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100986 struct radeon_bo *robj;
987 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988 uint32_t handle;
989 uint32_t flags;
990};
991
992struct radeon_cs_chunk {
993 uint32_t chunk_id;
994 uint32_t length_dw;
995 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500996 void __user *user_ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997};
998
999struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +01001000 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001 struct radeon_device *rdev;
1002 struct drm_file *filp;
1003 /* chunks */
1004 unsigned nchunks;
1005 struct radeon_cs_chunk *chunks;
1006 uint64_t *chunks_array;
1007 /* IB */
1008 unsigned idx;
1009 /* relocations */
1010 unsigned nrelocs;
1011 struct radeon_cs_reloc *relocs;
1012 struct radeon_cs_reloc **relocs_ptr;
1013 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001014 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015 /* indices of various chunks */
1016 int chunk_ib_idx;
1017 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -05001018 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -04001019 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +02001020 struct radeon_ib ib;
1021 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001022 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001023 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001024 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001025 u32 cs_flags;
1026 u32 ring;
1027 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001028 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001029};
1030
Maarten Lankhorst28a326c2013-10-09 14:36:57 +02001031static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1032{
1033 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
1034
1035 if (ibc->kdata)
1036 return ibc->kdata[idx];
1037 return p->ib.ptr[idx];
1038}
1039
Dave Airlie513bcb42009-09-23 16:56:27 +10001040
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001041struct radeon_cs_packet {
1042 unsigned idx;
1043 unsigned type;
1044 unsigned reg;
1045 unsigned opcode;
1046 int count;
1047 unsigned one_reg_wr;
1048};
1049
1050typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1051 struct radeon_cs_packet *pkt,
1052 unsigned idx, unsigned reg);
1053typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1054 struct radeon_cs_packet *pkt);
1055
1056
1057/*
1058 * AGP
1059 */
1060int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001061void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001062void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001063void radeon_agp_fini(struct radeon_device *rdev);
1064
1065
1066/*
1067 * Writeback
1068 */
1069struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001070 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001071 volatile uint32_t *wb;
1072 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001073 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001074 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001075};
1076
Alex Deucher724c80e2010-08-27 18:25:25 -04001077#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001078#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001079#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001080#define RADEON_WB_CP1_RPTR_OFFSET 1280
1081#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001082#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001083#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001084#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001085#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001086#define CIK_WB_CP1_WPTR_OFFSET 3328
1087#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001088
Jerome Glissec93bb852009-07-13 21:04:08 +02001089/**
1090 * struct radeon_pm - power management datas
1091 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1092 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1093 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1094 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1095 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1096 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1097 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1098 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1099 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001100 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001101 * @needed_bandwidth: current bandwidth needs
1102 *
1103 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001104 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001105 * Equation between gpu/memory clock and available bandwidth is hw dependent
1106 * (type of memory, bus size, efficiency, ...)
1107 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001108
1109enum radeon_pm_method {
1110 PM_METHOD_PROFILE,
1111 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001112 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001113};
Alex Deucherce8f5372010-05-07 15:10:16 -04001114
1115enum radeon_dynpm_state {
1116 DYNPM_STATE_DISABLED,
1117 DYNPM_STATE_MINIMUM,
1118 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001119 DYNPM_STATE_ACTIVE,
1120 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001121};
1122enum radeon_dynpm_action {
1123 DYNPM_ACTION_NONE,
1124 DYNPM_ACTION_MINIMUM,
1125 DYNPM_ACTION_DOWNCLOCK,
1126 DYNPM_ACTION_UPCLOCK,
1127 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001128};
Alex Deucher56278a82009-12-28 13:58:44 -05001129
1130enum radeon_voltage_type {
1131 VOLTAGE_NONE = 0,
1132 VOLTAGE_GPIO,
1133 VOLTAGE_VDDC,
1134 VOLTAGE_SW
1135};
1136
Alex Deucher0ec0e742009-12-23 13:21:58 -05001137enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001138 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001139 POWER_STATE_TYPE_DEFAULT,
1140 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001141 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001142 POWER_STATE_TYPE_BATTERY,
1143 POWER_STATE_TYPE_BALANCED,
1144 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001145 /* internal states */
1146 POWER_STATE_TYPE_INTERNAL_UVD,
1147 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1148 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1149 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1150 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1151 POWER_STATE_TYPE_INTERNAL_BOOT,
1152 POWER_STATE_TYPE_INTERNAL_THERMAL,
1153 POWER_STATE_TYPE_INTERNAL_ACPI,
1154 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001155 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001156};
1157
Alex Deucherce8f5372010-05-07 15:10:16 -04001158enum radeon_pm_profile_type {
1159 PM_PROFILE_DEFAULT,
1160 PM_PROFILE_AUTO,
1161 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001162 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001163 PM_PROFILE_HIGH,
1164};
1165
1166#define PM_PROFILE_DEFAULT_IDX 0
1167#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001168#define PM_PROFILE_MID_SH_IDX 2
1169#define PM_PROFILE_HIGH_SH_IDX 3
1170#define PM_PROFILE_LOW_MH_IDX 4
1171#define PM_PROFILE_MID_MH_IDX 5
1172#define PM_PROFILE_HIGH_MH_IDX 6
1173#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001174
1175struct radeon_pm_profile {
1176 int dpms_off_ps_idx;
1177 int dpms_on_ps_idx;
1178 int dpms_off_cm_idx;
1179 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001180};
1181
Alex Deucher21a81222010-07-02 12:58:16 -04001182enum radeon_int_thermal_type {
1183 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001184 THERMAL_TYPE_EXTERNAL,
1185 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001186 THERMAL_TYPE_RV6XX,
1187 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001188 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001189 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001190 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001191 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001192 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001193 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001194 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001195 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001196};
1197
Alex Deucher56278a82009-12-28 13:58:44 -05001198struct radeon_voltage {
1199 enum radeon_voltage_type type;
1200 /* gpio voltage */
1201 struct radeon_gpio_rec gpio;
1202 u32 delay; /* delay in usec from voltage drop to sclk change */
1203 bool active_high; /* voltage drop is active when bit is high */
1204 /* VDDC voltage */
1205 u8 vddc_id; /* index into vddc voltage table */
1206 u8 vddci_id; /* index into vddci voltage table */
1207 bool vddci_enabled;
1208 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001209 u16 voltage;
1210 /* evergreen+ vddci */
1211 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001212};
1213
Alex Deucherd7311172010-05-03 01:13:14 -04001214/* clock mode flags */
1215#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1216
Alex Deucher56278a82009-12-28 13:58:44 -05001217struct radeon_pm_clock_info {
1218 /* memory clock */
1219 u32 mclk;
1220 /* engine clock */
1221 u32 sclk;
1222 /* voltage info */
1223 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001224 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001225 u32 flags;
1226};
1227
Alex Deuchera48b9b42010-04-22 14:03:55 -04001228/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001229#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001230
Alex Deucher56278a82009-12-28 13:58:44 -05001231struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001232 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001233 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001234 /* number of valid clock modes in this power state */
1235 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001236 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001237 /* standardized state flags */
1238 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001239 u32 misc; /* vbios specific flags */
1240 u32 misc2; /* vbios specific flags */
1241 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001242};
1243
Rafał Miłecki27459322010-02-11 22:16:36 +00001244/*
1245 * Some modes are overclocked by very low value, accept them
1246 */
1247#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1248
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001249enum radeon_dpm_auto_throttle_src {
1250 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1251 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1252};
1253
1254enum radeon_dpm_event_src {
1255 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1256 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1257 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1258 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1259 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1260};
1261
Alex Deucher58bd2a82013-09-04 16:13:56 -04001262#define RADEON_MAX_VCE_LEVELS 6
1263
Alex Deucherb62d6282013-08-20 20:29:05 -04001264enum radeon_vce_level {
1265 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1266 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1267 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1268 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1269 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1270 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1271};
1272
Alex Deucherda321c82013-04-12 13:55:22 -04001273struct radeon_ps {
1274 u32 caps; /* vbios flags */
1275 u32 class; /* vbios flags */
1276 u32 class2; /* vbios flags */
1277 /* UVD clocks */
1278 u32 vclk;
1279 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001280 /* VCE clocks */
1281 u32 evclk;
1282 u32 ecclk;
Alex Deucherb62d6282013-08-20 20:29:05 -04001283 bool vce_active;
1284 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001285 /* asic priv */
1286 void *ps_priv;
1287};
1288
1289struct radeon_dpm_thermal {
1290 /* thermal interrupt work */
1291 struct work_struct work;
1292 /* low temperature threshold */
1293 int min_temp;
1294 /* high temperature threshold */
1295 int max_temp;
1296 /* was interrupt low to high or high to low */
1297 bool high_to_low;
1298};
1299
Alex Deucherd22b7e42012-11-29 19:27:56 -05001300enum radeon_clk_action
1301{
1302 RADEON_SCLK_UP = 1,
1303 RADEON_SCLK_DOWN
1304};
1305
1306struct radeon_blacklist_clocks
1307{
1308 u32 sclk;
1309 u32 mclk;
1310 enum radeon_clk_action action;
1311};
1312
Alex Deucher61b7d602012-11-14 19:57:42 -05001313struct radeon_clock_and_voltage_limits {
1314 u32 sclk;
1315 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001316 u16 vddc;
1317 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001318};
1319
1320struct radeon_clock_array {
1321 u32 count;
1322 u32 *values;
1323};
1324
1325struct radeon_clock_voltage_dependency_entry {
1326 u32 clk;
1327 u16 v;
1328};
1329
1330struct radeon_clock_voltage_dependency_table {
1331 u32 count;
1332 struct radeon_clock_voltage_dependency_entry *entries;
1333};
1334
Alex Deucheref976ec2013-05-06 11:31:04 -04001335union radeon_cac_leakage_entry {
1336 struct {
1337 u16 vddc;
1338 u32 leakage;
1339 };
1340 struct {
1341 u16 vddc1;
1342 u16 vddc2;
1343 u16 vddc3;
1344 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001345};
1346
1347struct radeon_cac_leakage_table {
1348 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001349 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001350};
1351
Alex Deucher929ee7a2013-03-20 12:30:25 -04001352struct radeon_phase_shedding_limits_entry {
1353 u16 voltage;
1354 u32 sclk;
1355 u32 mclk;
1356};
1357
1358struct radeon_phase_shedding_limits_table {
1359 u32 count;
1360 struct radeon_phase_shedding_limits_entry *entries;
1361};
1362
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001363struct radeon_uvd_clock_voltage_dependency_entry {
1364 u32 vclk;
1365 u32 dclk;
1366 u16 v;
1367};
1368
1369struct radeon_uvd_clock_voltage_dependency_table {
1370 u8 count;
1371 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1372};
1373
Alex Deucherd29f0132013-05-09 16:37:28 -04001374struct radeon_vce_clock_voltage_dependency_entry {
1375 u32 ecclk;
1376 u32 evclk;
1377 u16 v;
1378};
1379
1380struct radeon_vce_clock_voltage_dependency_table {
1381 u8 count;
1382 struct radeon_vce_clock_voltage_dependency_entry *entries;
1383};
1384
Alex Deuchera5cb3182013-03-20 13:00:18 -04001385struct radeon_ppm_table {
1386 u8 ppm_design;
1387 u16 cpu_core_number;
1388 u32 platform_tdp;
1389 u32 small_ac_platform_tdp;
1390 u32 platform_tdc;
1391 u32 small_ac_platform_tdc;
1392 u32 apu_tdp;
1393 u32 dgpu_tdp;
1394 u32 dgpu_ulv_power;
1395 u32 tj_max;
1396};
1397
Alex Deucher58cb7632013-05-06 12:15:33 -04001398struct radeon_cac_tdp_table {
1399 u16 tdp;
1400 u16 configurable_tdp;
1401 u16 tdc;
1402 u16 battery_power_limit;
1403 u16 small_power_limit;
1404 u16 low_cac_leakage;
1405 u16 high_cac_leakage;
1406 u16 maximum_power_delivery_limit;
1407};
1408
Alex Deucher61b7d602012-11-14 19:57:42 -05001409struct radeon_dpm_dynamic_state {
1410 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1411 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1412 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001413 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001414 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001415 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001416 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001417 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1418 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001419 struct radeon_clock_array valid_sclk_values;
1420 struct radeon_clock_array valid_mclk_values;
1421 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1422 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1423 u32 mclk_sclk_ratio;
1424 u32 sclk_mclk_delta;
1425 u16 vddc_vddci_delta;
1426 u16 min_vddc_for_pcie_gen2;
1427 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001428 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001429 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001430 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001431};
1432
1433struct radeon_dpm_fan {
1434 u16 t_min;
1435 u16 t_med;
1436 u16 t_high;
1437 u16 pwm_min;
1438 u16 pwm_med;
1439 u16 pwm_high;
1440 u8 t_hyst;
1441 u32 cycle_delay;
1442 u16 t_max;
1443 bool ucode_fan_control;
1444};
1445
Alex Deucher32ce4652013-03-18 17:03:01 -04001446enum radeon_pcie_gen {
1447 RADEON_PCIE_GEN1 = 0,
1448 RADEON_PCIE_GEN2 = 1,
1449 RADEON_PCIE_GEN3 = 2,
1450 RADEON_PCIE_GEN_INVALID = 0xffff
1451};
1452
Alex Deucher70d01a52013-07-02 18:38:02 -04001453enum radeon_dpm_forced_level {
1454 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1455 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1456 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1457};
1458
Alex Deucher58bd2a82013-09-04 16:13:56 -04001459struct radeon_vce_state {
1460 /* vce clocks */
1461 u32 evclk;
1462 u32 ecclk;
1463 /* gpu clocks */
1464 u32 sclk;
1465 u32 mclk;
1466 u8 clk_idx;
1467 u8 pstate;
1468};
1469
Alex Deucherda321c82013-04-12 13:55:22 -04001470struct radeon_dpm {
1471 struct radeon_ps *ps;
1472 /* number of valid power states */
1473 int num_ps;
1474 /* current power state that is active */
1475 struct radeon_ps *current_ps;
1476 /* requested power state */
1477 struct radeon_ps *requested_ps;
1478 /* boot up power state */
1479 struct radeon_ps *boot_ps;
1480 /* default uvd power state */
1481 struct radeon_ps *uvd_ps;
Alex Deucher58bd2a82013-09-04 16:13:56 -04001482 /* vce requirements */
1483 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1484 enum radeon_vce_level vce_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001485 enum radeon_pm_state_type state;
1486 enum radeon_pm_state_type user_state;
1487 u32 platform_caps;
1488 u32 voltage_response_time;
1489 u32 backbias_response_time;
1490 void *priv;
1491 u32 new_active_crtcs;
1492 int new_active_crtc_count;
1493 u32 current_active_crtcs;
1494 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001495 struct radeon_dpm_dynamic_state dyn_state;
1496 struct radeon_dpm_fan fan;
1497 u32 tdp_limit;
1498 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001499 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001500 u32 sq_ramping_threshold;
1501 u32 cac_leakage;
1502 u16 tdp_od_limit;
1503 u32 tdp_adjustment;
1504 u16 load_line_slope;
1505 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001506 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001507 /* special states active */
1508 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001509 bool uvd_active;
Alex Deucherb62d6282013-08-20 20:29:05 -04001510 bool vce_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001511 /* thermal handling */
1512 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001513 /* forced levels */
1514 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001515 /* track UVD streams */
1516 unsigned sd;
1517 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001518};
1519
Alex Deucherce3537d2013-07-24 12:12:49 -04001520void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001521
Jerome Glissec93bb852009-07-13 21:04:08 +02001522struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001523 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001524 /* write locked while reprogramming mclk */
1525 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001526 u32 active_crtcs;
1527 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001528 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001529 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001530 fixed20_12 max_bandwidth;
1531 fixed20_12 igp_sideport_mclk;
1532 fixed20_12 igp_system_mclk;
1533 fixed20_12 igp_ht_link_clk;
1534 fixed20_12 igp_ht_link_width;
1535 fixed20_12 k8_bandwidth;
1536 fixed20_12 sideport_bandwidth;
1537 fixed20_12 ht_bandwidth;
1538 fixed20_12 core_bandwidth;
1539 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001540 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001541 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001542 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001543 /* number of valid power states */
1544 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001545 int current_power_state_index;
1546 int current_clock_mode_index;
1547 int requested_power_state_index;
1548 int requested_clock_mode_index;
1549 int default_power_state_index;
1550 u32 current_sclk;
1551 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001552 u16 current_vddc;
1553 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001554 u32 default_sclk;
1555 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001556 u16 default_vddc;
1557 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001558 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001559 /* selected pm method */
1560 enum radeon_pm_method pm_method;
1561 /* dynpm power management */
1562 struct delayed_work dynpm_idle_work;
1563 enum radeon_dynpm_state dynpm_state;
1564 enum radeon_dynpm_action dynpm_planned_action;
1565 unsigned long dynpm_action_timeout;
1566 bool dynpm_can_upclock;
1567 bool dynpm_can_downclock;
1568 /* profile-based power management */
1569 enum radeon_pm_profile_type profile;
1570 int profile_index;
1571 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001572 /* internal thermal controller on rv6xx+ */
1573 enum radeon_int_thermal_type int_thermal_type;
1574 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001575 /* dpm */
1576 bool dpm_enabled;
1577 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001578};
1579
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001580int radeon_pm_get_type_index(struct radeon_device *rdev,
1581 enum radeon_pm_state_type ps_type,
1582 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001583/*
1584 * UVD
1585 */
1586#define RADEON_MAX_UVD_HANDLES 10
1587#define RADEON_UVD_STACK_SIZE (1024*1024)
1588#define RADEON_UVD_HEAP_SIZE (1024*1024)
1589
1590struct radeon_uvd {
1591 struct radeon_bo *vcpu_bo;
1592 void *cpu_addr;
1593 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001594 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001595 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1596 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001597 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001598 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001599};
1600
1601int radeon_uvd_init(struct radeon_device *rdev);
1602void radeon_uvd_fini(struct radeon_device *rdev);
1603int radeon_uvd_suspend(struct radeon_device *rdev);
1604int radeon_uvd_resume(struct radeon_device *rdev);
1605int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1606 uint32_t handle, struct radeon_fence **fence);
1607int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1608 uint32_t handle, struct radeon_fence **fence);
1609void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1610void radeon_uvd_free_handles(struct radeon_device *rdev,
1611 struct drm_file *filp);
1612int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001613void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001614int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1615 unsigned vclk, unsigned dclk,
1616 unsigned vco_min, unsigned vco_max,
1617 unsigned fb_factor, unsigned fb_mask,
1618 unsigned pd_min, unsigned pd_max,
1619 unsigned pd_even,
1620 unsigned *optimal_fb_div,
1621 unsigned *optimal_vclk_div,
1622 unsigned *optimal_dclk_div);
1623int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1624 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625
Christian Königd93f7932013-05-23 12:10:04 +02001626/*
1627 * VCE
1628 */
1629#define RADEON_MAX_VCE_HANDLES 16
1630#define RADEON_VCE_STACK_SIZE (1024*1024)
1631#define RADEON_VCE_HEAP_SIZE (4*1024*1024)
1632
1633struct radeon_vce {
1634 struct radeon_bo *vcpu_bo;
1635 void *cpu_addr;
1636 uint64_t gpu_addr;
Christian König98ccc292014-01-23 09:50:49 -07001637 unsigned fw_version;
1638 unsigned fb_version;
Christian Königd93f7932013-05-23 12:10:04 +02001639 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1640 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
1641};
1642
1643int radeon_vce_init(struct radeon_device *rdev);
1644void radeon_vce_fini(struct radeon_device *rdev);
1645int radeon_vce_suspend(struct radeon_device *rdev);
1646int radeon_vce_resume(struct radeon_device *rdev);
1647int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1648 uint32_t handle, struct radeon_fence **fence);
1649int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1650 uint32_t handle, struct radeon_fence **fence);
1651void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
1652int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi);
1653int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1654bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1655 struct radeon_ring *ring,
1656 struct radeon_semaphore *semaphore,
1657 bool emit_wait);
1658void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1659void radeon_vce_fence_emit(struct radeon_device *rdev,
1660 struct radeon_fence *fence);
1661int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1662int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1663
Alex Deucherb5306022013-07-31 16:51:33 -04001664struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001665 int channels;
1666 int rate;
1667 int bits_per_sample;
1668 u8 status_bits;
1669 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001670 u32 offset;
1671 bool connected;
1672 u32 id;
1673};
1674
1675struct r600_audio {
1676 bool enabled;
1677 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1678 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001679};
1680
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001681/*
1682 * Benchmarking
1683 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001684void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001685
1686
1687/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001688 * Testing
1689 */
1690void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001691void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001692 struct radeon_ring *cpA,
1693 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001694void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001695
1696
1697/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001698 * Debugfs
1699 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001700struct radeon_debugfs {
1701 struct drm_info_list *files;
1702 unsigned num_files;
1703};
1704
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001705int radeon_debugfs_add_files(struct radeon_device *rdev,
1706 struct drm_info_list *files,
1707 unsigned nfiles);
1708int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001709
Christian König76a0df82013-08-13 11:56:50 +02001710/*
1711 * ASIC ring specific functions.
1712 */
1713struct radeon_asic_ring {
1714 /* ring read/write ptr handling */
1715 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1716 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1717 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1718
1719 /* validating and patching of IBs */
1720 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1721 int (*cs_parse)(struct radeon_cs_parser *p);
1722
1723 /* command emmit functions */
1724 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1725 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +01001726 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König76a0df82013-08-13 11:56:50 +02001727 struct radeon_semaphore *semaphore, bool emit_wait);
1728 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1729
1730 /* testing functions */
1731 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1732 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1733 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1734
1735 /* deprecated */
1736 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1737};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001738
1739/*
1740 * ASIC specific functions.
1741 */
1742struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001743 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001744 void (*fini)(struct radeon_device *rdev);
1745 int (*resume)(struct radeon_device *rdev);
1746 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001747 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001748 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001749 /* ioctl hw specific callback. Some hw might want to perform special
1750 * operation on specific ioctl. For instance on wait idle some hw
1751 * might want to perform and HDP flush through MMIO as it seems that
1752 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1753 * through ring.
1754 */
1755 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1756 /* check if 3D engine is idle */
1757 bool (*gui_idle)(struct radeon_device *rdev);
1758 /* wait for mc_idle */
1759 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001760 /* get the reference clock */
1761 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001762 /* get the gpu clock counter */
1763 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001764 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001765 struct {
1766 void (*tlb_flush)(struct radeon_device *rdev);
1767 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1768 } gart;
Christian König05b07142012-08-06 20:21:10 +02001769 struct {
1770 int (*init)(struct radeon_device *rdev);
1771 void (*fini)(struct radeon_device *rdev);
Alex Deucher43f12142013-02-01 17:32:42 +01001772 void (*set_page)(struct radeon_device *rdev,
1773 struct radeon_ib *ib,
1774 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001775 uint64_t addr, unsigned count,
1776 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001777 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001778 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001779 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001780 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001781 struct {
1782 int (*set)(struct radeon_device *rdev);
1783 int (*process)(struct radeon_device *rdev);
1784 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001785 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001786 struct {
1787 /* display watermarks */
1788 void (*bandwidth_update)(struct radeon_device *rdev);
1789 /* get frame count */
1790 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1791 /* wait for vblank */
1792 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001793 /* set backlight level */
1794 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001795 /* get backlight level */
1796 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001797 /* audio callbacks */
1798 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1799 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001800 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001801 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001802 struct {
1803 int (*blit)(struct radeon_device *rdev,
1804 uint64_t src_offset,
1805 uint64_t dst_offset,
1806 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001807 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001808 u32 blit_ring_index;
1809 int (*dma)(struct radeon_device *rdev,
1810 uint64_t src_offset,
1811 uint64_t dst_offset,
1812 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001813 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001814 u32 dma_ring_index;
1815 /* method used for bo copy */
1816 int (*copy)(struct radeon_device *rdev,
1817 uint64_t src_offset,
1818 uint64_t dst_offset,
1819 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001820 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001821 /* ring used for bo copies */
1822 u32 copy_ring_index;
1823 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001824 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001825 struct {
1826 int (*set_reg)(struct radeon_device *rdev, int reg,
1827 uint32_t tiling_flags, uint32_t pitch,
1828 uint32_t offset, uint32_t obj_size);
1829 void (*clear_reg)(struct radeon_device *rdev, int reg);
1830 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001831 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001832 struct {
1833 void (*init)(struct radeon_device *rdev);
1834 void (*fini)(struct radeon_device *rdev);
1835 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1836 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1837 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001838 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001839 struct {
1840 void (*misc)(struct radeon_device *rdev);
1841 void (*prepare)(struct radeon_device *rdev);
1842 void (*finish)(struct radeon_device *rdev);
1843 void (*init_profile)(struct radeon_device *rdev);
1844 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001845 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1846 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1847 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1848 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1849 int (*get_pcie_lanes)(struct radeon_device *rdev);
1850 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1851 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001852 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucherb59b7332013-08-20 20:01:18 -04001853 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001854 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001855 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001856 /* dynamic power management */
1857 struct {
1858 int (*init)(struct radeon_device *rdev);
1859 void (*setup_asic)(struct radeon_device *rdev);
1860 int (*enable)(struct radeon_device *rdev);
Alex Deucher914a8982013-12-19 11:37:22 -05001861 int (*late_enable)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001862 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001863 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001864 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001865 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001866 void (*display_configuration_changed)(struct radeon_device *rdev);
1867 void (*fini)(struct radeon_device *rdev);
1868 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1869 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1870 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001871 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001872 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001873 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001874 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001875 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001876 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001877 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001878 struct {
1879 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1880 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1881 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1882 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001883};
1884
Jerome Glisse21f9a432009-09-11 15:55:33 +02001885/*
1886 * Asic structures
1887 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001888struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001889 const unsigned *reg_safe_bm;
1890 unsigned reg_safe_bm_size;
1891 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001892};
1893
Jerome Glisse21f9a432009-09-11 15:55:33 +02001894struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001895 const unsigned *reg_safe_bm;
1896 unsigned reg_safe_bm_size;
1897 u32 resync_scratch;
1898 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001899};
1900
1901struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001902 unsigned max_pipes;
1903 unsigned max_tile_pipes;
1904 unsigned max_simds;
1905 unsigned max_backends;
1906 unsigned max_gprs;
1907 unsigned max_threads;
1908 unsigned max_stack_entries;
1909 unsigned max_hw_contexts;
1910 unsigned max_gs_threads;
1911 unsigned sx_max_export_size;
1912 unsigned sx_max_export_pos_size;
1913 unsigned sx_max_export_smx_size;
1914 unsigned sq_num_cf_insts;
1915 unsigned tiling_nbanks;
1916 unsigned tiling_npipes;
1917 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001918 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001919 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001920};
1921
1922struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001923 unsigned max_pipes;
1924 unsigned max_tile_pipes;
1925 unsigned max_simds;
1926 unsigned max_backends;
1927 unsigned max_gprs;
1928 unsigned max_threads;
1929 unsigned max_stack_entries;
1930 unsigned max_hw_contexts;
1931 unsigned max_gs_threads;
1932 unsigned sx_max_export_size;
1933 unsigned sx_max_export_pos_size;
1934 unsigned sx_max_export_smx_size;
1935 unsigned sq_num_cf_insts;
1936 unsigned sx_num_of_sets;
1937 unsigned sc_prim_fifo_size;
1938 unsigned sc_hiz_tile_fifo_size;
1939 unsigned sc_earlyz_tile_fifo_fize;
1940 unsigned tiling_nbanks;
1941 unsigned tiling_npipes;
1942 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001943 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001944 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001945};
1946
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001947struct evergreen_asic {
1948 unsigned num_ses;
1949 unsigned max_pipes;
1950 unsigned max_tile_pipes;
1951 unsigned max_simds;
1952 unsigned max_backends;
1953 unsigned max_gprs;
1954 unsigned max_threads;
1955 unsigned max_stack_entries;
1956 unsigned max_hw_contexts;
1957 unsigned max_gs_threads;
1958 unsigned sx_max_export_size;
1959 unsigned sx_max_export_pos_size;
1960 unsigned sx_max_export_smx_size;
1961 unsigned sq_num_cf_insts;
1962 unsigned sx_num_of_sets;
1963 unsigned sc_prim_fifo_size;
1964 unsigned sc_hiz_tile_fifo_size;
1965 unsigned sc_earlyz_tile_fifo_size;
1966 unsigned tiling_nbanks;
1967 unsigned tiling_npipes;
1968 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001969 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001970 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001971};
1972
Alex Deucherfecf1d02011-03-02 20:07:29 -05001973struct cayman_asic {
1974 unsigned max_shader_engines;
1975 unsigned max_pipes_per_simd;
1976 unsigned max_tile_pipes;
1977 unsigned max_simds_per_se;
1978 unsigned max_backends_per_se;
1979 unsigned max_texture_channel_caches;
1980 unsigned max_gprs;
1981 unsigned max_threads;
1982 unsigned max_gs_threads;
1983 unsigned max_stack_entries;
1984 unsigned sx_num_of_sets;
1985 unsigned sx_max_export_size;
1986 unsigned sx_max_export_pos_size;
1987 unsigned sx_max_export_smx_size;
1988 unsigned max_hw_contexts;
1989 unsigned sq_num_cf_insts;
1990 unsigned sc_prim_fifo_size;
1991 unsigned sc_hiz_tile_fifo_size;
1992 unsigned sc_earlyz_tile_fifo_size;
1993
1994 unsigned num_shader_engines;
1995 unsigned num_shader_pipes_per_simd;
1996 unsigned num_tile_pipes;
1997 unsigned num_simds_per_se;
1998 unsigned num_backends_per_se;
1999 unsigned backend_disable_mask_per_asic;
2000 unsigned backend_map;
2001 unsigned num_texture_channel_caches;
2002 unsigned mem_max_burst_length_bytes;
2003 unsigned mem_row_size_in_kb;
2004 unsigned shader_engine_tile_size;
2005 unsigned num_gpus;
2006 unsigned multi_gpu_tile_size;
2007
2008 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002009};
2010
Alex Deucher0a96d722012-03-20 17:18:11 -04002011struct si_asic {
2012 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04002013 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04002014 unsigned max_cu_per_sh;
2015 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04002016 unsigned max_backends_per_se;
2017 unsigned max_texture_channel_caches;
2018 unsigned max_gprs;
2019 unsigned max_gs_threads;
2020 unsigned max_hw_contexts;
2021 unsigned sc_prim_fifo_size_frontend;
2022 unsigned sc_prim_fifo_size_backend;
2023 unsigned sc_hiz_tile_fifo_size;
2024 unsigned sc_earlyz_tile_fifo_size;
2025
Alex Deucher0a96d722012-03-20 17:18:11 -04002026 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002027 unsigned backend_enable_mask;
Alex Deucher0a96d722012-03-20 17:18:11 -04002028 unsigned backend_disable_mask_per_asic;
2029 unsigned backend_map;
2030 unsigned num_texture_channel_caches;
2031 unsigned mem_max_burst_length_bytes;
2032 unsigned mem_row_size_in_kb;
2033 unsigned shader_engine_tile_size;
2034 unsigned num_gpus;
2035 unsigned multi_gpu_tile_size;
2036
2037 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04002038 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04002039};
2040
Alex Deucher8cc1a532013-04-09 12:41:24 -04002041struct cik_asic {
2042 unsigned max_shader_engines;
2043 unsigned max_tile_pipes;
2044 unsigned max_cu_per_sh;
2045 unsigned max_sh_per_se;
2046 unsigned max_backends_per_se;
2047 unsigned max_texture_channel_caches;
2048 unsigned max_gprs;
2049 unsigned max_gs_threads;
2050 unsigned max_hw_contexts;
2051 unsigned sc_prim_fifo_size_frontend;
2052 unsigned sc_prim_fifo_size_backend;
2053 unsigned sc_hiz_tile_fifo_size;
2054 unsigned sc_earlyz_tile_fifo_size;
2055
2056 unsigned num_tile_pipes;
Marek Olšák439a1cf2013-12-22 02:18:01 +01002057 unsigned backend_enable_mask;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002058 unsigned backend_disable_mask_per_asic;
2059 unsigned backend_map;
2060 unsigned num_texture_channel_caches;
2061 unsigned mem_max_burst_length_bytes;
2062 unsigned mem_row_size_in_kb;
2063 unsigned shader_engine_tile_size;
2064 unsigned num_gpus;
2065 unsigned multi_gpu_tile_size;
2066
2067 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04002068 uint32_t tile_mode_array[32];
Michel Dänzer32f79a82013-11-18 18:26:00 +09002069 uint32_t macrotile_mode_array[16];
Alex Deucher8cc1a532013-04-09 12:41:24 -04002070};
2071
Jerome Glisse068a1172009-06-17 13:28:30 +02002072union radeon_asic_config {
2073 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10002074 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002075 struct r600_asic r600;
2076 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002077 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05002078 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04002079 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04002080 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02002081};
2082
Daniel Vetter0a10c852010-03-11 21:19:14 +00002083/*
2084 * asic initizalization from radeon_asic.c
2085 */
2086void radeon_agp_disable(struct radeon_device *rdev);
2087int radeon_asic_init(struct radeon_device *rdev);
2088
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002089
2090/*
2091 * IOCTL.
2092 */
2093int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2094 struct drm_file *filp);
2095int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2096 struct drm_file *filp);
2097int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2098 struct drm_file *file_priv);
2099int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2100 struct drm_file *file_priv);
2101int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2102 struct drm_file *file_priv);
2103int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2104 struct drm_file *file_priv);
2105int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2106 struct drm_file *filp);
2107int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2108 struct drm_file *filp);
2109int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2110 struct drm_file *filp);
2111int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2112 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002113int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2114 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002115int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002116int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2117 struct drm_file *filp);
2118int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2119 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002120
Alex Deucher16cdf042011-10-28 10:30:02 -04002121/* VRAM scratch page for HDP bug, default vram page */
2122struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002123 struct radeon_bo *robj;
2124 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002125 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002126};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002127
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002128/*
2129 * ACPI
2130 */
2131struct radeon_atif_notification_cfg {
2132 bool enabled;
2133 int command_code;
2134};
2135
2136struct radeon_atif_notifications {
2137 bool display_switch;
2138 bool expansion_mode_change;
2139 bool thermal_state;
2140 bool forced_power_state;
2141 bool system_power_state;
2142 bool display_conf_change;
2143 bool px_gfx_switch;
2144 bool brightness_change;
2145 bool dgpu_display_event;
2146};
2147
2148struct radeon_atif_functions {
2149 bool system_params;
2150 bool sbios_requests;
2151 bool select_active_disp;
2152 bool lid_state;
2153 bool get_tv_standard;
2154 bool set_tv_standard;
2155 bool get_panel_expansion_mode;
2156 bool set_panel_expansion_mode;
2157 bool temperature_change;
2158 bool graphics_device_types;
2159};
2160
2161struct radeon_atif {
2162 struct radeon_atif_notifications notifications;
2163 struct radeon_atif_functions functions;
2164 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002165 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002166};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002167
Alex Deuchere3a15922012-08-16 11:13:43 -04002168struct radeon_atcs_functions {
2169 bool get_ext_state;
2170 bool pcie_perf_req;
2171 bool pcie_dev_rdy;
2172 bool pcie_bus_width;
2173};
2174
2175struct radeon_atcs {
2176 struct radeon_atcs_functions functions;
2177};
2178
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002179/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002180 * Core structure, functions and helpers.
2181 */
2182typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2183typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2184
2185struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002186 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002187 struct drm_device *ddev;
2188 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002189 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002190 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002191 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002192 enum radeon_family family;
2193 unsigned long flags;
2194 int usec_timeout;
2195 enum radeon_pll_errata pll_errata;
2196 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002197 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002198 int disp_priority;
2199 /* BIOS */
2200 uint8_t *bios;
2201 bool is_atom_bios;
2202 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002203 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002204 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002205 resource_size_t rmmio_base;
2206 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002207 /* protects concurrent MM_INDEX/DATA based register access */
2208 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002209 /* protects concurrent SMC based register access */
2210 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002211 /* protects concurrent PLL register access */
2212 spinlock_t pll_idx_lock;
2213 /* protects concurrent MC register access */
2214 spinlock_t mc_idx_lock;
2215 /* protects concurrent PCIE register access */
2216 spinlock_t pcie_idx_lock;
2217 /* protects concurrent PCIE_PORT register access */
2218 spinlock_t pciep_idx_lock;
2219 /* protects concurrent PIF register access */
2220 spinlock_t pif_idx_lock;
2221 /* protects concurrent CG register access */
2222 spinlock_t cg_idx_lock;
2223 /* protects concurrent UVD register access */
2224 spinlock_t uvd_idx_lock;
2225 /* protects concurrent RCU register access */
2226 spinlock_t rcu_idx_lock;
2227 /* protects concurrent DIDT register access */
2228 spinlock_t didt_idx_lock;
2229 /* protects concurrent ENDPOINT (audio) register access */
2230 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002231 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002232 radeon_rreg_t mc_rreg;
2233 radeon_wreg_t mc_wreg;
2234 radeon_rreg_t pll_rreg;
2235 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002236 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002237 radeon_rreg_t pciep_rreg;
2238 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002239 /* io port */
2240 void __iomem *rio_mem;
2241 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002242 struct radeon_clock clock;
2243 struct radeon_mc mc;
2244 struct radeon_gart gart;
2245 struct radeon_mode_info mode_info;
2246 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002247 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002248 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002249 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002250 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002251 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002252 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002253 bool ib_pool_ready;
2254 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002255 struct radeon_irq irq;
2256 struct radeon_asic *asic;
2257 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002258 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002259 struct radeon_uvd uvd;
Christian Königd93f7932013-05-23 12:10:04 +02002260 struct radeon_vce vce;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002261 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002262 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002263 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002264 bool shutdown;
2265 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002266 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002267 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002268 bool fastfb_working; /* IGP feature*/
Christian Königf9eaf9a2013-10-29 20:14:47 +01002269 bool needs_reset;
Dave Airliee024e112009-06-24 09:48:08 +10002270 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002271 const struct firmware *me_fw; /* all family ME firmware */
2272 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002273 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002274 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002275 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002276 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002277 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002278 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002279 const struct firmware *uvd_fw; /* UVD firmware */
Christian Königd93f7932013-05-23 12:10:04 +02002280 const struct firmware *vce_fw; /* VCE firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002281 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002282 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002283 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002284 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002285 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002286 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002287 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002288 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002289 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002290 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002291 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002292 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002293 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002294 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002295 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002296 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002297 /* i2c buses */
2298 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002299 /* debugfs */
2300 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2301 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002302 /* virtual memory */
2303 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002304 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002305 /* ACPI interface */
2306 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002307 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002308 /* srbm instance registers */
2309 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002310 /* clock, powergating flags */
2311 u32 cg_flags;
2312 u32 pg_flags;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002313
2314 struct dev_pm_domain vga_pm_domain;
2315 bool have_disp_power_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002316};
2317
2318int radeon_device_init(struct radeon_device *rdev,
2319 struct drm_device *ddev,
2320 struct pci_dev *pdev,
2321 uint32_t flags);
2322void radeon_device_fini(struct radeon_device *rdev);
2323int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2324
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002325uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2326 bool always_indirect);
2327void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2328 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002329u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2330void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002331
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002332u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2333void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
Alex Deucher75efdee2013-03-04 12:47:46 -05002334
Jerome Glisse4c788672009-11-20 14:29:23 +01002335/*
2336 * Cast helper
2337 */
2338#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002339
2340/*
2341 * Registers read & write functions.
2342 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002343#define RREG8(reg) readb((rdev->rmmio) + (reg))
2344#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2345#define RREG16(reg) readw((rdev->rmmio) + (reg))
2346#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002347#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2348#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2349#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2350#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2351#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002352#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2353#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2354#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2355#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2356#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2357#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002358#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2359#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002360#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2361#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002362#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2363#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002364#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2365#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002366#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2367#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002368#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2369#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2370#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2371#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002372#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2373#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002374#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2375#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002376#define WREG32_P(reg, val, mask) \
2377 do { \
2378 uint32_t tmp_ = RREG32(reg); \
2379 tmp_ &= (mask); \
2380 tmp_ |= ((val) & ~(mask)); \
2381 WREG32(reg, tmp_); \
2382 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002383#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002384#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002385#define WREG32_PLL_P(reg, val, mask) \
2386 do { \
2387 uint32_t tmp_ = RREG32_PLL(reg); \
2388 tmp_ &= (mask); \
2389 tmp_ |= ((val) & ~(mask)); \
2390 WREG32_PLL(reg, tmp_); \
2391 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002392#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002393#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2394#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002395
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -05002396#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2397#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
Alex Deucher75efdee2013-03-04 12:47:46 -05002398
Dave Airliede1b2892009-08-12 18:43:14 +10002399/*
2400 * Indirect registers accessor
2401 */
2402static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2403{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002404 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002405 uint32_t r;
2406
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002407 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002408 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2409 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002410 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002411 return r;
2412}
2413
2414static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2415{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002416 unsigned long flags;
2417
2418 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002419 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2420 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002421 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002422}
2423
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002424static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2425{
Alex Deucherfe781182013-09-03 18:19:42 -04002426 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002427 u32 r;
2428
Alex Deucherfe781182013-09-03 18:19:42 -04002429 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002430 WREG32(TN_SMC_IND_INDEX_0, (reg));
2431 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002432 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002433 return r;
2434}
2435
2436static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2437{
Alex Deucherfe781182013-09-03 18:19:42 -04002438 unsigned long flags;
2439
2440 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002441 WREG32(TN_SMC_IND_INDEX_0, (reg));
2442 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002443 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002444}
2445
Alex Deucherff82bbc2013-04-12 11:27:20 -04002446static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2447{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002448 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002449 u32 r;
2450
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002451 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002452 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2453 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002454 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002455 return r;
2456}
2457
2458static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2459{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002460 unsigned long flags;
2461
2462 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002463 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2464 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002465 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002466}
2467
Alex Deucher46f95642013-04-12 11:49:51 -04002468static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2469{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002470 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002471 u32 r;
2472
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002473 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002474 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2475 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002476 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002477 return r;
2478}
2479
2480static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2481{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002482 unsigned long flags;
2483
2484 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002485 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2486 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002487 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002488}
2489
Alex Deucher792edd62013-02-14 18:18:12 -05002490static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2491{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002492 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002493 u32 r;
2494
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002495 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002496 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2497 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002498 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002499 return r;
2500}
2501
2502static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2503{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002504 unsigned long flags;
2505
2506 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002507 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2508 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002509 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002510}
2511
2512static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2513{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002514 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002515 u32 r;
2516
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002517 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002518 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2519 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002520 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002521 return r;
2522}
2523
2524static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2525{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002526 unsigned long flags;
2527
2528 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002529 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2530 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002531 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002532}
2533
Alex Deucher93656cd2013-02-25 15:18:39 -05002534static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2535{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002536 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002537 u32 r;
2538
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002539 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002540 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2541 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002542 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002543 return r;
2544}
2545
2546static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2547{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002548 unsigned long flags;
2549
2550 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002551 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2552 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002553 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002554}
2555
Alex Deucher1d582342013-04-19 13:03:37 -04002556
2557static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2558{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002559 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002560 u32 r;
2561
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002562 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002563 WREG32(CIK_DIDT_IND_INDEX, (reg));
2564 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002565 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002566 return r;
2567}
2568
2569static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2570{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002571 unsigned long flags;
2572
2573 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002574 WREG32(CIK_DIDT_IND_INDEX, (reg));
2575 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002576 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002577}
2578
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002579void r100_pll_errata_after_index(struct radeon_device *rdev);
2580
2581
2582/*
2583 * ASICs helpers.
2584 */
Dave Airlieb995e432009-07-14 02:02:32 +10002585#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2586 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002587#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2588 (rdev->family == CHIP_RV200) || \
2589 (rdev->family == CHIP_RS100) || \
2590 (rdev->family == CHIP_RS200) || \
2591 (rdev->family == CHIP_RV250) || \
2592 (rdev->family == CHIP_RV280) || \
2593 (rdev->family == CHIP_RS300))
2594#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2595 (rdev->family == CHIP_RV350) || \
2596 (rdev->family == CHIP_R350) || \
2597 (rdev->family == CHIP_RV380) || \
2598 (rdev->family == CHIP_R420) || \
2599 (rdev->family == CHIP_R423) || \
2600 (rdev->family == CHIP_RV410) || \
2601 (rdev->family == CHIP_RS400) || \
2602 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002603#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2604 (rdev->ddev->pdev->device == 0x9443) || \
2605 (rdev->ddev->pdev->device == 0x944B) || \
2606 (rdev->ddev->pdev->device == 0x9506) || \
2607 (rdev->ddev->pdev->device == 0x9509) || \
2608 (rdev->ddev->pdev->device == 0x950F) || \
2609 (rdev->ddev->pdev->device == 0x689C) || \
2610 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002611#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002612#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2613 (rdev->family == CHIP_RS690) || \
2614 (rdev->family == CHIP_RS740) || \
2615 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002616#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2617#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002618#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002619#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2620 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002621#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002622#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2623#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2624 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002625#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002626#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002627#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002628
Alex Deucherdc50ba72013-06-26 00:33:35 -04002629#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2630 (rdev->ddev->pdev->device == 0x6850) || \
2631 (rdev->ddev->pdev->device == 0x6858) || \
2632 (rdev->ddev->pdev->device == 0x6859) || \
2633 (rdev->ddev->pdev->device == 0x6840) || \
2634 (rdev->ddev->pdev->device == 0x6841) || \
2635 (rdev->ddev->pdev->device == 0x6842) || \
2636 (rdev->ddev->pdev->device == 0x6843))
2637
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002638/*
2639 * BIOS helpers.
2640 */
2641#define RBIOS8(i) (rdev->bios[i])
2642#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2643#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2644
2645int radeon_combios_init(struct radeon_device *rdev);
2646void radeon_combios_fini(struct radeon_device *rdev);
2647int radeon_atombios_init(struct radeon_device *rdev);
2648void radeon_atombios_fini(struct radeon_device *rdev);
2649
2650
2651/*
2652 * RING helpers.
2653 */
Andi Kleence580fa2011-10-13 16:08:47 -07002654#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002655static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002656{
Christian Könige32eb502011-10-23 12:56:27 +02002657 ring->ring[ring->wptr++] = v;
2658 ring->wptr &= ring->ptr_mask;
2659 ring->count_dw--;
2660 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002661}
Andi Kleence580fa2011-10-13 16:08:47 -07002662#else
2663/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002664void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002665#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002666
2667/*
2668 * ASICs macro.
2669 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002670#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002671#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2672#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2673#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002674#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002675#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002676#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002677#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2678#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002679#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2680#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002681#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002682#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2683#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2684#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2685#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2686#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2687#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2688#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2689#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2690#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2691#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002692#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2693#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002694#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002695#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002696#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002697#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2698#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002699#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2700#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002701#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2702#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2703#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2704#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2705#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2706#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002707#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2708#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2709#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2710#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2711#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2712#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2713#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002714#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucherb59b7332013-08-20 20:01:18 -04002715#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002716#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002717#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2718#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002719#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002720#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2721#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2722#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2723#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002724#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002725#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2726#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2727#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2728#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2729#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002730#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2731#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2732#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2733#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2734#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002735#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002736#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002737#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2738#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2739#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
Alex Deucher914a8982013-12-19 11:37:22 -05002740#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002741#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002742#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002743#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002744#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002745#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2746#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2747#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2748#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2749#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002750#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002751#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002752#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002753#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002754#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002755
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002756/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002757/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002758extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher1a0041b2013-10-02 13:01:36 -04002759extern void radeon_pci_config_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002760extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002761extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002762extern int radeon_modeset_init(struct radeon_device *rdev);
2763extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002764extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002765extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002766extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002767extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002768extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002769extern void radeon_wb_fini(struct radeon_device *rdev);
2770extern int radeon_wb_init(struct radeon_device *rdev);
2771extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002772extern void radeon_surface_init(struct radeon_device *rdev);
2773extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002774extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002775extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002776extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002777extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002778extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2779extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10002780extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2781extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
Dave Airlie53595332011-03-14 09:47:24 +10002782extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002783extern void radeon_program_register_sequence(struct radeon_device *rdev,
2784 const u32 *registers,
2785 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002786
Daniel Vetter3574dda2011-02-18 17:59:19 +01002787/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002788 * vm
2789 */
2790int radeon_vm_manager_init(struct radeon_device *rdev);
2791void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002792void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002793void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002794int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002795void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002796struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2797 struct radeon_vm *vm, int ring);
2798void radeon_vm_fence(struct radeon_device *rdev,
2799 struct radeon_vm *vm,
2800 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002801uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Christian König9c57a6b2013-11-25 15:42:11 +01002802int radeon_vm_bo_update(struct radeon_device *rdev,
2803 struct radeon_vm *vm,
2804 struct radeon_bo *bo,
2805 struct ttm_mem_reg *mem);
Jerome Glisse721604a2012-01-05 22:11:05 -05002806void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2807 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002808struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2809 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002810struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2811 struct radeon_vm *vm,
2812 struct radeon_bo *bo);
2813int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2814 struct radeon_bo_va *bo_va,
2815 uint64_t offset,
2816 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002817int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002818 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002819
Alex Deucherf122c612012-03-30 08:59:57 -04002820/* audio */
2821void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002822struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2823struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002824
2825/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002826 * R600 vram scratch functions
2827 */
2828int r600_vram_scratch_init(struct radeon_device *rdev);
2829void r600_vram_scratch_fini(struct radeon_device *rdev);
2830
2831/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002832 * r600 cs checking helper
2833 */
2834unsigned r600_mip_minify(unsigned size, unsigned level);
2835bool r600_fmt_is_valid_color(u32 format);
2836bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2837int r600_fmt_get_blocksize(u32 format);
2838int r600_fmt_get_nblocksx(u32 format, u32 w);
2839int r600_fmt_get_nblocksy(u32 format, u32 h);
2840
2841/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002842 * r600 functions used by radeon_encoder.c
2843 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002844struct radeon_hdmi_acr {
2845 u32 clock;
2846
2847 int n_32khz;
2848 int cts_32khz;
2849
2850 int n_44_1khz;
2851 int cts_44_1khz;
2852
2853 int n_48khz;
2854 int cts_48khz;
2855
2856};
2857
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002858extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2859
Alex Deucher416a2bd2012-05-31 19:00:25 -04002860extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2861 u32 tiling_pipe_num,
2862 u32 max_rb_num,
2863 u32 total_max_rb_num,
2864 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002865
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002866/*
2867 * evergreen functions used by radeon_encoder.c
2868 */
2869
Alex Deucher0af62b02011-01-06 21:19:31 -05002870extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002871extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002872
Alex Deucherc4917072012-07-31 17:14:35 -04002873/* radeon_acpi.c */
2874#if defined(CONFIG_ACPI)
2875extern int radeon_acpi_init(struct radeon_device *rdev);
2876extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002877extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2878extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002879 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002880extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002881#else
2882static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2883static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2884#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002885
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002886int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2887 struct radeon_cs_packet *pkt,
2888 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002889bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002890void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2891 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002892int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2893 struct radeon_cs_reloc **cs_reloc,
2894 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002895int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2896 uint32_t *vline_start_end,
2897 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002898
Jerome Glisse4c788672009-11-20 14:29:23 +01002899#include "radeon_object.h"
2900
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002901#endif