blob: 76e548889d6a494d57068d1b21f064ea599304e8 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000720 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100783#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100787 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100803static int gen8_init_workarounds(struct intel_engine_cs *ring)
804{
Arun Siluvery68c61982015-09-25 17:40:38 +0100805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100809
810 return 0;
811}
812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813static int bdw_init_workarounds(struct intel_engine_cs *ring)
814{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100815 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300816 struct drm_device *dev = ring->dev;
817 struct drm_i915_private *dev_priv = dev->dev_private;
818
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100819 ret = gen8_init_workarounds(ring);
820 if (ret)
821 return ret;
822
Ville Syrjälä2441f872015-06-02 15:37:37 +0300823 /* WaDisableAsyncFlipPerfMode:bdw */
824 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
825
Arun Siluvery86d7f232014-08-26 14:44:50 +0100826 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700827 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
829 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
830 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100831
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700832 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300833 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
834 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100835
Mika Kuoppala72253422014-10-07 17:21:26 +0300836 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
837 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100838
839 /* Use Force Non-Coherent whenever executing a 3D context. This is a
840 * workaround for for a possible hang in the unlikely event a TLB
841 * invalidation occurs during a PSD flush.
842 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300843 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000844 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300845 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000846 /* WaForceContextSaveRestoreNonCoherent:bdw */
847 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
848 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000849 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000850 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300851 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100852
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800853 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
854 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
855 * polygons in the same 8x4 pixel/sample area to be processed without
856 * stalling waiting for the earlier ones to write to Hierarchical Z
857 * buffer."
858 *
859 * This optimization is off by default for Broadwell; turn it on.
860 */
861 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
862
Arun Siluvery86d7f232014-08-26 14:44:50 +0100863 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300864 WA_SET_BIT_MASKED(CACHE_MODE_1,
865 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100866
867 /*
868 * BSpec recommends 8x4 when MSAA is used,
869 * however in practice 16x4 seems fastest.
870 *
871 * Note that PS/WM thread counts depend on the WIZ hashing
872 * disable bit, which we don't touch here, but it's good
873 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
874 */
Damien Lespiau98533252014-12-08 17:33:51 +0000875 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
876 GEN6_WIZ_HASHING_MASK,
877 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100878
Arun Siluvery86d7f232014-08-26 14:44:50 +0100879 return 0;
880}
881
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300882static int chv_init_workarounds(struct intel_engine_cs *ring)
883{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100884 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300885 struct drm_device *dev = ring->dev;
886 struct drm_i915_private *dev_priv = dev->dev_private;
887
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100888 ret = gen8_init_workarounds(ring);
889 if (ret)
890 return ret;
891
Ville Syrjälä2441f872015-06-02 15:37:37 +0300892 /* WaDisableAsyncFlipPerfMode:chv */
893 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
894
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300895 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300896 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300897 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000898 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
899 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300900
Arun Siluvery952890092014-10-28 18:33:14 +0000901 /* Use Force Non-Coherent whenever executing a 3D context. This is a
902 * workaround for a possible hang in the unlikely event a TLB
903 * invalidation occurs during a PSD flush.
904 */
905 /* WaForceEnableNonCoherent:chv */
906 /* WaHdcDisableFetchWhenMasked:chv */
907 WA_SET_BIT_MASKED(HDC_CHICKEN0,
908 HDC_FORCE_NON_COHERENT |
909 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
910
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800911 /* According to the CACHE_MODE_0 default value documentation, some
912 * CHV platforms disable this optimization by default. Turn it on.
913 */
914 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
915
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200916 /* Wa4x4STCOptimizationDisable:chv */
917 WA_SET_BIT_MASKED(CACHE_MODE_1,
918 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
919
Kenneth Graunked60de812015-01-10 18:02:22 -0800920 /* Improve HiZ throughput on CHV. */
921 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
922
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200923 /*
924 * BSpec recommends 8x4 when MSAA is used,
925 * however in practice 16x4 seems fastest.
926 *
927 * Note that PS/WM thread counts depend on the WIZ hashing
928 * disable bit, which we don't touch here, but it's good
929 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
930 */
931 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
932 GEN6_WIZ_HASHING_MASK,
933 GEN6_WIZ_HASHING_16x4);
934
Mika Kuoppala72253422014-10-07 17:21:26 +0300935 return 0;
936}
937
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000938static int gen9_init_workarounds(struct intel_engine_cs *ring)
939{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000940 struct drm_device *dev = ring->dev;
941 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300942 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000943
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100944 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000945 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
946 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
947
Nick Hoatha119a6e2015-05-07 14:15:30 +0100948 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000949 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
950 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
951
Nick Hoathd2a31db2015-05-07 14:15:31 +0100952 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
953 INTEL_REVID(dev) == SKL_REVID_B0)) ||
954 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
955 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000956 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
957 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000958 }
959
Nick Hoatha13d2152015-05-07 14:15:32 +0100960 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
961 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
962 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000963 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
964 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100965 /*
966 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
967 * but we do that in per ctx batchbuffer as there is an issue
968 * with this register not getting restored on ctx restore
969 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000970 }
971
Nick Hoath27a1b682015-05-07 14:15:33 +0100972 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
973 IS_BROXTON(dev)) {
974 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000975 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
976 GEN9_ENABLE_YV12_BUGFIX);
977 }
978
Nick Hoath50683682015-05-07 14:15:35 +0100979 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100980 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100981 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
982 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000983
Nick Hoath16be17a2015-05-07 14:15:37 +0100984 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000985 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
986 GEN9_CCS_TLB_PREFETCH_ENABLE);
987
Imre Deak5a2ae952015-05-19 15:04:59 +0300988 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
989 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
990 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200991 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
992 PIXEL_MASK_CAMMING_DISABLE);
993
Imre Deak8ea6f892015-05-19 17:05:42 +0300994 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
995 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
996 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
997 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
998 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
999 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
1000
Arun Siluvery8c761602015-09-08 10:31:48 +01001001 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
1002 if (IS_SKYLAKE(dev) ||
1003 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
1004 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1005 GEN8_SAMPLER_POWER_BYPASS_DIS);
1006 }
1007
Robert Beckett6b6d5622015-09-08 10:31:52 +01001008 /* WaDisableSTUnitPowerOptimization:skl,bxt */
1009 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1010
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001011 return 0;
1012}
1013
Damien Lespiaub7668792015-02-14 18:30:29 +00001014static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +00001015{
Damien Lespiaub7668792015-02-14 18:30:29 +00001016 struct drm_device *dev = ring->dev;
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u8 vals[3] = { 0, 0, 0 };
1019 unsigned int i;
1020
1021 for (i = 0; i < 3; i++) {
1022 u8 ss;
1023
1024 /*
1025 * Only consider slices where one, and only one, subslice has 7
1026 * EUs
1027 */
1028 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1029 continue;
1030
1031 /*
1032 * subslice_7eu[i] != 0 (because of the check above) and
1033 * ss_max == 4 (maximum number of subslices possible per slice)
1034 *
1035 * -> 0 <= ss <= 3;
1036 */
1037 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1038 vals[i] = 3 - ss;
1039 }
1040
1041 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1042 return 0;
1043
1044 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1045 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1046 GEN9_IZ_HASHING_MASK(2) |
1047 GEN9_IZ_HASHING_MASK(1) |
1048 GEN9_IZ_HASHING_MASK(0),
1049 GEN9_IZ_HASHING(2, vals[2]) |
1050 GEN9_IZ_HASHING(1, vals[1]) |
1051 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001052
Mika Kuoppala72253422014-10-07 17:21:26 +03001053 return 0;
1054}
1055
Damien Lespiaub7668792015-02-14 18:30:29 +00001056
Damien Lespiau8d205492015-02-09 19:33:15 +00001057static int skl_init_workarounds(struct intel_engine_cs *ring)
1058{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001059 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001060 struct drm_device *dev = ring->dev;
1061 struct drm_i915_private *dev_priv = dev->dev_private;
1062
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001063 ret = gen9_init_workarounds(ring);
1064 if (ret)
1065 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001066
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001067 /* WaDisablePowerCompilerClockGating:skl */
1068 if (INTEL_REVID(dev) == SKL_REVID_B0)
1069 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1070 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1071
Nick Hoathb62adbd2015-05-07 14:15:34 +01001072 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1073 /*
1074 *Use Force Non-Coherent whenever executing a 3D context. This
1075 * is a workaround for a possible hang in the unlikely event
1076 * a TLB invalidation occurs during a PSD flush.
1077 */
1078 /* WaForceEnableNonCoherent:skl */
1079 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1080 HDC_FORCE_NON_COHERENT);
1081 }
1082
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001083 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1084 INTEL_REVID(dev) == SKL_REVID_D0)
1085 /* WaBarrierPerformanceFixDisable:skl */
1086 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1087 HDC_FENCE_DEST_SLM_DISABLE |
1088 HDC_BARRIER_PERFORMANCE_DISABLE);
1089
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001090 /* WaDisableSbeCacheDispatchPortSharing:skl */
1091 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1092 WA_SET_BIT_MASKED(
1093 GEN7_HALF_SLICE_CHICKEN1,
1094 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1095 }
1096
Damien Lespiaub7668792015-02-14 18:30:29 +00001097 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001098}
1099
Nick Hoathcae04372015-03-17 11:39:38 +02001100static int bxt_init_workarounds(struct intel_engine_cs *ring)
1101{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001102 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001103 struct drm_device *dev = ring->dev;
1104 struct drm_i915_private *dev_priv = dev->dev_private;
1105
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001106 ret = gen9_init_workarounds(ring);
1107 if (ret)
1108 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001109
Nick Hoathdfb601e2015-04-10 13:12:24 +01001110 /* WaDisableThreadStallDopClockGating:bxt */
1111 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1112 STALL_DOP_GATING_DISABLE);
1113
Nick Hoath983b4b92015-04-10 13:12:25 +01001114 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1115 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1116 WA_SET_BIT_MASKED(
1117 GEN7_HALF_SLICE_CHICKEN1,
1118 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1119 }
1120
Nick Hoathcae04372015-03-17 11:39:38 +02001121 return 0;
1122}
1123
Michel Thierry771b9a52014-11-11 16:47:33 +00001124int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001125{
1126 struct drm_device *dev = ring->dev;
1127 struct drm_i915_private *dev_priv = dev->dev_private;
1128
1129 WARN_ON(ring->id != RCS);
1130
1131 dev_priv->workarounds.count = 0;
1132
1133 if (IS_BROADWELL(dev))
1134 return bdw_init_workarounds(ring);
1135
1136 if (IS_CHERRYVIEW(dev))
1137 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001138
Damien Lespiau8d205492015-02-09 19:33:15 +00001139 if (IS_SKYLAKE(dev))
1140 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001141
1142 if (IS_BROXTON(dev))
1143 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001144
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001145 return 0;
1146}
1147
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001148static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001149{
Chris Wilson78501ea2010-10-27 12:18:21 +01001150 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001152 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001153 if (ret)
1154 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001155
Akash Goel61a563a2014-03-25 18:01:50 +05301156 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1157 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001158 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001159
1160 /* We need to disable the AsyncFlip performance optimisations in order
1161 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1162 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001163 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001164 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001165 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001166 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001167 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1168
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001169 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301170 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001171 if (INTEL_INFO(dev)->gen == 6)
1172 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001173 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001174
Akash Goel01fa0302014-03-24 23:00:04 +05301175 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001176 if (IS_GEN7(dev))
1177 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301178 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001179 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001180
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001181 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001182 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1183 * "If this bit is set, STCunit will have LRA as replacement
1184 * policy. [...] This bit must be reset. LRA replacement
1185 * policy is not supported."
1186 */
1187 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001188 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001189 }
1190
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001191 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001192 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001193
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001194 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001195 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001196
Mika Kuoppala72253422014-10-07 17:21:26 +03001197 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001198}
1199
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001200static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001201{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001202 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001203 struct drm_i915_private *dev_priv = dev->dev_private;
1204
1205 if (dev_priv->semaphore_obj) {
1206 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1207 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1208 dev_priv->semaphore_obj = NULL;
1209 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001210
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001211 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001212}
1213
John Harrisonf7169682015-05-29 17:44:05 +01001214static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001215 unsigned int num_dwords)
1216{
1217#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001218 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001219 struct drm_device *dev = signaller->dev;
1220 struct drm_i915_private *dev_priv = dev->dev_private;
1221 struct intel_engine_cs *waiter;
1222 int i, ret, num_rings;
1223
1224 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1225 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1226#undef MBOX_UPDATE_DWORDS
1227
John Harrison5fb9de12015-05-29 17:44:07 +01001228 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001229 if (ret)
1230 return ret;
1231
1232 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001233 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001234 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1235 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1236 continue;
1237
John Harrisonf7169682015-05-29 17:44:05 +01001238 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001239 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1240 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1241 PIPE_CONTROL_QW_WRITE |
1242 PIPE_CONTROL_FLUSH_ENABLE);
1243 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1244 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001245 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001246 intel_ring_emit(signaller, 0);
1247 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1248 MI_SEMAPHORE_TARGET(waiter->id));
1249 intel_ring_emit(signaller, 0);
1250 }
1251
1252 return 0;
1253}
1254
John Harrisonf7169682015-05-29 17:44:05 +01001255static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001256 unsigned int num_dwords)
1257{
1258#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001259 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001260 struct drm_device *dev = signaller->dev;
1261 struct drm_i915_private *dev_priv = dev->dev_private;
1262 struct intel_engine_cs *waiter;
1263 int i, ret, num_rings;
1264
1265 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1266 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1267#undef MBOX_UPDATE_DWORDS
1268
John Harrison5fb9de12015-05-29 17:44:07 +01001269 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001270 if (ret)
1271 return ret;
1272
1273 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001274 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001275 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1276 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1277 continue;
1278
John Harrisonf7169682015-05-29 17:44:05 +01001279 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001280 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1281 MI_FLUSH_DW_OP_STOREDW);
1282 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1283 MI_FLUSH_DW_USE_GTT);
1284 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001285 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001286 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1287 MI_SEMAPHORE_TARGET(waiter->id));
1288 intel_ring_emit(signaller, 0);
1289 }
1290
1291 return 0;
1292}
1293
John Harrisonf7169682015-05-29 17:44:05 +01001294static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001295 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296{
John Harrisonf7169682015-05-29 17:44:05 +01001297 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001298 struct drm_device *dev = signaller->dev;
1299 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001300 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001301 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001302
Ben Widawskya1444b72014-06-30 09:53:35 -07001303#define MBOX_UPDATE_DWORDS 3
1304 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1305 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1306#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001307
John Harrison5fb9de12015-05-29 17:44:07 +01001308 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001309 if (ret)
1310 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001311
Ben Widawsky78325f22014-04-29 14:52:29 -07001312 for_each_ring(useless, dev_priv, i) {
1313 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1314 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001315 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001316 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1317 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001318 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001319 }
1320 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001321
Ben Widawskya1444b72014-06-30 09:53:35 -07001322 /* If num_dwords was rounded, make sure the tail pointer is correct */
1323 if (num_rings % 2 == 0)
1324 intel_ring_emit(signaller, MI_NOOP);
1325
Ben Widawsky024a43e2014-04-29 14:52:30 -07001326 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001327}
1328
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001329/**
1330 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001331 *
1332 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001333 *
1334 * Update the mailbox registers in the *other* rings with the current seqno.
1335 * This acts like a signal in the canonical semaphore.
1336 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001337static int
John Harrisonee044a82015-05-29 17:44:00 +01001338gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001339{
John Harrisonee044a82015-05-29 17:44:00 +01001340 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001341 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001342
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001343 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001344 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001345 else
John Harrison5fb9de12015-05-29 17:44:07 +01001346 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001347
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001348 if (ret)
1349 return ret;
1350
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001351 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1352 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001353 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001354 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001355 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001356
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001357 return 0;
1358}
1359
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001360static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1361 u32 seqno)
1362{
1363 struct drm_i915_private *dev_priv = dev->dev_private;
1364 return dev_priv->last_seqno < seqno;
1365}
1366
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001367/**
1368 * intel_ring_sync - sync the waiter to the signaller on seqno
1369 *
1370 * @waiter - ring that is waiting
1371 * @signaller - ring which has, or will signal
1372 * @seqno - seqno which the waiter will block on
1373 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001374
1375static int
John Harrison599d9242015-05-29 17:44:04 +01001376gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001377 struct intel_engine_cs *signaller,
1378 u32 seqno)
1379{
John Harrison599d9242015-05-29 17:44:04 +01001380 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001381 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1382 int ret;
1383
John Harrison5fb9de12015-05-29 17:44:07 +01001384 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001385 if (ret)
1386 return ret;
1387
1388 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1389 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001390 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001391 MI_SEMAPHORE_SAD_GTE_SDD);
1392 intel_ring_emit(waiter, seqno);
1393 intel_ring_emit(waiter,
1394 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1395 intel_ring_emit(waiter,
1396 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1397 intel_ring_advance(waiter);
1398 return 0;
1399}
1400
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001401static int
John Harrison599d9242015-05-29 17:44:04 +01001402gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001403 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001404 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001405{
John Harrison599d9242015-05-29 17:44:04 +01001406 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001407 u32 dw1 = MI_SEMAPHORE_MBOX |
1408 MI_SEMAPHORE_COMPARE |
1409 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001410 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1411 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001412
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001413 /* Throughout all of the GEM code, seqno passed implies our current
1414 * seqno is >= the last seqno executed. However for hardware the
1415 * comparison is strictly greater than.
1416 */
1417 seqno -= 1;
1418
Ben Widawskyebc348b2014-04-29 14:52:28 -07001419 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001420
John Harrison5fb9de12015-05-29 17:44:07 +01001421 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001422 if (ret)
1423 return ret;
1424
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001425 /* If seqno wrap happened, omit the wait with no-ops */
1426 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001427 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001428 intel_ring_emit(waiter, seqno);
1429 intel_ring_emit(waiter, 0);
1430 intel_ring_emit(waiter, MI_NOOP);
1431 } else {
1432 intel_ring_emit(waiter, MI_NOOP);
1433 intel_ring_emit(waiter, MI_NOOP);
1434 intel_ring_emit(waiter, MI_NOOP);
1435 intel_ring_emit(waiter, MI_NOOP);
1436 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001437 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001438
1439 return 0;
1440}
1441
Chris Wilsonc6df5412010-12-15 09:56:50 +00001442#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1443do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001444 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1445 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001446 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1447 intel_ring_emit(ring__, 0); \
1448 intel_ring_emit(ring__, 0); \
1449} while (0)
1450
1451static int
John Harrisonee044a82015-05-29 17:44:00 +01001452pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001453{
John Harrisonee044a82015-05-29 17:44:00 +01001454 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001455 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001456 int ret;
1457
1458 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1459 * incoherent with writes to memory, i.e. completely fubar,
1460 * so we need to use PIPE_NOTIFY instead.
1461 *
1462 * However, we also need to workaround the qword write
1463 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1464 * memory before requesting an interrupt.
1465 */
John Harrison5fb9de12015-05-29 17:44:07 +01001466 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001467 if (ret)
1468 return ret;
1469
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001470 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001471 PIPE_CONTROL_WRITE_FLUSH |
1472 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001473 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001474 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001475 intel_ring_emit(ring, 0);
1476 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001477 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001478 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001479 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001480 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001481 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001482 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001483 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001484 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001485 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001486 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001487
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001488 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001489 PIPE_CONTROL_WRITE_FLUSH |
1490 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001491 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001492 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001493 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001494 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001495 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001496
Chris Wilsonc6df5412010-12-15 09:56:50 +00001497 return 0;
1498}
1499
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001500static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001501gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001502{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001503 /* Workaround to force correct ordering between irq and seqno writes on
1504 * ivb (and maybe also on snb) by reading from a CS register (like
1505 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001506 if (!lazy_coherency) {
1507 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1508 POSTING_READ(RING_ACTHD(ring->mmio_base));
1509 }
1510
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001511 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1512}
1513
1514static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001515ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001516{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001517 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1518}
1519
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001520static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001521ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001522{
1523 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1524}
1525
Chris Wilsonc6df5412010-12-15 09:56:50 +00001526static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001527pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001528{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001529 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001530}
1531
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001532static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001533pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001534{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001535 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001536}
1537
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001538static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001539gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001540{
1541 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001542 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001543 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001544
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001545 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001546 return false;
1547
Chris Wilson7338aef2012-04-24 21:48:47 +01001548 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001549 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001550 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001551 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001552
1553 return true;
1554}
1555
1556static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001557gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001558{
1559 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001560 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001561 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001562
Chris Wilson7338aef2012-04-24 21:48:47 +01001563 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001564 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001565 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001566 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001567}
1568
1569static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001570i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001571{
Chris Wilson78501ea2010-10-27 12:18:21 +01001572 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001573 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001574 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001575
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001576 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001577 return false;
1578
Chris Wilson7338aef2012-04-24 21:48:47 +01001579 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001580 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001581 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1582 I915_WRITE(IMR, dev_priv->irq_mask);
1583 POSTING_READ(IMR);
1584 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001585 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001586
1587 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001588}
1589
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001590static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001591i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001592{
Chris Wilson78501ea2010-10-27 12:18:21 +01001593 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001594 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001595 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001596
Chris Wilson7338aef2012-04-24 21:48:47 +01001597 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001598 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001599 dev_priv->irq_mask |= ring->irq_enable_mask;
1600 I915_WRITE(IMR, dev_priv->irq_mask);
1601 POSTING_READ(IMR);
1602 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001603 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001604}
1605
Chris Wilsonc2798b12012-04-22 21:13:57 +01001606static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001607i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001608{
1609 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001610 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001611 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001612
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001613 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001614 return false;
1615
Chris Wilson7338aef2012-04-24 21:48:47 +01001616 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001617 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001618 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1619 I915_WRITE16(IMR, dev_priv->irq_mask);
1620 POSTING_READ16(IMR);
1621 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001622 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001623
1624 return true;
1625}
1626
1627static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001628i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001629{
1630 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001631 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001632 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001633
Chris Wilson7338aef2012-04-24 21:48:47 +01001634 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001635 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001636 dev_priv->irq_mask |= ring->irq_enable_mask;
1637 I915_WRITE16(IMR, dev_priv->irq_mask);
1638 POSTING_READ16(IMR);
1639 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001640 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001641}
1642
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001643static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001644bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001645 u32 invalidate_domains,
1646 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001647{
John Harrisona84c3ae2015-05-29 17:43:57 +01001648 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001649 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001650
John Harrison5fb9de12015-05-29 17:44:07 +01001651 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001652 if (ret)
1653 return ret;
1654
1655 intel_ring_emit(ring, MI_FLUSH);
1656 intel_ring_emit(ring, MI_NOOP);
1657 intel_ring_advance(ring);
1658 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001659}
1660
Chris Wilson3cce4692010-10-27 16:11:02 +01001661static int
John Harrisonee044a82015-05-29 17:44:00 +01001662i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001663{
John Harrisonee044a82015-05-29 17:44:00 +01001664 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001665 int ret;
1666
John Harrison5fb9de12015-05-29 17:44:07 +01001667 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001668 if (ret)
1669 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001670
Chris Wilson3cce4692010-10-27 16:11:02 +01001671 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1672 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001673 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001674 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001675 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001676
Chris Wilson3cce4692010-10-27 16:11:02 +01001677 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001678}
1679
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001680static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001681gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001682{
1683 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001684 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001685 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001686
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001687 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1688 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001689
Chris Wilson7338aef2012-04-24 21:48:47 +01001690 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001691 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001692 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001693 I915_WRITE_IMR(ring,
1694 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001695 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001696 else
1697 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001698 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001699 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001700 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001701
1702 return true;
1703}
1704
1705static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001706gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001707{
1708 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001709 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001710 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001711
Chris Wilson7338aef2012-04-24 21:48:47 +01001712 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001713 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001714 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001715 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001716 else
1717 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001718 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001719 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001720 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001721}
1722
Ben Widawskya19d2932013-05-28 19:22:30 -07001723static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001724hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001725{
1726 struct drm_device *dev = ring->dev;
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728 unsigned long flags;
1729
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001730 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001731 return false;
1732
Daniel Vetter59cdb632013-07-04 23:35:28 +02001733 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001734 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001735 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001736 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001737 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001738 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001739
1740 return true;
1741}
1742
1743static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001744hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001745{
1746 struct drm_device *dev = ring->dev;
1747 struct drm_i915_private *dev_priv = dev->dev_private;
1748 unsigned long flags;
1749
Daniel Vetter59cdb632013-07-04 23:35:28 +02001750 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001751 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001752 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001753 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001754 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001755 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001756}
1757
Ben Widawskyabd58f02013-11-02 21:07:09 -07001758static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001759gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001760{
1761 struct drm_device *dev = ring->dev;
1762 struct drm_i915_private *dev_priv = dev->dev_private;
1763 unsigned long flags;
1764
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001765 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001766 return false;
1767
1768 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1769 if (ring->irq_refcount++ == 0) {
1770 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1771 I915_WRITE_IMR(ring,
1772 ~(ring->irq_enable_mask |
1773 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1774 } else {
1775 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1776 }
1777 POSTING_READ(RING_IMR(ring->mmio_base));
1778 }
1779 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1780
1781 return true;
1782}
1783
1784static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001785gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001786{
1787 struct drm_device *dev = ring->dev;
1788 struct drm_i915_private *dev_priv = dev->dev_private;
1789 unsigned long flags;
1790
1791 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1792 if (--ring->irq_refcount == 0) {
1793 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1794 I915_WRITE_IMR(ring,
1795 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1796 } else {
1797 I915_WRITE_IMR(ring, ~0);
1798 }
1799 POSTING_READ(RING_IMR(ring->mmio_base));
1800 }
1801 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1802}
1803
Zou Nan haid1b851f2010-05-21 09:08:57 +08001804static int
John Harrison53fddaf2015-05-29 17:44:02 +01001805i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001806 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001807 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001808{
John Harrison53fddaf2015-05-29 17:44:02 +01001809 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001810 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001811
John Harrison5fb9de12015-05-29 17:44:07 +01001812 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001813 if (ret)
1814 return ret;
1815
Chris Wilson78501ea2010-10-27 12:18:21 +01001816 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001817 MI_BATCH_BUFFER_START |
1818 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001819 (dispatch_flags & I915_DISPATCH_SECURE ?
1820 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001821 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001822 intel_ring_advance(ring);
1823
Zou Nan haid1b851f2010-05-21 09:08:57 +08001824 return 0;
1825}
1826
Daniel Vetterb45305f2012-12-17 16:21:27 +01001827/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1828#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001829#define I830_TLB_ENTRIES (2)
1830#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001831static int
John Harrison53fddaf2015-05-29 17:44:02 +01001832i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001833 u64 offset, u32 len,
1834 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001835{
John Harrison53fddaf2015-05-29 17:44:02 +01001836 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001837 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001838 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001839
John Harrison5fb9de12015-05-29 17:44:07 +01001840 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001841 if (ret)
1842 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001843
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001844 /* Evict the invalid PTE TLBs */
1845 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1846 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1847 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1848 intel_ring_emit(ring, cs_offset);
1849 intel_ring_emit(ring, 0xdeadbeef);
1850 intel_ring_emit(ring, MI_NOOP);
1851 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001852
John Harrison8e004ef2015-02-13 11:48:10 +00001853 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001854 if (len > I830_BATCH_LIMIT)
1855 return -ENOSPC;
1856
John Harrison5fb9de12015-05-29 17:44:07 +01001857 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001858 if (ret)
1859 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001860
1861 /* Blit the batch (which has now all relocs applied) to the
1862 * stable batch scratch bo area (so that the CS never
1863 * stumbles over its tlb invalidation bug) ...
1864 */
1865 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1866 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001867 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001868 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001869 intel_ring_emit(ring, 4096);
1870 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001871
Daniel Vetterb45305f2012-12-17 16:21:27 +01001872 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001873 intel_ring_emit(ring, MI_NOOP);
1874 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001875
1876 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001877 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001878 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001879
John Harrison5fb9de12015-05-29 17:44:07 +01001880 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001881 if (ret)
1882 return ret;
1883
1884 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001885 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1886 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001887 intel_ring_emit(ring, offset + len - 8);
1888 intel_ring_emit(ring, MI_NOOP);
1889 intel_ring_advance(ring);
1890
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001891 return 0;
1892}
1893
1894static int
John Harrison53fddaf2015-05-29 17:44:02 +01001895i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001896 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001897 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001898{
John Harrison53fddaf2015-05-29 17:44:02 +01001899 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001900 int ret;
1901
John Harrison5fb9de12015-05-29 17:44:07 +01001902 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001903 if (ret)
1904 return ret;
1905
Chris Wilson65f56872012-04-17 16:38:12 +01001906 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001907 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1908 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001909 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001910
Eric Anholt62fdfea2010-05-21 13:26:39 -07001911 return 0;
1912}
1913
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001914static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001915{
Chris Wilson05394f32010-11-08 19:18:58 +00001916 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001918 obj = ring->status_page.obj;
1919 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001920 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001921
Chris Wilson9da3da62012-06-01 15:20:22 +01001922 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001923 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001924 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001925 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001926}
1927
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001928static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001929{
Chris Wilson05394f32010-11-08 19:18:58 +00001930 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001931
Chris Wilsone3efda42014-04-09 09:19:41 +01001932 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001933 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001934 int ret;
1935
1936 obj = i915_gem_alloc_object(ring->dev, 4096);
1937 if (obj == NULL) {
1938 DRM_ERROR("Failed to allocate status page\n");
1939 return -ENOMEM;
1940 }
1941
1942 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1943 if (ret)
1944 goto err_unref;
1945
Chris Wilson1f767e02014-07-03 17:33:03 -04001946 flags = 0;
1947 if (!HAS_LLC(ring->dev))
1948 /* On g33, we cannot place HWS above 256MiB, so
1949 * restrict its pinning to the low mappable arena.
1950 * Though this restriction is not documented for
1951 * gen4, gen5, or byt, they also behave similarly
1952 * and hang if the HWS is placed at the top of the
1953 * GTT. To generalise, it appears that all !llc
1954 * platforms have issues with us placing the HWS
1955 * above the mappable region (even though we never
1956 * actualy map it).
1957 */
1958 flags |= PIN_MAPPABLE;
1959 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001960 if (ret) {
1961err_unref:
1962 drm_gem_object_unreference(&obj->base);
1963 return ret;
1964 }
1965
1966 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001967 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001968
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001969 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001970 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001971 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001972
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001973 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1974 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001975
1976 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001977}
1978
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001979static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001980{
1981 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001982
1983 if (!dev_priv->status_page_dmah) {
1984 dev_priv->status_page_dmah =
1985 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1986 if (!dev_priv->status_page_dmah)
1987 return -ENOMEM;
1988 }
1989
Chris Wilson6b8294a2012-11-16 11:43:20 +00001990 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1991 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1992
1993 return 0;
1994}
1995
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001996void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1997{
1998 iounmap(ringbuf->virtual_start);
1999 ringbuf->virtual_start = NULL;
2000 i915_gem_object_ggtt_unpin(ringbuf->obj);
2001}
2002
2003int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2004 struct intel_ringbuffer *ringbuf)
2005{
2006 struct drm_i915_private *dev_priv = to_i915(dev);
2007 struct drm_i915_gem_object *obj = ringbuf->obj;
2008 int ret;
2009
2010 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2011 if (ret)
2012 return ret;
2013
2014 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2015 if (ret) {
2016 i915_gem_object_ggtt_unpin(obj);
2017 return ret;
2018 }
2019
2020 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2021 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2022 if (ringbuf->virtual_start == NULL) {
2023 i915_gem_object_ggtt_unpin(obj);
2024 return -EINVAL;
2025 }
2026
2027 return 0;
2028}
2029
Chris Wilson01101fa2015-09-03 13:01:39 +01002030static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002031{
Oscar Mateo2919d292014-07-03 16:28:02 +01002032 drm_gem_object_unreference(&ringbuf->obj->base);
2033 ringbuf->obj = NULL;
2034}
2035
Chris Wilson01101fa2015-09-03 13:01:39 +01002036static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2037 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002038{
Chris Wilsone3efda42014-04-09 09:19:41 +01002039 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002040
2041 obj = NULL;
2042 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002043 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002044 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002045 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002046 if (obj == NULL)
2047 return -ENOMEM;
2048
Akash Goel24f3a8c2014-06-17 10:59:42 +05302049 /* mark ring buffers as read-only from GPU side by default */
2050 obj->gt_ro = 1;
2051
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002052 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002053
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002054 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002055}
2056
Chris Wilson01101fa2015-09-03 13:01:39 +01002057struct intel_ringbuffer *
2058intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2059{
2060 struct intel_ringbuffer *ring;
2061 int ret;
2062
2063 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2064 if (ring == NULL)
2065 return ERR_PTR(-ENOMEM);
2066
2067 ring->ring = engine;
2068
2069 ring->size = size;
2070 /* Workaround an erratum on the i830 which causes a hang if
2071 * the TAIL pointer points to within the last 2 cachelines
2072 * of the buffer.
2073 */
2074 ring->effective_size = size;
2075 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2076 ring->effective_size -= 2 * CACHELINE_BYTES;
2077
2078 ring->last_retired_head = -1;
2079 intel_ring_update_space(ring);
2080
2081 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2082 if (ret) {
2083 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2084 engine->name, ret);
2085 kfree(ring);
2086 return ERR_PTR(ret);
2087 }
2088
2089 return ring;
2090}
2091
2092void
2093intel_ringbuffer_free(struct intel_ringbuffer *ring)
2094{
2095 intel_destroy_ringbuffer_obj(ring);
2096 kfree(ring);
2097}
2098
Ben Widawskyc43b5632012-04-16 14:07:40 -07002099static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002100 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002101{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002102 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002103 int ret;
2104
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002105 WARN_ON(ring->buffer);
2106
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002107 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002108 INIT_LIST_HEAD(&ring->active_list);
2109 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002110 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002111 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002112 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002113
Chris Wilsonb259f672011-03-29 13:19:09 +01002114 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002115
Chris Wilson01101fa2015-09-03 13:01:39 +01002116 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2117 if (IS_ERR(ringbuf))
2118 return PTR_ERR(ringbuf);
2119 ring->buffer = ringbuf;
2120
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002121 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002122 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002123 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002124 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002125 } else {
2126 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002127 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002128 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002129 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002130 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002131
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002132 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2133 if (ret) {
2134 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2135 ring->name, ret);
2136 intel_destroy_ringbuffer_obj(ringbuf);
2137 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002138 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002139
Brad Volkin44e895a2014-05-10 14:10:43 -07002140 ret = i915_cmd_parser_init_ring(ring);
2141 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002142 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002143
Oscar Mateo8ee14972014-05-22 14:13:34 +01002144 return 0;
2145
2146error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002147 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002148 ring->buffer = NULL;
2149 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002150}
2151
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002152void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002153{
John Harrison6402c332014-10-31 12:00:26 +00002154 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002155
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002156 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002157 return;
2158
John Harrison6402c332014-10-31 12:00:26 +00002159 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002160
Chris Wilsone3efda42014-04-09 09:19:41 +01002161 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002162 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002163
Chris Wilson01101fa2015-09-03 13:01:39 +01002164 intel_unpin_ringbuffer_obj(ring->buffer);
2165 intel_ringbuffer_free(ring->buffer);
2166 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002167
Zou Nan hai8d192152010-11-02 16:31:01 +08002168 if (ring->cleanup)
2169 ring->cleanup(ring);
2170
Chris Wilson78501ea2010-10-27 12:18:21 +01002171 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002172
2173 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002174 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002175}
2176
Chris Wilson595e1ee2015-04-07 16:20:51 +01002177static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002178{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002179 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002180 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002181 unsigned space;
2182 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002183
Dave Gordonebd0fd42014-11-27 11:22:49 +00002184 if (intel_ring_space(ringbuf) >= n)
2185 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002186
John Harrison79bbcc22015-06-30 12:40:55 +01002187 /* The whole point of reserving space is to not wait! */
2188 WARN_ON(ringbuf->reserved_in_use);
2189
Chris Wilsona71d8d92012-02-15 11:25:36 +00002190 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002191 space = __intel_ring_space(request->postfix, ringbuf->tail,
2192 ringbuf->size);
2193 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002194 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002195 }
2196
Chris Wilson595e1ee2015-04-07 16:20:51 +01002197 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002198 return -ENOSPC;
2199
Daniel Vettera4b3a572014-11-26 14:17:05 +01002200 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002201 if (ret)
2202 return ret;
2203
Chris Wilsonb4716182015-04-27 13:41:17 +01002204 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002205 return 0;
2206}
2207
John Harrison79bbcc22015-06-30 12:40:55 +01002208static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002209{
2210 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002211 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002212
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002213 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002214 rem /= 4;
2215 while (rem--)
2216 iowrite32(MI_NOOP, virt++);
2217
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002218 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002219 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002220}
2221
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002222int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002223{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002224 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002225
Chris Wilson3e960502012-11-27 16:22:54 +00002226 /* Wait upon the last request to be completed */
2227 if (list_empty(&ring->request_list))
2228 return 0;
2229
Daniel Vettera4b3a572014-11-26 14:17:05 +01002230 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002231 struct drm_i915_gem_request,
2232 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002233
Chris Wilsonb4716182015-04-27 13:41:17 +01002234 /* Make sure we do not trigger any retires */
2235 return __i915_wait_request(req,
2236 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2237 to_i915(ring->dev)->mm.interruptible,
2238 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002239}
2240
John Harrison6689cb22015-03-19 12:30:08 +00002241int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002242{
John Harrison6689cb22015-03-19 12:30:08 +00002243 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002244 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002245}
2246
John Harrisonccd98fe2015-05-29 17:44:09 +01002247int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2248{
2249 /*
2250 * The first call merely notes the reserve request and is common for
2251 * all back ends. The subsequent localised _begin() call actually
2252 * ensures that the reservation is available. Without the begin, if
2253 * the request creator immediately submitted the request without
2254 * adding any commands to it then there might not actually be
2255 * sufficient room for the submission commands.
2256 */
2257 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2258
2259 return intel_ring_begin(request, 0);
2260}
2261
John Harrison29b1b412015-06-18 13:10:09 +01002262void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2263{
John Harrisonccd98fe2015-05-29 17:44:09 +01002264 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002265 WARN_ON(ringbuf->reserved_in_use);
2266
2267 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002268}
2269
2270void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2271{
2272 WARN_ON(ringbuf->reserved_in_use);
2273
2274 ringbuf->reserved_size = 0;
2275 ringbuf->reserved_in_use = false;
2276}
2277
2278void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2279{
2280 WARN_ON(ringbuf->reserved_in_use);
2281
2282 ringbuf->reserved_in_use = true;
2283 ringbuf->reserved_tail = ringbuf->tail;
2284}
2285
2286void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2287{
2288 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002289 if (ringbuf->tail > ringbuf->reserved_tail) {
2290 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2291 "request reserved size too small: %d vs %d!\n",
2292 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2293 } else {
2294 /*
2295 * The ring was wrapped while the reserved space was in use.
2296 * That means that some unknown amount of the ring tail was
2297 * no-op filled and skipped. Thus simply adding the ring size
2298 * to the tail and doing the above space check will not work.
2299 * Rather than attempt to track how much tail was skipped,
2300 * it is much simpler to say that also skipping the sanity
2301 * check every once in a while is not a big issue.
2302 */
2303 }
John Harrison29b1b412015-06-18 13:10:09 +01002304
2305 ringbuf->reserved_size = 0;
2306 ringbuf->reserved_in_use = false;
2307}
2308
2309static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002310{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002311 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002312 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2313 int remain_actual = ringbuf->size - ringbuf->tail;
2314 int ret, total_bytes, wait_bytes = 0;
2315 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002316
John Harrison79bbcc22015-06-30 12:40:55 +01002317 if (ringbuf->reserved_in_use)
2318 total_bytes = bytes;
2319 else
2320 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002321
John Harrison79bbcc22015-06-30 12:40:55 +01002322 if (unlikely(bytes > remain_usable)) {
2323 /*
2324 * Not enough space for the basic request. So need to flush
2325 * out the remainder and then wait for base + reserved.
2326 */
2327 wait_bytes = remain_actual + total_bytes;
2328 need_wrap = true;
2329 } else {
2330 if (unlikely(total_bytes > remain_usable)) {
2331 /*
2332 * The base request will fit but the reserved space
2333 * falls off the end. So only need to to wait for the
2334 * reserved size after flushing out the remainder.
2335 */
2336 wait_bytes = remain_actual + ringbuf->reserved_size;
2337 need_wrap = true;
2338 } else if (total_bytes > ringbuf->space) {
2339 /* No wrapping required, just waiting. */
2340 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002341 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002342 }
2343
John Harrison79bbcc22015-06-30 12:40:55 +01002344 if (wait_bytes) {
2345 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002346 if (unlikely(ret))
2347 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002348
2349 if (need_wrap)
2350 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002351 }
2352
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002353 return 0;
2354}
2355
John Harrison5fb9de12015-05-29 17:44:07 +01002356int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002357 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002358{
John Harrison5fb9de12015-05-29 17:44:07 +01002359 struct intel_engine_cs *ring;
2360 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002361 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002362
John Harrison5fb9de12015-05-29 17:44:07 +01002363 WARN_ON(req == NULL);
2364 ring = req->ring;
2365 dev_priv = ring->dev->dev_private;
2366
Daniel Vetter33196de2012-11-14 17:14:05 +01002367 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2368 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002369 if (ret)
2370 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002371
Chris Wilson304d6952014-01-02 14:32:35 +00002372 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2373 if (ret)
2374 return ret;
2375
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002376 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002377 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002378}
2379
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002380/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002381int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002382{
John Harrisonbba09b12015-05-29 17:44:06 +01002383 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002384 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002385 int ret;
2386
2387 if (num_dwords == 0)
2388 return 0;
2389
Chris Wilson18393f62014-04-09 09:19:40 +01002390 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002391 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002392 if (ret)
2393 return ret;
2394
2395 while (num_dwords--)
2396 intel_ring_emit(ring, MI_NOOP);
2397
2398 intel_ring_advance(ring);
2399
2400 return 0;
2401}
2402
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002403void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002404{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002405 struct drm_device *dev = ring->dev;
2406 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002407
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002408 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002409 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2410 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002411 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002412 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002413 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002414
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002415 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002416 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002417}
2418
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002419static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002420 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002421{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002422 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002423
2424 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002425
Chris Wilson12f55812012-07-05 17:14:01 +01002426 /* Disable notification that the ring is IDLE. The GT
2427 * will then assume that it is busy and bring it out of rc6.
2428 */
2429 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2430 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2431
2432 /* Clear the context id. Here be magic! */
2433 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2434
2435 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002436 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002437 GEN6_BSD_SLEEP_INDICATOR) == 0,
2438 50))
2439 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002440
Chris Wilson12f55812012-07-05 17:14:01 +01002441 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002442 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002443 POSTING_READ(RING_TAIL(ring->mmio_base));
2444
2445 /* Let the ring send IDLE messages to the GT again,
2446 * and so let it sleep to conserve power when idle.
2447 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002448 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002449 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002450}
2451
John Harrisona84c3ae2015-05-29 17:43:57 +01002452static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002453 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002454{
John Harrisona84c3ae2015-05-29 17:43:57 +01002455 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002456 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002457 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002458
John Harrison5fb9de12015-05-29 17:44:07 +01002459 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002460 if (ret)
2461 return ret;
2462
Chris Wilson71a77e02011-02-02 12:13:49 +00002463 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002464 if (INTEL_INFO(ring->dev)->gen >= 8)
2465 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002466
2467 /* We always require a command barrier so that subsequent
2468 * commands, such as breadcrumb interrupts, are strictly ordered
2469 * wrt the contents of the write cache being flushed to memory
2470 * (and thus being coherent from the CPU).
2471 */
2472 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2473
Jesse Barnes9a289772012-10-26 09:42:42 -07002474 /*
2475 * Bspec vol 1c.5 - video engine command streamer:
2476 * "If ENABLED, all TLBs will be invalidated once the flush
2477 * operation is complete. This bit is only valid when the
2478 * Post-Sync Operation field is a value of 1h or 3h."
2479 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002480 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002481 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2482
Chris Wilson71a77e02011-02-02 12:13:49 +00002483 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002484 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002485 if (INTEL_INFO(ring->dev)->gen >= 8) {
2486 intel_ring_emit(ring, 0); /* upper addr */
2487 intel_ring_emit(ring, 0); /* value */
2488 } else {
2489 intel_ring_emit(ring, 0);
2490 intel_ring_emit(ring, MI_NOOP);
2491 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002492 intel_ring_advance(ring);
2493 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002494}
2495
2496static int
John Harrison53fddaf2015-05-29 17:44:02 +01002497gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002498 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002499 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002500{
John Harrison53fddaf2015-05-29 17:44:02 +01002501 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002502 bool ppgtt = USES_PPGTT(ring->dev) &&
2503 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002504 int ret;
2505
John Harrison5fb9de12015-05-29 17:44:07 +01002506 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002507 if (ret)
2508 return ret;
2509
2510 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002511 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2512 (dispatch_flags & I915_DISPATCH_RS ?
2513 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002514 intel_ring_emit(ring, lower_32_bits(offset));
2515 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002516 intel_ring_emit(ring, MI_NOOP);
2517 intel_ring_advance(ring);
2518
2519 return 0;
2520}
2521
2522static int
John Harrison53fddaf2015-05-29 17:44:02 +01002523hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002524 u64 offset, u32 len,
2525 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002526{
John Harrison53fddaf2015-05-29 17:44:02 +01002527 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002528 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002529
John Harrison5fb9de12015-05-29 17:44:07 +01002530 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002531 if (ret)
2532 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002533
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002534 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002535 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002536 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002537 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2538 (dispatch_flags & I915_DISPATCH_RS ?
2539 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002540 /* bit0-7 is the length on GEN6+ */
2541 intel_ring_emit(ring, offset);
2542 intel_ring_advance(ring);
2543
2544 return 0;
2545}
2546
2547static int
John Harrison53fddaf2015-05-29 17:44:02 +01002548gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002549 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002550 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002551{
John Harrison53fddaf2015-05-29 17:44:02 +01002552 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002553 int ret;
2554
John Harrison5fb9de12015-05-29 17:44:07 +01002555 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002556 if (ret)
2557 return ret;
2558
2559 intel_ring_emit(ring,
2560 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002561 (dispatch_flags & I915_DISPATCH_SECURE ?
2562 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002563 /* bit0-7 is the length on GEN6+ */
2564 intel_ring_emit(ring, offset);
2565 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002566
Akshay Joshi0206e352011-08-16 15:34:10 -04002567 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002568}
2569
Chris Wilson549f7362010-10-19 11:19:32 +01002570/* Blitter support (SandyBridge+) */
2571
John Harrisona84c3ae2015-05-29 17:43:57 +01002572static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002573 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002574{
John Harrisona84c3ae2015-05-29 17:43:57 +01002575 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002576 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002577 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002578 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002579
John Harrison5fb9de12015-05-29 17:44:07 +01002580 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002581 if (ret)
2582 return ret;
2583
Chris Wilson71a77e02011-02-02 12:13:49 +00002584 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002585 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002586 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002587
2588 /* We always require a command barrier so that subsequent
2589 * commands, such as breadcrumb interrupts, are strictly ordered
2590 * wrt the contents of the write cache being flushed to memory
2591 * (and thus being coherent from the CPU).
2592 */
2593 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2594
Jesse Barnes9a289772012-10-26 09:42:42 -07002595 /*
2596 * Bspec vol 1c.3 - blitter engine command streamer:
2597 * "If ENABLED, all TLBs will be invalidated once the flush
2598 * operation is complete. This bit is only valid when the
2599 * Post-Sync Operation field is a value of 1h or 3h."
2600 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002601 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002602 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002603 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002604 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002605 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002606 intel_ring_emit(ring, 0); /* upper addr */
2607 intel_ring_emit(ring, 0); /* value */
2608 } else {
2609 intel_ring_emit(ring, 0);
2610 intel_ring_emit(ring, MI_NOOP);
2611 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002612 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002613
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002614 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002615}
2616
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002617int intel_init_render_ring_buffer(struct drm_device *dev)
2618{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002619 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002620 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002621 struct drm_i915_gem_object *obj;
2622 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002623
Daniel Vetter59465b52012-04-11 22:12:48 +02002624 ring->name = "render ring";
2625 ring->id = RCS;
2626 ring->mmio_base = RENDER_RING_BASE;
2627
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002628 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002629 if (i915_semaphore_is_enabled(dev)) {
2630 obj = i915_gem_alloc_object(dev, 4096);
2631 if (obj == NULL) {
2632 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2633 i915.semaphores = 0;
2634 } else {
2635 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2636 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2637 if (ret != 0) {
2638 drm_gem_object_unreference(&obj->base);
2639 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2640 i915.semaphores = 0;
2641 } else
2642 dev_priv->semaphore_obj = obj;
2643 }
2644 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002645
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002646 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002647 ring->add_request = gen6_add_request;
2648 ring->flush = gen8_render_ring_flush;
2649 ring->irq_get = gen8_ring_get_irq;
2650 ring->irq_put = gen8_ring_put_irq;
2651 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2652 ring->get_seqno = gen6_ring_get_seqno;
2653 ring->set_seqno = ring_set_seqno;
2654 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002655 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002656 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002657 ring->semaphore.signal = gen8_rcs_signal;
2658 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002659 }
2660 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002661 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002662 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002663 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002664 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002665 ring->irq_get = gen6_ring_get_irq;
2666 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002667 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002668 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002669 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002670 if (i915_semaphore_is_enabled(dev)) {
2671 ring->semaphore.sync_to = gen6_ring_sync;
2672 ring->semaphore.signal = gen6_signal;
2673 /*
2674 * The current semaphore is only applied on pre-gen8
2675 * platform. And there is no VCS2 ring on the pre-gen8
2676 * platform. So the semaphore between RCS and VCS2 is
2677 * initialized as INVALID. Gen8 will initialize the
2678 * sema between VCS2 and RCS later.
2679 */
2680 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2681 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2682 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2683 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2684 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2685 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2686 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2687 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2688 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2689 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2690 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002691 } else if (IS_GEN5(dev)) {
2692 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002693 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002694 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002695 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002696 ring->irq_get = gen5_ring_get_irq;
2697 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002698 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2699 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002700 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002701 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002702 if (INTEL_INFO(dev)->gen < 4)
2703 ring->flush = gen2_render_ring_flush;
2704 else
2705 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002706 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002707 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002708 if (IS_GEN2(dev)) {
2709 ring->irq_get = i8xx_ring_get_irq;
2710 ring->irq_put = i8xx_ring_put_irq;
2711 } else {
2712 ring->irq_get = i9xx_ring_get_irq;
2713 ring->irq_put = i9xx_ring_put_irq;
2714 }
Daniel Vettere3670312012-04-11 22:12:53 +02002715 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002716 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002717 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002718
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002719 if (IS_HASWELL(dev))
2720 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002721 else if (IS_GEN8(dev))
2722 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002723 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002724 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2725 else if (INTEL_INFO(dev)->gen >= 4)
2726 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2727 else if (IS_I830(dev) || IS_845G(dev))
2728 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2729 else
2730 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002731 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002732 ring->cleanup = render_ring_cleanup;
2733
Daniel Vetterb45305f2012-12-17 16:21:27 +01002734 /* Workaround batchbuffer to combat CS tlb bug. */
2735 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002736 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002737 if (obj == NULL) {
2738 DRM_ERROR("Failed to allocate batch bo\n");
2739 return -ENOMEM;
2740 }
2741
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002742 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002743 if (ret != 0) {
2744 drm_gem_object_unreference(&obj->base);
2745 DRM_ERROR("Failed to ping batch bo\n");
2746 return ret;
2747 }
2748
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002749 ring->scratch.obj = obj;
2750 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002751 }
2752
Daniel Vetter99be1df2014-11-20 00:33:06 +01002753 ret = intel_init_ring_buffer(dev, ring);
2754 if (ret)
2755 return ret;
2756
2757 if (INTEL_INFO(dev)->gen >= 5) {
2758 ret = intel_init_pipe_control(ring);
2759 if (ret)
2760 return ret;
2761 }
2762
2763 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002764}
2765
2766int intel_init_bsd_ring_buffer(struct drm_device *dev)
2767{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002768 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002769 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002770
Daniel Vetter58fa3832012-04-11 22:12:49 +02002771 ring->name = "bsd ring";
2772 ring->id = VCS;
2773
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002774 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002775 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002776 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002777 /* gen6 bsd needs a special wa for tail updates */
2778 if (IS_GEN6(dev))
2779 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002780 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002781 ring->add_request = gen6_add_request;
2782 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002783 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002784 if (INTEL_INFO(dev)->gen >= 8) {
2785 ring->irq_enable_mask =
2786 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2787 ring->irq_get = gen8_ring_get_irq;
2788 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002789 ring->dispatch_execbuffer =
2790 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002791 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002792 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002793 ring->semaphore.signal = gen8_xcs_signal;
2794 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002795 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002796 } else {
2797 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2798 ring->irq_get = gen6_ring_get_irq;
2799 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002800 ring->dispatch_execbuffer =
2801 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002802 if (i915_semaphore_is_enabled(dev)) {
2803 ring->semaphore.sync_to = gen6_ring_sync;
2804 ring->semaphore.signal = gen6_signal;
2805 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2806 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2807 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2808 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2809 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2810 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2811 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2812 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2813 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2814 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2815 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002816 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002817 } else {
2818 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002819 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002820 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002821 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002822 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002823 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002824 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002825 ring->irq_get = gen5_ring_get_irq;
2826 ring->irq_put = gen5_ring_put_irq;
2827 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002828 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002829 ring->irq_get = i9xx_ring_get_irq;
2830 ring->irq_put = i9xx_ring_put_irq;
2831 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002832 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002833 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002834 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002835
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002836 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002837}
Chris Wilson549f7362010-10-19 11:19:32 +01002838
Zhao Yakui845f74a2014-04-17 10:37:37 +08002839/**
Damien Lespiau62659922015-01-29 14:13:40 +00002840 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002841 */
2842int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2843{
2844 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002845 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002846
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002847 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002848 ring->id = VCS2;
2849
2850 ring->write_tail = ring_write_tail;
2851 ring->mmio_base = GEN8_BSD2_RING_BASE;
2852 ring->flush = gen6_bsd_ring_flush;
2853 ring->add_request = gen6_add_request;
2854 ring->get_seqno = gen6_ring_get_seqno;
2855 ring->set_seqno = ring_set_seqno;
2856 ring->irq_enable_mask =
2857 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2858 ring->irq_get = gen8_ring_get_irq;
2859 ring->irq_put = gen8_ring_put_irq;
2860 ring->dispatch_execbuffer =
2861 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002862 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002863 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002864 ring->semaphore.signal = gen8_xcs_signal;
2865 GEN8_RING_SEMAPHORE_INIT;
2866 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002867 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002868
2869 return intel_init_ring_buffer(dev, ring);
2870}
2871
Chris Wilson549f7362010-10-19 11:19:32 +01002872int intel_init_blt_ring_buffer(struct drm_device *dev)
2873{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002874 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002875 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002876
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002877 ring->name = "blitter ring";
2878 ring->id = BCS;
2879
2880 ring->mmio_base = BLT_RING_BASE;
2881 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002882 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002883 ring->add_request = gen6_add_request;
2884 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002885 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002886 if (INTEL_INFO(dev)->gen >= 8) {
2887 ring->irq_enable_mask =
2888 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2889 ring->irq_get = gen8_ring_get_irq;
2890 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002891 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002892 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002893 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002894 ring->semaphore.signal = gen8_xcs_signal;
2895 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002896 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002897 } else {
2898 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2899 ring->irq_get = gen6_ring_get_irq;
2900 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002901 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002902 if (i915_semaphore_is_enabled(dev)) {
2903 ring->semaphore.signal = gen6_signal;
2904 ring->semaphore.sync_to = gen6_ring_sync;
2905 /*
2906 * The current semaphore is only applied on pre-gen8
2907 * platform. And there is no VCS2 ring on the pre-gen8
2908 * platform. So the semaphore between BCS and VCS2 is
2909 * initialized as INVALID. Gen8 will initialize the
2910 * sema between BCS and VCS2 later.
2911 */
2912 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2913 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2914 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2915 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2916 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2917 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2918 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2919 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2920 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2921 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2922 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002923 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002924 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002925
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002926 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002927}
Chris Wilsona7b97612012-07-20 12:41:08 +01002928
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002929int intel_init_vebox_ring_buffer(struct drm_device *dev)
2930{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002931 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002932 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002933
2934 ring->name = "video enhancement ring";
2935 ring->id = VECS;
2936
2937 ring->mmio_base = VEBOX_RING_BASE;
2938 ring->write_tail = ring_write_tail;
2939 ring->flush = gen6_ring_flush;
2940 ring->add_request = gen6_add_request;
2941 ring->get_seqno = gen6_ring_get_seqno;
2942 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002943
2944 if (INTEL_INFO(dev)->gen >= 8) {
2945 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002946 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002947 ring->irq_get = gen8_ring_get_irq;
2948 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002949 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002950 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002951 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002952 ring->semaphore.signal = gen8_xcs_signal;
2953 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002954 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002955 } else {
2956 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2957 ring->irq_get = hsw_vebox_get_irq;
2958 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002959 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002960 if (i915_semaphore_is_enabled(dev)) {
2961 ring->semaphore.sync_to = gen6_ring_sync;
2962 ring->semaphore.signal = gen6_signal;
2963 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2964 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2965 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2966 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2967 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2968 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2969 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2970 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2971 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2972 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2973 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002974 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002975 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002976
2977 return intel_init_ring_buffer(dev, ring);
2978}
2979
Chris Wilsona7b97612012-07-20 12:41:08 +01002980int
John Harrison4866d722015-05-29 17:43:55 +01002981intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01002982{
John Harrison4866d722015-05-29 17:43:55 +01002983 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01002984 int ret;
2985
2986 if (!ring->gpu_caches_dirty)
2987 return 0;
2988
John Harrisona84c3ae2015-05-29 17:43:57 +01002989 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002990 if (ret)
2991 return ret;
2992
John Harrisona84c3ae2015-05-29 17:43:57 +01002993 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01002994
2995 ring->gpu_caches_dirty = false;
2996 return 0;
2997}
2998
2999int
John Harrison2f200552015-05-29 17:43:53 +01003000intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003001{
John Harrison2f200552015-05-29 17:43:53 +01003002 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003003 uint32_t flush_domains;
3004 int ret;
3005
3006 flush_domains = 0;
3007 if (ring->gpu_caches_dirty)
3008 flush_domains = I915_GEM_GPU_DOMAINS;
3009
John Harrisona84c3ae2015-05-29 17:43:57 +01003010 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003011 if (ret)
3012 return ret;
3013
John Harrisona84c3ae2015-05-29 17:43:57 +01003014 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003015
3016 ring->gpu_caches_dirty = false;
3017 return 0;
3018}
Chris Wilsone3efda42014-04-09 09:19:41 +01003019
3020void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003021intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003022{
3023 int ret;
3024
3025 if (!intel_ring_initialized(ring))
3026 return;
3027
3028 ret = intel_ring_idle(ring);
3029 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3030 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3031 ring->name, ret);
3032
3033 stop_ring(ring);
3034}