blob: 9fa24347963a38d360e365cfa20bf7cefed8beaa [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 u32 val;
1217 bool enabled;
1218
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001220
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
Daniel Vetterab9412b2013-05-03 11:49:46 +02001227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
Daniel Vetterab9412b2013-05-03 11:49:46 +02001234 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001240}
1241
Keith Packard4e634382011-08-06 10:39:45 -07001242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
Keith Packard1519b992011-08-06 10:35:34 -07001260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001263 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
Jesse Barnes291906f2011-02-02 12:28:03 -08001307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001308 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001309{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001310 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001323 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001329 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001338
Keith Packardf0575e92011-07-25 22:12:43 -07001339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001346 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001353 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001354
Paulo Zanonie2debe92013-02-18 19:00:27 -03001355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001358}
1359
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
Imre Deake5cbfbf2014-01-09 17:08:16 +02001377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
Imre Deak404faab2014-01-09 17:08:15 +02001381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001382 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
Daniel Vetter426115c2013-07-11 22:13:42 +02001398static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399{
Daniel Vetter426115c2013-07-11 22:13:42 +02001400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001412 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001413
Daniel Vetter426115c2013-07-11 22:13:42 +02001414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001437{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001442
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001443 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001444
1445 /* No really, not for ILK+ */
1446 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001471 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001483 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
Daniel Vetter50b44a42013-06-05 13:34:33 +02001500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001502}
1503
Jesse Barnesf6071162013-10-01 10:41:38 -07001504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
Imre Deake5cbfbf2014-01-09 17:08:16 +02001511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001515 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001523{
1524 u32 port_mask;
1525
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001526 switch (dport->port) {
1527 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001528 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 break;
1530 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 default:
1534 BUG();
1535 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001539 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001540}
1541
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001543 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001551{
Daniel Vettere2b78262013-06-07 23:10:03 +02001552 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1553 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001556 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001557 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001558 return;
1559
1560 if (WARN_ON(pll->refcount == 0))
1561 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562
Daniel Vetter46edb022013-06-05 13:34:12 +02001563 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1564 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001565 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
Daniel Vettercdbd2312013-06-05 13:34:03 +02001567 if (pll->active++) {
1568 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001569 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 return;
1571 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001572 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001573
Daniel Vetter46edb022013-06-05 13:34:12 +02001574 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001575 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001577}
1578
Daniel Vettere2b78262013-06-07 23:10:03 +02001579static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001580{
Daniel Vettere2b78262013-06-07 23:10:03 +02001581 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1582 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001583
Jesse Barnes92f25842011-01-04 15:09:34 -08001584 /* PCH only available on ILK+ */
1585 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001586 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587 return;
1588
Chris Wilson48da64a2012-05-13 20:16:12 +01001589 if (WARN_ON(pll->refcount == 0))
1590 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591
Daniel Vetter46edb022013-06-05 13:34:12 +02001592 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1593 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001594 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001597 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 return;
1599 }
1600
Daniel Vettere9d69442013-06-05 13:34:15 +02001601 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001602 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001603 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605
Daniel Vetter46edb022013-06-05 13:34:12 +02001606 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001607 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001608 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001609}
1610
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001611static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1612 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001613{
Daniel Vetter23670b322012-11-01 09:15:30 +01001614 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001615 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001617 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001618
1619 /* PCH only available on ILK+ */
1620 BUG_ON(dev_priv->info->gen < 5);
1621
1622 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001623 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001624 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001625
1626 /* FDI must be feeding us bits for PCH ports */
1627 assert_fdi_tx_enabled(dev_priv, pipe);
1628 assert_fdi_rx_enabled(dev_priv, pipe);
1629
Daniel Vetter23670b322012-11-01 09:15:30 +01001630 if (HAS_PCH_CPT(dev)) {
1631 /* Workaround: Set the timing override bit before enabling the
1632 * pch transcoder. */
1633 reg = TRANS_CHICKEN2(pipe);
1634 val = I915_READ(reg);
1635 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1636 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001637 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001638
Daniel Vetterab9412b2013-05-03 11:49:46 +02001639 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001640 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001641 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001642
1643 if (HAS_PCH_IBX(dev_priv->dev)) {
1644 /*
1645 * make the BPC in transcoder be consistent with
1646 * that in pipeconf reg.
1647 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001648 val &= ~PIPECONF_BPC_MASK;
1649 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001650 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001651
1652 val &= ~TRANS_INTERLACE_MASK;
1653 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001654 if (HAS_PCH_IBX(dev_priv->dev) &&
1655 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1656 val |= TRANS_LEGACY_INTERLACED_ILK;
1657 else
1658 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Jesse Barnes040484a2011-01-03 12:14:26 -08001662 I915_WRITE(reg, val | TRANS_ENABLE);
1663 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001664 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001665}
1666
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001667static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001668 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001670 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671
1672 /* PCH only available on ILK+ */
1673 BUG_ON(dev_priv->info->gen < 5);
1674
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001676 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001677 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001678
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001679 /* Workaround: set timing override bit. */
1680 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001681 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001682 I915_WRITE(_TRANSA_CHICKEN2, val);
1683
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001684 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001685 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001686
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001687 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1688 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001689 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001690 else
1691 val |= TRANS_PROGRESSIVE;
1692
Daniel Vetterab9412b2013-05-03 11:49:46 +02001693 I915_WRITE(LPT_TRANSCONF, val);
1694 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001695 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001696}
1697
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001698static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1699 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001700{
Daniel Vetter23670b322012-11-01 09:15:30 +01001701 struct drm_device *dev = dev_priv->dev;
1702 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001703
1704 /* FDI relies on the transcoder */
1705 assert_fdi_tx_disabled(dev_priv, pipe);
1706 assert_fdi_rx_disabled(dev_priv, pipe);
1707
Jesse Barnes291906f2011-02-02 12:28:03 -08001708 /* Ports must be off as well */
1709 assert_pch_ports_disabled(dev_priv, pipe);
1710
Daniel Vetterab9412b2013-05-03 11:49:46 +02001711 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001712 val = I915_READ(reg);
1713 val &= ~TRANS_ENABLE;
1714 I915_WRITE(reg, val);
1715 /* wait for PCH transcoder off, transcoder state */
1716 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001717 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001718
1719 if (!HAS_PCH_IBX(dev)) {
1720 /* Workaround: Clear the timing override chicken bit again. */
1721 reg = TRANS_CHICKEN2(pipe);
1722 val = I915_READ(reg);
1723 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1724 I915_WRITE(reg, val);
1725 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001726}
1727
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001728static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001729{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730 u32 val;
1731
Daniel Vetterab9412b2013-05-03 11:49:46 +02001732 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001733 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001734 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001737 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001738
1739 /* Workaround: clear timing override bit. */
1740 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001741 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001742 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001743}
1744
1745/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001746 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001747 * @dev_priv: i915 private structure
1748 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001749 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001750 *
1751 * Enable @pipe, making sure that various hardware specific requirements
1752 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1753 *
1754 * @pipe should be %PIPE_A or %PIPE_B.
1755 *
1756 * Will wait until the pipe is actually running (i.e. first vblank) before
1757 * returning.
1758 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001759static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001760 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001783 if (dsi)
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
1788 if (pch_port) {
1789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001799 if (val & PIPECONF_ENABLE)
1800 return;
1801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 intel_wait_for_vblank(dev_priv->dev, pipe);
1804}
1805
1806/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001807 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 * @dev_priv: i915 private structure
1809 * @pipe: pipe to disable
1810 *
1811 * Disable @pipe, making sure that various hardware specific requirements
1812 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1813 *
1814 * @pipe should be %PIPE_A or %PIPE_B.
1815 *
1816 * Will wait until the pipe has shut down before returning.
1817 */
1818static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
1820{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001821 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1822 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001823 int reg;
1824 u32 val;
1825
1826 /*
1827 * Make sure planes won't keep trying to pump pixels to us,
1828 * or we might hang the display.
1829 */
1830 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001831 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001832 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001833
1834 /* Don't disable pipe A or pipe A PLLs if needed */
1835 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1836 return;
1837
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001838 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001840 if ((val & PIPECONF_ENABLE) == 0)
1841 return;
1842
1843 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001844 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1845}
1846
Keith Packardd74362c2011-07-28 14:47:14 -07001847/*
1848 * Plane regs are double buffered, going from enabled->disabled needs a
1849 * trigger in order to latch. The display address reg provides this.
1850 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001851void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001853{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001854 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1855
1856 I915_WRITE(reg, I915_READ(reg));
1857 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001858}
1859
Jesse Barnesb24e7172011-01-04 15:09:30 -08001860/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001861 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862 * @dev_priv: i915 private structure
1863 * @plane: plane to enable
1864 * @pipe: pipe being fed
1865 *
1866 * Enable @plane on @pipe, making sure that @pipe is running first.
1867 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001868static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1869 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001871 struct intel_crtc *intel_crtc =
1872 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 int reg;
1874 u32 val;
1875
1876 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1877 assert_pipe_enabled(dev_priv, pipe);
1878
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001879 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001880
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001881 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001882
Jesse Barnesb24e7172011-01-04 15:09:30 -08001883 reg = DSPCNTR(plane);
1884 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001885 if (val & DISPLAY_PLANE_ENABLE)
1886 return;
1887
1888 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001889 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001890 intel_wait_for_vblank(dev_priv->dev, pipe);
1891}
1892
Jesse Barnesb24e7172011-01-04 15:09:30 -08001893/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001894 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001895 * @dev_priv: i915 private structure
1896 * @plane: plane to disable
1897 * @pipe: pipe consuming the data
1898 *
1899 * Disable @plane; should be an independent operation.
1900 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001901static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1902 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001903{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001904 struct intel_crtc *intel_crtc =
1905 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 int reg;
1907 u32 val;
1908
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001909 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001910
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001911 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001912
Jesse Barnesb24e7172011-01-04 15:09:30 -08001913 reg = DSPCNTR(plane);
1914 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001915 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1916 return;
1917
1918 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001919 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 intel_wait_for_vblank(dev_priv->dev, pipe);
1921}
1922
Chris Wilson693db182013-03-05 14:52:39 +00001923static bool need_vtd_wa(struct drm_device *dev)
1924{
1925#ifdef CONFIG_INTEL_IOMMU
1926 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1927 return true;
1928#endif
1929 return false;
1930}
1931
Chris Wilson127bd2a2010-07-23 23:32:05 +01001932int
Chris Wilson48b956c2010-09-14 12:50:34 +01001933intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001934 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001935 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001936{
Chris Wilsonce453d82011-02-21 14:43:56 +00001937 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001938 u32 alignment;
1939 int ret;
1940
Chris Wilson05394f32010-11-08 19:18:58 +00001941 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001942 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001943 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1944 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001945 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001946 alignment = 4 * 1024;
1947 else
1948 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001949 break;
1950 case I915_TILING_X:
1951 /* pin() will align the object as required by fence */
1952 alignment = 0;
1953 break;
1954 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001955 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001956 return -EINVAL;
1957 default:
1958 BUG();
1959 }
1960
Chris Wilson693db182013-03-05 14:52:39 +00001961 /* Note that the w/a also requires 64 PTE of padding following the
1962 * bo. We currently fill all unused PTE with the shadow page and so
1963 * we should always have valid PTE following the scanout preventing
1964 * the VT-d warning.
1965 */
1966 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1967 alignment = 256 * 1024;
1968
Chris Wilsonce453d82011-02-21 14:43:56 +00001969 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001970 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001971 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001972 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973
1974 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1975 * fence, whereas 965+ only requires a fence if using
1976 * framebuffer compression. For simplicity, we always install
1977 * a fence as the cost is not that onerous.
1978 */
Chris Wilson06d98132012-04-17 15:31:24 +01001979 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001980 if (ret)
1981 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001982
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001983 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001984
Chris Wilsonce453d82011-02-21 14:43:56 +00001985 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001986 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001987
1988err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001989 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001990err_interruptible:
1991 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001992 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001993}
1994
Chris Wilson1690e1e2011-12-14 13:57:08 +01001995void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1996{
1997 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001998 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001999}
2000
Daniel Vetterc2c75132012-07-05 12:17:30 +02002001/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2002 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002003unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2004 unsigned int tiling_mode,
2005 unsigned int cpp,
2006 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002007{
Chris Wilsonbc752862013-02-21 20:04:31 +00002008 if (tiling_mode != I915_TILING_NONE) {
2009 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002010
Chris Wilsonbc752862013-02-21 20:04:31 +00002011 tile_rows = *y / 8;
2012 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002013
Chris Wilsonbc752862013-02-21 20:04:31 +00002014 tiles = *x / (512/cpp);
2015 *x %= 512/cpp;
2016
2017 return tile_rows * pitch * 8 + tiles * 4096;
2018 } else {
2019 unsigned int offset;
2020
2021 offset = *y * pitch + *x * cpp;
2022 *y = 0;
2023 *x = (offset & 4095) / cpp;
2024 return offset & -4096;
2025 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002026}
2027
Jesse Barnes17638cd2011-06-24 12:19:23 -07002028static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2029 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002030{
2031 struct drm_device *dev = crtc->dev;
2032 struct drm_i915_private *dev_priv = dev->dev_private;
2033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2034 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002035 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002036 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002037 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002039 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002040
2041 switch (plane) {
2042 case 0:
2043 case 1:
2044 break;
2045 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002046 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002047 return -EINVAL;
2048 }
2049
2050 intel_fb = to_intel_framebuffer(fb);
2051 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002052
Chris Wilson5eddb702010-09-11 13:48:45 +01002053 reg = DSPCNTR(plane);
2054 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002055 /* Mask out pixel format bits in case we change it */
2056 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002057 switch (fb->pixel_format) {
2058 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002059 dspcntr |= DISPPLANE_8BPP;
2060 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002061 case DRM_FORMAT_XRGB1555:
2062 case DRM_FORMAT_ARGB1555:
2063 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002064 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002065 case DRM_FORMAT_RGB565:
2066 dspcntr |= DISPPLANE_BGRX565;
2067 break;
2068 case DRM_FORMAT_XRGB8888:
2069 case DRM_FORMAT_ARGB8888:
2070 dspcntr |= DISPPLANE_BGRX888;
2071 break;
2072 case DRM_FORMAT_XBGR8888:
2073 case DRM_FORMAT_ABGR8888:
2074 dspcntr |= DISPPLANE_RGBX888;
2075 break;
2076 case DRM_FORMAT_XRGB2101010:
2077 case DRM_FORMAT_ARGB2101010:
2078 dspcntr |= DISPPLANE_BGRX101010;
2079 break;
2080 case DRM_FORMAT_XBGR2101010:
2081 case DRM_FORMAT_ABGR2101010:
2082 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002083 break;
2084 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002085 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002086 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002087
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002088 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002089 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002090 dspcntr |= DISPPLANE_TILED;
2091 else
2092 dspcntr &= ~DISPPLANE_TILED;
2093 }
2094
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002095 if (IS_G4X(dev))
2096 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2097
Chris Wilson5eddb702010-09-11 13:48:45 +01002098 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002099
Daniel Vettere506a0c2012-07-05 12:17:29 +02002100 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002101
Daniel Vetterc2c75132012-07-05 12:17:30 +02002102 if (INTEL_INFO(dev)->gen >= 4) {
2103 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002104 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2105 fb->bits_per_pixel / 8,
2106 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002107 linear_offset -= intel_crtc->dspaddr_offset;
2108 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002110 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002111
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002112 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2113 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2114 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002115 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002116 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002117 I915_WRITE(DSPSURF(plane),
2118 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002120 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002121 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002122 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002123 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002124
Jesse Barnes17638cd2011-06-24 12:19:23 -07002125 return 0;
2126}
2127
2128static int ironlake_update_plane(struct drm_crtc *crtc,
2129 struct drm_framebuffer *fb, int x, int y)
2130{
2131 struct drm_device *dev = crtc->dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2134 struct intel_framebuffer *intel_fb;
2135 struct drm_i915_gem_object *obj;
2136 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002137 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002138 u32 dspcntr;
2139 u32 reg;
2140
2141 switch (plane) {
2142 case 0:
2143 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002144 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002145 break;
2146 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002147 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002148 return -EINVAL;
2149 }
2150
2151 intel_fb = to_intel_framebuffer(fb);
2152 obj = intel_fb->obj;
2153
2154 reg = DSPCNTR(plane);
2155 dspcntr = I915_READ(reg);
2156 /* Mask out pixel format bits in case we change it */
2157 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002158 switch (fb->pixel_format) {
2159 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160 dspcntr |= DISPPLANE_8BPP;
2161 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002162 case DRM_FORMAT_RGB565:
2163 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002165 case DRM_FORMAT_XRGB8888:
2166 case DRM_FORMAT_ARGB8888:
2167 dspcntr |= DISPPLANE_BGRX888;
2168 break;
2169 case DRM_FORMAT_XBGR8888:
2170 case DRM_FORMAT_ABGR8888:
2171 dspcntr |= DISPPLANE_RGBX888;
2172 break;
2173 case DRM_FORMAT_XRGB2101010:
2174 case DRM_FORMAT_ARGB2101010:
2175 dspcntr |= DISPPLANE_BGRX101010;
2176 break;
2177 case DRM_FORMAT_XBGR2101010:
2178 case DRM_FORMAT_ABGR2101010:
2179 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002180 break;
2181 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002182 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002183 }
2184
2185 if (obj->tiling_mode != I915_TILING_NONE)
2186 dspcntr |= DISPPLANE_TILED;
2187 else
2188 dspcntr &= ~DISPPLANE_TILED;
2189
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002190 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002191 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2192 else
2193 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002194
2195 I915_WRITE(reg, dspcntr);
2196
Daniel Vettere506a0c2012-07-05 12:17:29 +02002197 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002198 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002199 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2200 fb->bits_per_pixel / 8,
2201 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002202 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002203
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002204 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2205 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2206 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002207 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002208 I915_WRITE(DSPSURF(plane),
2209 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002210 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002211 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2212 } else {
2213 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2214 I915_WRITE(DSPLINOFF(plane), linear_offset);
2215 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002216 POSTING_READ(reg);
2217
2218 return 0;
2219}
2220
2221/* Assume fb object is pinned & idle & fenced and just update base pointers */
2222static int
2223intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2224 int x, int y, enum mode_set_atomic state)
2225{
2226 struct drm_device *dev = crtc->dev;
2227 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002228
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002229 if (dev_priv->display.disable_fbc)
2230 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002231 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002232
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002233 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002234}
2235
Ville Syrjälä96a02912013-02-18 19:08:49 +02002236void intel_display_handle_reset(struct drm_device *dev)
2237{
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct drm_crtc *crtc;
2240
2241 /*
2242 * Flips in the rings have been nuked by the reset,
2243 * so complete all pending flips so that user space
2244 * will get its events and not get stuck.
2245 *
2246 * Also update the base address of all primary
2247 * planes to the the last fb to make sure we're
2248 * showing the correct fb after a reset.
2249 *
2250 * Need to make two loops over the crtcs so that we
2251 * don't try to grab a crtc mutex before the
2252 * pending_flip_queue really got woken up.
2253 */
2254
2255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2257 enum plane plane = intel_crtc->plane;
2258
2259 intel_prepare_page_flip(dev, plane);
2260 intel_finish_page_flip_plane(dev, plane);
2261 }
2262
2263 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265
2266 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002267 /*
2268 * FIXME: Once we have proper support for primary planes (and
2269 * disabling them without disabling the entire crtc) allow again
2270 * a NULL crtc->fb.
2271 */
2272 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002273 dev_priv->display.update_plane(crtc, crtc->fb,
2274 crtc->x, crtc->y);
2275 mutex_unlock(&crtc->mutex);
2276 }
2277}
2278
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002279static int
Chris Wilson14667a42012-04-03 17:58:35 +01002280intel_finish_fb(struct drm_framebuffer *old_fb)
2281{
2282 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2284 bool was_interruptible = dev_priv->mm.interruptible;
2285 int ret;
2286
Chris Wilson14667a42012-04-03 17:58:35 +01002287 /* Big Hammer, we also need to ensure that any pending
2288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2289 * current scanout is retired before unpinning the old
2290 * framebuffer.
2291 *
2292 * This should only fail upon a hung GPU, in which case we
2293 * can safely continue.
2294 */
2295 dev_priv->mm.interruptible = false;
2296 ret = i915_gem_object_finish_gpu(obj);
2297 dev_priv->mm.interruptible = was_interruptible;
2298
2299 return ret;
2300}
2301
Ville Syrjälä198598d2012-10-31 17:50:24 +02002302static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2303{
2304 struct drm_device *dev = crtc->dev;
2305 struct drm_i915_master_private *master_priv;
2306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2307
2308 if (!dev->primary->master)
2309 return;
2310
2311 master_priv = dev->primary->master->driver_priv;
2312 if (!master_priv->sarea_priv)
2313 return;
2314
2315 switch (intel_crtc->pipe) {
2316 case 0:
2317 master_priv->sarea_priv->pipeA_x = x;
2318 master_priv->sarea_priv->pipeA_y = y;
2319 break;
2320 case 1:
2321 master_priv->sarea_priv->pipeB_x = x;
2322 master_priv->sarea_priv->pipeB_y = y;
2323 break;
2324 default:
2325 break;
2326 }
2327}
2328
Chris Wilson14667a42012-04-03 17:58:35 +01002329static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002330intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002331 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002332{
2333 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002334 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002336 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002337 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002338
2339 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002340 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002341 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002342 return 0;
2343 }
2344
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002345 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002346 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2347 plane_name(intel_crtc->plane),
2348 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002349 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002350 }
2351
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002352 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002353 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002354 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002355 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002356 if (ret != 0) {
2357 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002358 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002359 return ret;
2360 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002361
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002362 /*
2363 * Update pipe size and adjust fitter if needed: the reason for this is
2364 * that in compute_mode_changes we check the native mode (not the pfit
2365 * mode) to see if we can flip rather than do a full mode set. In the
2366 * fastboot case, we'll flip, but if we don't update the pipesrc and
2367 * pfit state, we'll end up with a big fb scanned out into the wrong
2368 * sized surface.
2369 *
2370 * To fix this properly, we need to hoist the checks up into
2371 * compute_mode_changes (or above), check the actual pfit state and
2372 * whether the platform allows pfit disable with pipe active, and only
2373 * then update the pipesrc and pfit state, even on the flip path.
2374 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002375 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002376 const struct drm_display_mode *adjusted_mode =
2377 &intel_crtc->config.adjusted_mode;
2378
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002379 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002380 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2381 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002382 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002383 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2384 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2385 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2386 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2387 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2388 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002389 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2390 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002391 }
2392
Daniel Vetter94352cf2012-07-05 22:51:56 +02002393 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002394 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002395 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002396 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002397 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002398 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002399 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002400
Daniel Vetter94352cf2012-07-05 22:51:56 +02002401 old_fb = crtc->fb;
2402 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002403 crtc->x = x;
2404 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002405
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002406 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002407 if (intel_crtc->active && old_fb != fb)
2408 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002409 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002410 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002411
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002412 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002413 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002414 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002415
Ville Syrjälä198598d2012-10-31 17:50:24 +02002416 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002417
2418 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002419}
2420
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002421static void intel_fdi_normal_train(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 int pipe = intel_crtc->pipe;
2427 u32 reg, temp;
2428
2429 /* enable normal train */
2430 reg = FDI_TX_CTL(pipe);
2431 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002432 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002433 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2434 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002435 } else {
2436 temp &= ~FDI_LINK_TRAIN_NONE;
2437 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002438 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002439 I915_WRITE(reg, temp);
2440
2441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
2443 if (HAS_PCH_CPT(dev)) {
2444 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2445 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_NONE;
2449 }
2450 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2451
2452 /* wait one idle pattern time */
2453 POSTING_READ(reg);
2454 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002455
2456 /* IVB wants error correction enabled */
2457 if (IS_IVYBRIDGE(dev))
2458 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2459 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002460}
2461
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002462static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002463{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002464 return crtc->base.enabled && crtc->active &&
2465 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002466}
2467
Daniel Vetter01a415f2012-10-27 15:58:40 +02002468static void ivb_modeset_global_resources(struct drm_device *dev)
2469{
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *pipe_B_crtc =
2472 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2473 struct intel_crtc *pipe_C_crtc =
2474 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2475 uint32_t temp;
2476
Daniel Vetter1e833f42013-02-19 22:31:57 +01002477 /*
2478 * When everything is off disable fdi C so that we could enable fdi B
2479 * with all lanes. Note that we don't care about enabled pipes without
2480 * an enabled pch encoder.
2481 */
2482 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2483 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002484 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2485 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2486
2487 temp = I915_READ(SOUTH_CHICKEN1);
2488 temp &= ~FDI_BC_BIFURCATION_SELECT;
2489 DRM_DEBUG_KMS("disabling fdi C rx\n");
2490 I915_WRITE(SOUTH_CHICKEN1, temp);
2491 }
2492}
2493
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494/* The FDI link training functions for ILK/Ibexpeak. */
2495static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2496{
2497 struct drm_device *dev = crtc->dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2500 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002501 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002504 /* FDI needs bits from pipe & plane first */
2505 assert_pipe_enabled(dev_priv, pipe);
2506 assert_plane_enabled(dev_priv, plane);
2507
Adam Jacksone1a44742010-06-25 15:32:14 -04002508 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2509 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_RX_IMR(pipe);
2511 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002512 temp &= ~FDI_RX_SYMBOL_LOCK;
2513 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 I915_WRITE(reg, temp);
2515 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002516 udelay(150);
2517
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002521 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2522 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 reg = FDI_RX_CTL(pipe);
2528 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2532
2533 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534 udelay(150);
2535
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002536 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2538 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2539 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002540
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002542 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2545
2546 if ((temp & FDI_RX_BIT_LOCK)) {
2547 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 break;
2550 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002552 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554
2555 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 reg = FDI_RX_CTL(pipe);
2563 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 I915_WRITE(reg, temp);
2567
2568 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 udelay(150);
2570
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002572 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2575
2576 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002577 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 DRM_DEBUG_KMS("FDI train 2 done.\n");
2579 break;
2580 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002582 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584
2585 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002586
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587}
2588
Akshay Joshi0206e352011-08-16 15:34:10 -04002589static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2591 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2592 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2593 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2594};
2595
2596/* The FDI link training functions for SNB/Cougarpoint. */
2597static void gen6_fdi_link_train(struct drm_crtc *crtc)
2598{
2599 struct drm_device *dev = crtc->dev;
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002603 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604
Adam Jacksone1a44742010-06-25 15:32:14 -04002605 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2606 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 reg = FDI_RX_IMR(pipe);
2608 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002609 temp &= ~FDI_RX_SYMBOL_LOCK;
2610 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002614 udelay(150);
2615
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002616 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002617 reg = FDI_TX_CTL(pipe);
2618 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002619 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2620 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002621 temp &= ~FDI_LINK_TRAIN_NONE;
2622 temp |= FDI_LINK_TRAIN_PATTERN_1;
2623 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2624 /* SNB-B */
2625 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627
Daniel Vetterd74cf322012-10-26 10:58:13 +02002628 I915_WRITE(FDI_RX_MISC(pipe),
2629 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2630
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633 if (HAS_PCH_CPT(dev)) {
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2636 } else {
2637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_1;
2639 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2641
2642 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002643 udelay(150);
2644
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653 udelay(500);
2654
Sean Paulfa37d392012-03-02 12:53:39 -05002655 for (retry = 0; retry < 5; retry++) {
2656 reg = FDI_RX_IIR(pipe);
2657 temp = I915_READ(reg);
2658 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2659 if (temp & FDI_RX_BIT_LOCK) {
2660 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2661 DRM_DEBUG_KMS("FDI train 1 done.\n");
2662 break;
2663 }
2664 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 }
Sean Paulfa37d392012-03-02 12:53:39 -05002666 if (retry < 5)
2667 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 }
2669 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002671
2672 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 temp &= ~FDI_LINK_TRAIN_NONE;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2;
2677 if (IS_GEN6(dev)) {
2678 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2679 /* SNB-B */
2680 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2681 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686 if (HAS_PCH_CPT(dev)) {
2687 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2688 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2689 } else {
2690 temp &= ~FDI_LINK_TRAIN_NONE;
2691 temp |= FDI_LINK_TRAIN_PATTERN_2;
2692 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 I915_WRITE(reg, temp);
2694
2695 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002696 udelay(150);
2697
Akshay Joshi0206e352011-08-16 15:34:10 -04002698 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002699 reg = FDI_TX_CTL(pipe);
2700 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2702 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 I915_WRITE(reg, temp);
2704
2705 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002706 udelay(500);
2707
Sean Paulfa37d392012-03-02 12:53:39 -05002708 for (retry = 0; retry < 5; retry++) {
2709 reg = FDI_RX_IIR(pipe);
2710 temp = I915_READ(reg);
2711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2712 if (temp & FDI_RX_SYMBOL_LOCK) {
2713 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2714 DRM_DEBUG_KMS("FDI train 2 done.\n");
2715 break;
2716 }
2717 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002718 }
Sean Paulfa37d392012-03-02 12:53:39 -05002719 if (retry < 5)
2720 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002721 }
2722 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002723 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002724
2725 DRM_DEBUG_KMS("FDI train done.\n");
2726}
2727
Jesse Barnes357555c2011-04-28 15:09:55 -07002728/* Manual link training for Ivy Bridge A0 parts */
2729static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2730{
2731 struct drm_device *dev = crtc->dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2734 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002735 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002736
2737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2738 for train result */
2739 reg = FDI_RX_IMR(pipe);
2740 temp = I915_READ(reg);
2741 temp &= ~FDI_RX_SYMBOL_LOCK;
2742 temp &= ~FDI_RX_BIT_LOCK;
2743 I915_WRITE(reg, temp);
2744
2745 POSTING_READ(reg);
2746 udelay(150);
2747
Daniel Vetter01a415f2012-10-27 15:58:40 +02002748 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2749 I915_READ(FDI_RX_IIR(pipe)));
2750
Jesse Barnes139ccd32013-08-19 11:04:55 -07002751 /* Try each vswing and preemphasis setting twice before moving on */
2752 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2753 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002756 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2757 temp &= ~FDI_TX_ENABLE;
2758 I915_WRITE(reg, temp);
2759
2760 reg = FDI_RX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 temp &= ~FDI_LINK_TRAIN_AUTO;
2763 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2764 temp &= ~FDI_RX_ENABLE;
2765 I915_WRITE(reg, temp);
2766
2767 /* enable CPU FDI TX and PCH FDI RX */
2768 reg = FDI_TX_CTL(pipe);
2769 temp = I915_READ(reg);
2770 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2771 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2772 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002773 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002774 temp |= snb_b_fdi_train_param[j/2];
2775 temp |= FDI_COMPOSITE_SYNC;
2776 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2777
2778 I915_WRITE(FDI_RX_MISC(pipe),
2779 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2780
2781 reg = FDI_RX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2784 temp |= FDI_COMPOSITE_SYNC;
2785 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2786
2787 POSTING_READ(reg);
2788 udelay(1); /* should be 0.5us */
2789
2790 for (i = 0; i < 4; i++) {
2791 reg = FDI_RX_IIR(pipe);
2792 temp = I915_READ(reg);
2793 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2794
2795 if (temp & FDI_RX_BIT_LOCK ||
2796 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2797 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2798 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2799 i);
2800 break;
2801 }
2802 udelay(1); /* should be 0.5us */
2803 }
2804 if (i == 4) {
2805 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2806 continue;
2807 }
2808
2809 /* Train 2 */
2810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
2812 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2813 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2814 I915_WRITE(reg, temp);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2819 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002820 I915_WRITE(reg, temp);
2821
2822 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002823 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002824
Jesse Barnes139ccd32013-08-19 11:04:55 -07002825 for (i = 0; i < 4; i++) {
2826 reg = FDI_RX_IIR(pipe);
2827 temp = I915_READ(reg);
2828 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002829
Jesse Barnes139ccd32013-08-19 11:04:55 -07002830 if (temp & FDI_RX_SYMBOL_LOCK ||
2831 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2832 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2833 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2834 i);
2835 goto train_done;
2836 }
2837 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002838 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002839 if (i == 4)
2840 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002841 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002842
Jesse Barnes139ccd32013-08-19 11:04:55 -07002843train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002844 DRM_DEBUG_KMS("FDI train done.\n");
2845}
2846
Daniel Vetter88cefb62012-08-12 19:27:14 +02002847static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002848{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002849 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002850 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002851 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002853
Jesse Barnesc64e3112010-09-10 11:27:03 -07002854
Jesse Barnes0e23b992010-09-10 11:10:00 -07002855 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002856 reg = FDI_RX_CTL(pipe);
2857 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002858 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2859 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002860 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2862
2863 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002864 udelay(200);
2865
2866 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp | FDI_PCDCLK);
2869
2870 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002871 udelay(200);
2872
Paulo Zanoni20749732012-11-23 15:30:38 -02002873 /* Enable CPU FDI TX PLL, always on for Ironlake */
2874 reg = FDI_TX_CTL(pipe);
2875 temp = I915_READ(reg);
2876 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2877 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002878
Paulo Zanoni20749732012-11-23 15:30:38 -02002879 POSTING_READ(reg);
2880 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002881 }
2882}
2883
Daniel Vetter88cefb62012-08-12 19:27:14 +02002884static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2885{
2886 struct drm_device *dev = intel_crtc->base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 int pipe = intel_crtc->pipe;
2889 u32 reg, temp;
2890
2891 /* Switch from PCDclk to Rawclk */
2892 reg = FDI_RX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2895
2896 /* Disable CPU FDI TX PLL */
2897 reg = FDI_TX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2900
2901 POSTING_READ(reg);
2902 udelay(100);
2903
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2907
2908 /* Wait for the clocks to turn off. */
2909 POSTING_READ(reg);
2910 udelay(100);
2911}
2912
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002913static void ironlake_fdi_disable(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
2917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2918 int pipe = intel_crtc->pipe;
2919 u32 reg, temp;
2920
2921 /* disable CPU FDI tx and PCH FDI rx */
2922 reg = FDI_TX_CTL(pipe);
2923 temp = I915_READ(reg);
2924 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2925 POSTING_READ(reg);
2926
2927 reg = FDI_RX_CTL(pipe);
2928 temp = I915_READ(reg);
2929 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002930 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002931 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2932
2933 POSTING_READ(reg);
2934 udelay(100);
2935
2936 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002937 if (HAS_PCH_IBX(dev)) {
2938 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002939 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002940
2941 /* still set train pattern 1 */
2942 reg = FDI_TX_CTL(pipe);
2943 temp = I915_READ(reg);
2944 temp &= ~FDI_LINK_TRAIN_NONE;
2945 temp |= FDI_LINK_TRAIN_PATTERN_1;
2946 I915_WRITE(reg, temp);
2947
2948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 if (HAS_PCH_CPT(dev)) {
2951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2952 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2953 } else {
2954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_PATTERN_1;
2956 }
2957 /* BPC in FDI rx is consistent with that in PIPECONF */
2958 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002960 I915_WRITE(reg, temp);
2961
2962 POSTING_READ(reg);
2963 udelay(100);
2964}
2965
Chris Wilson5bb61642012-09-27 21:25:58 +01002966static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002971 unsigned long flags;
2972 bool pending;
2973
Ville Syrjälä10d83732013-01-29 18:13:34 +02002974 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2975 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002976 return false;
2977
2978 spin_lock_irqsave(&dev->event_lock, flags);
2979 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2980 spin_unlock_irqrestore(&dev->event_lock, flags);
2981
2982 return pending;
2983}
2984
Chris Wilson5dce5b932014-01-20 10:17:36 +00002985bool intel_has_pending_fb_unpin(struct drm_device *dev)
2986{
2987 struct intel_crtc *crtc;
2988
2989 /* Note that we don't need to be called with mode_config.lock here
2990 * as our list of CRTC objects is static for the lifetime of the
2991 * device and so cannot disappear as we iterate. Similarly, we can
2992 * happily treat the predicates as racy, atomic checks as userspace
2993 * cannot claim and pin a new fb without at least acquring the
2994 * struct_mutex and so serialising with us.
2995 */
2996 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2997 if (atomic_read(&crtc->unpin_work_count) == 0)
2998 continue;
2999
3000 if (crtc->unpin_work)
3001 intel_wait_for_vblank(dev, crtc->pipe);
3002
3003 return true;
3004 }
3005
3006 return false;
3007}
3008
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003009static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3010{
Chris Wilson0f911282012-04-17 10:05:38 +01003011 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003012 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003013
3014 if (crtc->fb == NULL)
3015 return;
3016
Daniel Vetter2c10d572012-12-20 21:24:07 +01003017 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3018
Chris Wilson5bb61642012-09-27 21:25:58 +01003019 wait_event(dev_priv->pending_flip_queue,
3020 !intel_crtc_has_pending_flip(crtc));
3021
Chris Wilson0f911282012-04-17 10:05:38 +01003022 mutex_lock(&dev->struct_mutex);
3023 intel_finish_fb(crtc->fb);
3024 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003025}
3026
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003027/* Program iCLKIP clock to the desired frequency */
3028static void lpt_program_iclkip(struct drm_crtc *crtc)
3029{
3030 struct drm_device *dev = crtc->dev;
3031 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003032 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003033 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3034 u32 temp;
3035
Daniel Vetter09153002012-12-12 14:06:44 +01003036 mutex_lock(&dev_priv->dpio_lock);
3037
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003038 /* It is necessary to ungate the pixclk gate prior to programming
3039 * the divisors, and gate it back when it is done.
3040 */
3041 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3042
3043 /* Disable SSCCTL */
3044 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003045 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3046 SBI_SSCCTL_DISABLE,
3047 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003048
3049 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003050 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003051 auxdiv = 1;
3052 divsel = 0x41;
3053 phaseinc = 0x20;
3054 } else {
3055 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003056 * but the adjusted_mode->crtc_clock in in KHz. To get the
3057 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003058 * convert the virtual clock precision to KHz here for higher
3059 * precision.
3060 */
3061 u32 iclk_virtual_root_freq = 172800 * 1000;
3062 u32 iclk_pi_range = 64;
3063 u32 desired_divisor, msb_divisor_value, pi_value;
3064
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003065 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003066 msb_divisor_value = desired_divisor / iclk_pi_range;
3067 pi_value = desired_divisor % iclk_pi_range;
3068
3069 auxdiv = 0;
3070 divsel = msb_divisor_value - 2;
3071 phaseinc = pi_value;
3072 }
3073
3074 /* This should not happen with any sane values */
3075 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3076 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3077 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3078 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3079
3080 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003081 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003082 auxdiv,
3083 divsel,
3084 phasedir,
3085 phaseinc);
3086
3087 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003088 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003089 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3090 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3091 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3092 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3093 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3094 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003095 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003096
3097 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003098 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003099 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3100 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003101 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003102
3103 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003104 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003105 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003106 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003107
3108 /* Wait for initialization time */
3109 udelay(24);
3110
3111 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003112
3113 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003114}
3115
Daniel Vetter275f01b22013-05-03 11:49:47 +02003116static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3117 enum pipe pch_transcoder)
3118{
3119 struct drm_device *dev = crtc->base.dev;
3120 struct drm_i915_private *dev_priv = dev->dev_private;
3121 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3122
3123 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3124 I915_READ(HTOTAL(cpu_transcoder)));
3125 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3126 I915_READ(HBLANK(cpu_transcoder)));
3127 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3128 I915_READ(HSYNC(cpu_transcoder)));
3129
3130 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3131 I915_READ(VTOTAL(cpu_transcoder)));
3132 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3133 I915_READ(VBLANK(cpu_transcoder)));
3134 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3135 I915_READ(VSYNC(cpu_transcoder)));
3136 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3137 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3138}
3139
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003140static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3141{
3142 struct drm_i915_private *dev_priv = dev->dev_private;
3143 uint32_t temp;
3144
3145 temp = I915_READ(SOUTH_CHICKEN1);
3146 if (temp & FDI_BC_BIFURCATION_SELECT)
3147 return;
3148
3149 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3150 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3151
3152 temp |= FDI_BC_BIFURCATION_SELECT;
3153 DRM_DEBUG_KMS("enabling fdi C rx\n");
3154 I915_WRITE(SOUTH_CHICKEN1, temp);
3155 POSTING_READ(SOUTH_CHICKEN1);
3156}
3157
3158static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3159{
3160 struct drm_device *dev = intel_crtc->base.dev;
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162
3163 switch (intel_crtc->pipe) {
3164 case PIPE_A:
3165 break;
3166 case PIPE_B:
3167 if (intel_crtc->config.fdi_lanes > 2)
3168 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3169 else
3170 cpt_enable_fdi_bc_bifurcation(dev);
3171
3172 break;
3173 case PIPE_C:
3174 cpt_enable_fdi_bc_bifurcation(dev);
3175
3176 break;
3177 default:
3178 BUG();
3179 }
3180}
3181
Jesse Barnesf67a5592011-01-05 10:31:48 -08003182/*
3183 * Enable PCH resources required for PCH ports:
3184 * - PCH PLLs
3185 * - FDI training & RX/TX
3186 * - update transcoder timings
3187 * - DP transcoding bits
3188 * - transcoder
3189 */
3190static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003191{
3192 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003193 struct drm_i915_private *dev_priv = dev->dev_private;
3194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3195 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003196 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003197
Daniel Vetterab9412b2013-05-03 11:49:46 +02003198 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003199
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003200 if (IS_IVYBRIDGE(dev))
3201 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3202
Daniel Vettercd986ab2012-10-26 10:58:12 +02003203 /* Write the TU size bits before fdi link training, so that error
3204 * detection works. */
3205 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3206 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3207
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003208 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003209 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003210
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003211 /* We need to program the right clock selection before writing the pixel
3212 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003213 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003214 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003215
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003216 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003217 temp |= TRANS_DPLL_ENABLE(pipe);
3218 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003219 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003220 temp |= sel;
3221 else
3222 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003223 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003224 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003225
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003226 /* XXX: pch pll's can be enabled any time before we enable the PCH
3227 * transcoder, and we actually should do this to not upset any PCH
3228 * transcoder that already use the clock when we share it.
3229 *
3230 * Note that enable_shared_dpll tries to do the right thing, but
3231 * get_shared_dpll unconditionally resets the pll - we need that to have
3232 * the right LVDS enable sequence. */
3233 ironlake_enable_shared_dpll(intel_crtc);
3234
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003235 /* set transcoder timing, panel must allow it */
3236 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003237 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003238
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003239 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003240
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003241 /* For PCH DP, enable TRANS_DP_CTL */
3242 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003243 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3244 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003245 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003246 reg = TRANS_DP_CTL(pipe);
3247 temp = I915_READ(reg);
3248 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003249 TRANS_DP_SYNC_MASK |
3250 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003251 temp |= (TRANS_DP_OUTPUT_ENABLE |
3252 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003253 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003254
3255 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003256 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003257 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003258 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003259
3260 switch (intel_trans_dp_port_sel(crtc)) {
3261 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003262 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003263 break;
3264 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003265 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003266 break;
3267 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003268 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003269 break;
3270 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003271 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003272 }
3273
Chris Wilson5eddb702010-09-11 13:48:45 +01003274 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003275 }
3276
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003277 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003278}
3279
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003280static void lpt_pch_enable(struct drm_crtc *crtc)
3281{
3282 struct drm_device *dev = crtc->dev;
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003285 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003286
Daniel Vetterab9412b2013-05-03 11:49:46 +02003287 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003288
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003289 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003290
Paulo Zanoni0540e482012-10-31 18:12:40 -02003291 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003292 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003293
Paulo Zanoni937bb612012-10-31 18:12:47 -02003294 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003295}
3296
Daniel Vettere2b78262013-06-07 23:10:03 +02003297static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003298{
Daniel Vettere2b78262013-06-07 23:10:03 +02003299 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003300
3301 if (pll == NULL)
3302 return;
3303
3304 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003305 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003306 return;
3307 }
3308
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003309 if (--pll->refcount == 0) {
3310 WARN_ON(pll->on);
3311 WARN_ON(pll->active);
3312 }
3313
Daniel Vettera43f6e02013-06-07 23:10:32 +02003314 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003315}
3316
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003317static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003318{
Daniel Vettere2b78262013-06-07 23:10:03 +02003319 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3320 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3321 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003322
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003323 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003324 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3325 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003326 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003327 }
3328
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003329 if (HAS_PCH_IBX(dev_priv->dev)) {
3330 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003331 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003332 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003333
Daniel Vetter46edb022013-06-05 13:34:12 +02003334 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3335 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003336
3337 goto found;
3338 }
3339
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003340 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3341 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003342
3343 /* Only want to check enabled timings first */
3344 if (pll->refcount == 0)
3345 continue;
3346
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003347 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3348 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003349 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003350 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003351 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003352
3353 goto found;
3354 }
3355 }
3356
3357 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003358 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3359 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003360 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003361 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3362 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003363 goto found;
3364 }
3365 }
3366
3367 return NULL;
3368
3369found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003370 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003371 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3372 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003373
Daniel Vettercdbd2312013-06-05 13:34:03 +02003374 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003375 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3376 sizeof(pll->hw_state));
3377
Daniel Vetter46edb022013-06-05 13:34:12 +02003378 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003379 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003380 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003381
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003382 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003383 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003384 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003385
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003386 return pll;
3387}
3388
Daniel Vettera1520312013-05-03 11:49:50 +02003389static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003390{
3391 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003392 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003393 u32 temp;
3394
3395 temp = I915_READ(dslreg);
3396 udelay(500);
3397 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003398 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003399 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003400 }
3401}
3402
Jesse Barnesb074cec2013-04-25 12:55:02 -07003403static void ironlake_pfit_enable(struct intel_crtc *crtc)
3404{
3405 struct drm_device *dev = crtc->base.dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 int pipe = crtc->pipe;
3408
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003409 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003410 /* Force use of hard-coded filter coefficients
3411 * as some pre-programmed values are broken,
3412 * e.g. x201.
3413 */
3414 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3415 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3416 PF_PIPE_SEL_IVB(pipe));
3417 else
3418 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3419 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3420 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003421 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003422}
3423
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003424static void intel_enable_planes(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3428 struct intel_plane *intel_plane;
3429
3430 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3431 if (intel_plane->pipe == pipe)
3432 intel_plane_restore(&intel_plane->base);
3433}
3434
3435static void intel_disable_planes(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3439 struct intel_plane *intel_plane;
3440
3441 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3442 if (intel_plane->pipe == pipe)
3443 intel_plane_disable(&intel_plane->base);
3444}
3445
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003446void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003447{
3448 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3449
3450 if (!crtc->config.ips_enabled)
3451 return;
3452
3453 /* We can only enable IPS after we enable a plane and wait for a vblank.
3454 * We guarantee that the plane is enabled by calling intel_enable_ips
3455 * only after intel_enable_plane. And intel_enable_plane already waits
3456 * for a vblank, so all we need to do here is to enable the IPS bit. */
3457 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003458 if (IS_BROADWELL(crtc->base.dev)) {
3459 mutex_lock(&dev_priv->rps.hw_lock);
3460 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3461 mutex_unlock(&dev_priv->rps.hw_lock);
3462 /* Quoting Art Runyan: "its not safe to expect any particular
3463 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003464 * mailbox." Moreover, the mailbox may return a bogus state,
3465 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003466 */
3467 } else {
3468 I915_WRITE(IPS_CTL, IPS_ENABLE);
3469 /* The bit only becomes 1 in the next vblank, so this wait here
3470 * is essentially intel_wait_for_vblank. If we don't have this
3471 * and don't wait for vblanks until the end of crtc_enable, then
3472 * the HW state readout code will complain that the expected
3473 * IPS_CTL value is not the one we read. */
3474 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3475 DRM_ERROR("Timed out waiting for IPS enable\n");
3476 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003477}
3478
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003479void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003480{
3481 struct drm_device *dev = crtc->base.dev;
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483
3484 if (!crtc->config.ips_enabled)
3485 return;
3486
3487 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003488 if (IS_BROADWELL(crtc->base.dev)) {
3489 mutex_lock(&dev_priv->rps.hw_lock);
3490 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3491 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003492 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003493 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003494 POSTING_READ(IPS_CTL);
3495 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003496
3497 /* We need to wait for a vblank before we can disable the plane. */
3498 intel_wait_for_vblank(dev, crtc->pipe);
3499}
3500
3501/** Loads the palette/gamma unit for the CRTC with the prepared values */
3502static void intel_crtc_load_lut(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 enum pipe pipe = intel_crtc->pipe;
3508 int palreg = PALETTE(pipe);
3509 int i;
3510 bool reenable_ips = false;
3511
3512 /* The clocks have to be on to load the palette. */
3513 if (!crtc->enabled || !intel_crtc->active)
3514 return;
3515
3516 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3517 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3518 assert_dsi_pll_enabled(dev_priv);
3519 else
3520 assert_pll_enabled(dev_priv, pipe);
3521 }
3522
3523 /* use legacy palette for Ironlake */
3524 if (HAS_PCH_SPLIT(dev))
3525 palreg = LGC_PALETTE(pipe);
3526
3527 /* Workaround : Do not read or write the pipe palette/gamma data while
3528 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3529 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003530 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003531 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3532 GAMMA_MODE_MODE_SPLIT)) {
3533 hsw_disable_ips(intel_crtc);
3534 reenable_ips = true;
3535 }
3536
3537 for (i = 0; i < 256; i++) {
3538 I915_WRITE(palreg + 4 * i,
3539 (intel_crtc->lut_r[i] << 16) |
3540 (intel_crtc->lut_g[i] << 8) |
3541 intel_crtc->lut_b[i]);
3542 }
3543
3544 if (reenable_ips)
3545 hsw_enable_ips(intel_crtc);
3546}
3547
Jesse Barnesf67a5592011-01-05 10:31:48 -08003548static void ironlake_crtc_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003553 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003554 int pipe = intel_crtc->pipe;
3555 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003556
Daniel Vetter08a48462012-07-02 11:43:47 +02003557 WARN_ON(!crtc->enabled);
3558
Jesse Barnesf67a5592011-01-05 10:31:48 -08003559 if (intel_crtc->active)
3560 return;
3561
3562 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003563
3564 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3565 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3566
Daniel Vetterf6736a12013-06-05 13:34:30 +02003567 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003568 if (encoder->pre_enable)
3569 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003570
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003571 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003572 /* Note: FDI PLL enabling _must_ be done before we enable the
3573 * cpu pipes, hence this is separate from all the other fdi/pch
3574 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003575 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003576 } else {
3577 assert_fdi_tx_disabled(dev_priv, pipe);
3578 assert_fdi_rx_disabled(dev_priv, pipe);
3579 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003580
Jesse Barnesb074cec2013-04-25 12:55:02 -07003581 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003582
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003583 /*
3584 * On ILK+ LUT must be loaded before the pipe is running but with
3585 * clocks enabled
3586 */
3587 intel_crtc_load_lut(crtc);
3588
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003589 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003590 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003591 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003592 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003593 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003594 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003595
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003596 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003597 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003598
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003599 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003600 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003601 mutex_unlock(&dev->struct_mutex);
3602
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003603 for_each_encoder_on_crtc(dev, crtc, encoder)
3604 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003605
3606 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003607 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003608
3609 /*
3610 * There seems to be a race in PCH platform hw (at least on some
3611 * outputs) where an enabled pipe still completes any pageflip right
3612 * away (as if the pipe is off) instead of waiting for vblank. As soon
3613 * as the first vblank happend, everything works as expected. Hence just
3614 * wait for one vblank before returning to avoid strange things
3615 * happening.
3616 */
3617 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003618}
3619
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003620/* IPS only exists on ULT machines and is tied to pipe A. */
3621static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3622{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003623 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003624}
3625
Ville Syrjälädda9a662013-09-19 17:00:37 -03003626static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
3632 int plane = intel_crtc->plane;
3633
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003634 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003635 intel_enable_planes(crtc);
3636 intel_crtc_update_cursor(crtc, true);
3637
3638 hsw_enable_ips(intel_crtc);
3639
3640 mutex_lock(&dev->struct_mutex);
3641 intel_update_fbc(dev);
3642 mutex_unlock(&dev->struct_mutex);
3643}
3644
3645static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3646{
3647 struct drm_device *dev = crtc->dev;
3648 struct drm_i915_private *dev_priv = dev->dev_private;
3649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3650 int pipe = intel_crtc->pipe;
3651 int plane = intel_crtc->plane;
3652
3653 intel_crtc_wait_for_pending_flips(crtc);
3654 drm_vblank_off(dev, pipe);
3655
3656 /* FBC must be disabled before disabling the plane on HSW. */
3657 if (dev_priv->fbc.plane == plane)
3658 intel_disable_fbc(dev);
3659
3660 hsw_disable_ips(intel_crtc);
3661
3662 intel_crtc_update_cursor(crtc, false);
3663 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003664 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003665}
3666
Paulo Zanonie4916942013-09-20 16:21:19 -03003667/*
3668 * This implements the workaround described in the "notes" section of the mode
3669 * set sequence documentation. When going from no pipes or single pipe to
3670 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3671 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3672 */
3673static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3674{
3675 struct drm_device *dev = crtc->base.dev;
3676 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3677
3678 /* We want to get the other_active_crtc only if there's only 1 other
3679 * active crtc. */
3680 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3681 if (!crtc_it->active || crtc_it == crtc)
3682 continue;
3683
3684 if (other_active_crtc)
3685 return;
3686
3687 other_active_crtc = crtc_it;
3688 }
3689 if (!other_active_crtc)
3690 return;
3691
3692 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3693 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3694}
3695
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003696static void haswell_crtc_enable(struct drm_crtc *crtc)
3697{
3698 struct drm_device *dev = crtc->dev;
3699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3701 struct intel_encoder *encoder;
3702 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003703
3704 WARN_ON(!crtc->enabled);
3705
3706 if (intel_crtc->active)
3707 return;
3708
3709 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003710
3711 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3712 if (intel_crtc->config.has_pch_encoder)
3713 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3714
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003715 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003716 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003717
3718 for_each_encoder_on_crtc(dev, crtc, encoder)
3719 if (encoder->pre_enable)
3720 encoder->pre_enable(encoder);
3721
Paulo Zanoni1f544382012-10-24 11:32:00 -02003722 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003723
Jesse Barnesb074cec2013-04-25 12:55:02 -07003724 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003725
3726 /*
3727 * On ILK+ LUT must be loaded before the pipe is running but with
3728 * clocks enabled
3729 */
3730 intel_crtc_load_lut(crtc);
3731
Paulo Zanoni1f544382012-10-24 11:32:00 -02003732 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003733 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003734
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003735 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003736 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003737 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003738
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003739 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003740 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003741
Jani Nikula8807e552013-08-30 19:40:32 +03003742 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003743 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003744 intel_opregion_notify_encoder(encoder, true);
3745 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003746
Paulo Zanonie4916942013-09-20 16:21:19 -03003747 /* If we change the relative order between pipe/planes enabling, we need
3748 * to change the workaround. */
3749 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003750 haswell_crtc_enable_planes(crtc);
3751
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003752 /*
3753 * There seems to be a race in PCH platform hw (at least on some
3754 * outputs) where an enabled pipe still completes any pageflip right
3755 * away (as if the pipe is off) instead of waiting for vblank. As soon
3756 * as the first vblank happend, everything works as expected. Hence just
3757 * wait for one vblank before returning to avoid strange things
3758 * happening.
3759 */
3760 intel_wait_for_vblank(dev, intel_crtc->pipe);
3761}
3762
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003763static void ironlake_pfit_disable(struct intel_crtc *crtc)
3764{
3765 struct drm_device *dev = crtc->base.dev;
3766 struct drm_i915_private *dev_priv = dev->dev_private;
3767 int pipe = crtc->pipe;
3768
3769 /* To avoid upsetting the power well on haswell only disable the pfit if
3770 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003771 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003772 I915_WRITE(PF_CTL(pipe), 0);
3773 I915_WRITE(PF_WIN_POS(pipe), 0);
3774 I915_WRITE(PF_WIN_SZ(pipe), 0);
3775 }
3776}
3777
Jesse Barnes6be4a602010-09-10 10:26:01 -07003778static void ironlake_crtc_disable(struct drm_crtc *crtc)
3779{
3780 struct drm_device *dev = crtc->dev;
3781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003783 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003784 int pipe = intel_crtc->pipe;
3785 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003786 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003787
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003788
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003789 if (!intel_crtc->active)
3790 return;
3791
Daniel Vetterea9d7582012-07-10 10:42:52 +02003792 for_each_encoder_on_crtc(dev, crtc, encoder)
3793 encoder->disable(encoder);
3794
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003795 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003796 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003797
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003798 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003799 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003800
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003801 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003802 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003803 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003804
Daniel Vetterd925c592013-06-05 13:34:04 +02003805 if (intel_crtc->config.has_pch_encoder)
3806 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3807
Jesse Barnesb24e7172011-01-04 15:09:30 -08003808 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003809
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003810 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003811
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003812 for_each_encoder_on_crtc(dev, crtc, encoder)
3813 if (encoder->post_disable)
3814 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003815
Daniel Vetterd925c592013-06-05 13:34:04 +02003816 if (intel_crtc->config.has_pch_encoder) {
3817 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003818
Daniel Vetterd925c592013-06-05 13:34:04 +02003819 ironlake_disable_pch_transcoder(dev_priv, pipe);
3820 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003821
Daniel Vetterd925c592013-06-05 13:34:04 +02003822 if (HAS_PCH_CPT(dev)) {
3823 /* disable TRANS_DP_CTL */
3824 reg = TRANS_DP_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3827 TRANS_DP_PORT_SEL_MASK);
3828 temp |= TRANS_DP_PORT_SEL_NONE;
3829 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003830
Daniel Vetterd925c592013-06-05 13:34:04 +02003831 /* disable DPLL_SEL */
3832 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003833 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003834 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003835 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003836
3837 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003838 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003839
3840 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003841 }
3842
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003843 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003844 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003845
3846 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003847 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003848 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003849}
3850
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003851static void haswell_crtc_disable(struct drm_crtc *crtc)
3852{
3853 struct drm_device *dev = crtc->dev;
3854 struct drm_i915_private *dev_priv = dev->dev_private;
3855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3856 struct intel_encoder *encoder;
3857 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003858 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003859
3860 if (!intel_crtc->active)
3861 return;
3862
Ville Syrjälädda9a662013-09-19 17:00:37 -03003863 haswell_crtc_disable_planes(crtc);
3864
Jani Nikula8807e552013-08-30 19:40:32 +03003865 for_each_encoder_on_crtc(dev, crtc, encoder) {
3866 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003867 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003868 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003869
Paulo Zanoni86642812013-04-12 17:57:57 -03003870 if (intel_crtc->config.has_pch_encoder)
3871 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003872 intel_disable_pipe(dev_priv, pipe);
3873
Paulo Zanoniad80a812012-10-24 16:06:19 -02003874 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003875
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003876 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003877
Paulo Zanoni1f544382012-10-24 11:32:00 -02003878 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003879
3880 for_each_encoder_on_crtc(dev, crtc, encoder)
3881 if (encoder->post_disable)
3882 encoder->post_disable(encoder);
3883
Daniel Vetter88adfff2013-03-28 10:42:01 +01003884 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003885 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003886 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003887 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003888 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003889
3890 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003891 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003892
3893 mutex_lock(&dev->struct_mutex);
3894 intel_update_fbc(dev);
3895 mutex_unlock(&dev->struct_mutex);
3896}
3897
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003898static void ironlake_crtc_off(struct drm_crtc *crtc)
3899{
3900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003901 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003902}
3903
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003904static void haswell_crtc_off(struct drm_crtc *crtc)
3905{
3906 intel_ddi_put_crtc_pll(crtc);
3907}
3908
Daniel Vetter02e792f2009-09-15 22:57:34 +02003909static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3910{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003911 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003912 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003913 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003914
Chris Wilson23f09ce2010-08-12 13:53:37 +01003915 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003916 dev_priv->mm.interruptible = false;
3917 (void) intel_overlay_switch_off(intel_crtc->overlay);
3918 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003919 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003920 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003921
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003922 /* Let userspace switch the overlay on again. In most cases userspace
3923 * has to recompute where to put it anyway.
3924 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003925}
3926
Egbert Eich61bc95c2013-03-04 09:24:38 -05003927/**
3928 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3929 * cursor plane briefly if not already running after enabling the display
3930 * plane.
3931 * This workaround avoids occasional blank screens when self refresh is
3932 * enabled.
3933 */
3934static void
3935g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3936{
3937 u32 cntl = I915_READ(CURCNTR(pipe));
3938
3939 if ((cntl & CURSOR_MODE) == 0) {
3940 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3941
3942 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3943 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3944 intel_wait_for_vblank(dev_priv->dev, pipe);
3945 I915_WRITE(CURCNTR(pipe), cntl);
3946 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3947 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3948 }
3949}
3950
Jesse Barnes2dd24552013-04-25 12:55:01 -07003951static void i9xx_pfit_enable(struct intel_crtc *crtc)
3952{
3953 struct drm_device *dev = crtc->base.dev;
3954 struct drm_i915_private *dev_priv = dev->dev_private;
3955 struct intel_crtc_config *pipe_config = &crtc->config;
3956
Daniel Vetter328d8e82013-05-08 10:36:31 +02003957 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003958 return;
3959
Daniel Vetterc0b03412013-05-28 12:05:54 +02003960 /*
3961 * The panel fitter should only be adjusted whilst the pipe is disabled,
3962 * according to register description and PRM.
3963 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003964 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3965 assert_pipe_disabled(dev_priv, crtc->pipe);
3966
Jesse Barnesb074cec2013-04-25 12:55:02 -07003967 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3968 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003969
3970 /* Border color in case we don't scale up to the full screen. Black by
3971 * default, change to something else for debugging. */
3972 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003973}
3974
Jesse Barnes586f49d2013-11-04 16:06:59 -08003975int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003976{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003977 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003978
Jesse Barnes586f49d2013-11-04 16:06:59 -08003979 /* Obtain SKU information */
3980 mutex_lock(&dev_priv->dpio_lock);
3981 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3982 CCK_FUSE_HPLL_FREQ_MASK;
3983 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003984
Jesse Barnes586f49d2013-11-04 16:06:59 -08003985 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003986}
3987
3988/* Adjust CDclk dividers to allow high res or save power if possible */
3989static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3990{
3991 struct drm_i915_private *dev_priv = dev->dev_private;
3992 u32 val, cmd;
3993
3994 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3995 cmd = 2;
3996 else if (cdclk == 266)
3997 cmd = 1;
3998 else
3999 cmd = 0;
4000
4001 mutex_lock(&dev_priv->rps.hw_lock);
4002 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4003 val &= ~DSPFREQGUAR_MASK;
4004 val |= (cmd << DSPFREQGUAR_SHIFT);
4005 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4006 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4007 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4008 50)) {
4009 DRM_ERROR("timed out waiting for CDclk change\n");
4010 }
4011 mutex_unlock(&dev_priv->rps.hw_lock);
4012
4013 if (cdclk == 400) {
4014 u32 divider, vco;
4015
4016 vco = valleyview_get_vco(dev_priv);
4017 divider = ((vco << 1) / cdclk) - 1;
4018
4019 mutex_lock(&dev_priv->dpio_lock);
4020 /* adjust cdclk divider */
4021 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4022 val &= ~0xf;
4023 val |= divider;
4024 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4025 mutex_unlock(&dev_priv->dpio_lock);
4026 }
4027
4028 mutex_lock(&dev_priv->dpio_lock);
4029 /* adjust self-refresh exit latency value */
4030 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4031 val &= ~0x7f;
4032
4033 /*
4034 * For high bandwidth configs, we set a higher latency in the bunit
4035 * so that the core display fetch happens in time to avoid underruns.
4036 */
4037 if (cdclk == 400)
4038 val |= 4500 / 250; /* 4.5 usec */
4039 else
4040 val |= 3000 / 250; /* 3.0 usec */
4041 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4042 mutex_unlock(&dev_priv->dpio_lock);
4043
4044 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4045 intel_i2c_reset(dev);
4046}
4047
4048static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4049{
4050 int cur_cdclk, vco;
4051 int divider;
4052
4053 vco = valleyview_get_vco(dev_priv);
4054
4055 mutex_lock(&dev_priv->dpio_lock);
4056 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4057 mutex_unlock(&dev_priv->dpio_lock);
4058
4059 divider &= 0xf;
4060
4061 cur_cdclk = (vco << 1) / (divider + 1);
4062
4063 return cur_cdclk;
4064}
4065
4066static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4067 int max_pixclk)
4068{
4069 int cur_cdclk;
4070
4071 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4072
4073 /*
4074 * Really only a few cases to deal with, as only 4 CDclks are supported:
4075 * 200MHz
4076 * 267MHz
4077 * 320MHz
4078 * 400MHz
4079 * So we check to see whether we're above 90% of the lower bin and
4080 * adjust if needed.
4081 */
4082 if (max_pixclk > 288000) {
4083 return 400;
4084 } else if (max_pixclk > 240000) {
4085 return 320;
4086 } else
4087 return 266;
4088 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4089}
4090
4091static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv,
4092 unsigned modeset_pipes,
4093 struct intel_crtc_config *pipe_config)
4094{
4095 struct drm_device *dev = dev_priv->dev;
4096 struct intel_crtc *intel_crtc;
4097 int max_pixclk = 0;
4098
4099 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4100 base.head) {
4101 if (modeset_pipes & (1 << intel_crtc->pipe))
4102 max_pixclk = max(max_pixclk,
4103 pipe_config->adjusted_mode.crtc_clock);
4104 else if (intel_crtc->base.enabled)
4105 max_pixclk = max(max_pixclk,
4106 intel_crtc->config.adjusted_mode.crtc_clock);
4107 }
4108
4109 return max_pixclk;
4110}
4111
4112static void valleyview_modeset_global_pipes(struct drm_device *dev,
4113 unsigned *prepare_pipes,
4114 unsigned modeset_pipes,
4115 struct intel_crtc_config *pipe_config)
4116{
4117 struct drm_i915_private *dev_priv = dev->dev_private;
4118 struct intel_crtc *intel_crtc;
4119 int max_pixclk = intel_mode_max_pixclk(dev_priv, modeset_pipes,
4120 pipe_config);
4121 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4122
4123 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4124 return;
4125
4126 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4127 base.head)
4128 if (intel_crtc->base.enabled)
4129 *prepare_pipes |= (1 << intel_crtc->pipe);
4130}
4131
4132static void valleyview_modeset_global_resources(struct drm_device *dev)
4133{
4134 struct drm_i915_private *dev_priv = dev->dev_private;
4135 int max_pixclk = intel_mode_max_pixclk(dev_priv, 0, NULL);
4136 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4137 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4138
4139 if (req_cdclk != cur_cdclk)
4140 valleyview_set_cdclk(dev, req_cdclk);
4141}
4142
Jesse Barnes89b667f2013-04-18 14:51:36 -07004143static void valleyview_crtc_enable(struct drm_crtc *crtc)
4144{
4145 struct drm_device *dev = crtc->dev;
4146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4148 struct intel_encoder *encoder;
4149 int pipe = intel_crtc->pipe;
4150 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004151 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004152
4153 WARN_ON(!crtc->enabled);
4154
4155 if (intel_crtc->active)
4156 return;
4157
4158 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004159
Jesse Barnes89b667f2013-04-18 14:51:36 -07004160 for_each_encoder_on_crtc(dev, crtc, encoder)
4161 if (encoder->pre_pll_enable)
4162 encoder->pre_pll_enable(encoder);
4163
Jani Nikula23538ef2013-08-27 15:12:22 +03004164 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4165
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004166 if (!is_dsi)
4167 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004168
4169 for_each_encoder_on_crtc(dev, crtc, encoder)
4170 if (encoder->pre_enable)
4171 encoder->pre_enable(encoder);
4172
Jesse Barnes2dd24552013-04-25 12:55:01 -07004173 i9xx_pfit_enable(intel_crtc);
4174
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004175 intel_crtc_load_lut(crtc);
4176
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004177 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004178 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004179 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004180 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004181 intel_crtc_update_cursor(crtc, true);
4182
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004183 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004184
4185 for_each_encoder_on_crtc(dev, crtc, encoder)
4186 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004187}
4188
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004189static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004190{
4191 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004192 struct drm_i915_private *dev_priv = dev->dev_private;
4193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004194 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004195 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004196 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004197
Daniel Vetter08a48462012-07-02 11:43:47 +02004198 WARN_ON(!crtc->enabled);
4199
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004200 if (intel_crtc->active)
4201 return;
4202
4203 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004204
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004205 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004206 if (encoder->pre_enable)
4207 encoder->pre_enable(encoder);
4208
Daniel Vetterf6736a12013-06-05 13:34:30 +02004209 i9xx_enable_pll(intel_crtc);
4210
Jesse Barnes2dd24552013-04-25 12:55:01 -07004211 i9xx_pfit_enable(intel_crtc);
4212
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004213 intel_crtc_load_lut(crtc);
4214
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004215 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03004216 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004217 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004218 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004219 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004220 if (IS_G4X(dev))
4221 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004222 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004223
4224 /* Give the overlay scaler a chance to enable if it's on this pipe */
4225 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004226
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004227 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004228
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004229 for_each_encoder_on_crtc(dev, crtc, encoder)
4230 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004231}
4232
Daniel Vetter87476d62013-04-11 16:29:06 +02004233static void i9xx_pfit_disable(struct intel_crtc *crtc)
4234{
4235 struct drm_device *dev = crtc->base.dev;
4236 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004237
4238 if (!crtc->config.gmch_pfit.control)
4239 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004240
4241 assert_pipe_disabled(dev_priv, crtc->pipe);
4242
Daniel Vetter328d8e82013-05-08 10:36:31 +02004243 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4244 I915_READ(PFIT_CONTROL));
4245 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004246}
4247
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004248static void i9xx_crtc_disable(struct drm_crtc *crtc)
4249{
4250 struct drm_device *dev = crtc->dev;
4251 struct drm_i915_private *dev_priv = dev->dev_private;
4252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004253 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004254 int pipe = intel_crtc->pipe;
4255 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004256
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004257 if (!intel_crtc->active)
4258 return;
4259
Daniel Vetterea9d7582012-07-10 10:42:52 +02004260 for_each_encoder_on_crtc(dev, crtc, encoder)
4261 encoder->disable(encoder);
4262
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004263 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004264 intel_crtc_wait_for_pending_flips(crtc);
4265 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004266
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004267 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004268 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004269
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004270 intel_crtc_dpms_overlay(intel_crtc, false);
4271 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004272 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004273 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004274
Jesse Barnesb24e7172011-01-04 15:09:30 -08004275 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004276
Daniel Vetter87476d62013-04-11 16:29:06 +02004277 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004278
Jesse Barnes89b667f2013-04-18 14:51:36 -07004279 for_each_encoder_on_crtc(dev, crtc, encoder)
4280 if (encoder->post_disable)
4281 encoder->post_disable(encoder);
4282
Jesse Barnesf6071162013-10-01 10:41:38 -07004283 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4284 vlv_disable_pll(dev_priv, pipe);
4285 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004286 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004287
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004288 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004289 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004290
Chris Wilson6b383a72010-09-13 13:54:26 +01004291 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004292}
4293
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004294static void i9xx_crtc_off(struct drm_crtc *crtc)
4295{
4296}
4297
Daniel Vetter976f8a22012-07-08 22:34:21 +02004298static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4299 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004300{
4301 struct drm_device *dev = crtc->dev;
4302 struct drm_i915_master_private *master_priv;
4303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4304 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004305
4306 if (!dev->primary->master)
4307 return;
4308
4309 master_priv = dev->primary->master->driver_priv;
4310 if (!master_priv->sarea_priv)
4311 return;
4312
Jesse Barnes79e53942008-11-07 14:24:08 -08004313 switch (pipe) {
4314 case 0:
4315 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4316 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4317 break;
4318 case 1:
4319 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4320 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4321 break;
4322 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004323 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004324 break;
4325 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004326}
4327
Daniel Vetter976f8a22012-07-08 22:34:21 +02004328/**
4329 * Sets the power management mode of the pipe and plane.
4330 */
4331void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004332{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004333 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004334 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004335 struct intel_encoder *intel_encoder;
4336 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004337
Daniel Vetter976f8a22012-07-08 22:34:21 +02004338 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4339 enable |= intel_encoder->connectors_active;
4340
4341 if (enable)
4342 dev_priv->display.crtc_enable(crtc);
4343 else
4344 dev_priv->display.crtc_disable(crtc);
4345
4346 intel_crtc_update_sarea(crtc, enable);
4347}
4348
Daniel Vetter976f8a22012-07-08 22:34:21 +02004349static void intel_crtc_disable(struct drm_crtc *crtc)
4350{
4351 struct drm_device *dev = crtc->dev;
4352 struct drm_connector *connector;
4353 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004355
4356 /* crtc should still be enabled when we disable it. */
4357 WARN_ON(!crtc->enabled);
4358
4359 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004360 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004361 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004362 dev_priv->display.off(crtc);
4363
Chris Wilson931872f2012-01-16 23:01:13 +00004364 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004365 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004366 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004367
4368 if (crtc->fb) {
4369 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004370 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004371 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004372 crtc->fb = NULL;
4373 }
4374
4375 /* Update computed state. */
4376 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4377 if (!connector->encoder || !connector->encoder->crtc)
4378 continue;
4379
4380 if (connector->encoder->crtc != crtc)
4381 continue;
4382
4383 connector->dpms = DRM_MODE_DPMS_OFF;
4384 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004385 }
4386}
4387
Chris Wilsonea5b2132010-08-04 13:50:23 +01004388void intel_encoder_destroy(struct drm_encoder *encoder)
4389{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004390 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004391
Chris Wilsonea5b2132010-08-04 13:50:23 +01004392 drm_encoder_cleanup(encoder);
4393 kfree(intel_encoder);
4394}
4395
Damien Lespiau92373292013-08-08 22:28:57 +01004396/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004397 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4398 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004399static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004400{
4401 if (mode == DRM_MODE_DPMS_ON) {
4402 encoder->connectors_active = true;
4403
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004404 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004405 } else {
4406 encoder->connectors_active = false;
4407
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004408 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004409 }
4410}
4411
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004412/* Cross check the actual hw state with our own modeset state tracking (and it's
4413 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004414static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004415{
4416 if (connector->get_hw_state(connector)) {
4417 struct intel_encoder *encoder = connector->encoder;
4418 struct drm_crtc *crtc;
4419 bool encoder_enabled;
4420 enum pipe pipe;
4421
4422 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4423 connector->base.base.id,
4424 drm_get_connector_name(&connector->base));
4425
4426 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4427 "wrong connector dpms state\n");
4428 WARN(connector->base.encoder != &encoder->base,
4429 "active connector not linked to encoder\n");
4430 WARN(!encoder->connectors_active,
4431 "encoder->connectors_active not set\n");
4432
4433 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4434 WARN(!encoder_enabled, "encoder not enabled\n");
4435 if (WARN_ON(!encoder->base.crtc))
4436 return;
4437
4438 crtc = encoder->base.crtc;
4439
4440 WARN(!crtc->enabled, "crtc not enabled\n");
4441 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4442 WARN(pipe != to_intel_crtc(crtc)->pipe,
4443 "encoder active on the wrong pipe\n");
4444 }
4445}
4446
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004447/* Even simpler default implementation, if there's really no special case to
4448 * consider. */
4449void intel_connector_dpms(struct drm_connector *connector, int mode)
4450{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004451 /* All the simple cases only support two dpms states. */
4452 if (mode != DRM_MODE_DPMS_ON)
4453 mode = DRM_MODE_DPMS_OFF;
4454
4455 if (mode == connector->dpms)
4456 return;
4457
4458 connector->dpms = mode;
4459
4460 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004461 if (connector->encoder)
4462 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004463
Daniel Vetterb9805142012-08-31 17:37:33 +02004464 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004465}
4466
Daniel Vetterf0947c32012-07-02 13:10:34 +02004467/* Simple connector->get_hw_state implementation for encoders that support only
4468 * one connector and no cloning and hence the encoder state determines the state
4469 * of the connector. */
4470bool intel_connector_get_hw_state(struct intel_connector *connector)
4471{
Daniel Vetter24929352012-07-02 20:28:59 +02004472 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004473 struct intel_encoder *encoder = connector->encoder;
4474
4475 return encoder->get_hw_state(encoder, &pipe);
4476}
4477
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004478static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4479 struct intel_crtc_config *pipe_config)
4480{
4481 struct drm_i915_private *dev_priv = dev->dev_private;
4482 struct intel_crtc *pipe_B_crtc =
4483 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4484
4485 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4486 pipe_name(pipe), pipe_config->fdi_lanes);
4487 if (pipe_config->fdi_lanes > 4) {
4488 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4489 pipe_name(pipe), pipe_config->fdi_lanes);
4490 return false;
4491 }
4492
Paulo Zanonibafb6552013-11-02 21:07:44 -07004493 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004494 if (pipe_config->fdi_lanes > 2) {
4495 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4496 pipe_config->fdi_lanes);
4497 return false;
4498 } else {
4499 return true;
4500 }
4501 }
4502
4503 if (INTEL_INFO(dev)->num_pipes == 2)
4504 return true;
4505
4506 /* Ivybridge 3 pipe is really complicated */
4507 switch (pipe) {
4508 case PIPE_A:
4509 return true;
4510 case PIPE_B:
4511 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4512 pipe_config->fdi_lanes > 2) {
4513 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4514 pipe_name(pipe), pipe_config->fdi_lanes);
4515 return false;
4516 }
4517 return true;
4518 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004519 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004520 pipe_B_crtc->config.fdi_lanes <= 2) {
4521 if (pipe_config->fdi_lanes > 2) {
4522 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4523 pipe_name(pipe), pipe_config->fdi_lanes);
4524 return false;
4525 }
4526 } else {
4527 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4528 return false;
4529 }
4530 return true;
4531 default:
4532 BUG();
4533 }
4534}
4535
Daniel Vettere29c22c2013-02-21 00:00:16 +01004536#define RETRY 1
4537static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4538 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004539{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004540 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004541 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004542 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004543 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004544
Daniel Vettere29c22c2013-02-21 00:00:16 +01004545retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004546 /* FDI is a binary signal running at ~2.7GHz, encoding
4547 * each output octet as 10 bits. The actual frequency
4548 * is stored as a divider into a 100MHz clock, and the
4549 * mode pixel clock is stored in units of 1KHz.
4550 * Hence the bw of each lane in terms of the mode signal
4551 * is:
4552 */
4553 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4554
Damien Lespiau241bfc32013-09-25 16:45:37 +01004555 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004556
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004557 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004558 pipe_config->pipe_bpp);
4559
4560 pipe_config->fdi_lanes = lane;
4561
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004562 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004563 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004564
Daniel Vettere29c22c2013-02-21 00:00:16 +01004565 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4566 intel_crtc->pipe, pipe_config);
4567 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4568 pipe_config->pipe_bpp -= 2*3;
4569 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4570 pipe_config->pipe_bpp);
4571 needs_recompute = true;
4572 pipe_config->bw_constrained = true;
4573
4574 goto retry;
4575 }
4576
4577 if (needs_recompute)
4578 return RETRY;
4579
4580 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004581}
4582
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004583static void hsw_compute_ips_config(struct intel_crtc *crtc,
4584 struct intel_crtc_config *pipe_config)
4585{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004586 pipe_config->ips_enabled = i915_enable_ips &&
4587 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004588 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004589}
4590
Daniel Vettera43f6e02013-06-07 23:10:32 +02004591static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004592 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004593{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004594 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004595 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004596
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004597 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004598 if (INTEL_INFO(dev)->gen < 4) {
4599 struct drm_i915_private *dev_priv = dev->dev_private;
4600 int clock_limit =
4601 dev_priv->display.get_display_clock_speed(dev);
4602
4603 /*
4604 * Enable pixel doubling when the dot clock
4605 * is > 90% of the (display) core speed.
4606 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004607 * GDG double wide on either pipe,
4608 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004609 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004610 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004611 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004612 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004613 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004614 }
4615
Damien Lespiau241bfc32013-09-25 16:45:37 +01004616 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004617 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004618 }
Chris Wilson89749352010-09-12 18:25:19 +01004619
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004620 /*
4621 * Pipe horizontal size must be even in:
4622 * - DVO ganged mode
4623 * - LVDS dual channel mode
4624 * - Double wide pipe
4625 */
4626 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4627 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4628 pipe_config->pipe_src_w &= ~1;
4629
Damien Lespiau8693a822013-05-03 18:48:11 +01004630 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4631 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004632 */
4633 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4634 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004635 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004636
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004637 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004638 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004639 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004640 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4641 * for lvds. */
4642 pipe_config->pipe_bpp = 8*3;
4643 }
4644
Damien Lespiauf5adf942013-06-24 18:29:34 +01004645 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004646 hsw_compute_ips_config(crtc, pipe_config);
4647
4648 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4649 * clock survives for now. */
4650 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4651 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004652
Daniel Vetter877d48d2013-04-19 11:24:43 +02004653 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004654 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004655
Daniel Vettere29c22c2013-02-21 00:00:16 +01004656 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004657}
4658
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004659static int valleyview_get_display_clock_speed(struct drm_device *dev)
4660{
4661 return 400000; /* FIXME */
4662}
4663
Jesse Barnese70236a2009-09-21 10:42:27 -07004664static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004665{
Jesse Barnese70236a2009-09-21 10:42:27 -07004666 return 400000;
4667}
Jesse Barnes79e53942008-11-07 14:24:08 -08004668
Jesse Barnese70236a2009-09-21 10:42:27 -07004669static int i915_get_display_clock_speed(struct drm_device *dev)
4670{
4671 return 333000;
4672}
Jesse Barnes79e53942008-11-07 14:24:08 -08004673
Jesse Barnese70236a2009-09-21 10:42:27 -07004674static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4675{
4676 return 200000;
4677}
Jesse Barnes79e53942008-11-07 14:24:08 -08004678
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004679static int pnv_get_display_clock_speed(struct drm_device *dev)
4680{
4681 u16 gcfgc = 0;
4682
4683 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4684
4685 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4686 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4687 return 267000;
4688 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4689 return 333000;
4690 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4691 return 444000;
4692 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4693 return 200000;
4694 default:
4695 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4696 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4697 return 133000;
4698 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4699 return 167000;
4700 }
4701}
4702
Jesse Barnese70236a2009-09-21 10:42:27 -07004703static int i915gm_get_display_clock_speed(struct drm_device *dev)
4704{
4705 u16 gcfgc = 0;
4706
4707 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4708
4709 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004711 else {
4712 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4713 case GC_DISPLAY_CLOCK_333_MHZ:
4714 return 333000;
4715 default:
4716 case GC_DISPLAY_CLOCK_190_200_MHZ:
4717 return 190000;
4718 }
4719 }
4720}
Jesse Barnes79e53942008-11-07 14:24:08 -08004721
Jesse Barnese70236a2009-09-21 10:42:27 -07004722static int i865_get_display_clock_speed(struct drm_device *dev)
4723{
4724 return 266000;
4725}
4726
4727static int i855_get_display_clock_speed(struct drm_device *dev)
4728{
4729 u16 hpllcc = 0;
4730 /* Assume that the hardware is in the high speed state. This
4731 * should be the default.
4732 */
4733 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4734 case GC_CLOCK_133_200:
4735 case GC_CLOCK_100_200:
4736 return 200000;
4737 case GC_CLOCK_166_250:
4738 return 250000;
4739 case GC_CLOCK_100_133:
4740 return 133000;
4741 }
4742
4743 /* Shouldn't happen */
4744 return 0;
4745}
4746
4747static int i830_get_display_clock_speed(struct drm_device *dev)
4748{
4749 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004750}
4751
Zhenyu Wang2c072452009-06-05 15:38:42 +08004752static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004753intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004754{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004755 while (*num > DATA_LINK_M_N_MASK ||
4756 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004757 *num >>= 1;
4758 *den >>= 1;
4759 }
4760}
4761
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004762static void compute_m_n(unsigned int m, unsigned int n,
4763 uint32_t *ret_m, uint32_t *ret_n)
4764{
4765 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4766 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4767 intel_reduce_m_n_ratio(ret_m, ret_n);
4768}
4769
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004770void
4771intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4772 int pixel_clock, int link_clock,
4773 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004774{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004775 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004776
4777 compute_m_n(bits_per_pixel * pixel_clock,
4778 link_clock * nlanes * 8,
4779 &m_n->gmch_m, &m_n->gmch_n);
4780
4781 compute_m_n(pixel_clock, link_clock,
4782 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004783}
4784
Chris Wilsona7615032011-01-12 17:04:08 +00004785static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4786{
Keith Packard72bbe582011-09-26 16:09:45 -07004787 if (i915_panel_use_ssc >= 0)
4788 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004789 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004790 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004791}
4792
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004793static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4794{
4795 struct drm_device *dev = crtc->dev;
4796 struct drm_i915_private *dev_priv = dev->dev_private;
4797 int refclk;
4798
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004799 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004800 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004801 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004802 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004803 refclk = dev_priv->vbt.lvds_ssc_freq;
4804 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004805 } else if (!IS_GEN2(dev)) {
4806 refclk = 96000;
4807 } else {
4808 refclk = 48000;
4809 }
4810
4811 return refclk;
4812}
4813
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004814static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004815{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004816 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004817}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004818
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004819static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4820{
4821 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004822}
4823
Daniel Vetterf47709a2013-03-28 10:42:02 +01004824static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004825 intel_clock_t *reduced_clock)
4826{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004827 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004828 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004829 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004830 u32 fp, fp2 = 0;
4831
4832 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004833 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004834 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004835 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004836 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004837 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004838 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004839 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004840 }
4841
4842 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004843 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004844
Daniel Vetterf47709a2013-03-28 10:42:02 +01004845 crtc->lowfreq_avail = false;
4846 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004847 reduced_clock && i915_powersave) {
4848 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004849 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004850 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004851 } else {
4852 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004853 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004854 }
4855}
4856
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004857static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4858 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004859{
4860 u32 reg_val;
4861
4862 /*
4863 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4864 * and set it to a reasonable value instead.
4865 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004866 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004867 reg_val &= 0xffffff00;
4868 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004869 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004870
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004871 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004872 reg_val &= 0x8cffffff;
4873 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004874 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004875
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004876 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004877 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004878 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004879
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004880 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004881 reg_val &= 0x00ffffff;
4882 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004883 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004884}
4885
Daniel Vetterb5518422013-05-03 11:49:48 +02004886static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4887 struct intel_link_m_n *m_n)
4888{
4889 struct drm_device *dev = crtc->base.dev;
4890 struct drm_i915_private *dev_priv = dev->dev_private;
4891 int pipe = crtc->pipe;
4892
Daniel Vettere3b95f12013-05-03 11:49:49 +02004893 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4894 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4895 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4896 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004897}
4898
4899static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4900 struct intel_link_m_n *m_n)
4901{
4902 struct drm_device *dev = crtc->base.dev;
4903 struct drm_i915_private *dev_priv = dev->dev_private;
4904 int pipe = crtc->pipe;
4905 enum transcoder transcoder = crtc->config.cpu_transcoder;
4906
4907 if (INTEL_INFO(dev)->gen >= 5) {
4908 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4909 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4910 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4911 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4912 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004913 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4914 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4915 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4916 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004917 }
4918}
4919
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004920static void intel_dp_set_m_n(struct intel_crtc *crtc)
4921{
4922 if (crtc->config.has_pch_encoder)
4923 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4924 else
4925 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4926}
4927
Daniel Vetterf47709a2013-03-28 10:42:02 +01004928static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004929{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004930 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004931 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004932 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004933 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004934 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004935 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004936
Daniel Vetter09153002012-12-12 14:06:44 +01004937 mutex_lock(&dev_priv->dpio_lock);
4938
Daniel Vetterf47709a2013-03-28 10:42:02 +01004939 bestn = crtc->config.dpll.n;
4940 bestm1 = crtc->config.dpll.m1;
4941 bestm2 = crtc->config.dpll.m2;
4942 bestp1 = crtc->config.dpll.p1;
4943 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004944
Jesse Barnes89b667f2013-04-18 14:51:36 -07004945 /* See eDP HDMI DPIO driver vbios notes doc */
4946
4947 /* PLL B needs special handling */
4948 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004949 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004950
4951 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004953
4954 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004955 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004956 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004958
4959 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004960 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004961
4962 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004963 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4964 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4965 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004966 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004967
4968 /*
4969 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4970 * but we don't support that).
4971 * Note: don't use the DAC post divider as it seems unstable.
4972 */
4973 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004974 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004975
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004976 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004977 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004978
Jesse Barnes89b667f2013-04-18 14:51:36 -07004979 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004980 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004981 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004982 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004983 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004984 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004985 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004986 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004987 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004988
Jesse Barnes89b667f2013-04-18 14:51:36 -07004989 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4990 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4991 /* Use SSC source */
4992 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004994 0x0df40000);
4995 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004996 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004997 0x0df70000);
4998 } else { /* HDMI or VGA */
4999 /* Use bend source */
5000 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005001 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005002 0x0df70000);
5003 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005004 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005005 0x0df40000);
5006 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005007
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005008 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005009 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5010 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5011 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5012 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005013 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005014
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005015 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005016
Imre Deake5cbfbf2014-01-09 17:08:16 +02005017 /*
5018 * Enable DPIO clock input. We should never disable the reference
5019 * clock for pipe B, since VGA hotplug / manual detection depends
5020 * on it.
5021 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005022 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5023 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005024 /* We should never disable this, set it here for state tracking */
5025 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005027 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005028 crtc->config.dpll_hw_state.dpll = dpll;
5029
Daniel Vetteref1b4602013-06-01 17:17:04 +02005030 dpll_md = (crtc->config.pixel_multiplier - 1)
5031 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005032 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5033
Daniel Vetterf47709a2013-03-28 10:42:02 +01005034 if (crtc->config.has_dp_encoder)
5035 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305036
Daniel Vetter09153002012-12-12 14:06:44 +01005037 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005038}
5039
Daniel Vetterf47709a2013-03-28 10:42:02 +01005040static void i9xx_update_pll(struct intel_crtc *crtc,
5041 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005042 int num_connectors)
5043{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005044 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005045 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005046 u32 dpll;
5047 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005048 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005049
Daniel Vetterf47709a2013-03-28 10:42:02 +01005050 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305051
Daniel Vetterf47709a2013-03-28 10:42:02 +01005052 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5053 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005054
5055 dpll = DPLL_VGA_MODE_DIS;
5056
Daniel Vetterf47709a2013-03-28 10:42:02 +01005057 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005058 dpll |= DPLLB_MODE_LVDS;
5059 else
5060 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005061
Daniel Vetteref1b4602013-06-01 17:17:04 +02005062 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005063 dpll |= (crtc->config.pixel_multiplier - 1)
5064 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005065 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005066
5067 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005068 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005069
Daniel Vetterf47709a2013-03-28 10:42:02 +01005070 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005071 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005072
5073 /* compute bitmask from p1 value */
5074 if (IS_PINEVIEW(dev))
5075 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5076 else {
5077 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5078 if (IS_G4X(dev) && reduced_clock)
5079 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5080 }
5081 switch (clock->p2) {
5082 case 5:
5083 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5084 break;
5085 case 7:
5086 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5087 break;
5088 case 10:
5089 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5090 break;
5091 case 14:
5092 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5093 break;
5094 }
5095 if (INTEL_INFO(dev)->gen >= 4)
5096 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5097
Daniel Vetter09ede542013-04-30 14:01:45 +02005098 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005099 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005100 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005101 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5102 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5103 else
5104 dpll |= PLL_REF_INPUT_DREFCLK;
5105
5106 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005107 crtc->config.dpll_hw_state.dpll = dpll;
5108
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005109 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005110 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5111 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005112 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005113 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005114
5115 if (crtc->config.has_dp_encoder)
5116 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005117}
5118
Daniel Vetterf47709a2013-03-28 10:42:02 +01005119static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005120 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005121 int num_connectors)
5122{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005123 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005124 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005125 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005126 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005127
Daniel Vetterf47709a2013-03-28 10:42:02 +01005128 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305129
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005130 dpll = DPLL_VGA_MODE_DIS;
5131
Daniel Vetterf47709a2013-03-28 10:42:02 +01005132 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005133 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5134 } else {
5135 if (clock->p1 == 2)
5136 dpll |= PLL_P1_DIVIDE_BY_TWO;
5137 else
5138 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5139 if (clock->p2 == 4)
5140 dpll |= PLL_P2_DIVIDE_BY_4;
5141 }
5142
Daniel Vetter4a33e482013-07-06 12:52:05 +02005143 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5144 dpll |= DPLL_DVO_2X_MODE;
5145
Daniel Vetterf47709a2013-03-28 10:42:02 +01005146 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005147 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5148 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5149 else
5150 dpll |= PLL_REF_INPUT_DREFCLK;
5151
5152 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005153 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005154}
5155
Daniel Vetter8a654f32013-06-01 17:16:22 +02005156static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005157{
5158 struct drm_device *dev = intel_crtc->base.dev;
5159 struct drm_i915_private *dev_priv = dev->dev_private;
5160 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005161 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005162 struct drm_display_mode *adjusted_mode =
5163 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005164 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5165
5166 /* We need to be careful not to changed the adjusted mode, for otherwise
5167 * the hw state checker will get angry at the mismatch. */
5168 crtc_vtotal = adjusted_mode->crtc_vtotal;
5169 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005170
5171 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5172 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005173 crtc_vtotal -= 1;
5174 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005175 vsyncshift = adjusted_mode->crtc_hsync_start
5176 - adjusted_mode->crtc_htotal / 2;
5177 } else {
5178 vsyncshift = 0;
5179 }
5180
5181 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005182 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005183
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005184 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005185 (adjusted_mode->crtc_hdisplay - 1) |
5186 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005187 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005188 (adjusted_mode->crtc_hblank_start - 1) |
5189 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005190 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005191 (adjusted_mode->crtc_hsync_start - 1) |
5192 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5193
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005194 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005195 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005196 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005197 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005198 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005199 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005200 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005201 (adjusted_mode->crtc_vsync_start - 1) |
5202 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5203
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005204 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5205 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5206 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5207 * bits. */
5208 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5209 (pipe == PIPE_B || pipe == PIPE_C))
5210 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5211
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005212 /* pipesrc controls the size that is scaled from, which should
5213 * always be the user's requested size.
5214 */
5215 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005216 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5217 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005218}
5219
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005220static void intel_get_pipe_timings(struct intel_crtc *crtc,
5221 struct intel_crtc_config *pipe_config)
5222{
5223 struct drm_device *dev = crtc->base.dev;
5224 struct drm_i915_private *dev_priv = dev->dev_private;
5225 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5226 uint32_t tmp;
5227
5228 tmp = I915_READ(HTOTAL(cpu_transcoder));
5229 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5230 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5231 tmp = I915_READ(HBLANK(cpu_transcoder));
5232 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5233 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5234 tmp = I915_READ(HSYNC(cpu_transcoder));
5235 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5236 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5237
5238 tmp = I915_READ(VTOTAL(cpu_transcoder));
5239 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5240 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5241 tmp = I915_READ(VBLANK(cpu_transcoder));
5242 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5243 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5244 tmp = I915_READ(VSYNC(cpu_transcoder));
5245 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5246 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5247
5248 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5249 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5250 pipe_config->adjusted_mode.crtc_vtotal += 1;
5251 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5252 }
5253
5254 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005255 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5256 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5257
5258 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5259 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005260}
5261
Jesse Barnesbabea612013-06-26 18:57:38 +03005262static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5263 struct intel_crtc_config *pipe_config)
5264{
5265 struct drm_crtc *crtc = &intel_crtc->base;
5266
5267 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5268 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5269 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5270 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5271
5272 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5273 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5274 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5275 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5276
5277 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5278
Damien Lespiau241bfc32013-09-25 16:45:37 +01005279 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005280 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5281}
5282
Daniel Vetter84b046f2013-02-19 18:48:54 +01005283static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5284{
5285 struct drm_device *dev = intel_crtc->base.dev;
5286 struct drm_i915_private *dev_priv = dev->dev_private;
5287 uint32_t pipeconf;
5288
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005289 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005290
Daniel Vetter67c72a12013-09-24 11:46:14 +02005291 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5292 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5293 pipeconf |= PIPECONF_ENABLE;
5294
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005295 if (intel_crtc->config.double_wide)
5296 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005297
Daniel Vetterff9ce462013-04-24 14:57:17 +02005298 /* only g4x and later have fancy bpc/dither controls */
5299 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005300 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5301 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5302 pipeconf |= PIPECONF_DITHER_EN |
5303 PIPECONF_DITHER_TYPE_SP;
5304
5305 switch (intel_crtc->config.pipe_bpp) {
5306 case 18:
5307 pipeconf |= PIPECONF_6BPC;
5308 break;
5309 case 24:
5310 pipeconf |= PIPECONF_8BPC;
5311 break;
5312 case 30:
5313 pipeconf |= PIPECONF_10BPC;
5314 break;
5315 default:
5316 /* Case prevented by intel_choose_pipe_bpp_dither. */
5317 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005318 }
5319 }
5320
5321 if (HAS_PIPE_CXSR(dev)) {
5322 if (intel_crtc->lowfreq_avail) {
5323 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5324 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5325 } else {
5326 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005327 }
5328 }
5329
Daniel Vetter84b046f2013-02-19 18:48:54 +01005330 if (!IS_GEN2(dev) &&
5331 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5332 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5333 else
5334 pipeconf |= PIPECONF_PROGRESSIVE;
5335
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005336 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5337 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005338
Daniel Vetter84b046f2013-02-19 18:48:54 +01005339 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5340 POSTING_READ(PIPECONF(intel_crtc->pipe));
5341}
5342
Eric Anholtf564048e2011-03-30 13:01:02 -07005343static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005344 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005345 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005346{
5347 struct drm_device *dev = crtc->dev;
5348 struct drm_i915_private *dev_priv = dev->dev_private;
5349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5350 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005351 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005352 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005353 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005354 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005355 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005356 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005357 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005358 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005359 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005360
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005361 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005362 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005363 case INTEL_OUTPUT_LVDS:
5364 is_lvds = true;
5365 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005366 case INTEL_OUTPUT_DSI:
5367 is_dsi = true;
5368 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005369 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005370
Eric Anholtc751ce42010-03-25 11:48:48 -07005371 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005372 }
5373
Jani Nikulaf2335332013-09-13 11:03:09 +03005374 if (is_dsi)
5375 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005376
Jani Nikulaf2335332013-09-13 11:03:09 +03005377 if (!intel_crtc->config.clock_set) {
5378 refclk = i9xx_get_refclk(crtc, num_connectors);
5379
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005380 /*
5381 * Returns a set of divisors for the desired target clock with
5382 * the given refclk, or FALSE. The returned values represent
5383 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5384 * 2) / p1 / p2.
5385 */
5386 limit = intel_limit(crtc, refclk);
5387 ok = dev_priv->display.find_dpll(limit, crtc,
5388 intel_crtc->config.port_clock,
5389 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005390 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005391 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5392 return -EINVAL;
5393 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005394
Jani Nikulaf2335332013-09-13 11:03:09 +03005395 if (is_lvds && dev_priv->lvds_downclock_avail) {
5396 /*
5397 * Ensure we match the reduced clock's P to the target
5398 * clock. If the clocks don't match, we can't switch
5399 * the display clock by using the FP0/FP1. In such case
5400 * we will disable the LVDS downclock feature.
5401 */
5402 has_reduced_clock =
5403 dev_priv->display.find_dpll(limit, crtc,
5404 dev_priv->lvds_downclock,
5405 refclk, &clock,
5406 &reduced_clock);
5407 }
5408 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005409 intel_crtc->config.dpll.n = clock.n;
5410 intel_crtc->config.dpll.m1 = clock.m1;
5411 intel_crtc->config.dpll.m2 = clock.m2;
5412 intel_crtc->config.dpll.p1 = clock.p1;
5413 intel_crtc->config.dpll.p2 = clock.p2;
5414 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005415
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005416 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005417 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305418 has_reduced_clock ? &reduced_clock : NULL,
5419 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005420 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005421 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005422 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005423 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005424 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005425 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005426 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005427
Jani Nikulaf2335332013-09-13 11:03:09 +03005428skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005429 /* Set up the display plane register */
5430 dspcntr = DISPPLANE_GAMMA_ENABLE;
5431
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005432 if (!IS_VALLEYVIEW(dev)) {
5433 if (pipe == 0)
5434 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5435 else
5436 dspcntr |= DISPPLANE_SEL_PIPE_B;
5437 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005438
Daniel Vetter8a654f32013-06-01 17:16:22 +02005439 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005440
5441 /* pipesrc and dspsize control the size that is scaled from,
5442 * which should always be the user's requested size.
5443 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005444 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005445 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5446 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005447 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005448
Daniel Vetter84b046f2013-02-19 18:48:54 +01005449 i9xx_set_pipeconf(intel_crtc);
5450
Eric Anholtf564048e2011-03-30 13:01:02 -07005451 I915_WRITE(DSPCNTR(plane), dspcntr);
5452 POSTING_READ(DSPCNTR(plane));
5453
Daniel Vetter94352cf2012-07-05 22:51:56 +02005454 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005455
Eric Anholtf564048e2011-03-30 13:01:02 -07005456 return ret;
5457}
5458
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005459static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5460 struct intel_crtc_config *pipe_config)
5461{
5462 struct drm_device *dev = crtc->base.dev;
5463 struct drm_i915_private *dev_priv = dev->dev_private;
5464 uint32_t tmp;
5465
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005466 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5467 return;
5468
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005469 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005470 if (!(tmp & PFIT_ENABLE))
5471 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005472
Daniel Vetter06922822013-07-11 13:35:40 +02005473 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005474 if (INTEL_INFO(dev)->gen < 4) {
5475 if (crtc->pipe != PIPE_B)
5476 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005477 } else {
5478 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5479 return;
5480 }
5481
Daniel Vetter06922822013-07-11 13:35:40 +02005482 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005483 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5484 if (INTEL_INFO(dev)->gen < 5)
5485 pipe_config->gmch_pfit.lvds_border_bits =
5486 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5487}
5488
Jesse Barnesacbec812013-09-20 11:29:32 -07005489static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5490 struct intel_crtc_config *pipe_config)
5491{
5492 struct drm_device *dev = crtc->base.dev;
5493 struct drm_i915_private *dev_priv = dev->dev_private;
5494 int pipe = pipe_config->cpu_transcoder;
5495 intel_clock_t clock;
5496 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005497 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005498
5499 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005500 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005501 mutex_unlock(&dev_priv->dpio_lock);
5502
5503 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5504 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5505 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5506 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5507 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5508
Ville Syrjäläf6466282013-10-14 14:50:31 +03005509 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005510
Ville Syrjäläf6466282013-10-14 14:50:31 +03005511 /* clock.dot is the fast clock */
5512 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005513}
5514
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005515static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5516 struct intel_crtc_config *pipe_config)
5517{
5518 struct drm_device *dev = crtc->base.dev;
5519 struct drm_i915_private *dev_priv = dev->dev_private;
5520 uint32_t tmp;
5521
Daniel Vettere143a212013-07-04 12:01:15 +02005522 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005523 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005524
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005525 tmp = I915_READ(PIPECONF(crtc->pipe));
5526 if (!(tmp & PIPECONF_ENABLE))
5527 return false;
5528
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005529 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5530 switch (tmp & PIPECONF_BPC_MASK) {
5531 case PIPECONF_6BPC:
5532 pipe_config->pipe_bpp = 18;
5533 break;
5534 case PIPECONF_8BPC:
5535 pipe_config->pipe_bpp = 24;
5536 break;
5537 case PIPECONF_10BPC:
5538 pipe_config->pipe_bpp = 30;
5539 break;
5540 default:
5541 break;
5542 }
5543 }
5544
Ville Syrjälä282740f2013-09-04 18:30:03 +03005545 if (INTEL_INFO(dev)->gen < 4)
5546 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5547
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005548 intel_get_pipe_timings(crtc, pipe_config);
5549
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005550 i9xx_get_pfit_config(crtc, pipe_config);
5551
Daniel Vetter6c49f242013-06-06 12:45:25 +02005552 if (INTEL_INFO(dev)->gen >= 4) {
5553 tmp = I915_READ(DPLL_MD(crtc->pipe));
5554 pipe_config->pixel_multiplier =
5555 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5556 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005557 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005558 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5559 tmp = I915_READ(DPLL(crtc->pipe));
5560 pipe_config->pixel_multiplier =
5561 ((tmp & SDVO_MULTIPLIER_MASK)
5562 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5563 } else {
5564 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5565 * port and will be fixed up in the encoder->get_config
5566 * function. */
5567 pipe_config->pixel_multiplier = 1;
5568 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005569 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5570 if (!IS_VALLEYVIEW(dev)) {
5571 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5572 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005573 } else {
5574 /* Mask out read-only status bits. */
5575 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5576 DPLL_PORTC_READY_MASK |
5577 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005578 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005579
Jesse Barnesacbec812013-09-20 11:29:32 -07005580 if (IS_VALLEYVIEW(dev))
5581 vlv_crtc_clock_get(crtc, pipe_config);
5582 else
5583 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005584
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005585 return true;
5586}
5587
Paulo Zanonidde86e22012-12-01 12:04:25 -02005588static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005589{
5590 struct drm_i915_private *dev_priv = dev->dev_private;
5591 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005592 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005593 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005594 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005595 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005596 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005597 bool has_ck505 = false;
5598 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005599
5600 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005601 list_for_each_entry(encoder, &mode_config->encoder_list,
5602 base.head) {
5603 switch (encoder->type) {
5604 case INTEL_OUTPUT_LVDS:
5605 has_panel = true;
5606 has_lvds = true;
5607 break;
5608 case INTEL_OUTPUT_EDP:
5609 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005610 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005611 has_cpu_edp = true;
5612 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005613 }
5614 }
5615
Keith Packard99eb6a02011-09-26 14:29:12 -07005616 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005617 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005618 can_ssc = has_ck505;
5619 } else {
5620 has_ck505 = false;
5621 can_ssc = true;
5622 }
5623
Imre Deak2de69052013-05-08 13:14:04 +03005624 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5625 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005626
5627 /* Ironlake: try to setup display ref clock before DPLL
5628 * enabling. This is only under driver's control after
5629 * PCH B stepping, previous chipset stepping should be
5630 * ignoring this setting.
5631 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005632 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005633
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005634 /* As we must carefully and slowly disable/enable each source in turn,
5635 * compute the final state we want first and check if we need to
5636 * make any changes at all.
5637 */
5638 final = val;
5639 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005640 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005641 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005642 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005643 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5644
5645 final &= ~DREF_SSC_SOURCE_MASK;
5646 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5647 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005648
Keith Packard199e5d72011-09-22 12:01:57 -07005649 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005650 final |= DREF_SSC_SOURCE_ENABLE;
5651
5652 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5653 final |= DREF_SSC1_ENABLE;
5654
5655 if (has_cpu_edp) {
5656 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5657 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5658 else
5659 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5660 } else
5661 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5662 } else {
5663 final |= DREF_SSC_SOURCE_DISABLE;
5664 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5665 }
5666
5667 if (final == val)
5668 return;
5669
5670 /* Always enable nonspread source */
5671 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5672
5673 if (has_ck505)
5674 val |= DREF_NONSPREAD_CK505_ENABLE;
5675 else
5676 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5677
5678 if (has_panel) {
5679 val &= ~DREF_SSC_SOURCE_MASK;
5680 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005681
Keith Packard199e5d72011-09-22 12:01:57 -07005682 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005683 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005684 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005685 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005686 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005687 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005688
5689 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005690 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005691 POSTING_READ(PCH_DREF_CONTROL);
5692 udelay(200);
5693
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005694 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005695
5696 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005697 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005698 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005699 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005700 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005701 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005702 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005703 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005704 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005705 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005706
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005707 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005708 POSTING_READ(PCH_DREF_CONTROL);
5709 udelay(200);
5710 } else {
5711 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5712
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005713 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005714
5715 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005716 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005717
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005718 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005719 POSTING_READ(PCH_DREF_CONTROL);
5720 udelay(200);
5721
5722 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005723 val &= ~DREF_SSC_SOURCE_MASK;
5724 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005725
5726 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005727 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005728
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005729 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005730 POSTING_READ(PCH_DREF_CONTROL);
5731 udelay(200);
5732 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005733
5734 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005735}
5736
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005737static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005738{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005739 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005740
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005741 tmp = I915_READ(SOUTH_CHICKEN2);
5742 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5743 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005744
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005745 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5746 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5747 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005748
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005749 tmp = I915_READ(SOUTH_CHICKEN2);
5750 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5751 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005752
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005753 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5754 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5755 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005756}
5757
5758/* WaMPhyProgramming:hsw */
5759static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5760{
5761 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005762
5763 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5764 tmp &= ~(0xFF << 24);
5765 tmp |= (0x12 << 24);
5766 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5767
Paulo Zanonidde86e22012-12-01 12:04:25 -02005768 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5769 tmp |= (1 << 11);
5770 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5771
5772 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5773 tmp |= (1 << 11);
5774 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5775
Paulo Zanonidde86e22012-12-01 12:04:25 -02005776 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5777 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5778 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5779
5780 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5781 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5782 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5783
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005784 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5785 tmp &= ~(7 << 13);
5786 tmp |= (5 << 13);
5787 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005788
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005789 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5790 tmp &= ~(7 << 13);
5791 tmp |= (5 << 13);
5792 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005793
5794 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5795 tmp &= ~0xFF;
5796 tmp |= 0x1C;
5797 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5798
5799 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5800 tmp &= ~0xFF;
5801 tmp |= 0x1C;
5802 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5803
5804 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5805 tmp &= ~(0xFF << 16);
5806 tmp |= (0x1C << 16);
5807 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5808
5809 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5810 tmp &= ~(0xFF << 16);
5811 tmp |= (0x1C << 16);
5812 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5813
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005814 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5815 tmp |= (1 << 27);
5816 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005817
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005818 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5819 tmp |= (1 << 27);
5820 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005821
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005822 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5823 tmp &= ~(0xF << 28);
5824 tmp |= (4 << 28);
5825 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005826
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005827 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5828 tmp &= ~(0xF << 28);
5829 tmp |= (4 << 28);
5830 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005831}
5832
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005833/* Implements 3 different sequences from BSpec chapter "Display iCLK
5834 * Programming" based on the parameters passed:
5835 * - Sequence to enable CLKOUT_DP
5836 * - Sequence to enable CLKOUT_DP without spread
5837 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5838 */
5839static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5840 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005841{
5842 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005843 uint32_t reg, tmp;
5844
5845 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5846 with_spread = true;
5847 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5848 with_fdi, "LP PCH doesn't have FDI\n"))
5849 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005850
5851 mutex_lock(&dev_priv->dpio_lock);
5852
5853 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5854 tmp &= ~SBI_SSCCTL_DISABLE;
5855 tmp |= SBI_SSCCTL_PATHALT;
5856 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5857
5858 udelay(24);
5859
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005860 if (with_spread) {
5861 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5862 tmp &= ~SBI_SSCCTL_PATHALT;
5863 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005864
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005865 if (with_fdi) {
5866 lpt_reset_fdi_mphy(dev_priv);
5867 lpt_program_fdi_mphy(dev_priv);
5868 }
5869 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005870
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005871 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5872 SBI_GEN0 : SBI_DBUFF0;
5873 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5874 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5875 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005876
5877 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005878}
5879
Paulo Zanoni47701c32013-07-23 11:19:25 -03005880/* Sequence to disable CLKOUT_DP */
5881static void lpt_disable_clkout_dp(struct drm_device *dev)
5882{
5883 struct drm_i915_private *dev_priv = dev->dev_private;
5884 uint32_t reg, tmp;
5885
5886 mutex_lock(&dev_priv->dpio_lock);
5887
5888 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5889 SBI_GEN0 : SBI_DBUFF0;
5890 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5891 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5892 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5893
5894 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5895 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5896 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5897 tmp |= SBI_SSCCTL_PATHALT;
5898 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5899 udelay(32);
5900 }
5901 tmp |= SBI_SSCCTL_DISABLE;
5902 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5903 }
5904
5905 mutex_unlock(&dev_priv->dpio_lock);
5906}
5907
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005908static void lpt_init_pch_refclk(struct drm_device *dev)
5909{
5910 struct drm_mode_config *mode_config = &dev->mode_config;
5911 struct intel_encoder *encoder;
5912 bool has_vga = false;
5913
5914 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5915 switch (encoder->type) {
5916 case INTEL_OUTPUT_ANALOG:
5917 has_vga = true;
5918 break;
5919 }
5920 }
5921
Paulo Zanoni47701c32013-07-23 11:19:25 -03005922 if (has_vga)
5923 lpt_enable_clkout_dp(dev, true, true);
5924 else
5925 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005926}
5927
Paulo Zanonidde86e22012-12-01 12:04:25 -02005928/*
5929 * Initialize reference clocks when the driver loads
5930 */
5931void intel_init_pch_refclk(struct drm_device *dev)
5932{
5933 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5934 ironlake_init_pch_refclk(dev);
5935 else if (HAS_PCH_LPT(dev))
5936 lpt_init_pch_refclk(dev);
5937}
5938
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005939static int ironlake_get_refclk(struct drm_crtc *crtc)
5940{
5941 struct drm_device *dev = crtc->dev;
5942 struct drm_i915_private *dev_priv = dev->dev_private;
5943 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005944 int num_connectors = 0;
5945 bool is_lvds = false;
5946
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005947 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005948 switch (encoder->type) {
5949 case INTEL_OUTPUT_LVDS:
5950 is_lvds = true;
5951 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005952 }
5953 num_connectors++;
5954 }
5955
5956 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005957 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005958 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005959 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005960 }
5961
5962 return 120000;
5963}
5964
Daniel Vetter6ff93602013-04-19 11:24:36 +02005965static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005966{
5967 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5969 int pipe = intel_crtc->pipe;
5970 uint32_t val;
5971
Daniel Vetter78114072013-06-13 00:54:57 +02005972 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005973
Daniel Vetter965e0c42013-03-27 00:44:57 +01005974 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005975 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005976 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005977 break;
5978 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005979 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005980 break;
5981 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005982 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005983 break;
5984 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005985 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005986 break;
5987 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005988 /* Case prevented by intel_choose_pipe_bpp_dither. */
5989 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005990 }
5991
Daniel Vetterd8b32242013-04-25 17:54:44 +02005992 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005993 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5994
Daniel Vetter6ff93602013-04-19 11:24:36 +02005995 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005996 val |= PIPECONF_INTERLACED_ILK;
5997 else
5998 val |= PIPECONF_PROGRESSIVE;
5999
Daniel Vetter50f3b012013-03-27 00:44:56 +01006000 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006001 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006002
Paulo Zanonic8203562012-09-12 10:06:29 -03006003 I915_WRITE(PIPECONF(pipe), val);
6004 POSTING_READ(PIPECONF(pipe));
6005}
6006
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006007/*
6008 * Set up the pipe CSC unit.
6009 *
6010 * Currently only full range RGB to limited range RGB conversion
6011 * is supported, but eventually this should handle various
6012 * RGB<->YCbCr scenarios as well.
6013 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006014static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006015{
6016 struct drm_device *dev = crtc->dev;
6017 struct drm_i915_private *dev_priv = dev->dev_private;
6018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6019 int pipe = intel_crtc->pipe;
6020 uint16_t coeff = 0x7800; /* 1.0 */
6021
6022 /*
6023 * TODO: Check what kind of values actually come out of the pipe
6024 * with these coeff/postoff values and adjust to get the best
6025 * accuracy. Perhaps we even need to take the bpc value into
6026 * consideration.
6027 */
6028
Daniel Vetter50f3b012013-03-27 00:44:56 +01006029 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006030 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6031
6032 /*
6033 * GY/GU and RY/RU should be the other way around according
6034 * to BSpec, but reality doesn't agree. Just set them up in
6035 * a way that results in the correct picture.
6036 */
6037 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6038 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6039
6040 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6041 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6042
6043 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6044 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6045
6046 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6047 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6048 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6049
6050 if (INTEL_INFO(dev)->gen > 6) {
6051 uint16_t postoff = 0;
6052
Daniel Vetter50f3b012013-03-27 00:44:56 +01006053 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006054 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006055
6056 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6057 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6058 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6059
6060 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6061 } else {
6062 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6063
Daniel Vetter50f3b012013-03-27 00:44:56 +01006064 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006065 mode |= CSC_BLACK_SCREEN_OFFSET;
6066
6067 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6068 }
6069}
6070
Daniel Vetter6ff93602013-04-19 11:24:36 +02006071static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006072{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006073 struct drm_device *dev = crtc->dev;
6074 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006076 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006077 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006078 uint32_t val;
6079
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006080 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006081
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006082 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006083 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6084
Daniel Vetter6ff93602013-04-19 11:24:36 +02006085 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006086 val |= PIPECONF_INTERLACED_ILK;
6087 else
6088 val |= PIPECONF_PROGRESSIVE;
6089
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006090 I915_WRITE(PIPECONF(cpu_transcoder), val);
6091 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006092
6093 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6094 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006095
6096 if (IS_BROADWELL(dev)) {
6097 val = 0;
6098
6099 switch (intel_crtc->config.pipe_bpp) {
6100 case 18:
6101 val |= PIPEMISC_DITHER_6_BPC;
6102 break;
6103 case 24:
6104 val |= PIPEMISC_DITHER_8_BPC;
6105 break;
6106 case 30:
6107 val |= PIPEMISC_DITHER_10_BPC;
6108 break;
6109 case 36:
6110 val |= PIPEMISC_DITHER_12_BPC;
6111 break;
6112 default:
6113 /* Case prevented by pipe_config_set_bpp. */
6114 BUG();
6115 }
6116
6117 if (intel_crtc->config.dither)
6118 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6119
6120 I915_WRITE(PIPEMISC(pipe), val);
6121 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006122}
6123
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006124static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006125 intel_clock_t *clock,
6126 bool *has_reduced_clock,
6127 intel_clock_t *reduced_clock)
6128{
6129 struct drm_device *dev = crtc->dev;
6130 struct drm_i915_private *dev_priv = dev->dev_private;
6131 struct intel_encoder *intel_encoder;
6132 int refclk;
6133 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006134 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006135
6136 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6137 switch (intel_encoder->type) {
6138 case INTEL_OUTPUT_LVDS:
6139 is_lvds = true;
6140 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006141 }
6142 }
6143
6144 refclk = ironlake_get_refclk(crtc);
6145
6146 /*
6147 * Returns a set of divisors for the desired target clock with the given
6148 * refclk, or FALSE. The returned values represent the clock equation:
6149 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6150 */
6151 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006152 ret = dev_priv->display.find_dpll(limit, crtc,
6153 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006154 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006155 if (!ret)
6156 return false;
6157
6158 if (is_lvds && dev_priv->lvds_downclock_avail) {
6159 /*
6160 * Ensure we match the reduced clock's P to the target clock.
6161 * If the clocks don't match, we can't switch the display clock
6162 * by using the FP0/FP1. In such case we will disable the LVDS
6163 * downclock feature.
6164 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006165 *has_reduced_clock =
6166 dev_priv->display.find_dpll(limit, crtc,
6167 dev_priv->lvds_downclock,
6168 refclk, clock,
6169 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006170 }
6171
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006172 return true;
6173}
6174
Paulo Zanonid4b19312012-11-29 11:29:32 -02006175int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6176{
6177 /*
6178 * Account for spread spectrum to avoid
6179 * oversubscribing the link. Max center spread
6180 * is 2.5%; use 5% for safety's sake.
6181 */
6182 u32 bps = target_clock * bpp * 21 / 20;
6183 return bps / (link_bw * 8) + 1;
6184}
6185
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006186static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006187{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006188 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006189}
6190
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006191static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006192 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006193 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006194{
6195 struct drm_crtc *crtc = &intel_crtc->base;
6196 struct drm_device *dev = crtc->dev;
6197 struct drm_i915_private *dev_priv = dev->dev_private;
6198 struct intel_encoder *intel_encoder;
6199 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006200 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006201 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006202
6203 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6204 switch (intel_encoder->type) {
6205 case INTEL_OUTPUT_LVDS:
6206 is_lvds = true;
6207 break;
6208 case INTEL_OUTPUT_SDVO:
6209 case INTEL_OUTPUT_HDMI:
6210 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006211 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006212 }
6213
6214 num_connectors++;
6215 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006216
Chris Wilsonc1858122010-12-03 21:35:48 +00006217 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006218 factor = 21;
6219 if (is_lvds) {
6220 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006221 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006222 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006223 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006224 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006225 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006226
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006227 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006228 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006229
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006230 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6231 *fp2 |= FP_CB_TUNE;
6232
Chris Wilson5eddb702010-09-11 13:48:45 +01006233 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006234
Eric Anholta07d6782011-03-30 13:01:08 -07006235 if (is_lvds)
6236 dpll |= DPLLB_MODE_LVDS;
6237 else
6238 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006239
Daniel Vetteref1b4602013-06-01 17:17:04 +02006240 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6241 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006242
6243 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006244 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006245 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006246 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006247
Eric Anholta07d6782011-03-30 13:01:08 -07006248 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006249 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006250 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006251 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006252
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006253 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006254 case 5:
6255 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6256 break;
6257 case 7:
6258 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6259 break;
6260 case 10:
6261 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6262 break;
6263 case 14:
6264 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6265 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006266 }
6267
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006268 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006269 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006270 else
6271 dpll |= PLL_REF_INPUT_DREFCLK;
6272
Daniel Vetter959e16d2013-06-05 13:34:21 +02006273 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006274}
6275
Jesse Barnes79e53942008-11-07 14:24:08 -08006276static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006277 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006278 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006279{
6280 struct drm_device *dev = crtc->dev;
6281 struct drm_i915_private *dev_priv = dev->dev_private;
6282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6283 int pipe = intel_crtc->pipe;
6284 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006285 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006286 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006287 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006288 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006289 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006290 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006291 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006292 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006293
6294 for_each_encoder_on_crtc(dev, crtc, encoder) {
6295 switch (encoder->type) {
6296 case INTEL_OUTPUT_LVDS:
6297 is_lvds = true;
6298 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 }
6300
6301 num_connectors++;
6302 }
6303
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006304 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6305 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6306
Daniel Vetterff9a6752013-06-01 17:16:21 +02006307 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006308 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006309 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006310 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6311 return -EINVAL;
6312 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006313 /* Compat-code for transition, will disappear. */
6314 if (!intel_crtc->config.clock_set) {
6315 intel_crtc->config.dpll.n = clock.n;
6316 intel_crtc->config.dpll.m1 = clock.m1;
6317 intel_crtc->config.dpll.m2 = clock.m2;
6318 intel_crtc->config.dpll.p1 = clock.p1;
6319 intel_crtc->config.dpll.p2 = clock.p2;
6320 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006321
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006322 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006323 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006324 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006325 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006326 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006327
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006328 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006329 &fp, &reduced_clock,
6330 has_reduced_clock ? &fp2 : NULL);
6331
Daniel Vetter959e16d2013-06-05 13:34:21 +02006332 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006333 intel_crtc->config.dpll_hw_state.fp0 = fp;
6334 if (has_reduced_clock)
6335 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6336 else
6337 intel_crtc->config.dpll_hw_state.fp1 = fp;
6338
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006339 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006340 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006341 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6342 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006343 return -EINVAL;
6344 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006345 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006346 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006347
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006348 if (intel_crtc->config.has_dp_encoder)
6349 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006350
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006351 if (is_lvds && has_reduced_clock && i915_powersave)
6352 intel_crtc->lowfreq_avail = true;
6353 else
6354 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006355
Daniel Vetter8a654f32013-06-01 17:16:22 +02006356 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006357
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006358 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006359 intel_cpu_transcoder_set_m_n(intel_crtc,
6360 &intel_crtc->config.fdi_m_n);
6361 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006362
Daniel Vetter6ff93602013-04-19 11:24:36 +02006363 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006364
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006365 /* Set up the display plane register */
6366 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006367 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006368
Daniel Vetter94352cf2012-07-05 22:51:56 +02006369 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006370
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006371 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006372}
6373
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006374static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6375 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006376{
6377 struct drm_device *dev = crtc->base.dev;
6378 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006379 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006380
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006381 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6382 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6383 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6384 & ~TU_SIZE_MASK;
6385 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6386 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6387 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6388}
6389
6390static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6391 enum transcoder transcoder,
6392 struct intel_link_m_n *m_n)
6393{
6394 struct drm_device *dev = crtc->base.dev;
6395 struct drm_i915_private *dev_priv = dev->dev_private;
6396 enum pipe pipe = crtc->pipe;
6397
6398 if (INTEL_INFO(dev)->gen >= 5) {
6399 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6400 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6401 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6402 & ~TU_SIZE_MASK;
6403 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6404 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6405 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6406 } else {
6407 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6408 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6409 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6410 & ~TU_SIZE_MASK;
6411 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6412 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6413 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6414 }
6415}
6416
6417void intel_dp_get_m_n(struct intel_crtc *crtc,
6418 struct intel_crtc_config *pipe_config)
6419{
6420 if (crtc->config.has_pch_encoder)
6421 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6422 else
6423 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6424 &pipe_config->dp_m_n);
6425}
6426
Daniel Vetter72419202013-04-04 13:28:53 +02006427static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6428 struct intel_crtc_config *pipe_config)
6429{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006430 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6431 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006432}
6433
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006434static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6435 struct intel_crtc_config *pipe_config)
6436{
6437 struct drm_device *dev = crtc->base.dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
6439 uint32_t tmp;
6440
6441 tmp = I915_READ(PF_CTL(crtc->pipe));
6442
6443 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006444 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006445 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6446 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006447
6448 /* We currently do not free assignements of panel fitters on
6449 * ivb/hsw (since we don't use the higher upscaling modes which
6450 * differentiates them) so just WARN about this case for now. */
6451 if (IS_GEN7(dev)) {
6452 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6453 PF_PIPE_SEL_IVB(crtc->pipe));
6454 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006455 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006456}
6457
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006458static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6459 struct intel_crtc_config *pipe_config)
6460{
6461 struct drm_device *dev = crtc->base.dev;
6462 struct drm_i915_private *dev_priv = dev->dev_private;
6463 uint32_t tmp;
6464
Daniel Vettere143a212013-07-04 12:01:15 +02006465 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006466 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006467
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006468 tmp = I915_READ(PIPECONF(crtc->pipe));
6469 if (!(tmp & PIPECONF_ENABLE))
6470 return false;
6471
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006472 switch (tmp & PIPECONF_BPC_MASK) {
6473 case PIPECONF_6BPC:
6474 pipe_config->pipe_bpp = 18;
6475 break;
6476 case PIPECONF_8BPC:
6477 pipe_config->pipe_bpp = 24;
6478 break;
6479 case PIPECONF_10BPC:
6480 pipe_config->pipe_bpp = 30;
6481 break;
6482 case PIPECONF_12BPC:
6483 pipe_config->pipe_bpp = 36;
6484 break;
6485 default:
6486 break;
6487 }
6488
Daniel Vetterab9412b2013-05-03 11:49:46 +02006489 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006490 struct intel_shared_dpll *pll;
6491
Daniel Vetter88adfff2013-03-28 10:42:01 +01006492 pipe_config->has_pch_encoder = true;
6493
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006494 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6495 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6496 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006497
6498 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006499
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006500 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006501 pipe_config->shared_dpll =
6502 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006503 } else {
6504 tmp = I915_READ(PCH_DPLL_SEL);
6505 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6506 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6507 else
6508 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6509 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006510
6511 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6512
6513 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6514 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006515
6516 tmp = pipe_config->dpll_hw_state.dpll;
6517 pipe_config->pixel_multiplier =
6518 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6519 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006520
6521 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006522 } else {
6523 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006524 }
6525
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006526 intel_get_pipe_timings(crtc, pipe_config);
6527
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006528 ironlake_get_pfit_config(crtc, pipe_config);
6529
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006530 return true;
6531}
6532
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006533static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6534{
6535 struct drm_device *dev = dev_priv->dev;
6536 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6537 struct intel_crtc *crtc;
6538 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006539 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006540
6541 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006542 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006543 pipe_name(crtc->pipe));
6544
6545 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6546 WARN(plls->spll_refcount, "SPLL enabled\n");
6547 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6548 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6549 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6550 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6551 "CPU PWM1 enabled\n");
6552 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6553 "CPU PWM2 enabled\n");
6554 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6555 "PCH PWM1 enabled\n");
6556 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6557 "Utility pin enabled\n");
6558 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6559
6560 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6561 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006562 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006563 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6564 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006565 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006566 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6567 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6568}
6569
6570/*
6571 * This function implements pieces of two sequences from BSpec:
6572 * - Sequence for display software to disable LCPLL
6573 * - Sequence for display software to allow package C8+
6574 * The steps implemented here are just the steps that actually touch the LCPLL
6575 * register. Callers should take care of disabling all the display engine
6576 * functions, doing the mode unset, fixing interrupts, etc.
6577 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006578static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6579 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006580{
6581 uint32_t val;
6582
6583 assert_can_disable_lcpll(dev_priv);
6584
6585 val = I915_READ(LCPLL_CTL);
6586
6587 if (switch_to_fclk) {
6588 val |= LCPLL_CD_SOURCE_FCLK;
6589 I915_WRITE(LCPLL_CTL, val);
6590
6591 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6592 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6593 DRM_ERROR("Switching to FCLK failed\n");
6594
6595 val = I915_READ(LCPLL_CTL);
6596 }
6597
6598 val |= LCPLL_PLL_DISABLE;
6599 I915_WRITE(LCPLL_CTL, val);
6600 POSTING_READ(LCPLL_CTL);
6601
6602 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6603 DRM_ERROR("LCPLL still locked\n");
6604
6605 val = I915_READ(D_COMP);
6606 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006607 mutex_lock(&dev_priv->rps.hw_lock);
6608 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6609 DRM_ERROR("Failed to disable D_COMP\n");
6610 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006611 POSTING_READ(D_COMP);
6612 ndelay(100);
6613
6614 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6615 DRM_ERROR("D_COMP RCOMP still in progress\n");
6616
6617 if (allow_power_down) {
6618 val = I915_READ(LCPLL_CTL);
6619 val |= LCPLL_POWER_DOWN_ALLOW;
6620 I915_WRITE(LCPLL_CTL, val);
6621 POSTING_READ(LCPLL_CTL);
6622 }
6623}
6624
6625/*
6626 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6627 * source.
6628 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006629static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006630{
6631 uint32_t val;
6632
6633 val = I915_READ(LCPLL_CTL);
6634
6635 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6636 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6637 return;
6638
Paulo Zanoni215733f2013-08-19 13:18:07 -03006639 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6640 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006641 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006642
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006643 if (val & LCPLL_POWER_DOWN_ALLOW) {
6644 val &= ~LCPLL_POWER_DOWN_ALLOW;
6645 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006646 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006647 }
6648
6649 val = I915_READ(D_COMP);
6650 val |= D_COMP_COMP_FORCE;
6651 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006652 mutex_lock(&dev_priv->rps.hw_lock);
6653 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6654 DRM_ERROR("Failed to enable D_COMP\n");
6655 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006656 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006657
6658 val = I915_READ(LCPLL_CTL);
6659 val &= ~LCPLL_PLL_DISABLE;
6660 I915_WRITE(LCPLL_CTL, val);
6661
6662 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6663 DRM_ERROR("LCPLL not locked yet\n");
6664
6665 if (val & LCPLL_CD_SOURCE_FCLK) {
6666 val = I915_READ(LCPLL_CTL);
6667 val &= ~LCPLL_CD_SOURCE_FCLK;
6668 I915_WRITE(LCPLL_CTL, val);
6669
6670 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6671 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6672 DRM_ERROR("Switching back to LCPLL failed\n");
6673 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006674
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006675 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006676}
6677
Paulo Zanonic67a4702013-08-19 13:18:09 -03006678void hsw_enable_pc8_work(struct work_struct *__work)
6679{
6680 struct drm_i915_private *dev_priv =
6681 container_of(to_delayed_work(__work), struct drm_i915_private,
6682 pc8.enable_work);
6683 struct drm_device *dev = dev_priv->dev;
6684 uint32_t val;
6685
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006686 WARN_ON(!HAS_PC8(dev));
6687
Paulo Zanonic67a4702013-08-19 13:18:09 -03006688 if (dev_priv->pc8.enabled)
6689 return;
6690
6691 DRM_DEBUG_KMS("Enabling package C8+\n");
6692
6693 dev_priv->pc8.enabled = true;
6694
6695 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6696 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6697 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6698 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6699 }
6700
6701 lpt_disable_clkout_dp(dev);
6702 hsw_pc8_disable_interrupts(dev);
6703 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006704
6705 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006706}
6707
6708static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6709{
6710 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6711 WARN(dev_priv->pc8.disable_count < 1,
6712 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6713
6714 dev_priv->pc8.disable_count--;
6715 if (dev_priv->pc8.disable_count != 0)
6716 return;
6717
6718 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006719 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006720}
6721
6722static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6723{
6724 struct drm_device *dev = dev_priv->dev;
6725 uint32_t val;
6726
6727 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6728 WARN(dev_priv->pc8.disable_count < 0,
6729 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6730
6731 dev_priv->pc8.disable_count++;
6732 if (dev_priv->pc8.disable_count != 1)
6733 return;
6734
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006735 WARN_ON(!HAS_PC8(dev));
6736
Paulo Zanonic67a4702013-08-19 13:18:09 -03006737 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6738 if (!dev_priv->pc8.enabled)
6739 return;
6740
6741 DRM_DEBUG_KMS("Disabling package C8+\n");
6742
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006743 intel_runtime_pm_get(dev_priv);
6744
Paulo Zanonic67a4702013-08-19 13:18:09 -03006745 hsw_restore_lcpll(dev_priv);
6746 hsw_pc8_restore_interrupts(dev);
6747 lpt_init_pch_refclk(dev);
6748
6749 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6750 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6751 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6752 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6753 }
6754
6755 intel_prepare_ddi(dev);
6756 i915_gem_init_swizzling(dev);
6757 mutex_lock(&dev_priv->rps.hw_lock);
6758 gen6_update_ring_freq(dev);
6759 mutex_unlock(&dev_priv->rps.hw_lock);
6760 dev_priv->pc8.enabled = false;
6761}
6762
6763void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6764{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006765 if (!HAS_PC8(dev_priv->dev))
6766 return;
6767
Paulo Zanonic67a4702013-08-19 13:18:09 -03006768 mutex_lock(&dev_priv->pc8.lock);
6769 __hsw_enable_package_c8(dev_priv);
6770 mutex_unlock(&dev_priv->pc8.lock);
6771}
6772
6773void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6774{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006775 if (!HAS_PC8(dev_priv->dev))
6776 return;
6777
Paulo Zanonic67a4702013-08-19 13:18:09 -03006778 mutex_lock(&dev_priv->pc8.lock);
6779 __hsw_disable_package_c8(dev_priv);
6780 mutex_unlock(&dev_priv->pc8.lock);
6781}
6782
6783static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6784{
6785 struct drm_device *dev = dev_priv->dev;
6786 struct intel_crtc *crtc;
6787 uint32_t val;
6788
6789 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6790 if (crtc->base.enabled)
6791 return false;
6792
6793 /* This case is still possible since we have the i915.disable_power_well
6794 * parameter and also the KVMr or something else might be requesting the
6795 * power well. */
6796 val = I915_READ(HSW_PWR_WELL_DRIVER);
6797 if (val != 0) {
6798 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6799 return false;
6800 }
6801
6802 return true;
6803}
6804
6805/* Since we're called from modeset_global_resources there's no way to
6806 * symmetrically increase and decrease the refcount, so we use
6807 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6808 * or not.
6809 */
6810static void hsw_update_package_c8(struct drm_device *dev)
6811{
6812 struct drm_i915_private *dev_priv = dev->dev_private;
6813 bool allow;
6814
Chris Wilson7c6c2652013-11-18 18:32:37 -08006815 if (!HAS_PC8(dev_priv->dev))
6816 return;
6817
Paulo Zanonic67a4702013-08-19 13:18:09 -03006818 if (!i915_enable_pc8)
6819 return;
6820
6821 mutex_lock(&dev_priv->pc8.lock);
6822
6823 allow = hsw_can_enable_package_c8(dev_priv);
6824
6825 if (allow == dev_priv->pc8.requirements_met)
6826 goto done;
6827
6828 dev_priv->pc8.requirements_met = allow;
6829
6830 if (allow)
6831 __hsw_enable_package_c8(dev_priv);
6832 else
6833 __hsw_disable_package_c8(dev_priv);
6834
6835done:
6836 mutex_unlock(&dev_priv->pc8.lock);
6837}
6838
6839static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6840{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006841 if (!HAS_PC8(dev_priv->dev))
6842 return;
6843
Chris Wilson34581222013-11-18 18:32:36 -08006844 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006845 if (!dev_priv->pc8.gpu_idle) {
6846 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006847 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006848 }
Chris Wilson34581222013-11-18 18:32:36 -08006849 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006850}
6851
6852static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6853{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006854 if (!HAS_PC8(dev_priv->dev))
6855 return;
6856
Chris Wilson34581222013-11-18 18:32:36 -08006857 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006858 if (dev_priv->pc8.gpu_idle) {
6859 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006860 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006861 }
Chris Wilson34581222013-11-18 18:32:36 -08006862 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006863}
Eric Anholtf564048e2011-03-30 13:01:02 -07006864
Imre Deak6efdf352013-10-16 17:25:52 +03006865#define for_each_power_domain(domain, mask) \
6866 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6867 if ((1 << (domain)) & (mask))
6868
6869static unsigned long get_pipe_power_domains(struct drm_device *dev,
6870 enum pipe pipe, bool pfit_enabled)
6871{
6872 unsigned long mask;
6873 enum transcoder transcoder;
6874
6875 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6876
6877 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6878 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6879 if (pfit_enabled)
6880 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6881
6882 return mask;
6883}
6884
Imre Deakbaa70702013-10-25 17:36:48 +03006885void intel_display_set_init_power(struct drm_device *dev, bool enable)
6886{
6887 struct drm_i915_private *dev_priv = dev->dev_private;
6888
6889 if (dev_priv->power_domains.init_power_on == enable)
6890 return;
6891
6892 if (enable)
6893 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6894 else
6895 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6896
6897 dev_priv->power_domains.init_power_on = enable;
6898}
6899
Imre Deak4f074122013-10-16 17:25:51 +03006900static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006901{
Imre Deak6efdf352013-10-16 17:25:52 +03006902 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006903 struct intel_crtc *crtc;
6904
Imre Deak6efdf352013-10-16 17:25:52 +03006905 /*
6906 * First get all needed power domains, then put all unneeded, to avoid
6907 * any unnecessary toggling of the power wells.
6908 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006909 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006910 enum intel_display_power_domain domain;
6911
Jesse Barnes79e53942008-11-07 14:24:08 -08006912 if (!crtc->base.enabled)
6913 continue;
6914
Imre Deak6efdf352013-10-16 17:25:52 +03006915 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6916 crtc->pipe,
6917 crtc->config.pch_pfit.enabled);
6918
6919 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6920 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006921 }
6922
Imre Deak6efdf352013-10-16 17:25:52 +03006923 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6924 enum intel_display_power_domain domain;
6925
6926 for_each_power_domain(domain, crtc->enabled_power_domains)
6927 intel_display_power_put(dev, domain);
6928
6929 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6930 }
Imre Deakbaa70702013-10-25 17:36:48 +03006931
6932 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006933}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006934
Imre Deak4f074122013-10-16 17:25:51 +03006935static void haswell_modeset_global_resources(struct drm_device *dev)
6936{
6937 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006938 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006939}
6940
6941static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6942 int x, int y,
6943 struct drm_framebuffer *fb)
6944{
6945 struct drm_device *dev = crtc->dev;
6946 struct drm_i915_private *dev_priv = dev->dev_private;
6947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6948 int plane = intel_crtc->plane;
6949 int ret;
6950
Paulo Zanoni566b7342013-11-25 15:27:08 -02006951 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006952 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006953 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006954
Chris Wilson560b85b2010-08-07 11:01:38 +01006955 if (intel_crtc->config.has_dp_encoder)
6956 intel_dp_set_m_n(intel_crtc);
6957
6958 intel_crtc->lowfreq_avail = false;
6959
6960 intel_set_pipe_timings(intel_crtc);
6961
6962 if (intel_crtc->config.has_pch_encoder) {
6963 intel_cpu_transcoder_set_m_n(intel_crtc,
6964 &intel_crtc->config.fdi_m_n);
6965 }
6966
6967 haswell_set_pipeconf(crtc);
6968
6969 intel_set_pipe_csc(crtc);
6970
6971 /* Set up the display plane register */
6972 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6973 POSTING_READ(DSPCNTR(plane));
6974
6975 ret = intel_pipe_set_base(crtc, x, y, fb);
6976
Chris Wilson560b85b2010-08-07 11:01:38 +01006977 return ret;
6978}
6979
6980static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6981 struct intel_crtc_config *pipe_config)
6982{
6983 struct drm_device *dev = crtc->base.dev;
6984 struct drm_i915_private *dev_priv = dev->dev_private;
6985 enum intel_display_power_domain pfit_domain;
6986 uint32_t tmp;
6987
6988 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6989 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6990
6991 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6992 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6993 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006994 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006995 default:
6996 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006997 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6998 case TRANS_DDI_EDP_INPUT_A_ON:
6999 trans_edp_pipe = PIPE_A;
7000 break;
7001 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7002 trans_edp_pipe = PIPE_B;
7003 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01007004 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007005 trans_edp_pipe = PIPE_C;
7006 break;
7007 }
7008
Chris Wilson6b383a72010-09-13 13:54:26 +01007009 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007010 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7011 }
7012
7013 if (!intel_display_power_enabled(dev,
7014 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7015 return false;
7016
7017 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7018 if (!(tmp & PIPECONF_ENABLE))
7019 return false;
7020
7021 /*
7022 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7023 * DDI E. So just check whether this pipe is wired to DDI E and whether
7024 * the PCH transcoder is on.
7025 */
7026 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7027 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7028 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7029 pipe_config->has_pch_encoder = true;
7030
7031 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7032 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7033 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7034
7035 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7036 }
7037
Chris Wilson560b85b2010-08-07 11:01:38 +01007038 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007039
7040 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7041 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007042 ironlake_get_pfit_config(crtc, pipe_config);
7043
Jesse Barnese59150d2014-01-07 13:30:45 -08007044 if (IS_HASWELL(dev))
7045 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7046 (I915_READ(IPS_CTL) & IPS_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08007047
7048 pipe_config->pixel_multiplier = 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07007049
7050 return true;
7051}
7052
7053static int intel_crtc_mode_set(struct drm_crtc *crtc,
7054 int x, int y,
7055 struct drm_framebuffer *fb)
7056{
Eric Anholt0b701d22011-03-30 13:01:03 -07007057 struct drm_device *dev = crtc->dev;
7058 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007059 struct intel_encoder *encoder;
Eric Anholtf564048e2011-03-30 13:01:02 -07007060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007061 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholtf564048e2011-03-30 13:01:02 -07007062 int pipe = intel_crtc->pipe;
7063 int ret;
7064
Eric Anholt0b701d22011-03-30 13:01:03 -07007065 drm_vblank_pre_modeset(dev, pipe);
7066
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007067 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7068
Jesse Barnes79e53942008-11-07 14:24:08 -08007069 drm_vblank_post_modeset(dev, pipe);
7070
Daniel Vetter9256aa12012-10-31 19:26:13 +01007071 if (ret != 0)
7072 return ret;
7073
7074 for_each_encoder_on_crtc(dev, crtc, encoder) {
7075 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7076 encoder->base.base.id,
7077 drm_get_encoder_name(&encoder->base),
7078 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007079 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007080 }
7081
7082 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007083}
7084
Jani Nikula1a915102013-10-16 12:34:48 +03007085static struct {
7086 int clock;
7087 u32 config;
7088} hdmi_audio_clock[] = {
7089 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7090 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7091 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7092 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7093 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7094 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7095 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7096 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7097 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7098 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7099};
7100
7101/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7102static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7103{
7104 int i;
7105
7106 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7107 if (mode->clock == hdmi_audio_clock[i].clock)
7108 break;
7109 }
7110
7111 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7112 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7113 i = 1;
7114 }
7115
7116 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7117 hdmi_audio_clock[i].clock,
7118 hdmi_audio_clock[i].config);
7119
7120 return hdmi_audio_clock[i].config;
7121}
7122
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007123static bool intel_eld_uptodate(struct drm_connector *connector,
7124 int reg_eldv, uint32_t bits_eldv,
7125 int reg_elda, uint32_t bits_elda,
7126 int reg_edid)
7127{
7128 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7129 uint8_t *eld = connector->eld;
7130 uint32_t i;
7131
7132 i = I915_READ(reg_eldv);
7133 i &= bits_eldv;
7134
7135 if (!eld[0])
7136 return !i;
7137
7138 if (!i)
7139 return false;
7140
7141 i = I915_READ(reg_elda);
7142 i &= ~bits_elda;
7143 I915_WRITE(reg_elda, i);
7144
7145 for (i = 0; i < eld[2]; i++)
7146 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7147 return false;
7148
7149 return true;
7150}
7151
Wu Fengguange0dac652011-09-05 14:25:34 +08007152static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007153 struct drm_crtc *crtc,
7154 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007155{
7156 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7157 uint8_t *eld = connector->eld;
7158 uint32_t eldv;
7159 uint32_t len;
7160 uint32_t i;
7161
7162 i = I915_READ(G4X_AUD_VID_DID);
7163
7164 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7165 eldv = G4X_ELDV_DEVCL_DEVBLC;
7166 else
7167 eldv = G4X_ELDV_DEVCTG;
7168
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007169 if (intel_eld_uptodate(connector,
7170 G4X_AUD_CNTL_ST, eldv,
7171 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7172 G4X_HDMIW_HDMIEDID))
7173 return;
7174
Wu Fengguange0dac652011-09-05 14:25:34 +08007175 i = I915_READ(G4X_AUD_CNTL_ST);
7176 i &= ~(eldv | G4X_ELD_ADDR);
7177 len = (i >> 9) & 0x1f; /* ELD buffer size */
7178 I915_WRITE(G4X_AUD_CNTL_ST, i);
7179
7180 if (!eld[0])
7181 return;
7182
7183 len = min_t(uint8_t, eld[2], len);
7184 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7185 for (i = 0; i < len; i++)
7186 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7187
7188 i = I915_READ(G4X_AUD_CNTL_ST);
7189 i |= eldv;
7190 I915_WRITE(G4X_AUD_CNTL_ST, i);
7191}
7192
Wang Xingchao83358c852012-08-16 22:43:37 +08007193static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007194 struct drm_crtc *crtc,
7195 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007196{
7197 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7198 uint8_t *eld = connector->eld;
7199 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007201 uint32_t eldv;
7202 uint32_t i;
7203 int len;
7204 int pipe = to_intel_crtc(crtc)->pipe;
7205 int tmp;
7206
7207 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7208 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7209 int aud_config = HSW_AUD_CFG(pipe);
7210 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7211
7212
7213 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7214
7215 /* Audio output enable */
7216 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7217 tmp = I915_READ(aud_cntrl_st2);
7218 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7219 I915_WRITE(aud_cntrl_st2, tmp);
7220
7221 /* Wait for 1 vertical blank */
7222 intel_wait_for_vblank(dev, pipe);
7223
7224 /* Set ELD valid state */
7225 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007226 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007227 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7228 I915_WRITE(aud_cntrl_st2, tmp);
7229 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007230 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007231
7232 /* Enable HDMI mode */
7233 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007234 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007235 /* clear N_programing_enable and N_value_index */
7236 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7237 I915_WRITE(aud_config, tmp);
7238
7239 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7240
7241 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007242 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007243
7244 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7245 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7246 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7247 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007248 } else {
7249 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7250 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007251
7252 if (intel_eld_uptodate(connector,
7253 aud_cntrl_st2, eldv,
7254 aud_cntl_st, IBX_ELD_ADDRESS,
7255 hdmiw_hdmiedid))
7256 return;
7257
7258 i = I915_READ(aud_cntrl_st2);
7259 i &= ~eldv;
7260 I915_WRITE(aud_cntrl_st2, i);
7261
7262 if (!eld[0])
7263 return;
7264
7265 i = I915_READ(aud_cntl_st);
7266 i &= ~IBX_ELD_ADDRESS;
7267 I915_WRITE(aud_cntl_st, i);
7268 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7269 DRM_DEBUG_DRIVER("port num:%d\n", i);
7270
7271 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7272 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7273 for (i = 0; i < len; i++)
7274 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7275
7276 i = I915_READ(aud_cntrl_st2);
7277 i |= eldv;
7278 I915_WRITE(aud_cntrl_st2, i);
7279
7280}
7281
Wu Fengguange0dac652011-09-05 14:25:34 +08007282static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007283 struct drm_crtc *crtc,
7284 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007285{
7286 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7287 uint8_t *eld = connector->eld;
7288 uint32_t eldv;
7289 uint32_t i;
7290 int len;
7291 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007292 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007293 int aud_cntl_st;
7294 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007295 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007296
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007297 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007298 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7299 aud_config = IBX_AUD_CFG(pipe);
7300 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007301 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007302 } else if (IS_VALLEYVIEW(connector->dev)) {
7303 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7304 aud_config = VLV_AUD_CFG(pipe);
7305 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7306 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007307 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007308 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7309 aud_config = CPT_AUD_CFG(pipe);
7310 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007311 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007312 }
7313
Wang Xingchao9b138a82012-08-09 16:52:18 +08007314 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007315
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007316 if (IS_VALLEYVIEW(connector->dev)) {
7317 struct intel_encoder *intel_encoder;
7318 struct intel_digital_port *intel_dig_port;
7319
7320 intel_encoder = intel_attached_encoder(connector);
7321 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7322 i = intel_dig_port->port;
7323 } else {
7324 i = I915_READ(aud_cntl_st);
7325 i = (i >> 29) & DIP_PORT_SEL_MASK;
7326 /* DIP_Port_Select, 0x1 = PortB */
7327 }
7328
Wu Fengguange0dac652011-09-05 14:25:34 +08007329 if (!i) {
7330 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7331 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007332 eldv = IBX_ELD_VALIDB;
7333 eldv |= IBX_ELD_VALIDB << 4;
7334 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007335 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007336 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007337 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007338 }
7339
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7341 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7342 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007343 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007344 } else {
7345 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7346 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007347
7348 if (intel_eld_uptodate(connector,
7349 aud_cntrl_st2, eldv,
7350 aud_cntl_st, IBX_ELD_ADDRESS,
7351 hdmiw_hdmiedid))
7352 return;
7353
Wu Fengguange0dac652011-09-05 14:25:34 +08007354 i = I915_READ(aud_cntrl_st2);
7355 i &= ~eldv;
7356 I915_WRITE(aud_cntrl_st2, i);
7357
7358 if (!eld[0])
7359 return;
7360
Wu Fengguange0dac652011-09-05 14:25:34 +08007361 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007362 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007363 I915_WRITE(aud_cntl_st, i);
7364
7365 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7366 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7367 for (i = 0; i < len; i++)
7368 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7369
7370 i = I915_READ(aud_cntrl_st2);
7371 i |= eldv;
7372 I915_WRITE(aud_cntrl_st2, i);
7373}
7374
7375void intel_write_eld(struct drm_encoder *encoder,
7376 struct drm_display_mode *mode)
7377{
7378 struct drm_crtc *crtc = encoder->crtc;
7379 struct drm_connector *connector;
7380 struct drm_device *dev = encoder->dev;
7381 struct drm_i915_private *dev_priv = dev->dev_private;
7382
7383 connector = drm_select_eld(encoder, mode);
7384 if (!connector)
7385 return;
7386
7387 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7388 connector->base.id,
7389 drm_get_connector_name(connector),
7390 connector->encoder->base.id,
7391 drm_get_encoder_name(connector->encoder));
7392
7393 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7394
7395 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007396 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007397}
7398
Jesse Barnes79e53942008-11-07 14:24:08 -08007399static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7400{
7401 struct drm_device *dev = crtc->dev;
7402 struct drm_i915_private *dev_priv = dev->dev_private;
7403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7404 bool visible = base != 0;
7405 u32 cntl;
7406
7407 if (intel_crtc->cursor_visible == visible)
7408 return;
7409
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007410 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007411 if (visible) {
7412 /* On these chipsets we can only modify the base whilst
7413 * the cursor is disabled.
7414 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007415 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007416
7417 cntl &= ~(CURSOR_FORMAT_MASK);
7418 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7419 cntl |= CURSOR_ENABLE |
7420 CURSOR_GAMMA_ENABLE |
7421 CURSOR_FORMAT_ARGB;
7422 } else
7423 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007424 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007425
7426 intel_crtc->cursor_visible = visible;
7427}
7428
7429static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7430{
7431 struct drm_device *dev = crtc->dev;
7432 struct drm_i915_private *dev_priv = dev->dev_private;
7433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7434 int pipe = intel_crtc->pipe;
7435 bool visible = base != 0;
7436
7437 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007438 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007439 if (base) {
7440 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7441 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7442 cntl |= pipe << 28; /* Connect to correct pipe */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007443 } else {
Eric Anholtbad720f2009-10-22 16:11:14 -07007444 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007445 cntl |= CURSOR_MODE_DISABLE;
7446 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007447 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007448
7449 intel_crtc->cursor_visible = visible;
7450 }
7451 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007452 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007453 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007454 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007455}
7456
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007457static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7458{
7459 struct drm_device *dev = crtc->dev;
7460 struct drm_i915_private *dev_priv = dev->dev_private;
7461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7462 int pipe = intel_crtc->pipe;
7463 bool visible = base != 0;
7464
7465 if (intel_crtc->cursor_visible != visible) {
7466 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7467 if (base) {
7468 cntl &= ~CURSOR_MODE;
7469 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7470 } else {
7471 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7472 cntl |= CURSOR_MODE_DISABLE;
7473 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007474 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007475 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007476 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7477 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007478 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7479
7480 intel_crtc->cursor_visible = visible;
7481 }
7482 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007483 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007484 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007485 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007486}
7487
Jesse Barnes79e53942008-11-07 14:24:08 -08007488/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007489static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7490 bool on)
7491{
7492 struct drm_device *dev = crtc->dev;
7493 struct drm_i915_private *dev_priv = dev->dev_private;
7494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7495 int pipe = intel_crtc->pipe;
7496 int x = intel_crtc->cursor_x;
7497 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007498 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007499 bool visible;
7500
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007501 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007502 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007503
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007504 if (x >= intel_crtc->config.pipe_src_w)
7505 base = 0;
7506
7507 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007508 base = 0;
7509
7510 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007511 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007512 base = 0;
7513
7514 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7515 x = -x;
7516 }
7517 pos |= x << CURSOR_X_SHIFT;
7518
7519 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007520 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007521 base = 0;
7522
7523 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7524 y = -y;
7525 }
7526 pos |= y << CURSOR_Y_SHIFT;
7527
7528 visible = base != 0;
7529 if (!visible && !intel_crtc->cursor_visible)
7530 return;
7531
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007532 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007533 I915_WRITE(CURPOS_IVB(pipe), pos);
7534 ivb_update_cursor(crtc, base);
7535 } else {
7536 I915_WRITE(CURPOS(pipe), pos);
7537 if (IS_845G(dev) || IS_I865G(dev))
7538 i845_update_cursor(crtc, base);
7539 else
7540 i9xx_update_cursor(crtc, base);
7541 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007542}
7543
Jesse Barnes79e53942008-11-07 14:24:08 -08007544static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007545 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007546 uint32_t handle,
7547 uint32_t width, uint32_t height)
7548{
7549 struct drm_device *dev = crtc->dev;
7550 struct drm_i915_private *dev_priv = dev->dev_private;
7551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007552 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007553 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007554 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007555
Jesse Barnes79e53942008-11-07 14:24:08 -08007556 /* if we want to turn off the cursor ignore width and height */
7557 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007558 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007559 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007560 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007561 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007562 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007563 }
7564
7565 /* Currently we only support 64x64 cursors */
7566 if (width != 64 || height != 64) {
7567 DRM_ERROR("we currently only support 64x64 cursors\n");
7568 return -EINVAL;
7569 }
7570
Chris Wilson05394f32010-11-08 19:18:58 +00007571 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007572 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007573 return -ENOENT;
7574
Chris Wilson05394f32010-11-08 19:18:58 +00007575 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007576 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007577 ret = -ENOMEM;
7578 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007579 }
7580
Dave Airlie71acb5e2008-12-30 20:31:46 +10007581 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007582 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007583 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007584 unsigned alignment;
7585
Chris Wilsond9e86c02010-11-10 16:40:20 +00007586 if (obj->tiling_mode) {
7587 DRM_ERROR("cursor cannot be tiled\n");
7588 ret = -EINVAL;
7589 goto fail_locked;
7590 }
7591
Chris Wilson693db182013-03-05 14:52:39 +00007592 /* Note that the w/a also requires 2 PTE of padding following
7593 * the bo. We currently fill all unused PTE with the shadow
7594 * page and so we should always have valid PTE following the
7595 * cursor preventing the VT-d warning.
7596 */
7597 alignment = 0;
7598 if (need_vtd_wa(dev))
7599 alignment = 64*1024;
7600
7601 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007602 if (ret) {
7603 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007604 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007605 }
7606
Chris Wilsond9e86c02010-11-10 16:40:20 +00007607 ret = i915_gem_object_put_fence(obj);
7608 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007609 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007610 goto fail_unpin;
7611 }
7612
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007613 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007614 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007615 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007616 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007617 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7618 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007619 if (ret) {
7620 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007621 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007622 }
Chris Wilson05394f32010-11-08 19:18:58 +00007623 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007624 }
7625
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007626 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007627 I915_WRITE(CURSIZE, (height << 12) | width);
7628
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007629 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007630 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007631 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007632 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007633 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7634 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007635 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007636 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007637 }
Jesse Barnes80824002009-09-10 15:28:06 -07007638
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007639 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007640
7641 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007642 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007643 intel_crtc->cursor_width = width;
7644 intel_crtc->cursor_height = height;
7645
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007646 if (intel_crtc->active)
7647 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007648
Jesse Barnes79e53942008-11-07 14:24:08 -08007649 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007650fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007651 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007652fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007653 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007654fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007655 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007656 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007657}
7658
7659static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7660{
Jesse Barnes79e53942008-11-07 14:24:08 -08007661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007662
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007663 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7664 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007665
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007666 if (intel_crtc->active)
7667 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007668
7669 return 0;
7670}
7671
Jesse Barnes79e53942008-11-07 14:24:08 -08007672static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007673 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007674{
James Simmons72034252010-08-03 01:33:19 +01007675 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007677
James Simmons72034252010-08-03 01:33:19 +01007678 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007679 intel_crtc->lut_r[i] = red[i] >> 8;
7680 intel_crtc->lut_g[i] = green[i] >> 8;
7681 intel_crtc->lut_b[i] = blue[i] >> 8;
7682 }
7683
7684 intel_crtc_load_lut(crtc);
7685}
7686
Jesse Barnes79e53942008-11-07 14:24:08 -08007687/* VESA 640x480x72Hz mode to set on the pipe */
7688static struct drm_display_mode load_detect_mode = {
7689 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7690 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7691};
7692
Chris Wilsond2dff872011-04-19 08:36:26 +01007693static struct drm_framebuffer *
7694intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007695 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007696 struct drm_i915_gem_object *obj)
7697{
7698 struct intel_framebuffer *intel_fb;
7699 int ret;
7700
7701 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7702 if (!intel_fb) {
7703 drm_gem_object_unreference_unlocked(&obj->base);
7704 return ERR_PTR(-ENOMEM);
7705 }
7706
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007707 ret = i915_mutex_lock_interruptible(dev);
7708 if (ret)
7709 goto err;
7710
Chris Wilsond2dff872011-04-19 08:36:26 +01007711 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007712 mutex_unlock(&dev->struct_mutex);
7713 if (ret)
7714 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007715
7716 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007717err:
7718 drm_gem_object_unreference_unlocked(&obj->base);
7719 kfree(intel_fb);
7720
7721 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007722}
7723
7724static u32
7725intel_framebuffer_pitch_for_width(int width, int bpp)
7726{
7727 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7728 return ALIGN(pitch, 64);
7729}
7730
7731static u32
7732intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7733{
7734 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7735 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7736}
7737
7738static struct drm_framebuffer *
7739intel_framebuffer_create_for_mode(struct drm_device *dev,
7740 struct drm_display_mode *mode,
7741 int depth, int bpp)
7742{
7743 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007744 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007745
7746 obj = i915_gem_alloc_object(dev,
7747 intel_framebuffer_size_for_mode(mode, bpp));
7748 if (obj == NULL)
7749 return ERR_PTR(-ENOMEM);
7750
7751 mode_cmd.width = mode->hdisplay;
7752 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007753 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7754 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007755 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007756
7757 return intel_framebuffer_create(dev, &mode_cmd, obj);
7758}
7759
7760static struct drm_framebuffer *
7761mode_fits_in_fbdev(struct drm_device *dev,
7762 struct drm_display_mode *mode)
7763{
Daniel Vetter4520f532013-10-09 09:18:51 +02007764#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007765 struct drm_i915_private *dev_priv = dev->dev_private;
7766 struct drm_i915_gem_object *obj;
7767 struct drm_framebuffer *fb;
7768
7769 if (dev_priv->fbdev == NULL)
7770 return NULL;
7771
7772 obj = dev_priv->fbdev->ifb.obj;
7773 if (obj == NULL)
7774 return NULL;
7775
7776 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007777 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7778 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007779 return NULL;
7780
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007781 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007782 return NULL;
7783
7784 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007785#else
7786 return NULL;
7787#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007788}
7789
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007790bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007791 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007792 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007793{
7794 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007795 struct intel_encoder *intel_encoder =
7796 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007797 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007798 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007799 struct drm_crtc *crtc = NULL;
7800 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007801 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007802 int i = -1;
7803
Chris Wilsond2dff872011-04-19 08:36:26 +01007804 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7805 connector->base.id, drm_get_connector_name(connector),
7806 encoder->base.id, drm_get_encoder_name(encoder));
7807
Jesse Barnes79e53942008-11-07 14:24:08 -08007808 /*
7809 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007810 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007811 * - if the connector already has an assigned crtc, use it (but make
7812 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007813 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007814 * - try to find the first unused crtc that can drive this connector,
7815 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007816 */
7817
7818 /* See if we already have a CRTC for this connector */
7819 if (encoder->crtc) {
7820 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007821
Daniel Vetter7b240562012-12-12 00:35:33 +01007822 mutex_lock(&crtc->mutex);
7823
Daniel Vetter24218aa2012-08-12 19:27:11 +02007824 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007825 old->load_detect_temp = false;
7826
7827 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007828 if (connector->dpms != DRM_MODE_DPMS_ON)
7829 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007830
Chris Wilson71731882011-04-19 23:10:58 +01007831 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832 }
7833
7834 /* Find an unused one (if possible) */
7835 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7836 i++;
7837 if (!(encoder->possible_crtcs & (1 << i)))
7838 continue;
7839 if (!possible_crtc->enabled) {
7840 crtc = possible_crtc;
7841 break;
7842 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007843 }
7844
7845 /*
7846 * If we didn't find an unused CRTC, don't use any.
7847 */
7848 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007849 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7850 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007851 }
7852
Daniel Vetter7b240562012-12-12 00:35:33 +01007853 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007854 intel_encoder->new_crtc = to_intel_crtc(crtc);
7855 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007856
7857 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007858 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007859 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007860 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007861
Chris Wilson64927112011-04-20 07:25:26 +01007862 if (!mode)
7863 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007864
Chris Wilsond2dff872011-04-19 08:36:26 +01007865 /* We need a framebuffer large enough to accommodate all accesses
7866 * that the plane may generate whilst we perform load detection.
7867 * We can not rely on the fbcon either being present (we get called
7868 * during its initialisation to detect all boot displays, or it may
7869 * not even exist) or that it is large enough to satisfy the
7870 * requested mode.
7871 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007872 fb = mode_fits_in_fbdev(dev, mode);
7873 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007874 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007875 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7876 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007877 } else
7878 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007879 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007880 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007881 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007882 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007883 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007884
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007885 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007886 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007887 if (old->release_fb)
7888 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007889 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007890 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007891 }
Chris Wilson71731882011-04-19 23:10:58 +01007892
Jesse Barnes79e53942008-11-07 14:24:08 -08007893 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007894 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007895 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007896}
7897
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007898void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007899 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007900{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007901 struct intel_encoder *intel_encoder =
7902 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007903 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007904 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007905
Chris Wilsond2dff872011-04-19 08:36:26 +01007906 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7907 connector->base.id, drm_get_connector_name(connector),
7908 encoder->base.id, drm_get_encoder_name(encoder));
7909
Chris Wilson8261b192011-04-19 23:18:09 +01007910 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007911 to_intel_connector(connector)->new_encoder = NULL;
7912 intel_encoder->new_crtc = NULL;
7913 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007914
Daniel Vetter36206362012-12-10 20:42:17 +01007915 if (old->release_fb) {
7916 drm_framebuffer_unregister_private(old->release_fb);
7917 drm_framebuffer_unreference(old->release_fb);
7918 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007919
Daniel Vetter67c96402013-01-23 16:25:09 +00007920 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007921 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007922 }
7923
Eric Anholtc751ce42010-03-25 11:48:48 -07007924 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007925 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7926 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007927
7928 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007929}
7930
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007931static int i9xx_pll_refclk(struct drm_device *dev,
7932 const struct intel_crtc_config *pipe_config)
7933{
7934 struct drm_i915_private *dev_priv = dev->dev_private;
7935 u32 dpll = pipe_config->dpll_hw_state.dpll;
7936
7937 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007938 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007939 else if (HAS_PCH_SPLIT(dev))
7940 return 120000;
7941 else if (!IS_GEN2(dev))
7942 return 96000;
7943 else
7944 return 48000;
7945}
7946
Jesse Barnes79e53942008-11-07 14:24:08 -08007947/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007948static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7949 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007950{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007951 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007952 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007953 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007954 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007955 u32 fp;
7956 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007957 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007958
7959 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007960 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007961 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007962 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007963
7964 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007965 if (IS_PINEVIEW(dev)) {
7966 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7967 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007968 } else {
7969 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7970 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7971 }
7972
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007973 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007974 if (IS_PINEVIEW(dev))
7975 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7976 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007977 else
7978 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007979 DPLL_FPA01_P1_POST_DIV_SHIFT);
7980
7981 switch (dpll & DPLL_MODE_MASK) {
7982 case DPLLB_MODE_DAC_SERIAL:
7983 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7984 5 : 10;
7985 break;
7986 case DPLLB_MODE_LVDS:
7987 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7988 7 : 14;
7989 break;
7990 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007991 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007992 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007993 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007994 }
7995
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007996 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007997 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007998 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007999 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008000 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008001 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008002 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008003
8004 if (is_lvds) {
8005 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8006 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008007
8008 if (lvds & LVDS_CLKB_POWER_UP)
8009 clock.p2 = 7;
8010 else
8011 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008012 } else {
8013 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8014 clock.p1 = 2;
8015 else {
8016 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8017 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8018 }
8019 if (dpll & PLL_P2_DIVIDE_BY_4)
8020 clock.p2 = 4;
8021 else
8022 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008023 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008024
8025 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008026 }
8027
Ville Syrjälä18442d02013-09-13 16:00:08 +03008028 /*
8029 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008030 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008031 * encoder's get_config() function.
8032 */
8033 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008034}
8035
Ville Syrjälä6878da02013-09-13 15:59:11 +03008036int intel_dotclock_calculate(int link_freq,
8037 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008038{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008039 /*
8040 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008041 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008042 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008043 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008044 *
8045 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008046 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008047 */
8048
Ville Syrjälä6878da02013-09-13 15:59:11 +03008049 if (!m_n->link_n)
8050 return 0;
8051
8052 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8053}
8054
Ville Syrjälä18442d02013-09-13 16:00:08 +03008055static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8056 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008057{
8058 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008059
8060 /* read out port_clock from the DPLL */
8061 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008062
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008063 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008064 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008065 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008066 * agree once we know their relationship in the encoder's
8067 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008068 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008069 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008070 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8071 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008072}
8073
8074/** Returns the currently programmed mode of the given pipe. */
8075struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8076 struct drm_crtc *crtc)
8077{
Jesse Barnes548f2452011-02-17 10:40:53 -08008078 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008080 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008081 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008082 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008083 int htot = I915_READ(HTOTAL(cpu_transcoder));
8084 int hsync = I915_READ(HSYNC(cpu_transcoder));
8085 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8086 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008087 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008088
8089 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8090 if (!mode)
8091 return NULL;
8092
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008093 /*
8094 * Construct a pipe_config sufficient for getting the clock info
8095 * back out of crtc_clock_get.
8096 *
8097 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8098 * to use a real value here instead.
8099 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008100 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008101 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008102 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8103 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8104 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008105 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8106
Ville Syrjälä773ae032013-09-23 17:48:20 +03008107 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008108 mode->hdisplay = (htot & 0xffff) + 1;
8109 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8110 mode->hsync_start = (hsync & 0xffff) + 1;
8111 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8112 mode->vdisplay = (vtot & 0xffff) + 1;
8113 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8114 mode->vsync_start = (vsync & 0xffff) + 1;
8115 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8116
8117 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008118
8119 return mode;
8120}
8121
Daniel Vetter3dec0092010-08-20 21:40:52 +02008122static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008123{
8124 struct drm_device *dev = crtc->dev;
8125 drm_i915_private_t *dev_priv = dev->dev_private;
8126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8127 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008128 int dpll_reg = DPLL(pipe);
8129 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008130
Eric Anholtbad720f2009-10-22 16:11:14 -07008131 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008132 return;
8133
8134 if (!dev_priv->lvds_downclock_avail)
8135 return;
8136
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008137 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008138 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008139 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008140
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008141 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008142
8143 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8144 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008145 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008146
Jesse Barnes652c3932009-08-17 13:31:43 -07008147 dpll = I915_READ(dpll_reg);
8148 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008149 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008150 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008151}
8152
8153static void intel_decrease_pllclock(struct drm_crtc *crtc)
8154{
8155 struct drm_device *dev = crtc->dev;
8156 drm_i915_private_t *dev_priv = dev->dev_private;
8157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008158
Eric Anholtbad720f2009-10-22 16:11:14 -07008159 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008160 return;
8161
8162 if (!dev_priv->lvds_downclock_avail)
8163 return;
8164
8165 /*
8166 * Since this is called by a timer, we should never get here in
8167 * the manual case.
8168 */
8169 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008170 int pipe = intel_crtc->pipe;
8171 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008172 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008173
Zhao Yakui44d98a62009-10-09 11:39:40 +08008174 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008175
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008176 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008177
Chris Wilson074b5e12012-05-02 12:07:06 +01008178 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008179 dpll |= DISPLAY_RATE_SELECT_FPA1;
8180 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008181 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008182 dpll = I915_READ(dpll_reg);
8183 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008184 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008185 }
8186
8187}
8188
Chris Wilsonf047e392012-07-21 12:31:41 +01008189void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008190{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008191 struct drm_i915_private *dev_priv = dev->dev_private;
8192
8193 hsw_package_c8_gpu_busy(dev_priv);
8194 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008195}
8196
8197void intel_mark_idle(struct drm_device *dev)
8198{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008199 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008200 struct drm_crtc *crtc;
8201
Paulo Zanonic67a4702013-08-19 13:18:09 -03008202 hsw_package_c8_gpu_idle(dev_priv);
8203
Chris Wilson725a5b52013-01-08 11:02:57 +00008204 if (!i915_powersave)
8205 return;
8206
8207 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8208 if (!crtc->fb)
8209 continue;
8210
8211 intel_decrease_pllclock(crtc);
8212 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008213
8214 if (dev_priv->info->gen >= 6)
8215 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008216}
8217
Chris Wilsonc65355b2013-06-06 16:53:41 -03008218void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8219 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008220{
8221 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008222 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008223
8224 if (!i915_powersave)
8225 return;
8226
Jesse Barnes652c3932009-08-17 13:31:43 -07008227 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008228 if (!crtc->fb)
8229 continue;
8230
Chris Wilsonc65355b2013-06-06 16:53:41 -03008231 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8232 continue;
8233
8234 intel_increase_pllclock(crtc);
8235 if (ring && intel_fbc_enabled(dev))
8236 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008237 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008238}
8239
Jesse Barnes79e53942008-11-07 14:24:08 -08008240static void intel_crtc_destroy(struct drm_crtc *crtc)
8241{
8242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008243 struct drm_device *dev = crtc->dev;
8244 struct intel_unpin_work *work;
8245 unsigned long flags;
8246
8247 spin_lock_irqsave(&dev->event_lock, flags);
8248 work = intel_crtc->unpin_work;
8249 intel_crtc->unpin_work = NULL;
8250 spin_unlock_irqrestore(&dev->event_lock, flags);
8251
8252 if (work) {
8253 cancel_work_sync(&work->work);
8254 kfree(work);
8255 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008256
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008257 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8258
Jesse Barnes79e53942008-11-07 14:24:08 -08008259 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008260
Jesse Barnes79e53942008-11-07 14:24:08 -08008261 kfree(intel_crtc);
8262}
8263
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008264static void intel_unpin_work_fn(struct work_struct *__work)
8265{
8266 struct intel_unpin_work *work =
8267 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008268 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008269
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008270 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008271 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008272 drm_gem_object_unreference(&work->pending_flip_obj->base);
8273 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008274
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008275 intel_update_fbc(dev);
8276 mutex_unlock(&dev->struct_mutex);
8277
8278 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8279 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8280
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008281 kfree(work);
8282}
8283
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008284static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008285 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008286{
8287 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8289 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008290 unsigned long flags;
8291
8292 /* Ignore early vblank irqs */
8293 if (intel_crtc == NULL)
8294 return;
8295
8296 spin_lock_irqsave(&dev->event_lock, flags);
8297 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008298
8299 /* Ensure we don't miss a work->pending update ... */
8300 smp_rmb();
8301
8302 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008303 spin_unlock_irqrestore(&dev->event_lock, flags);
8304 return;
8305 }
8306
Chris Wilsone7d841c2012-12-03 11:36:30 +00008307 /* and that the unpin work is consistent wrt ->pending. */
8308 smp_rmb();
8309
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008310 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008311
Rob Clark45a066e2012-10-08 14:50:40 -05008312 if (work->event)
8313 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008314
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008315 drm_vblank_put(dev, intel_crtc->pipe);
8316
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008317 spin_unlock_irqrestore(&dev->event_lock, flags);
8318
Daniel Vetter2c10d572012-12-20 21:24:07 +01008319 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008320
8321 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008322
8323 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008324}
8325
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008326void intel_finish_page_flip(struct drm_device *dev, int pipe)
8327{
8328 drm_i915_private_t *dev_priv = dev->dev_private;
8329 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8330
Mario Kleiner49b14a52010-12-09 07:00:07 +01008331 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008332}
8333
8334void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8335{
8336 drm_i915_private_t *dev_priv = dev->dev_private;
8337 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8338
Mario Kleiner49b14a52010-12-09 07:00:07 +01008339 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008340}
8341
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008342void intel_prepare_page_flip(struct drm_device *dev, int plane)
8343{
8344 drm_i915_private_t *dev_priv = dev->dev_private;
8345 struct intel_crtc *intel_crtc =
8346 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8347 unsigned long flags;
8348
Chris Wilsone7d841c2012-12-03 11:36:30 +00008349 /* NB: An MMIO update of the plane base pointer will also
8350 * generate a page-flip completion irq, i.e. every modeset
8351 * is also accompanied by a spurious intel_prepare_page_flip().
8352 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008353 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008354 if (intel_crtc->unpin_work)
8355 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008356 spin_unlock_irqrestore(&dev->event_lock, flags);
8357}
8358
Chris Wilsone7d841c2012-12-03 11:36:30 +00008359inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8360{
8361 /* Ensure that the work item is consistent when activating it ... */
8362 smp_wmb();
8363 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8364 /* and that it is marked active as soon as the irq could fire. */
8365 smp_wmb();
8366}
8367
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008368static int intel_gen2_queue_flip(struct drm_device *dev,
8369 struct drm_crtc *crtc,
8370 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008371 struct drm_i915_gem_object *obj,
8372 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008373{
8374 struct drm_i915_private *dev_priv = dev->dev_private;
8375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008376 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008377 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008378 int ret;
8379
Daniel Vetter6d90c952012-04-26 23:28:05 +02008380 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008381 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008382 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008383
Daniel Vetter6d90c952012-04-26 23:28:05 +02008384 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008385 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008386 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008387
8388 /* Can't queue multiple flips, so wait for the previous
8389 * one to finish before executing the next.
8390 */
8391 if (intel_crtc->plane)
8392 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8393 else
8394 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008395 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8396 intel_ring_emit(ring, MI_NOOP);
8397 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8398 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8399 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008400 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008401 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008402
8403 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008404 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008405 return 0;
8406
8407err_unpin:
8408 intel_unpin_fb_obj(obj);
8409err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008410 return ret;
8411}
8412
8413static int intel_gen3_queue_flip(struct drm_device *dev,
8414 struct drm_crtc *crtc,
8415 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008416 struct drm_i915_gem_object *obj,
8417 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008418{
8419 struct drm_i915_private *dev_priv = dev->dev_private;
8420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008421 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008422 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008423 int ret;
8424
Daniel Vetter6d90c952012-04-26 23:28:05 +02008425 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008426 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008427 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008428
Daniel Vetter6d90c952012-04-26 23:28:05 +02008429 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008430 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008431 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008432
8433 if (intel_crtc->plane)
8434 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8435 else
8436 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008437 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8438 intel_ring_emit(ring, MI_NOOP);
8439 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8440 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8441 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008442 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008443 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008444
Chris Wilsone7d841c2012-12-03 11:36:30 +00008445 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008446 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008447 return 0;
8448
8449err_unpin:
8450 intel_unpin_fb_obj(obj);
8451err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008452 return ret;
8453}
8454
8455static int intel_gen4_queue_flip(struct drm_device *dev,
8456 struct drm_crtc *crtc,
8457 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008458 struct drm_i915_gem_object *obj,
8459 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008460{
8461 struct drm_i915_private *dev_priv = dev->dev_private;
8462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8463 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008464 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008465 int ret;
8466
Daniel Vetter6d90c952012-04-26 23:28:05 +02008467 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008468 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008469 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008470
Daniel Vetter6d90c952012-04-26 23:28:05 +02008471 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008472 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008473 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008474
8475 /* i965+ uses the linear or tiled offsets from the
8476 * Display Registers (which do not change across a page-flip)
8477 * so we need only reprogram the base address.
8478 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008479 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8480 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8481 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008482 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008483 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008484 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008485
8486 /* XXX Enabling the panel-fitter across page-flip is so far
8487 * untested on non-native modes, so ignore it for now.
8488 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8489 */
8490 pf = 0;
8491 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008492 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008493
8494 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008495 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008496 return 0;
8497
8498err_unpin:
8499 intel_unpin_fb_obj(obj);
8500err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008501 return ret;
8502}
8503
8504static int intel_gen6_queue_flip(struct drm_device *dev,
8505 struct drm_crtc *crtc,
8506 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008507 struct drm_i915_gem_object *obj,
8508 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008509{
8510 struct drm_i915_private *dev_priv = dev->dev_private;
8511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008512 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008513 uint32_t pf, pipesrc;
8514 int ret;
8515
Daniel Vetter6d90c952012-04-26 23:28:05 +02008516 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008517 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008518 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008519
Daniel Vetter6d90c952012-04-26 23:28:05 +02008520 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008521 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008522 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008523
Daniel Vetter6d90c952012-04-26 23:28:05 +02008524 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8525 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8526 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008527 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008528
Chris Wilson99d9acd2012-04-17 20:37:00 +01008529 /* Contrary to the suggestions in the documentation,
8530 * "Enable Panel Fitter" does not seem to be required when page
8531 * flipping with a non-native mode, and worse causes a normal
8532 * modeset to fail.
8533 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8534 */
8535 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008536 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008537 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008538
8539 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008540 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008541 return 0;
8542
8543err_unpin:
8544 intel_unpin_fb_obj(obj);
8545err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008546 return ret;
8547}
8548
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008549static int intel_gen7_queue_flip(struct drm_device *dev,
8550 struct drm_crtc *crtc,
8551 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008552 struct drm_i915_gem_object *obj,
8553 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008554{
8555 struct drm_i915_private *dev_priv = dev->dev_private;
8556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008557 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008558 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008559 int len, ret;
8560
8561 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008562 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008563 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008564
8565 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8566 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008567 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008568
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008569 switch(intel_crtc->plane) {
8570 case PLANE_A:
8571 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8572 break;
8573 case PLANE_B:
8574 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8575 break;
8576 case PLANE_C:
8577 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8578 break;
8579 default:
8580 WARN_ONCE(1, "unknown plane in flip command\n");
8581 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008582 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008583 }
8584
Chris Wilsonffe74d72013-08-26 20:58:12 +01008585 len = 4;
8586 if (ring->id == RCS)
8587 len += 6;
8588
8589 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008590 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008591 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008592
Chris Wilsonffe74d72013-08-26 20:58:12 +01008593 /* Unmask the flip-done completion message. Note that the bspec says that
8594 * we should do this for both the BCS and RCS, and that we must not unmask
8595 * more than one flip event at any time (or ensure that one flip message
8596 * can be sent by waiting for flip-done prior to queueing new flips).
8597 * Experimentation says that BCS works despite DERRMR masking all
8598 * flip-done completion events and that unmasking all planes at once
8599 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8600 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8601 */
8602 if (ring->id == RCS) {
8603 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8604 intel_ring_emit(ring, DERRMR);
8605 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8606 DERRMR_PIPEB_PRI_FLIP_DONE |
8607 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008608 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8609 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008610 intel_ring_emit(ring, DERRMR);
8611 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8612 }
8613
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008614 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008615 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008616 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008617 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008618
8619 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008620 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008621 return 0;
8622
8623err_unpin:
8624 intel_unpin_fb_obj(obj);
8625err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008626 return ret;
8627}
8628
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008629static int intel_default_queue_flip(struct drm_device *dev,
8630 struct drm_crtc *crtc,
8631 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008632 struct drm_i915_gem_object *obj,
8633 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008634{
8635 return -ENODEV;
8636}
8637
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008638static int intel_crtc_page_flip(struct drm_crtc *crtc,
8639 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008640 struct drm_pending_vblank_event *event,
8641 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008642{
8643 struct drm_device *dev = crtc->dev;
8644 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008645 struct drm_framebuffer *old_fb = crtc->fb;
8646 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8648 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008649 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008650 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008651
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008652 /* Can't change pixel format via MI display flips. */
8653 if (fb->pixel_format != crtc->fb->pixel_format)
8654 return -EINVAL;
8655
8656 /*
8657 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8658 * Note that pitch changes could also affect these register.
8659 */
8660 if (INTEL_INFO(dev)->gen > 3 &&
8661 (fb->offsets[0] != crtc->fb->offsets[0] ||
8662 fb->pitches[0] != crtc->fb->pitches[0]))
8663 return -EINVAL;
8664
Daniel Vetterb14c5672013-09-19 12:18:32 +02008665 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008666 if (work == NULL)
8667 return -ENOMEM;
8668
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008669 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008670 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008671 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008672 INIT_WORK(&work->work, intel_unpin_work_fn);
8673
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008674 ret = drm_vblank_get(dev, intel_crtc->pipe);
8675 if (ret)
8676 goto free_work;
8677
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008678 /* We borrow the event spin lock for protecting unpin_work */
8679 spin_lock_irqsave(&dev->event_lock, flags);
8680 if (intel_crtc->unpin_work) {
8681 spin_unlock_irqrestore(&dev->event_lock, flags);
8682 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008683 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008684
8685 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008686 return -EBUSY;
8687 }
8688 intel_crtc->unpin_work = work;
8689 spin_unlock_irqrestore(&dev->event_lock, flags);
8690
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008691 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8692 flush_workqueue(dev_priv->wq);
8693
Chris Wilson79158102012-05-23 11:13:58 +01008694 ret = i915_mutex_lock_interruptible(dev);
8695 if (ret)
8696 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008697
Jesse Barnes75dfca82010-02-10 15:09:44 -08008698 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008699 drm_gem_object_reference(&work->old_fb_obj->base);
8700 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008701
8702 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008703
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008704 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008705
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008706 work->enable_stall_check = true;
8707
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008708 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008709 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008710
Keith Packarded8d1972013-07-22 18:49:58 -07008711 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008712 if (ret)
8713 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008714
Chris Wilson7782de32011-07-08 12:22:41 +01008715 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008716 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008717 mutex_unlock(&dev->struct_mutex);
8718
Jesse Barnese5510fa2010-07-01 16:48:37 -07008719 trace_i915_flip_request(intel_crtc->plane, obj);
8720
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008721 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008722
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008723cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008724 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008725 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008726 drm_gem_object_unreference(&work->old_fb_obj->base);
8727 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008728 mutex_unlock(&dev->struct_mutex);
8729
Chris Wilson79158102012-05-23 11:13:58 +01008730cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008731 spin_lock_irqsave(&dev->event_lock, flags);
8732 intel_crtc->unpin_work = NULL;
8733 spin_unlock_irqrestore(&dev->event_lock, flags);
8734
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008735 drm_vblank_put(dev, intel_crtc->pipe);
8736free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008737 kfree(work);
8738
8739 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008740}
8741
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008742static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008743 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8744 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008745};
8746
Daniel Vetter9a935852012-07-05 22:34:27 +02008747/**
8748 * intel_modeset_update_staged_output_state
8749 *
8750 * Updates the staged output configuration state, e.g. after we've read out the
8751 * current hw state.
8752 */
8753static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8754{
8755 struct intel_encoder *encoder;
8756 struct intel_connector *connector;
8757
8758 list_for_each_entry(connector, &dev->mode_config.connector_list,
8759 base.head) {
8760 connector->new_encoder =
8761 to_intel_encoder(connector->base.encoder);
8762 }
8763
8764 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8765 base.head) {
8766 encoder->new_crtc =
8767 to_intel_crtc(encoder->base.crtc);
8768 }
8769}
8770
8771/**
8772 * intel_modeset_commit_output_state
8773 *
8774 * This function copies the stage display pipe configuration to the real one.
8775 */
8776static void intel_modeset_commit_output_state(struct drm_device *dev)
8777{
8778 struct intel_encoder *encoder;
8779 struct intel_connector *connector;
8780
8781 list_for_each_entry(connector, &dev->mode_config.connector_list,
8782 base.head) {
8783 connector->base.encoder = &connector->new_encoder->base;
8784 }
8785
8786 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8787 base.head) {
8788 encoder->base.crtc = &encoder->new_crtc->base;
8789 }
8790}
8791
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008792static void
8793connected_sink_compute_bpp(struct intel_connector * connector,
8794 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008795{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008796 int bpp = pipe_config->pipe_bpp;
8797
8798 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8799 connector->base.base.id,
8800 drm_get_connector_name(&connector->base));
8801
8802 /* Don't use an invalid EDID bpc value */
8803 if (connector->base.display_info.bpc &&
8804 connector->base.display_info.bpc * 3 < bpp) {
8805 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8806 bpp, connector->base.display_info.bpc*3);
8807 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8808 }
8809
8810 /* Clamp bpp to 8 on screens without EDID 1.4 */
8811 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8812 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8813 bpp);
8814 pipe_config->pipe_bpp = 24;
8815 }
8816}
8817
8818static int
8819compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8820 struct drm_framebuffer *fb,
8821 struct intel_crtc_config *pipe_config)
8822{
8823 struct drm_device *dev = crtc->base.dev;
8824 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008825 int bpp;
8826
Daniel Vetterd42264b2013-03-28 16:38:08 +01008827 switch (fb->pixel_format) {
8828 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008829 bpp = 8*3; /* since we go through a colormap */
8830 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008831 case DRM_FORMAT_XRGB1555:
8832 case DRM_FORMAT_ARGB1555:
8833 /* checked in intel_framebuffer_init already */
8834 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8835 return -EINVAL;
8836 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008837 bpp = 6*3; /* min is 18bpp */
8838 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008839 case DRM_FORMAT_XBGR8888:
8840 case DRM_FORMAT_ABGR8888:
8841 /* checked in intel_framebuffer_init already */
8842 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8843 return -EINVAL;
8844 case DRM_FORMAT_XRGB8888:
8845 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008846 bpp = 8*3;
8847 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008848 case DRM_FORMAT_XRGB2101010:
8849 case DRM_FORMAT_ARGB2101010:
8850 case DRM_FORMAT_XBGR2101010:
8851 case DRM_FORMAT_ABGR2101010:
8852 /* checked in intel_framebuffer_init already */
8853 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008854 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008855 bpp = 10*3;
8856 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008857 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008858 default:
8859 DRM_DEBUG_KMS("unsupported depth\n");
8860 return -EINVAL;
8861 }
8862
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008863 pipe_config->pipe_bpp = bpp;
8864
8865 /* Clamp display bpp to EDID value */
8866 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008867 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008868 if (!connector->new_encoder ||
8869 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008870 continue;
8871
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008872 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008873 }
8874
8875 return bpp;
8876}
8877
Daniel Vetter644db712013-09-19 14:53:58 +02008878static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8879{
8880 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8881 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008882 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008883 mode->crtc_hdisplay, mode->crtc_hsync_start,
8884 mode->crtc_hsync_end, mode->crtc_htotal,
8885 mode->crtc_vdisplay, mode->crtc_vsync_start,
8886 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8887}
8888
Daniel Vetterc0b03412013-05-28 12:05:54 +02008889static void intel_dump_pipe_config(struct intel_crtc *crtc,
8890 struct intel_crtc_config *pipe_config,
8891 const char *context)
8892{
8893 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8894 context, pipe_name(crtc->pipe));
8895
8896 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8897 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8898 pipe_config->pipe_bpp, pipe_config->dither);
8899 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8900 pipe_config->has_pch_encoder,
8901 pipe_config->fdi_lanes,
8902 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8903 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8904 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008905 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8906 pipe_config->has_dp_encoder,
8907 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8908 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8909 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008910 DRM_DEBUG_KMS("requested mode:\n");
8911 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8912 DRM_DEBUG_KMS("adjusted mode:\n");
8913 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008914 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008915 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008916 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8917 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008918 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8919 pipe_config->gmch_pfit.control,
8920 pipe_config->gmch_pfit.pgm_ratios,
8921 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008922 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008923 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008924 pipe_config->pch_pfit.size,
8925 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008926 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008927 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008928}
8929
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008930static bool check_encoder_cloning(struct drm_crtc *crtc)
8931{
8932 int num_encoders = 0;
8933 bool uncloneable_encoders = false;
8934 struct intel_encoder *encoder;
8935
8936 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8937 base.head) {
8938 if (&encoder->new_crtc->base != crtc)
8939 continue;
8940
8941 num_encoders++;
8942 if (!encoder->cloneable)
8943 uncloneable_encoders = true;
8944 }
8945
8946 return !(num_encoders > 1 && uncloneable_encoders);
8947}
8948
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008949static struct intel_crtc_config *
8950intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008951 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008952 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008953{
8954 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008955 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008956 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008957 int plane_bpp, ret = -EINVAL;
8958 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008959
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008960 if (!check_encoder_cloning(crtc)) {
8961 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8962 return ERR_PTR(-EINVAL);
8963 }
8964
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008965 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8966 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008967 return ERR_PTR(-ENOMEM);
8968
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008969 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8970 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008971
Daniel Vettere143a212013-07-04 12:01:15 +02008972 pipe_config->cpu_transcoder =
8973 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008974 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008975
Imre Deak2960bc92013-07-30 13:36:32 +03008976 /*
8977 * Sanitize sync polarity flags based on requested ones. If neither
8978 * positive or negative polarity is requested, treat this as meaning
8979 * negative polarity.
8980 */
8981 if (!(pipe_config->adjusted_mode.flags &
8982 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8983 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8984
8985 if (!(pipe_config->adjusted_mode.flags &
8986 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8987 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8988
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008989 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8990 * plane pixel format and any sink constraints into account. Returns the
8991 * source plane bpp so that dithering can be selected on mismatches
8992 * after encoders and crtc also have had their say. */
8993 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8994 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008995 if (plane_bpp < 0)
8996 goto fail;
8997
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008998 /*
8999 * Determine the real pipe dimensions. Note that stereo modes can
9000 * increase the actual pipe size due to the frame doubling and
9001 * insertion of additional space for blanks between the frame. This
9002 * is stored in the crtc timings. We use the requested mode to do this
9003 * computation to clearly distinguish it from the adjusted mode, which
9004 * can be changed by the connectors in the below retry loop.
9005 */
9006 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9007 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9008 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9009
Daniel Vettere29c22c2013-02-21 00:00:16 +01009010encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009011 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009012 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009013 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009014
Daniel Vetter135c81b2013-07-21 21:37:09 +02009015 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009016 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009017
Daniel Vetter7758a112012-07-08 19:40:39 +02009018 /* Pass our mode to the connectors and the CRTC to give them a chance to
9019 * adjust it according to limitations or connector properties, and also
9020 * a chance to reject the mode entirely.
9021 */
9022 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9023 base.head) {
9024
9025 if (&encoder->new_crtc->base != crtc)
9026 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009027
Daniel Vetterefea6e82013-07-21 21:36:59 +02009028 if (!(encoder->compute_config(encoder, pipe_config))) {
9029 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009030 goto fail;
9031 }
9032 }
9033
Daniel Vetterff9a6752013-06-01 17:16:21 +02009034 /* Set default port clock if not overwritten by the encoder. Needs to be
9035 * done afterwards in case the encoder adjusts the mode. */
9036 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009037 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9038 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009039
Daniel Vettera43f6e02013-06-07 23:10:32 +02009040 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009041 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009042 DRM_DEBUG_KMS("CRTC fixup failed\n");
9043 goto fail;
9044 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009045
9046 if (ret == RETRY) {
9047 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9048 ret = -EINVAL;
9049 goto fail;
9050 }
9051
9052 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9053 retry = false;
9054 goto encoder_retry;
9055 }
9056
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009057 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9058 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9059 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9060
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009061 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009062fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009063 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009064 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009065}
9066
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009067/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9068 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9069static void
9070intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9071 unsigned *prepare_pipes, unsigned *disable_pipes)
9072{
9073 struct intel_crtc *intel_crtc;
9074 struct drm_device *dev = crtc->dev;
9075 struct intel_encoder *encoder;
9076 struct intel_connector *connector;
9077 struct drm_crtc *tmp_crtc;
9078
9079 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9080
9081 /* Check which crtcs have changed outputs connected to them, these need
9082 * to be part of the prepare_pipes mask. We don't (yet) support global
9083 * modeset across multiple crtcs, so modeset_pipes will only have one
9084 * bit set at most. */
9085 list_for_each_entry(connector, &dev->mode_config.connector_list,
9086 base.head) {
9087 if (connector->base.encoder == &connector->new_encoder->base)
9088 continue;
9089
9090 if (connector->base.encoder) {
9091 tmp_crtc = connector->base.encoder->crtc;
9092
9093 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9094 }
9095
9096 if (connector->new_encoder)
9097 *prepare_pipes |=
9098 1 << connector->new_encoder->new_crtc->pipe;
9099 }
9100
9101 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9102 base.head) {
9103 if (encoder->base.crtc == &encoder->new_crtc->base)
9104 continue;
9105
9106 if (encoder->base.crtc) {
9107 tmp_crtc = encoder->base.crtc;
9108
9109 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9110 }
9111
9112 if (encoder->new_crtc)
9113 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9114 }
9115
9116 /* Check for any pipes that will be fully disabled ... */
9117 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9118 base.head) {
9119 bool used = false;
9120
9121 /* Don't try to disable disabled crtcs. */
9122 if (!intel_crtc->base.enabled)
9123 continue;
9124
9125 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9126 base.head) {
9127 if (encoder->new_crtc == intel_crtc)
9128 used = true;
9129 }
9130
9131 if (!used)
9132 *disable_pipes |= 1 << intel_crtc->pipe;
9133 }
9134
9135
9136 /* set_mode is also used to update properties on life display pipes. */
9137 intel_crtc = to_intel_crtc(crtc);
9138 if (crtc->enabled)
9139 *prepare_pipes |= 1 << intel_crtc->pipe;
9140
Daniel Vetterb6c51642013-04-12 18:48:43 +02009141 /*
9142 * For simplicity do a full modeset on any pipe where the output routing
9143 * changed. We could be more clever, but that would require us to be
9144 * more careful with calling the relevant encoder->mode_set functions.
9145 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009146 if (*prepare_pipes)
9147 *modeset_pipes = *prepare_pipes;
9148
9149 /* ... and mask these out. */
9150 *modeset_pipes &= ~(*disable_pipes);
9151 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009152
9153 /*
9154 * HACK: We don't (yet) fully support global modesets. intel_set_config
9155 * obies this rule, but the modeset restore mode of
9156 * intel_modeset_setup_hw_state does not.
9157 */
9158 *modeset_pipes &= 1 << intel_crtc->pipe;
9159 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009160
9161 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9162 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009163}
9164
Daniel Vetterea9d7582012-07-10 10:42:52 +02009165static bool intel_crtc_in_use(struct drm_crtc *crtc)
9166{
9167 struct drm_encoder *encoder;
9168 struct drm_device *dev = crtc->dev;
9169
9170 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9171 if (encoder->crtc == crtc)
9172 return true;
9173
9174 return false;
9175}
9176
9177static void
9178intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9179{
9180 struct intel_encoder *intel_encoder;
9181 struct intel_crtc *intel_crtc;
9182 struct drm_connector *connector;
9183
9184 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9185 base.head) {
9186 if (!intel_encoder->base.crtc)
9187 continue;
9188
9189 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9190
9191 if (prepare_pipes & (1 << intel_crtc->pipe))
9192 intel_encoder->connectors_active = false;
9193 }
9194
9195 intel_modeset_commit_output_state(dev);
9196
9197 /* Update computed state. */
9198 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9199 base.head) {
9200 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
9201 }
9202
9203 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9204 if (!connector->encoder || !connector->encoder->crtc)
9205 continue;
9206
9207 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9208
9209 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009210 struct drm_property *dpms_property =
9211 dev->mode_config.dpms_property;
9212
Daniel Vetterea9d7582012-07-10 10:42:52 +02009213 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009214 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009215 dpms_property,
9216 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009217
9218 intel_encoder = to_intel_encoder(connector->encoder);
9219 intel_encoder->connectors_active = true;
9220 }
9221 }
9222
9223}
9224
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009225static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009226{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009227 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009228
9229 if (clock1 == clock2)
9230 return true;
9231
9232 if (!clock1 || !clock2)
9233 return false;
9234
9235 diff = abs(clock1 - clock2);
9236
9237 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9238 return true;
9239
9240 return false;
9241}
9242
Daniel Vetter25c5b262012-07-08 22:08:04 +02009243#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9244 list_for_each_entry((intel_crtc), \
9245 &(dev)->mode_config.crtc_list, \
9246 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009247 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009248
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009249static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009250intel_pipe_config_compare(struct drm_device *dev,
9251 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009252 struct intel_crtc_config *pipe_config)
9253{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009254#define PIPE_CONF_CHECK_X(name) \
9255 if (current_config->name != pipe_config->name) { \
9256 DRM_ERROR("mismatch in " #name " " \
9257 "(expected 0x%08x, found 0x%08x)\n", \
9258 current_config->name, \
9259 pipe_config->name); \
9260 return false; \
9261 }
9262
Daniel Vetter08a24032013-04-19 11:25:34 +02009263#define PIPE_CONF_CHECK_I(name) \
9264 if (current_config->name != pipe_config->name) { \
9265 DRM_ERROR("mismatch in " #name " " \
9266 "(expected %i, found %i)\n", \
9267 current_config->name, \
9268 pipe_config->name); \
9269 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009270 }
9271
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009272#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9273 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009274 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009275 "(expected %i, found %i)\n", \
9276 current_config->name & (mask), \
9277 pipe_config->name & (mask)); \
9278 return false; \
9279 }
9280
Ville Syrjälä5e550652013-09-06 23:29:07 +03009281#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9282 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9283 DRM_ERROR("mismatch in " #name " " \
9284 "(expected %i, found %i)\n", \
9285 current_config->name, \
9286 pipe_config->name); \
9287 return false; \
9288 }
9289
Daniel Vetterbb760062013-06-06 14:55:52 +02009290#define PIPE_CONF_QUIRK(quirk) \
9291 ((current_config->quirks | pipe_config->quirks) & (quirk))
9292
Daniel Vettereccb1402013-05-22 00:50:22 +02009293 PIPE_CONF_CHECK_I(cpu_transcoder);
9294
Daniel Vetter08a24032013-04-19 11:25:34 +02009295 PIPE_CONF_CHECK_I(has_pch_encoder);
9296 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009297 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9298 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9299 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9300 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9301 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009302
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009303 PIPE_CONF_CHECK_I(has_dp_encoder);
9304 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9305 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9306 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9307 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9308 PIPE_CONF_CHECK_I(dp_m_n.tu);
9309
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009310 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9311 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9312 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9313 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9314 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9315 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9316
9317 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9318 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9319 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9320 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9321 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9322 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9323
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009324 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009325
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009326 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9327 DRM_MODE_FLAG_INTERLACE);
9328
Daniel Vetterbb760062013-06-06 14:55:52 +02009329 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9330 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9331 DRM_MODE_FLAG_PHSYNC);
9332 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9333 DRM_MODE_FLAG_NHSYNC);
9334 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9335 DRM_MODE_FLAG_PVSYNC);
9336 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9337 DRM_MODE_FLAG_NVSYNC);
9338 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009339
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009340 PIPE_CONF_CHECK_I(pipe_src_w);
9341 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009342
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009343 PIPE_CONF_CHECK_I(gmch_pfit.control);
9344 /* pfit ratios are autocomputed by the hw on gen4+ */
9345 if (INTEL_INFO(dev)->gen < 4)
9346 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9347 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009348 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9349 if (current_config->pch_pfit.enabled) {
9350 PIPE_CONF_CHECK_I(pch_pfit.pos);
9351 PIPE_CONF_CHECK_I(pch_pfit.size);
9352 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009353
Jesse Barnese59150d2014-01-07 13:30:45 -08009354 /* BDW+ don't expose a synchronous way to read the state */
9355 if (IS_HASWELL(dev))
9356 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009357
Ville Syrjälä282740f2013-09-04 18:30:03 +03009358 PIPE_CONF_CHECK_I(double_wide);
9359
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009360 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009361 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009362 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009363 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9364 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009365
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009366 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9367 PIPE_CONF_CHECK_I(pipe_bpp);
9368
Ville Syrjälä5ae68b42013-12-02 11:23:39 +02009369 if (!HAS_DDI(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01009370 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009371 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9372 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03009373
Daniel Vetter66e985c2013-06-05 13:34:20 +02009374#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009375#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009376#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009377#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009378#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009379
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009380 return true;
9381}
9382
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009383static void
9384check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009385{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009386 struct intel_connector *connector;
9387
9388 list_for_each_entry(connector, &dev->mode_config.connector_list,
9389 base.head) {
9390 /* This also checks the encoder/connector hw state with the
9391 * ->get_hw_state callbacks. */
9392 intel_connector_check_state(connector);
9393
9394 WARN(&connector->new_encoder->base != connector->base.encoder,
9395 "connector's staged encoder doesn't match current encoder\n");
9396 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009397}
9398
9399static void
9400check_encoder_state(struct drm_device *dev)
9401{
9402 struct intel_encoder *encoder;
9403 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009404
9405 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9406 base.head) {
9407 bool enabled = false;
9408 bool active = false;
9409 enum pipe pipe, tracked_pipe;
9410
9411 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9412 encoder->base.base.id,
9413 drm_get_encoder_name(&encoder->base));
9414
9415 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9416 "encoder's stage crtc doesn't match current crtc\n");
9417 WARN(encoder->connectors_active && !encoder->base.crtc,
9418 "encoder's active_connectors set, but no crtc\n");
9419
9420 list_for_each_entry(connector, &dev->mode_config.connector_list,
9421 base.head) {
9422 if (connector->base.encoder != &encoder->base)
9423 continue;
9424 enabled = true;
9425 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9426 active = true;
9427 }
9428 WARN(!!encoder->base.crtc != enabled,
9429 "encoder's enabled state mismatch "
9430 "(expected %i, found %i)\n",
9431 !!encoder->base.crtc, enabled);
9432 WARN(active && !encoder->base.crtc,
9433 "active encoder with no crtc\n");
9434
9435 WARN(encoder->connectors_active != active,
9436 "encoder's computed active state doesn't match tracked active state "
9437 "(expected %i, found %i)\n", active, encoder->connectors_active);
9438
9439 active = encoder->get_hw_state(encoder, &pipe);
9440 WARN(active != encoder->connectors_active,
9441 "encoder's hw state doesn't match sw tracking "
9442 "(expected %i, found %i)\n",
9443 encoder->connectors_active, active);
9444
9445 if (!encoder->base.crtc)
9446 continue;
9447
9448 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9449 WARN(active && pipe != tracked_pipe,
9450 "active encoder's pipe doesn't match"
9451 "(expected %i, found %i)\n",
9452 tracked_pipe, pipe);
9453
9454 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009455}
9456
9457static void
9458check_crtc_state(struct drm_device *dev)
9459{
9460 drm_i915_private_t *dev_priv = dev->dev_private;
9461 struct intel_crtc *crtc;
9462 struct intel_encoder *encoder;
9463 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009464
9465 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9466 base.head) {
9467 bool enabled = false;
9468 bool active = false;
9469
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009470 memset(&pipe_config, 0, sizeof(pipe_config));
9471
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009472 DRM_DEBUG_KMS("[CRTC:%d]\n",
9473 crtc->base.base.id);
9474
9475 WARN(crtc->active && !crtc->base.enabled,
9476 "active crtc, but not enabled in sw tracking\n");
9477
9478 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9479 base.head) {
9480 if (encoder->base.crtc != &crtc->base)
9481 continue;
9482 enabled = true;
9483 if (encoder->connectors_active)
9484 active = true;
9485 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009486
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009487 WARN(active != crtc->active,
9488 "crtc's computed active state doesn't match tracked active state "
9489 "(expected %i, found %i)\n", active, crtc->active);
9490 WARN(enabled != crtc->base.enabled,
9491 "crtc's computed enabled state doesn't match tracked enabled state "
9492 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9493
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009494 active = dev_priv->display.get_pipe_config(crtc,
9495 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009496
9497 /* hw state is inconsistent with the pipe A quirk */
9498 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9499 active = crtc->active;
9500
Daniel Vetter6c49f242013-06-06 12:45:25 +02009501 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9502 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009503 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009504 if (encoder->base.crtc != &crtc->base)
9505 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009506 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009507 encoder->get_config(encoder, &pipe_config);
9508 }
9509
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009510 WARN(crtc->active != active,
9511 "crtc active state doesn't match with hw state "
9512 "(expected %i, found %i)\n", crtc->active, active);
9513
Daniel Vetterc0b03412013-05-28 12:05:54 +02009514 if (active &&
9515 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9516 WARN(1, "pipe state doesn't match!\n");
9517 intel_dump_pipe_config(crtc, &pipe_config,
9518 "[hw state]");
9519 intel_dump_pipe_config(crtc, &crtc->config,
9520 "[sw state]");
9521 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009522 }
9523}
9524
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009525static void
9526check_shared_dpll_state(struct drm_device *dev)
9527{
9528 drm_i915_private_t *dev_priv = dev->dev_private;
9529 struct intel_crtc *crtc;
9530 struct intel_dpll_hw_state dpll_hw_state;
9531 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009532
9533 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9534 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9535 int enabled_crtcs = 0, active_crtcs = 0;
9536 bool active;
9537
9538 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9539
9540 DRM_DEBUG_KMS("%s\n", pll->name);
9541
9542 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9543
9544 WARN(pll->active > pll->refcount,
9545 "more active pll users than references: %i vs %i\n",
9546 pll->active, pll->refcount);
9547 WARN(pll->active && !pll->on,
9548 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009549 WARN(pll->on && !pll->active,
9550 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009551 WARN(pll->on != active,
9552 "pll on state mismatch (expected %i, found %i)\n",
9553 pll->on, active);
9554
9555 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9556 base.head) {
9557 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9558 enabled_crtcs++;
9559 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9560 active_crtcs++;
9561 }
9562 WARN(pll->active != active_crtcs,
9563 "pll active crtcs mismatch (expected %i, found %i)\n",
9564 pll->active, active_crtcs);
9565 WARN(pll->refcount != enabled_crtcs,
9566 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9567 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009568
9569 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9570 sizeof(dpll_hw_state)),
9571 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009572 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009573}
9574
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009575void
9576intel_modeset_check_state(struct drm_device *dev)
9577{
9578 check_connector_state(dev);
9579 check_encoder_state(dev);
9580 check_crtc_state(dev);
9581 check_shared_dpll_state(dev);
9582}
9583
Ville Syrjälä18442d02013-09-13 16:00:08 +03009584void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9585 int dotclock)
9586{
9587 /*
9588 * FDI already provided one idea for the dotclock.
9589 * Yell if the encoder disagrees.
9590 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009591 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009592 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009593 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009594}
9595
Daniel Vetterf30da182013-04-11 20:22:50 +02009596static int __intel_set_mode(struct drm_crtc *crtc,
9597 struct drm_display_mode *mode,
9598 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009599{
9600 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009601 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009602 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009603 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009604 struct intel_crtc *intel_crtc;
9605 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009606 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009607
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009608 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009609 if (!saved_mode)
9610 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009611
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009612 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009613 &prepare_pipes, &disable_pipes);
9614
Tim Gardner3ac18232012-12-07 07:54:26 -07009615 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009616
Daniel Vetter25c5b262012-07-08 22:08:04 +02009617 /* Hack: Because we don't (yet) support global modeset on multiple
9618 * crtcs, we don't keep track of the new mode for more than one crtc.
9619 * Hence simply check whether any bit is set in modeset_pipes in all the
9620 * pieces of code that are not yet converted to deal with mutliple crtcs
9621 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009622 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009623 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009624 if (IS_ERR(pipe_config)) {
9625 ret = PTR_ERR(pipe_config);
9626 pipe_config = NULL;
9627
Tim Gardner3ac18232012-12-07 07:54:26 -07009628 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009629 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009630 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9631 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009632 }
9633
Jesse Barnes30a970c2013-11-04 13:48:12 -08009634 /*
9635 * See if the config requires any additional preparation, e.g.
9636 * to adjust global state with pipes off. We need to do this
9637 * here so we can get the modeset_pipe updated config for the new
9638 * mode set on this crtc. For other crtcs we need to use the
9639 * adjusted_mode bits in the crtc directly.
9640 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009641 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08009642 valleyview_modeset_global_pipes(dev, &prepare_pipes,
9643 modeset_pipes, pipe_config);
9644
Ville Syrjäläc164f832013-11-05 22:34:12 +02009645 /* may have added more to prepare_pipes than we should */
9646 prepare_pipes &= ~disable_pipes;
9647 }
9648
Daniel Vetter460da9162013-03-27 00:44:51 +01009649 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9650 intel_crtc_disable(&intel_crtc->base);
9651
Daniel Vetterea9d7582012-07-10 10:42:52 +02009652 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9653 if (intel_crtc->base.enabled)
9654 dev_priv->display.crtc_disable(&intel_crtc->base);
9655 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009656
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009657 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9658 * to set it here already despite that we pass it down the callchain.
9659 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009660 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009661 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009662 /* mode_set/enable/disable functions rely on a correct pipe
9663 * config. */
9664 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009665
9666 /*
9667 * Calculate and store various constants which
9668 * are later needed by vblank and swap-completion
9669 * timestamping. They are derived from true hwmode.
9670 */
9671 drm_calc_timestamping_constants(crtc,
9672 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009673 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009674
Daniel Vetterea9d7582012-07-10 10:42:52 +02009675 /* Only after disabling all output pipelines that will be changed can we
9676 * update the the output configuration. */
9677 intel_modeset_update_state(dev, prepare_pipes);
9678
Daniel Vetter47fab732012-10-26 10:58:18 +02009679 if (dev_priv->display.modeset_global_resources)
9680 dev_priv->display.modeset_global_resources(dev);
9681
Daniel Vettera6778b32012-07-02 09:56:42 +02009682 /* Set up the DPLL and any encoders state that needs to adjust or depend
9683 * on the DPLL.
9684 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009685 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009686 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009687 x, y, fb);
9688 if (ret)
9689 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009690 }
9691
9692 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009693 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9694 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009695
Daniel Vettera6778b32012-07-02 09:56:42 +02009696 /* FIXME: add subpixel order */
9697done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009698 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009699 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009700
Tim Gardner3ac18232012-12-07 07:54:26 -07009701out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009702 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009703 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009704 return ret;
9705}
9706
Damien Lespiaue7457a92013-08-08 22:28:59 +01009707static int intel_set_mode(struct drm_crtc *crtc,
9708 struct drm_display_mode *mode,
9709 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009710{
9711 int ret;
9712
9713 ret = __intel_set_mode(crtc, mode, x, y, fb);
9714
9715 if (ret == 0)
9716 intel_modeset_check_state(crtc->dev);
9717
9718 return ret;
9719}
9720
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009721void intel_crtc_restore_mode(struct drm_crtc *crtc)
9722{
9723 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9724}
9725
Daniel Vetter25c5b262012-07-08 22:08:04 +02009726#undef for_each_intel_crtc_masked
9727
Daniel Vetterd9e55602012-07-04 22:16:09 +02009728static void intel_set_config_free(struct intel_set_config *config)
9729{
9730 if (!config)
9731 return;
9732
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009733 kfree(config->save_connector_encoders);
9734 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009735 kfree(config);
9736}
9737
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009738static int intel_set_config_save_state(struct drm_device *dev,
9739 struct intel_set_config *config)
9740{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009741 struct drm_encoder *encoder;
9742 struct drm_connector *connector;
9743 int count;
9744
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009745 config->save_encoder_crtcs =
9746 kcalloc(dev->mode_config.num_encoder,
9747 sizeof(struct drm_crtc *), GFP_KERNEL);
9748 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009749 return -ENOMEM;
9750
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009751 config->save_connector_encoders =
9752 kcalloc(dev->mode_config.num_connector,
9753 sizeof(struct drm_encoder *), GFP_KERNEL);
9754 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009755 return -ENOMEM;
9756
9757 /* Copy data. Note that driver private data is not affected.
9758 * Should anything bad happen only the expected state is
9759 * restored, not the drivers personal bookkeeping.
9760 */
9761 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009762 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009763 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009764 }
9765
9766 count = 0;
9767 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009768 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009769 }
9770
9771 return 0;
9772}
9773
9774static void intel_set_config_restore_state(struct drm_device *dev,
9775 struct intel_set_config *config)
9776{
Daniel Vetter9a935852012-07-05 22:34:27 +02009777 struct intel_encoder *encoder;
9778 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009779 int count;
9780
9781 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009782 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9783 encoder->new_crtc =
9784 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009785 }
9786
9787 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009788 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9789 connector->new_encoder =
9790 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009791 }
9792}
9793
Imre Deake3de42b2013-05-03 19:44:07 +02009794static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009795is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009796{
9797 int i;
9798
Chris Wilson2e57f472013-07-17 12:14:40 +01009799 if (set->num_connectors == 0)
9800 return false;
9801
9802 if (WARN_ON(set->connectors == NULL))
9803 return false;
9804
9805 for (i = 0; i < set->num_connectors; i++)
9806 if (set->connectors[i]->encoder &&
9807 set->connectors[i]->encoder->crtc == set->crtc &&
9808 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009809 return true;
9810
9811 return false;
9812}
9813
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009814static void
9815intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9816 struct intel_set_config *config)
9817{
9818
9819 /* We should be able to check here if the fb has the same properties
9820 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009821 if (is_crtc_connector_off(set)) {
9822 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009823 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009824 /* If we have no fb then treat it as a full mode set */
9825 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009826 struct intel_crtc *intel_crtc =
9827 to_intel_crtc(set->crtc);
9828
9829 if (intel_crtc->active && i915_fastboot) {
9830 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9831 config->fb_changed = true;
9832 } else {
9833 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9834 config->mode_changed = true;
9835 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009836 } else if (set->fb == NULL) {
9837 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009838 } else if (set->fb->pixel_format !=
9839 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009840 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009841 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009842 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009843 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009844 }
9845
Daniel Vetter835c5872012-07-10 18:11:08 +02009846 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009847 config->fb_changed = true;
9848
9849 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9850 DRM_DEBUG_KMS("modes are different, full mode set\n");
9851 drm_mode_debug_printmodeline(&set->crtc->mode);
9852 drm_mode_debug_printmodeline(set->mode);
9853 config->mode_changed = true;
9854 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009855
9856 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9857 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009858}
9859
Daniel Vetter2e431052012-07-04 22:42:15 +02009860static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009861intel_modeset_stage_output_state(struct drm_device *dev,
9862 struct drm_mode_set *set,
9863 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009864{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009865 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009866 struct intel_connector *connector;
9867 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009868 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009869
Damien Lespiau9abdda72013-02-13 13:29:23 +00009870 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009871 * of connectors. For paranoia, double-check this. */
9872 WARN_ON(!set->fb && (set->num_connectors != 0));
9873 WARN_ON(set->fb && (set->num_connectors == 0));
9874
Daniel Vetter9a935852012-07-05 22:34:27 +02009875 list_for_each_entry(connector, &dev->mode_config.connector_list,
9876 base.head) {
9877 /* Otherwise traverse passed in connector list and get encoders
9878 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009879 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009880 if (set->connectors[ro] == &connector->base) {
9881 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009882 break;
9883 }
9884 }
9885
Daniel Vetter9a935852012-07-05 22:34:27 +02009886 /* If we disable the crtc, disable all its connectors. Also, if
9887 * the connector is on the changing crtc but not on the new
9888 * connector list, disable it. */
9889 if ((!set->fb || ro == set->num_connectors) &&
9890 connector->base.encoder &&
9891 connector->base.encoder->crtc == set->crtc) {
9892 connector->new_encoder = NULL;
9893
9894 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9895 connector->base.base.id,
9896 drm_get_connector_name(&connector->base));
9897 }
9898
9899
9900 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009901 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009902 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009903 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009904 }
9905 /* connector->new_encoder is now updated for all connectors. */
9906
9907 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009908 list_for_each_entry(connector, &dev->mode_config.connector_list,
9909 base.head) {
9910 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009911 continue;
9912
Daniel Vetter9a935852012-07-05 22:34:27 +02009913 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009914
9915 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009916 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009917 new_crtc = set->crtc;
9918 }
9919
9920 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +01009921 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9922 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009923 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009924 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009925 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9926
9927 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9928 connector->base.base.id,
9929 drm_get_connector_name(&connector->base),
9930 new_crtc->base.id);
9931 }
9932
9933 /* Check for any encoders that needs to be disabled. */
9934 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9935 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -02009936 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009937 list_for_each_entry(connector,
9938 &dev->mode_config.connector_list,
9939 base.head) {
9940 if (connector->new_encoder == encoder) {
9941 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -02009942 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +02009943 }
9944 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -02009945
9946 if (num_connectors == 0)
9947 encoder->new_crtc = NULL;
9948 else if (num_connectors > 1)
9949 return -EINVAL;
9950
Daniel Vetter9a935852012-07-05 22:34:27 +02009951 /* Only now check for crtc changes so we don't miss encoders
9952 * that will be disabled. */
9953 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009954 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009955 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009956 }
9957 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009958 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009959
Daniel Vetter2e431052012-07-04 22:42:15 +02009960 return 0;
9961}
9962
9963static int intel_crtc_set_config(struct drm_mode_set *set)
9964{
9965 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009966 struct drm_mode_set save_set;
9967 struct intel_set_config *config;
9968 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009969
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009970 BUG_ON(!set);
9971 BUG_ON(!set->crtc);
9972 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009973
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009974 /* Enforce sane interface api - has been abused by the fb helper. */
9975 BUG_ON(!set->mode && set->fb);
9976 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009977
Daniel Vetter2e431052012-07-04 22:42:15 +02009978 if (set->fb) {
9979 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9980 set->crtc->base.id, set->fb->base.id,
9981 (int)set->num_connectors, set->x, set->y);
9982 } else {
9983 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009984 }
9985
9986 dev = set->crtc->dev;
9987
9988 ret = -ENOMEM;
9989 config = kzalloc(sizeof(*config), GFP_KERNEL);
9990 if (!config)
9991 goto out_config;
9992
9993 ret = intel_set_config_save_state(dev, config);
9994 if (ret)
9995 goto out_config;
9996
9997 save_set.crtc = set->crtc;
9998 save_set.mode = &set->crtc->mode;
9999 save_set.x = set->crtc->x;
10000 save_set.y = set->crtc->y;
10001 save_set.fb = set->crtc->fb;
10002
10003 /* Compute whether we need a full modeset, only an fb base update or no
10004 * change at all. In the future we might also check whether only the
10005 * mode changed, e.g. for LVDS where we only change the panel fitter in
10006 * such cases. */
10007 intel_set_config_compute_mode_changes(set, config);
10008
Daniel Vetter9a935852012-07-05 22:34:27 +020010009 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010010 if (ret)
10011 goto fail;
10012
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010013 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010014 ret = intel_set_mode(set->crtc, set->mode,
10015 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010016 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010017 intel_crtc_wait_for_pending_flips(set->crtc);
10018
Daniel Vetter4f660f42012-07-02 09:47:37 +020010019 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010020 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010021 /*
10022 * In the fastboot case this may be our only check of the
10023 * state after boot. It would be better to only do it on
10024 * the first update, but we don't have a nice way of doing that
10025 * (and really, set_config isn't used much for high freq page
10026 * flipping, so increasing its cost here shouldn't be a big
10027 * deal).
10028 */
10029 if (i915_fastboot && ret == 0)
10030 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010031 }
10032
Chris Wilson2d05eae2013-05-03 17:36:25 +010010033 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010034 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10035 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010036fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010037 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010038
Chris Wilson2d05eae2013-05-03 17:36:25 +010010039 /* Try to restore the config */
10040 if (config->mode_changed &&
10041 intel_set_mode(save_set.crtc, save_set.mode,
10042 save_set.x, save_set.y, save_set.fb))
10043 DRM_ERROR("failed to restore config after modeset failure\n");
10044 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010045
Daniel Vetterd9e55602012-07-04 22:16:09 +020010046out_config:
10047 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010048 return ret;
10049}
10050
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010051static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010052 .cursor_set = intel_crtc_cursor_set,
10053 .cursor_move = intel_crtc_cursor_move,
10054 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010055 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010056 .destroy = intel_crtc_destroy,
10057 .page_flip = intel_crtc_page_flip,
10058};
10059
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010060static void intel_cpu_pll_init(struct drm_device *dev)
10061{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010062 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010063 intel_ddi_pll_init(dev);
10064}
10065
Daniel Vetter53589012013-06-05 13:34:16 +020010066static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10067 struct intel_shared_dpll *pll,
10068 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010069{
Daniel Vetter53589012013-06-05 13:34:16 +020010070 uint32_t val;
10071
10072 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010073 hw_state->dpll = val;
10074 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10075 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010076
10077 return val & DPLL_VCO_ENABLE;
10078}
10079
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010080static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10081 struct intel_shared_dpll *pll)
10082{
10083 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10084 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10085}
10086
Daniel Vettere7b903d2013-06-05 13:34:14 +020010087static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10088 struct intel_shared_dpll *pll)
10089{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010090 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010091 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010092
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010093 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10094
10095 /* Wait for the clocks to stabilize. */
10096 POSTING_READ(PCH_DPLL(pll->id));
10097 udelay(150);
10098
10099 /* The pixel multiplier can only be updated once the
10100 * DPLL is enabled and the clocks are stable.
10101 *
10102 * So write it again.
10103 */
10104 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10105 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010106 udelay(200);
10107}
10108
10109static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10110 struct intel_shared_dpll *pll)
10111{
10112 struct drm_device *dev = dev_priv->dev;
10113 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010114
10115 /* Make sure no transcoder isn't still depending on us. */
10116 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10117 if (intel_crtc_to_shared_dpll(crtc) == pll)
10118 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10119 }
10120
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010121 I915_WRITE(PCH_DPLL(pll->id), 0);
10122 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010123 udelay(200);
10124}
10125
Daniel Vetter46edb022013-06-05 13:34:12 +020010126static char *ibx_pch_dpll_names[] = {
10127 "PCH DPLL A",
10128 "PCH DPLL B",
10129};
10130
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010131static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010132{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010133 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010134 int i;
10135
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010136 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010137
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010138 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010139 dev_priv->shared_dplls[i].id = i;
10140 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010141 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010142 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10143 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010144 dev_priv->shared_dplls[i].get_hw_state =
10145 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010146 }
10147}
10148
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010149static void intel_shared_dpll_init(struct drm_device *dev)
10150{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010151 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010152
10153 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10154 ibx_pch_dpll_init(dev);
10155 else
10156 dev_priv->num_shared_dpll = 0;
10157
10158 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010159}
10160
Hannes Ederb358d0a2008-12-18 21:18:47 +010010161static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010162{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010163 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010164 struct intel_crtc *intel_crtc;
10165 int i;
10166
Daniel Vetter955382f2013-09-19 14:05:45 +020010167 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010168 if (intel_crtc == NULL)
10169 return;
10170
10171 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10172
10173 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010174 for (i = 0; i < 256; i++) {
10175 intel_crtc->lut_r[i] = i;
10176 intel_crtc->lut_g[i] = i;
10177 intel_crtc->lut_b[i] = i;
10178 }
10179
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010180 /*
10181 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10182 * is hooked to plane B. Hence we want plane A feeding pipe B.
10183 */
Jesse Barnes80824002009-09-10 15:28:06 -070010184 intel_crtc->pipe = pipe;
10185 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010186 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010187 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010188 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010189 }
10190
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010191 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10192 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10193 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10194 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10195
Jesse Barnes79e53942008-11-07 14:24:08 -080010196 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010197}
10198
Jesse Barnes752aa882013-10-31 18:55:49 +020010199enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10200{
10201 struct drm_encoder *encoder = connector->base.encoder;
10202
10203 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10204
10205 if (!encoder)
10206 return INVALID_PIPE;
10207
10208 return to_intel_crtc(encoder->crtc)->pipe;
10209}
10210
Carl Worth08d7b3d2009-04-29 14:43:54 -070010211int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010212 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010213{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010214 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010215 struct drm_mode_object *drmmode_obj;
10216 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010217
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010218 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10219 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010220
Daniel Vetterc05422d2009-08-11 16:05:30 +020010221 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10222 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010223
Daniel Vetterc05422d2009-08-11 16:05:30 +020010224 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010225 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010226 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010227 }
10228
Daniel Vetterc05422d2009-08-11 16:05:30 +020010229 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10230 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010231
Daniel Vetterc05422d2009-08-11 16:05:30 +020010232 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010233}
10234
Daniel Vetter66a92782012-07-12 20:08:18 +020010235static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010236{
Daniel Vetter66a92782012-07-12 20:08:18 +020010237 struct drm_device *dev = encoder->base.dev;
10238 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010239 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010240 int entry = 0;
10241
Daniel Vetter66a92782012-07-12 20:08:18 +020010242 list_for_each_entry(source_encoder,
10243 &dev->mode_config.encoder_list, base.head) {
10244
10245 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010246 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010247
10248 /* Intel hw has only one MUX where enocoders could be cloned. */
10249 if (encoder->cloneable && source_encoder->cloneable)
10250 index_mask |= (1 << entry);
10251
Jesse Barnes79e53942008-11-07 14:24:08 -080010252 entry++;
10253 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010254
Jesse Barnes79e53942008-11-07 14:24:08 -080010255 return index_mask;
10256}
10257
Chris Wilson4d302442010-12-14 19:21:29 +000010258static bool has_edp_a(struct drm_device *dev)
10259{
10260 struct drm_i915_private *dev_priv = dev->dev_private;
10261
10262 if (!IS_MOBILE(dev))
10263 return false;
10264
10265 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10266 return false;
10267
10268 if (IS_GEN5(dev) &&
10269 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10270 return false;
10271
10272 return true;
10273}
10274
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010275const char *intel_output_name(int output)
10276{
10277 static const char *names[] = {
10278 [INTEL_OUTPUT_UNUSED] = "Unused",
10279 [INTEL_OUTPUT_ANALOG] = "Analog",
10280 [INTEL_OUTPUT_DVO] = "DVO",
10281 [INTEL_OUTPUT_SDVO] = "SDVO",
10282 [INTEL_OUTPUT_LVDS] = "LVDS",
10283 [INTEL_OUTPUT_TVOUT] = "TV",
10284 [INTEL_OUTPUT_HDMI] = "HDMI",
10285 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10286 [INTEL_OUTPUT_EDP] = "eDP",
10287 [INTEL_OUTPUT_DSI] = "DSI",
10288 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10289 };
10290
10291 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10292 return "Invalid";
10293
10294 return names[output];
10295}
10296
Jesse Barnes79e53942008-11-07 14:24:08 -080010297static void intel_setup_outputs(struct drm_device *dev)
10298{
Eric Anholt725e30a2009-01-22 13:01:02 -080010299 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010300 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010301 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010302
Daniel Vetterc9093352013-06-06 22:22:47 +020010303 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010304
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010305 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010306 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010307
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010308 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010309 int found;
10310
10311 /* Haswell uses DDI functions to detect digital outputs */
10312 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10313 /* DDI A only supports eDP */
10314 if (found)
10315 intel_ddi_init(dev, PORT_A);
10316
10317 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10318 * register */
10319 found = I915_READ(SFUSE_STRAP);
10320
10321 if (found & SFUSE_STRAP_DDIB_DETECTED)
10322 intel_ddi_init(dev, PORT_B);
10323 if (found & SFUSE_STRAP_DDIC_DETECTED)
10324 intel_ddi_init(dev, PORT_C);
10325 if (found & SFUSE_STRAP_DDID_DETECTED)
10326 intel_ddi_init(dev, PORT_D);
10327 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010328 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010329 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010330
10331 if (has_edp_a(dev))
10332 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010333
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010334 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010335 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010336 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010337 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010338 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010339 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010340 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010341 }
10342
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010343 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010344 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010345
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010346 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010347 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010348
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010349 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010350 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010351
Daniel Vetter270b3042012-10-27 15:52:05 +020010352 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010353 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010354 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010355 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10356 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10357 PORT_B);
10358 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10359 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10360 }
10361
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010362 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10363 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10364 PORT_C);
10365 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010366 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010367 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010368
Jani Nikula3cfca972013-08-27 15:12:26 +030010369 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010370 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010371 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010372
Paulo Zanonie2debe92013-02-18 19:00:27 -030010373 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010374 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010375 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010376 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10377 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010378 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010379 }
Ma Ling27185ae2009-08-24 13:50:23 +080010380
Imre Deake7281ea2013-05-08 13:14:08 +030010381 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010382 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010383 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010384
10385 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010386
Paulo Zanonie2debe92013-02-18 19:00:27 -030010387 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010388 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010389 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010390 }
Ma Ling27185ae2009-08-24 13:50:23 +080010391
Paulo Zanonie2debe92013-02-18 19:00:27 -030010392 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010393
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010394 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10395 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010396 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010397 }
Imre Deake7281ea2013-05-08 13:14:08 +030010398 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010399 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010400 }
Ma Ling27185ae2009-08-24 13:50:23 +080010401
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010402 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010403 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010404 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010405 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010406 intel_dvo_init(dev);
10407
Zhenyu Wang103a1962009-11-27 11:44:36 +080010408 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010409 intel_tv_init(dev);
10410
Chris Wilson4ef69c72010-09-09 15:14:28 +010010411 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10412 encoder->base.possible_crtcs = encoder->crtc_mask;
10413 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010414 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010415 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010416
Paulo Zanonidde86e22012-12-01 12:04:25 -020010417 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010418
10419 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010420}
10421
Chris Wilsonddfe1562013-08-06 17:43:07 +010010422void intel_framebuffer_fini(struct intel_framebuffer *fb)
10423{
10424 drm_framebuffer_cleanup(&fb->base);
Daniel Vetter80075d42013-10-09 21:23:52 +020010425 WARN_ON(!fb->obj->framebuffer_references--);
Chris Wilsonddfe1562013-08-06 17:43:07 +010010426 drm_gem_object_unreference_unlocked(&fb->obj->base);
10427}
10428
Jesse Barnes79e53942008-11-07 14:24:08 -080010429static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10430{
10431 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010432
Chris Wilsonddfe1562013-08-06 17:43:07 +010010433 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010434 kfree(intel_fb);
10435}
10436
10437static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010438 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010439 unsigned int *handle)
10440{
10441 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010442 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010443
Chris Wilson05394f32010-11-08 19:18:58 +000010444 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010445}
10446
10447static const struct drm_framebuffer_funcs intel_fb_funcs = {
10448 .destroy = intel_user_framebuffer_destroy,
10449 .create_handle = intel_user_framebuffer_create_handle,
10450};
10451
Dave Airlie38651672010-03-30 05:34:13 +000010452int intel_framebuffer_init(struct drm_device *dev,
10453 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010454 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010455 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010456{
Daniel Vetter53155c02013-10-09 21:55:33 +020010457 int aligned_height, tile_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010458 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010459 int ret;
10460
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010461 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10462
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010463 if (obj->tiling_mode == I915_TILING_Y) {
10464 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010465 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010466 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010467
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010468 if (mode_cmd->pitches[0] & 63) {
10469 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10470 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010471 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010472 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010473
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010474 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10475 pitch_limit = 32*1024;
10476 } else if (INTEL_INFO(dev)->gen >= 4) {
10477 if (obj->tiling_mode)
10478 pitch_limit = 16*1024;
10479 else
10480 pitch_limit = 32*1024;
10481 } else if (INTEL_INFO(dev)->gen >= 3) {
10482 if (obj->tiling_mode)
10483 pitch_limit = 8*1024;
10484 else
10485 pitch_limit = 16*1024;
10486 } else
10487 /* XXX DSPC is limited to 4k tiled */
10488 pitch_limit = 8*1024;
10489
10490 if (mode_cmd->pitches[0] > pitch_limit) {
10491 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10492 obj->tiling_mode ? "tiled" : "linear",
10493 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010494 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010495 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010496
10497 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010498 mode_cmd->pitches[0] != obj->stride) {
10499 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10500 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010501 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010502 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010503
Ville Syrjälä57779d02012-10-31 17:50:14 +020010504 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010505 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010506 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010507 case DRM_FORMAT_RGB565:
10508 case DRM_FORMAT_XRGB8888:
10509 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010510 break;
10511 case DRM_FORMAT_XRGB1555:
10512 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010513 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010514 DRM_DEBUG("unsupported pixel format: %s\n",
10515 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010516 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010517 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010518 break;
10519 case DRM_FORMAT_XBGR8888:
10520 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010521 case DRM_FORMAT_XRGB2101010:
10522 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010523 case DRM_FORMAT_XBGR2101010:
10524 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010525 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010526 DRM_DEBUG("unsupported pixel format: %s\n",
10527 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010528 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010529 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010530 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010531 case DRM_FORMAT_YUYV:
10532 case DRM_FORMAT_UYVY:
10533 case DRM_FORMAT_YVYU:
10534 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010535 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010536 DRM_DEBUG("unsupported pixel format: %s\n",
10537 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010538 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010539 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010540 break;
10541 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010542 DRM_DEBUG("unsupported pixel format: %s\n",
10543 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010544 return -EINVAL;
10545 }
10546
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010547 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10548 if (mode_cmd->offsets[0] != 0)
10549 return -EINVAL;
10550
Daniel Vetter53155c02013-10-09 21:55:33 +020010551 tile_height = IS_GEN2(dev) ? 16 : 8;
10552 aligned_height = ALIGN(mode_cmd->height,
10553 obj->tiling_mode ? tile_height : 1);
10554 /* FIXME drm helper for size checks (especially planar formats)? */
10555 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10556 return -EINVAL;
10557
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010558 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10559 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010560 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010561
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10563 if (ret) {
10564 DRM_ERROR("framebuffer init failed %d\n", ret);
10565 return ret;
10566 }
10567
Jesse Barnes79e53942008-11-07 14:24:08 -080010568 return 0;
10569}
10570
Jesse Barnes79e53942008-11-07 14:24:08 -080010571static struct drm_framebuffer *
10572intel_user_framebuffer_create(struct drm_device *dev,
10573 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010574 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010575{
Chris Wilson05394f32010-11-08 19:18:58 +000010576 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010577
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010578 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10579 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010580 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010581 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010582
Chris Wilsond2dff872011-04-19 08:36:26 +010010583 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010584}
10585
Daniel Vetter4520f532013-10-09 09:18:51 +020010586#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010587static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010588{
10589}
10590#endif
10591
Jesse Barnes79e53942008-11-07 14:24:08 -080010592static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010593 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010594 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010595};
10596
Jesse Barnese70236a2009-09-21 10:42:27 -070010597/* Set up chip specific display functions */
10598static void intel_init_display(struct drm_device *dev)
10599{
10600 struct drm_i915_private *dev_priv = dev->dev_private;
10601
Daniel Vetteree9300b2013-06-03 22:40:22 +020010602 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10603 dev_priv->display.find_dpll = g4x_find_best_dpll;
10604 else if (IS_VALLEYVIEW(dev))
10605 dev_priv->display.find_dpll = vlv_find_best_dpll;
10606 else if (IS_PINEVIEW(dev))
10607 dev_priv->display.find_dpll = pnv_find_best_dpll;
10608 else
10609 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10610
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010611 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010612 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010613 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010614 dev_priv->display.crtc_enable = haswell_crtc_enable;
10615 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010616 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010617 dev_priv->display.update_plane = ironlake_update_plane;
10618 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010619 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010620 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010621 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10622 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010623 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010624 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010625 } else if (IS_VALLEYVIEW(dev)) {
10626 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10627 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10628 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10629 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10630 dev_priv->display.off = i9xx_crtc_off;
10631 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010632 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010633 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010634 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010635 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10636 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010637 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010638 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010639 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010640
Jesse Barnese70236a2009-09-21 10:42:27 -070010641 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010642 if (IS_VALLEYVIEW(dev))
10643 dev_priv->display.get_display_clock_speed =
10644 valleyview_get_display_clock_speed;
10645 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010646 dev_priv->display.get_display_clock_speed =
10647 i945_get_display_clock_speed;
10648 else if (IS_I915G(dev))
10649 dev_priv->display.get_display_clock_speed =
10650 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010651 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010652 dev_priv->display.get_display_clock_speed =
10653 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010654 else if (IS_PINEVIEW(dev))
10655 dev_priv->display.get_display_clock_speed =
10656 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010657 else if (IS_I915GM(dev))
10658 dev_priv->display.get_display_clock_speed =
10659 i915gm_get_display_clock_speed;
10660 else if (IS_I865G(dev))
10661 dev_priv->display.get_display_clock_speed =
10662 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010663 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010664 dev_priv->display.get_display_clock_speed =
10665 i855_get_display_clock_speed;
10666 else /* 852, 830 */
10667 dev_priv->display.get_display_clock_speed =
10668 i830_get_display_clock_speed;
10669
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010670 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010671 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010672 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010673 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010674 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010675 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010676 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010677 } else if (IS_IVYBRIDGE(dev)) {
10678 /* FIXME: detect B0+ stepping and use auto training */
10679 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010680 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010681 dev_priv->display.modeset_global_resources =
10682 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010683 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010684 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010685 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010686 dev_priv->display.modeset_global_resources =
10687 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010688 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010689 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010690 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010691 } else if (IS_VALLEYVIEW(dev)) {
10692 dev_priv->display.modeset_global_resources =
10693 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010694 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010695 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010696
10697 /* Default just returns -ENODEV to indicate unsupported */
10698 dev_priv->display.queue_flip = intel_default_queue_flip;
10699
10700 switch (INTEL_INFO(dev)->gen) {
10701 case 2:
10702 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10703 break;
10704
10705 case 3:
10706 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10707 break;
10708
10709 case 4:
10710 case 5:
10711 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10712 break;
10713
10714 case 6:
10715 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10716 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010717 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010718 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010719 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10720 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010721 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010722
10723 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010724}
10725
Jesse Barnesb690e962010-07-19 13:53:12 -070010726/*
10727 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10728 * resume, or other times. This quirk makes sure that's the case for
10729 * affected systems.
10730 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010731static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010732{
10733 struct drm_i915_private *dev_priv = dev->dev_private;
10734
10735 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010736 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010737}
10738
Keith Packard435793d2011-07-12 14:56:22 -070010739/*
10740 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10741 */
10742static void quirk_ssc_force_disable(struct drm_device *dev)
10743{
10744 struct drm_i915_private *dev_priv = dev->dev_private;
10745 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010746 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010747}
10748
Carsten Emde4dca20e2012-03-15 15:56:26 +010010749/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010750 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10751 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010752 */
10753static void quirk_invert_brightness(struct drm_device *dev)
10754{
10755 struct drm_i915_private *dev_priv = dev->dev_private;
10756 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010757 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010758}
10759
10760struct intel_quirk {
10761 int device;
10762 int subsystem_vendor;
10763 int subsystem_device;
10764 void (*hook)(struct drm_device *dev);
10765};
10766
Egbert Eich5f85f1762012-10-14 15:46:38 +020010767/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10768struct intel_dmi_quirk {
10769 void (*hook)(struct drm_device *dev);
10770 const struct dmi_system_id (*dmi_id_list)[];
10771};
10772
10773static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10774{
10775 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10776 return 1;
10777}
10778
10779static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10780 {
10781 .dmi_id_list = &(const struct dmi_system_id[]) {
10782 {
10783 .callback = intel_dmi_reverse_brightness,
10784 .ident = "NCR Corporation",
10785 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10786 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10787 },
10788 },
10789 { } /* terminating entry */
10790 },
10791 .hook = quirk_invert_brightness,
10792 },
10793};
10794
Ben Widawskyc43b5632012-04-16 14:07:40 -070010795static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010796 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010797 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010798
Jesse Barnesb690e962010-07-19 13:53:12 -070010799 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10800 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10801
Jesse Barnesb690e962010-07-19 13:53:12 -070010802 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10803 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10804
Chris Wilsona4945f92013-10-08 11:16:59 +010010805 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010806 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010807
10808 /* Lenovo U160 cannot use SSC on LVDS */
10809 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010810
10811 /* Sony Vaio Y cannot use SSC on LVDS */
10812 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010813
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010814 /* Acer Aspire 5734Z must invert backlight brightness */
10815 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10816
10817 /* Acer/eMachines G725 */
10818 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10819
10820 /* Acer/eMachines e725 */
10821 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10822
10823 /* Acer/Packard Bell NCL20 */
10824 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10825
10826 /* Acer Aspire 4736Z */
10827 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010828};
10829
10830static void intel_init_quirks(struct drm_device *dev)
10831{
10832 struct pci_dev *d = dev->pdev;
10833 int i;
10834
10835 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10836 struct intel_quirk *q = &intel_quirks[i];
10837
10838 if (d->device == q->device &&
10839 (d->subsystem_vendor == q->subsystem_vendor ||
10840 q->subsystem_vendor == PCI_ANY_ID) &&
10841 (d->subsystem_device == q->subsystem_device ||
10842 q->subsystem_device == PCI_ANY_ID))
10843 q->hook(dev);
10844 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010845 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10846 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10847 intel_dmi_quirks[i].hook(dev);
10848 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010849}
10850
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010851/* Disable the VGA plane that we never use */
10852static void i915_disable_vga(struct drm_device *dev)
10853{
10854 struct drm_i915_private *dev_priv = dev->dev_private;
10855 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010856 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010857
10858 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010859 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010860 sr1 = inb(VGA_SR_DATA);
10861 outb(sr1 | 1<<5, VGA_SR_DATA);
10862 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10863 udelay(300);
10864
10865 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10866 POSTING_READ(vga_reg);
10867}
10868
Daniel Vetterf8175862012-04-10 15:50:11 +020010869void intel_modeset_init_hw(struct drm_device *dev)
10870{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010871 intel_prepare_ddi(dev);
10872
Daniel Vetterf8175862012-04-10 15:50:11 +020010873 intel_init_clock_gating(dev);
10874
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010875 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010876
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010877 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010878 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010879 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010880}
10881
Imre Deak7d708ee2013-04-17 14:04:50 +030010882void intel_modeset_suspend_hw(struct drm_device *dev)
10883{
10884 intel_suspend_hw(dev);
10885}
10886
Jesse Barnes79e53942008-11-07 14:24:08 -080010887void intel_modeset_init(struct drm_device *dev)
10888{
Jesse Barnes652c3932009-08-17 13:31:43 -070010889 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010890 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010891
10892 drm_mode_config_init(dev);
10893
10894 dev->mode_config.min_width = 0;
10895 dev->mode_config.min_height = 0;
10896
Dave Airlie019d96c2011-09-29 16:20:42 +010010897 dev->mode_config.preferred_depth = 24;
10898 dev->mode_config.prefer_shadow = 1;
10899
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010900 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010901
Jesse Barnesb690e962010-07-19 13:53:12 -070010902 intel_init_quirks(dev);
10903
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010904 intel_init_pm(dev);
10905
Ben Widawskye3c74752013-04-05 13:12:39 -070010906 if (INTEL_INFO(dev)->num_pipes == 0)
10907 return;
10908
Jesse Barnese70236a2009-09-21 10:42:27 -070010909 intel_init_display(dev);
10910
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010911 if (IS_GEN2(dev)) {
10912 dev->mode_config.max_width = 2048;
10913 dev->mode_config.max_height = 2048;
10914 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010915 dev->mode_config.max_width = 4096;
10916 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010917 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010918 dev->mode_config.max_width = 8192;
10919 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010920 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010921 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010922
Zhao Yakui28c97732009-10-09 11:39:41 +080010923 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010924 INTEL_INFO(dev)->num_pipes,
10925 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010926
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010927 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010928 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010929 for (j = 0; j < dev_priv->num_plane; j++) {
10930 ret = intel_plane_init(dev, i, j);
10931 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010932 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10933 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010934 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010935 }
10936
Jesse Barnesf42bb702013-12-16 16:34:23 -080010937 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010938 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080010939
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010940 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010941 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010942
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010943 /* Just disable it once at startup */
10944 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010945 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010946
10947 /* Just in case the BIOS is doing something questionable. */
10948 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010949}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010950
Daniel Vetter24929352012-07-02 20:28:59 +020010951static void
10952intel_connector_break_all_links(struct intel_connector *connector)
10953{
10954 connector->base.dpms = DRM_MODE_DPMS_OFF;
10955 connector->base.encoder = NULL;
10956 connector->encoder->connectors_active = false;
10957 connector->encoder->base.crtc = NULL;
10958}
10959
Daniel Vetter7fad7982012-07-04 17:51:47 +020010960static void intel_enable_pipe_a(struct drm_device *dev)
10961{
10962 struct intel_connector *connector;
10963 struct drm_connector *crt = NULL;
10964 struct intel_load_detect_pipe load_detect_temp;
10965
10966 /* We can't just switch on the pipe A, we need to set things up with a
10967 * proper mode and output configuration. As a gross hack, enable pipe A
10968 * by enabling the load detect pipe once. */
10969 list_for_each_entry(connector,
10970 &dev->mode_config.connector_list,
10971 base.head) {
10972 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10973 crt = &connector->base;
10974 break;
10975 }
10976 }
10977
10978 if (!crt)
10979 return;
10980
10981 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10982 intel_release_load_detect_pipe(crt, &load_detect_temp);
10983
10984
10985}
10986
Daniel Vetterfa555832012-10-10 23:14:00 +020010987static bool
10988intel_check_plane_mapping(struct intel_crtc *crtc)
10989{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010990 struct drm_device *dev = crtc->base.dev;
10991 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010992 u32 reg, val;
10993
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010994 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010995 return true;
10996
10997 reg = DSPCNTR(!crtc->plane);
10998 val = I915_READ(reg);
10999
11000 if ((val & DISPLAY_PLANE_ENABLE) &&
11001 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11002 return false;
11003
11004 return true;
11005}
11006
Daniel Vetter24929352012-07-02 20:28:59 +020011007static void intel_sanitize_crtc(struct intel_crtc *crtc)
11008{
11009 struct drm_device *dev = crtc->base.dev;
11010 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011011 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011012
Daniel Vetter24929352012-07-02 20:28:59 +020011013 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011014 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011015 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11016
11017 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011018 * disable the crtc (and hence change the state) if it is wrong. Note
11019 * that gen4+ has a fixed plane -> pipe mapping. */
11020 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011021 struct intel_connector *connector;
11022 bool plane;
11023
Daniel Vetter24929352012-07-02 20:28:59 +020011024 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11025 crtc->base.base.id);
11026
11027 /* Pipe has the wrong plane attached and the plane is active.
11028 * Temporarily change the plane mapping and disable everything
11029 * ... */
11030 plane = crtc->plane;
11031 crtc->plane = !plane;
11032 dev_priv->display.crtc_disable(&crtc->base);
11033 crtc->plane = plane;
11034
11035 /* ... and break all links. */
11036 list_for_each_entry(connector, &dev->mode_config.connector_list,
11037 base.head) {
11038 if (connector->encoder->base.crtc != &crtc->base)
11039 continue;
11040
11041 intel_connector_break_all_links(connector);
11042 }
11043
11044 WARN_ON(crtc->active);
11045 crtc->base.enabled = false;
11046 }
Daniel Vetter24929352012-07-02 20:28:59 +020011047
Daniel Vetter7fad7982012-07-04 17:51:47 +020011048 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11049 crtc->pipe == PIPE_A && !crtc->active) {
11050 /* BIOS forgot to enable pipe A, this mostly happens after
11051 * resume. Force-enable the pipe to fix this, the update_dpms
11052 * call below we restore the pipe to the right state, but leave
11053 * the required bits on. */
11054 intel_enable_pipe_a(dev);
11055 }
11056
Daniel Vetter24929352012-07-02 20:28:59 +020011057 /* Adjust the state of the output pipe according to whether we
11058 * have active connectors/encoders. */
11059 intel_crtc_update_dpms(&crtc->base);
11060
11061 if (crtc->active != crtc->base.enabled) {
11062 struct intel_encoder *encoder;
11063
11064 /* This can happen either due to bugs in the get_hw_state
11065 * functions or because the pipe is force-enabled due to the
11066 * pipe A quirk. */
11067 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11068 crtc->base.base.id,
11069 crtc->base.enabled ? "enabled" : "disabled",
11070 crtc->active ? "enabled" : "disabled");
11071
11072 crtc->base.enabled = crtc->active;
11073
11074 /* Because we only establish the connector -> encoder ->
11075 * crtc links if something is active, this means the
11076 * crtc is now deactivated. Break the links. connector
11077 * -> encoder links are only establish when things are
11078 * actually up, hence no need to break them. */
11079 WARN_ON(crtc->active);
11080
11081 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11082 WARN_ON(encoder->connectors_active);
11083 encoder->base.crtc = NULL;
11084 }
11085 }
11086}
11087
11088static void intel_sanitize_encoder(struct intel_encoder *encoder)
11089{
11090 struct intel_connector *connector;
11091 struct drm_device *dev = encoder->base.dev;
11092
11093 /* We need to check both for a crtc link (meaning that the
11094 * encoder is active and trying to read from a pipe) and the
11095 * pipe itself being active. */
11096 bool has_active_crtc = encoder->base.crtc &&
11097 to_intel_crtc(encoder->base.crtc)->active;
11098
11099 if (encoder->connectors_active && !has_active_crtc) {
11100 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11101 encoder->base.base.id,
11102 drm_get_encoder_name(&encoder->base));
11103
11104 /* Connector is active, but has no active pipe. This is
11105 * fallout from our resume register restoring. Disable
11106 * the encoder manually again. */
11107 if (encoder->base.crtc) {
11108 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11109 encoder->base.base.id,
11110 drm_get_encoder_name(&encoder->base));
11111 encoder->disable(encoder);
11112 }
11113
11114 /* Inconsistent output/port/pipe state happens presumably due to
11115 * a bug in one of the get_hw_state functions. Or someplace else
11116 * in our code, like the register restore mess on resume. Clamp
11117 * things to off as a safer default. */
11118 list_for_each_entry(connector,
11119 &dev->mode_config.connector_list,
11120 base.head) {
11121 if (connector->encoder != encoder)
11122 continue;
11123
11124 intel_connector_break_all_links(connector);
11125 }
11126 }
11127 /* Enabled encoders without active connectors will be fixed in
11128 * the crtc fixup. */
11129}
11130
Daniel Vetter44cec742013-01-25 17:53:21 +010011131void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011132{
11133 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011134 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011135
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011136 /* This function can be called both from intel_modeset_setup_hw_state or
11137 * at a very early point in our resume sequence, where the power well
11138 * structures are not yet restored. Since this function is at a very
11139 * paranoid "someone might have enabled VGA while we were not looking"
11140 * level, just check if the power well is enabled instead of trying to
11141 * follow the "don't touch the power well if we don't need it" policy
11142 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011143 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011144 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011145 return;
11146
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011147 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011148 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011149 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011150 }
11151}
11152
Daniel Vetter30e984d2013-06-05 13:34:17 +020011153static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011154{
11155 struct drm_i915_private *dev_priv = dev->dev_private;
11156 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011157 struct intel_crtc *crtc;
11158 struct intel_encoder *encoder;
11159 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011160 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011161
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011162 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11163 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011164 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011165
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011166 crtc->active = dev_priv->display.get_pipe_config(crtc,
11167 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011168
11169 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011170 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011171
11172 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11173 crtc->base.base.id,
11174 crtc->active ? "enabled" : "disabled");
11175 }
11176
Daniel Vetter53589012013-06-05 13:34:16 +020011177 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011178 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011179 intel_ddi_setup_hw_pll_state(dev);
11180
Daniel Vetter53589012013-06-05 13:34:16 +020011181 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11182 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11183
11184 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11185 pll->active = 0;
11186 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11187 base.head) {
11188 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11189 pll->active++;
11190 }
11191 pll->refcount = pll->active;
11192
Daniel Vetter35c95372013-07-17 06:55:04 +020011193 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11194 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011195 }
11196
Daniel Vetter24929352012-07-02 20:28:59 +020011197 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11198 base.head) {
11199 pipe = 0;
11200
11201 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011202 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11203 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011204 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011205 } else {
11206 encoder->base.crtc = NULL;
11207 }
11208
11209 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011210 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011211 encoder->base.base.id,
11212 drm_get_encoder_name(&encoder->base),
11213 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011214 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011215 }
11216
11217 list_for_each_entry(connector, &dev->mode_config.connector_list,
11218 base.head) {
11219 if (connector->get_hw_state(connector)) {
11220 connector->base.dpms = DRM_MODE_DPMS_ON;
11221 connector->encoder->connectors_active = true;
11222 connector->base.encoder = &connector->encoder->base;
11223 } else {
11224 connector->base.dpms = DRM_MODE_DPMS_OFF;
11225 connector->base.encoder = NULL;
11226 }
11227 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11228 connector->base.base.id,
11229 drm_get_connector_name(&connector->base),
11230 connector->base.encoder ? "enabled" : "disabled");
11231 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011232}
11233
11234/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11235 * and i915 state tracking structures. */
11236void intel_modeset_setup_hw_state(struct drm_device *dev,
11237 bool force_restore)
11238{
11239 struct drm_i915_private *dev_priv = dev->dev_private;
11240 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011241 struct intel_crtc *crtc;
11242 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011243 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011244
11245 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011246
Jesse Barnesbabea612013-06-26 18:57:38 +030011247 /*
11248 * Now that we have the config, copy it to each CRTC struct
11249 * Note that this could go away if we move to using crtc_config
11250 * checking everywhere.
11251 */
11252 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11253 base.head) {
11254 if (crtc->active && i915_fastboot) {
11255 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11256
11257 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11258 crtc->base.base.id);
11259 drm_mode_debug_printmodeline(&crtc->base.mode);
11260 }
11261 }
11262
Daniel Vetter24929352012-07-02 20:28:59 +020011263 /* HW state is read out, now we need to sanitize this mess. */
11264 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11265 base.head) {
11266 intel_sanitize_encoder(encoder);
11267 }
11268
11269 for_each_pipe(pipe) {
11270 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11271 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011272 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011273 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011274
Daniel Vetter35c95372013-07-17 06:55:04 +020011275 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11276 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11277
11278 if (!pll->on || pll->active)
11279 continue;
11280
11281 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11282
11283 pll->disable(dev_priv, pll);
11284 pll->on = false;
11285 }
11286
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011287 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011288 ilk_wm_get_hw_state(dev);
11289
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011290 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011291 i915_redisable_vga(dev);
11292
Daniel Vetterf30da182013-04-11 20:22:50 +020011293 /*
11294 * We need to use raw interfaces for restoring state to avoid
11295 * checking (bogus) intermediate states.
11296 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011297 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011298 struct drm_crtc *crtc =
11299 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011300
11301 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11302 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011303 }
11304 } else {
11305 intel_modeset_update_staged_output_state(dev);
11306 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011307
11308 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011309}
11310
11311void intel_modeset_gem_init(struct drm_device *dev)
11312{
Chris Wilson1833b132012-05-09 11:56:28 +010011313 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011314
11315 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011316
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011317 mutex_lock(&dev->mode_config.mutex);
Chris Wilsonedd5b132013-12-02 17:39:09 +000011318 drm_mode_config_reset(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011319 intel_modeset_setup_hw_state(dev, false);
Ville Syrjälä7ad228b2014-01-07 16:15:36 +020011320 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011321}
11322
11323void intel_modeset_cleanup(struct drm_device *dev)
11324{
Jesse Barnes652c3932009-08-17 13:31:43 -070011325 struct drm_i915_private *dev_priv = dev->dev_private;
11326 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011327 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011328
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011329 /*
11330 * Interrupts and polling as the first thing to avoid creating havoc.
11331 * Too much stuff here (turning of rps, connectors, ...) would
11332 * experience fancy races otherwise.
11333 */
11334 drm_irq_uninstall(dev);
11335 cancel_work_sync(&dev_priv->hotplug_work);
11336 /*
11337 * Due to the hpd irq storm handling the hotplug work can re-arm the
11338 * poll handlers. Hence disable polling after hpd handling is shut down.
11339 */
Keith Packardf87ea762010-10-03 19:36:26 -070011340 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011341
Jesse Barnes652c3932009-08-17 13:31:43 -070011342 mutex_lock(&dev->struct_mutex);
11343
Jesse Barnes723bfd72010-10-07 16:01:13 -070011344 intel_unregister_dsm_handler();
11345
Jesse Barnes652c3932009-08-17 13:31:43 -070011346 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11347 /* Skip inactive CRTCs */
11348 if (!crtc->fb)
11349 continue;
11350
Daniel Vetter3dec0092010-08-20 21:40:52 +020011351 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011352 }
11353
Chris Wilson973d04f2011-07-08 12:22:37 +010011354 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011355
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011356 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011357
Daniel Vetter930ebb42012-06-29 23:32:16 +020011358 ironlake_teardown_rc6(dev);
11359
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011360 mutex_unlock(&dev->struct_mutex);
11361
Chris Wilson1630fe72011-07-08 12:22:42 +010011362 /* flush any delayed tasks or pending work */
11363 flush_scheduled_work();
11364
Jani Nikuladb31af12013-11-08 16:48:53 +020011365 /* destroy the backlight and sysfs files before encoders/connectors */
11366 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11367 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011368 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011369 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011370
Jesse Barnes79e53942008-11-07 14:24:08 -080011371 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011372
11373 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011374}
11375
Dave Airlie28d52042009-09-21 14:33:58 +100011376/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011377 * Return which encoder is currently attached for connector.
11378 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011379struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011380{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011381 return &intel_attached_encoder(connector)->base;
11382}
Jesse Barnes79e53942008-11-07 14:24:08 -080011383
Chris Wilsondf0e9242010-09-09 16:20:55 +010011384void intel_connector_attach_encoder(struct intel_connector *connector,
11385 struct intel_encoder *encoder)
11386{
11387 connector->encoder = encoder;
11388 drm_mode_connector_attach_encoder(&connector->base,
11389 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011390}
Dave Airlie28d52042009-09-21 14:33:58 +100011391
11392/*
11393 * set vga decode state - true == enable VGA decode
11394 */
11395int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11396{
11397 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011398 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011399 u16 gmch_ctrl;
11400
Chris Wilsona885b3c2013-12-17 14:34:50 +000011401 pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl);
Dave Airlie28d52042009-09-21 14:33:58 +100011402 if (state)
11403 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11404 else
11405 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011406 pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl);
Dave Airlie28d52042009-09-21 14:33:58 +100011407 return 0;
11408}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011409
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011410struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011411
11412 u32 power_well_driver;
11413
Chris Wilson63b66e52013-08-08 15:12:06 +020011414 int num_transcoders;
11415
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011416 struct intel_cursor_error_state {
11417 u32 control;
11418 u32 position;
11419 u32 base;
11420 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011421 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011422
11423 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011424 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011425 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011426 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011427
11428 struct intel_plane_error_state {
11429 u32 control;
11430 u32 stride;
11431 u32 size;
11432 u32 pos;
11433 u32 addr;
11434 u32 surface;
11435 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011436 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011437
11438 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011439 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011440 enum transcoder cpu_transcoder;
11441
11442 u32 conf;
11443
11444 u32 htotal;
11445 u32 hblank;
11446 u32 hsync;
11447 u32 vtotal;
11448 u32 vblank;
11449 u32 vsync;
11450 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011451};
11452
11453struct intel_display_error_state *
11454intel_display_capture_error_state(struct drm_device *dev)
11455{
Akshay Joshi0206e352011-08-16 15:34:10 -040011456 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011457 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011458 int transcoders[] = {
11459 TRANSCODER_A,
11460 TRANSCODER_B,
11461 TRANSCODER_C,
11462 TRANSCODER_EDP,
11463 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011464 int i;
11465
Chris Wilson63b66e52013-08-08 15:12:06 +020011466 if (INTEL_INFO(dev)->num_pipes == 0)
11467 return NULL;
11468
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011469 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011470 if (error == NULL)
11471 return NULL;
11472
Imre Deak190be112013-11-25 17:15:31 +020011473 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011474 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11475
Damien Lespiau52331302012-08-15 19:23:25 +010011476 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011477 error->pipe[i].power_domain_on =
11478 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11479 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011480 continue;
11481
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011482 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11483 error->cursor[i].control = I915_READ(CURCNTR(i));
11484 error->cursor[i].position = I915_READ(CURPOS(i));
11485 error->cursor[i].base = I915_READ(CURBASE(i));
11486 } else {
11487 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11488 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11489 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11490 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011491
11492 error->plane[i].control = I915_READ(DSPCNTR(i));
11493 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011494 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011495 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011496 error->plane[i].pos = I915_READ(DSPPOS(i));
11497 }
Paulo Zanonica291362013-03-06 20:03:14 -030011498 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11499 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011500 if (INTEL_INFO(dev)->gen >= 4) {
11501 error->plane[i].surface = I915_READ(DSPSURF(i));
11502 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11503 }
11504
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011505 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011506 }
11507
11508 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11509 if (HAS_DDI(dev_priv->dev))
11510 error->num_transcoders++; /* Account for eDP. */
11511
11512 for (i = 0; i < error->num_transcoders; i++) {
11513 enum transcoder cpu_transcoder = transcoders[i];
11514
Imre Deakddf9c532013-11-27 22:02:02 +020011515 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011516 intel_display_power_enabled_sw(dev,
11517 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011518 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011519 continue;
11520
Chris Wilson63b66e52013-08-08 15:12:06 +020011521 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11522
11523 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11524 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11525 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11526 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11527 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11528 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11529 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011530 }
11531
11532 return error;
11533}
11534
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011535#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11536
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011537void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011538intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011539 struct drm_device *dev,
11540 struct intel_display_error_state *error)
11541{
11542 int i;
11543
Chris Wilson63b66e52013-08-08 15:12:06 +020011544 if (!error)
11545 return;
11546
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011547 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011548 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011549 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011550 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011551 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011552 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011553 err_printf(m, " Power: %s\n",
11554 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011555 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011556
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011557 err_printf(m, "Plane [%d]:\n", i);
11558 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11559 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011560 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011561 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11562 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011563 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011564 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011565 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011566 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011567 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11568 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011569 }
11570
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011571 err_printf(m, "Cursor [%d]:\n", i);
11572 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11573 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11574 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011575 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011576
11577 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011578 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011579 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011580 err_printf(m, " Power: %s\n",
11581 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011582 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11583 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11584 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11585 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11586 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11587 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11588 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11589 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011590}