blob: fd0dc413a609981f3f0d72ece3000bb32e7ede62 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000574def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000575 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000576 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000577 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000578 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000579def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000580 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000581 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000582 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
584 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
585
586//===----------------------------------------------------------------------===//
587// AVX-512 VECTOR EXTRACT
588//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589
Igor Breger7f69a992015-09-10 12:54:54 +0000590multiclass vextract_for_size<int Opcode,
591 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000592 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000593
594 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
595 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
596 // vextract_extract), we interesting only in patterns without mask,
597 // intrinsics pattern match generated bellow.
598 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
599 (ins From.RC:$src1, i32u8imm:$idx),
600 "vextract" # To.EltTypeName # "x" # To.NumElts,
601 "$idx, $src1", "$src1, $idx",
602 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
603 (iPTR imm)))]>,
604 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000605 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
606 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
607 "vextract" # To.EltTypeName # "x" # To.NumElts #
608 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
609 [(store (To.VT (vextract_extract:$idx
610 (From.VT From.RC:$src1), (iPTR imm))),
611 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000612
Craig Toppere1cac152016-06-07 07:27:54 +0000613 let mayStore = 1, hasSideEffects = 0 in
614 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
615 (ins To.MemOp:$dst, To.KRCWM:$mask,
616 From.RC:$src1, i32u8imm:$idx),
617 "vextract" # To.EltTypeName # "x" # To.NumElts #
618 "\t{$idx, $src1, $dst {${mask}}|"
619 "$dst {${mask}}, $src1, $idx}",
620 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000621 }
Renato Golindb7ea862015-09-09 19:44:40 +0000622
623 // Intrinsic call with masking.
624 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000625 "x" # To.NumElts # "_" # From.Size)
626 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
627 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
628 From.ZSuffix # "rrk")
629 To.RC:$src0,
630 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
631 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000632
633 // Intrinsic call with zero-masking.
634 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000635 "x" # To.NumElts # "_" # From.Size)
636 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
637 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
638 From.ZSuffix # "rrkz")
639 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
640 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000641
642 // Intrinsic call without masking.
643 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000644 "x" # To.NumElts # "_" # From.Size)
645 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
646 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
647 From.ZSuffix # "rr")
648 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000649}
650
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651// Codegen pattern for the alternative types
652multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
653 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000654 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000655 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000656 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
657 (To.VT (!cast<Instruction>(InstrStr#"rr")
658 From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000660 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
661 (iPTR imm))), addr:$dst),
662 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext))>;
664 }
Igor Breger7f69a992015-09-10 12:54:54 +0000665}
666
667multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000668 ValueType EltVT64, int Opcode256> {
669 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000670 X86VectorVTInfo<16, EltVT32, VR512>,
671 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000673 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000675 X86VectorVTInfo< 8, EltVT64, VR512>,
676 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
679 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000680 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000681 X86VectorVTInfo< 8, EltVT32, VR256X>,
682 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000683 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 EVEX_V256, EVEX_CD8<32, CD8VT4>;
685 let Predicates = [HasVLX, HasDQI] in
686 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
687 X86VectorVTInfo< 4, EltVT64, VR256X>,
688 X86VectorVTInfo< 2, EltVT64, VR128X>,
689 vextract128_extract>,
690 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
691 let Predicates = [HasDQI] in {
692 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
693 X86VectorVTInfo< 8, EltVT64, VR512>,
694 X86VectorVTInfo< 2, EltVT64, VR128X>,
695 vextract128_extract>,
696 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
697 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
698 X86VectorVTInfo<16, EltVT32, VR512>,
699 X86VectorVTInfo< 8, EltVT32, VR256X>,
700 vextract256_extract>,
701 EVEX_V512, EVEX_CD8<32, CD8VT8>;
702 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703}
704
Adam Nemet55536c62014-09-25 23:48:45 +0000705defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
706defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708// extract_subvector codegen patterns with the alternative types.
709// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
710defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
711 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
712defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
713 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
714
715defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000716 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
718 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
719
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
724
Craig Topper08a68572016-05-21 22:50:04 +0000725// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000726defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
730
731// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
734defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
735 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
736// Codegen pattern with the alternative types extract VEC256 from VEC512
737defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
738 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
739defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
740 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
741
Craig Topper5f3fef82016-05-22 07:40:58 +0000742// A 128-bit subvector extract from the first 256-bit vector position
743// is a subregister copy that needs no instruction.
744def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
745 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
746def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
747 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
748def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
749 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
750def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
751 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
752def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
753 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
754def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
755 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
756
757// A 256-bit subvector extract from the first 256-bit vector position
758// is a subregister copy that needs no instruction.
759def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
760 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
761def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
762 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
763def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
764 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
765def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
766 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
767def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
768 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
769def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
770 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
771
772let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773// A 128-bit subvector insert to the first 512-bit vector position
774// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
776 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
777def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787
Craig Topper5f3fef82016-05-22 07:40:58 +0000788// A 256-bit subvector insert to the first 512-bit vector position
789// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000790def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000799 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
804// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000805def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000806 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000807 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000808 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
809 EVEX;
810
Craig Topper03b849e2016-05-21 22:50:11 +0000811def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000812 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000813 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000815 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
817//===---------------------------------------------------------------------===//
818// AVX-512 BROADCAST
819//---
Igor Breger131008f2016-05-01 08:40:00 +0000820// broadcast with a scalar argument.
821multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
822 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000823
Igor Breger131008f2016-05-01 08:40:00 +0000824 let isCodeGenOnly = 1 in {
825 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
826 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
827 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
828 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000829
Igor Breger131008f2016-05-01 08:40:00 +0000830 let Constraints = "$src0 = $dst" in
831 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
832 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
833 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000834 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000835 (vselect DestInfo.KRCWM:$mask,
836 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
837 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000838 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000839
840 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
841 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
842 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000843 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000844 (vselect DestInfo.KRCWM:$mask,
845 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
846 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000847 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000848 } // let isCodeGenOnly = 1 in
849}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850
Igor Breger21296d22015-10-20 11:56:42 +0000851multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
852 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000853 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000854 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
855 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
856 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
857 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000858 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000859 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000860 (DestInfo.VT (X86VBroadcast
861 (SrcInfo.ScalarLdFrag addr:$src)))>,
862 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000863 }
Craig Toppere1cac152016-06-07 07:27:54 +0000864
Craig Topper80934372016-07-16 03:42:59 +0000865 def : Pat<(DestInfo.VT (X86VBroadcast
866 (SrcInfo.VT (scalar_to_vector
867 (SrcInfo.ScalarLdFrag addr:$src))))),
868 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
869 let AddedComplexity = 20 in
870 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
871 (X86VBroadcast
872 (SrcInfo.VT (scalar_to_vector
873 (SrcInfo.ScalarLdFrag addr:$src)))),
874 DestInfo.RC:$src0)),
875 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
876 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
877 let AddedComplexity = 30 in
878 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
879 (X86VBroadcast
880 (SrcInfo.VT (scalar_to_vector
881 (SrcInfo.ScalarLdFrag addr:$src)))),
882 DestInfo.ImmAllZerosV)),
883 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
884 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886
Craig Topper80934372016-07-16 03:42:59 +0000887multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000888 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000889 let Predicates = [HasAVX512] in
890 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
891 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
892 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000893
894 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000895 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000896 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000897 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000898 }
899}
900
Craig Topper80934372016-07-16 03:42:59 +0000901multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
902 AVX512VLVectorVTInfo _> {
903 let Predicates = [HasAVX512] in
904 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
905 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
906 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907
Craig Topper80934372016-07-16 03:42:59 +0000908 let Predicates = [HasVLX] in {
909 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
910 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
911 EVEX_V256;
912 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
913 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
914 EVEX_V128;
915 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Craig Topper80934372016-07-16 03:42:59 +0000917defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
918 avx512vl_f32_info>;
919defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
920 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000922def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000924def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000926
Robert Khasanovcbc57032014-12-09 16:38:41 +0000927multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
928 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000929 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000930 (ins SrcRC:$src),
931 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000932 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933}
934
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
936 RegisterClass SrcRC, Predicate prd> {
937 let Predicates = [prd] in
938 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
939 let Predicates = [prd, HasVLX] in {
940 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
941 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
942 }
943}
944
Igor Breger0aeda372016-02-07 08:30:50 +0000945let isCodeGenOnly = 1 in {
946defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000948defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000950}
951let isAsmParserOnly = 1 in {
952 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
953 GR32, HasBWI>;
954 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000955 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000956}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
958 HasAVX512>;
959defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
960 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Igor Breger21296d22015-10-20 11:56:42 +0000967// Provide aliases for broadcast from the same register class that
968// automatically does the extract.
969multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
970 X86VectorVTInfo SrcInfo> {
971 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
972 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
973 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
974}
975
976multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
977 AVX512VLVectorVTInfo _, Predicate prd> {
978 let Predicates = [prd] in {
979 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
980 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
981 EVEX_V512;
982 // Defined separately to avoid redefinition.
983 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
984 }
985 let Predicates = [prd, HasVLX] in {
986 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
987 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
988 EVEX_V256;
989 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
990 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992}
993
Igor Breger21296d22015-10-20 11:56:42 +0000994defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
995 avx512vl_i8_info, HasBWI>;
996defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
997 avx512vl_i16_info, HasBWI>;
998defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
999 avx512vl_i32_info, HasAVX512>;
1000defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1001 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1004 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001005 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001006 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1007 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001008 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001009 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001010}
1011
Craig Topperbe351ee2016-10-01 06:01:23 +00001012let Predicates = [HasVLX, HasBWI] in {
1013 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1014 // This means we'll encounter truncated i32 loads; match that here.
1015 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1016 (VPBROADCASTWZ128m addr:$src)>;
1017 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1018 (VPBROADCASTWZ256m addr:$src)>;
1019 def : Pat<(v8i16 (X86VBroadcast
1020 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1021 (VPBROADCASTWZ128m addr:$src)>;
1022 def : Pat<(v16i16 (X86VBroadcast
1023 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1024 (VPBROADCASTWZ256m addr:$src)>;
1025}
1026
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001027//===----------------------------------------------------------------------===//
1028// AVX-512 BROADCAST SUBVECTORS
1029//
1030
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001031defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1032 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001033 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001034defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1035 v16f32_info, v4f32x_info>,
1036 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1037defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1038 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001039 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001040defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1041 v8f64_info, v4f64x_info>, VEX_W,
1042 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1043
1044let Predicates = [HasVLX] in {
1045defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1046 v8i32x_info, v4i32x_info>,
1047 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1048defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1049 v8f32x_info, v4f32x_info>,
1050 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001051
1052def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1053 (VBROADCASTI32X4Z256rm addr:$src)>;
1054def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1055 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001056
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001057// Provide fallback in case the load node that is used in the patterns above
1058// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001059def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001060 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001061 (v4f32 VR128X:$src), 1)>;
1062def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001063 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001064 (v4i32 VR128X:$src), 1)>;
1065def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001066 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001067 (v8i16 VR128X:$src), 1)>;
1068def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001069 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001070 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001071}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001072
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001073let Predicates = [HasVLX, HasDQI] in {
1074defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1075 v4i64x_info, v2i64x_info>, VEX_W,
1076 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1077defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1078 v4f64x_info, v2f64x_info>, VEX_W,
1079 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1080}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001081
1082let Predicates = [HasVLX, NoDQI] in {
1083def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1084 (VBROADCASTF32X4Z256rm addr:$src)>;
1085def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1086 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001087
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001088// Provide fallback in case the load node that is used in the patterns above
1089// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001090def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001091 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001092 (v2f64 VR128X:$src), 1)>;
1093def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001094 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1095 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001096}
1097
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001098let Predicates = [HasDQI] in {
1099defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1100 v8i64_info, v2i64x_info>, VEX_W,
1101 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1102defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1103 v16i32_info, v8i32x_info>,
1104 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1105defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1106 v8f64_info, v2f64x_info>, VEX_W,
1107 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1108defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1109 v16f32_info, v8f32x_info>,
1110 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001111
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001112// Provide fallback in case the load node that is used in the patterns above
1113// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001114def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001115 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001116 (v2f64 VR128X:$src), 1)>;
1117def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001118 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1119 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001120}
Adam Nemet73f72e12014-06-27 00:43:38 +00001121
Igor Bregerfa798a92015-11-02 07:39:36 +00001122multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001123 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001124 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001125 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001126 EVEX_V512;
1127 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001128 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001129 EVEX_V256;
1130}
1131
1132multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001133 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1134 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001135
1136 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001137 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1138 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001139}
1140
1141defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001142 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001143defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001144 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001145
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001146def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001147 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001148def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1149 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1150
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001151def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001152 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001153def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1154 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001155
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156//===----------------------------------------------------------------------===//
1157// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1158//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001159multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1160 X86VectorVTInfo _, RegisterClass KRC> {
1161 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001162 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001163 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001164}
1165
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001166multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001167 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1168 let Predicates = [HasCDI] in
1169 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1170 let Predicates = [HasCDI, HasVLX] in {
1171 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1172 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1173 }
1174}
1175
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001176defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001177 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001178defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001179 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180
1181//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001182// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001183multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001184let Constraints = "$src1 = $dst" in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001185 // The index operand in the pattern should really be an integer type. However,
1186 // if we do that and it happens to come from a bitcast, then it becomes
1187 // difficult to find the bitcast needed to convert the index to the
1188 // destination type for the passthru since it will be folded with the bitcast
1189 // of the index operand.
1190 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001191 (ins _.RC:$src2, _.RC:$src3),
1192 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001193 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001194 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001195
Craig Topper4fa3b502016-09-06 06:56:59 +00001196 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001197 (ins _.RC:$src2, _.MemOp:$src3),
1198 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001199 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001200 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1201 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001202 }
1203}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001205 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00001206 let Constraints = "$src1 = $dst" in
Craig Topper4fa3b502016-09-06 06:56:59 +00001207 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001208 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1209 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1210 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001211 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001212 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001213 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001214}
1215
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001217 AVX512VLVectorVTInfo VTInfo> {
1218 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1219 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001220 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001221 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1222 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1223 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1224 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001225 }
1226}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001227
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001228multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001229 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001230 Predicate Prd> {
1231 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001232 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001233 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001234 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1235 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001236 }
1237}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001238
Craig Topperaad5f112015-11-30 00:13:24 +00001239defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001240 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001241defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001242 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001243defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001244 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001245 VEX_W, EVEX_CD8<16, CD8VF>;
1246defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001247 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001248 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001249defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001250 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001251defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001252 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001253
Craig Topperaad5f112015-11-30 00:13:24 +00001254// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001256 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257let Constraints = "$src1 = $dst" in {
1258 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1259 (ins IdxVT.RC:$src2, _.RC:$src3),
1260 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001261 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001262 AVX5128IBase;
1263
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001264 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1265 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1266 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001267 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001268 (bitconvert (_.LdFrag addr:$src3))))>,
1269 EVEX_4V, AVX5128IBase;
1270 }
1271}
1272multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001273 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001274 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001275 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1276 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1277 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1278 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001279 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001280 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1281 AVX5128IBase, EVEX_4V, EVEX_B;
1282}
1283
1284multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001285 AVX512VLVectorVTInfo VTInfo,
1286 AVX512VLVectorVTInfo ShuffleMask> {
1287 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001288 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001289 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001290 ShuffleMask.info512>, EVEX_V512;
1291 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001292 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001293 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001294 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001296 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001297 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001298 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1299 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001300 }
1301}
1302
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001303multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001304 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001305 AVX512VLVectorVTInfo Idx,
1306 Predicate Prd> {
1307 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001308 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1309 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001310 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001311 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1312 Idx.info128>, EVEX_V128;
1313 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1314 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001315 }
1316}
1317
Craig Toppera47576f2015-11-26 20:21:29 +00001318defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001319 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001320defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001321 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001322defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1323 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1324 VEX_W, EVEX_CD8<16, CD8VF>;
1325defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1326 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1327 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001328defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001329 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001330defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001331 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001332
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001333//===----------------------------------------------------------------------===//
1334// AVX-512 - BLEND using mask
1335//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001336multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1337 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001338 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001339 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1340 (ins _.RC:$src1, _.RC:$src2),
1341 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001342 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001343 []>, EVEX_4V;
1344 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1345 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001346 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001347 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001348 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001349 (_.VT _.RC:$src2),
1350 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001351 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001352 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1353 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1354 !strconcat(OpcodeStr,
1355 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1356 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001357 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001358 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1359 (ins _.RC:$src1, _.MemOp:$src2),
1360 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001361 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001362 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1363 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1364 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001365 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001366 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001367 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1368 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1369 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001370 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001371 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1373 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1374 !strconcat(OpcodeStr,
1375 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1376 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1377 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001378}
1379multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1380
1381 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1382 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1383 !strconcat(OpcodeStr,
1384 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1385 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001386 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1387 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1388 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001389 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001390
Craig Toppere1cac152016-06-07 07:27:54 +00001391 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001392 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1393 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1394 !strconcat(OpcodeStr,
1395 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1396 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001397 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001399}
1400
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001401multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1402 AVX512VLVectorVTInfo VTInfo> {
1403 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1404 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001405
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001406 let Predicates = [HasVLX] in {
1407 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1408 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1409 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1410 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1411 }
1412}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001413
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001414multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1415 AVX512VLVectorVTInfo VTInfo> {
1416 let Predicates = [HasBWI] in
1417 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001418
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001419 let Predicates = [HasBWI, HasVLX] in {
1420 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1421 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1422 }
1423}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001425
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001426defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1427defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1428defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1429defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1430defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1431defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001432
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001433
Craig Topper0fcf9252016-06-07 07:27:51 +00001434let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001435def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1436 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001437 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001438 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001439 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1440 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441
1442def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1443 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001444 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001445 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001446 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1447 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001448}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001449//===----------------------------------------------------------------------===//
1450// Compare Instructions
1451//===----------------------------------------------------------------------===//
1452
1453// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001454
1455multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1456
1457 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1458 (outs _.KRC:$dst),
1459 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1460 "vcmp${cc}"#_.Suffix,
1461 "$src2, $src1", "$src1, $src2",
1462 (OpNode (_.VT _.RC:$src1),
1463 (_.VT _.RC:$src2),
1464 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001465 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1466 (outs _.KRC:$dst),
1467 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1468 "vcmp${cc}"#_.Suffix,
1469 "$src2, $src1", "$src1, $src2",
1470 (OpNode (_.VT _.RC:$src1),
1471 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1472 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001473
1474 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1475 (outs _.KRC:$dst),
1476 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1477 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001478 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001479 (OpNodeRnd (_.VT _.RC:$src1),
1480 (_.VT _.RC:$src2),
1481 imm:$cc,
1482 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1483 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001484 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001485 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1486 (outs VK1:$dst),
1487 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1488 "vcmp"#_.Suffix,
1489 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1490 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1491 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001492 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001493 "vcmp"#_.Suffix,
1494 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1495 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1496
1497 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1498 (outs _.KRC:$dst),
1499 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1500 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001501 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001502 EVEX_4V, EVEX_B;
1503 }// let isAsmParserOnly = 1, hasSideEffects = 0
1504
1505 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001506 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001507 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1508 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1509 !strconcat("vcmp${cc}", _.Suffix,
1510 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1511 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1512 _.FRC:$src2,
1513 imm:$cc))],
1514 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001515 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1516 (outs _.KRC:$dst),
1517 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1518 !strconcat("vcmp${cc}", _.Suffix,
1519 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1520 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1521 (_.ScalarLdFrag addr:$src2),
1522 imm:$cc))],
1523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001524 }
1525}
1526
1527let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001528 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1529 AVX512XSIi8Base;
1530 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1531 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001532}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001534multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001535 X86VectorVTInfo _, bit IsCommutable> {
1536 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001537 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001538 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1539 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1540 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1542 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001543 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1544 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1545 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1546 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001547 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001548 def rrk : AVX512BI<opc, MRMSrcReg,
1549 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1550 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1551 "$dst {${mask}}, $src1, $src2}"),
1552 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1553 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1554 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001555 def rmk : AVX512BI<opc, MRMSrcMem,
1556 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1557 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1558 "$dst {${mask}}, $src1, $src2}"),
1559 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1560 (OpNode (_.VT _.RC:$src1),
1561 (_.VT (bitconvert
1562 (_.LdFrag addr:$src2))))))],
1563 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001564}
1565
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001566multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001567 X86VectorVTInfo _, bit IsCommutable> :
1568 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001569 def rmb : AVX512BI<opc, MRMSrcMem,
1570 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1571 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1572 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1573 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1574 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1575 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1576 def rmbk : AVX512BI<opc, MRMSrcMem,
1577 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1578 _.ScalarMemOp:$src2),
1579 !strconcat(OpcodeStr,
1580 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1581 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1582 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1583 (OpNode (_.VT _.RC:$src1),
1584 (X86VBroadcast
1585 (_.ScalarLdFrag addr:$src2)))))],
1586 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001587}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001588
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001589multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001590 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1591 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001593 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1594 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595
1596 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001597 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1598 IsCommutable>, EVEX_V256;
1599 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1600 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 }
1602}
1603
1604multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1605 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001606 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001607 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001608 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1609 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001610
1611 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001612 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1613 IsCommutable>, EVEX_V256;
1614 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1615 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001616 }
1617}
1618
1619defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001620 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001621 EVEX_CD8<8, CD8VF>;
1622
1623defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001624 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001625 EVEX_CD8<16, CD8VF>;
1626
Robert Khasanovf70f7982014-09-18 14:06:55 +00001627defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001628 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001629 EVEX_CD8<32, CD8VF>;
1630
Robert Khasanovf70f7982014-09-18 14:06:55 +00001631defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001632 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001633 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1634
1635defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1636 avx512vl_i8_info, HasBWI>,
1637 EVEX_CD8<8, CD8VF>;
1638
1639defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1640 avx512vl_i16_info, HasBWI>,
1641 EVEX_CD8<16, CD8VF>;
1642
Robert Khasanovf70f7982014-09-18 14:06:55 +00001643defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001644 avx512vl_i32_info, HasAVX512>,
1645 EVEX_CD8<32, CD8VF>;
1646
Robert Khasanovf70f7982014-09-18 14:06:55 +00001647defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001648 avx512vl_i64_info, HasAVX512>,
1649 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650
Craig Topper8b9e6712016-09-02 04:25:30 +00001651let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001653 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001654 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1655 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656
1657def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001658 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001659 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1660 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001661}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662
Robert Khasanov29e3b962014-08-27 09:34:37 +00001663multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1664 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001665 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001666 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001667 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001668 !strconcat("vpcmp${cc}", Suffix,
1669 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1671 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001672 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1673 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001674 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001675 !strconcat("vpcmp${cc}", Suffix,
1676 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001677 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1678 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001679 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1681 def rrik : AVX512AIi8<opc, MRMSrcReg,
1682 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001683 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684 !strconcat("vpcmp${cc}", Suffix,
1685 "\t{$src2, $src1, $dst {${mask}}|",
1686 "$dst {${mask}}, $src1, $src2}"),
1687 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1688 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001689 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001690 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 def rmik : AVX512AIi8<opc, MRMSrcMem,
1692 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001693 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 !strconcat("vpcmp${cc}", Suffix,
1695 "\t{$src2, $src1, $dst {${mask}}|",
1696 "$dst {${mask}}, $src1, $src2}"),
1697 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1698 (OpNode (_.VT _.RC:$src1),
1699 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001700 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1702
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001703 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001704 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001706 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1708 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001709 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001710 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001712 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001713 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1714 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001715 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001716 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1717 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001718 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001719 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001720 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1721 "$dst {${mask}}, $src1, $src2, $cc}"),
1722 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001723 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1725 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001726 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001727 !strconcat("vpcmp", Suffix,
1728 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1729 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001730 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001731 }
1732}
1733
Robert Khasanov29e3b962014-08-27 09:34:37 +00001734multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001735 X86VectorVTInfo _> :
1736 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001737 def rmib : AVX512AIi8<opc, MRMSrcMem,
1738 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001739 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001740 !strconcat("vpcmp${cc}", Suffix,
1741 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1742 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1743 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1744 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001745 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1747 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1748 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001749 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001750 !strconcat("vpcmp${cc}", Suffix,
1751 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1752 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1753 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1754 (OpNode (_.VT _.RC:$src1),
1755 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001756 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758
Robert Khasanov29e3b962014-08-27 09:34:37 +00001759 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001760 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001761 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1762 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001763 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 !strconcat("vpcmp", Suffix,
1765 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1766 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1767 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1768 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1769 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001770 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001771 !strconcat("vpcmp", Suffix,
1772 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1773 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1774 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1775 }
1776}
1777
1778multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1779 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1780 let Predicates = [prd] in
1781 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1782
1783 let Predicates = [prd, HasVLX] in {
1784 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1785 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1786 }
1787}
1788
1789multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1790 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1791 let Predicates = [prd] in
1792 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1793 EVEX_V512;
1794
1795 let Predicates = [prd, HasVLX] in {
1796 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1797 EVEX_V256;
1798 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1799 EVEX_V128;
1800 }
1801}
1802
1803defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1804 HasBWI>, EVEX_CD8<8, CD8VF>;
1805defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1806 HasBWI>, EVEX_CD8<8, CD8VF>;
1807
1808defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1809 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1810defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1811 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1812
Robert Khasanovf70f7982014-09-18 14:06:55 +00001813defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001814 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001815defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001816 HasAVX512>, EVEX_CD8<32, CD8VF>;
1817
Robert Khasanovf70f7982014-09-18 14:06:55 +00001818defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001819 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001820defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001822
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001823multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001825 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1826 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1827 "vcmp${cc}"#_.Suffix,
1828 "$src2, $src1", "$src1, $src2",
1829 (X86cmpm (_.VT _.RC:$src1),
1830 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001831 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001832
Craig Toppere1cac152016-06-07 07:27:54 +00001833 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1834 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1835 "vcmp${cc}"#_.Suffix,
1836 "$src2, $src1", "$src1, $src2",
1837 (X86cmpm (_.VT _.RC:$src1),
1838 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1839 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001840
Craig Toppere1cac152016-06-07 07:27:54 +00001841 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1842 (outs _.KRC:$dst),
1843 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1844 "vcmp${cc}"#_.Suffix,
1845 "${src2}"##_.BroadcastStr##", $src1",
1846 "$src1, ${src2}"##_.BroadcastStr,
1847 (X86cmpm (_.VT _.RC:$src1),
1848 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1849 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001851 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001852 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1853 (outs _.KRC:$dst),
1854 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1855 "vcmp"#_.Suffix,
1856 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1857
1858 let mayLoad = 1 in {
1859 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1860 (outs _.KRC:$dst),
1861 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1862 "vcmp"#_.Suffix,
1863 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1864
1865 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1866 (outs _.KRC:$dst),
1867 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1868 "vcmp"#_.Suffix,
1869 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1870 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1871 }
1872 }
1873}
1874
1875multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1876 // comparison code form (VCMP[EQ/LT/LE/...]
1877 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1878 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1879 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001880 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001881 (X86cmpmRnd (_.VT _.RC:$src1),
1882 (_.VT _.RC:$src2),
1883 imm:$cc,
1884 (i32 FROUND_NO_EXC))>, EVEX_B;
1885
1886 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1887 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1888 (outs _.KRC:$dst),
1889 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1890 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001891 "$cc, {sae}, $src2, $src1",
1892 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001893 }
1894}
1895
1896multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1897 let Predicates = [HasAVX512] in {
1898 defm Z : avx512_vcmp_common<_.info512>,
1899 avx512_vcmp_sae<_.info512>, EVEX_V512;
1900
1901 }
1902 let Predicates = [HasAVX512,HasVLX] in {
1903 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1904 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001905 }
1906}
1907
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001908defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1909 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1910defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1911 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912
1913def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1914 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001915 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1916 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917 imm:$cc), VK8)>;
1918def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1919 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001920 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1921 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001922 imm:$cc), VK8)>;
1923def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1924 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001925 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1926 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001927 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001928
Asaf Badouh572bbce2015-09-20 08:46:07 +00001929// ----------------------------------------------------------------
1930// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001931//handle fpclass instruction mask = op(reg_scalar,imm)
1932// op(mem_scalar,imm)
1933multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1934 X86VectorVTInfo _, Predicate prd> {
1935 let Predicates = [prd] in {
1936 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1937 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001938 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001939 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1940 (i32 imm:$src2)))], NoItinerary>;
1941 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1942 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1943 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001944 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001945 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001946 (OpNode (_.VT _.RC:$src1),
1947 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001948 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001949 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1950 (ins _.MemOp:$src1, i32u8imm:$src2),
1951 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001952 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001953 [(set _.KRC:$dst,
1954 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1955 (i32 imm:$src2)))], NoItinerary>;
1956 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1957 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1958 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001959 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001960 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001961 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1962 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1963 }
1964 }
1965}
1966
Asaf Badouh572bbce2015-09-20 08:46:07 +00001967//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1968// fpclass(reg_vec, mem_vec, imm)
1969// fpclass(reg_vec, broadcast(eltVt), imm)
1970multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1971 X86VectorVTInfo _, string mem, string broadcast>{
1972 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1973 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001974 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001975 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1976 (i32 imm:$src2)))], NoItinerary>;
1977 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1978 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1979 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001980 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001981 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001982 (OpNode (_.VT _.RC:$src1),
1983 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001984 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1985 (ins _.MemOp:$src1, i32u8imm:$src2),
1986 OpcodeStr##_.Suffix##mem#
1987 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001988 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001989 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1990 (i32 imm:$src2)))], NoItinerary>;
1991 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1992 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1993 OpcodeStr##_.Suffix##mem#
1994 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001995 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001996 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1997 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1998 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1999 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2000 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2001 _.BroadcastStr##", $dst|$dst, ${src1}"
2002 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002003 [(set _.KRC:$dst,(OpNode
2004 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002005 (_.ScalarLdFrag addr:$src1))),
2006 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2007 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2008 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2009 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2010 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2011 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002012 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2013 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002014 (_.ScalarLdFrag addr:$src1))),
2015 (i32 imm:$src2))))], NoItinerary>,
2016 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002017}
2018
Asaf Badouh572bbce2015-09-20 08:46:07 +00002019multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002020 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002021 string broadcast>{
2022 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002023 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002024 broadcast>, EVEX_V512;
2025 }
2026 let Predicates = [prd, HasVLX] in {
2027 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2028 broadcast>, EVEX_V128;
2029 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2030 broadcast>, EVEX_V256;
2031 }
2032}
2033
2034multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002035 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002036 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002037 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002038 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002039 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2040 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2041 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2042 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2043 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002044}
2045
Asaf Badouh696e8e02015-10-18 11:04:38 +00002046defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2047 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002048
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002049//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002050// Mask register copy, including
2051// - copy between mask registers
2052// - load/store mask registers
2053// - copy from GPR to mask register and vice versa
2054//
2055multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2056 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002057 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002058 let hasSideEffects = 0 in
2059 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2060 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2061 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2062 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2063 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2064 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2065 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2066 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067}
2068
2069multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2070 string OpcodeStr,
2071 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002072 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002074 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002076 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077 }
2078}
2079
Robert Khasanov74acbb72014-07-23 14:49:42 +00002080let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002081 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002082 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2083 VEX, PD;
2084
2085let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002086 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002087 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002088 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002089
2090let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002091 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2092 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002093 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2094 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002095 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2096 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002097 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2098 VEX, XD, VEX_W;
2099}
2100
2101// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002102def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2103 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2104def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2105 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2106
2107def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2108 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2109def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2110 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2111
2112def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002113 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002114def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002115 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002116 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2117
2118def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002119 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2120def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2121 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002122def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002123 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002124 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2125
2126def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2127 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2128def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2129 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2130def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2131 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2132def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2133 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134
Robert Khasanov74acbb72014-07-23 14:49:42 +00002135// Load/store kreg
2136let Predicates = [HasDQI] in {
2137 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2138 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002139 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2140 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002141
2142 def : Pat<(store VK4:$src, addr:$dst),
2143 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2144 def : Pat<(store VK2:$src, addr:$dst),
2145 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002146 def : Pat<(store VK1:$src, addr:$dst),
2147 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002148
2149 def : Pat<(v2i1 (load addr:$src)),
2150 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2151 def : Pat<(v4i1 (load addr:$src)),
2152 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002153}
2154let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002155 def : Pat<(store VK1:$src, addr:$dst),
2156 (MOV8mr addr:$dst,
2157 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2158 sub_8bit))>;
2159 def : Pat<(store VK2:$src, addr:$dst),
2160 (MOV8mr addr:$dst,
2161 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2162 sub_8bit))>;
2163 def : Pat<(store VK4:$src, addr:$dst),
2164 (MOV8mr addr:$dst,
2165 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002166 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002167 def : Pat<(store VK8:$src, addr:$dst),
2168 (MOV8mr addr:$dst,
2169 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2170 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002171
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002172 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002173 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002174 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002175 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002176 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002177 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002178}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002179
Robert Khasanov74acbb72014-07-23 14:49:42 +00002180let Predicates = [HasAVX512] in {
2181 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002183 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002184 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002185 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2186 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002187}
2188let Predicates = [HasBWI] in {
2189 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2190 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002191 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2192 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002193 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2194 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002195 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2196 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002197}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002198
Robert Khasanov74acbb72014-07-23 14:49:42 +00002199let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002200 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002201 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2202 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002203
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002204 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002205 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002206
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002207 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2208 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2209
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002210 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002211 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002212 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2213 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002214 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002215
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002216 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002217 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002218 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2219 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002220 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002221
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002222 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002223 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002224
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002225 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002226 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002227
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002228 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002229 (EXTRACT_SUBREG
2230 (AND32ri8 (KMOVWrk
2231 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002232
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002233 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002234 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002235
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002236 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002237 (AND64ri8 (SUBREG_TO_REG (i64 0),
2238 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002239
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002240 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002241 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002242 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002243
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002244 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002245 (EXTRACT_SUBREG
2246 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2247 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002248
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002249 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002250 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002252def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2253 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2254def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2255 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2256def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2257 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2258def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2259 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2260def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2261 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2262def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2263 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002264
Igor Bregerd6c187b2016-01-27 08:43:25 +00002265def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2266def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2267def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2268
Igor Bregera77b14d2016-08-11 12:13:46 +00002269def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2270def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2271def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2272def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2273def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2274def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275
2276// Mask unary operation
2277// - KNOT
2278multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002279 RegisterClass KRC, SDPatternOperator OpNode,
2280 Predicate prd> {
2281 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002283 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002284 [(set KRC:$dst, (OpNode KRC:$src))]>;
2285}
2286
Robert Khasanov74acbb72014-07-23 14:49:42 +00002287multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2288 SDPatternOperator OpNode> {
2289 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2290 HasDQI>, VEX, PD;
2291 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2292 HasAVX512>, VEX, PS;
2293 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2294 HasBWI>, VEX, PD, VEX_W;
2295 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2296 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297}
2298
Robert Khasanov74acbb72014-07-23 14:49:42 +00002299defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002301multiclass avx512_mask_unop_int<string IntName, string InstName> {
2302 let Predicates = [HasAVX512] in
2303 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2304 (i16 GR16:$src)),
2305 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2306 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2307}
2308defm : avx512_mask_unop_int<"knot", "KNOT">;
2309
Robert Khasanov74acbb72014-07-23 14:49:42 +00002310let Predicates = [HasDQI] in
2311def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2312let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002313def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002314let Predicates = [HasBWI] in
2315def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2316let Predicates = [HasBWI] in
2317def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2318
2319// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002320let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2322 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323def : Pat<(not VK8:$src),
2324 (COPY_TO_REGCLASS
2325 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002326}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002327def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2328 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2329def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2330 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331
2332// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002333// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002335 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002336 Predicate prd, bit IsCommutable> {
2337 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2339 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002340 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002341 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2342}
2343
Robert Khasanov595683d2014-07-28 13:46:45 +00002344multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002345 SDPatternOperator OpNode, bit IsCommutable,
2346 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002347 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002348 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002349 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002350 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002351 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002352 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002353 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002354 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002355}
2356
2357def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2358def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2359
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002360defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2361defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2362defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2363defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2364defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002365defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002366
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002367multiclass avx512_mask_binop_int<string IntName, string InstName> {
2368 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002369 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2370 (i16 GR16:$src1), (i16 GR16:$src2)),
2371 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2372 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2373 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374}
2375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376defm : avx512_mask_binop_int<"kand", "KAND">;
2377defm : avx512_mask_binop_int<"kandn", "KANDN">;
2378defm : avx512_mask_binop_int<"kor", "KOR">;
2379defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2380defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002381
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002383 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2384 // for the DQI set, this type is legal and KxxxB instruction is used
2385 let Predicates = [NoDQI] in
2386 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2387 (COPY_TO_REGCLASS
2388 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2389 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2390
2391 // All types smaller than 8 bits require conversion anyway
2392 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2393 (COPY_TO_REGCLASS (Inst
2394 (COPY_TO_REGCLASS VK1:$src1, VK16),
2395 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2396 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2397 (COPY_TO_REGCLASS (Inst
2398 (COPY_TO_REGCLASS VK2:$src1, VK16),
2399 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2400 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2401 (COPY_TO_REGCLASS (Inst
2402 (COPY_TO_REGCLASS VK4:$src1, VK16),
2403 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404}
2405
2406defm : avx512_binop_pat<and, KANDWrr>;
2407defm : avx512_binop_pat<andn, KANDNWrr>;
2408defm : avx512_binop_pat<or, KORWrr>;
2409defm : avx512_binop_pat<xnor, KXNORWrr>;
2410defm : avx512_binop_pat<xor, KXORWrr>;
2411
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002412def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2413 (KXNORWrr VK16:$src1, VK16:$src2)>;
2414def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002415 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002416def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002417 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002418def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002419 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002420
2421let Predicates = [NoDQI] in
2422def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2423 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2424 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2425
2426def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2427 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2428 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2429
2430def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2431 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2432 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2433
2434def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2435 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2436 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2437
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002439multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2440 RegisterClass KRCSrc, Predicate prd> {
2441 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002442 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002443 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2444 (ins KRC:$src1, KRC:$src2),
2445 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2446 VEX_4V, VEX_L;
2447
2448 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2449 (!cast<Instruction>(NAME##rr)
2450 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2451 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2452 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453}
2454
Igor Bregera54a1a82015-09-08 13:10:00 +00002455defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2456defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2457defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459// Mask bit testing
2460multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002461 SDNode OpNode, Predicate prd> {
2462 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002464 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2466}
2467
Igor Breger5ea0a6812015-08-31 13:30:19 +00002468multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2469 Predicate prdW = HasAVX512> {
2470 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2471 VEX, PD;
2472 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2473 VEX, PS;
2474 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2475 VEX, PS, VEX_W;
2476 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2477 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478}
2479
2480defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002481defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483// Mask shift
2484multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2485 SDNode OpNode> {
2486 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002487 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002489 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2491}
2492
2493multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2494 SDNode OpNode> {
2495 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002496 VEX, TAPD, VEX_W;
2497 let Predicates = [HasDQI] in
2498 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2499 VEX, TAPD;
2500 let Predicates = [HasBWI] in {
2501 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2502 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002503 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2504 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002505 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506}
2507
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002508defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2509defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510
2511// Mask setting all 0s or 1s
2512multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2513 let Predicates = [HasAVX512] in
2514 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2515 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2516 [(set KRC:$dst, (VT Val))]>;
2517}
2518
2519multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002520 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002522 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2523 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524}
2525
2526defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2527defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2528
2529// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2530let Predicates = [HasAVX512] in {
2531 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002532 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2533 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002534 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002535 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2536 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002537 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002538 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2539 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002540}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002541
2542// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2543multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2544 RegisterClass RC, ValueType VT> {
2545 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2546 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002547
Igor Bregerf1bd7612016-03-06 07:46:03 +00002548 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002549 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002550}
2551
2552defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2553defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2554defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2555defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2556defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2557
2558defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2559defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2560defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2561defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2562
2563defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2564defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2565defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2566
2567defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2568defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2569
2570defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571
Igor Breger999ac752016-03-08 15:21:25 +00002572def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002573 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002574 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2575 VK2))>;
2576def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002577 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002578 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2579 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2581 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002582def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2583 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002584def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2585 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2586
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002587
Igor Breger86724082016-08-14 05:25:07 +00002588// Patterns for kmask shift
2589multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2590 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002591 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002592 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002593 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002594 RC))>;
2595 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002596 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002597 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002598 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002599 RC))>;
2600}
2601
2602defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2603defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2604defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605//===----------------------------------------------------------------------===//
2606// AVX-512 - Aligned and unaligned load and store
2607//
2608
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609
2610multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002611 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002612 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002613 let hasSideEffects = 0 in {
2614 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 _.ExeDomain>, EVEX;
2617 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2618 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002619 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002620 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002621 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2622 (_.VT _.RC:$src),
2623 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002624 EVEX, EVEX_KZ;
2625
Craig Topper4e7b8882016-10-03 02:00:29 +00002626 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002627 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002628 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002629 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002630 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2631 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002632
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 let Constraints = "$src0 = $dst" in {
2634 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2635 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2636 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2637 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002638 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639 (_.VT _.RC:$src1),
2640 (_.VT _.RC:$src0))))], _.ExeDomain>,
2641 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002642 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2644 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002645 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2646 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 [(set _.RC:$dst, (_.VT
2648 (vselect _.KRCWM:$mask,
2649 (_.VT (bitconvert (ld_frag addr:$src1))),
2650 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002651 }
Craig Toppere1cac152016-06-07 07:27:54 +00002652 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002653 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2654 (ins _.KRCWM:$mask, _.MemOp:$src),
2655 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2656 "${dst} {${mask}} {z}, $src}",
2657 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2658 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2659 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002660 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002661 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2662 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2663
2664 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2665 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2666
2667 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2668 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2669 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002670}
2671
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2673 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002674 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002675 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002677 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002678
2679 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002681 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002683 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002684 }
2685}
2686
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002687multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2688 AVX512VLVectorVTInfo _,
2689 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002690 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691 let Predicates = [prd] in
2692 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002693 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002694
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695 let Predicates = [prd, HasVLX] in {
2696 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002697 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002699 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002700 }
2701}
2702
2703multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002704 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002705
Craig Topper99f6b622016-05-01 01:03:56 +00002706 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002707 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2708 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2709 [], _.ExeDomain>, EVEX;
2710 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2711 (ins _.KRCWM:$mask, _.RC:$src),
2712 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2713 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002714 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002715 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002717 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718 "${dst} {${mask}} {z}, $src}",
2719 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002720 }
Igor Breger81b79de2015-11-19 07:43:43 +00002721
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002723 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002725 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2727 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2728 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002729
2730 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2731 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2732 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002733}
2734
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002735
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2737 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002738 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002739 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2740 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741
2742 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002743 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2744 masked_store_unaligned>, EVEX_V256;
2745 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2746 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747 }
2748}
2749
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2751 AVX512VLVectorVTInfo _, Predicate prd> {
2752 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002753 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2754 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002755
2756 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002757 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2758 masked_store_aligned256>, EVEX_V256;
2759 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2760 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761 }
2762}
2763
2764defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2765 HasAVX512>,
2766 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2767 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2768
2769defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2770 HasAVX512>,
2771 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2772 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2773
Craig Topperc9293492016-02-26 06:50:29 +00002774defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002775 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002776 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002777 PS, EVEX_CD8<32, CD8VF>;
2778
Craig Topper4e7b8882016-10-03 02:00:29 +00002779defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002780 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2782 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002783
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002784defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2785 HasAVX512>,
2786 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2787 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002788
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2790 HasAVX512>,
2791 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2792 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002793
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002794defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2795 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002796 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2797
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002798defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2799 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002800 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2801
Craig Topperc9293492016-02-26 06:50:29 +00002802defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002803 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002805 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2806
Craig Topperc9293492016-02-26 06:50:29 +00002807defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002808 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002809 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002810 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002811
Craig Topperd875d6b2016-09-29 06:07:09 +00002812// Special instructions to help with spilling when we don't have VLX. We need
2813// to load or store from a ZMM register instead. These are converted in
2814// expandPostRAPseudos.
2815let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2816 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2817def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2818 "", []>;
2819def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2820 "", []>;
2821def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2822 "", []>;
2823def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2824 "", []>;
2825}
2826
2827let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002828def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002829 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002830def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002831 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002832def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002833 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002834def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002835 "", []>;
2836}
2837
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002838def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002839 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002840 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002841 VK8), VR512:$src)>;
2842
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002843def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002844 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002845 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002846
Craig Topper33c550c2016-05-22 00:39:30 +00002847// These patterns exist to prevent the above patterns from introducing a second
2848// mask inversion when one already exists.
2849def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2850 (bc_v8i64 (v16i32 immAllZerosV)),
2851 (v8i64 VR512:$src))),
2852 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2853def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2854 (v16i32 immAllZerosV),
2855 (v16i32 VR512:$src))),
2856 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2857
Craig Topper14aa2662016-08-11 06:04:04 +00002858let Predicates = [HasVLX, NoBWI] in {
2859 // 128-bit load/store without BWI.
2860 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2861 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2862 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2863 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2864 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2865 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2866 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2867 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2868
2869 // 256-bit load/store without BWI.
2870 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2871 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2872 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2873 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2874 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2875 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2876 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2877 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2878}
2879
Craig Topper95bdabd2016-05-22 23:44:33 +00002880let Predicates = [HasVLX] in {
2881 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2882 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2883 def : Pat<(alignedstore (v2f64 (extract_subvector
2884 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2885 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2886 def : Pat<(alignedstore (v4f32 (extract_subvector
2887 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2888 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2889 def : Pat<(alignedstore (v2i64 (extract_subvector
2890 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2891 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2892 def : Pat<(alignedstore (v4i32 (extract_subvector
2893 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2894 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2895 def : Pat<(alignedstore (v8i16 (extract_subvector
2896 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2897 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2898 def : Pat<(alignedstore (v16i8 (extract_subvector
2899 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2900 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2901
2902 def : Pat<(store (v2f64 (extract_subvector
2903 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2904 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2905 def : Pat<(store (v4f32 (extract_subvector
2906 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2907 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2908 def : Pat<(store (v2i64 (extract_subvector
2909 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2910 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2911 def : Pat<(store (v4i32 (extract_subvector
2912 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2913 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2914 def : Pat<(store (v8i16 (extract_subvector
2915 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2916 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2917 def : Pat<(store (v16i8 (extract_subvector
2918 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2919 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2920
2921 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2922 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2923 def : Pat<(alignedstore (v2f64 (extract_subvector
2924 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2925 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2926 def : Pat<(alignedstore (v4f32 (extract_subvector
2927 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2928 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2929 def : Pat<(alignedstore (v2i64 (extract_subvector
2930 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2931 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2932 def : Pat<(alignedstore (v4i32 (extract_subvector
2933 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2934 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2935 def : Pat<(alignedstore (v8i16 (extract_subvector
2936 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2937 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2938 def : Pat<(alignedstore (v16i8 (extract_subvector
2939 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2940 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2941
2942 def : Pat<(store (v2f64 (extract_subvector
2943 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2944 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2945 def : Pat<(store (v4f32 (extract_subvector
2946 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2947 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2948 def : Pat<(store (v2i64 (extract_subvector
2949 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2951 def : Pat<(store (v4i32 (extract_subvector
2952 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2954 def : Pat<(store (v8i16 (extract_subvector
2955 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2956 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2957 def : Pat<(store (v16i8 (extract_subvector
2958 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2959 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2960
2961 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2962 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2963 def : Pat<(alignedstore (v4f64 (extract_subvector
2964 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2965 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2966 def : Pat<(alignedstore (v8f32 (extract_subvector
2967 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2968 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2969 def : Pat<(alignedstore (v4i64 (extract_subvector
2970 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2971 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2972 def : Pat<(alignedstore (v8i32 (extract_subvector
2973 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2974 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2975 def : Pat<(alignedstore (v16i16 (extract_subvector
2976 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2977 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2978 def : Pat<(alignedstore (v32i8 (extract_subvector
2979 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2980 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2981
2982 def : Pat<(store (v4f64 (extract_subvector
2983 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2984 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2985 def : Pat<(store (v8f32 (extract_subvector
2986 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2987 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2988 def : Pat<(store (v4i64 (extract_subvector
2989 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2990 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2991 def : Pat<(store (v8i32 (extract_subvector
2992 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2993 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2994 def : Pat<(store (v16i16 (extract_subvector
2995 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2996 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2997 def : Pat<(store (v32i8 (extract_subvector
2998 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2999 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3000}
3001
3002
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003// Move Int Doubleword to Packed Double Int
3004//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003005def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003006 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003007 [(set VR128X:$dst,
3008 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003009 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003010def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003011 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003012 [(set VR128X:$dst,
3013 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003014 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003015def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003016 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 [(set VR128X:$dst,
3018 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003019 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003020let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3021def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3022 (ins i64mem:$src),
3023 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003024 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003025let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003026def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003027 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003028 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003030def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003031 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003032 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003034def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003035 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003036 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3038 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003039}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040
3041// Move Int Doubleword to Single Scalar
3042//
Craig Topper88adf2a2013-10-12 05:41:08 +00003043let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003044def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003045 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003047 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003049def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003050 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003051 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003052 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003053}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003055// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003057def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003058 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003059 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003061 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003062def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003064 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003065 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003067 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003069// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070//
3071def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003072 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003073 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3074 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003075 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076 Requires<[HasAVX512, In64BitMode]>;
3077
Craig Topperc648c9b2015-12-28 06:11:42 +00003078let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3079def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3080 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003081 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003082 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083
Craig Topperc648c9b2015-12-28 06:11:42 +00003084def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3085 (ins i64mem:$dst, VR128X:$src),
3086 "vmovq\t{$src, $dst|$dst, $src}",
3087 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3088 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003089 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003090 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3091
3092let hasSideEffects = 0 in
3093def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3094 (ins VR128X:$src),
3095 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003096 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003097
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098// Move Scalar Single to Double Int
3099//
Craig Topper88adf2a2013-10-12 05:41:08 +00003100let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003101def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003103 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003105 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003106def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003108 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003110 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003111}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112
3113// Move Quadword Int to Packed Quadword Int
3114//
Craig Topperc648c9b2015-12-28 06:11:42 +00003115def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003117 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118 [(set VR128X:$dst,
3119 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003120 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121
3122//===----------------------------------------------------------------------===//
3123// AVX-512 MOVSS, MOVSD
3124//===----------------------------------------------------------------------===//
3125
Craig Topperc7de3a12016-07-29 02:49:08 +00003126multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003127 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003128 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3129 (ins _.RC:$src1, _.FRC:$src2),
3130 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3131 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3132 (scalar_to_vector _.FRC:$src2))))],
3133 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3134 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3135 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3136 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3137 "$dst {${mask}} {z}, $src1, $src2}"),
3138 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3139 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3140 _.ImmAllZerosV)))],
3141 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3142 let Constraints = "$src0 = $dst" in
3143 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3144 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3145 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3146 "$dst {${mask}}, $src1, $src2}"),
3147 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3148 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3149 (_.VT _.RC:$src0))))],
3150 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003151 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003152 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3153 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3154 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3155 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3156 let mayLoad = 1, hasSideEffects = 0 in {
3157 let Constraints = "$src0 = $dst" in
3158 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3159 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3160 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3161 "$dst {${mask}}, $src}"),
3162 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3163 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3164 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3165 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3166 "$dst {${mask}} {z}, $src}"),
3167 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003168 }
Craig Toppere1cac152016-06-07 07:27:54 +00003169 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3170 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3171 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3172 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003173 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003174 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3175 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3176 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3177 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003178}
3179
Asaf Badouh41ecf462015-12-06 13:26:56 +00003180defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3181 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182
Asaf Badouh41ecf462015-12-06 13:26:56 +00003183defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3184 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003185
Craig Topper74ed0872016-05-18 06:55:59 +00003186def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003187 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003188 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003189
Craig Topper74ed0872016-05-18 06:55:59 +00003190def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003191 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003192 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003194def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3195 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3196 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3197
Craig Topper99f6b622016-05-01 01:03:56 +00003198let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003199defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3200 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3201 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3202 XS, EVEX_4V, VEX_LIG;
3203
Craig Topper99f6b622016-05-01 01:03:56 +00003204let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003205defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3206 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3207 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3208 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003209
3210let Predicates = [HasAVX512] in {
3211 let AddedComplexity = 15 in {
3212 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3213 // MOVS{S,D} to the lower bits.
3214 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3215 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3216 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3217 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3218 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3219 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3220 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3221 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003222 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223
3224 // Move low f32 and clear high bits.
3225 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3226 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003227 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003228 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3229 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3230 (SUBREG_TO_REG (i32 0),
3231 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003232 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003233 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3234 (SUBREG_TO_REG (i32 0),
3235 (VMOVSSZrr (v4f32 (V_SET0)),
3236 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3237 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3238 (SUBREG_TO_REG (i32 0),
3239 (VMOVSSZrr (v4i32 (V_SET0)),
3240 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003241
3242 let AddedComplexity = 20 in {
3243 // MOVSSrm zeros the high parts of the register; represent this
3244 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3245 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3246 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3247 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3248 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3249 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3250 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003251 def : Pat<(v4f32 (X86vzload addr:$src)),
3252 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003253
3254 // MOVSDrm zeros the high parts of the register; represent this
3255 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3256 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3257 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3258 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3259 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3260 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3261 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3262 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3263 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3264 def : Pat<(v2f64 (X86vzload addr:$src)),
3265 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3266
3267 // Represent the same patterns above but in the form they appear for
3268 // 256-bit types
3269 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3270 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003271 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3273 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3274 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003275 def : Pat<(v8f32 (X86vzload addr:$src)),
3276 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3278 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3279 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003280 def : Pat<(v4f64 (X86vzload addr:$src)),
3281 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003282
3283 // Represent the same patterns above but in the form they appear for
3284 // 512-bit types
3285 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3286 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3287 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3288 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3289 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3290 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003291 def : Pat<(v16f32 (X86vzload addr:$src)),
3292 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003293 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3294 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3295 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003296 def : Pat<(v8f64 (X86vzload addr:$src)),
3297 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003298 }
3299 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3300 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3301 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3302 FR32X:$src)), sub_xmm)>;
3303 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3304 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3305 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3306 FR64X:$src)), sub_xmm)>;
3307 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3308 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003309 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310
3311 // Move low f64 and clear high bits.
3312 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3313 (SUBREG_TO_REG (i32 0),
3314 (VMOVSDZrr (v2f64 (V_SET0)),
3315 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003316 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3317 (SUBREG_TO_REG (i32 0),
3318 (VMOVSDZrr (v2f64 (V_SET0)),
3319 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003320
3321 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3322 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3323 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003324 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3325 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3326 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327
3328 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003329 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330 addr:$dst),
3331 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003332
3333 // Shuffle with VMOVSS
3334 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3335 (VMOVSSZrr (v4i32 VR128X:$src1),
3336 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3337 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3338 (VMOVSSZrr (v4f32 VR128X:$src1),
3339 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3340
3341 // 256-bit variants
3342 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3343 (SUBREG_TO_REG (i32 0),
3344 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3345 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3346 sub_xmm)>;
3347 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3348 (SUBREG_TO_REG (i32 0),
3349 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3350 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3351 sub_xmm)>;
3352
3353 // Shuffle with VMOVSD
3354 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3355 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3356 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3357 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3358 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3359 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3360 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3361 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3362
3363 // 256-bit variants
3364 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3365 (SUBREG_TO_REG (i32 0),
3366 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3367 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3368 sub_xmm)>;
3369 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3370 (SUBREG_TO_REG (i32 0),
3371 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3372 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3373 sub_xmm)>;
3374
3375 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3376 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3377 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3378 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3379 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3380 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3381 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3382 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3383}
3384
3385let AddedComplexity = 15 in
3386def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3387 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003388 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003389 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003390 (v2i64 VR128X:$src))))],
3391 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3392
Igor Breger4ec5abf2015-11-03 07:30:17 +00003393let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003394def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3395 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003396 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003397 [(set VR128X:$dst, (v2i64 (X86vzmovl
3398 (loadv2i64 addr:$src))))],
3399 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3400 EVEX_CD8<8, CD8VT8>;
3401
3402let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003403 let AddedComplexity = 15 in {
3404 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3405 (VMOVDI2PDIZrr GR32:$src)>;
3406
3407 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3408 (VMOV64toPQIZrr GR64:$src)>;
3409
3410 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3411 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3412 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003413
3414 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3415 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3416 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003417 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3419 let AddedComplexity = 20 in {
3420 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3421 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3423 (VMOVDI2PDIZrm addr:$src)>;
3424 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3425 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003426 def : Pat<(v4i32 (X86vzload addr:$src)),
3427 (VMOVDI2PDIZrm addr:$src)>;
3428 def : Pat<(v8i32 (X86vzload addr:$src)),
3429 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003430 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003431 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003432 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003433 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003434 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003435 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003436 def : Pat<(v4i64 (X86vzload addr:$src)),
3437 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003439
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3441 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3442 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3443 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003444 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3445 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3446 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3447
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003448 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003449 def : Pat<(v16i32 (X86vzload addr:$src)),
3450 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003451 def : Pat<(v8i64 (X86vzload addr:$src)),
3452 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453}
3454
3455def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3456 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3457
3458def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3459 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3460
3461def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3462 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3463
3464def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3465 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3466
3467//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003468// AVX-512 - Non-temporals
3469//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003470let SchedRW = [WriteLoad] in {
3471 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3472 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3473 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3474 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3475 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003476
Craig Topper2f90c1f2016-06-07 07:27:57 +00003477 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003478 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003479 (ins i256mem:$src),
3480 "vmovntdqa\t{$src, $dst|$dst, $src}",
3481 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3482 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3483 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003484
Robert Khasanoved882972014-08-13 10:46:00 +00003485 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003486 (ins i128mem:$src),
3487 "vmovntdqa\t{$src, $dst|$dst, $src}",
3488 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3489 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3490 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003491 }
Adam Nemetefd07852014-06-18 16:51:10 +00003492}
3493
Igor Bregerd3341f52016-01-20 13:11:47 +00003494multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3495 PatFrag st_frag = alignednontemporalstore,
3496 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003497 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003498 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003499 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003500 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3501 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003502}
3503
Igor Bregerd3341f52016-01-20 13:11:47 +00003504multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3505 AVX512VLVectorVTInfo VTInfo> {
3506 let Predicates = [HasAVX512] in
3507 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003508
Igor Bregerd3341f52016-01-20 13:11:47 +00003509 let Predicates = [HasAVX512, HasVLX] in {
3510 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3511 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003512 }
3513}
3514
Igor Bregerd3341f52016-01-20 13:11:47 +00003515defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3516defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3517defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003518
Craig Topper707c89c2016-05-08 23:43:17 +00003519let Predicates = [HasAVX512], AddedComplexity = 400 in {
3520 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3521 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3522 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3523 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3524 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3525 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003526
3527 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3528 (VMOVNTDQAZrm addr:$src)>;
3529 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3530 (VMOVNTDQAZrm addr:$src)>;
3531 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3532 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003533 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003534 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003535 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003536 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003537 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003538 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003539}
3540
Craig Topperc41320d2016-05-08 23:08:45 +00003541let Predicates = [HasVLX], AddedComplexity = 400 in {
3542 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3543 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3544 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3545 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3546 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3547 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3548
Simon Pilgrim9a896232016-06-07 13:34:24 +00003549 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3550 (VMOVNTDQAZ256rm addr:$src)>;
3551 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3552 (VMOVNTDQAZ256rm addr:$src)>;
3553 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3554 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003555 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003556 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003557 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003558 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003559 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003560 (VMOVNTDQAZ256rm addr:$src)>;
3561
Craig Topperc41320d2016-05-08 23:08:45 +00003562 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3563 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3564 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3565 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3566 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3567 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003568
3569 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3570 (VMOVNTDQAZ128rm addr:$src)>;
3571 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3572 (VMOVNTDQAZ128rm addr:$src)>;
3573 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3574 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003575 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003576 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003577 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003578 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003579 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003580 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003581}
3582
Adam Nemet7f62b232014-06-10 16:39:53 +00003583//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003584// AVX-512 - Integer arithmetic
3585//
3586multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003587 X86VectorVTInfo _, OpndItins itins,
3588 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003589 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003590 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003591 "$src2, $src1", "$src1, $src2",
3592 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003593 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003594 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003595
Craig Toppere1cac152016-06-07 07:27:54 +00003596 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3597 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3598 "$src2, $src1", "$src1, $src2",
3599 (_.VT (OpNode _.RC:$src1,
3600 (bitconvert (_.LdFrag addr:$src2)))),
3601 itins.rm>,
3602 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003603}
3604
3605multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3606 X86VectorVTInfo _, OpndItins itins,
3607 bit IsCommutable = 0> :
3608 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003609 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3610 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3611 "${src2}"##_.BroadcastStr##", $src1",
3612 "$src1, ${src2}"##_.BroadcastStr,
3613 (_.VT (OpNode _.RC:$src1,
3614 (X86VBroadcast
3615 (_.ScalarLdFrag addr:$src2)))),
3616 itins.rm>,
3617 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003619
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003620multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3621 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3622 Predicate prd, bit IsCommutable = 0> {
3623 let Predicates = [prd] in
3624 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3625 IsCommutable>, EVEX_V512;
3626
3627 let Predicates = [prd, HasVLX] in {
3628 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3629 IsCommutable>, EVEX_V256;
3630 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3631 IsCommutable>, EVEX_V128;
3632 }
3633}
3634
Robert Khasanov545d1b72014-10-14 14:36:19 +00003635multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3636 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3637 Predicate prd, bit IsCommutable = 0> {
3638 let Predicates = [prd] in
3639 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3640 IsCommutable>, EVEX_V512;
3641
3642 let Predicates = [prd, HasVLX] in {
3643 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3644 IsCommutable>, EVEX_V256;
3645 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3646 IsCommutable>, EVEX_V128;
3647 }
3648}
3649
3650multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3651 OpndItins itins, Predicate prd,
3652 bit IsCommutable = 0> {
3653 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3654 itins, prd, IsCommutable>,
3655 VEX_W, EVEX_CD8<64, CD8VF>;
3656}
3657
3658multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3659 OpndItins itins, Predicate prd,
3660 bit IsCommutable = 0> {
3661 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3662 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3663}
3664
3665multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3666 OpndItins itins, Predicate prd,
3667 bit IsCommutable = 0> {
3668 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3669 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3670}
3671
3672multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3673 OpndItins itins, Predicate prd,
3674 bit IsCommutable = 0> {
3675 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3676 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3677}
3678
3679multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3680 SDNode OpNode, OpndItins itins, Predicate prd,
3681 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003682 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003683 IsCommutable>;
3684
Igor Bregerf2460112015-07-26 14:41:44 +00003685 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003686 IsCommutable>;
3687}
3688
3689multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3690 SDNode OpNode, OpndItins itins, Predicate prd,
3691 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003692 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003693 IsCommutable>;
3694
Igor Bregerf2460112015-07-26 14:41:44 +00003695 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003696 IsCommutable>;
3697}
3698
3699multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3700 bits<8> opc_d, bits<8> opc_q,
3701 string OpcodeStr, SDNode OpNode,
3702 OpndItins itins, bit IsCommutable = 0> {
3703 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3704 itins, HasAVX512, IsCommutable>,
3705 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3706 itins, HasBWI, IsCommutable>;
3707}
3708
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003709multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003710 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003711 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3712 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003713 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003714 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003715 "$src2, $src1","$src1, $src2",
3716 (_Dst.VT (OpNode
3717 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003718 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003719 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003720 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003721 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3722 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3723 "$src2, $src1", "$src1, $src2",
3724 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3725 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003726 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003727 AVX512BIBase, EVEX_4V;
3728
3729 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3730 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3731 OpcodeStr,
3732 "${src2}"##_Brdct.BroadcastStr##", $src1",
3733 "$src1, ${src2}"##_Dst.BroadcastStr,
3734 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3735 (_Brdct.VT (X86VBroadcast
3736 (_Brdct.ScalarLdFrag addr:$src2)))))),
3737 itins.rm>,
3738 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003739}
3740
Robert Khasanov545d1b72014-10-14 14:36:19 +00003741defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3742 SSE_INTALU_ITINS_P, 1>;
3743defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3744 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003745defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3746 SSE_INTALU_ITINS_P, HasBWI, 1>;
3747defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3748 SSE_INTALU_ITINS_P, HasBWI, 0>;
3749defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003750 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003751defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003752 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003753defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003754 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003755defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003756 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003757defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003758 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003759defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003760 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003761defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003762 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003763defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003764 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003765defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003766 SSE_INTALU_ITINS_P, HasBWI, 1>;
3767
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003768multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003769 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3770 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3771 let Predicates = [prd] in
3772 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3773 _SrcVTInfo.info512, _DstVTInfo.info512,
3774 v8i64_info, IsCommutable>,
3775 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3776 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003777 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003778 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003779 v4i64x_info, IsCommutable>,
3780 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003781 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003782 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003783 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003784 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3785 }
Michael Liao66233b72015-08-06 09:06:20 +00003786}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003787
3788defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003789 avx512vl_i32_info, avx512vl_i64_info,
3790 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003791defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003792 avx512vl_i32_info, avx512vl_i64_info,
3793 X86pmuludq, HasAVX512, 1>;
3794defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3795 avx512vl_i8_info, avx512vl_i8_info,
3796 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003797
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003798multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3799 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003800 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3801 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3802 OpcodeStr,
3803 "${src2}"##_Src.BroadcastStr##", $src1",
3804 "$src1, ${src2}"##_Src.BroadcastStr,
3805 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3806 (_Src.VT (X86VBroadcast
3807 (_Src.ScalarLdFrag addr:$src2))))))>,
3808 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003809}
3810
Michael Liao66233b72015-08-06 09:06:20 +00003811multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3812 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003813 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003814 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003815 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003816 "$src2, $src1","$src1, $src2",
3817 (_Dst.VT (OpNode
3818 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003819 (_Src.VT _Src.RC:$src2))),
3820 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003821 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003822 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3823 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3824 "$src2, $src1", "$src1, $src2",
3825 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3826 (bitconvert (_Src.LdFrag addr:$src2))))>,
3827 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003828}
3829
3830multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3831 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003832 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003833 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3834 v32i16_info>,
3835 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3836 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003837 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003838 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3839 v16i16x_info>,
3840 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3841 v16i16x_info>, EVEX_V256;
3842 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3843 v8i16x_info>,
3844 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3845 v8i16x_info>, EVEX_V128;
3846 }
3847}
3848multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3849 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003850 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003851 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3852 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003853 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003854 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3855 v32i8x_info>, EVEX_V256;
3856 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3857 v16i8x_info>, EVEX_V128;
3858 }
3859}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003860
3861multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3862 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003863 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003864 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003865 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003866 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003867 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003868 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003869 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003870 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003871 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003872 }
3873}
3874
Craig Topperb6da6542016-05-01 17:38:32 +00003875defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3876defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3877defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3878defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003879
Craig Topper5acb5a12016-05-01 06:24:57 +00003880defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3881 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3882defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003883 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003884
Igor Bregerf2460112015-07-26 14:41:44 +00003885defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003886 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003887defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003888 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003889defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003890 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003891
Igor Bregerf2460112015-07-26 14:41:44 +00003892defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003893 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003894defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003895 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003896defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003897 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003898
Igor Bregerf2460112015-07-26 14:41:44 +00003899defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003900 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003901defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003902 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003903defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003904 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003905
Igor Bregerf2460112015-07-26 14:41:44 +00003906defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003907 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003908defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003909 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003910defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003911 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003912
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003913//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003914// AVX-512 Logical Instructions
3915//===----------------------------------------------------------------------===//
3916
Craig Topperabe80cc2016-08-28 06:06:28 +00003917multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3918 X86VectorVTInfo _, OpndItins itins,
3919 bit IsCommutable = 0> {
3920 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3921 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3922 "$src2, $src1", "$src1, $src2",
3923 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3924 (bitconvert (_.VT _.RC:$src2)))),
3925 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3926 _.RC:$src2)))),
3927 itins.rr, IsCommutable>,
3928 AVX512BIBase, EVEX_4V;
3929
3930 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3931 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3932 "$src2, $src1", "$src1, $src2",
3933 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3934 (bitconvert (_.LdFrag addr:$src2)))),
3935 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3936 (bitconvert (_.LdFrag addr:$src2)))))),
3937 itins.rm>,
3938 AVX512BIBase, EVEX_4V;
3939}
3940
3941multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3942 X86VectorVTInfo _, OpndItins itins,
3943 bit IsCommutable = 0> :
3944 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3945 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3946 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3947 "${src2}"##_.BroadcastStr##", $src1",
3948 "$src1, ${src2}"##_.BroadcastStr,
3949 (_.i64VT (OpNode _.RC:$src1,
3950 (bitconvert
3951 (_.VT (X86VBroadcast
3952 (_.ScalarLdFrag addr:$src2)))))),
3953 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3954 (bitconvert
3955 (_.VT (X86VBroadcast
3956 (_.ScalarLdFrag addr:$src2)))))))),
3957 itins.rm>,
3958 AVX512BIBase, EVEX_4V, EVEX_B;
3959}
3960
3961multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3962 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3963 Predicate prd, bit IsCommutable = 0> {
3964 let Predicates = [prd] in
3965 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3966 IsCommutable>, EVEX_V512;
3967
3968 let Predicates = [prd, HasVLX] in {
3969 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3970 IsCommutable>, EVEX_V256;
3971 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3972 IsCommutable>, EVEX_V128;
3973 }
3974}
3975
3976multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3977 OpndItins itins, Predicate prd,
3978 bit IsCommutable = 0> {
3979 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3980 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3981}
3982
3983multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3984 OpndItins itins, Predicate prd,
3985 bit IsCommutable = 0> {
3986 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3987 itins, prd, IsCommutable>,
3988 VEX_W, EVEX_CD8<64, CD8VF>;
3989}
3990
3991multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3992 SDNode OpNode, OpndItins itins, Predicate prd,
3993 bit IsCommutable = 0> {
3994 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
3995 IsCommutable>;
3996
3997 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
3998 IsCommutable>;
3999}
4000
4001defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004002 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004003defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004004 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004005defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004006 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004007defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004008 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009
4010//===----------------------------------------------------------------------===//
4011// AVX-512 FP arithmetic
4012//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004013multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4014 SDNode OpNode, SDNode VecNode, OpndItins itins,
4015 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004016 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004017 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4018 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4019 "$src2, $src1", "$src1, $src2",
4020 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4021 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004022 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004023
4024 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004025 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004026 "$src2, $src1", "$src1, $src2",
4027 (VecNode (_.VT _.RC:$src1),
4028 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4029 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004030 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004031 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004032 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004033 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004034 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4035 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004036 itins.rr> {
4037 let isCommutable = IsCommutable;
4038 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004039 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004040 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004041 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4042 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004043 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004044 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004045 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004046}
4047
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004048multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004049 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004050 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004051 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4052 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4053 "$rc, $src2, $src1", "$src1, $src2, $rc",
4054 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004055 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004056 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004057}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004058multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4059 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004060 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004061 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4062 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004063 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004064 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004065 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004066}
4067
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004068multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4069 SDNode VecNode,
4070 SizeItins itins, bit IsCommutable> {
4071 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4072 itins.s, IsCommutable>,
4073 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4074 itins.s, IsCommutable>,
4075 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4076 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4077 itins.d, IsCommutable>,
4078 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4079 itins.d, IsCommutable>,
4080 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4081}
4082
4083multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4084 SDNode VecNode,
4085 SizeItins itins, bit IsCommutable> {
4086 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4087 itins.s, IsCommutable>,
4088 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4089 itins.s, IsCommutable>,
4090 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4091 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4092 itins.d, IsCommutable>,
4093 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4094 itins.d, IsCommutable>,
4095 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4096}
4097defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004098defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004099defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004100defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004101defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4102defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4103
4104// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4105// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4106multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4107 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004108 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004109 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4110 (ins _.FRC:$src1, _.FRC:$src2),
4111 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4112 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004113 itins.rr> {
4114 let isCommutable = 1;
4115 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004116 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4117 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4118 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4119 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4120 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4121 }
4122}
4123defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4124 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4125 EVEX_CD8<32, CD8VT1>;
4126
4127defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4128 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4129 EVEX_CD8<64, CD8VT1>;
4130
4131defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4132 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4133 EVEX_CD8<32, CD8VT1>;
4134
4135defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4136 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4137 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004138
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004139multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004140 X86VectorVTInfo _, OpndItins itins,
4141 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004142 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004143 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4144 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4145 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004146 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4147 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004148 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4149 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4150 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004151 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4152 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004153 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4154 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4155 "${src2}"##_.BroadcastStr##", $src1",
4156 "$src1, ${src2}"##_.BroadcastStr,
4157 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004158 (_.ScalarLdFrag addr:$src2)))),
4159 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004160 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004161}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004162
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004163multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004164 X86VectorVTInfo _> {
4165 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004166 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4167 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4168 "$rc, $src2, $src1", "$src1, $src2, $rc",
4169 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4170 EVEX_4V, EVEX_B, EVEX_RC;
4171}
4172
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004173
4174multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004175 X86VectorVTInfo _> {
4176 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004177 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4178 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4179 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4180 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4181 EVEX_4V, EVEX_B;
4182}
4183
Michael Liao66233b72015-08-06 09:06:20 +00004184multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004185 Predicate prd, SizeItins itins,
4186 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004187 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004188 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004189 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004190 EVEX_CD8<32, CD8VF>;
4191 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004192 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004193 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004194 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004195
Robert Khasanov595e5982014-10-29 15:43:02 +00004196 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004197 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004198 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004199 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004200 EVEX_CD8<32, CD8VF>;
4201 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004202 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004203 EVEX_CD8<32, CD8VF>;
4204 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004205 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004206 EVEX_CD8<64, CD8VF>;
4207 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004208 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004209 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004210 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211}
4212
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004213multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004214 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004215 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004216 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004217 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4218}
4219
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004220multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004221 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004222 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004223 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004224 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4225}
4226
Craig Topper9433f972016-08-02 06:16:53 +00004227defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4228 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004229 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004230defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4231 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004232 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004233defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004234 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004235defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004236 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004237defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4238 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004239 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004240defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4241 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004242 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004243let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004244 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4245 SSE_ALU_ITINS_P, 1>;
4246 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4247 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004248}
Craig Topper9433f972016-08-02 06:16:53 +00004249defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4250 SSE_ALU_ITINS_P, 1>;
4251defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4252 SSE_ALU_ITINS_P, 0>;
4253defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4254 SSE_ALU_ITINS_P, 1>;
4255defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4256 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004257
Craig Topper8f6827c2016-08-31 05:37:52 +00004258// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004259multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4260 X86VectorVTInfo _, Predicate prd> {
4261let Predicates = [prd] in {
4262 // Masked register-register logical operations.
4263 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4264 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4265 _.RC:$src0)),
4266 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4267 _.RC:$src1, _.RC:$src2)>;
4268 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4269 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4270 _.ImmAllZerosV)),
4271 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4272 _.RC:$src2)>;
4273 // Masked register-memory logical operations.
4274 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4275 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4276 (load addr:$src2)))),
4277 _.RC:$src0)),
4278 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4279 _.RC:$src1, addr:$src2)>;
4280 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4281 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4282 _.ImmAllZerosV)),
4283 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4284 addr:$src2)>;
4285 // Register-broadcast logical operations.
4286 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4287 (bitconvert (_.VT (X86VBroadcast
4288 (_.ScalarLdFrag addr:$src2)))))),
4289 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4290 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4291 (bitconvert
4292 (_.i64VT (OpNode _.RC:$src1,
4293 (bitconvert (_.VT
4294 (X86VBroadcast
4295 (_.ScalarLdFrag addr:$src2))))))),
4296 _.RC:$src0)),
4297 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4298 _.RC:$src1, addr:$src2)>;
4299 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4300 (bitconvert
4301 (_.i64VT (OpNode _.RC:$src1,
4302 (bitconvert (_.VT
4303 (X86VBroadcast
4304 (_.ScalarLdFrag addr:$src2))))))),
4305 _.ImmAllZerosV)),
4306 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4307 _.RC:$src1, addr:$src2)>;
4308}
Craig Topper8f6827c2016-08-31 05:37:52 +00004309}
4310
Craig Topper45d65032016-09-02 05:29:13 +00004311multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4312 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4313 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4314 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4315 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4316 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4317 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004318}
4319
Craig Topper45d65032016-09-02 05:29:13 +00004320defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4321defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4322defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4323defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4324
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004325multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4326 X86VectorVTInfo _> {
4327 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4328 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4329 "$src2, $src1", "$src1, $src2",
4330 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004331 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4332 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4333 "$src2, $src1", "$src1, $src2",
4334 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4335 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4336 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4337 "${src2}"##_.BroadcastStr##", $src1",
4338 "$src1, ${src2}"##_.BroadcastStr,
4339 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4340 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4341 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004342}
4343
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004344multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4345 X86VectorVTInfo _> {
4346 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4347 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4348 "$src2, $src1", "$src1, $src2",
4349 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004350 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4351 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4352 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004353 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004354 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4355 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004356}
4357
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004358multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004359 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004360 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4361 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004362 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004363 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4364 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004365 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4366 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004367 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004368 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4369 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004370 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4371
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004372 // Define only if AVX512VL feature is present.
4373 let Predicates = [HasVLX] in {
4374 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4375 EVEX_V128, EVEX_CD8<32, CD8VF>;
4376 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4377 EVEX_V256, EVEX_CD8<32, CD8VF>;
4378 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4379 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4380 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4381 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4382 }
4383}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004384defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004385
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004386//===----------------------------------------------------------------------===//
4387// AVX-512 VPTESTM instructions
4388//===----------------------------------------------------------------------===//
4389
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004390multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4391 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004392 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004393 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4394 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4395 "$src2, $src1", "$src1, $src2",
4396 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4397 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004398 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4399 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4400 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004401 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004402 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4403 EVEX_4V,
4404 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004405}
4406
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004407multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4408 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004409 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4410 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4411 "${src2}"##_.BroadcastStr##", $src1",
4412 "$src1, ${src2}"##_.BroadcastStr,
4413 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4414 (_.ScalarLdFrag addr:$src2))))>,
4415 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004416}
Igor Bregerfca0a342016-01-28 13:19:25 +00004417
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004418// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004419multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4420 X86VectorVTInfo _, string Suffix> {
4421 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4422 (_.KVT (COPY_TO_REGCLASS
4423 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004424 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004425 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004426 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004427 _.RC:$src2, _.SubRegIdx)),
4428 _.KRC))>;
4429}
4430
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004431multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004432 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004433 let Predicates = [HasAVX512] in
4434 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4435 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4436
4437 let Predicates = [HasAVX512, HasVLX] in {
4438 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4439 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4440 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4441 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4442 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004443 let Predicates = [HasAVX512, NoVLX] in {
4444 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4445 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004446 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004447}
4448
4449multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4450 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004451 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004452 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004453 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004454}
4455
4456multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4457 SDNode OpNode> {
4458 let Predicates = [HasBWI] in {
4459 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4460 EVEX_V512, VEX_W;
4461 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4462 EVEX_V512;
4463 }
4464 let Predicates = [HasVLX, HasBWI] in {
4465
4466 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4467 EVEX_V256, VEX_W;
4468 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4469 EVEX_V128, VEX_W;
4470 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4471 EVEX_V256;
4472 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4473 EVEX_V128;
4474 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004475
Igor Bregerfca0a342016-01-28 13:19:25 +00004476 let Predicates = [HasAVX512, NoVLX] in {
4477 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4478 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4479 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4480 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004481 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004482
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004483}
4484
4485multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4486 SDNode OpNode> :
4487 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4488 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4489
4490defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4491defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004492
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004493
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004494//===----------------------------------------------------------------------===//
4495// AVX-512 Shift instructions
4496//===----------------------------------------------------------------------===//
4497multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004498 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004499 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004500 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004501 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004502 "$src2, $src1", "$src1, $src2",
4503 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004504 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004505 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004506 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004507 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004508 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4509 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004510 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004511 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004512}
4513
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004514multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4515 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004516 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004517 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4518 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4519 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4520 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004521 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004522}
4523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004524multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004525 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004526 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004527 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004528 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4529 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4530 "$src2, $src1", "$src1, $src2",
4531 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004532 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004533 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4534 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4535 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004536 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004537 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004538 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004539 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004540}
4541
Cameron McInally5fb084e2014-12-11 17:13:05 +00004542multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004543 ValueType SrcVT, PatFrag bc_frag,
4544 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4545 let Predicates = [prd] in
4546 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4547 VTInfo.info512>, EVEX_V512,
4548 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4549 let Predicates = [prd, HasVLX] in {
4550 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4551 VTInfo.info256>, EVEX_V256,
4552 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4553 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4554 VTInfo.info128>, EVEX_V128,
4555 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4556 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004557}
4558
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004559multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4560 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004561 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004562 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004563 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004564 avx512vl_i64_info, HasAVX512>, VEX_W;
4565 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4566 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004567}
4568
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004569multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4570 string OpcodeStr, SDNode OpNode,
4571 AVX512VLVectorVTInfo VTInfo> {
4572 let Predicates = [HasAVX512] in
4573 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4574 VTInfo.info512>,
4575 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4576 VTInfo.info512>, EVEX_V512;
4577 let Predicates = [HasAVX512, HasVLX] in {
4578 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4579 VTInfo.info256>,
4580 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4581 VTInfo.info256>, EVEX_V256;
4582 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4583 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004584 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004585 VTInfo.info128>, EVEX_V128;
4586 }
4587}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004588
Michael Liao66233b72015-08-06 09:06:20 +00004589multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004590 Format ImmFormR, Format ImmFormM,
4591 string OpcodeStr, SDNode OpNode> {
4592 let Predicates = [HasBWI] in
4593 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4594 v32i16_info>, EVEX_V512;
4595 let Predicates = [HasVLX, HasBWI] in {
4596 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4597 v16i16x_info>, EVEX_V256;
4598 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4599 v8i16x_info>, EVEX_V128;
4600 }
4601}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004602
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004603multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4604 Format ImmFormR, Format ImmFormM,
4605 string OpcodeStr, SDNode OpNode> {
4606 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4607 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4608 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4609 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4610}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004611
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004612defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004613 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004614
4615defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004616 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004617
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004618defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004619 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004620
Michael Zuckerman298a6802016-01-13 12:39:33 +00004621defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004622defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004623
4624defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4625defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4626defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004627
4628//===-------------------------------------------------------------------===//
4629// Variable Bit Shifts
4630//===-------------------------------------------------------------------===//
4631multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004632 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004633 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004634 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4635 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4636 "$src2, $src1", "$src1, $src2",
4637 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004638 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004639 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4640 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4641 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004642 (_.VT (OpNode _.RC:$src1,
4643 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004644 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004645 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004646 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004647}
4648
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004649multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4650 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004651 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004652 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4653 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4654 "${src2}"##_.BroadcastStr##", $src1",
4655 "$src1, ${src2}"##_.BroadcastStr,
4656 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4657 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004658 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004659 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4660}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004661multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4662 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004663 let Predicates = [HasAVX512] in
4664 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4665 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4666
4667 let Predicates = [HasAVX512, HasVLX] in {
4668 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4669 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4670 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4671 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4672 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004673}
4674
4675multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4676 SDNode OpNode> {
4677 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004678 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004679 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004680 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004681}
4682
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004683// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004684multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4685 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004686 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004687 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004688 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004689 (!cast<Instruction>(NAME#"WZrr")
4690 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4691 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4692 sub_ymm)>;
4693
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004694 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004695 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004696 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004697 (!cast<Instruction>(NAME#"WZrr")
4698 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4699 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4700 sub_xmm)>;
4701 }
4702}
4703
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004704multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4705 SDNode OpNode> {
4706 let Predicates = [HasBWI] in
4707 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4708 EVEX_V512, VEX_W;
4709 let Predicates = [HasVLX, HasBWI] in {
4710
4711 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4712 EVEX_V256, VEX_W;
4713 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4714 EVEX_V128, VEX_W;
4715 }
4716}
4717
4718defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004719 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4720 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004721
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004722defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004723 avx512_var_shift_w<0x11, "vpsravw", sra>,
4724 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004725
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004726defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004727 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4728 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004729defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4730defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004731
Craig Topper05629d02016-07-24 07:32:45 +00004732// Special handing for handling VPSRAV intrinsics.
4733multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4734 list<Predicate> p> {
4735 let Predicates = p in {
4736 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4737 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4738 _.RC:$src2)>;
4739 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4740 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4741 _.RC:$src1, addr:$src2)>;
4742 let AddedComplexity = 20 in {
4743 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4744 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4745 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4746 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4747 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4748 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4749 _.RC:$src0)),
4750 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4751 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4752 }
4753 let AddedComplexity = 30 in {
4754 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4755 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4756 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4757 _.RC:$src1, _.RC:$src2)>;
4758 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4759 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4760 _.ImmAllZerosV)),
4761 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4762 _.RC:$src1, addr:$src2)>;
4763 }
4764 }
4765}
4766
4767multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4768 list<Predicate> p> :
4769 avx512_var_shift_int_lowering<InstrStr, _, p> {
4770 let Predicates = p in {
4771 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4772 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4773 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4774 _.RC:$src1, addr:$src2)>;
4775 let AddedComplexity = 20 in
4776 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4777 (X86vsrav _.RC:$src1,
4778 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4779 _.RC:$src0)),
4780 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4781 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4782 let AddedComplexity = 30 in
4783 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4784 (X86vsrav _.RC:$src1,
4785 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4786 _.ImmAllZerosV)),
4787 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4788 _.RC:$src1, addr:$src2)>;
4789 }
4790}
4791
4792defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4793defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4794defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4795defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4796defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4797defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4798defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4799defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4800defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4801
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004802//===-------------------------------------------------------------------===//
4803// 1-src variable permutation VPERMW/D/Q
4804//===-------------------------------------------------------------------===//
4805multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4806 AVX512VLVectorVTInfo _> {
4807 let Predicates = [HasAVX512] in
4808 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4809 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4810
4811 let Predicates = [HasAVX512, HasVLX] in
4812 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4813 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4814}
4815
4816multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4817 string OpcodeStr, SDNode OpNode,
4818 AVX512VLVectorVTInfo VTInfo> {
4819 let Predicates = [HasAVX512] in
4820 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4821 VTInfo.info512>,
4822 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4823 VTInfo.info512>, EVEX_V512;
4824 let Predicates = [HasAVX512, HasVLX] in
4825 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4826 VTInfo.info256>,
4827 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4828 VTInfo.info256>, EVEX_V256;
4829}
4830
Michael Zuckermand9cac592016-01-19 17:07:43 +00004831multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4832 Predicate prd, SDNode OpNode,
4833 AVX512VLVectorVTInfo _> {
4834 let Predicates = [prd] in
4835 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4836 EVEX_V512 ;
4837 let Predicates = [HasVLX, prd] in {
4838 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4839 EVEX_V256 ;
4840 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4841 EVEX_V128 ;
4842 }
4843}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004844
Michael Zuckermand9cac592016-01-19 17:07:43 +00004845defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4846 avx512vl_i16_info>, VEX_W;
4847defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4848 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004849
4850defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4851 avx512vl_i32_info>;
4852defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4853 avx512vl_i64_info>, VEX_W;
4854defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4855 avx512vl_f32_info>;
4856defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4857 avx512vl_f64_info>, VEX_W;
4858
4859defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4860 X86VPermi, avx512vl_i64_info>,
4861 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4862defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4863 X86VPermi, avx512vl_f64_info>,
4864 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004865//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004866// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004867//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004868
Igor Breger78741a12015-10-04 07:20:41 +00004869multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4870 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4871 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4872 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4873 "$src2, $src1", "$src1, $src2",
4874 (_.VT (OpNode _.RC:$src1,
4875 (Ctrl.VT Ctrl.RC:$src2)))>,
4876 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004877 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4878 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4879 "$src2, $src1", "$src1, $src2",
4880 (_.VT (OpNode
4881 _.RC:$src1,
4882 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4883 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4884 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4885 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4886 "${src2}"##_.BroadcastStr##", $src1",
4887 "$src1, ${src2}"##_.BroadcastStr,
4888 (_.VT (OpNode
4889 _.RC:$src1,
4890 (Ctrl.VT (X86VBroadcast
4891 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4892 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004893}
4894
4895multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4896 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4897 let Predicates = [HasAVX512] in {
4898 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4899 Ctrl.info512>, EVEX_V512;
4900 }
4901 let Predicates = [HasAVX512, HasVLX] in {
4902 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4903 Ctrl.info128>, EVEX_V128;
4904 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4905 Ctrl.info256>, EVEX_V256;
4906 }
4907}
4908
4909multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4910 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4911
4912 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4913 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4914 X86VPermilpi, _>,
4915 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004916}
4917
Craig Topper05948fb2016-08-02 05:11:15 +00004918let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004919defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4920 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004921let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004922defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4923 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004924//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004925// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4926//===----------------------------------------------------------------------===//
4927
4928defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004929 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004930 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4931defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004932 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004933defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004934 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004935
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004936multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4937 let Predicates = [HasBWI] in
4938 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4939
4940 let Predicates = [HasVLX, HasBWI] in {
4941 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4942 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4943 }
4944}
4945
4946defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4947
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004948//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004949// Move Low to High and High to Low packed FP Instructions
4950//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004951def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4952 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004953 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004954 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4955 IIC_SSE_MOV_LH>, EVEX_4V;
4956def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4957 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004958 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004959 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4960 IIC_SSE_MOV_LH>, EVEX_4V;
4961
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004962let Predicates = [HasAVX512] in {
4963 // MOVLHPS patterns
4964 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4965 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4966 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4967 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004968
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004969 // MOVHLPS patterns
4970 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4971 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4972}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004973
4974//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004975// VMOVHPS/PD VMOVLPS Instructions
4976// All patterns was taken from SSS implementation.
4977//===----------------------------------------------------------------------===//
4978multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4979 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004980 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4981 (ins _.RC:$src1, f64mem:$src2),
4982 !strconcat(OpcodeStr,
4983 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4984 [(set _.RC:$dst,
4985 (OpNode _.RC:$src1,
4986 (_.VT (bitconvert
4987 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4988 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004989}
4990
4991defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4992 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4993defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4994 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4995defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4996 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4997defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4998 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4999
5000let Predicates = [HasAVX512] in {
5001 // VMOVHPS patterns
5002 def : Pat<(X86Movlhps VR128X:$src1,
5003 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5004 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5005 def : Pat<(X86Movlhps VR128X:$src1,
5006 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5007 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5008 // VMOVHPD patterns
5009 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5010 (scalar_to_vector (loadf64 addr:$src2)))),
5011 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5012 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5013 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5014 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5015 // VMOVLPS patterns
5016 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5017 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5018 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5019 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5020 // VMOVLPD patterns
5021 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5022 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5023 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5024 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5025 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5026 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5027 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5028}
5029
Igor Bregerb6b27af2015-11-10 07:09:07 +00005030def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5031 (ins f64mem:$dst, VR128X:$src),
5032 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005033 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005034 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5035 (bc_v2f64 (v4f32 VR128X:$src))),
5036 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5037 EVEX, EVEX_CD8<32, CD8VT2>;
5038def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5039 (ins f64mem:$dst, VR128X:$src),
5040 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005041 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005042 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5043 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5044 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5045def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5046 (ins f64mem:$dst, VR128X:$src),
5047 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005048 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005049 (iPTR 0))), addr:$dst)],
5050 IIC_SSE_MOV_LH>,
5051 EVEX, EVEX_CD8<32, CD8VT2>;
5052def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5053 (ins f64mem:$dst, VR128X:$src),
5054 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005055 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005056 (iPTR 0))), addr:$dst)],
5057 IIC_SSE_MOV_LH>,
5058 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005059
Igor Bregerb6b27af2015-11-10 07:09:07 +00005060let Predicates = [HasAVX512] in {
5061 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005062 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005063 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5064 (iPTR 0))), addr:$dst),
5065 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5066 // VMOVLPS patterns
5067 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5068 addr:$src1),
5069 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5070 def : Pat<(store (v4i32 (X86Movlps
5071 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5072 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5073 // VMOVLPD patterns
5074 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5075 addr:$src1),
5076 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5077 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5078 addr:$src1),
5079 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5080}
5081//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005082// FMA - Fused Multiply Operations
5083//
Adam Nemet26371ce2014-10-24 00:02:55 +00005084
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005085multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005086 X86VectorVTInfo _, string Suff> {
5087 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005088 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005089 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005090 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005091 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005092 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005093
Craig Toppere1cac152016-06-07 07:27:54 +00005094 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5095 (ins _.RC:$src2, _.MemOp:$src3),
5096 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005097 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005098 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005099
Craig Toppere1cac152016-06-07 07:27:54 +00005100 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5101 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5102 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5103 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005104 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005105 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005106 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005107 }
Craig Topper318e40b2016-07-25 07:20:31 +00005108
5109 // Additional pattern for folding broadcast nodes in other orders.
5110 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5111 (OpNode _.RC:$src1, _.RC:$src2,
5112 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5113 _.RC:$src1)),
5114 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5115 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005116}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005117
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005118multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005119 X86VectorVTInfo _, string Suff> {
5120 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005121 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005122 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5123 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005124 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005125 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005126}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005127
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005128multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005129 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5130 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005131 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005132 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5133 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5134 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005135 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005136 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005137 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005138 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005139 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005140 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005141 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005142}
5143
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005144multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005145 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005146 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005147 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005148 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005149 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005150}
5151
5152defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5153defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5154defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5155defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5156defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5157defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5158
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005159
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005160multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005161 X86VectorVTInfo _, string Suff> {
5162 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005163 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5164 (ins _.RC:$src2, _.RC:$src3),
5165 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005166 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005167 AVX512FMA3Base;
5168
Craig Toppere1cac152016-06-07 07:27:54 +00005169 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5170 (ins _.RC:$src2, _.MemOp:$src3),
5171 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005172 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005173 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005174
Craig Toppere1cac152016-06-07 07:27:54 +00005175 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5176 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5177 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5178 "$src2, ${src3}"##_.BroadcastStr,
5179 (_.VT (OpNode _.RC:$src2,
5180 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005181 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005182 }
Craig Topper318e40b2016-07-25 07:20:31 +00005183
5184 // Additional patterns for folding broadcast nodes in other orders.
5185 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5186 _.RC:$src2, _.RC:$src1)),
5187 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5188 _.RC:$src2, addr:$src3)>;
5189 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5190 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5191 _.RC:$src2, _.RC:$src1),
5192 _.RC:$src1)),
5193 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5194 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5195 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5196 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5197 _.RC:$src2, _.RC:$src1),
5198 _.ImmAllZerosV)),
5199 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5200 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005201}
5202
5203multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005204 X86VectorVTInfo _, string Suff> {
5205 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005206 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5207 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5208 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005209 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005210 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005211}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005212
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005213multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005214 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5215 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005216 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005217 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5218 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5219 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005220 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005221 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005222 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005223 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005224 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005225 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005226 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005227}
5228
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005229multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005230 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005231 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005232 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005233 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005234 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005235}
5236
5237defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5238defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5239defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5240defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5241defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5242defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5243
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005244multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005245 X86VectorVTInfo _, string Suff> {
5246 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005247 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005248 (ins _.RC:$src2, _.RC:$src3),
5249 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005250 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005251 AVX512FMA3Base;
5252
Craig Toppere1cac152016-06-07 07:27:54 +00005253 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005254 (ins _.RC:$src2, _.MemOp:$src3),
5255 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005256 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005257 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005258
Craig Toppere1cac152016-06-07 07:27:54 +00005259 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005260 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5261 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5262 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005263 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005264 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005265 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005266 }
Craig Topper318e40b2016-07-25 07:20:31 +00005267
5268 // Additional patterns for folding broadcast nodes in other orders.
5269 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5270 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5271 _.RC:$src1, _.RC:$src2),
5272 _.RC:$src1)),
5273 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5274 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005275}
5276
5277multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005278 X86VectorVTInfo _, string Suff> {
5279 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005280 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005281 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5282 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005283 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005284 AVX512FMA3Base, EVEX_B, EVEX_RC;
5285}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005286
5287multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005288 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5289 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005290 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005291 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5292 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5293 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005294 }
5295 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005296 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005297 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005298 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005299 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5300 }
5301}
5302
5303multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005304 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005305 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005306 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005307 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005308 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005309}
5310
5311defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5312defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5313defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5314defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5315defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5316defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005318// Scalar FMA
5319let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005320multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5321 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5322 dag RHS_r, dag RHS_m > {
5323 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5324 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005325 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005326
Craig Toppere1cac152016-06-07 07:27:54 +00005327 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5328 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005329 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005330
5331 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5332 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005333 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005334 AVX512FMA3Base, EVEX_B, EVEX_RC;
5335
Craig Toppereafdbec2016-08-13 06:48:41 +00005336 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005337 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5338 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5339 !strconcat(OpcodeStr,
5340 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5341 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005342 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5343 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5344 !strconcat(OpcodeStr,
5345 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5346 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005347 }// isCodeGenOnly = 1
5348}
5349}// Constraints = "$src1 = $dst"
5350
5351multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5352 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5353 string SUFF> {
5354
Craig Topper2dca3b22016-07-24 08:26:38 +00005355 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005356 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5357 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5358 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005359 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5360 (i32 imm:$rc))),
5361 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5362 _.FRC:$src3))),
5363 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5364 (_.ScalarLdFrag addr:$src3))))>;
5365
Craig Topper2dca3b22016-07-24 08:26:38 +00005366 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005367 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5368 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005369 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005370 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005371 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5372 (i32 imm:$rc))),
5373 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5374 _.FRC:$src1))),
5375 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5376 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5377
Craig Topper2dca3b22016-07-24 08:26:38 +00005378 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005379 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5380 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005381 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005382 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005383 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5384 (i32 imm:$rc))),
5385 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5386 _.FRC:$src2))),
5387 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5388 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5389}
5390
5391multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5392 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5393 let Predicates = [HasAVX512] in {
5394 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5395 OpNodeRnd, f32x_info, "SS">,
5396 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5397 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5398 OpNodeRnd, f64x_info, "SD">,
5399 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5400 }
5401}
5402
5403defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5404defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5405defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5406defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005407
5408//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005409// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5410//===----------------------------------------------------------------------===//
5411let Constraints = "$src1 = $dst" in {
5412multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5413 X86VectorVTInfo _> {
5414 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5415 (ins _.RC:$src2, _.RC:$src3),
5416 OpcodeStr, "$src3, $src2", "$src2, $src3",
5417 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5418 AVX512FMA3Base;
5419
Craig Toppere1cac152016-06-07 07:27:54 +00005420 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5421 (ins _.RC:$src2, _.MemOp:$src3),
5422 OpcodeStr, "$src3, $src2", "$src2, $src3",
5423 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5424 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005425
Craig Toppere1cac152016-06-07 07:27:54 +00005426 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5427 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5428 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5429 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5430 (OpNode _.RC:$src1,
5431 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5432 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005433}
5434} // Constraints = "$src1 = $dst"
5435
5436multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5437 AVX512VLVectorVTInfo _> {
5438 let Predicates = [HasIFMA] in {
5439 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5440 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5441 }
5442 let Predicates = [HasVLX, HasIFMA] in {
5443 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5444 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5445 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5446 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5447 }
5448}
5449
5450defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5451 avx512vl_i64_info>, VEX_W;
5452defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5453 avx512vl_i64_info>, VEX_W;
5454
5455//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005456// AVX-512 Scalar convert from sign integer to float/double
5457//===----------------------------------------------------------------------===//
5458
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005459multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5460 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5461 PatFrag ld_frag, string asm> {
5462 let hasSideEffects = 0 in {
5463 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5464 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005465 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005466 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005467 let mayLoad = 1 in
5468 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5469 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005470 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005471 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005472 } // hasSideEffects = 0
5473 let isCodeGenOnly = 1 in {
5474 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5475 (ins DstVT.RC:$src1, SrcRC:$src2),
5476 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5477 [(set DstVT.RC:$dst,
5478 (OpNode (DstVT.VT DstVT.RC:$src1),
5479 SrcRC:$src2,
5480 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5481
5482 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5483 (ins DstVT.RC:$src1, x86memop:$src2),
5484 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5485 [(set DstVT.RC:$dst,
5486 (OpNode (DstVT.VT DstVT.RC:$src1),
5487 (ld_frag addr:$src2),
5488 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5489 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005490}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005491
Igor Bregerabe4a792015-06-14 12:44:55 +00005492multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005493 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005494 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5495 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005496 !strconcat(asm,
5497 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005498 [(set DstVT.RC:$dst,
5499 (OpNode (DstVT.VT DstVT.RC:$src1),
5500 SrcRC:$src2,
5501 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5502}
5503
5504multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005505 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5506 PatFrag ld_frag, string asm> {
5507 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5508 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5509 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005510}
5511
Andrew Trick15a47742013-10-09 05:11:10 +00005512let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005513defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005514 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5515 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005516defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005517 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5518 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005519defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005520 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5521 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005522defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005523 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5524 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005525
5526def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5527 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5528def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005529 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005530def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5531 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5532def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005533 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005534
5535def : Pat<(f32 (sint_to_fp GR32:$src)),
5536 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5537def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005538 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005539def : Pat<(f64 (sint_to_fp GR32:$src)),
5540 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5541def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005542 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5543
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005544defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005545 v4f32x_info, i32mem, loadi32,
5546 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005547defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005548 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5549 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005550defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005551 i32mem, loadi32, "cvtusi2sd{l}">,
5552 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005553defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005554 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5555 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005556
5557def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5558 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5559def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5560 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5561def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5562 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5563def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5564 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5565
5566def : Pat<(f32 (uint_to_fp GR32:$src)),
5567 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5568def : Pat<(f32 (uint_to_fp GR64:$src)),
5569 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5570def : Pat<(f64 (uint_to_fp GR32:$src)),
5571 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5572def : Pat<(f64 (uint_to_fp GR64:$src)),
5573 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005574}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005575
5576//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005577// AVX-512 Scalar convert from float/double to integer
5578//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005579multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5580 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005581 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005582 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005583 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005584 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5585 EVEX, VEX_LIG;
5586 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5587 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005588 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005589 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005590 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5591 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005592 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005593 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005594 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005595 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005596 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005597}
Asaf Badouh2744d212015-09-20 14:31:19 +00005598
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005599// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005600defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005601 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005602 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005603defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005604 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005605 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005606defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005607 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005608 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005609defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005610 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005611 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005612defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005613 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005614 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005615defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005616 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005617 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005618defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005619 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005620 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005621defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005622 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005623 EVEX_CD8<64, CD8VT1>;
5624
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005625// The SSE version of these instructions are disabled for AVX512.
5626// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5627let Predicates = [HasAVX512] in {
5628 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005629 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005630 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5631 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005632 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005633 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005634 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5635 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005636 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005637 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005638 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5639 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005640 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005641 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005642 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5643 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005644} // HasAVX512
5645
Craig Topperac941b92016-09-25 16:33:53 +00005646let Predicates = [HasAVX512] in {
5647 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5648 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5649 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5650 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5651 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5652 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5653 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5654 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5655 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5656 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5657 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5658 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5659 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5660 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5661 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5662 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5663 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5664 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5665 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5666 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5667} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005668
5669// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005670multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5671 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005672 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005673let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005674 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005675 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5676 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005677 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005678 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005679 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5680 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005681 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005682 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005683 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005684 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005685
Igor Bregerc59b3a22016-08-03 10:58:05 +00005686 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5687 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5688 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5689 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5690 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005691 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5692 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005693
Craig Toppere1cac152016-06-07 07:27:54 +00005694 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005695 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5696 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5697 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5698 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5699 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5700 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5701 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5702 (i32 FROUND_NO_EXC)))]>,
5703 EVEX,VEX_LIG , EVEX_B;
5704 let mayLoad = 1, hasSideEffects = 0 in
5705 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5706 (ins _SrcRC.MemOp:$src),
5707 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5708 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005709
Craig Toppere1cac152016-06-07 07:27:54 +00005710 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005711} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005712}
5713
Asaf Badouh2744d212015-09-20 14:31:19 +00005714
Igor Bregerc59b3a22016-08-03 10:58:05 +00005715defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5716 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005717 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005718defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5719 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005720 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005721defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5722 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005723 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005724defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5725 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005726 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5727
Igor Bregerc59b3a22016-08-03 10:58:05 +00005728defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5729 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005730 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005731defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5732 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005733 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005734defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5735 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005736 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005737defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5738 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005739 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5740let Predicates = [HasAVX512] in {
5741 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005742 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005743 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5744 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005745 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005746 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005747 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5748 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005749 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005750 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005751 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5752 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005753 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005754 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005755 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5756 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005757} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005758//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005759// AVX-512 Convert form float to double and back
5760//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005761multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5762 X86VectorVTInfo _Src, SDNode OpNode> {
5763 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005764 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005765 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005766 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005767 (_Src.VT _Src.RC:$src2),
5768 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005769 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5770 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005771 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005772 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005773 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005774 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005775 (_Src.ScalarLdFrag addr:$src2))),
5776 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005777 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005778}
5779
Asaf Badouh2744d212015-09-20 14:31:19 +00005780// Scalar Coversion with SAE - suppress all exceptions
5781multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5782 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5783 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005784 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005785 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005786 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005787 (_Src.VT _Src.RC:$src2),
5788 (i32 FROUND_NO_EXC)))>,
5789 EVEX_4V, VEX_LIG, EVEX_B;
5790}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005791
Asaf Badouh2744d212015-09-20 14:31:19 +00005792// Scalar Conversion with rounding control (RC)
5793multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5794 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5795 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005796 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005797 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005798 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005799 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5800 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5801 EVEX_B, EVEX_RC;
5802}
Craig Toppera02e3942016-09-23 06:24:43 +00005803multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005804 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005805 X86VectorVTInfo _dst> {
5806 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005807 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005808 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5809 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5810 EVEX_V512, XD;
5811 }
5812}
5813
Craig Toppera02e3942016-09-23 06:24:43 +00005814multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005815 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005816 X86VectorVTInfo _dst> {
5817 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005818 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005819 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005820 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5821 }
5822}
Craig Toppera02e3942016-09-23 06:24:43 +00005823defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00005824 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00005825defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00005826 X86fpextRnd,f32x_info, f64x_info >;
5827
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005828def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005829 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005830 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5831 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005832def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005833 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5834 Requires<[HasAVX512]>;
5835
5836def : Pat<(f64 (extloadf32 addr:$src)),
5837 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005838 Requires<[HasAVX512, OptForSize]>;
5839
Asaf Badouh2744d212015-09-20 14:31:19 +00005840def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005841 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005842 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5843 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005844
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005845def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005846 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005847 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005848 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005849//===----------------------------------------------------------------------===//
5850// AVX-512 Vector convert from signed/unsigned integer to float/double
5851// and from float/double to signed/unsigned integer
5852//===----------------------------------------------------------------------===//
5853
5854multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5855 X86VectorVTInfo _Src, SDNode OpNode,
5856 string Broadcast = _.BroadcastStr,
5857 string Alias = ""> {
5858
5859 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5860 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5861 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5862
5863 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5864 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5865 (_.VT (OpNode (_Src.VT
5866 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5867
5868 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005869 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005870 "${src}"##Broadcast, "${src}"##Broadcast,
5871 (_.VT (OpNode (_Src.VT
5872 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5873 ))>, EVEX, EVEX_B;
5874}
5875// Coversion with SAE - suppress all exceptions
5876multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5877 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5878 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5879 (ins _Src.RC:$src), OpcodeStr,
5880 "{sae}, $src", "$src, {sae}",
5881 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5882 (i32 FROUND_NO_EXC)))>,
5883 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005884}
5885
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005886// Conversion with rounding control (RC)
5887multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5888 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5889 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5890 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5891 "$rc, $src", "$src, $rc",
5892 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5893 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005894}
5895
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005896// Extend Float to Double
5897multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5898 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005899 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005900 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5901 X86vfpextRnd>, EVEX_V512;
5902 }
5903 let Predicates = [HasVLX] in {
5904 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5905 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005906 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005907 EVEX_V256;
5908 }
5909}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005910
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005911// Truncate Double to Float
5912multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5913 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005914 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005915 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5916 X86vfproundRnd>, EVEX_V512;
5917 }
5918 let Predicates = [HasVLX] in {
5919 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5920 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005921 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005922 "{1to4}", "{y}">, EVEX_V256;
5923 }
5924}
5925
5926defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5927 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5928defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5929 PS, EVEX_CD8<32, CD8VH>;
5930
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005931def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5932 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005933
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005934let Predicates = [HasVLX] in {
5935 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5936 (VCVTPS2PDZ256rm addr:$src)>;
5937}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005938
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005939// Convert Signed/Unsigned Doubleword to Double
5940multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5941 SDNode OpNode128> {
5942 // No rounding in this op
5943 let Predicates = [HasAVX512] in
5944 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5945 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005946
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005947 let Predicates = [HasVLX] in {
5948 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5949 OpNode128, "{1to2}">, EVEX_V128;
5950 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5951 EVEX_V256;
5952 }
5953}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005954
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005955// Convert Signed/Unsigned Doubleword to Float
5956multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5957 SDNode OpNodeRnd> {
5958 let Predicates = [HasAVX512] in
5959 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5960 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5961 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005962
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005963 let Predicates = [HasVLX] in {
5964 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5965 EVEX_V128;
5966 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5967 EVEX_V256;
5968 }
5969}
5970
5971// Convert Float to Signed/Unsigned Doubleword with truncation
5972multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5973 SDNode OpNode, SDNode OpNodeRnd> {
5974 let Predicates = [HasAVX512] in {
5975 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5976 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5977 OpNodeRnd>, EVEX_V512;
5978 }
5979 let Predicates = [HasVLX] in {
5980 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5981 EVEX_V128;
5982 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5983 EVEX_V256;
5984 }
5985}
5986
5987// Convert Float to Signed/Unsigned Doubleword
5988multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5989 SDNode OpNode, SDNode OpNodeRnd> {
5990 let Predicates = [HasAVX512] in {
5991 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5992 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5993 OpNodeRnd>, EVEX_V512;
5994 }
5995 let Predicates = [HasVLX] in {
5996 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5997 EVEX_V128;
5998 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5999 EVEX_V256;
6000 }
6001}
6002
6003// Convert Double to Signed/Unsigned Doubleword with truncation
6004multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
6005 SDNode OpNode, SDNode OpNodeRnd> {
6006 let Predicates = [HasAVX512] in {
6007 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6008 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6009 OpNodeRnd>, EVEX_V512;
6010 }
6011 let Predicates = [HasVLX] in {
6012 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6013 // memory forms of these instructions in Asm Parcer. They have the same
6014 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6015 // due to the same reason.
6016 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6017 "{1to2}", "{x}">, EVEX_V128;
6018 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6019 "{1to4}", "{y}">, EVEX_V256;
6020 }
6021}
6022
6023// Convert Double to Signed/Unsigned Doubleword
6024multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6025 SDNode OpNode, SDNode OpNodeRnd> {
6026 let Predicates = [HasAVX512] in {
6027 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6028 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6029 OpNodeRnd>, EVEX_V512;
6030 }
6031 let Predicates = [HasVLX] in {
6032 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6033 // memory forms of these instructions in Asm Parcer. They have the same
6034 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6035 // due to the same reason.
6036 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6037 "{1to2}", "{x}">, EVEX_V128;
6038 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6039 "{1to4}", "{y}">, EVEX_V256;
6040 }
6041}
6042
6043// Convert Double to Signed/Unsigned Quardword
6044multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6045 SDNode OpNode, SDNode OpNodeRnd> {
6046 let Predicates = [HasDQI] in {
6047 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6048 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6049 OpNodeRnd>, EVEX_V512;
6050 }
6051 let Predicates = [HasDQI, HasVLX] in {
6052 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6053 EVEX_V128;
6054 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6055 EVEX_V256;
6056 }
6057}
6058
6059// Convert Double to Signed/Unsigned Quardword with truncation
6060multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6061 SDNode OpNode, SDNode OpNodeRnd> {
6062 let Predicates = [HasDQI] in {
6063 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6064 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6065 OpNodeRnd>, EVEX_V512;
6066 }
6067 let Predicates = [HasDQI, HasVLX] in {
6068 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6069 EVEX_V128;
6070 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6071 EVEX_V256;
6072 }
6073}
6074
6075// Convert Signed/Unsigned Quardword to Double
6076multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6077 SDNode OpNode, SDNode OpNodeRnd> {
6078 let Predicates = [HasDQI] in {
6079 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6080 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6081 OpNodeRnd>, EVEX_V512;
6082 }
6083 let Predicates = [HasDQI, HasVLX] in {
6084 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6085 EVEX_V128;
6086 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6087 EVEX_V256;
6088 }
6089}
6090
6091// Convert Float to Signed/Unsigned Quardword
6092multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6093 SDNode OpNode, SDNode OpNodeRnd> {
6094 let Predicates = [HasDQI] in {
6095 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6096 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6097 OpNodeRnd>, EVEX_V512;
6098 }
6099 let Predicates = [HasDQI, HasVLX] in {
6100 // Explicitly specified broadcast string, since we take only 2 elements
6101 // from v4f32x_info source
6102 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6103 "{1to2}">, EVEX_V128;
6104 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6105 EVEX_V256;
6106 }
6107}
6108
6109// Convert Float to Signed/Unsigned Quardword with truncation
6110multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6111 SDNode OpNode, SDNode OpNodeRnd> {
6112 let Predicates = [HasDQI] in {
6113 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6114 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6115 OpNodeRnd>, EVEX_V512;
6116 }
6117 let Predicates = [HasDQI, HasVLX] in {
6118 // Explicitly specified broadcast string, since we take only 2 elements
6119 // from v4f32x_info source
6120 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6121 "{1to2}">, EVEX_V128;
6122 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6123 EVEX_V256;
6124 }
6125}
6126
6127// Convert Signed/Unsigned Quardword to Float
6128multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6129 SDNode OpNode, SDNode OpNodeRnd> {
6130 let Predicates = [HasDQI] in {
6131 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6132 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6133 OpNodeRnd>, EVEX_V512;
6134 }
6135 let Predicates = [HasDQI, HasVLX] in {
6136 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6137 // memory forms of these instructions in Asm Parcer. They have the same
6138 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6139 // due to the same reason.
6140 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6141 "{1to2}", "{x}">, EVEX_V128;
6142 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6143 "{1to4}", "{y}">, EVEX_V256;
6144 }
6145}
6146
6147defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006148 EVEX_CD8<32, CD8VH>;
6149
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006150defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6151 X86VSintToFpRnd>,
6152 PS, EVEX_CD8<32, CD8VF>;
6153
6154defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006155 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006156 XS, EVEX_CD8<32, CD8VF>;
6157
6158defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006159 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006160 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6161
6162defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006163 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006164 EVEX_CD8<32, CD8VF>;
6165
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006166defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006167 X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006168 EVEX_CD8<64, CD8VF>;
6169
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006170defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6171 XS, EVEX_CD8<32, CD8VH>;
6172
6173defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6174 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006175 EVEX_CD8<32, CD8VF>;
6176
Craig Topper19e04b62016-05-19 06:13:58 +00006177defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6178 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006179
Craig Topper19e04b62016-05-19 06:13:58 +00006180defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6181 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006182 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006183
Craig Topper19e04b62016-05-19 06:13:58 +00006184defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6185 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006186 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006187defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6188 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006189 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006190
Craig Topper19e04b62016-05-19 06:13:58 +00006191defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6192 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006193 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006194
Craig Topper19e04b62016-05-19 06:13:58 +00006195defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6196 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006197
Craig Topper19e04b62016-05-19 06:13:58 +00006198defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6199 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006200 PD, EVEX_CD8<64, CD8VF>;
6201
Craig Topper19e04b62016-05-19 06:13:58 +00006202defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6203 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006204
6205defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006206 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006207 PD, EVEX_CD8<64, CD8VF>;
6208
6209defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006210 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006211
6212defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006213 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006214 PD, EVEX_CD8<64, CD8VF>;
6215
6216defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006217 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006218
6219defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006220 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006221
6222defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006223 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006224
6225defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006226 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006227
6228defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006229 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006230
Craig Toppere38c57a2015-11-27 05:44:02 +00006231let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006232def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006233 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006234 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6235 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006236
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006237def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6238 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006239 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6240 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006241
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006242def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6243 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006244 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6245 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006246
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006247def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6248 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006249 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6250 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006251
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006252def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6253 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006254 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6255 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006256
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006257def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6258 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006259 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6260 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006261}
6262
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006263let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006264 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006265 (VCVTPD2PSZrm addr:$src)>;
6266 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6267 (VCVTPS2PDZrm addr:$src)>;
6268}
6269
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006270//===----------------------------------------------------------------------===//
6271// Half precision conversion instructions
6272//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006273multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006274 X86MemOperand x86memop, PatFrag ld_frag> {
6275 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6276 "vcvtph2ps", "$src", "$src",
6277 (X86cvtph2ps (_src.VT _src.RC:$src),
6278 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006279 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6280 "vcvtph2ps", "$src", "$src",
6281 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6282 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006283}
6284
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006285multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006286 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6287 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6288 (X86cvtph2ps (_src.VT _src.RC:$src),
6289 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6290
6291}
6292
6293let Predicates = [HasAVX512] in {
6294 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006295 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006296 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6297 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006298 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006299 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6300 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6301 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6302 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006303}
6304
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006305multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006306 X86MemOperand x86memop> {
6307 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006308 (ins _src.RC:$src1, i32u8imm:$src2),
6309 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006310 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006311 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006312 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006313 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6314 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6315 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6316 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006317 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006318 addr:$dst)]>;
6319 let hasSideEffects = 0, mayStore = 1 in
6320 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6321 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6322 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6323 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006324}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006325multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006326 let hasSideEffects = 0 in
6327 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6328 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006329 (ins _src.RC:$src1, i32u8imm:$src2),
6330 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006331 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006332}
6333let Predicates = [HasAVX512] in {
6334 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6335 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6336 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6337 let Predicates = [HasVLX] in {
6338 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6339 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6340 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6341 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6342 }
6343}
Asaf Badouh2489f352015-12-02 08:17:51 +00006344
Craig Topper9820e342016-09-20 05:44:47 +00006345// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006346let Predicates = [HasVLX] in {
6347 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6348 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6349 // configurations we support (the default). However, falling back to MXCSR is
6350 // more consistent with other instructions, which are always controlled by it.
6351 // It's encoded as 0b100.
6352 def : Pat<(fp_to_f16 FR32X:$src),
6353 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6354 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6355
6356 def : Pat<(f16_to_fp GR16:$src),
6357 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6358 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6359
6360 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6361 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6362 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6363}
6364
Craig Topper9820e342016-09-20 05:44:47 +00006365// Patterns for matching float to half-float conversion when AVX512 is supported
6366// but F16C isn't. In that case we have to use 512-bit vectors.
6367let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6368 def : Pat<(fp_to_f16 FR32X:$src),
6369 (i16 (EXTRACT_SUBREG
6370 (VMOVPDI2DIZrr
6371 (v8i16 (EXTRACT_SUBREG
6372 (VCVTPS2PHZrr
6373 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6374 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6375 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6376
6377 def : Pat<(f16_to_fp GR16:$src),
6378 (f32 (COPY_TO_REGCLASS
6379 (v4f32 (EXTRACT_SUBREG
6380 (VCVTPH2PSZrr
6381 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6382 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6383 sub_xmm)), sub_xmm)), FR32X))>;
6384
6385 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6386 (f32 (COPY_TO_REGCLASS
6387 (v4f32 (EXTRACT_SUBREG
6388 (VCVTPH2PSZrr
6389 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6390 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6391 sub_xmm), 4)), sub_xmm)), FR32X))>;
6392}
6393
Asaf Badouh2489f352015-12-02 08:17:51 +00006394// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006395multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006396 string OpcodeStr> {
6397 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6398 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006399 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006400 Sched<[WriteFAdd]>;
6401}
6402
6403let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006404 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006405 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006406 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006407 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006408 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006409 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006410 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006411 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6412}
6413
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006414let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6415 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006416 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006417 EVEX_CD8<32, CD8VT1>;
6418 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006419 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006420 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6421 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006422 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006423 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006424 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006425 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006426 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006427 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6428 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006429 let isCodeGenOnly = 1 in {
6430 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006431 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006432 EVEX_CD8<32, CD8VT1>;
6433 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006434 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006435 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006436
Craig Topper9dd48c82014-01-02 17:28:14 +00006437 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006438 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006439 EVEX_CD8<32, CD8VT1>;
6440 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006441 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006442 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6443 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006444}
Michael Liao5bf95782014-12-04 05:20:33 +00006445
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006446/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006447multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6448 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006449 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006450 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6451 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6452 "$src2, $src1", "$src1, $src2",
6453 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006454 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006455 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006456 "$src2, $src1", "$src1, $src2",
6457 (OpNode (_.VT _.RC:$src1),
6458 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006459}
6460}
6461
Asaf Badouheaf2da12015-09-21 10:23:53 +00006462defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6463 EVEX_CD8<32, CD8VT1>, T8PD;
6464defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6465 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6466defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6467 EVEX_CD8<32, CD8VT1>, T8PD;
6468defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6469 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006470
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006471/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6472multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006473 X86VectorVTInfo _> {
6474 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6475 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6476 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006477 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6478 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6479 (OpNode (_.FloatVT
6480 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6481 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6482 (ins _.ScalarMemOp:$src), OpcodeStr,
6483 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6484 (OpNode (_.FloatVT
6485 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6486 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006487}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006488
6489multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6490 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6491 EVEX_V512, EVEX_CD8<32, CD8VF>;
6492 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6493 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6494
6495 // Define only if AVX512VL feature is present.
6496 let Predicates = [HasVLX] in {
6497 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6498 OpNode, v4f32x_info>,
6499 EVEX_V128, EVEX_CD8<32, CD8VF>;
6500 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6501 OpNode, v8f32x_info>,
6502 EVEX_V256, EVEX_CD8<32, CD8VF>;
6503 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6504 OpNode, v2f64x_info>,
6505 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6506 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6507 OpNode, v4f64x_info>,
6508 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6509 }
6510}
6511
6512defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6513defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006514
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006515/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006516multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6517 SDNode OpNode> {
6518
6519 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6520 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6521 "$src2, $src1", "$src1, $src2",
6522 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6523 (i32 FROUND_CURRENT))>;
6524
6525 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6526 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006527 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006528 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006529 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006530
6531 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006532 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006533 "$src2, $src1", "$src1, $src2",
6534 (OpNode (_.VT _.RC:$src1),
6535 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6536 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006537}
6538
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006539multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6540 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6541 EVEX_CD8<32, CD8VT1>;
6542 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6543 EVEX_CD8<64, CD8VT1>, VEX_W;
6544}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006545
Craig Toppere1cac152016-06-07 07:27:54 +00006546let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006547 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6548 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6549}
Igor Breger8352a0d2015-07-28 06:53:28 +00006550
6551defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006552/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006553
6554multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6555 SDNode OpNode> {
6556
6557 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6558 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6559 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6560
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006561 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6562 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6563 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006564 (bitconvert (_.LdFrag addr:$src))),
6565 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006566
6567 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006568 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006569 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006570 (OpNode (_.FloatVT
6571 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6572 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006573}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006574multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6575 SDNode OpNode> {
6576 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6577 (ins _.RC:$src), OpcodeStr,
6578 "{sae}, $src", "$src, {sae}",
6579 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6580}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006581
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006582multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6583 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006584 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6585 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006586 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006587 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6588 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006589}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006590
Asaf Badouh402ebb32015-06-03 13:41:48 +00006591multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6592 SDNode OpNode> {
6593 // Define only if AVX512VL feature is present.
6594 let Predicates = [HasVLX] in {
6595 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6596 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6597 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6598 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6599 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6600 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6601 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6602 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6603 }
6604}
Craig Toppere1cac152016-06-07 07:27:54 +00006605let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006606
Asaf Badouh402ebb32015-06-03 13:41:48 +00006607 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6608 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6609 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6610}
6611defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6612 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6613
6614multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6615 SDNode OpNodeRnd, X86VectorVTInfo _>{
6616 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6617 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6618 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6619 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006620}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006621
Robert Khasanoveb126392014-10-28 18:15:20 +00006622multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6623 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006624 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006625 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6626 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006627 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6628 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6629 (OpNode (_.FloatVT
6630 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006631
Craig Toppere1cac152016-06-07 07:27:54 +00006632 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6633 (ins _.ScalarMemOp:$src), OpcodeStr,
6634 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6635 (OpNode (_.FloatVT
6636 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6637 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006638}
6639
Robert Khasanoveb126392014-10-28 18:15:20 +00006640multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6641 SDNode OpNode> {
6642 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6643 v16f32_info>,
6644 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6645 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6646 v8f64_info>,
6647 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6648 // Define only if AVX512VL feature is present.
6649 let Predicates = [HasVLX] in {
6650 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6651 OpNode, v4f32x_info>,
6652 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6653 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6654 OpNode, v8f32x_info>,
6655 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6656 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6657 OpNode, v2f64x_info>,
6658 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6659 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6660 OpNode, v4f64x_info>,
6661 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6662 }
6663}
6664
Asaf Badouh402ebb32015-06-03 13:41:48 +00006665multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6666 SDNode OpNodeRnd> {
6667 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6668 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6669 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6670 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6671}
6672
Igor Breger4c4cd782015-09-20 09:13:41 +00006673multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6674 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6675
6676 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6677 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6678 "$src2, $src1", "$src1, $src2",
6679 (OpNodeRnd (_.VT _.RC:$src1),
6680 (_.VT _.RC:$src2),
6681 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006682 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6683 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6684 "$src2, $src1", "$src1, $src2",
6685 (OpNodeRnd (_.VT _.RC:$src1),
6686 (_.VT (scalar_to_vector
6687 (_.ScalarLdFrag addr:$src2))),
6688 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006689
6690 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6691 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6692 "$rc, $src2, $src1", "$src1, $src2, $rc",
6693 (OpNodeRnd (_.VT _.RC:$src1),
6694 (_.VT _.RC:$src2),
6695 (i32 imm:$rc))>,
6696 EVEX_B, EVEX_RC;
6697
Craig Toppere1cac152016-06-07 07:27:54 +00006698 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006699 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006700 (ins _.FRC:$src1, _.FRC:$src2),
6701 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6702
6703 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006704 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006705 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6706 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6707 }
6708
6709 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6710 (!cast<Instruction>(NAME#SUFF#Zr)
6711 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6712
6713 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6714 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006715 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006716}
6717
6718multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6719 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6720 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6721 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6722 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6723}
6724
Asaf Badouh402ebb32015-06-03 13:41:48 +00006725defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6726 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006727
Igor Breger4c4cd782015-09-20 09:13:41 +00006728defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006729
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006730let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006731 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006732 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006733 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006734 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006735 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006736 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006737 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006738 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006739 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006740 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006741}
6742
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006743multiclass
6744avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006745
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006746 let ExeDomain = _.ExeDomain in {
6747 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6748 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6749 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006750 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006751 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6752
6753 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6754 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006755 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6756 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006757 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006758
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006759 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006760 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6761 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006762 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006763 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006764 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6765 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6766 }
6767 let Predicates = [HasAVX512] in {
6768 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6769 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6770 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6771 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6772 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6773 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6774 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6775 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6776 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6777 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6778 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6779 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6780 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6781 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6782 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6783
6784 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6785 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6786 addr:$src, (i32 0x1))), _.FRC)>;
6787 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6788 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6789 addr:$src, (i32 0x2))), _.FRC)>;
6790 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6791 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6792 addr:$src, (i32 0x3))), _.FRC)>;
6793 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6794 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6795 addr:$src, (i32 0x4))), _.FRC)>;
6796 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6797 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6798 addr:$src, (i32 0xc))), _.FRC)>;
6799 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006800}
6801
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006802defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6803 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006804
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006805defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6806 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006807
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006808//-------------------------------------------------
6809// Integer truncate and extend operations
6810//-------------------------------------------------
6811
Igor Breger074a64e2015-07-24 17:24:15 +00006812multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6813 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6814 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006815 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006816 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6817 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6818 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6819 EVEX, T8XS;
6820
6821 // for intrinsic patter match
6822 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6823 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6824 undef)),
6825 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6826 SrcInfo.RC:$src1)>;
6827
6828 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6829 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6830 DestInfo.ImmAllZerosV)),
6831 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6832 SrcInfo.RC:$src1)>;
6833
6834 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6835 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6836 DestInfo.RC:$src0)),
6837 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6838 DestInfo.KRCWM:$mask ,
6839 SrcInfo.RC:$src1)>;
6840
Craig Topper52e2e832016-07-22 05:46:44 +00006841 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6842 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006843 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6844 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006845 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006846 []>, EVEX;
6847
Igor Breger074a64e2015-07-24 17:24:15 +00006848 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6849 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006850 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006851 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006852 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006853}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006854
Igor Breger074a64e2015-07-24 17:24:15 +00006855multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6856 X86VectorVTInfo DestInfo,
6857 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006858
Igor Breger074a64e2015-07-24 17:24:15 +00006859 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6860 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6861 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006862
Igor Breger074a64e2015-07-24 17:24:15 +00006863 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6864 (SrcInfo.VT SrcInfo.RC:$src)),
6865 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6866 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6867}
6868
6869multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6870 X86VectorVTInfo DestInfo, string sat > {
6871
6872 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6873 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6874 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6875 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6876 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6877 (SrcInfo.VT SrcInfo.RC:$src))>;
6878
6879 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6880 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6881 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6882 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6883 (SrcInfo.VT SrcInfo.RC:$src))>;
6884}
6885
6886multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6887 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6888 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6889 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6890 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6891 Predicate prd = HasAVX512>{
6892
6893 let Predicates = [HasVLX, prd] in {
6894 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6895 DestInfoZ128, x86memopZ128>,
6896 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6897 truncFrag, mtruncFrag>, EVEX_V128;
6898
6899 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6900 DestInfoZ256, x86memopZ256>,
6901 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6902 truncFrag, mtruncFrag>, EVEX_V256;
6903 }
6904 let Predicates = [prd] in
6905 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6906 DestInfoZ, x86memopZ>,
6907 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6908 truncFrag, mtruncFrag>, EVEX_V512;
6909}
6910
6911multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6912 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6913 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6914 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6915 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6916
6917 let Predicates = [HasVLX, prd] in {
6918 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6919 DestInfoZ128, x86memopZ128>,
6920 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6921 sat>, EVEX_V128;
6922
6923 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6924 DestInfoZ256, x86memopZ256>,
6925 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6926 sat>, EVEX_V256;
6927 }
6928 let Predicates = [prd] in
6929 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6930 DestInfoZ, x86memopZ>,
6931 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6932 sat>, EVEX_V512;
6933}
6934
6935multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6936 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6937 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6938 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6939}
6940multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6941 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6942 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6943 sat>, EVEX_CD8<8, CD8VO>;
6944}
6945
6946multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6947 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6948 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6949 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6950}
6951multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6952 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6953 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6954 sat>, EVEX_CD8<16, CD8VQ>;
6955}
6956
6957multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6958 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6959 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6960 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6961}
6962multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6963 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6964 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6965 sat>, EVEX_CD8<32, CD8VH>;
6966}
6967
6968multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6969 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6970 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6971 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6972}
6973multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6974 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6975 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6976 sat>, EVEX_CD8<8, CD8VQ>;
6977}
6978
6979multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6980 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6981 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6982 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6983}
6984multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6985 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6986 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6987 sat>, EVEX_CD8<16, CD8VH>;
6988}
6989
6990multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6991 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6992 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6993 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6994}
6995multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6996 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6997 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6998 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6999}
7000
7001defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7002defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7003defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7004
7005defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7006defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7007defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7008
7009defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7010defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7011defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7012
7013defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7014defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7015defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7016
7017defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7018defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7019defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7020
7021defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7022defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7023defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007024
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007025let Predicates = [HasAVX512, NoVLX] in {
7026def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7027 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007028 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007029 VR256X:$src, sub_ymm)))), sub_xmm))>;
7030def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7031 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007032 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007033 VR256X:$src, sub_ymm)))), sub_xmm))>;
7034}
7035
7036let Predicates = [HasBWI, NoVLX] in {
7037def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007038 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007039 VR256X:$src, sub_ymm))), sub_xmm))>;
7040}
7041
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007042multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007043 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007044 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007045 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007046 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7047 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7048 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7049 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007050
Craig Toppere1cac152016-06-07 07:27:54 +00007051 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7052 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7053 (DestInfo.VT (LdFrag addr:$src))>,
7054 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007055 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007056}
7057
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007058multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007059 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007060 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7061 let Predicates = [HasVLX, HasBWI] in {
7062 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007063 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007064 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007065
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007066 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007067 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007068 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7069 }
7070 let Predicates = [HasBWI] in {
7071 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007072 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007073 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7074 }
7075}
7076
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007077multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007078 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007079 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7080 let Predicates = [HasVLX, HasAVX512] in {
7081 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007082 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007083 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7084
7085 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007086 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007087 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7088 }
7089 let Predicates = [HasAVX512] in {
7090 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007091 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007092 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7093 }
7094}
7095
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007096multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007097 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007098 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7099 let Predicates = [HasVLX, HasAVX512] in {
7100 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007101 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007102 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7103
7104 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007105 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007106 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7107 }
7108 let Predicates = [HasAVX512] in {
7109 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007110 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007111 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7112 }
7113}
7114
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007115multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007116 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007117 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7118 let Predicates = [HasVLX, HasAVX512] in {
7119 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007120 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007121 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7122
7123 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007124 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007125 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7126 }
7127 let Predicates = [HasAVX512] in {
7128 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007129 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007130 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7131 }
7132}
7133
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007134multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007135 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007136 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7137 let Predicates = [HasVLX, HasAVX512] in {
7138 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007139 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007140 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7141
7142 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007143 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007144 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7145 }
7146 let Predicates = [HasAVX512] in {
7147 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007148 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007149 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7150 }
7151}
7152
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007153multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007154 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007155 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7156
7157 let Predicates = [HasVLX, HasAVX512] in {
7158 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007159 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007160 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7161
7162 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007163 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007164 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7165 }
7166 let Predicates = [HasAVX512] in {
7167 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007168 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007169 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7170 }
7171}
7172
Craig Topper6840f112016-07-14 06:41:34 +00007173defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7174defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7175defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7176defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7177defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7178defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007179
Craig Topper6840f112016-07-14 06:41:34 +00007180defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7181defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7182defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7183defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7184defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7185defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007186
Igor Breger2ba64ab2016-05-22 10:21:04 +00007187// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007188multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7189 X86VectorVTInfo From, PatFrag LdFrag> {
7190 def : Pat<(To.VT (LdFrag addr:$src)),
7191 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7192 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7193 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7194 To.KRC:$mask, addr:$src)>;
7195 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7196 To.ImmAllZerosV)),
7197 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7198 addr:$src)>;
7199}
7200
7201let Predicates = [HasVLX, HasBWI] in {
7202 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7203 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7204}
7205let Predicates = [HasBWI] in {
7206 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7207}
7208let Predicates = [HasVLX, HasAVX512] in {
7209 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7210 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7211 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7212 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7213 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7214 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7215 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7216 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7217 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7218 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7219}
7220let Predicates = [HasAVX512] in {
7221 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7222 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7223 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7224 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7225 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7226}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007227
7228//===----------------------------------------------------------------------===//
7229// GATHER - SCATTER Operations
7230
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007231multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7232 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007233 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7234 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007235 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7236 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007237 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007238 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007239 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7240 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7241 vectoraddr:$src2))]>, EVEX, EVEX_K,
7242 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007243}
Cameron McInally45325962014-03-26 13:50:50 +00007244
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007245multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7246 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7247 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007248 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007249 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007250 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007251let Predicates = [HasVLX] in {
7252 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007253 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007254 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007255 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007256 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007257 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007258 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007259 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007260}
Cameron McInally45325962014-03-26 13:50:50 +00007261}
7262
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007263multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7264 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007265 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007266 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007267 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007268 mgatherv8i64>, EVEX_V512;
7269let Predicates = [HasVLX] in {
7270 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007271 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007272 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007273 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007274 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007275 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007276 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7277 vx64xmem, mgatherv2i64>, EVEX_V128;
7278}
Cameron McInally45325962014-03-26 13:50:50 +00007279}
Michael Liao5bf95782014-12-04 05:20:33 +00007280
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007281
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007282defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7283 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7284
7285defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7286 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007287
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007288multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7289 X86MemOperand memop, PatFrag ScatterNode> {
7290
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007291let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007292
7293 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7294 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007295 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007296 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7297 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7298 _.KRCWM:$mask, vectoraddr:$dst))]>,
7299 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007300}
7301
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007302multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7303 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7304 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007305 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007306 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007307 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007308let Predicates = [HasVLX] in {
7309 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007310 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007311 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007312 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007313 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007314 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007315 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007316 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007317}
Cameron McInally45325962014-03-26 13:50:50 +00007318}
7319
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007320multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7321 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007322 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007323 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007324 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007325 mscatterv8i64>, EVEX_V512;
7326let Predicates = [HasVLX] in {
7327 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007328 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007329 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007330 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007331 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007332 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007333 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7334 vx64xmem, mscatterv2i64>, EVEX_V128;
7335}
Cameron McInally45325962014-03-26 13:50:50 +00007336}
7337
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007338defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7339 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007340
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007341defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7342 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007343
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007344// prefetch
7345multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7346 RegisterClass KRC, X86MemOperand memop> {
7347 let Predicates = [HasPFI], hasSideEffects = 1 in
7348 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007349 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007350 []>, EVEX, EVEX_K;
7351}
7352
7353defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007354 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007355
7356defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007357 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007358
7359defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007360 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007361
7362defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007363 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007364
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007365defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007366 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007367
7368defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007369 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007370
7371defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007372 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007373
7374defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007375 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007376
7377defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007378 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007379
7380defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007381 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007382
7383defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007384 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007385
7386defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007387 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007388
7389defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007390 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007391
7392defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007393 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007394
7395defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007396 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007397
7398defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007399 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007400
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007401// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007402def v64i1sextv64i8 : PatLeaf<(v64i8
7403 (X86vsext
7404 (v64i1 (X86pcmpgtm
7405 (bc_v64i8 (v16i32 immAllZerosV)),
7406 VR512:$src))))>;
7407def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7408def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7409def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007410
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007411multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007412def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007413 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007414 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7415}
Michael Liao5bf95782014-12-04 05:20:33 +00007416
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007417multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7418 string OpcodeStr, Predicate prd> {
7419let Predicates = [prd] in
7420 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7421
7422 let Predicates = [prd, HasVLX] in {
7423 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7424 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7425 }
7426}
7427
7428multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7429 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7430 HasBWI>;
7431 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7432 HasBWI>, VEX_W;
7433 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7434 HasDQI>;
7435 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7436 HasDQI>, VEX_W;
7437}
Michael Liao5bf95782014-12-04 05:20:33 +00007438
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007439defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007440
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007441multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007442 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7443 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7444 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7445}
7446
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007447// Use 512bit version to implement 128/256 bit in case NoVLX.
7448multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007449 X86VectorVTInfo _> {
7450
7451 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7452 (_.KVT (COPY_TO_REGCLASS
7453 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007454 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007455 _.RC:$src, _.SubRegIdx)),
7456 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007457}
7458
7459multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007460 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7461 let Predicates = [prd] in
7462 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7463 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007464
7465 let Predicates = [prd, HasVLX] in {
7466 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007467 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007468 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007469 EVEX_V128;
7470 }
7471 let Predicates = [prd, NoVLX] in {
7472 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7473 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007474 }
7475}
7476
7477defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7478 avx512vl_i8_info, HasBWI>;
7479defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7480 avx512vl_i16_info, HasBWI>, VEX_W;
7481defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7482 avx512vl_i32_info, HasDQI>;
7483defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7484 avx512vl_i64_info, HasDQI>, VEX_W;
7485
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007486//===----------------------------------------------------------------------===//
7487// AVX-512 - COMPRESS and EXPAND
7488//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007489
Ayman Musad7a5ed42016-09-26 06:22:08 +00007490multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007491 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007492 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007493 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007494 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007495
Craig Toppere1cac152016-06-07 07:27:54 +00007496 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007497 def mr : AVX5128I<opc, MRMDestMem, (outs),
7498 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007499 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007500 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7501
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007502 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7503 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007504 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007505 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007506 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007507}
7508
Ayman Musad7a5ed42016-09-26 06:22:08 +00007509multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7510
7511 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7512 (_.VT _.RC:$src)),
7513 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7514 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7515}
7516
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007517multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7518 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007519 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7520 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007521
7522 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007523 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7524 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7525 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7526 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007527 }
7528}
7529
7530defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7531 EVEX;
7532defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7533 EVEX, VEX_W;
7534defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7535 EVEX;
7536defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7537 EVEX, VEX_W;
7538
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007539// expand
7540multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7541 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007542 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007543 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007544 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007545
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007546 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7547 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7548 (_.VT (X86expand (_.VT (bitconvert
7549 (_.LdFrag addr:$src1)))))>,
7550 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007551}
7552
7553multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7554 AVX512VLVectorVTInfo VTInfo> {
7555 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7556
7557 let Predicates = [HasVLX] in {
7558 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7559 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7560 }
7561}
7562
7563defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7564 EVEX;
7565defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7566 EVEX, VEX_W;
7567defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7568 EVEX;
7569defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7570 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007571
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007572//handle instruction reg_vec1 = op(reg_vec,imm)
7573// op(mem_vec,imm)
7574// op(broadcast(eltVt),imm)
7575//all instruction created with FROUND_CURRENT
7576multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007577 X86VectorVTInfo _>{
7578 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007579 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7580 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007581 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007582 (OpNode (_.VT _.RC:$src1),
7583 (i32 imm:$src2),
7584 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007585 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7586 (ins _.MemOp:$src1, i32u8imm:$src2),
7587 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7588 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7589 (i32 imm:$src2),
7590 (i32 FROUND_CURRENT))>;
7591 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7592 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7593 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7594 "${src1}"##_.BroadcastStr##", $src2",
7595 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7596 (i32 imm:$src2),
7597 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007598 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007599}
7600
7601//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7602multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7603 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007604 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007605 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7606 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007607 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007608 "$src1, {sae}, $src2",
7609 (OpNode (_.VT _.RC:$src1),
7610 (i32 imm:$src2),
7611 (i32 FROUND_NO_EXC))>, EVEX_B;
7612}
7613
7614multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7615 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7616 let Predicates = [prd] in {
7617 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7618 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7619 EVEX_V512;
7620 }
7621 let Predicates = [prd, HasVLX] in {
7622 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7623 EVEX_V128;
7624 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7625 EVEX_V256;
7626 }
7627}
7628
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007629//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7630// op(reg_vec2,mem_vec,imm)
7631// op(reg_vec2,broadcast(eltVt),imm)
7632//all instruction created with FROUND_CURRENT
7633multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007634 X86VectorVTInfo _>{
7635 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007636 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007637 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007638 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7639 (OpNode (_.VT _.RC:$src1),
7640 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007641 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007642 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007643 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7644 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7645 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7646 (OpNode (_.VT _.RC:$src1),
7647 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7648 (i32 imm:$src3),
7649 (i32 FROUND_CURRENT))>;
7650 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7651 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7652 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7653 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7654 (OpNode (_.VT _.RC:$src1),
7655 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7656 (i32 imm:$src3),
7657 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007658 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007659}
7660
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007661//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7662// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007663multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7664 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007665 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007666 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7667 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7668 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7669 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7670 (SrcInfo.VT SrcInfo.RC:$src2),
7671 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007672 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7673 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7674 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7675 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7676 (SrcInfo.VT (bitconvert
7677 (SrcInfo.LdFrag addr:$src2))),
7678 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007679 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007680}
7681
7682//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7683// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007684// op(reg_vec2,broadcast(eltVt),imm)
7685multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007686 X86VectorVTInfo _>:
7687 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7688
Craig Topper05948fb2016-08-02 05:11:15 +00007689 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007690 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7691 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7692 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7693 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7694 (OpNode (_.VT _.RC:$src1),
7695 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7696 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007697}
7698
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007699//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7700// op(reg_vec2,mem_scalar,imm)
7701//all instruction created with FROUND_CURRENT
7702multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007703 X86VectorVTInfo _> {
7704 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007705 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007706 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007707 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7708 (OpNode (_.VT _.RC:$src1),
7709 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007710 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007711 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007712 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00007713 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00007714 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7715 (OpNode (_.VT _.RC:$src1),
7716 (_.VT (scalar_to_vector
7717 (_.ScalarLdFrag addr:$src2))),
7718 (i32 imm:$src3),
7719 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007720 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007721}
7722
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007723//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7724multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7725 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007726 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007727 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007728 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007729 OpcodeStr, "$src3, {sae}, $src2, $src1",
7730 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007731 (OpNode (_.VT _.RC:$src1),
7732 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007733 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007734 (i32 FROUND_NO_EXC))>, EVEX_B;
7735}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007736//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7737multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7738 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007739 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7740 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007741 OpcodeStr, "$src3, {sae}, $src2, $src1",
7742 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007743 (OpNode (_.VT _.RC:$src1),
7744 (_.VT _.RC:$src2),
7745 (i32 imm:$src3),
7746 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007747}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007748
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007749multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7750 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007751 let Predicates = [prd] in {
7752 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007753 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007754 EVEX_V512;
7755
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007756 }
7757 let Predicates = [prd, HasVLX] in {
7758 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007759 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007760 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007761 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007762 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007763}
7764
Igor Breger2ae0fe32015-08-31 11:14:02 +00007765multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7766 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7767 let Predicates = [HasBWI] in {
7768 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7769 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7770 }
7771 let Predicates = [HasBWI, HasVLX] in {
7772 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7773 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7774 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7775 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7776 }
7777}
7778
Igor Breger00d9f842015-06-08 14:03:17 +00007779multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7780 bits<8> opc, SDNode OpNode>{
7781 let Predicates = [HasAVX512] in {
7782 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7783 }
7784 let Predicates = [HasAVX512, HasVLX] in {
7785 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7786 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7787 }
7788}
7789
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007790multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7791 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7792 let Predicates = [prd] in {
7793 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7794 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007795 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007796}
7797
Igor Breger1e58e8a2015-09-02 11:18:55 +00007798multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7799 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7800 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7801 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7802 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7803 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007804}
7805
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007806
Igor Breger1e58e8a2015-09-02 11:18:55 +00007807defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7808 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7809defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7810 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7811defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7812 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7813
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007814
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007815defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7816 0x50, X86VRange, HasDQI>,
7817 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7818defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7819 0x50, X86VRange, HasDQI>,
7820 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7821
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007822defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7823 0x51, X86VRange, HasDQI>,
7824 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7825defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7826 0x51, X86VRange, HasDQI>,
7827 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7828
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007829defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7830 0x57, X86Reduces, HasDQI>,
7831 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7832defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7833 0x57, X86Reduces, HasDQI>,
7834 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007835
Igor Breger1e58e8a2015-09-02 11:18:55 +00007836defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7837 0x27, X86GetMants, HasAVX512>,
7838 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7839defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7840 0x27, X86GetMants, HasAVX512>,
7841 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7842
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007843multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7844 bits<8> opc, SDNode OpNode = X86Shuf128>{
7845 let Predicates = [HasAVX512] in {
7846 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7847
7848 }
7849 let Predicates = [HasAVX512, HasVLX] in {
7850 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7851 }
7852}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007853let Predicates = [HasAVX512] in {
7854def : Pat<(v16f32 (ffloor VR512:$src)),
7855 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7856def : Pat<(v16f32 (fnearbyint VR512:$src)),
7857 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7858def : Pat<(v16f32 (fceil VR512:$src)),
7859 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7860def : Pat<(v16f32 (frint VR512:$src)),
7861 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7862def : Pat<(v16f32 (ftrunc VR512:$src)),
7863 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7864
7865def : Pat<(v8f64 (ffloor VR512:$src)),
7866 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7867def : Pat<(v8f64 (fnearbyint VR512:$src)),
7868 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7869def : Pat<(v8f64 (fceil VR512:$src)),
7870 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7871def : Pat<(v8f64 (frint VR512:$src)),
7872 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7873def : Pat<(v8f64 (ftrunc VR512:$src)),
7874 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7875}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007876
7877defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7878 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7879defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7880 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7881defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7882 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7883defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7884 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007885
Craig Topperc48fa892015-12-27 19:45:21 +00007886multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007887 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7888 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007889}
7890
Craig Topperc48fa892015-12-27 19:45:21 +00007891defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007892 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007893defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007894 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007895
Craig Topper7a299302016-06-09 07:06:38 +00007896multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007897 let Predicates = p in
7898 def NAME#_.VTName#rri:
7899 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7900 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7901 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7902}
7903
Craig Topper7a299302016-06-09 07:06:38 +00007904multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7905 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7906 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7907 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007908
Craig Topper7a299302016-06-09 07:06:38 +00007909defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007910 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007911 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7912 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7913 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7914 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7915 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007916 EVEX_CD8<8, CD8VF>;
7917
Igor Bregerf3ded812015-08-31 13:09:30 +00007918defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7919 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7920
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007921multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7922 X86VectorVTInfo _> {
7923 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007924 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007925 "$src1", "$src1",
7926 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7927
Craig Toppere1cac152016-06-07 07:27:54 +00007928 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7929 (ins _.MemOp:$src1), OpcodeStr,
7930 "$src1", "$src1",
7931 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7932 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007933}
7934
7935multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7936 X86VectorVTInfo _> :
7937 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007938 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7939 (ins _.ScalarMemOp:$src1), OpcodeStr,
7940 "${src1}"##_.BroadcastStr,
7941 "${src1}"##_.BroadcastStr,
7942 (_.VT (OpNode (X86VBroadcast
7943 (_.ScalarLdFrag addr:$src1))))>,
7944 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007945}
7946
7947multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7948 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7949 let Predicates = [prd] in
7950 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7951
7952 let Predicates = [prd, HasVLX] in {
7953 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7954 EVEX_V256;
7955 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7956 EVEX_V128;
7957 }
7958}
7959
7960multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7961 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7962 let Predicates = [prd] in
7963 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7964 EVEX_V512;
7965
7966 let Predicates = [prd, HasVLX] in {
7967 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7968 EVEX_V256;
7969 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7970 EVEX_V128;
7971 }
7972}
7973
7974multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7975 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007976 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007977 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007978 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7979 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007980}
7981
7982multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7983 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007984 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7985 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007986}
7987
7988multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7989 bits<8> opc_d, bits<8> opc_q,
7990 string OpcodeStr, SDNode OpNode> {
7991 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7992 HasAVX512>,
7993 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7994 HasBWI>;
7995}
7996
7997defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7998
Craig Topper056c9062016-08-28 22:20:48 +00007999let Predicates = [HasBWI, HasVLX] in {
8000 def : Pat<(xor
8001 (bc_v2i64 (v16i1sextv16i8)),
8002 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8003 (VPABSBZ128rr VR128:$src)>;
8004 def : Pat<(xor
8005 (bc_v2i64 (v8i1sextv8i16)),
8006 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8007 (VPABSWZ128rr VR128:$src)>;
8008 def : Pat<(xor
8009 (bc_v4i64 (v32i1sextv32i8)),
8010 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8011 (VPABSBZ256rr VR256:$src)>;
8012 def : Pat<(xor
8013 (bc_v4i64 (v16i1sextv16i16)),
8014 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8015 (VPABSWZ256rr VR256:$src)>;
8016}
8017let Predicates = [HasAVX512, HasVLX] in {
8018 def : Pat<(xor
8019 (bc_v2i64 (v4i1sextv4i32)),
8020 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8021 (VPABSDZ128rr VR128:$src)>;
8022 def : Pat<(xor
8023 (bc_v4i64 (v8i1sextv8i32)),
8024 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8025 (VPABSDZ256rr VR256:$src)>;
8026}
8027
8028let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008029def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008030 (bc_v8i64 (v16i1sextv16i32)),
8031 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008032 (VPABSDZrr VR512:$src)>;
8033def : Pat<(xor
8034 (bc_v8i64 (v8i1sextv8i64)),
8035 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8036 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008037}
Craig Topper850feaf2016-08-28 22:20:51 +00008038let Predicates = [HasBWI] in {
8039def : Pat<(xor
8040 (bc_v8i64 (v64i1sextv64i8)),
8041 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8042 (VPABSBZrr VR512:$src)>;
8043def : Pat<(xor
8044 (bc_v8i64 (v32i1sextv32i16)),
8045 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8046 (VPABSWZrr VR512:$src)>;
8047}
Igor Bregerf2460112015-07-26 14:41:44 +00008048
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008049multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8050
8051 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008052}
8053
8054defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8055defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8056
Igor Breger24cab0f2015-11-16 07:22:00 +00008057//===---------------------------------------------------------------------===//
8058// Replicate Single FP - MOVSHDUP and MOVSLDUP
8059//===---------------------------------------------------------------------===//
8060multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8061 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8062 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008063}
8064
8065defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8066defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008067
8068//===----------------------------------------------------------------------===//
8069// AVX-512 - MOVDDUP
8070//===----------------------------------------------------------------------===//
8071
8072multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8073 X86VectorVTInfo _> {
8074 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8075 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8076 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008077 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8078 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8079 (_.VT (OpNode (_.VT (scalar_to_vector
8080 (_.ScalarLdFrag addr:$src)))))>,
8081 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008082}
8083
8084multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8085 AVX512VLVectorVTInfo VTInfo> {
8086
8087 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8088
8089 let Predicates = [HasAVX512, HasVLX] in {
8090 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8091 EVEX_V256;
8092 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8093 EVEX_V128;
8094 }
8095}
8096
8097multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8098 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8099 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008100}
8101
8102defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8103
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008104let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008105def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008106 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008107def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008108 (VMOVDDUPZ128rm addr:$src)>;
8109def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8110 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8111}
Igor Breger1f782962015-11-19 08:26:56 +00008112
Igor Bregerf2460112015-07-26 14:41:44 +00008113//===----------------------------------------------------------------------===//
8114// AVX-512 - Unpack Instructions
8115//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008116defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8117 SSE_ALU_ITINS_S>;
8118defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8119 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008120
8121defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8122 SSE_INTALU_ITINS_P, HasBWI>;
8123defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8124 SSE_INTALU_ITINS_P, HasBWI>;
8125defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8126 SSE_INTALU_ITINS_P, HasBWI>;
8127defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8128 SSE_INTALU_ITINS_P, HasBWI>;
8129
8130defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8131 SSE_INTALU_ITINS_P, HasAVX512>;
8132defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8133 SSE_INTALU_ITINS_P, HasAVX512>;
8134defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8135 SSE_INTALU_ITINS_P, HasAVX512>;
8136defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8137 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008138
8139//===----------------------------------------------------------------------===//
8140// AVX-512 - Extract & Insert Integer Instructions
8141//===----------------------------------------------------------------------===//
8142
8143multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8144 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008145 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8146 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8147 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8148 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8149 imm:$src2)))),
8150 addr:$dst)]>,
8151 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008152}
8153
8154multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8155 let Predicates = [HasBWI] in {
8156 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8157 (ins _.RC:$src1, u8imm:$src2),
8158 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8159 [(set GR32orGR64:$dst,
8160 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8161 EVEX, TAPD;
8162
8163 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8164 }
8165}
8166
8167multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8168 let Predicates = [HasBWI] in {
8169 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8170 (ins _.RC:$src1, u8imm:$src2),
8171 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8172 [(set GR32orGR64:$dst,
8173 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8174 EVEX, PD;
8175
Craig Topper99f6b622016-05-01 01:03:56 +00008176 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008177 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8178 (ins _.RC:$src1, u8imm:$src2),
8179 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8180 EVEX, TAPD;
8181
Igor Bregerdefab3c2015-10-08 12:55:01 +00008182 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8183 }
8184}
8185
8186multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8187 RegisterClass GRC> {
8188 let Predicates = [HasDQI] in {
8189 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8190 (ins _.RC:$src1, u8imm:$src2),
8191 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8192 [(set GRC:$dst,
8193 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8194 EVEX, TAPD;
8195
Craig Toppere1cac152016-06-07 07:27:54 +00008196 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8197 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8198 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8199 [(store (extractelt (_.VT _.RC:$src1),
8200 imm:$src2),addr:$dst)]>,
8201 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008202 }
8203}
8204
8205defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8206defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8207defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8208defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8209
8210multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8211 X86VectorVTInfo _, PatFrag LdFrag> {
8212 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8213 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8214 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8215 [(set _.RC:$dst,
8216 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8217 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8218}
8219
8220multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8221 X86VectorVTInfo _, PatFrag LdFrag> {
8222 let Predicates = [HasBWI] in {
8223 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8224 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8225 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8226 [(set _.RC:$dst,
8227 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8228
8229 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8230 }
8231}
8232
8233multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8234 X86VectorVTInfo _, RegisterClass GRC> {
8235 let Predicates = [HasDQI] in {
8236 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8237 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8238 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8239 [(set _.RC:$dst,
8240 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8241 EVEX_4V, TAPD;
8242
8243 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8244 _.ScalarLdFrag>, TAPD;
8245 }
8246}
8247
8248defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8249 extloadi8>, TAPD;
8250defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8251 extloadi16>, PD;
8252defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8253defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008254//===----------------------------------------------------------------------===//
8255// VSHUFPS - VSHUFPD Operations
8256//===----------------------------------------------------------------------===//
8257multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8258 AVX512VLVectorVTInfo VTInfo_FP>{
8259 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8260 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8261 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008262}
8263
8264defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8265defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008266//===----------------------------------------------------------------------===//
8267// AVX-512 - Byte shift Left/Right
8268//===----------------------------------------------------------------------===//
8269
8270multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8271 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8272 def rr : AVX512<opc, MRMr,
8273 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8274 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8275 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008276 def rm : AVX512<opc, MRMm,
8277 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8278 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8279 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008280 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8281 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008282}
8283
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008284multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008285 Format MRMm, string OpcodeStr, Predicate prd>{
8286 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008287 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008288 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008289 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008290 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008291 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008292 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008293 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008294 }
8295}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008296defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008297 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008298defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008299 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8300
8301
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008302multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008303 string OpcodeStr, X86VectorVTInfo _dst,
8304 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008305 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008306 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008307 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008308 [(set _dst.RC:$dst,(_dst.VT
8309 (OpNode (_src.VT _src.RC:$src1),
8310 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008311 def rm : AVX512BI<opc, MRMSrcMem,
8312 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8313 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8314 [(set _dst.RC:$dst,(_dst.VT
8315 (OpNode (_src.VT _src.RC:$src1),
8316 (_src.VT (bitconvert
8317 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008318}
8319
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008320multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008321 string OpcodeStr, Predicate prd> {
8322 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008323 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8324 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008325 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008326 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8327 v32i8x_info>, EVEX_V256;
8328 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8329 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008330 }
8331}
8332
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008333defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008334 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008335
8336multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008337 X86VectorVTInfo _>{
8338 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008339 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8340 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008341 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008342 (OpNode (_.VT _.RC:$src1),
8343 (_.VT _.RC:$src2),
8344 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008345 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008346 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8347 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8348 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8349 (OpNode (_.VT _.RC:$src1),
8350 (_.VT _.RC:$src2),
8351 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008352 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008353 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8354 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8355 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8356 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8357 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8358 (OpNode (_.VT _.RC:$src1),
8359 (_.VT _.RC:$src2),
8360 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008361 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008362 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008363 }// Constraints = "$src1 = $dst"
8364}
8365
8366multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8367 let Predicates = [HasAVX512] in
8368 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8369 let Predicates = [HasAVX512, HasVLX] in {
8370 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8371 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8372 }
8373}
8374
8375defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8376defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8377
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008378//===----------------------------------------------------------------------===//
8379// AVX-512 - FixupImm
8380//===----------------------------------------------------------------------===//
8381
8382multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008383 X86VectorVTInfo _>{
8384 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008385 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8386 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8387 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8388 (OpNode (_.VT _.RC:$src1),
8389 (_.VT _.RC:$src2),
8390 (_.IntVT _.RC:$src3),
8391 (i32 imm:$src4),
8392 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008393 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8394 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8395 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8396 (OpNode (_.VT _.RC:$src1),
8397 (_.VT _.RC:$src2),
8398 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8399 (i32 imm:$src4),
8400 (i32 FROUND_CURRENT))>;
8401 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8402 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8403 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8404 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8405 (OpNode (_.VT _.RC:$src1),
8406 (_.VT _.RC:$src2),
8407 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8408 (i32 imm:$src4),
8409 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008410 } // Constraints = "$src1 = $dst"
8411}
8412
8413multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008414 SDNode OpNode, X86VectorVTInfo _>{
8415let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008416 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8417 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008418 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008419 "$src2, $src3, {sae}, $src4",
8420 (OpNode (_.VT _.RC:$src1),
8421 (_.VT _.RC:$src2),
8422 (_.IntVT _.RC:$src3),
8423 (i32 imm:$src4),
8424 (i32 FROUND_NO_EXC))>, EVEX_B;
8425 }
8426}
8427
8428multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8429 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008430 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8431 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008432 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8433 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8434 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8435 (OpNode (_.VT _.RC:$src1),
8436 (_.VT _.RC:$src2),
8437 (_src3VT.VT _src3VT.RC:$src3),
8438 (i32 imm:$src4),
8439 (i32 FROUND_CURRENT))>;
8440
8441 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8442 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8443 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8444 "$src2, $src3, {sae}, $src4",
8445 (OpNode (_.VT _.RC:$src1),
8446 (_.VT _.RC:$src2),
8447 (_src3VT.VT _src3VT.RC:$src3),
8448 (i32 imm:$src4),
8449 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008450 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8451 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8452 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8453 (OpNode (_.VT _.RC:$src1),
8454 (_.VT _.RC:$src2),
8455 (_src3VT.VT (scalar_to_vector
8456 (_src3VT.ScalarLdFrag addr:$src3))),
8457 (i32 imm:$src4),
8458 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008459 }
8460}
8461
8462multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8463 let Predicates = [HasAVX512] in
8464 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8465 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8466 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8467 let Predicates = [HasAVX512, HasVLX] in {
8468 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8469 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8470 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8471 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8472 }
8473}
8474
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008475defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8476 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008477 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008478defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8479 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008480 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008481defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008482 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008483defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008484 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008485
8486
8487
8488// Patterns used to select SSE scalar fp arithmetic instructions from
8489// either:
8490//
8491// (1) a scalar fp operation followed by a blend
8492//
8493// The effect is that the backend no longer emits unnecessary vector
8494// insert instructions immediately after SSE scalar fp instructions
8495// like addss or mulss.
8496//
8497// For example, given the following code:
8498// __m128 foo(__m128 A, __m128 B) {
8499// A[0] += B[0];
8500// return A;
8501// }
8502//
8503// Previously we generated:
8504// addss %xmm0, %xmm1
8505// movss %xmm1, %xmm0
8506//
8507// We now generate:
8508// addss %xmm1, %xmm0
8509//
8510// (2) a vector packed single/double fp operation followed by a vector insert
8511//
8512// The effect is that the backend converts the packed fp instruction
8513// followed by a vector insert into a single SSE scalar fp instruction.
8514//
8515// For example, given the following code:
8516// __m128 foo(__m128 A, __m128 B) {
8517// __m128 C = A + B;
8518// return (__m128) {c[0], a[1], a[2], a[3]};
8519// }
8520//
8521// Previously we generated:
8522// addps %xmm0, %xmm1
8523// movss %xmm1, %xmm0
8524//
8525// We now generate:
8526// addss %xmm1, %xmm0
8527
8528// TODO: Some canonicalization in lowering would simplify the number of
8529// patterns we have to try to match.
8530multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8531 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00008532 // extracted scalar math op with insert via movss
8533 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8534 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8535 FR32:$src))))),
8536 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8537 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8538
Craig Topper5625d242016-07-29 06:06:00 +00008539 // extracted scalar math op with insert via blend
8540 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8541 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8542 FR32:$src))), (i8 1))),
8543 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8544 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8545
8546 // vector math op with insert via movss
8547 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8548 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8549 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8550
8551 // vector math op with insert via blend
8552 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8553 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8554 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8555 }
8556}
8557
8558defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8559defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8560defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8561defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8562
8563multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8564 let Predicates = [HasAVX512] in {
8565 // extracted scalar math op with insert via movsd
8566 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8567 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8568 FR64:$src))))),
8569 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8570 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8571
8572 // extracted scalar math op with insert via blend
8573 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8574 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8575 FR64:$src))), (i8 1))),
8576 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8577 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8578
8579 // vector math op with insert via movsd
8580 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8581 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8582 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8583
8584 // vector math op with insert via blend
8585 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8586 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8587 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8588 }
8589}
8590
8591defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8592defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8593defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8594defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;