blob: 950fbc5e402546527380251e6f310ae5e0c407f7 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000574def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000575 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000576 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000577 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000578 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000579def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000580 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000581 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000582 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
584 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
585
586//===----------------------------------------------------------------------===//
587// AVX-512 VECTOR EXTRACT
588//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589
Igor Breger7f69a992015-09-10 12:54:54 +0000590multiclass vextract_for_size<int Opcode,
591 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000592 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000593
594 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
595 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
596 // vextract_extract), we interesting only in patterns without mask,
597 // intrinsics pattern match generated bellow.
598 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
599 (ins From.RC:$src1, i32u8imm:$idx),
600 "vextract" # To.EltTypeName # "x" # To.NumElts,
601 "$idx, $src1", "$src1, $idx",
602 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
603 (iPTR imm)))]>,
604 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000605 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
606 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
607 "vextract" # To.EltTypeName # "x" # To.NumElts #
608 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
609 [(store (To.VT (vextract_extract:$idx
610 (From.VT From.RC:$src1), (iPTR imm))),
611 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000612
Craig Toppere1cac152016-06-07 07:27:54 +0000613 let mayStore = 1, hasSideEffects = 0 in
614 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
615 (ins To.MemOp:$dst, To.KRCWM:$mask,
616 From.RC:$src1, i32u8imm:$idx),
617 "vextract" # To.EltTypeName # "x" # To.NumElts #
618 "\t{$idx, $src1, $dst {${mask}}|"
619 "$dst {${mask}}, $src1, $idx}",
620 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000621 }
Renato Golindb7ea862015-09-09 19:44:40 +0000622
623 // Intrinsic call with masking.
624 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000625 "x" # To.NumElts # "_" # From.Size)
626 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
627 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
628 From.ZSuffix # "rrk")
629 To.RC:$src0,
630 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
631 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000632
633 // Intrinsic call with zero-masking.
634 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000635 "x" # To.NumElts # "_" # From.Size)
636 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
637 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
638 From.ZSuffix # "rrkz")
639 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
640 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000641
642 // Intrinsic call without masking.
643 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000644 "x" # To.NumElts # "_" # From.Size)
645 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
646 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
647 From.ZSuffix # "rr")
648 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000649}
650
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651// Codegen pattern for the alternative types
652multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
653 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000654 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000655 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000656 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
657 (To.VT (!cast<Instruction>(InstrStr#"rr")
658 From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000660 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
661 (iPTR imm))), addr:$dst),
662 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
663 (EXTRACT_get_vextract_imm To.RC:$ext))>;
664 }
Igor Breger7f69a992015-09-10 12:54:54 +0000665}
666
667multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000668 ValueType EltVT64, int Opcode256> {
669 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000670 X86VectorVTInfo<16, EltVT32, VR512>,
671 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000673 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000675 X86VectorVTInfo< 8, EltVT64, VR512>,
676 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000678 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
679 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000680 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000681 X86VectorVTInfo< 8, EltVT32, VR256X>,
682 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000683 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 EVEX_V256, EVEX_CD8<32, CD8VT4>;
685 let Predicates = [HasVLX, HasDQI] in
686 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
687 X86VectorVTInfo< 4, EltVT64, VR256X>,
688 X86VectorVTInfo< 2, EltVT64, VR128X>,
689 vextract128_extract>,
690 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
691 let Predicates = [HasDQI] in {
692 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
693 X86VectorVTInfo< 8, EltVT64, VR512>,
694 X86VectorVTInfo< 2, EltVT64, VR128X>,
695 vextract128_extract>,
696 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
697 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
698 X86VectorVTInfo<16, EltVT32, VR512>,
699 X86VectorVTInfo< 8, EltVT32, VR256X>,
700 vextract256_extract>,
701 EVEX_V512, EVEX_CD8<32, CD8VT8>;
702 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703}
704
Adam Nemet55536c62014-09-25 23:48:45 +0000705defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
706defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708// extract_subvector codegen patterns with the alternative types.
709// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
710defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
711 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
712defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
713 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
714
715defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000716 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000717defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
718 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
719
720defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
724
Craig Topper08a68572016-05-21 22:50:04 +0000725// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000726defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
727 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
728defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
729 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
730
731// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000732defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
733 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
734defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
735 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
736// Codegen pattern with the alternative types extract VEC256 from VEC512
737defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
738 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
739defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
740 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
741
Craig Topper5f3fef82016-05-22 07:40:58 +0000742// A 128-bit subvector extract from the first 256-bit vector position
743// is a subregister copy that needs no instruction.
744def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
745 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
746def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
747 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
748def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
749 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
750def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
751 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
752def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
753 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
754def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
755 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
756
757// A 256-bit subvector extract from the first 256-bit vector position
758// is a subregister copy that needs no instruction.
759def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
760 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
761def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
762 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
763def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
764 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
765def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
766 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
767def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
768 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
769def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
770 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
771
772let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773// A 128-bit subvector insert to the first 512-bit vector position
774// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
776 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
777def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787
Craig Topper5f3fef82016-05-22 07:40:58 +0000788// A 256-bit subvector insert to the first 512-bit vector position
789// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000790def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000799 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803
804// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000805def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000806 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000807 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000808 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
809 EVEX;
810
Craig Topper03b849e2016-05-21 22:50:11 +0000811def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000812 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000813 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000815 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
817//===---------------------------------------------------------------------===//
818// AVX-512 BROADCAST
819//---
Igor Breger131008f2016-05-01 08:40:00 +0000820// broadcast with a scalar argument.
821multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
822 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000823
Igor Breger131008f2016-05-01 08:40:00 +0000824 let isCodeGenOnly = 1 in {
825 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
826 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
827 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
828 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000829
Igor Breger131008f2016-05-01 08:40:00 +0000830 let Constraints = "$src0 = $dst" in
831 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
832 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
833 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000834 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000835 (vselect DestInfo.KRCWM:$mask,
836 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
837 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000838 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000839
840 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
841 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
842 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000843 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000844 (vselect DestInfo.KRCWM:$mask,
845 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
846 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000847 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000848 } // let isCodeGenOnly = 1 in
849}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850
Igor Breger21296d22015-10-20 11:56:42 +0000851multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
852 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000853 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000854 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
855 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
856 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
857 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000858 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000859 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000860 (DestInfo.VT (X86VBroadcast
861 (SrcInfo.ScalarLdFrag addr:$src)))>,
862 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000863 }
Craig Toppere1cac152016-06-07 07:27:54 +0000864
Craig Topper80934372016-07-16 03:42:59 +0000865 def : Pat<(DestInfo.VT (X86VBroadcast
866 (SrcInfo.VT (scalar_to_vector
867 (SrcInfo.ScalarLdFrag addr:$src))))),
868 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
869 let AddedComplexity = 20 in
870 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
871 (X86VBroadcast
872 (SrcInfo.VT (scalar_to_vector
873 (SrcInfo.ScalarLdFrag addr:$src)))),
874 DestInfo.RC:$src0)),
875 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
876 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
877 let AddedComplexity = 30 in
878 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
879 (X86VBroadcast
880 (SrcInfo.VT (scalar_to_vector
881 (SrcInfo.ScalarLdFrag addr:$src)))),
882 DestInfo.ImmAllZerosV)),
883 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
884 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886
Craig Topper80934372016-07-16 03:42:59 +0000887multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000888 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000889 let Predicates = [HasAVX512] in
890 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
891 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
892 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000893
894 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000895 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000896 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000897 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000898 }
899}
900
Craig Topper80934372016-07-16 03:42:59 +0000901multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
902 AVX512VLVectorVTInfo _> {
903 let Predicates = [HasAVX512] in
904 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
905 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
906 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907
Craig Topper80934372016-07-16 03:42:59 +0000908 let Predicates = [HasVLX] in {
909 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
910 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
911 EVEX_V256;
912 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
913 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
914 EVEX_V128;
915 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916}
Craig Topper80934372016-07-16 03:42:59 +0000917defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
918 avx512vl_f32_info>;
919defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
920 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000922def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000924def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000926
Robert Khasanovcbc57032014-12-09 16:38:41 +0000927multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
928 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000929 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000930 (ins SrcRC:$src),
931 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000932 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933}
934
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
936 RegisterClass SrcRC, Predicate prd> {
937 let Predicates = [prd] in
938 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
939 let Predicates = [prd, HasVLX] in {
940 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
941 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
942 }
943}
944
Igor Breger0aeda372016-02-07 08:30:50 +0000945let isCodeGenOnly = 1 in {
946defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000947 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000948defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000950}
951let isAsmParserOnly = 1 in {
952 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
953 GR32, HasBWI>;
954 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000955 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000956}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
958 HasAVX512>;
959defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
960 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000965 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Igor Breger21296d22015-10-20 11:56:42 +0000967// Provide aliases for broadcast from the same register class that
968// automatically does the extract.
969multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
970 X86VectorVTInfo SrcInfo> {
971 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
972 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
973 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
974}
975
976multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
977 AVX512VLVectorVTInfo _, Predicate prd> {
978 let Predicates = [prd] in {
979 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
980 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
981 EVEX_V512;
982 // Defined separately to avoid redefinition.
983 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
984 }
985 let Predicates = [prd, HasVLX] in {
986 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
987 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
988 EVEX_V256;
989 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
990 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992}
993
Igor Breger21296d22015-10-20 11:56:42 +0000994defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
995 avx512vl_i8_info, HasBWI>;
996defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
997 avx512vl_i16_info, HasBWI>;
998defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
999 avx512vl_i32_info, HasAVX512>;
1000defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1001 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1004 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001005 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001006 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1007 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001008 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001009 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001010}
1011
Craig Topperbe351ee2016-10-01 06:01:23 +00001012let Predicates = [HasVLX, HasBWI] in {
1013 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1014 // This means we'll encounter truncated i32 loads; match that here.
1015 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1016 (VPBROADCASTWZ128m addr:$src)>;
1017 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1018 (VPBROADCASTWZ256m addr:$src)>;
1019 def : Pat<(v8i16 (X86VBroadcast
1020 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1021 (VPBROADCASTWZ128m addr:$src)>;
1022 def : Pat<(v16i16 (X86VBroadcast
1023 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1024 (VPBROADCASTWZ256m addr:$src)>;
1025}
1026
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001027//===----------------------------------------------------------------------===//
1028// AVX-512 BROADCAST SUBVECTORS
1029//
1030
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001031defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1032 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001033 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001034defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1035 v16f32_info, v4f32x_info>,
1036 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1037defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1038 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001039 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001040defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1041 v8f64_info, v4f64x_info>, VEX_W,
1042 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1043
1044let Predicates = [HasVLX] in {
1045defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1046 v8i32x_info, v4i32x_info>,
1047 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1048defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1049 v8f32x_info, v4f32x_info>,
1050 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001051
1052def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1053 (VBROADCASTI32X4Z256rm addr:$src)>;
1054def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1055 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001056
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001057// Provide fallback in case the load node that is used in the patterns above
1058// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001059def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001060 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001061 (v4f32 VR128X:$src), 1)>;
1062def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001063 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001064 (v4i32 VR128X:$src), 1)>;
1065def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001066 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001067 (v8i16 VR128X:$src), 1)>;
1068def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001069 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001070 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001071}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001072
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001073let Predicates = [HasVLX, HasDQI] in {
1074defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1075 v4i64x_info, v2i64x_info>, VEX_W,
1076 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1077defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1078 v4f64x_info, v2f64x_info>, VEX_W,
1079 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1080}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001081
1082let Predicates = [HasVLX, NoDQI] in {
1083def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1084 (VBROADCASTF32X4Z256rm addr:$src)>;
1085def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1086 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001087
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001088// Provide fallback in case the load node that is used in the patterns above
1089// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001090def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001091 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001092 (v2f64 VR128X:$src), 1)>;
1093def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001094 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1095 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001096}
1097
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001098let Predicates = [HasDQI] in {
1099defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1100 v8i64_info, v2i64x_info>, VEX_W,
1101 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1102defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1103 v16i32_info, v8i32x_info>,
1104 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1105defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1106 v8f64_info, v2f64x_info>, VEX_W,
1107 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1108defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1109 v16f32_info, v8f32x_info>,
1110 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001111
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001112// Provide fallback in case the load node that is used in the patterns above
1113// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001114def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001115 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001116 (v2f64 VR128X:$src), 1)>;
1117def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001118 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1119 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001120}
Adam Nemet73f72e12014-06-27 00:43:38 +00001121
Igor Bregerfa798a92015-11-02 07:39:36 +00001122multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001123 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001124 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001125 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001126 EVEX_V512;
1127 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001128 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001129 EVEX_V256;
1130}
1131
1132multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001133 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1134 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001135
1136 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001137 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1138 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001139}
1140
1141defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001142 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001143defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001144 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001145
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001146def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001147 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001148def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1149 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1150
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001151def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001152 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001153def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1154 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001155
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156//===----------------------------------------------------------------------===//
1157// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1158//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001159multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1160 X86VectorVTInfo _, RegisterClass KRC> {
1161 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001162 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001163 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001164}
1165
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001166multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001167 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1168 let Predicates = [HasCDI] in
1169 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1170 let Predicates = [HasCDI, HasVLX] in {
1171 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1172 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1173 }
1174}
1175
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001176defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001177 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001178defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001179 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180
1181//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001182// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001183multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001184let Constraints = "$src1 = $dst" in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001185 // The index operand in the pattern should really be an integer type. However,
1186 // if we do that and it happens to come from a bitcast, then it becomes
1187 // difficult to find the bitcast needed to convert the index to the
1188 // destination type for the passthru since it will be folded with the bitcast
1189 // of the index operand.
1190 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001191 (ins _.RC:$src2, _.RC:$src3),
1192 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001193 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001194 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001195
Craig Topper4fa3b502016-09-06 06:56:59 +00001196 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001197 (ins _.RC:$src2, _.MemOp:$src3),
1198 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001199 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001200 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1201 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001202 }
1203}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001205 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00001206 let Constraints = "$src1 = $dst" in
Craig Topper4fa3b502016-09-06 06:56:59 +00001207 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001208 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1209 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1210 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001211 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001212 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001213 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001214}
1215
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001217 AVX512VLVectorVTInfo VTInfo> {
1218 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1219 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001220 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001221 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1222 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1223 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1224 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001225 }
1226}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001227
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001228multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001229 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001230 Predicate Prd> {
1231 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001232 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001233 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001234 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1235 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001236 }
1237}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001238
Craig Topperaad5f112015-11-30 00:13:24 +00001239defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001240 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001241defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001242 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001243defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001244 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001245 VEX_W, EVEX_CD8<16, CD8VF>;
1246defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001247 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001248 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001249defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001250 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001251defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001252 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001253
Craig Topperaad5f112015-11-30 00:13:24 +00001254// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001256 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257let Constraints = "$src1 = $dst" in {
1258 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1259 (ins IdxVT.RC:$src2, _.RC:$src3),
1260 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001261 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001262 AVX5128IBase;
1263
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001264 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1265 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1266 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001267 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001268 (bitconvert (_.LdFrag addr:$src3))))>,
1269 EVEX_4V, AVX5128IBase;
1270 }
1271}
1272multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001273 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001274 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001275 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1276 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1277 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1278 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001279 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001280 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1281 AVX5128IBase, EVEX_4V, EVEX_B;
1282}
1283
1284multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001285 AVX512VLVectorVTInfo VTInfo,
1286 AVX512VLVectorVTInfo ShuffleMask> {
1287 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001288 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001289 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001290 ShuffleMask.info512>, EVEX_V512;
1291 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001292 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001293 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001294 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001296 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001297 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001298 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1299 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001300 }
1301}
1302
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001303multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001304 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001305 AVX512VLVectorVTInfo Idx,
1306 Predicate Prd> {
1307 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001308 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1309 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001310 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001311 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1312 Idx.info128>, EVEX_V128;
1313 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1314 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001315 }
1316}
1317
Craig Toppera47576f2015-11-26 20:21:29 +00001318defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001319 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001320defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001321 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001322defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1323 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1324 VEX_W, EVEX_CD8<16, CD8VF>;
1325defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1326 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1327 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001328defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001329 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001330defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001331 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001332
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001333//===----------------------------------------------------------------------===//
1334// AVX-512 - BLEND using mask
1335//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001336multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1337 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001338 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001339 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1340 (ins _.RC:$src1, _.RC:$src2),
1341 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001342 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001343 []>, EVEX_4V;
1344 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1345 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001346 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001347 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001348 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001349 (_.VT _.RC:$src2),
1350 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001351 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001352 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1353 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1354 !strconcat(OpcodeStr,
1355 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1356 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001357 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001358 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1359 (ins _.RC:$src1, _.MemOp:$src2),
1360 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001361 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001362 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1363 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1364 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001365 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001366 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001367 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1368 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1369 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001370 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001371 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1373 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1374 !strconcat(OpcodeStr,
1375 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1376 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1377 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001378}
1379multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1380
1381 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1382 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1383 !strconcat(OpcodeStr,
1384 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1385 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001386 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1387 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1388 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001389 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001390
Craig Toppere1cac152016-06-07 07:27:54 +00001391 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001392 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1393 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1394 !strconcat(OpcodeStr,
1395 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1396 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001397 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001399}
1400
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001401multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1402 AVX512VLVectorVTInfo VTInfo> {
1403 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1404 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001405
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001406 let Predicates = [HasVLX] in {
1407 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1408 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1409 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1410 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1411 }
1412}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001413
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001414multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1415 AVX512VLVectorVTInfo VTInfo> {
1416 let Predicates = [HasBWI] in
1417 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001418
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001419 let Predicates = [HasBWI, HasVLX] in {
1420 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1421 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1422 }
1423}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001425
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001426defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1427defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1428defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1429defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1430defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1431defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001432
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001433
Craig Topper0fcf9252016-06-07 07:27:51 +00001434let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001435def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1436 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001437 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001438 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001439 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1440 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441
1442def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1443 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001444 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001445 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001446 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1447 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001448}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001449//===----------------------------------------------------------------------===//
1450// Compare Instructions
1451//===----------------------------------------------------------------------===//
1452
1453// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001454
1455multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1456
1457 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1458 (outs _.KRC:$dst),
1459 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1460 "vcmp${cc}"#_.Suffix,
1461 "$src2, $src1", "$src1, $src2",
1462 (OpNode (_.VT _.RC:$src1),
1463 (_.VT _.RC:$src2),
1464 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001465 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1466 (outs _.KRC:$dst),
1467 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1468 "vcmp${cc}"#_.Suffix,
1469 "$src2, $src1", "$src1, $src2",
1470 (OpNode (_.VT _.RC:$src1),
1471 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1472 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001473
1474 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1475 (outs _.KRC:$dst),
1476 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1477 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001478 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001479 (OpNodeRnd (_.VT _.RC:$src1),
1480 (_.VT _.RC:$src2),
1481 imm:$cc,
1482 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1483 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001484 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001485 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1486 (outs VK1:$dst),
1487 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1488 "vcmp"#_.Suffix,
1489 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1490 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1491 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001492 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001493 "vcmp"#_.Suffix,
1494 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1495 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1496
1497 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1498 (outs _.KRC:$dst),
1499 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1500 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001501 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001502 EVEX_4V, EVEX_B;
1503 }// let isAsmParserOnly = 1, hasSideEffects = 0
1504
1505 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001506 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001507 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1508 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1509 !strconcat("vcmp${cc}", _.Suffix,
1510 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1511 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1512 _.FRC:$src2,
1513 imm:$cc))],
1514 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001515 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1516 (outs _.KRC:$dst),
1517 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1518 !strconcat("vcmp${cc}", _.Suffix,
1519 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1520 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1521 (_.ScalarLdFrag addr:$src2),
1522 imm:$cc))],
1523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001524 }
1525}
1526
1527let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001528 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1529 AVX512XSIi8Base;
1530 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1531 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001532}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001534multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001535 X86VectorVTInfo _, bit IsCommutable> {
1536 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001537 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001538 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1539 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1540 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1542 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001543 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1544 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1545 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1546 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001547 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001548 def rrk : AVX512BI<opc, MRMSrcReg,
1549 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1550 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1551 "$dst {${mask}}, $src1, $src2}"),
1552 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1553 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1554 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001555 def rmk : AVX512BI<opc, MRMSrcMem,
1556 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1557 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1558 "$dst {${mask}}, $src1, $src2}"),
1559 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1560 (OpNode (_.VT _.RC:$src1),
1561 (_.VT (bitconvert
1562 (_.LdFrag addr:$src2))))))],
1563 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001564}
1565
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001566multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001567 X86VectorVTInfo _, bit IsCommutable> :
1568 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001569 def rmb : AVX512BI<opc, MRMSrcMem,
1570 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1571 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1572 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1573 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1574 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1575 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1576 def rmbk : AVX512BI<opc, MRMSrcMem,
1577 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1578 _.ScalarMemOp:$src2),
1579 !strconcat(OpcodeStr,
1580 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1581 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1582 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1583 (OpNode (_.VT _.RC:$src1),
1584 (X86VBroadcast
1585 (_.ScalarLdFrag addr:$src2)))))],
1586 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001587}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001588
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001589multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001590 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1591 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001593 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1594 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595
1596 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001597 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1598 IsCommutable>, EVEX_V256;
1599 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1600 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 }
1602}
1603
1604multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1605 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001606 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001607 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001608 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1609 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001610
1611 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001612 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1613 IsCommutable>, EVEX_V256;
1614 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1615 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001616 }
1617}
1618
1619defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001620 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001621 EVEX_CD8<8, CD8VF>;
1622
1623defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001624 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001625 EVEX_CD8<16, CD8VF>;
1626
Robert Khasanovf70f7982014-09-18 14:06:55 +00001627defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001628 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001629 EVEX_CD8<32, CD8VF>;
1630
Robert Khasanovf70f7982014-09-18 14:06:55 +00001631defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001632 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001633 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1634
1635defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1636 avx512vl_i8_info, HasBWI>,
1637 EVEX_CD8<8, CD8VF>;
1638
1639defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1640 avx512vl_i16_info, HasBWI>,
1641 EVEX_CD8<16, CD8VF>;
1642
Robert Khasanovf70f7982014-09-18 14:06:55 +00001643defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001644 avx512vl_i32_info, HasAVX512>,
1645 EVEX_CD8<32, CD8VF>;
1646
Robert Khasanovf70f7982014-09-18 14:06:55 +00001647defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001648 avx512vl_i64_info, HasAVX512>,
1649 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650
Craig Topper8b9e6712016-09-02 04:25:30 +00001651let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001653 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001654 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1655 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656
1657def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001658 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001659 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1660 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001661}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662
Robert Khasanov29e3b962014-08-27 09:34:37 +00001663multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1664 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001665 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001666 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001667 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001668 !strconcat("vpcmp${cc}", Suffix,
1669 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1671 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001672 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1673 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001674 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001675 !strconcat("vpcmp${cc}", Suffix,
1676 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001677 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1678 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001679 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1681 def rrik : AVX512AIi8<opc, MRMSrcReg,
1682 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001683 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001684 !strconcat("vpcmp${cc}", Suffix,
1685 "\t{$src2, $src1, $dst {${mask}}|",
1686 "$dst {${mask}}, $src1, $src2}"),
1687 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1688 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001689 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001690 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 def rmik : AVX512AIi8<opc, MRMSrcMem,
1692 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001693 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 !strconcat("vpcmp${cc}", Suffix,
1695 "\t{$src2, $src1, $dst {${mask}}|",
1696 "$dst {${mask}}, $src1, $src2}"),
1697 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1698 (OpNode (_.VT _.RC:$src1),
1699 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001700 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1702
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001703 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001704 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001706 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1708 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001709 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001710 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001712 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001713 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1714 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001715 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001716 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1717 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001718 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001719 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001720 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1721 "$dst {${mask}}, $src1, $src2, $cc}"),
1722 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001723 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1725 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001726 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001727 !strconcat("vpcmp", Suffix,
1728 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1729 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001730 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001731 }
1732}
1733
Robert Khasanov29e3b962014-08-27 09:34:37 +00001734multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001735 X86VectorVTInfo _> :
1736 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001737 def rmib : AVX512AIi8<opc, MRMSrcMem,
1738 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001739 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001740 !strconcat("vpcmp${cc}", Suffix,
1741 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1742 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1743 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1744 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001745 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1747 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1748 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001749 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001750 !strconcat("vpcmp${cc}", Suffix,
1751 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1752 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1753 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1754 (OpNode (_.VT _.RC:$src1),
1755 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001756 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758
Robert Khasanov29e3b962014-08-27 09:34:37 +00001759 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001760 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001761 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1762 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001763 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 !strconcat("vpcmp", Suffix,
1765 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1766 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1767 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1768 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1769 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001770 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001771 !strconcat("vpcmp", Suffix,
1772 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1773 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1774 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1775 }
1776}
1777
1778multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1779 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1780 let Predicates = [prd] in
1781 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1782
1783 let Predicates = [prd, HasVLX] in {
1784 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1785 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1786 }
1787}
1788
1789multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1790 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1791 let Predicates = [prd] in
1792 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1793 EVEX_V512;
1794
1795 let Predicates = [prd, HasVLX] in {
1796 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1797 EVEX_V256;
1798 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1799 EVEX_V128;
1800 }
1801}
1802
1803defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1804 HasBWI>, EVEX_CD8<8, CD8VF>;
1805defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1806 HasBWI>, EVEX_CD8<8, CD8VF>;
1807
1808defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1809 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1810defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1811 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1812
Robert Khasanovf70f7982014-09-18 14:06:55 +00001813defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001814 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001815defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001816 HasAVX512>, EVEX_CD8<32, CD8VF>;
1817
Robert Khasanovf70f7982014-09-18 14:06:55 +00001818defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001819 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001820defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001822
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001823multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001825 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1826 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1827 "vcmp${cc}"#_.Suffix,
1828 "$src2, $src1", "$src1, $src2",
1829 (X86cmpm (_.VT _.RC:$src1),
1830 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001831 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001832
Craig Toppere1cac152016-06-07 07:27:54 +00001833 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1834 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1835 "vcmp${cc}"#_.Suffix,
1836 "$src2, $src1", "$src1, $src2",
1837 (X86cmpm (_.VT _.RC:$src1),
1838 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1839 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001840
Craig Toppere1cac152016-06-07 07:27:54 +00001841 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1842 (outs _.KRC:$dst),
1843 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1844 "vcmp${cc}"#_.Suffix,
1845 "${src2}"##_.BroadcastStr##", $src1",
1846 "$src1, ${src2}"##_.BroadcastStr,
1847 (X86cmpm (_.VT _.RC:$src1),
1848 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1849 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001851 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001852 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1853 (outs _.KRC:$dst),
1854 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1855 "vcmp"#_.Suffix,
1856 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1857
1858 let mayLoad = 1 in {
1859 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1860 (outs _.KRC:$dst),
1861 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1862 "vcmp"#_.Suffix,
1863 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1864
1865 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1866 (outs _.KRC:$dst),
1867 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1868 "vcmp"#_.Suffix,
1869 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1870 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1871 }
1872 }
1873}
1874
1875multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1876 // comparison code form (VCMP[EQ/LT/LE/...]
1877 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1878 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1879 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001880 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001881 (X86cmpmRnd (_.VT _.RC:$src1),
1882 (_.VT _.RC:$src2),
1883 imm:$cc,
1884 (i32 FROUND_NO_EXC))>, EVEX_B;
1885
1886 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1887 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1888 (outs _.KRC:$dst),
1889 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1890 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001891 "$cc, {sae}, $src2, $src1",
1892 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001893 }
1894}
1895
1896multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1897 let Predicates = [HasAVX512] in {
1898 defm Z : avx512_vcmp_common<_.info512>,
1899 avx512_vcmp_sae<_.info512>, EVEX_V512;
1900
1901 }
1902 let Predicates = [HasAVX512,HasVLX] in {
1903 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1904 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001905 }
1906}
1907
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001908defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1909 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1910defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1911 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912
1913def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1914 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001915 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1916 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917 imm:$cc), VK8)>;
1918def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1919 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001920 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1921 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001922 imm:$cc), VK8)>;
1923def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1924 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001925 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1926 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001927 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001928
Asaf Badouh572bbce2015-09-20 08:46:07 +00001929// ----------------------------------------------------------------
1930// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001931//handle fpclass instruction mask = op(reg_scalar,imm)
1932// op(mem_scalar,imm)
1933multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1934 X86VectorVTInfo _, Predicate prd> {
1935 let Predicates = [prd] in {
1936 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1937 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001938 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001939 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1940 (i32 imm:$src2)))], NoItinerary>;
1941 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1942 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1943 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001944 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001945 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001946 (OpNode (_.VT _.RC:$src1),
1947 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001948 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001949 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1950 (ins _.MemOp:$src1, i32u8imm:$src2),
1951 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001952 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001953 [(set _.KRC:$dst,
1954 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1955 (i32 imm:$src2)))], NoItinerary>;
1956 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1957 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1958 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001959 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001960 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001961 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1962 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1963 }
1964 }
1965}
1966
Asaf Badouh572bbce2015-09-20 08:46:07 +00001967//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1968// fpclass(reg_vec, mem_vec, imm)
1969// fpclass(reg_vec, broadcast(eltVt), imm)
1970multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1971 X86VectorVTInfo _, string mem, string broadcast>{
1972 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1973 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001974 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001975 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1976 (i32 imm:$src2)))], NoItinerary>;
1977 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1978 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1979 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001980 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001981 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001982 (OpNode (_.VT _.RC:$src1),
1983 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001984 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1985 (ins _.MemOp:$src1, i32u8imm:$src2),
1986 OpcodeStr##_.Suffix##mem#
1987 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001988 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001989 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1990 (i32 imm:$src2)))], NoItinerary>;
1991 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1992 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1993 OpcodeStr##_.Suffix##mem#
1994 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001995 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001996 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1997 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1998 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1999 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2000 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2001 _.BroadcastStr##", $dst|$dst, ${src1}"
2002 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002003 [(set _.KRC:$dst,(OpNode
2004 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002005 (_.ScalarLdFrag addr:$src1))),
2006 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2007 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2008 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2009 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2010 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2011 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002012 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2013 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002014 (_.ScalarLdFrag addr:$src1))),
2015 (i32 imm:$src2))))], NoItinerary>,
2016 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002017}
2018
Asaf Badouh572bbce2015-09-20 08:46:07 +00002019multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002020 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002021 string broadcast>{
2022 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002023 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002024 broadcast>, EVEX_V512;
2025 }
2026 let Predicates = [prd, HasVLX] in {
2027 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2028 broadcast>, EVEX_V128;
2029 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2030 broadcast>, EVEX_V256;
2031 }
2032}
2033
2034multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002035 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002036 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002037 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002038 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002039 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2040 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2041 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2042 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2043 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002044}
2045
Asaf Badouh696e8e02015-10-18 11:04:38 +00002046defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2047 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002048
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002049//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002050// Mask register copy, including
2051// - copy between mask registers
2052// - load/store mask registers
2053// - copy from GPR to mask register and vice versa
2054//
2055multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2056 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002057 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002058 let hasSideEffects = 0 in
2059 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2060 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2061 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2062 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2063 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2064 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2065 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2066 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067}
2068
2069multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2070 string OpcodeStr,
2071 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002072 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002074 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002076 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077 }
2078}
2079
Robert Khasanov74acbb72014-07-23 14:49:42 +00002080let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002081 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002082 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2083 VEX, PD;
2084
2085let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002086 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002087 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002088 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002089
2090let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002091 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2092 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002093 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2094 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002095 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2096 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002097 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2098 VEX, XD, VEX_W;
2099}
2100
2101// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002102def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2103 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2104def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2105 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2106
2107def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2108 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2109def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2110 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2111
2112def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002113 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002114def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002115 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002116 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2117
2118def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002119 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2120def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2121 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002122def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002123 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002124 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2125
2126def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2127 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2128def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2129 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2130def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2131 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2132def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2133 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134
Robert Khasanov74acbb72014-07-23 14:49:42 +00002135// Load/store kreg
2136let Predicates = [HasDQI] in {
2137 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2138 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002139 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2140 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002141
2142 def : Pat<(store VK4:$src, addr:$dst),
2143 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2144 def : Pat<(store VK2:$src, addr:$dst),
2145 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002146 def : Pat<(store VK1:$src, addr:$dst),
2147 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002148
2149 def : Pat<(v2i1 (load addr:$src)),
2150 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2151 def : Pat<(v4i1 (load addr:$src)),
2152 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002153}
2154let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002155 def : Pat<(store VK1:$src, addr:$dst),
2156 (MOV8mr addr:$dst,
2157 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2158 sub_8bit))>;
2159 def : Pat<(store VK2:$src, addr:$dst),
2160 (MOV8mr addr:$dst,
2161 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2162 sub_8bit))>;
2163 def : Pat<(store VK4:$src, addr:$dst),
2164 (MOV8mr addr:$dst,
2165 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002166 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002167 def : Pat<(store VK8:$src, addr:$dst),
2168 (MOV8mr addr:$dst,
2169 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2170 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002171
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002172 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002173 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002174 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002175 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002176 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002177 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002178}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002179
Robert Khasanov74acbb72014-07-23 14:49:42 +00002180let Predicates = [HasAVX512] in {
2181 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002183 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002184 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002185 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2186 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002187}
2188let Predicates = [HasBWI] in {
2189 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2190 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002191 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2192 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002193 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2194 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002195 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2196 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002197}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002198
Robert Khasanov74acbb72014-07-23 14:49:42 +00002199let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002200 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002201 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2202 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002203
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002204 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002205 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002206
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002207 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2208 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2209
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002210 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002211 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002212 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2213 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002214 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002215
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002216 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002217 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002218 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2219 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002220 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002221
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002222 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002223 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002224
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002225 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002226 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002227
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002228 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002229 (EXTRACT_SUBREG
2230 (AND32ri8 (KMOVWrk
2231 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002232
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002233 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002234 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002235
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002236 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002237 (AND64ri8 (SUBREG_TO_REG (i64 0),
2238 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002239
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002240 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002241 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002242 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002243
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002244 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002245 (EXTRACT_SUBREG
2246 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2247 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002248
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002249 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002250 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002252def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2253 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2254def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2255 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2256def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2257 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2258def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2259 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2260def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2261 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2262def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2263 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002264
Igor Bregerd6c187b2016-01-27 08:43:25 +00002265def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2266def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2267def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2268
Igor Bregera77b14d2016-08-11 12:13:46 +00002269def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2270def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2271def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2272def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2273def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2274def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275
2276// Mask unary operation
2277// - KNOT
2278multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002279 RegisterClass KRC, SDPatternOperator OpNode,
2280 Predicate prd> {
2281 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002283 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002284 [(set KRC:$dst, (OpNode KRC:$src))]>;
2285}
2286
Robert Khasanov74acbb72014-07-23 14:49:42 +00002287multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2288 SDPatternOperator OpNode> {
2289 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2290 HasDQI>, VEX, PD;
2291 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2292 HasAVX512>, VEX, PS;
2293 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2294 HasBWI>, VEX, PD, VEX_W;
2295 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2296 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297}
2298
Robert Khasanov74acbb72014-07-23 14:49:42 +00002299defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002301multiclass avx512_mask_unop_int<string IntName, string InstName> {
2302 let Predicates = [HasAVX512] in
2303 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2304 (i16 GR16:$src)),
2305 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2306 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2307}
2308defm : avx512_mask_unop_int<"knot", "KNOT">;
2309
Robert Khasanov74acbb72014-07-23 14:49:42 +00002310let Predicates = [HasDQI] in
2311def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2312let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002313def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002314let Predicates = [HasBWI] in
2315def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2316let Predicates = [HasBWI] in
2317def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2318
2319// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002320let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2322 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323def : Pat<(not VK8:$src),
2324 (COPY_TO_REGCLASS
2325 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002326}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002327def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2328 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2329def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2330 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331
2332// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002333// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002335 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002336 Predicate prd, bit IsCommutable> {
2337 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2339 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002340 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002341 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2342}
2343
Robert Khasanov595683d2014-07-28 13:46:45 +00002344multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002345 SDPatternOperator OpNode, bit IsCommutable,
2346 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002347 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002348 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002349 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002350 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002351 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002352 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002353 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002354 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002355}
2356
2357def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2358def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2359
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002360defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2361defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2362defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2363defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2364defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002365defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002366
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002367multiclass avx512_mask_binop_int<string IntName, string InstName> {
2368 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002369 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2370 (i16 GR16:$src1), (i16 GR16:$src2)),
2371 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2372 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2373 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374}
2375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376defm : avx512_mask_binop_int<"kand", "KAND">;
2377defm : avx512_mask_binop_int<"kandn", "KANDN">;
2378defm : avx512_mask_binop_int<"kor", "KOR">;
2379defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2380defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002381
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002383 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2384 // for the DQI set, this type is legal and KxxxB instruction is used
2385 let Predicates = [NoDQI] in
2386 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2387 (COPY_TO_REGCLASS
2388 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2389 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2390
2391 // All types smaller than 8 bits require conversion anyway
2392 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2393 (COPY_TO_REGCLASS (Inst
2394 (COPY_TO_REGCLASS VK1:$src1, VK16),
2395 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2396 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2397 (COPY_TO_REGCLASS (Inst
2398 (COPY_TO_REGCLASS VK2:$src1, VK16),
2399 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2400 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2401 (COPY_TO_REGCLASS (Inst
2402 (COPY_TO_REGCLASS VK4:$src1, VK16),
2403 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404}
2405
2406defm : avx512_binop_pat<and, KANDWrr>;
2407defm : avx512_binop_pat<andn, KANDNWrr>;
2408defm : avx512_binop_pat<or, KORWrr>;
2409defm : avx512_binop_pat<xnor, KXNORWrr>;
2410defm : avx512_binop_pat<xor, KXORWrr>;
2411
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002412def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2413 (KXNORWrr VK16:$src1, VK16:$src2)>;
2414def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002415 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002416def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002417 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002418def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002419 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002420
2421let Predicates = [NoDQI] in
2422def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2423 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2424 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2425
2426def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2427 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2428 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2429
2430def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2431 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2432 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2433
2434def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2435 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2436 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2437
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002439multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2440 RegisterClass KRCSrc, Predicate prd> {
2441 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002442 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002443 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2444 (ins KRC:$src1, KRC:$src2),
2445 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2446 VEX_4V, VEX_L;
2447
2448 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2449 (!cast<Instruction>(NAME##rr)
2450 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2451 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2452 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453}
2454
Igor Bregera54a1a82015-09-08 13:10:00 +00002455defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2456defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2457defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459// Mask bit testing
2460multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002461 SDNode OpNode, Predicate prd> {
2462 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002464 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2466}
2467
Igor Breger5ea0a6812015-08-31 13:30:19 +00002468multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2469 Predicate prdW = HasAVX512> {
2470 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2471 VEX, PD;
2472 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2473 VEX, PS;
2474 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2475 VEX, PS, VEX_W;
2476 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2477 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478}
2479
2480defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002481defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483// Mask shift
2484multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2485 SDNode OpNode> {
2486 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002487 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002489 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2491}
2492
2493multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2494 SDNode OpNode> {
2495 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002496 VEX, TAPD, VEX_W;
2497 let Predicates = [HasDQI] in
2498 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2499 VEX, TAPD;
2500 let Predicates = [HasBWI] in {
2501 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2502 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002503 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2504 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002505 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506}
2507
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002508defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2509defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510
2511// Mask setting all 0s or 1s
2512multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2513 let Predicates = [HasAVX512] in
2514 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2515 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2516 [(set KRC:$dst, (VT Val))]>;
2517}
2518
2519multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002520 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002522 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2523 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524}
2525
2526defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2527defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2528
2529// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2530let Predicates = [HasAVX512] in {
2531 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002532 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2533 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002534 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002535 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2536 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002537 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002538 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2539 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002540}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002541
2542// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2543multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2544 RegisterClass RC, ValueType VT> {
2545 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2546 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002547
Igor Bregerf1bd7612016-03-06 07:46:03 +00002548 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002549 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002550}
2551
2552defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2553defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2554defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2555defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2556defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2557
2558defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2559defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2560defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2561defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2562
2563defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2564defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2565defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2566
2567defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2568defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2569
2570defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571
Igor Breger999ac752016-03-08 15:21:25 +00002572def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002573 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002574 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2575 VK2))>;
2576def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002577 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002578 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2579 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2581 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002582def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2583 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002584def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2585 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2586
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002587
Igor Breger86724082016-08-14 05:25:07 +00002588// Patterns for kmask shift
2589multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2590 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002591 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002592 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002593 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002594 RC))>;
2595 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002596 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002597 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002598 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002599 RC))>;
2600}
2601
2602defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2603defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2604defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605//===----------------------------------------------------------------------===//
2606// AVX-512 - Aligned and unaligned load and store
2607//
2608
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609
2610multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002611 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002612 bit IsReMaterializable = 1,
2613 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 let hasSideEffects = 0 in {
2615 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002616 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002617 _.ExeDomain>, EVEX;
2618 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2619 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002620 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002621 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002622 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2623 (_.VT _.RC:$src),
2624 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002625 EVEX, EVEX_KZ;
2626
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002627 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2628 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002630 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2632 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002633
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002634 let Constraints = "$src0 = $dst" in {
2635 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2636 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2637 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2638 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002639 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640 (_.VT _.RC:$src1),
2641 (_.VT _.RC:$src0))))], _.ExeDomain>,
2642 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002643 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2645 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2647 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648 [(set _.RC:$dst, (_.VT
2649 (vselect _.KRCWM:$mask,
2650 (_.VT (bitconvert (ld_frag addr:$src1))),
2651 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002652 }
Craig Toppere1cac152016-06-07 07:27:54 +00002653 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2655 (ins _.KRCWM:$mask, _.MemOp:$src),
2656 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2657 "${dst} {${mask}} {z}, $src}",
2658 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2659 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2660 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002661 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002662 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2663 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2664
2665 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2666 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2667
2668 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2669 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2670 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002671}
2672
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2674 AVX512VLVectorVTInfo _,
2675 Predicate prd,
2676 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002677 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002680
2681 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002683 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002685 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002686 }
2687}
2688
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2690 AVX512VLVectorVTInfo _,
2691 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002692 bit IsReMaterializable = 1,
2693 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 let Predicates = [prd] in
2695 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002696 masked_load_unaligned, IsReMaterializable,
2697 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002698
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 let Predicates = [prd, HasVLX] in {
2700 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002701 masked_load_unaligned, IsReMaterializable,
2702 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002703 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002704 masked_load_unaligned, IsReMaterializable,
2705 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002706 }
2707}
2708
2709multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002710 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002711
Craig Topper99f6b622016-05-01 01:03:56 +00002712 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002713 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2714 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2715 [], _.ExeDomain>, EVEX;
2716 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2717 (ins _.KRCWM:$mask, _.RC:$src),
2718 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2719 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002721 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002723 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 "${dst} {${mask}} {z}, $src}",
2725 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002726 }
Igor Breger81b79de2015-11-19 07:43:43 +00002727
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002728 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002731 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2733 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2734 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002735
2736 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2737 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2738 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002739}
2740
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002742multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2743 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002744 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002745 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2746 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747
2748 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002749 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2750 masked_store_unaligned>, EVEX_V256;
2751 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2752 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002753 }
2754}
2755
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2757 AVX512VLVectorVTInfo _, Predicate prd> {
2758 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002759 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2760 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761
2762 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002763 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2764 masked_store_aligned256>, EVEX_V256;
2765 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2766 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 }
2768}
2769
2770defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2771 HasAVX512>,
2772 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2773 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2774
2775defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2776 HasAVX512>,
2777 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2778 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2779
Craig Topperc9293492016-02-26 06:50:29 +00002780defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2781 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002782 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002783 PS, EVEX_CD8<32, CD8VF>;
2784
Craig Topperc9293492016-02-26 06:50:29 +00002785defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2786 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2788 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002790defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2791 HasAVX512>,
2792 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2793 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2796 HasAVX512>,
2797 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2798 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002799
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2801 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002802 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2803
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2805 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002806 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2807
Craig Topperc9293492016-02-26 06:50:29 +00002808defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2809 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002811 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2812
Craig Topperc9293492016-02-26 06:50:29 +00002813defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2814 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002816 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002817
Craig Topperd875d6b2016-09-29 06:07:09 +00002818// Special instructions to help with spilling when we don't have VLX. We need
2819// to load or store from a ZMM register instead. These are converted in
2820// expandPostRAPseudos.
2821let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2822 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2823def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2824 "", []>;
2825def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2826 "", []>;
2827def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2828 "", []>;
2829def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2830 "", []>;
2831}
2832
2833let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002834def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002835 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002836def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002837 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002838def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002839 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002840def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002841 "", []>;
2842}
2843
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002844def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002845 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002846 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002847 VK8), VR512:$src)>;
2848
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002849def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002850 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002851 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002852
Craig Topper33c550c2016-05-22 00:39:30 +00002853// These patterns exist to prevent the above patterns from introducing a second
2854// mask inversion when one already exists.
2855def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2856 (bc_v8i64 (v16i32 immAllZerosV)),
2857 (v8i64 VR512:$src))),
2858 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2859def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2860 (v16i32 immAllZerosV),
2861 (v16i32 VR512:$src))),
2862 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2863
Craig Topper14aa2662016-08-11 06:04:04 +00002864let Predicates = [HasVLX, NoBWI] in {
2865 // 128-bit load/store without BWI.
2866 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2867 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2868 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2869 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2870 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2871 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2872 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2873 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2874
2875 // 256-bit load/store without BWI.
2876 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2877 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2878 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2879 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2880 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2881 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2882 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2883 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2884}
2885
Craig Topper95bdabd2016-05-22 23:44:33 +00002886let Predicates = [HasVLX] in {
2887 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2888 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2889 def : Pat<(alignedstore (v2f64 (extract_subvector
2890 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2891 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2892 def : Pat<(alignedstore (v4f32 (extract_subvector
2893 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2894 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2895 def : Pat<(alignedstore (v2i64 (extract_subvector
2896 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2897 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2898 def : Pat<(alignedstore (v4i32 (extract_subvector
2899 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2900 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2901 def : Pat<(alignedstore (v8i16 (extract_subvector
2902 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2903 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2904 def : Pat<(alignedstore (v16i8 (extract_subvector
2905 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2906 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2907
2908 def : Pat<(store (v2f64 (extract_subvector
2909 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2910 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2911 def : Pat<(store (v4f32 (extract_subvector
2912 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2913 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2914 def : Pat<(store (v2i64 (extract_subvector
2915 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2916 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2917 def : Pat<(store (v4i32 (extract_subvector
2918 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2919 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2920 def : Pat<(store (v8i16 (extract_subvector
2921 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2922 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2923 def : Pat<(store (v16i8 (extract_subvector
2924 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2925 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2926
2927 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2928 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2929 def : Pat<(alignedstore (v2f64 (extract_subvector
2930 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2931 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2932 def : Pat<(alignedstore (v4f32 (extract_subvector
2933 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2934 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2935 def : Pat<(alignedstore (v2i64 (extract_subvector
2936 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2937 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2938 def : Pat<(alignedstore (v4i32 (extract_subvector
2939 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2940 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2941 def : Pat<(alignedstore (v8i16 (extract_subvector
2942 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2943 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2944 def : Pat<(alignedstore (v16i8 (extract_subvector
2945 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2946 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2947
2948 def : Pat<(store (v2f64 (extract_subvector
2949 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2951 def : Pat<(store (v4f32 (extract_subvector
2952 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2954 def : Pat<(store (v2i64 (extract_subvector
2955 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2956 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2957 def : Pat<(store (v4i32 (extract_subvector
2958 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2959 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2960 def : Pat<(store (v8i16 (extract_subvector
2961 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2962 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2963 def : Pat<(store (v16i8 (extract_subvector
2964 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2965 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2966
2967 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2968 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2969 def : Pat<(alignedstore (v4f64 (extract_subvector
2970 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2971 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2972 def : Pat<(alignedstore (v8f32 (extract_subvector
2973 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2974 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2975 def : Pat<(alignedstore (v4i64 (extract_subvector
2976 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2977 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2978 def : Pat<(alignedstore (v8i32 (extract_subvector
2979 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2980 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2981 def : Pat<(alignedstore (v16i16 (extract_subvector
2982 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2983 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2984 def : Pat<(alignedstore (v32i8 (extract_subvector
2985 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2986 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2987
2988 def : Pat<(store (v4f64 (extract_subvector
2989 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2990 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2991 def : Pat<(store (v8f32 (extract_subvector
2992 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2993 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2994 def : Pat<(store (v4i64 (extract_subvector
2995 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2996 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2997 def : Pat<(store (v8i32 (extract_subvector
2998 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2999 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3000 def : Pat<(store (v16i16 (extract_subvector
3001 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3002 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3003 def : Pat<(store (v32i8 (extract_subvector
3004 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3005 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3006}
3007
3008
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009// Move Int Doubleword to Packed Double Int
3010//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003011def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003012 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013 [(set VR128X:$dst,
3014 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003015 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003016def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003017 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003018 [(set VR128X:$dst,
3019 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003020 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003021def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003022 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003023 [(set VR128X:$dst,
3024 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003025 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003026let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3027def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3028 (ins i64mem:$src),
3029 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003030 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003031let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003032def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003033 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003034 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003036def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003037 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003038 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003040def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003041 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003042 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3044 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003045}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046
3047// Move Int Doubleword to Single Scalar
3048//
Craig Topper88adf2a2013-10-12 05:41:08 +00003049let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003050def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003051 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003053 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003055def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003056 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003058 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003059}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003061// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003063def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003064 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003065 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003067 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003068def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003070 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003071 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003073 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003075// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076//
3077def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003078 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3080 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003081 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082 Requires<[HasAVX512, In64BitMode]>;
3083
Craig Topperc648c9b2015-12-28 06:11:42 +00003084let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3085def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3086 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003087 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003088 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089
Craig Topperc648c9b2015-12-28 06:11:42 +00003090def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3091 (ins i64mem:$dst, VR128X:$src),
3092 "vmovq\t{$src, $dst|$dst, $src}",
3093 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3094 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003095 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003096 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3097
3098let hasSideEffects = 0 in
3099def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3100 (ins VR128X:$src),
3101 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003102 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003103
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104// Move Scalar Single to Double Int
3105//
Craig Topper88adf2a2013-10-12 05:41:08 +00003106let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003107def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003109 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003111 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003112def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003114 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003116 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003117}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118
3119// Move Quadword Int to Packed Quadword Int
3120//
Craig Topperc648c9b2015-12-28 06:11:42 +00003121def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003123 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 [(set VR128X:$dst,
3125 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003126 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127
3128//===----------------------------------------------------------------------===//
3129// AVX-512 MOVSS, MOVSD
3130//===----------------------------------------------------------------------===//
3131
Craig Topperc7de3a12016-07-29 02:49:08 +00003132multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003133 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003134 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3135 (ins _.RC:$src1, _.FRC:$src2),
3136 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3137 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3138 (scalar_to_vector _.FRC:$src2))))],
3139 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3140 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3141 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3142 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3143 "$dst {${mask}} {z}, $src1, $src2}"),
3144 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3145 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3146 _.ImmAllZerosV)))],
3147 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3148 let Constraints = "$src0 = $dst" in
3149 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3150 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3151 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3152 "$dst {${mask}}, $src1, $src2}"),
3153 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3154 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3155 (_.VT _.RC:$src0))))],
3156 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003157 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003158 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3159 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3160 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3161 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3162 let mayLoad = 1, hasSideEffects = 0 in {
3163 let Constraints = "$src0 = $dst" in
3164 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3165 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3166 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3167 "$dst {${mask}}, $src}"),
3168 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3169 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3170 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3171 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3172 "$dst {${mask}} {z}, $src}"),
3173 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003174 }
Craig Toppere1cac152016-06-07 07:27:54 +00003175 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3176 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3177 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3178 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003179 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003180 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3181 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3182 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3183 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184}
3185
Asaf Badouh41ecf462015-12-06 13:26:56 +00003186defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3187 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188
Asaf Badouh41ecf462015-12-06 13:26:56 +00003189defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3190 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191
Craig Topper74ed0872016-05-18 06:55:59 +00003192def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003193 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003194 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003195
Craig Topper74ed0872016-05-18 06:55:59 +00003196def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003197 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003198 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003200def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3201 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3202 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3203
Craig Topper99f6b622016-05-01 01:03:56 +00003204let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003205defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3206 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3207 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3208 XS, EVEX_4V, VEX_LIG;
3209
Craig Topper99f6b622016-05-01 01:03:56 +00003210let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003211defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3212 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3213 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3214 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215
3216let Predicates = [HasAVX512] in {
3217 let AddedComplexity = 15 in {
3218 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3219 // MOVS{S,D} to the lower bits.
3220 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3221 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3222 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3223 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3224 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3225 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3226 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3227 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003228 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003229
3230 // Move low f32 and clear high bits.
3231 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3232 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003233 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003234 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3235 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3236 (SUBREG_TO_REG (i32 0),
3237 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003238 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003239 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3240 (SUBREG_TO_REG (i32 0),
3241 (VMOVSSZrr (v4f32 (V_SET0)),
3242 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3243 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3244 (SUBREG_TO_REG (i32 0),
3245 (VMOVSSZrr (v4i32 (V_SET0)),
3246 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247
3248 let AddedComplexity = 20 in {
3249 // MOVSSrm zeros the high parts of the register; represent this
3250 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3251 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3252 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3253 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3254 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3255 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3256 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003257 def : Pat<(v4f32 (X86vzload addr:$src)),
3258 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003259
3260 // MOVSDrm zeros the high parts of the register; represent this
3261 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3262 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3263 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3264 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3265 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3266 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3267 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3268 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3269 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3270 def : Pat<(v2f64 (X86vzload addr:$src)),
3271 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3272
3273 // Represent the same patterns above but in the form they appear for
3274 // 256-bit types
3275 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3276 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003277 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003278 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3279 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3280 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003281 def : Pat<(v8f32 (X86vzload addr:$src)),
3282 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003283 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3284 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3285 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003286 def : Pat<(v4f64 (X86vzload addr:$src)),
3287 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003288
3289 // Represent the same patterns above but in the form they appear for
3290 // 512-bit types
3291 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3292 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3293 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3294 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3295 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3296 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003297 def : Pat<(v16f32 (X86vzload addr:$src)),
3298 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003299 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3300 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3301 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003302 def : Pat<(v8f64 (X86vzload addr:$src)),
3303 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304 }
3305 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3306 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3307 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3308 FR32X:$src)), sub_xmm)>;
3309 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3310 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3311 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3312 FR64X:$src)), sub_xmm)>;
3313 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3314 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003315 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003316
3317 // Move low f64 and clear high bits.
3318 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3319 (SUBREG_TO_REG (i32 0),
3320 (VMOVSDZrr (v2f64 (V_SET0)),
3321 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003322 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3323 (SUBREG_TO_REG (i32 0),
3324 (VMOVSDZrr (v2f64 (V_SET0)),
3325 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326
3327 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3328 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3329 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003330 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3331 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3332 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003333
3334 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003335 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003336 addr:$dst),
3337 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003338
3339 // Shuffle with VMOVSS
3340 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3341 (VMOVSSZrr (v4i32 VR128X:$src1),
3342 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3343 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3344 (VMOVSSZrr (v4f32 VR128X:$src1),
3345 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3346
3347 // 256-bit variants
3348 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3349 (SUBREG_TO_REG (i32 0),
3350 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3351 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3352 sub_xmm)>;
3353 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3354 (SUBREG_TO_REG (i32 0),
3355 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3356 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3357 sub_xmm)>;
3358
3359 // Shuffle with VMOVSD
3360 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3361 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3362 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3363 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3364 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3365 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3366 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3367 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3368
3369 // 256-bit variants
3370 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3371 (SUBREG_TO_REG (i32 0),
3372 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3373 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3374 sub_xmm)>;
3375 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3376 (SUBREG_TO_REG (i32 0),
3377 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3378 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3379 sub_xmm)>;
3380
3381 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3382 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3383 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3384 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3385 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3386 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3387 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3388 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3389}
3390
3391let AddedComplexity = 15 in
3392def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3393 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003394 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003395 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396 (v2i64 VR128X:$src))))],
3397 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3398
Igor Breger4ec5abf2015-11-03 07:30:17 +00003399let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003400def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3401 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003402 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 [(set VR128X:$dst, (v2i64 (X86vzmovl
3404 (loadv2i64 addr:$src))))],
3405 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3406 EVEX_CD8<8, CD8VT8>;
3407
3408let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003409 let AddedComplexity = 15 in {
3410 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3411 (VMOVDI2PDIZrr GR32:$src)>;
3412
3413 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3414 (VMOV64toPQIZrr GR64:$src)>;
3415
3416 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3417 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3418 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003419
3420 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3421 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3422 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003423 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3425 let AddedComplexity = 20 in {
3426 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3427 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3429 (VMOVDI2PDIZrm addr:$src)>;
3430 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3431 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003432 def : Pat<(v4i32 (X86vzload addr:$src)),
3433 (VMOVDI2PDIZrm addr:$src)>;
3434 def : Pat<(v8i32 (X86vzload addr:$src)),
3435 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003436 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003437 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003439 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003440 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003441 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003442 def : Pat<(v4i64 (X86vzload addr:$src)),
3443 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003445
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3447 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3448 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3449 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003450 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3451 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3452 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3453
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003454 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003455 def : Pat<(v16i32 (X86vzload addr:$src)),
3456 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003457 def : Pat<(v8i64 (X86vzload addr:$src)),
3458 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459}
3460
3461def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3462 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3463
3464def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3465 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3466
3467def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3468 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3469
3470def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3471 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3472
3473//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003474// AVX-512 - Non-temporals
3475//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003476let SchedRW = [WriteLoad] in {
3477 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3478 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3479 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3480 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3481 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003482
Craig Topper2f90c1f2016-06-07 07:27:57 +00003483 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003484 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003485 (ins i256mem:$src),
3486 "vmovntdqa\t{$src, $dst|$dst, $src}",
3487 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3488 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3489 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003490
Robert Khasanoved882972014-08-13 10:46:00 +00003491 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003492 (ins i128mem:$src),
3493 "vmovntdqa\t{$src, $dst|$dst, $src}",
3494 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3495 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3496 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003497 }
Adam Nemetefd07852014-06-18 16:51:10 +00003498}
3499
Igor Bregerd3341f52016-01-20 13:11:47 +00003500multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3501 PatFrag st_frag = alignednontemporalstore,
3502 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003503 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003504 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003505 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003506 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3507 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003508}
3509
Igor Bregerd3341f52016-01-20 13:11:47 +00003510multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3511 AVX512VLVectorVTInfo VTInfo> {
3512 let Predicates = [HasAVX512] in
3513 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003514
Igor Bregerd3341f52016-01-20 13:11:47 +00003515 let Predicates = [HasAVX512, HasVLX] in {
3516 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3517 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003518 }
3519}
3520
Igor Bregerd3341f52016-01-20 13:11:47 +00003521defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3522defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3523defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003524
Craig Topper707c89c2016-05-08 23:43:17 +00003525let Predicates = [HasAVX512], AddedComplexity = 400 in {
3526 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3527 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3528 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3529 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3530 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3531 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003532
3533 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3534 (VMOVNTDQAZrm addr:$src)>;
3535 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3536 (VMOVNTDQAZrm addr:$src)>;
3537 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3538 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003539 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003540 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003541 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003542 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003543 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003544 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003545}
3546
Craig Topperc41320d2016-05-08 23:08:45 +00003547let Predicates = [HasVLX], AddedComplexity = 400 in {
3548 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3549 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3550 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3551 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3552 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3553 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3554
Simon Pilgrim9a896232016-06-07 13:34:24 +00003555 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3556 (VMOVNTDQAZ256rm addr:$src)>;
3557 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3558 (VMOVNTDQAZ256rm addr:$src)>;
3559 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3560 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003561 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003562 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003563 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003564 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003565 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003566 (VMOVNTDQAZ256rm addr:$src)>;
3567
Craig Topperc41320d2016-05-08 23:08:45 +00003568 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3569 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3570 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3571 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3572 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3573 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003574
3575 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3576 (VMOVNTDQAZ128rm addr:$src)>;
3577 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3578 (VMOVNTDQAZ128rm addr:$src)>;
3579 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3580 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003581 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003582 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003583 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003584 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003585 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003586 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003587}
3588
Adam Nemet7f62b232014-06-10 16:39:53 +00003589//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003590// AVX-512 - Integer arithmetic
3591//
3592multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003593 X86VectorVTInfo _, OpndItins itins,
3594 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003595 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003596 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003597 "$src2, $src1", "$src1, $src2",
3598 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003599 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003600 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003601
Craig Toppere1cac152016-06-07 07:27:54 +00003602 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3603 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3604 "$src2, $src1", "$src1, $src2",
3605 (_.VT (OpNode _.RC:$src1,
3606 (bitconvert (_.LdFrag addr:$src2)))),
3607 itins.rm>,
3608 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003609}
3610
3611multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3612 X86VectorVTInfo _, OpndItins itins,
3613 bit IsCommutable = 0> :
3614 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003615 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3616 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3617 "${src2}"##_.BroadcastStr##", $src1",
3618 "$src1, ${src2}"##_.BroadcastStr,
3619 (_.VT (OpNode _.RC:$src1,
3620 (X86VBroadcast
3621 (_.ScalarLdFrag addr:$src2)))),
3622 itins.rm>,
3623 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003625
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003626multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3627 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3628 Predicate prd, bit IsCommutable = 0> {
3629 let Predicates = [prd] in
3630 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3631 IsCommutable>, EVEX_V512;
3632
3633 let Predicates = [prd, HasVLX] in {
3634 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3635 IsCommutable>, EVEX_V256;
3636 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3637 IsCommutable>, EVEX_V128;
3638 }
3639}
3640
Robert Khasanov545d1b72014-10-14 14:36:19 +00003641multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3642 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3643 Predicate prd, bit IsCommutable = 0> {
3644 let Predicates = [prd] in
3645 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3646 IsCommutable>, EVEX_V512;
3647
3648 let Predicates = [prd, HasVLX] in {
3649 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3650 IsCommutable>, EVEX_V256;
3651 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3652 IsCommutable>, EVEX_V128;
3653 }
3654}
3655
3656multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3657 OpndItins itins, Predicate prd,
3658 bit IsCommutable = 0> {
3659 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3660 itins, prd, IsCommutable>,
3661 VEX_W, EVEX_CD8<64, CD8VF>;
3662}
3663
3664multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3665 OpndItins itins, Predicate prd,
3666 bit IsCommutable = 0> {
3667 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3668 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3669}
3670
3671multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3672 OpndItins itins, Predicate prd,
3673 bit IsCommutable = 0> {
3674 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3675 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3676}
3677
3678multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3679 OpndItins itins, Predicate prd,
3680 bit IsCommutable = 0> {
3681 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3682 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3683}
3684
3685multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3686 SDNode OpNode, OpndItins itins, Predicate prd,
3687 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003688 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003689 IsCommutable>;
3690
Igor Bregerf2460112015-07-26 14:41:44 +00003691 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003692 IsCommutable>;
3693}
3694
3695multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3696 SDNode OpNode, OpndItins itins, Predicate prd,
3697 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003698 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003699 IsCommutable>;
3700
Igor Bregerf2460112015-07-26 14:41:44 +00003701 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003702 IsCommutable>;
3703}
3704
3705multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3706 bits<8> opc_d, bits<8> opc_q,
3707 string OpcodeStr, SDNode OpNode,
3708 OpndItins itins, bit IsCommutable = 0> {
3709 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3710 itins, HasAVX512, IsCommutable>,
3711 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3712 itins, HasBWI, IsCommutable>;
3713}
3714
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003715multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003716 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003717 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3718 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003719 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003720 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003721 "$src2, $src1","$src1, $src2",
3722 (_Dst.VT (OpNode
3723 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003724 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003725 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003726 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003727 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3728 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3729 "$src2, $src1", "$src1, $src2",
3730 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3731 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003732 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003733 AVX512BIBase, EVEX_4V;
3734
3735 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3736 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3737 OpcodeStr,
3738 "${src2}"##_Brdct.BroadcastStr##", $src1",
3739 "$src1, ${src2}"##_Dst.BroadcastStr,
3740 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3741 (_Brdct.VT (X86VBroadcast
3742 (_Brdct.ScalarLdFrag addr:$src2)))))),
3743 itins.rm>,
3744 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745}
3746
Robert Khasanov545d1b72014-10-14 14:36:19 +00003747defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3748 SSE_INTALU_ITINS_P, 1>;
3749defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3750 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003751defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3752 SSE_INTALU_ITINS_P, HasBWI, 1>;
3753defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3754 SSE_INTALU_ITINS_P, HasBWI, 0>;
3755defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003756 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003757defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003758 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003759defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003760 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003761defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003762 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003763defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003764 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003765defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003766 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003767defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003768 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003769defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003770 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003771defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003772 SSE_INTALU_ITINS_P, HasBWI, 1>;
3773
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003774multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003775 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3776 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3777 let Predicates = [prd] in
3778 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3779 _SrcVTInfo.info512, _DstVTInfo.info512,
3780 v8i64_info, IsCommutable>,
3781 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3782 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003783 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003784 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003785 v4i64x_info, IsCommutable>,
3786 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003787 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003788 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003789 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003790 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3791 }
Michael Liao66233b72015-08-06 09:06:20 +00003792}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003793
3794defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003795 avx512vl_i32_info, avx512vl_i64_info,
3796 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003797defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003798 avx512vl_i32_info, avx512vl_i64_info,
3799 X86pmuludq, HasAVX512, 1>;
3800defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3801 avx512vl_i8_info, avx512vl_i8_info,
3802 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003803
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003804multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3805 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003806 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3807 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3808 OpcodeStr,
3809 "${src2}"##_Src.BroadcastStr##", $src1",
3810 "$src1, ${src2}"##_Src.BroadcastStr,
3811 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3812 (_Src.VT (X86VBroadcast
3813 (_Src.ScalarLdFrag addr:$src2))))))>,
3814 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003815}
3816
Michael Liao66233b72015-08-06 09:06:20 +00003817multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3818 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003819 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003820 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003821 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003822 "$src2, $src1","$src1, $src2",
3823 (_Dst.VT (OpNode
3824 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003825 (_Src.VT _Src.RC:$src2))),
3826 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003827 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003828 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3829 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3830 "$src2, $src1", "$src1, $src2",
3831 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3832 (bitconvert (_Src.LdFrag addr:$src2))))>,
3833 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003834}
3835
3836multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3837 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003838 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003839 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3840 v32i16_info>,
3841 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3842 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003843 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003844 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3845 v16i16x_info>,
3846 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3847 v16i16x_info>, EVEX_V256;
3848 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3849 v8i16x_info>,
3850 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3851 v8i16x_info>, EVEX_V128;
3852 }
3853}
3854multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3855 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003856 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003857 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3858 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003859 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003860 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3861 v32i8x_info>, EVEX_V256;
3862 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3863 v16i8x_info>, EVEX_V128;
3864 }
3865}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003866
3867multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3868 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003869 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003870 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003871 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003872 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003873 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003874 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003875 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003876 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003877 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003878 }
3879}
3880
Craig Topperb6da6542016-05-01 17:38:32 +00003881defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3882defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3883defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3884defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003885
Craig Topper5acb5a12016-05-01 06:24:57 +00003886defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3887 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3888defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003889 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003890
Igor Bregerf2460112015-07-26 14:41:44 +00003891defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003892 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003893defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003894 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003895defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003896 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003897
Igor Bregerf2460112015-07-26 14:41:44 +00003898defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003899 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003900defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003901 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003902defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003903 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003904
Igor Bregerf2460112015-07-26 14:41:44 +00003905defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003906 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003907defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003908 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003909defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003910 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003911
Igor Bregerf2460112015-07-26 14:41:44 +00003912defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003913 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003914defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003915 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003916defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003917 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00003918
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003919//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003920// AVX-512 Logical Instructions
3921//===----------------------------------------------------------------------===//
3922
Craig Topperabe80cc2016-08-28 06:06:28 +00003923multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3924 X86VectorVTInfo _, OpndItins itins,
3925 bit IsCommutable = 0> {
3926 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
3927 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3928 "$src2, $src1", "$src1, $src2",
3929 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3930 (bitconvert (_.VT _.RC:$src2)))),
3931 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3932 _.RC:$src2)))),
3933 itins.rr, IsCommutable>,
3934 AVX512BIBase, EVEX_4V;
3935
3936 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3937 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3938 "$src2, $src1", "$src1, $src2",
3939 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
3940 (bitconvert (_.LdFrag addr:$src2)))),
3941 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3942 (bitconvert (_.LdFrag addr:$src2)))))),
3943 itins.rm>,
3944 AVX512BIBase, EVEX_4V;
3945}
3946
3947multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3948 X86VectorVTInfo _, OpndItins itins,
3949 bit IsCommutable = 0> :
3950 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3951 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
3952 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3953 "${src2}"##_.BroadcastStr##", $src1",
3954 "$src1, ${src2}"##_.BroadcastStr,
3955 (_.i64VT (OpNode _.RC:$src1,
3956 (bitconvert
3957 (_.VT (X86VBroadcast
3958 (_.ScalarLdFrag addr:$src2)))))),
3959 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
3960 (bitconvert
3961 (_.VT (X86VBroadcast
3962 (_.ScalarLdFrag addr:$src2)))))))),
3963 itins.rm>,
3964 AVX512BIBase, EVEX_4V, EVEX_B;
3965}
3966
3967multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3968 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3969 Predicate prd, bit IsCommutable = 0> {
3970 let Predicates = [prd] in
3971 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3972 IsCommutable>, EVEX_V512;
3973
3974 let Predicates = [prd, HasVLX] in {
3975 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3976 IsCommutable>, EVEX_V256;
3977 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3978 IsCommutable>, EVEX_V128;
3979 }
3980}
3981
3982multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3983 OpndItins itins, Predicate prd,
3984 bit IsCommutable = 0> {
3985 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3986 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3987}
3988
3989multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3990 OpndItins itins, Predicate prd,
3991 bit IsCommutable = 0> {
3992 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3993 itins, prd, IsCommutable>,
3994 VEX_W, EVEX_CD8<64, CD8VF>;
3995}
3996
3997multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3998 SDNode OpNode, OpndItins itins, Predicate prd,
3999 bit IsCommutable = 0> {
4000 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4001 IsCommutable>;
4002
4003 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4004 IsCommutable>;
4005}
4006
4007defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004008 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004009defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004010 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004011defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004012 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004013defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004014 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015
4016//===----------------------------------------------------------------------===//
4017// AVX-512 FP arithmetic
4018//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004019multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4020 SDNode OpNode, SDNode VecNode, OpndItins itins,
4021 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004022 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004023 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4024 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4025 "$src2, $src1", "$src1, $src2",
4026 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4027 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004028 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004029
4030 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004031 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004032 "$src2, $src1", "$src1, $src2",
4033 (VecNode (_.VT _.RC:$src1),
4034 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4035 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004036 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004037 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004038 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004039 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004040 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4041 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004042 itins.rr> {
4043 let isCommutable = IsCommutable;
4044 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004045 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004046 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004047 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4048 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004049 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004050 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004051 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004052}
4053
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004054multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004055 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004056 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004057 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4058 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4059 "$rc, $src2, $src1", "$src1, $src2, $rc",
4060 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004061 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004062 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004063}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004064multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4065 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004066 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004067 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4068 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004069 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004070 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004071 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004072}
4073
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004074multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4075 SDNode VecNode,
4076 SizeItins itins, bit IsCommutable> {
4077 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4078 itins.s, IsCommutable>,
4079 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4080 itins.s, IsCommutable>,
4081 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4082 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4083 itins.d, IsCommutable>,
4084 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4085 itins.d, IsCommutable>,
4086 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4087}
4088
4089multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4090 SDNode VecNode,
4091 SizeItins itins, bit IsCommutable> {
4092 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4093 itins.s, IsCommutable>,
4094 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4095 itins.s, IsCommutable>,
4096 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4097 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4098 itins.d, IsCommutable>,
4099 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4100 itins.d, IsCommutable>,
4101 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4102}
4103defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004104defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004105defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004106defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004107defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4108defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4109
4110// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4111// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4112multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4113 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004114 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004115 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4116 (ins _.FRC:$src1, _.FRC:$src2),
4117 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4118 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004119 itins.rr> {
4120 let isCommutable = 1;
4121 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004122 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4123 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4124 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4125 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4126 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4127 }
4128}
4129defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4130 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4131 EVEX_CD8<32, CD8VT1>;
4132
4133defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4134 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4135 EVEX_CD8<64, CD8VT1>;
4136
4137defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4138 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4139 EVEX_CD8<32, CD8VT1>;
4140
4141defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4142 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4143 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004144
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004145multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004146 X86VectorVTInfo _, OpndItins itins,
4147 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004148 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004149 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4150 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4151 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004152 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4153 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004154 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4155 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4156 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004157 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4158 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004159 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4160 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4161 "${src2}"##_.BroadcastStr##", $src1",
4162 "$src1, ${src2}"##_.BroadcastStr,
4163 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004164 (_.ScalarLdFrag addr:$src2)))),
4165 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004166 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004167}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004168
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004169multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004170 X86VectorVTInfo _> {
4171 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004172 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4173 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4174 "$rc, $src2, $src1", "$src1, $src2, $rc",
4175 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4176 EVEX_4V, EVEX_B, EVEX_RC;
4177}
4178
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004179
4180multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004181 X86VectorVTInfo _> {
4182 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004183 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4184 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4185 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4186 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4187 EVEX_4V, EVEX_B;
4188}
4189
Michael Liao66233b72015-08-06 09:06:20 +00004190multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004191 Predicate prd, SizeItins itins,
4192 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004193 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004194 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004195 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004196 EVEX_CD8<32, CD8VF>;
4197 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004198 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004199 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004200 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004201
Robert Khasanov595e5982014-10-29 15:43:02 +00004202 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004203 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004204 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004205 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004206 EVEX_CD8<32, CD8VF>;
4207 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004208 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004209 EVEX_CD8<32, CD8VF>;
4210 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004211 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004212 EVEX_CD8<64, CD8VF>;
4213 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004214 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004215 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004216 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004217}
4218
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004219multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004220 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004221 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004222 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004223 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4224}
4225
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004226multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004227 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004228 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004229 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004230 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4231}
4232
Craig Topper9433f972016-08-02 06:16:53 +00004233defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4234 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004235 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004236defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4237 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004238 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004239defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004240 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004241defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004242 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004243defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4244 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004245 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004246defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4247 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004248 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004249let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004250 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4251 SSE_ALU_ITINS_P, 1>;
4252 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4253 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004254}
Craig Topper9433f972016-08-02 06:16:53 +00004255defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4256 SSE_ALU_ITINS_P, 1>;
4257defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4258 SSE_ALU_ITINS_P, 0>;
4259defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4260 SSE_ALU_ITINS_P, 1>;
4261defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4262 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004263
Craig Topper8f6827c2016-08-31 05:37:52 +00004264// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004265multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4266 X86VectorVTInfo _, Predicate prd> {
4267let Predicates = [prd] in {
4268 // Masked register-register logical operations.
4269 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4270 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4271 _.RC:$src0)),
4272 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4273 _.RC:$src1, _.RC:$src2)>;
4274 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4275 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4276 _.ImmAllZerosV)),
4277 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4278 _.RC:$src2)>;
4279 // Masked register-memory logical operations.
4280 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4281 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4282 (load addr:$src2)))),
4283 _.RC:$src0)),
4284 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4285 _.RC:$src1, addr:$src2)>;
4286 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4287 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4288 _.ImmAllZerosV)),
4289 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4290 addr:$src2)>;
4291 // Register-broadcast logical operations.
4292 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4293 (bitconvert (_.VT (X86VBroadcast
4294 (_.ScalarLdFrag addr:$src2)))))),
4295 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4296 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4297 (bitconvert
4298 (_.i64VT (OpNode _.RC:$src1,
4299 (bitconvert (_.VT
4300 (X86VBroadcast
4301 (_.ScalarLdFrag addr:$src2))))))),
4302 _.RC:$src0)),
4303 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4304 _.RC:$src1, addr:$src2)>;
4305 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4306 (bitconvert
4307 (_.i64VT (OpNode _.RC:$src1,
4308 (bitconvert (_.VT
4309 (X86VBroadcast
4310 (_.ScalarLdFrag addr:$src2))))))),
4311 _.ImmAllZerosV)),
4312 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4313 _.RC:$src1, addr:$src2)>;
4314}
Craig Topper8f6827c2016-08-31 05:37:52 +00004315}
4316
Craig Topper45d65032016-09-02 05:29:13 +00004317multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4318 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4319 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4320 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4321 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4322 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4323 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004324}
4325
Craig Topper45d65032016-09-02 05:29:13 +00004326defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4327defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4328defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4329defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4330
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004331multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4332 X86VectorVTInfo _> {
4333 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4334 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4335 "$src2, $src1", "$src1, $src2",
4336 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004337 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4338 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4339 "$src2, $src1", "$src1, $src2",
4340 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4341 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4342 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4343 "${src2}"##_.BroadcastStr##", $src1",
4344 "$src1, ${src2}"##_.BroadcastStr,
4345 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4346 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4347 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004348}
4349
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004350multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4351 X86VectorVTInfo _> {
4352 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4353 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4354 "$src2, $src1", "$src1, $src2",
4355 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004356 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4357 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4358 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004359 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004360 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4361 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004362}
4363
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004364multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004365 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004366 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4367 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004368 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004369 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4370 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004371 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4372 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004373 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004374 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4375 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004376 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4377
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004378 // Define only if AVX512VL feature is present.
4379 let Predicates = [HasVLX] in {
4380 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4381 EVEX_V128, EVEX_CD8<32, CD8VF>;
4382 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4383 EVEX_V256, EVEX_CD8<32, CD8VF>;
4384 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4385 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4386 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4387 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4388 }
4389}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004390defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004391
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004392//===----------------------------------------------------------------------===//
4393// AVX-512 VPTESTM instructions
4394//===----------------------------------------------------------------------===//
4395
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004396multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4397 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004398 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004399 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4400 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4401 "$src2, $src1", "$src1, $src2",
4402 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4403 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004404 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4405 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4406 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004407 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004408 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4409 EVEX_4V,
4410 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004411}
4412
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004413multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4414 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004415 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4416 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4417 "${src2}"##_.BroadcastStr##", $src1",
4418 "$src1, ${src2}"##_.BroadcastStr,
4419 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4420 (_.ScalarLdFrag addr:$src2))))>,
4421 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004422}
Igor Bregerfca0a342016-01-28 13:19:25 +00004423
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004424// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004425multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4426 X86VectorVTInfo _, string Suffix> {
4427 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4428 (_.KVT (COPY_TO_REGCLASS
4429 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004430 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004431 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004432 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004433 _.RC:$src2, _.SubRegIdx)),
4434 _.KRC))>;
4435}
4436
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004437multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004438 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004439 let Predicates = [HasAVX512] in
4440 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4441 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4442
4443 let Predicates = [HasAVX512, HasVLX] in {
4444 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4445 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4446 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4447 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4448 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004449 let Predicates = [HasAVX512, NoVLX] in {
4450 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4451 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004452 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004453}
4454
4455multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4456 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004457 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004458 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004459 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004460}
4461
4462multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4463 SDNode OpNode> {
4464 let Predicates = [HasBWI] in {
4465 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4466 EVEX_V512, VEX_W;
4467 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4468 EVEX_V512;
4469 }
4470 let Predicates = [HasVLX, HasBWI] in {
4471
4472 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4473 EVEX_V256, VEX_W;
4474 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4475 EVEX_V128, VEX_W;
4476 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4477 EVEX_V256;
4478 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4479 EVEX_V128;
4480 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004481
Igor Bregerfca0a342016-01-28 13:19:25 +00004482 let Predicates = [HasAVX512, NoVLX] in {
4483 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4484 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4485 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4486 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004487 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004488
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004489}
4490
4491multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4492 SDNode OpNode> :
4493 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4494 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4495
4496defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4497defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004498
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004499
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004500//===----------------------------------------------------------------------===//
4501// AVX-512 Shift instructions
4502//===----------------------------------------------------------------------===//
4503multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004504 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004505 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004506 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004507 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004508 "$src2, $src1", "$src1, $src2",
4509 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004510 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004511 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004512 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004513 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004514 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4515 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004516 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004517 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518}
4519
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004520multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4521 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004522 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004523 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4524 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4525 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4526 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004527 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004528}
4529
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004530multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004531 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004532 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004533 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004534 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4535 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4536 "$src2, $src1", "$src1, $src2",
4537 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004538 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004539 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4540 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4541 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004542 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004543 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004544 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004545 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004546}
4547
Cameron McInally5fb084e2014-12-11 17:13:05 +00004548multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004549 ValueType SrcVT, PatFrag bc_frag,
4550 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4551 let Predicates = [prd] in
4552 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4553 VTInfo.info512>, EVEX_V512,
4554 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4555 let Predicates = [prd, HasVLX] in {
4556 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4557 VTInfo.info256>, EVEX_V256,
4558 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4559 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4560 VTInfo.info128>, EVEX_V128,
4561 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4562 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004563}
4564
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004565multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4566 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004567 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004568 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004569 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004570 avx512vl_i64_info, HasAVX512>, VEX_W;
4571 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4572 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004573}
4574
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004575multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4576 string OpcodeStr, SDNode OpNode,
4577 AVX512VLVectorVTInfo VTInfo> {
4578 let Predicates = [HasAVX512] in
4579 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4580 VTInfo.info512>,
4581 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4582 VTInfo.info512>, EVEX_V512;
4583 let Predicates = [HasAVX512, HasVLX] in {
4584 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4585 VTInfo.info256>,
4586 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4587 VTInfo.info256>, EVEX_V256;
4588 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4589 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004590 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004591 VTInfo.info128>, EVEX_V128;
4592 }
4593}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004594
Michael Liao66233b72015-08-06 09:06:20 +00004595multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004596 Format ImmFormR, Format ImmFormM,
4597 string OpcodeStr, SDNode OpNode> {
4598 let Predicates = [HasBWI] in
4599 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4600 v32i16_info>, EVEX_V512;
4601 let Predicates = [HasVLX, HasBWI] in {
4602 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4603 v16i16x_info>, EVEX_V256;
4604 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4605 v8i16x_info>, EVEX_V128;
4606 }
4607}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004608
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004609multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4610 Format ImmFormR, Format ImmFormM,
4611 string OpcodeStr, SDNode OpNode> {
4612 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4613 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4614 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4615 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4616}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004617
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004618defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004619 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004620
4621defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004622 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004623
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004624defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004625 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004626
Michael Zuckerman298a6802016-01-13 12:39:33 +00004627defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004628defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004629
4630defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4631defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4632defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004633
4634//===-------------------------------------------------------------------===//
4635// Variable Bit Shifts
4636//===-------------------------------------------------------------------===//
4637multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004638 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004639 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004640 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4641 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4642 "$src2, $src1", "$src1, $src2",
4643 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004644 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004645 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4646 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4647 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004648 (_.VT (OpNode _.RC:$src1,
4649 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004650 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004651 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004652 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004653}
4654
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004655multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4656 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004657 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004658 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4659 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4660 "${src2}"##_.BroadcastStr##", $src1",
4661 "$src1, ${src2}"##_.BroadcastStr,
4662 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4663 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004664 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004665 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4666}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004667multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4668 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004669 let Predicates = [HasAVX512] in
4670 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4671 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4672
4673 let Predicates = [HasAVX512, HasVLX] in {
4674 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4675 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4676 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4677 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4678 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004679}
4680
4681multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4682 SDNode OpNode> {
4683 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004684 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004685 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004686 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004687}
4688
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004689// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004690multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4691 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004692 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004693 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004694 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004695 (!cast<Instruction>(NAME#"WZrr")
4696 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4697 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4698 sub_ymm)>;
4699
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004700 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004701 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004702 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004703 (!cast<Instruction>(NAME#"WZrr")
4704 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4705 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4706 sub_xmm)>;
4707 }
4708}
4709
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004710multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4711 SDNode OpNode> {
4712 let Predicates = [HasBWI] in
4713 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4714 EVEX_V512, VEX_W;
4715 let Predicates = [HasVLX, HasBWI] in {
4716
4717 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4718 EVEX_V256, VEX_W;
4719 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4720 EVEX_V128, VEX_W;
4721 }
4722}
4723
4724defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004725 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4726 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004727
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004728defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004729 avx512_var_shift_w<0x11, "vpsravw", sra>,
4730 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004731
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004732defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004733 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4734 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004735defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4736defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004737
Craig Topper05629d02016-07-24 07:32:45 +00004738// Special handing for handling VPSRAV intrinsics.
4739multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4740 list<Predicate> p> {
4741 let Predicates = p in {
4742 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4743 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4744 _.RC:$src2)>;
4745 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4746 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4747 _.RC:$src1, addr:$src2)>;
4748 let AddedComplexity = 20 in {
4749 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4750 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4751 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4752 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4753 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4754 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4755 _.RC:$src0)),
4756 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4757 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4758 }
4759 let AddedComplexity = 30 in {
4760 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4761 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4762 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4763 _.RC:$src1, _.RC:$src2)>;
4764 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4765 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4766 _.ImmAllZerosV)),
4767 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4768 _.RC:$src1, addr:$src2)>;
4769 }
4770 }
4771}
4772
4773multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4774 list<Predicate> p> :
4775 avx512_var_shift_int_lowering<InstrStr, _, p> {
4776 let Predicates = p in {
4777 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4778 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4779 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4780 _.RC:$src1, addr:$src2)>;
4781 let AddedComplexity = 20 in
4782 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4783 (X86vsrav _.RC:$src1,
4784 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4785 _.RC:$src0)),
4786 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4787 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4788 let AddedComplexity = 30 in
4789 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4790 (X86vsrav _.RC:$src1,
4791 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4792 _.ImmAllZerosV)),
4793 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4794 _.RC:$src1, addr:$src2)>;
4795 }
4796}
4797
4798defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4799defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4800defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4801defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4802defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4803defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4804defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4805defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4806defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4807
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004808//===-------------------------------------------------------------------===//
4809// 1-src variable permutation VPERMW/D/Q
4810//===-------------------------------------------------------------------===//
4811multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4812 AVX512VLVectorVTInfo _> {
4813 let Predicates = [HasAVX512] in
4814 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4815 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4816
4817 let Predicates = [HasAVX512, HasVLX] in
4818 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4819 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4820}
4821
4822multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4823 string OpcodeStr, SDNode OpNode,
4824 AVX512VLVectorVTInfo VTInfo> {
4825 let Predicates = [HasAVX512] in
4826 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4827 VTInfo.info512>,
4828 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4829 VTInfo.info512>, EVEX_V512;
4830 let Predicates = [HasAVX512, HasVLX] in
4831 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4832 VTInfo.info256>,
4833 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4834 VTInfo.info256>, EVEX_V256;
4835}
4836
Michael Zuckermand9cac592016-01-19 17:07:43 +00004837multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4838 Predicate prd, SDNode OpNode,
4839 AVX512VLVectorVTInfo _> {
4840 let Predicates = [prd] in
4841 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4842 EVEX_V512 ;
4843 let Predicates = [HasVLX, prd] in {
4844 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4845 EVEX_V256 ;
4846 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4847 EVEX_V128 ;
4848 }
4849}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004850
Michael Zuckermand9cac592016-01-19 17:07:43 +00004851defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4852 avx512vl_i16_info>, VEX_W;
4853defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4854 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004855
4856defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4857 avx512vl_i32_info>;
4858defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4859 avx512vl_i64_info>, VEX_W;
4860defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4861 avx512vl_f32_info>;
4862defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4863 avx512vl_f64_info>, VEX_W;
4864
4865defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4866 X86VPermi, avx512vl_i64_info>,
4867 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4868defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4869 X86VPermi, avx512vl_f64_info>,
4870 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004871//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004872// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004873//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004874
Igor Breger78741a12015-10-04 07:20:41 +00004875multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4876 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4877 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4878 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4879 "$src2, $src1", "$src1, $src2",
4880 (_.VT (OpNode _.RC:$src1,
4881 (Ctrl.VT Ctrl.RC:$src2)))>,
4882 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004883 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4884 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4885 "$src2, $src1", "$src1, $src2",
4886 (_.VT (OpNode
4887 _.RC:$src1,
4888 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4889 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4890 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4891 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4892 "${src2}"##_.BroadcastStr##", $src1",
4893 "$src1, ${src2}"##_.BroadcastStr,
4894 (_.VT (OpNode
4895 _.RC:$src1,
4896 (Ctrl.VT (X86VBroadcast
4897 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4898 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004899}
4900
4901multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4902 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4903 let Predicates = [HasAVX512] in {
4904 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4905 Ctrl.info512>, EVEX_V512;
4906 }
4907 let Predicates = [HasAVX512, HasVLX] in {
4908 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4909 Ctrl.info128>, EVEX_V128;
4910 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4911 Ctrl.info256>, EVEX_V256;
4912 }
4913}
4914
4915multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4916 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4917
4918 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4919 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4920 X86VPermilpi, _>,
4921 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004922}
4923
Craig Topper05948fb2016-08-02 05:11:15 +00004924let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004925defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4926 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004927let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004928defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4929 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004930//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004931// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4932//===----------------------------------------------------------------------===//
4933
4934defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004935 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004936 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4937defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004938 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004939defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004940 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004941
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004942multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4943 let Predicates = [HasBWI] in
4944 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4945
4946 let Predicates = [HasVLX, HasBWI] in {
4947 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4948 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4949 }
4950}
4951
4952defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4953
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004954//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004955// Move Low to High and High to Low packed FP Instructions
4956//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004957def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4958 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004959 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004960 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4961 IIC_SSE_MOV_LH>, EVEX_4V;
4962def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4963 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004964 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004965 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4966 IIC_SSE_MOV_LH>, EVEX_4V;
4967
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004968let Predicates = [HasAVX512] in {
4969 // MOVLHPS patterns
4970 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4971 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4972 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4973 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004974
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004975 // MOVHLPS patterns
4976 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4977 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4978}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004979
4980//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004981// VMOVHPS/PD VMOVLPS Instructions
4982// All patterns was taken from SSS implementation.
4983//===----------------------------------------------------------------------===//
4984multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4985 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004986 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4987 (ins _.RC:$src1, f64mem:$src2),
4988 !strconcat(OpcodeStr,
4989 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4990 [(set _.RC:$dst,
4991 (OpNode _.RC:$src1,
4992 (_.VT (bitconvert
4993 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4994 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004995}
4996
4997defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4998 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4999defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5000 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5001defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5002 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5003defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5004 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5005
5006let Predicates = [HasAVX512] in {
5007 // VMOVHPS patterns
5008 def : Pat<(X86Movlhps VR128X:$src1,
5009 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5010 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5011 def : Pat<(X86Movlhps VR128X:$src1,
5012 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5013 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5014 // VMOVHPD patterns
5015 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5016 (scalar_to_vector (loadf64 addr:$src2)))),
5017 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5018 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5019 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5020 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5021 // VMOVLPS patterns
5022 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5023 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5024 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5025 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5026 // VMOVLPD patterns
5027 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5028 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5029 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5030 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5031 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5032 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5033 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5034}
5035
Igor Bregerb6b27af2015-11-10 07:09:07 +00005036def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5037 (ins f64mem:$dst, VR128X:$src),
5038 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005039 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005040 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5041 (bc_v2f64 (v4f32 VR128X:$src))),
5042 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5043 EVEX, EVEX_CD8<32, CD8VT2>;
5044def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5045 (ins f64mem:$dst, VR128X:$src),
5046 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005047 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005048 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5049 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5050 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5051def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5052 (ins f64mem:$dst, VR128X:$src),
5053 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005054 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005055 (iPTR 0))), addr:$dst)],
5056 IIC_SSE_MOV_LH>,
5057 EVEX, EVEX_CD8<32, CD8VT2>;
5058def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5059 (ins f64mem:$dst, VR128X:$src),
5060 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005061 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005062 (iPTR 0))), addr:$dst)],
5063 IIC_SSE_MOV_LH>,
5064 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005065
Igor Bregerb6b27af2015-11-10 07:09:07 +00005066let Predicates = [HasAVX512] in {
5067 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005068 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005069 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5070 (iPTR 0))), addr:$dst),
5071 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5072 // VMOVLPS patterns
5073 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5074 addr:$src1),
5075 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5076 def : Pat<(store (v4i32 (X86Movlps
5077 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5078 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5079 // VMOVLPD patterns
5080 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5081 addr:$src1),
5082 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5083 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5084 addr:$src1),
5085 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5086}
5087//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005088// FMA - Fused Multiply Operations
5089//
Adam Nemet26371ce2014-10-24 00:02:55 +00005090
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005091multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005092 X86VectorVTInfo _, string Suff> {
5093 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005094 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005095 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005096 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005097 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005098 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005099
Craig Toppere1cac152016-06-07 07:27:54 +00005100 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5101 (ins _.RC:$src2, _.MemOp:$src3),
5102 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005103 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005104 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005105
Craig Toppere1cac152016-06-07 07:27:54 +00005106 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5107 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5108 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5109 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005110 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005111 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005112 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005113 }
Craig Topper318e40b2016-07-25 07:20:31 +00005114
5115 // Additional pattern for folding broadcast nodes in other orders.
5116 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5117 (OpNode _.RC:$src1, _.RC:$src2,
5118 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5119 _.RC:$src1)),
5120 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5121 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005122}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005123
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005124multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005125 X86VectorVTInfo _, string Suff> {
5126 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005127 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005128 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5129 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005130 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005131 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005132}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005133
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005134multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005135 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5136 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005137 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005138 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5139 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5140 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005141 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005142 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005143 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005144 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005145 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005146 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005147 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005148}
5149
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005150multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005151 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005152 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005153 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005154 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005155 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005156}
5157
5158defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5159defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5160defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5161defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5162defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5163defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5164
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005165
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005166multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005167 X86VectorVTInfo _, string Suff> {
5168 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005169 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5170 (ins _.RC:$src2, _.RC:$src3),
5171 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005172 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005173 AVX512FMA3Base;
5174
Craig Toppere1cac152016-06-07 07:27:54 +00005175 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5176 (ins _.RC:$src2, _.MemOp:$src3),
5177 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005178 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005179 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005180
Craig Toppere1cac152016-06-07 07:27:54 +00005181 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5182 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5183 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5184 "$src2, ${src3}"##_.BroadcastStr,
5185 (_.VT (OpNode _.RC:$src2,
5186 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005187 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005188 }
Craig Topper318e40b2016-07-25 07:20:31 +00005189
5190 // Additional patterns for folding broadcast nodes in other orders.
5191 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5192 _.RC:$src2, _.RC:$src1)),
5193 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5194 _.RC:$src2, addr:$src3)>;
5195 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5196 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5197 _.RC:$src2, _.RC:$src1),
5198 _.RC:$src1)),
5199 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5200 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5201 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5202 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5203 _.RC:$src2, _.RC:$src1),
5204 _.ImmAllZerosV)),
5205 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5206 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005207}
5208
5209multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005210 X86VectorVTInfo _, string Suff> {
5211 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005212 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5213 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5214 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005215 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005216 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005218
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005219multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005220 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5221 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005222 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005223 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5224 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5225 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005226 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005227 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005228 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005229 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005230 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005231 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005232 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233}
5234
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005235multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005236 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005237 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005238 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005239 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005240 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005241}
5242
5243defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5244defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5245defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5246defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5247defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5248defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5249
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005250multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005251 X86VectorVTInfo _, string Suff> {
5252 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005253 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005254 (ins _.RC:$src2, _.RC:$src3),
5255 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005256 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005257 AVX512FMA3Base;
5258
Craig Toppere1cac152016-06-07 07:27:54 +00005259 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005260 (ins _.RC:$src2, _.MemOp:$src3),
5261 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005262 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005263 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005264
Craig Toppere1cac152016-06-07 07:27:54 +00005265 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005266 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5267 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5268 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005269 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005270 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005271 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005272 }
Craig Topper318e40b2016-07-25 07:20:31 +00005273
5274 // Additional patterns for folding broadcast nodes in other orders.
5275 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5276 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5277 _.RC:$src1, _.RC:$src2),
5278 _.RC:$src1)),
5279 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5280 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005281}
5282
5283multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005284 X86VectorVTInfo _, string Suff> {
5285 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005286 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005287 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5288 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005289 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005290 AVX512FMA3Base, EVEX_B, EVEX_RC;
5291}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005292
5293multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005294 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5295 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005296 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005297 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5298 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5299 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005300 }
5301 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005302 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005303 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005304 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005305 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5306 }
5307}
5308
5309multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005310 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005311 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005312 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005313 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005314 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005315}
5316
5317defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5318defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5319defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5320defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5321defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5322defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005323
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005324// Scalar FMA
5325let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005326multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5327 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5328 dag RHS_r, dag RHS_m > {
5329 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5330 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005331 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005332
Craig Toppere1cac152016-06-07 07:27:54 +00005333 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5334 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005335 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005336
5337 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5338 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005339 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005340 AVX512FMA3Base, EVEX_B, EVEX_RC;
5341
Craig Toppereafdbec2016-08-13 06:48:41 +00005342 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005343 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5344 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5345 !strconcat(OpcodeStr,
5346 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5347 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005348 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5349 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5350 !strconcat(OpcodeStr,
5351 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5352 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005353 }// isCodeGenOnly = 1
5354}
5355}// Constraints = "$src1 = $dst"
5356
5357multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5358 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5359 string SUFF> {
5360
Craig Topper2dca3b22016-07-24 08:26:38 +00005361 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005362 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5363 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5364 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005365 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5366 (i32 imm:$rc))),
5367 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5368 _.FRC:$src3))),
5369 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5370 (_.ScalarLdFrag addr:$src3))))>;
5371
Craig Topper2dca3b22016-07-24 08:26:38 +00005372 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005373 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5374 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005375 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005376 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005377 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5378 (i32 imm:$rc))),
5379 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5380 _.FRC:$src1))),
5381 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5382 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5383
Craig Topper2dca3b22016-07-24 08:26:38 +00005384 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005385 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5386 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005387 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005388 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005389 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5390 (i32 imm:$rc))),
5391 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5392 _.FRC:$src2))),
5393 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5394 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5395}
5396
5397multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5398 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5399 let Predicates = [HasAVX512] in {
5400 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5401 OpNodeRnd, f32x_info, "SS">,
5402 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5403 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5404 OpNodeRnd, f64x_info, "SD">,
5405 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5406 }
5407}
5408
5409defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5410defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5411defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5412defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005413
5414//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005415// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5416//===----------------------------------------------------------------------===//
5417let Constraints = "$src1 = $dst" in {
5418multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5419 X86VectorVTInfo _> {
5420 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5421 (ins _.RC:$src2, _.RC:$src3),
5422 OpcodeStr, "$src3, $src2", "$src2, $src3",
5423 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5424 AVX512FMA3Base;
5425
Craig Toppere1cac152016-06-07 07:27:54 +00005426 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5427 (ins _.RC:$src2, _.MemOp:$src3),
5428 OpcodeStr, "$src3, $src2", "$src2, $src3",
5429 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5430 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005431
Craig Toppere1cac152016-06-07 07:27:54 +00005432 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5433 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5434 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5435 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5436 (OpNode _.RC:$src1,
5437 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5438 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005439}
5440} // Constraints = "$src1 = $dst"
5441
5442multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5443 AVX512VLVectorVTInfo _> {
5444 let Predicates = [HasIFMA] in {
5445 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5446 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5447 }
5448 let Predicates = [HasVLX, HasIFMA] in {
5449 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5450 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5451 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5452 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5453 }
5454}
5455
5456defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5457 avx512vl_i64_info>, VEX_W;
5458defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5459 avx512vl_i64_info>, VEX_W;
5460
5461//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005462// AVX-512 Scalar convert from sign integer to float/double
5463//===----------------------------------------------------------------------===//
5464
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005465multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5466 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5467 PatFrag ld_frag, string asm> {
5468 let hasSideEffects = 0 in {
5469 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5470 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005471 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005472 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005473 let mayLoad = 1 in
5474 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5475 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005476 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005477 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005478 } // hasSideEffects = 0
5479 let isCodeGenOnly = 1 in {
5480 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5481 (ins DstVT.RC:$src1, SrcRC:$src2),
5482 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5483 [(set DstVT.RC:$dst,
5484 (OpNode (DstVT.VT DstVT.RC:$src1),
5485 SrcRC:$src2,
5486 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5487
5488 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5489 (ins DstVT.RC:$src1, x86memop:$src2),
5490 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5491 [(set DstVT.RC:$dst,
5492 (OpNode (DstVT.VT DstVT.RC:$src1),
5493 (ld_frag addr:$src2),
5494 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5495 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005496}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005497
Igor Bregerabe4a792015-06-14 12:44:55 +00005498multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005499 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005500 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5501 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005502 !strconcat(asm,
5503 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005504 [(set DstVT.RC:$dst,
5505 (OpNode (DstVT.VT DstVT.RC:$src1),
5506 SrcRC:$src2,
5507 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5508}
5509
5510multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005511 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5512 PatFrag ld_frag, string asm> {
5513 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5514 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5515 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005516}
5517
Andrew Trick15a47742013-10-09 05:11:10 +00005518let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005519defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005520 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5521 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005522defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005523 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5524 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005525defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005526 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5527 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005528defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005529 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5530 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005531
5532def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5533 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5534def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005535 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005536def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5537 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5538def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005539 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005540
5541def : Pat<(f32 (sint_to_fp GR32:$src)),
5542 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5543def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005544 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005545def : Pat<(f64 (sint_to_fp GR32:$src)),
5546 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5547def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005548 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5549
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005550defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005551 v4f32x_info, i32mem, loadi32,
5552 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005553defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005554 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5555 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005556defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005557 i32mem, loadi32, "cvtusi2sd{l}">,
5558 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005559defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005560 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5561 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005562
5563def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5564 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5565def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5566 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5567def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5568 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5569def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5570 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5571
5572def : Pat<(f32 (uint_to_fp GR32:$src)),
5573 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5574def : Pat<(f32 (uint_to_fp GR64:$src)),
5575 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5576def : Pat<(f64 (uint_to_fp GR32:$src)),
5577 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5578def : Pat<(f64 (uint_to_fp GR64:$src)),
5579 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005580}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005581
5582//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005583// AVX-512 Scalar convert from float/double to integer
5584//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005585multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5586 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005587 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005588 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005589 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005590 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5591 EVEX, VEX_LIG;
5592 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5593 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005594 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005595 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005596 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5597 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005598 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005599 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005600 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005601 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005602 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005603}
Asaf Badouh2744d212015-09-20 14:31:19 +00005604
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005605// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005606defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005607 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005608 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005609defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005610 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005611 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005612defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005613 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005614 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005615defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005616 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005617 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005618defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005619 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005620 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005621defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005622 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005623 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005624defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005625 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005626 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005627defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005628 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005629 EVEX_CD8<64, CD8VT1>;
5630
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005631// The SSE version of these instructions are disabled for AVX512.
5632// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5633let Predicates = [HasAVX512] in {
5634 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005635 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005636 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5637 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005638 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005639 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005640 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5641 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005642 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005643 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005644 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5645 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005646 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005647 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005648 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5649 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005650} // HasAVX512
5651
Craig Topperac941b92016-09-25 16:33:53 +00005652let Predicates = [HasAVX512] in {
5653 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5654 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5655 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5656 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5657 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5658 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5659 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5660 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5661 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5662 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5663 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5664 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5665 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5666 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5667 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5668 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5669 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5670 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5671 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5672 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5673} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005674
5675// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005676multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5677 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005678 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005679let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005680 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005681 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5682 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005683 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005684 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005685 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5686 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005687 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005688 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005689 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005690 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005691
Igor Bregerc59b3a22016-08-03 10:58:05 +00005692 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5693 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5694 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5695 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5696 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005697 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5698 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005699
Craig Toppere1cac152016-06-07 07:27:54 +00005700 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005701 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5702 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5703 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5704 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5705 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5706 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5707 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5708 (i32 FROUND_NO_EXC)))]>,
5709 EVEX,VEX_LIG , EVEX_B;
5710 let mayLoad = 1, hasSideEffects = 0 in
5711 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5712 (ins _SrcRC.MemOp:$src),
5713 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5714 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005715
Craig Toppere1cac152016-06-07 07:27:54 +00005716 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005717} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005718}
5719
Asaf Badouh2744d212015-09-20 14:31:19 +00005720
Igor Bregerc59b3a22016-08-03 10:58:05 +00005721defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5722 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005723 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005724defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5725 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005726 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005727defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5728 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005729 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005730defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5731 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005732 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5733
Igor Bregerc59b3a22016-08-03 10:58:05 +00005734defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5735 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005736 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005737defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5738 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005739 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005740defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5741 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005742 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005743defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5744 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005745 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5746let Predicates = [HasAVX512] in {
5747 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005748 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005749 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5750 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005751 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005752 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005753 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5754 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005755 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005756 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005757 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5758 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005759 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005760 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005761 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5762 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005763} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005764//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005765// AVX-512 Convert form float to double and back
5766//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005767multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5768 X86VectorVTInfo _Src, SDNode OpNode> {
5769 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005770 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005771 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005772 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005773 (_Src.VT _Src.RC:$src2),
5774 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005775 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5776 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005777 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005778 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005779 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005780 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005781 (_Src.ScalarLdFrag addr:$src2))),
5782 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005783 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005784}
5785
Asaf Badouh2744d212015-09-20 14:31:19 +00005786// Scalar Coversion with SAE - suppress all exceptions
5787multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5788 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5789 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005790 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005791 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005792 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005793 (_Src.VT _Src.RC:$src2),
5794 (i32 FROUND_NO_EXC)))>,
5795 EVEX_4V, VEX_LIG, EVEX_B;
5796}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005797
Asaf Badouh2744d212015-09-20 14:31:19 +00005798// Scalar Conversion with rounding control (RC)
5799multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5800 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5801 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005802 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005803 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005804 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005805 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5806 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5807 EVEX_B, EVEX_RC;
5808}
Craig Toppera02e3942016-09-23 06:24:43 +00005809multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005810 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005811 X86VectorVTInfo _dst> {
5812 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005813 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005814 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5815 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5816 EVEX_V512, XD;
5817 }
5818}
5819
Craig Toppera02e3942016-09-23 06:24:43 +00005820multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005821 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005822 X86VectorVTInfo _dst> {
5823 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005824 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005825 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005826 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5827 }
5828}
Craig Toppera02e3942016-09-23 06:24:43 +00005829defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00005830 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00005831defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00005832 X86fpextRnd,f32x_info, f64x_info >;
5833
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005834def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005835 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005836 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5837 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005838def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005839 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5840 Requires<[HasAVX512]>;
5841
5842def : Pat<(f64 (extloadf32 addr:$src)),
5843 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005844 Requires<[HasAVX512, OptForSize]>;
5845
Asaf Badouh2744d212015-09-20 14:31:19 +00005846def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005847 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005848 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5849 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005850
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005851def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005852 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005853 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005854 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005855//===----------------------------------------------------------------------===//
5856// AVX-512 Vector convert from signed/unsigned integer to float/double
5857// and from float/double to signed/unsigned integer
5858//===----------------------------------------------------------------------===//
5859
5860multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5861 X86VectorVTInfo _Src, SDNode OpNode,
5862 string Broadcast = _.BroadcastStr,
5863 string Alias = ""> {
5864
5865 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5866 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5867 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5868
5869 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5870 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5871 (_.VT (OpNode (_Src.VT
5872 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5873
5874 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005875 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005876 "${src}"##Broadcast, "${src}"##Broadcast,
5877 (_.VT (OpNode (_Src.VT
5878 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5879 ))>, EVEX, EVEX_B;
5880}
5881// Coversion with SAE - suppress all exceptions
5882multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5883 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5884 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5885 (ins _Src.RC:$src), OpcodeStr,
5886 "{sae}, $src", "$src, {sae}",
5887 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5888 (i32 FROUND_NO_EXC)))>,
5889 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005890}
5891
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005892// Conversion with rounding control (RC)
5893multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5894 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5895 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5896 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5897 "$rc, $src", "$src, $rc",
5898 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5899 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005900}
5901
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005902// Extend Float to Double
5903multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5904 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005905 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005906 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5907 X86vfpextRnd>, EVEX_V512;
5908 }
5909 let Predicates = [HasVLX] in {
5910 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5911 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005912 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005913 EVEX_V256;
5914 }
5915}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005916
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005917// Truncate Double to Float
5918multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5919 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005920 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005921 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5922 X86vfproundRnd>, EVEX_V512;
5923 }
5924 let Predicates = [HasVLX] in {
5925 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5926 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005927 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005928 "{1to4}", "{y}">, EVEX_V256;
5929 }
5930}
5931
5932defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5933 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5934defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5935 PS, EVEX_CD8<32, CD8VH>;
5936
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005937def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5938 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005939
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005940let Predicates = [HasVLX] in {
5941 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5942 (VCVTPS2PDZ256rm addr:$src)>;
5943}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005944
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005945// Convert Signed/Unsigned Doubleword to Double
5946multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5947 SDNode OpNode128> {
5948 // No rounding in this op
5949 let Predicates = [HasAVX512] in
5950 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5951 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005952
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005953 let Predicates = [HasVLX] in {
5954 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5955 OpNode128, "{1to2}">, EVEX_V128;
5956 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5957 EVEX_V256;
5958 }
5959}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005960
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005961// Convert Signed/Unsigned Doubleword to Float
5962multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5963 SDNode OpNodeRnd> {
5964 let Predicates = [HasAVX512] in
5965 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5966 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5967 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005968
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005969 let Predicates = [HasVLX] in {
5970 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5971 EVEX_V128;
5972 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5973 EVEX_V256;
5974 }
5975}
5976
5977// Convert Float to Signed/Unsigned Doubleword with truncation
5978multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5979 SDNode OpNode, SDNode OpNodeRnd> {
5980 let Predicates = [HasAVX512] in {
5981 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5982 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5983 OpNodeRnd>, EVEX_V512;
5984 }
5985 let Predicates = [HasVLX] in {
5986 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5987 EVEX_V128;
5988 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5989 EVEX_V256;
5990 }
5991}
5992
5993// Convert Float to Signed/Unsigned Doubleword
5994multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5995 SDNode OpNode, SDNode OpNodeRnd> {
5996 let Predicates = [HasAVX512] in {
5997 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5998 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5999 OpNodeRnd>, EVEX_V512;
6000 }
6001 let Predicates = [HasVLX] in {
6002 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6003 EVEX_V128;
6004 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6005 EVEX_V256;
6006 }
6007}
6008
6009// Convert Double to Signed/Unsigned Doubleword with truncation
6010multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
6011 SDNode OpNode, SDNode OpNodeRnd> {
6012 let Predicates = [HasAVX512] in {
6013 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6014 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6015 OpNodeRnd>, EVEX_V512;
6016 }
6017 let Predicates = [HasVLX] in {
6018 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6019 // memory forms of these instructions in Asm Parcer. They have the same
6020 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6021 // due to the same reason.
6022 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6023 "{1to2}", "{x}">, EVEX_V128;
6024 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6025 "{1to4}", "{y}">, EVEX_V256;
6026 }
6027}
6028
6029// Convert Double to Signed/Unsigned Doubleword
6030multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6031 SDNode OpNode, SDNode OpNodeRnd> {
6032 let Predicates = [HasAVX512] in {
6033 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6034 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6035 OpNodeRnd>, EVEX_V512;
6036 }
6037 let Predicates = [HasVLX] in {
6038 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6039 // memory forms of these instructions in Asm Parcer. They have the same
6040 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6041 // due to the same reason.
6042 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6043 "{1to2}", "{x}">, EVEX_V128;
6044 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6045 "{1to4}", "{y}">, EVEX_V256;
6046 }
6047}
6048
6049// Convert Double to Signed/Unsigned Quardword
6050multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6051 SDNode OpNode, SDNode OpNodeRnd> {
6052 let Predicates = [HasDQI] in {
6053 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6054 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6055 OpNodeRnd>, EVEX_V512;
6056 }
6057 let Predicates = [HasDQI, HasVLX] in {
6058 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6059 EVEX_V128;
6060 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6061 EVEX_V256;
6062 }
6063}
6064
6065// Convert Double to Signed/Unsigned Quardword with truncation
6066multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6067 SDNode OpNode, SDNode OpNodeRnd> {
6068 let Predicates = [HasDQI] in {
6069 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6070 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6071 OpNodeRnd>, EVEX_V512;
6072 }
6073 let Predicates = [HasDQI, HasVLX] in {
6074 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6075 EVEX_V128;
6076 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6077 EVEX_V256;
6078 }
6079}
6080
6081// Convert Signed/Unsigned Quardword to Double
6082multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6083 SDNode OpNode, SDNode OpNodeRnd> {
6084 let Predicates = [HasDQI] in {
6085 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6086 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6087 OpNodeRnd>, EVEX_V512;
6088 }
6089 let Predicates = [HasDQI, HasVLX] in {
6090 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6091 EVEX_V128;
6092 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6093 EVEX_V256;
6094 }
6095}
6096
6097// Convert Float to Signed/Unsigned Quardword
6098multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6099 SDNode OpNode, SDNode OpNodeRnd> {
6100 let Predicates = [HasDQI] in {
6101 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6102 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6103 OpNodeRnd>, EVEX_V512;
6104 }
6105 let Predicates = [HasDQI, HasVLX] in {
6106 // Explicitly specified broadcast string, since we take only 2 elements
6107 // from v4f32x_info source
6108 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6109 "{1to2}">, EVEX_V128;
6110 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6111 EVEX_V256;
6112 }
6113}
6114
6115// Convert Float to Signed/Unsigned Quardword with truncation
6116multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6117 SDNode OpNode, SDNode OpNodeRnd> {
6118 let Predicates = [HasDQI] in {
6119 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6120 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6121 OpNodeRnd>, EVEX_V512;
6122 }
6123 let Predicates = [HasDQI, HasVLX] in {
6124 // Explicitly specified broadcast string, since we take only 2 elements
6125 // from v4f32x_info source
6126 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6127 "{1to2}">, EVEX_V128;
6128 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6129 EVEX_V256;
6130 }
6131}
6132
6133// Convert Signed/Unsigned Quardword to Float
6134multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6135 SDNode OpNode, SDNode OpNodeRnd> {
6136 let Predicates = [HasDQI] in {
6137 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6138 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6139 OpNodeRnd>, EVEX_V512;
6140 }
6141 let Predicates = [HasDQI, HasVLX] in {
6142 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6143 // memory forms of these instructions in Asm Parcer. They have the same
6144 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6145 // due to the same reason.
6146 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6147 "{1to2}", "{x}">, EVEX_V128;
6148 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6149 "{1to4}", "{y}">, EVEX_V256;
6150 }
6151}
6152
6153defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006154 EVEX_CD8<32, CD8VH>;
6155
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006156defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6157 X86VSintToFpRnd>,
6158 PS, EVEX_CD8<32, CD8VF>;
6159
6160defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006161 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006162 XS, EVEX_CD8<32, CD8VF>;
6163
6164defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006165 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006166 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6167
6168defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006169 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006170 EVEX_CD8<32, CD8VF>;
6171
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006172defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006173 X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006174 EVEX_CD8<64, CD8VF>;
6175
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006176defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6177 XS, EVEX_CD8<32, CD8VH>;
6178
6179defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6180 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006181 EVEX_CD8<32, CD8VF>;
6182
Craig Topper19e04b62016-05-19 06:13:58 +00006183defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6184 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006185
Craig Topper19e04b62016-05-19 06:13:58 +00006186defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6187 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006188 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006189
Craig Topper19e04b62016-05-19 06:13:58 +00006190defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6191 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006192 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006193defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6194 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006195 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006196
Craig Topper19e04b62016-05-19 06:13:58 +00006197defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6198 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006199 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006200
Craig Topper19e04b62016-05-19 06:13:58 +00006201defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6202 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006203
Craig Topper19e04b62016-05-19 06:13:58 +00006204defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6205 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006206 PD, EVEX_CD8<64, CD8VF>;
6207
Craig Topper19e04b62016-05-19 06:13:58 +00006208defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6209 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006210
6211defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006212 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006213 PD, EVEX_CD8<64, CD8VF>;
6214
6215defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006216 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006217
6218defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006219 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006220 PD, EVEX_CD8<64, CD8VF>;
6221
6222defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006223 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006224
6225defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006226 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006227
6228defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006229 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006230
6231defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006232 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006233
6234defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006235 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006236
Craig Toppere38c57a2015-11-27 05:44:02 +00006237let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006238def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006239 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006240 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6241 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006242
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006243def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6244 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006245 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6246 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006247
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006248def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6249 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006250 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6251 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006252
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006253def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6254 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006255 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6256 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006257
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006258def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6259 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006260 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6261 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006262
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006263def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6264 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006265 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6266 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006267}
6268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006269let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006270 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006271 (VCVTPD2PSZrm addr:$src)>;
6272 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6273 (VCVTPS2PDZrm addr:$src)>;
6274}
6275
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006276//===----------------------------------------------------------------------===//
6277// Half precision conversion instructions
6278//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006279multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006280 X86MemOperand x86memop, PatFrag ld_frag> {
6281 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6282 "vcvtph2ps", "$src", "$src",
6283 (X86cvtph2ps (_src.VT _src.RC:$src),
6284 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006285 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6286 "vcvtph2ps", "$src", "$src",
6287 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6288 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006289}
6290
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006291multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006292 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6293 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6294 (X86cvtph2ps (_src.VT _src.RC:$src),
6295 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6296
6297}
6298
6299let Predicates = [HasAVX512] in {
6300 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006301 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006302 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6303 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006304 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006305 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6306 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6307 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6308 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006309}
6310
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006311multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006312 X86MemOperand x86memop> {
6313 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006314 (ins _src.RC:$src1, i32u8imm:$src2),
6315 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006316 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006317 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006318 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006319 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6320 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6321 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6322 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006323 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006324 addr:$dst)]>;
6325 let hasSideEffects = 0, mayStore = 1 in
6326 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6327 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6328 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6329 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006330}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006331multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006332 let hasSideEffects = 0 in
6333 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6334 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006335 (ins _src.RC:$src1, i32u8imm:$src2),
6336 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006337 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006338}
6339let Predicates = [HasAVX512] in {
6340 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6341 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6342 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6343 let Predicates = [HasVLX] in {
6344 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6345 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6346 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6347 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6348 }
6349}
Asaf Badouh2489f352015-12-02 08:17:51 +00006350
Craig Topper9820e342016-09-20 05:44:47 +00006351// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006352let Predicates = [HasVLX] in {
6353 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6354 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6355 // configurations we support (the default). However, falling back to MXCSR is
6356 // more consistent with other instructions, which are always controlled by it.
6357 // It's encoded as 0b100.
6358 def : Pat<(fp_to_f16 FR32X:$src),
6359 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6360 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6361
6362 def : Pat<(f16_to_fp GR16:$src),
6363 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6364 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6365
6366 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6367 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6368 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6369}
6370
Craig Topper9820e342016-09-20 05:44:47 +00006371// Patterns for matching float to half-float conversion when AVX512 is supported
6372// but F16C isn't. In that case we have to use 512-bit vectors.
6373let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6374 def : Pat<(fp_to_f16 FR32X:$src),
6375 (i16 (EXTRACT_SUBREG
6376 (VMOVPDI2DIZrr
6377 (v8i16 (EXTRACT_SUBREG
6378 (VCVTPS2PHZrr
6379 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6380 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6381 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6382
6383 def : Pat<(f16_to_fp GR16:$src),
6384 (f32 (COPY_TO_REGCLASS
6385 (v4f32 (EXTRACT_SUBREG
6386 (VCVTPH2PSZrr
6387 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6388 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6389 sub_xmm)), sub_xmm)), FR32X))>;
6390
6391 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6392 (f32 (COPY_TO_REGCLASS
6393 (v4f32 (EXTRACT_SUBREG
6394 (VCVTPH2PSZrr
6395 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6396 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6397 sub_xmm), 4)), sub_xmm)), FR32X))>;
6398}
6399
Asaf Badouh2489f352015-12-02 08:17:51 +00006400// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006401multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006402 string OpcodeStr> {
6403 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6404 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006405 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006406 Sched<[WriteFAdd]>;
6407}
6408
6409let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006410 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006411 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006412 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006413 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006414 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006415 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006416 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006417 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6418}
6419
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006420let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6421 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006422 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006423 EVEX_CD8<32, CD8VT1>;
6424 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006425 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006426 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6427 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006428 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006429 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006430 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006431 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006432 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006433 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6434 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006435 let isCodeGenOnly = 1 in {
6436 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006437 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006438 EVEX_CD8<32, CD8VT1>;
6439 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006440 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006441 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006442
Craig Topper9dd48c82014-01-02 17:28:14 +00006443 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006444 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006445 EVEX_CD8<32, CD8VT1>;
6446 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006447 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006448 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6449 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006450}
Michael Liao5bf95782014-12-04 05:20:33 +00006451
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006452/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006453multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6454 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006455 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006456 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6457 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6458 "$src2, $src1", "$src1, $src2",
6459 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006460 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006461 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006462 "$src2, $src1", "$src1, $src2",
6463 (OpNode (_.VT _.RC:$src1),
6464 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006465}
6466}
6467
Asaf Badouheaf2da12015-09-21 10:23:53 +00006468defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6469 EVEX_CD8<32, CD8VT1>, T8PD;
6470defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6471 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6472defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6473 EVEX_CD8<32, CD8VT1>, T8PD;
6474defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6475 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006476
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006477/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6478multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006479 X86VectorVTInfo _> {
6480 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6481 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6482 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006483 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6484 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6485 (OpNode (_.FloatVT
6486 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6487 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6488 (ins _.ScalarMemOp:$src), OpcodeStr,
6489 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6490 (OpNode (_.FloatVT
6491 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6492 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006493}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006494
6495multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6496 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6497 EVEX_V512, EVEX_CD8<32, CD8VF>;
6498 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6499 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6500
6501 // Define only if AVX512VL feature is present.
6502 let Predicates = [HasVLX] in {
6503 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6504 OpNode, v4f32x_info>,
6505 EVEX_V128, EVEX_CD8<32, CD8VF>;
6506 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6507 OpNode, v8f32x_info>,
6508 EVEX_V256, EVEX_CD8<32, CD8VF>;
6509 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6510 OpNode, v2f64x_info>,
6511 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6512 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6513 OpNode, v4f64x_info>,
6514 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6515 }
6516}
6517
6518defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6519defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006520
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006521/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006522multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6523 SDNode OpNode> {
6524
6525 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6526 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6527 "$src2, $src1", "$src1, $src2",
6528 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6529 (i32 FROUND_CURRENT))>;
6530
6531 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6532 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006533 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006534 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006535 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006536
6537 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006538 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006539 "$src2, $src1", "$src1, $src2",
6540 (OpNode (_.VT _.RC:$src1),
6541 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6542 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006543}
6544
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006545multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6546 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6547 EVEX_CD8<32, CD8VT1>;
6548 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6549 EVEX_CD8<64, CD8VT1>, VEX_W;
6550}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006551
Craig Toppere1cac152016-06-07 07:27:54 +00006552let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006553 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6554 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6555}
Igor Breger8352a0d2015-07-28 06:53:28 +00006556
6557defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006558/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006559
6560multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6561 SDNode OpNode> {
6562
6563 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6564 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6565 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6566
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006567 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6568 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6569 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006570 (bitconvert (_.LdFrag addr:$src))),
6571 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006572
6573 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006574 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006575 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006576 (OpNode (_.FloatVT
6577 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6578 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006579}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006580multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6581 SDNode OpNode> {
6582 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6583 (ins _.RC:$src), OpcodeStr,
6584 "{sae}, $src", "$src, {sae}",
6585 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6586}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006587
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006588multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6589 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006590 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6591 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006592 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006593 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6594 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006595}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006596
Asaf Badouh402ebb32015-06-03 13:41:48 +00006597multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6598 SDNode OpNode> {
6599 // Define only if AVX512VL feature is present.
6600 let Predicates = [HasVLX] in {
6601 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6602 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6603 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6604 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6605 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6606 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6607 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6608 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6609 }
6610}
Craig Toppere1cac152016-06-07 07:27:54 +00006611let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006612
Asaf Badouh402ebb32015-06-03 13:41:48 +00006613 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6614 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6615 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6616}
6617defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6618 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6619
6620multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6621 SDNode OpNodeRnd, X86VectorVTInfo _>{
6622 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6623 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6624 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6625 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006626}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006627
Robert Khasanoveb126392014-10-28 18:15:20 +00006628multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6629 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006630 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006631 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6632 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006633 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6634 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6635 (OpNode (_.FloatVT
6636 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006637
Craig Toppere1cac152016-06-07 07:27:54 +00006638 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6639 (ins _.ScalarMemOp:$src), OpcodeStr,
6640 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6641 (OpNode (_.FloatVT
6642 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6643 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006644}
6645
Robert Khasanoveb126392014-10-28 18:15:20 +00006646multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6647 SDNode OpNode> {
6648 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6649 v16f32_info>,
6650 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6651 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6652 v8f64_info>,
6653 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6654 // Define only if AVX512VL feature is present.
6655 let Predicates = [HasVLX] in {
6656 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6657 OpNode, v4f32x_info>,
6658 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6659 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6660 OpNode, v8f32x_info>,
6661 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6662 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6663 OpNode, v2f64x_info>,
6664 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6665 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6666 OpNode, v4f64x_info>,
6667 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6668 }
6669}
6670
Asaf Badouh402ebb32015-06-03 13:41:48 +00006671multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6672 SDNode OpNodeRnd> {
6673 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6674 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6675 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6676 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6677}
6678
Igor Breger4c4cd782015-09-20 09:13:41 +00006679multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6680 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6681
6682 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6683 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6684 "$src2, $src1", "$src1, $src2",
6685 (OpNodeRnd (_.VT _.RC:$src1),
6686 (_.VT _.RC:$src2),
6687 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006688 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6689 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6690 "$src2, $src1", "$src1, $src2",
6691 (OpNodeRnd (_.VT _.RC:$src1),
6692 (_.VT (scalar_to_vector
6693 (_.ScalarLdFrag addr:$src2))),
6694 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006695
6696 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6697 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6698 "$rc, $src2, $src1", "$src1, $src2, $rc",
6699 (OpNodeRnd (_.VT _.RC:$src1),
6700 (_.VT _.RC:$src2),
6701 (i32 imm:$rc))>,
6702 EVEX_B, EVEX_RC;
6703
Craig Toppere1cac152016-06-07 07:27:54 +00006704 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006705 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006706 (ins _.FRC:$src1, _.FRC:$src2),
6707 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6708
6709 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006710 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006711 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6712 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6713 }
6714
6715 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6716 (!cast<Instruction>(NAME#SUFF#Zr)
6717 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6718
6719 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6720 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006721 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006722}
6723
6724multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6725 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6726 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6727 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6728 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6729}
6730
Asaf Badouh402ebb32015-06-03 13:41:48 +00006731defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6732 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006733
Igor Breger4c4cd782015-09-20 09:13:41 +00006734defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006735
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006736let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006737 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006738 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006739 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006740 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006741 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006742 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006743 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006744 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006745 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006746 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006747}
6748
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006749multiclass
6750avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006751
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006752 let ExeDomain = _.ExeDomain in {
6753 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6754 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6755 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006756 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006757 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6758
6759 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6760 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006761 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6762 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006763 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006764
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006765 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006766 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6767 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006768 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006769 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006770 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6771 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6772 }
6773 let Predicates = [HasAVX512] in {
6774 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6775 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6776 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6777 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6778 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6779 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6780 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6781 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6782 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6783 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6784 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6785 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6786 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6787 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6788 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6789
6790 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6791 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6792 addr:$src, (i32 0x1))), _.FRC)>;
6793 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6794 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6795 addr:$src, (i32 0x2))), _.FRC)>;
6796 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6797 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6798 addr:$src, (i32 0x3))), _.FRC)>;
6799 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6800 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6801 addr:$src, (i32 0x4))), _.FRC)>;
6802 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6803 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6804 addr:$src, (i32 0xc))), _.FRC)>;
6805 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006806}
6807
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006808defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6809 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006810
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006811defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6812 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006813
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006814//-------------------------------------------------
6815// Integer truncate and extend operations
6816//-------------------------------------------------
6817
Igor Breger074a64e2015-07-24 17:24:15 +00006818multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6819 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6820 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006821 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006822 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6823 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6824 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6825 EVEX, T8XS;
6826
6827 // for intrinsic patter match
6828 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6829 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6830 undef)),
6831 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6832 SrcInfo.RC:$src1)>;
6833
6834 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6835 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6836 DestInfo.ImmAllZerosV)),
6837 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6838 SrcInfo.RC:$src1)>;
6839
6840 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6841 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6842 DestInfo.RC:$src0)),
6843 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6844 DestInfo.KRCWM:$mask ,
6845 SrcInfo.RC:$src1)>;
6846
Craig Topper52e2e832016-07-22 05:46:44 +00006847 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6848 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006849 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6850 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006851 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006852 []>, EVEX;
6853
Igor Breger074a64e2015-07-24 17:24:15 +00006854 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6855 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006856 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006857 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006858 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006859}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006860
Igor Breger074a64e2015-07-24 17:24:15 +00006861multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6862 X86VectorVTInfo DestInfo,
6863 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006864
Igor Breger074a64e2015-07-24 17:24:15 +00006865 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6866 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6867 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006868
Igor Breger074a64e2015-07-24 17:24:15 +00006869 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6870 (SrcInfo.VT SrcInfo.RC:$src)),
6871 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6872 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6873}
6874
6875multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6876 X86VectorVTInfo DestInfo, string sat > {
6877
6878 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6879 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6880 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6881 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6882 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6883 (SrcInfo.VT SrcInfo.RC:$src))>;
6884
6885 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6886 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6887 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6888 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6889 (SrcInfo.VT SrcInfo.RC:$src))>;
6890}
6891
6892multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6893 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6894 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6895 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6896 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6897 Predicate prd = HasAVX512>{
6898
6899 let Predicates = [HasVLX, prd] in {
6900 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6901 DestInfoZ128, x86memopZ128>,
6902 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6903 truncFrag, mtruncFrag>, EVEX_V128;
6904
6905 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6906 DestInfoZ256, x86memopZ256>,
6907 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6908 truncFrag, mtruncFrag>, EVEX_V256;
6909 }
6910 let Predicates = [prd] in
6911 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6912 DestInfoZ, x86memopZ>,
6913 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6914 truncFrag, mtruncFrag>, EVEX_V512;
6915}
6916
6917multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6918 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6919 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6920 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6921 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6922
6923 let Predicates = [HasVLX, prd] in {
6924 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6925 DestInfoZ128, x86memopZ128>,
6926 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6927 sat>, EVEX_V128;
6928
6929 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6930 DestInfoZ256, x86memopZ256>,
6931 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6932 sat>, EVEX_V256;
6933 }
6934 let Predicates = [prd] in
6935 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6936 DestInfoZ, x86memopZ>,
6937 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6938 sat>, EVEX_V512;
6939}
6940
6941multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6942 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6943 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6944 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6945}
6946multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6947 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6948 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6949 sat>, EVEX_CD8<8, CD8VO>;
6950}
6951
6952multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6953 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6954 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6955 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6956}
6957multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6958 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6959 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6960 sat>, EVEX_CD8<16, CD8VQ>;
6961}
6962
6963multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6964 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6965 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6966 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6967}
6968multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6969 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6970 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6971 sat>, EVEX_CD8<32, CD8VH>;
6972}
6973
6974multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6975 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6976 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6977 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6978}
6979multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6980 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6981 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6982 sat>, EVEX_CD8<8, CD8VQ>;
6983}
6984
6985multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6986 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6987 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6988 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6989}
6990multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6991 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6992 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6993 sat>, EVEX_CD8<16, CD8VH>;
6994}
6995
6996multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6997 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6998 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6999 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
7000}
7001multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
7002 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
7003 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7004 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7005}
7006
7007defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7008defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7009defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7010
7011defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7012defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7013defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7014
7015defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7016defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7017defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7018
7019defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7020defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7021defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7022
7023defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7024defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7025defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7026
7027defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7028defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7029defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007030
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007031let Predicates = [HasAVX512, NoVLX] in {
7032def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7033 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007034 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007035 VR256X:$src, sub_ymm)))), sub_xmm))>;
7036def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7037 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007038 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007039 VR256X:$src, sub_ymm)))), sub_xmm))>;
7040}
7041
7042let Predicates = [HasBWI, NoVLX] in {
7043def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007044 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007045 VR256X:$src, sub_ymm))), sub_xmm))>;
7046}
7047
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007048multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007049 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007050 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007051 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007052 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7053 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7054 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7055 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007056
Craig Toppere1cac152016-06-07 07:27:54 +00007057 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7058 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7059 (DestInfo.VT (LdFrag addr:$src))>,
7060 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007061 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007062}
7063
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007064multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007065 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007066 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7067 let Predicates = [HasVLX, HasBWI] in {
7068 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007069 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007070 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007071
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007072 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007073 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007074 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7075 }
7076 let Predicates = [HasBWI] in {
7077 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007078 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007079 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7080 }
7081}
7082
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007083multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007084 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007085 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7086 let Predicates = [HasVLX, HasAVX512] in {
7087 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007088 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007089 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7090
7091 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007092 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007093 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7094 }
7095 let Predicates = [HasAVX512] in {
7096 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007097 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007098 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7099 }
7100}
7101
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007102multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007103 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007104 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7105 let Predicates = [HasVLX, HasAVX512] in {
7106 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007107 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007108 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7109
7110 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007111 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007112 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7113 }
7114 let Predicates = [HasAVX512] in {
7115 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007116 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007117 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7118 }
7119}
7120
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007121multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007122 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007123 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7124 let Predicates = [HasVLX, HasAVX512] in {
7125 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007126 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007127 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7128
7129 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007130 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007131 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7132 }
7133 let Predicates = [HasAVX512] in {
7134 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007135 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007136 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7137 }
7138}
7139
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007140multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007141 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007142 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7143 let Predicates = [HasVLX, HasAVX512] in {
7144 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007145 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007146 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7147
7148 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007149 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007150 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7151 }
7152 let Predicates = [HasAVX512] in {
7153 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007154 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007155 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7156 }
7157}
7158
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007159multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007160 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007161 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7162
7163 let Predicates = [HasVLX, HasAVX512] in {
7164 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007165 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007166 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7167
7168 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007169 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007170 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7171 }
7172 let Predicates = [HasAVX512] in {
7173 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007174 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007175 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7176 }
7177}
7178
Craig Topper6840f112016-07-14 06:41:34 +00007179defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7180defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7181defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7182defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7183defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7184defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007185
Craig Topper6840f112016-07-14 06:41:34 +00007186defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7187defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7188defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7189defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7190defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7191defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007192
Igor Breger2ba64ab2016-05-22 10:21:04 +00007193// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007194multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7195 X86VectorVTInfo From, PatFrag LdFrag> {
7196 def : Pat<(To.VT (LdFrag addr:$src)),
7197 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7198 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7199 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7200 To.KRC:$mask, addr:$src)>;
7201 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7202 To.ImmAllZerosV)),
7203 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7204 addr:$src)>;
7205}
7206
7207let Predicates = [HasVLX, HasBWI] in {
7208 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7209 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7210}
7211let Predicates = [HasBWI] in {
7212 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7213}
7214let Predicates = [HasVLX, HasAVX512] in {
7215 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7216 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7217 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7218 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7219 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7220 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7221 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7222 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7223 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7224 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7225}
7226let Predicates = [HasAVX512] in {
7227 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7228 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7229 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7230 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7231 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7232}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007233
7234//===----------------------------------------------------------------------===//
7235// GATHER - SCATTER Operations
7236
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007237multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7238 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007239 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7240 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007241 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7242 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007243 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007244 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007245 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7246 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7247 vectoraddr:$src2))]>, EVEX, EVEX_K,
7248 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007249}
Cameron McInally45325962014-03-26 13:50:50 +00007250
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007251multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7252 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7253 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007254 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007255 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007256 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007257let Predicates = [HasVLX] in {
7258 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007259 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007260 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007261 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007262 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007263 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007264 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007265 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007266}
Cameron McInally45325962014-03-26 13:50:50 +00007267}
7268
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007269multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7270 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007271 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007272 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007273 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007274 mgatherv8i64>, EVEX_V512;
7275let Predicates = [HasVLX] in {
7276 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007277 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007278 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007279 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007280 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007281 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007282 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7283 vx64xmem, mgatherv2i64>, EVEX_V128;
7284}
Cameron McInally45325962014-03-26 13:50:50 +00007285}
Michael Liao5bf95782014-12-04 05:20:33 +00007286
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007287
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007288defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7289 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7290
7291defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7292 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007293
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007294multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7295 X86MemOperand memop, PatFrag ScatterNode> {
7296
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007297let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007298
7299 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7300 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007301 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007302 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7303 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7304 _.KRCWM:$mask, vectoraddr:$dst))]>,
7305 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007306}
7307
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007308multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7309 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7310 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007311 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007312 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007313 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007314let Predicates = [HasVLX] in {
7315 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007316 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007317 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007318 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007319 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007320 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007321 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007322 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007323}
Cameron McInally45325962014-03-26 13:50:50 +00007324}
7325
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007326multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7327 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007328 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007329 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007330 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007331 mscatterv8i64>, EVEX_V512;
7332let Predicates = [HasVLX] in {
7333 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007334 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007335 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007336 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007337 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007338 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007339 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7340 vx64xmem, mscatterv2i64>, EVEX_V128;
7341}
Cameron McInally45325962014-03-26 13:50:50 +00007342}
7343
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007344defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7345 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007346
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007347defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7348 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007349
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007350// prefetch
7351multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7352 RegisterClass KRC, X86MemOperand memop> {
7353 let Predicates = [HasPFI], hasSideEffects = 1 in
7354 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007355 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007356 []>, EVEX, EVEX_K;
7357}
7358
7359defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007360 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007361
7362defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007363 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007364
7365defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007366 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007367
7368defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007369 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007370
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007371defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007372 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007373
7374defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007375 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007376
7377defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007378 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007379
7380defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007381 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007382
7383defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007384 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007385
7386defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007387 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007388
7389defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007390 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007391
7392defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007393 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007394
7395defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007396 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007397
7398defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007399 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007400
7401defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007402 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007403
7404defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007405 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007406
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007407// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007408def v64i1sextv64i8 : PatLeaf<(v64i8
7409 (X86vsext
7410 (v64i1 (X86pcmpgtm
7411 (bc_v64i8 (v16i32 immAllZerosV)),
7412 VR512:$src))))>;
7413def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7414def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7415def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007416
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007417multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007418def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007419 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007420 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7421}
Michael Liao5bf95782014-12-04 05:20:33 +00007422
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007423multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7424 string OpcodeStr, Predicate prd> {
7425let Predicates = [prd] in
7426 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7427
7428 let Predicates = [prd, HasVLX] in {
7429 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7430 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7431 }
7432}
7433
7434multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7435 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7436 HasBWI>;
7437 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7438 HasBWI>, VEX_W;
7439 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7440 HasDQI>;
7441 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7442 HasDQI>, VEX_W;
7443}
Michael Liao5bf95782014-12-04 05:20:33 +00007444
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007445defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007446
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007447multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007448 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7449 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7450 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7451}
7452
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007453// Use 512bit version to implement 128/256 bit in case NoVLX.
7454multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007455 X86VectorVTInfo _> {
7456
7457 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7458 (_.KVT (COPY_TO_REGCLASS
7459 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007460 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007461 _.RC:$src, _.SubRegIdx)),
7462 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007463}
7464
7465multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007466 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7467 let Predicates = [prd] in
7468 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7469 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007470
7471 let Predicates = [prd, HasVLX] in {
7472 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007473 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007474 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007475 EVEX_V128;
7476 }
7477 let Predicates = [prd, NoVLX] in {
7478 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7479 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007480 }
7481}
7482
7483defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7484 avx512vl_i8_info, HasBWI>;
7485defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7486 avx512vl_i16_info, HasBWI>, VEX_W;
7487defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7488 avx512vl_i32_info, HasDQI>;
7489defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7490 avx512vl_i64_info, HasDQI>, VEX_W;
7491
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007492//===----------------------------------------------------------------------===//
7493// AVX-512 - COMPRESS and EXPAND
7494//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007495
Ayman Musad7a5ed42016-09-26 06:22:08 +00007496multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007497 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007498 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007499 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007500 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007501
Craig Toppere1cac152016-06-07 07:27:54 +00007502 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007503 def mr : AVX5128I<opc, MRMDestMem, (outs),
7504 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007505 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007506 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7507
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007508 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7509 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007510 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007511 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007512 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007513}
7514
Ayman Musad7a5ed42016-09-26 06:22:08 +00007515multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7516
7517 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7518 (_.VT _.RC:$src)),
7519 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7520 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7521}
7522
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007523multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7524 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007525 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7526 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007527
7528 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007529 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7530 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7531 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7532 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007533 }
7534}
7535
7536defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7537 EVEX;
7538defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7539 EVEX, VEX_W;
7540defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7541 EVEX;
7542defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7543 EVEX, VEX_W;
7544
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007545// expand
7546multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7547 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007548 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007549 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007550 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007551
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007552 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7553 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7554 (_.VT (X86expand (_.VT (bitconvert
7555 (_.LdFrag addr:$src1)))))>,
7556 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007557}
7558
7559multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7560 AVX512VLVectorVTInfo VTInfo> {
7561 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7562
7563 let Predicates = [HasVLX] in {
7564 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7565 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7566 }
7567}
7568
7569defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7570 EVEX;
7571defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7572 EVEX, VEX_W;
7573defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7574 EVEX;
7575defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7576 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007577
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007578//handle instruction reg_vec1 = op(reg_vec,imm)
7579// op(mem_vec,imm)
7580// op(broadcast(eltVt),imm)
7581//all instruction created with FROUND_CURRENT
7582multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007583 X86VectorVTInfo _>{
7584 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007585 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7586 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007587 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007588 (OpNode (_.VT _.RC:$src1),
7589 (i32 imm:$src2),
7590 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007591 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7592 (ins _.MemOp:$src1, i32u8imm:$src2),
7593 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7594 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7595 (i32 imm:$src2),
7596 (i32 FROUND_CURRENT))>;
7597 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7598 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7599 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7600 "${src1}"##_.BroadcastStr##", $src2",
7601 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7602 (i32 imm:$src2),
7603 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007604 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007605}
7606
7607//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7608multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7609 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007610 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007611 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7612 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007613 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007614 "$src1, {sae}, $src2",
7615 (OpNode (_.VT _.RC:$src1),
7616 (i32 imm:$src2),
7617 (i32 FROUND_NO_EXC))>, EVEX_B;
7618}
7619
7620multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7621 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7622 let Predicates = [prd] in {
7623 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7624 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7625 EVEX_V512;
7626 }
7627 let Predicates = [prd, HasVLX] in {
7628 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7629 EVEX_V128;
7630 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7631 EVEX_V256;
7632 }
7633}
7634
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007635//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7636// op(reg_vec2,mem_vec,imm)
7637// op(reg_vec2,broadcast(eltVt),imm)
7638//all instruction created with FROUND_CURRENT
7639multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007640 X86VectorVTInfo _>{
7641 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007642 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007643 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007644 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7645 (OpNode (_.VT _.RC:$src1),
7646 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007647 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007648 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007649 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7650 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7651 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7652 (OpNode (_.VT _.RC:$src1),
7653 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7654 (i32 imm:$src3),
7655 (i32 FROUND_CURRENT))>;
7656 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7657 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7658 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7659 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7660 (OpNode (_.VT _.RC:$src1),
7661 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7662 (i32 imm:$src3),
7663 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007664 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007665}
7666
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007667//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7668// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007669multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7670 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007671 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007672 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7673 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7674 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7675 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7676 (SrcInfo.VT SrcInfo.RC:$src2),
7677 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007678 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7679 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7680 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7681 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7682 (SrcInfo.VT (bitconvert
7683 (SrcInfo.LdFrag addr:$src2))),
7684 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007685 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007686}
7687
7688//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7689// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007690// op(reg_vec2,broadcast(eltVt),imm)
7691multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007692 X86VectorVTInfo _>:
7693 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7694
Craig Topper05948fb2016-08-02 05:11:15 +00007695 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007696 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7697 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7698 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7699 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7700 (OpNode (_.VT _.RC:$src1),
7701 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7702 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007703}
7704
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007705//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7706// op(reg_vec2,mem_scalar,imm)
7707//all instruction created with FROUND_CURRENT
7708multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007709 X86VectorVTInfo _> {
7710 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007711 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007712 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007713 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7714 (OpNode (_.VT _.RC:$src1),
7715 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007716 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007717 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007718 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00007719 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00007720 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7721 (OpNode (_.VT _.RC:$src1),
7722 (_.VT (scalar_to_vector
7723 (_.ScalarLdFrag addr:$src2))),
7724 (i32 imm:$src3),
7725 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007726 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007727}
7728
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007729//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7730multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7731 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007732 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007733 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007734 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007735 OpcodeStr, "$src3, {sae}, $src2, $src1",
7736 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007737 (OpNode (_.VT _.RC:$src1),
7738 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007739 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007740 (i32 FROUND_NO_EXC))>, EVEX_B;
7741}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007742//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7743multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7744 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007745 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7746 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007747 OpcodeStr, "$src3, {sae}, $src2, $src1",
7748 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007749 (OpNode (_.VT _.RC:$src1),
7750 (_.VT _.RC:$src2),
7751 (i32 imm:$src3),
7752 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007753}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007754
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007755multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7756 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007757 let Predicates = [prd] in {
7758 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007759 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007760 EVEX_V512;
7761
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007762 }
7763 let Predicates = [prd, HasVLX] in {
7764 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007765 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007766 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007767 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007768 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007769}
7770
Igor Breger2ae0fe32015-08-31 11:14:02 +00007771multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7772 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7773 let Predicates = [HasBWI] in {
7774 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7775 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7776 }
7777 let Predicates = [HasBWI, HasVLX] in {
7778 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7779 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7780 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7781 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7782 }
7783}
7784
Igor Breger00d9f842015-06-08 14:03:17 +00007785multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7786 bits<8> opc, SDNode OpNode>{
7787 let Predicates = [HasAVX512] in {
7788 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7789 }
7790 let Predicates = [HasAVX512, HasVLX] in {
7791 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7792 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7793 }
7794}
7795
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007796multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7797 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7798 let Predicates = [prd] in {
7799 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7800 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007801 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007802}
7803
Igor Breger1e58e8a2015-09-02 11:18:55 +00007804multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7805 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7806 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7807 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7808 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7809 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007810}
7811
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007812
Igor Breger1e58e8a2015-09-02 11:18:55 +00007813defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7814 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7815defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7816 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7817defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7818 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7819
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007820
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007821defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7822 0x50, X86VRange, HasDQI>,
7823 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7824defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7825 0x50, X86VRange, HasDQI>,
7826 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7827
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007828defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7829 0x51, X86VRange, HasDQI>,
7830 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7831defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7832 0x51, X86VRange, HasDQI>,
7833 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7834
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007835defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7836 0x57, X86Reduces, HasDQI>,
7837 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7838defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7839 0x57, X86Reduces, HasDQI>,
7840 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007841
Igor Breger1e58e8a2015-09-02 11:18:55 +00007842defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7843 0x27, X86GetMants, HasAVX512>,
7844 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7845defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7846 0x27, X86GetMants, HasAVX512>,
7847 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7848
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007849multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7850 bits<8> opc, SDNode OpNode = X86Shuf128>{
7851 let Predicates = [HasAVX512] in {
7852 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7853
7854 }
7855 let Predicates = [HasAVX512, HasVLX] in {
7856 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7857 }
7858}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007859let Predicates = [HasAVX512] in {
7860def : Pat<(v16f32 (ffloor VR512:$src)),
7861 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7862def : Pat<(v16f32 (fnearbyint VR512:$src)),
7863 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7864def : Pat<(v16f32 (fceil VR512:$src)),
7865 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7866def : Pat<(v16f32 (frint VR512:$src)),
7867 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7868def : Pat<(v16f32 (ftrunc VR512:$src)),
7869 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7870
7871def : Pat<(v8f64 (ffloor VR512:$src)),
7872 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7873def : Pat<(v8f64 (fnearbyint VR512:$src)),
7874 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7875def : Pat<(v8f64 (fceil VR512:$src)),
7876 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7877def : Pat<(v8f64 (frint VR512:$src)),
7878 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7879def : Pat<(v8f64 (ftrunc VR512:$src)),
7880 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7881}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007882
7883defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7884 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7885defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7886 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7887defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7888 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7889defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7890 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007891
Craig Topperc48fa892015-12-27 19:45:21 +00007892multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007893 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7894 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007895}
7896
Craig Topperc48fa892015-12-27 19:45:21 +00007897defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007898 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007899defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007900 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007901
Craig Topper7a299302016-06-09 07:06:38 +00007902multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007903 let Predicates = p in
7904 def NAME#_.VTName#rri:
7905 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7906 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7907 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7908}
7909
Craig Topper7a299302016-06-09 07:06:38 +00007910multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7911 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7912 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7913 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007914
Craig Topper7a299302016-06-09 07:06:38 +00007915defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007916 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007917 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7918 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7919 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7920 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7921 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007922 EVEX_CD8<8, CD8VF>;
7923
Igor Bregerf3ded812015-08-31 13:09:30 +00007924defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7925 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7926
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007927multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7928 X86VectorVTInfo _> {
7929 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007930 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007931 "$src1", "$src1",
7932 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7933
Craig Toppere1cac152016-06-07 07:27:54 +00007934 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7935 (ins _.MemOp:$src1), OpcodeStr,
7936 "$src1", "$src1",
7937 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7938 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007939}
7940
7941multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7942 X86VectorVTInfo _> :
7943 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007944 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7945 (ins _.ScalarMemOp:$src1), OpcodeStr,
7946 "${src1}"##_.BroadcastStr,
7947 "${src1}"##_.BroadcastStr,
7948 (_.VT (OpNode (X86VBroadcast
7949 (_.ScalarLdFrag addr:$src1))))>,
7950 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007951}
7952
7953multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7954 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7955 let Predicates = [prd] in
7956 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7957
7958 let Predicates = [prd, HasVLX] in {
7959 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7960 EVEX_V256;
7961 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7962 EVEX_V128;
7963 }
7964}
7965
7966multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7967 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7968 let Predicates = [prd] in
7969 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7970 EVEX_V512;
7971
7972 let Predicates = [prd, HasVLX] in {
7973 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7974 EVEX_V256;
7975 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7976 EVEX_V128;
7977 }
7978}
7979
7980multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7981 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007982 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007983 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007984 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7985 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007986}
7987
7988multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7989 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007990 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7991 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007992}
7993
7994multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7995 bits<8> opc_d, bits<8> opc_q,
7996 string OpcodeStr, SDNode OpNode> {
7997 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7998 HasAVX512>,
7999 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8000 HasBWI>;
8001}
8002
8003defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8004
Craig Topper056c9062016-08-28 22:20:48 +00008005let Predicates = [HasBWI, HasVLX] in {
8006 def : Pat<(xor
8007 (bc_v2i64 (v16i1sextv16i8)),
8008 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8009 (VPABSBZ128rr VR128:$src)>;
8010 def : Pat<(xor
8011 (bc_v2i64 (v8i1sextv8i16)),
8012 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8013 (VPABSWZ128rr VR128:$src)>;
8014 def : Pat<(xor
8015 (bc_v4i64 (v32i1sextv32i8)),
8016 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8017 (VPABSBZ256rr VR256:$src)>;
8018 def : Pat<(xor
8019 (bc_v4i64 (v16i1sextv16i16)),
8020 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8021 (VPABSWZ256rr VR256:$src)>;
8022}
8023let Predicates = [HasAVX512, HasVLX] in {
8024 def : Pat<(xor
8025 (bc_v2i64 (v4i1sextv4i32)),
8026 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8027 (VPABSDZ128rr VR128:$src)>;
8028 def : Pat<(xor
8029 (bc_v4i64 (v8i1sextv8i32)),
8030 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8031 (VPABSDZ256rr VR256:$src)>;
8032}
8033
8034let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008035def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008036 (bc_v8i64 (v16i1sextv16i32)),
8037 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008038 (VPABSDZrr VR512:$src)>;
8039def : Pat<(xor
8040 (bc_v8i64 (v8i1sextv8i64)),
8041 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8042 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008043}
Craig Topper850feaf2016-08-28 22:20:51 +00008044let Predicates = [HasBWI] in {
8045def : Pat<(xor
8046 (bc_v8i64 (v64i1sextv64i8)),
8047 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8048 (VPABSBZrr VR512:$src)>;
8049def : Pat<(xor
8050 (bc_v8i64 (v32i1sextv32i16)),
8051 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8052 (VPABSWZrr VR512:$src)>;
8053}
Igor Bregerf2460112015-07-26 14:41:44 +00008054
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008055multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8056
8057 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008058}
8059
8060defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8061defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8062
Igor Breger24cab0f2015-11-16 07:22:00 +00008063//===---------------------------------------------------------------------===//
8064// Replicate Single FP - MOVSHDUP and MOVSLDUP
8065//===---------------------------------------------------------------------===//
8066multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8067 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8068 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008069}
8070
8071defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8072defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008073
8074//===----------------------------------------------------------------------===//
8075// AVX-512 - MOVDDUP
8076//===----------------------------------------------------------------------===//
8077
8078multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8079 X86VectorVTInfo _> {
8080 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8081 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8082 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008083 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8084 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8085 (_.VT (OpNode (_.VT (scalar_to_vector
8086 (_.ScalarLdFrag addr:$src)))))>,
8087 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008088}
8089
8090multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8091 AVX512VLVectorVTInfo VTInfo> {
8092
8093 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8094
8095 let Predicates = [HasAVX512, HasVLX] in {
8096 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8097 EVEX_V256;
8098 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8099 EVEX_V128;
8100 }
8101}
8102
8103multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8104 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8105 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008106}
8107
8108defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8109
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008110let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008111def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008112 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008113def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008114 (VMOVDDUPZ128rm addr:$src)>;
8115def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8116 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8117}
Igor Breger1f782962015-11-19 08:26:56 +00008118
Igor Bregerf2460112015-07-26 14:41:44 +00008119//===----------------------------------------------------------------------===//
8120// AVX-512 - Unpack Instructions
8121//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008122defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8123 SSE_ALU_ITINS_S>;
8124defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8125 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008126
8127defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8128 SSE_INTALU_ITINS_P, HasBWI>;
8129defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8130 SSE_INTALU_ITINS_P, HasBWI>;
8131defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8132 SSE_INTALU_ITINS_P, HasBWI>;
8133defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8134 SSE_INTALU_ITINS_P, HasBWI>;
8135
8136defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8137 SSE_INTALU_ITINS_P, HasAVX512>;
8138defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8139 SSE_INTALU_ITINS_P, HasAVX512>;
8140defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8141 SSE_INTALU_ITINS_P, HasAVX512>;
8142defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8143 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008144
8145//===----------------------------------------------------------------------===//
8146// AVX-512 - Extract & Insert Integer Instructions
8147//===----------------------------------------------------------------------===//
8148
8149multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8150 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008151 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8152 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8153 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8154 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8155 imm:$src2)))),
8156 addr:$dst)]>,
8157 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008158}
8159
8160multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8161 let Predicates = [HasBWI] in {
8162 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8163 (ins _.RC:$src1, u8imm:$src2),
8164 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8165 [(set GR32orGR64:$dst,
8166 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8167 EVEX, TAPD;
8168
8169 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8170 }
8171}
8172
8173multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8174 let Predicates = [HasBWI] in {
8175 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8176 (ins _.RC:$src1, u8imm:$src2),
8177 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8178 [(set GR32orGR64:$dst,
8179 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8180 EVEX, PD;
8181
Craig Topper99f6b622016-05-01 01:03:56 +00008182 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008183 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8184 (ins _.RC:$src1, u8imm:$src2),
8185 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8186 EVEX, TAPD;
8187
Igor Bregerdefab3c2015-10-08 12:55:01 +00008188 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8189 }
8190}
8191
8192multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8193 RegisterClass GRC> {
8194 let Predicates = [HasDQI] in {
8195 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8196 (ins _.RC:$src1, u8imm:$src2),
8197 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8198 [(set GRC:$dst,
8199 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8200 EVEX, TAPD;
8201
Craig Toppere1cac152016-06-07 07:27:54 +00008202 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8203 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8204 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8205 [(store (extractelt (_.VT _.RC:$src1),
8206 imm:$src2),addr:$dst)]>,
8207 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008208 }
8209}
8210
8211defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8212defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8213defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8214defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8215
8216multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8217 X86VectorVTInfo _, PatFrag LdFrag> {
8218 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8219 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8220 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8221 [(set _.RC:$dst,
8222 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8223 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8224}
8225
8226multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8227 X86VectorVTInfo _, PatFrag LdFrag> {
8228 let Predicates = [HasBWI] in {
8229 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8230 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8231 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8232 [(set _.RC:$dst,
8233 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8234
8235 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8236 }
8237}
8238
8239multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8240 X86VectorVTInfo _, RegisterClass GRC> {
8241 let Predicates = [HasDQI] in {
8242 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8243 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8244 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8245 [(set _.RC:$dst,
8246 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8247 EVEX_4V, TAPD;
8248
8249 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8250 _.ScalarLdFrag>, TAPD;
8251 }
8252}
8253
8254defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8255 extloadi8>, TAPD;
8256defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8257 extloadi16>, PD;
8258defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8259defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008260//===----------------------------------------------------------------------===//
8261// VSHUFPS - VSHUFPD Operations
8262//===----------------------------------------------------------------------===//
8263multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8264 AVX512VLVectorVTInfo VTInfo_FP>{
8265 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8266 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8267 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008268}
8269
8270defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8271defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008272//===----------------------------------------------------------------------===//
8273// AVX-512 - Byte shift Left/Right
8274//===----------------------------------------------------------------------===//
8275
8276multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8277 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8278 def rr : AVX512<opc, MRMr,
8279 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8280 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8281 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008282 def rm : AVX512<opc, MRMm,
8283 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8284 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8285 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008286 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8287 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008288}
8289
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008290multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008291 Format MRMm, string OpcodeStr, Predicate prd>{
8292 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008293 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008294 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008295 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008296 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008297 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008298 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008299 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008300 }
8301}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008302defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008303 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008304defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008305 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8306
8307
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008308multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008309 string OpcodeStr, X86VectorVTInfo _dst,
8310 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008311 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008312 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008313 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008314 [(set _dst.RC:$dst,(_dst.VT
8315 (OpNode (_src.VT _src.RC:$src1),
8316 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008317 def rm : AVX512BI<opc, MRMSrcMem,
8318 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8319 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8320 [(set _dst.RC:$dst,(_dst.VT
8321 (OpNode (_src.VT _src.RC:$src1),
8322 (_src.VT (bitconvert
8323 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008324}
8325
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008326multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008327 string OpcodeStr, Predicate prd> {
8328 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008329 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8330 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008331 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008332 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8333 v32i8x_info>, EVEX_V256;
8334 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8335 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008336 }
8337}
8338
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008339defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008340 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008341
8342multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008343 X86VectorVTInfo _>{
8344 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008345 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8346 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008347 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008348 (OpNode (_.VT _.RC:$src1),
8349 (_.VT _.RC:$src2),
8350 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008351 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008352 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8353 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8354 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8355 (OpNode (_.VT _.RC:$src1),
8356 (_.VT _.RC:$src2),
8357 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008358 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008359 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8360 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8361 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8362 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8363 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8364 (OpNode (_.VT _.RC:$src1),
8365 (_.VT _.RC:$src2),
8366 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008367 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008368 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008369 }// Constraints = "$src1 = $dst"
8370}
8371
8372multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8373 let Predicates = [HasAVX512] in
8374 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8375 let Predicates = [HasAVX512, HasVLX] in {
8376 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8377 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8378 }
8379}
8380
8381defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8382defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8383
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008384//===----------------------------------------------------------------------===//
8385// AVX-512 - FixupImm
8386//===----------------------------------------------------------------------===//
8387
8388multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008389 X86VectorVTInfo _>{
8390 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008391 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8392 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8393 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8394 (OpNode (_.VT _.RC:$src1),
8395 (_.VT _.RC:$src2),
8396 (_.IntVT _.RC:$src3),
8397 (i32 imm:$src4),
8398 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008399 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8400 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8401 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8402 (OpNode (_.VT _.RC:$src1),
8403 (_.VT _.RC:$src2),
8404 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8405 (i32 imm:$src4),
8406 (i32 FROUND_CURRENT))>;
8407 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8408 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8409 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8410 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8411 (OpNode (_.VT _.RC:$src1),
8412 (_.VT _.RC:$src2),
8413 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8414 (i32 imm:$src4),
8415 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008416 } // Constraints = "$src1 = $dst"
8417}
8418
8419multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008420 SDNode OpNode, X86VectorVTInfo _>{
8421let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008422 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8423 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008424 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008425 "$src2, $src3, {sae}, $src4",
8426 (OpNode (_.VT _.RC:$src1),
8427 (_.VT _.RC:$src2),
8428 (_.IntVT _.RC:$src3),
8429 (i32 imm:$src4),
8430 (i32 FROUND_NO_EXC))>, EVEX_B;
8431 }
8432}
8433
8434multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8435 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008436 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8437 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008438 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8439 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8440 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8441 (OpNode (_.VT _.RC:$src1),
8442 (_.VT _.RC:$src2),
8443 (_src3VT.VT _src3VT.RC:$src3),
8444 (i32 imm:$src4),
8445 (i32 FROUND_CURRENT))>;
8446
8447 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8448 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8449 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8450 "$src2, $src3, {sae}, $src4",
8451 (OpNode (_.VT _.RC:$src1),
8452 (_.VT _.RC:$src2),
8453 (_src3VT.VT _src3VT.RC:$src3),
8454 (i32 imm:$src4),
8455 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008456 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8457 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8458 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8459 (OpNode (_.VT _.RC:$src1),
8460 (_.VT _.RC:$src2),
8461 (_src3VT.VT (scalar_to_vector
8462 (_src3VT.ScalarLdFrag addr:$src3))),
8463 (i32 imm:$src4),
8464 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008465 }
8466}
8467
8468multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8469 let Predicates = [HasAVX512] in
8470 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8471 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8472 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8473 let Predicates = [HasAVX512, HasVLX] in {
8474 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8475 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8476 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8477 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8478 }
8479}
8480
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008481defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8482 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008483 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008484defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8485 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008486 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008487defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008488 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008489defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008490 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008491
8492
8493
8494// Patterns used to select SSE scalar fp arithmetic instructions from
8495// either:
8496//
8497// (1) a scalar fp operation followed by a blend
8498//
8499// The effect is that the backend no longer emits unnecessary vector
8500// insert instructions immediately after SSE scalar fp instructions
8501// like addss or mulss.
8502//
8503// For example, given the following code:
8504// __m128 foo(__m128 A, __m128 B) {
8505// A[0] += B[0];
8506// return A;
8507// }
8508//
8509// Previously we generated:
8510// addss %xmm0, %xmm1
8511// movss %xmm1, %xmm0
8512//
8513// We now generate:
8514// addss %xmm1, %xmm0
8515//
8516// (2) a vector packed single/double fp operation followed by a vector insert
8517//
8518// The effect is that the backend converts the packed fp instruction
8519// followed by a vector insert into a single SSE scalar fp instruction.
8520//
8521// For example, given the following code:
8522// __m128 foo(__m128 A, __m128 B) {
8523// __m128 C = A + B;
8524// return (__m128) {c[0], a[1], a[2], a[3]};
8525// }
8526//
8527// Previously we generated:
8528// addps %xmm0, %xmm1
8529// movss %xmm1, %xmm0
8530//
8531// We now generate:
8532// addss %xmm1, %xmm0
8533
8534// TODO: Some canonicalization in lowering would simplify the number of
8535// patterns we have to try to match.
8536multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8537 let Predicates = [HasAVX512] in {
8538 // extracted scalar math op with insert via blend
8539 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8540 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8541 FR32:$src))), (i8 1))),
8542 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8543 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8544
8545 // vector math op with insert via movss
8546 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8547 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8548 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8549
8550 // vector math op with insert via blend
8551 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8552 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8553 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8554 }
8555}
8556
8557defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8558defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8559defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8560defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8561
8562multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8563 let Predicates = [HasAVX512] in {
8564 // extracted scalar math op with insert via movsd
8565 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8566 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8567 FR64:$src))))),
8568 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8569 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8570
8571 // extracted scalar math op with insert via blend
8572 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8573 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8574 FR64:$src))), (i8 1))),
8575 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8576 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8577
8578 // vector math op with insert via movsd
8579 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8580 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8581 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8582
8583 // vector math op with insert via blend
8584 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8585 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8586 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8587 }
8588}
8589
8590defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8591defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8592defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8593defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;