blob: c2e37b6893a4adda0aee310a5e669cd662a9c287 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
1323 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1324 report_fatal_error("SSE2 register return with SSE2 disabled");
1325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Chris Lattner447ff682008-03-11 03:23:40 +00001327 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1328 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001329 if (VA.getLocReg() == X86::ST0 ||
1330 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001331 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1332 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(ValToCopy);
1336 // Don't emit a copytoreg.
1337 continue;
1338 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001339
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1341 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001342 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001345 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001346 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1347 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001348
1349 // If we don't have SSE2 available, convert to v4f32 so the generated
1350 // register is legal.
1351 if (!Subtarget->hasSSE2())
1352 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1353 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001354 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001355 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001356
Dale Johannesendd64c412009-02-04 00:33:20 +00001357 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001358 Flag = Chain.getValue(1);
1359 }
Dan Gohman61a92132008-04-21 23:59:07 +00001360
1361 // The x86-64 ABI for returning structs by value requires that we copy
1362 // the sret argument into %rax for the return. We saved the argument into
1363 // a virtual register in the entry block, so now we copy the value out
1364 // and into %rax.
1365 if (Subtarget->is64Bit() &&
1366 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1367 MachineFunction &MF = DAG.getMachineFunction();
1368 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1369 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001370 assert(Reg &&
1371 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001372 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001373
Dale Johannesendd64c412009-02-04 00:33:20 +00001374 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001375 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001376
1377 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001378 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001379 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
Chris Lattner447ff682008-03-11 03:23:40 +00001381 RetOps[0] = Chain; // Update chain.
1382
1383 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001384 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001385 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
1387 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001388 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001389}
1390
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391/// LowerCallResult - Lower the result values of a call into the
1392/// appropriate copies out of appropriate physical registers.
1393///
1394SDValue
1395X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001396 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001397 const SmallVectorImpl<ISD::InputArg> &Ins,
1398 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001399 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001400
Chris Lattnere32bbf62007-02-28 07:09:55 +00001401 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001402 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001403 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001405 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001406 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001407
Chris Lattner3085e152007-02-25 08:59:22 +00001408 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001409 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001410 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001411 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Torok Edwin3f142c32009-02-01 18:15:56 +00001413 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001414 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001416 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001417 }
1418
Evan Cheng79fb3b42009-02-20 20:43:02 +00001419 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001420
1421 // If this is a call to a function that returns an fp value on the floating
1422 // point stack, we must guarantee the the value is popped from the stack, so
1423 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1424 // if the return value is not used. We use the FpGET_ST0 instructions
1425 // instead.
1426 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1427 // If we prefer to use the value in xmm registers, copy it out as f80 and
1428 // use a truncate to move it from fp stack reg to xmm reg.
1429 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1430 bool isST0 = VA.getLocReg() == X86::ST0;
1431 unsigned Opc = 0;
1432 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1433 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1434 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1435 SDValue Ops[] = { Chain, InFlag };
1436 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1437 Ops, 2), 1);
1438 Val = Chain.getValue(0);
1439
1440 // Round the f80 to the right size, which also moves it to the appropriate
1441 // xmm register.
1442 if (CopyVT != VA.getValVT())
1443 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1444 // This truncation won't change the value.
1445 DAG.getIntPtrConstant(1));
1446 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001447 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1448 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1449 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001451 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001452 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1453 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001454 } else {
1455 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001456 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001457 Val = Chain.getValue(0);
1458 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001459 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1460 } else {
1461 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1462 CopyVT, InFlag).getValue(1);
1463 Val = Chain.getValue(0);
1464 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001465 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001467 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001470}
1471
1472
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001473//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001474// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001475//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001476// StdCall calling convention seems to be standard for many Windows' API
1477// routines and around. It differs from C calling convention just a little:
1478// callee should clean up the stack, not caller. Symbols should be also
1479// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001480// For info on fast calling convention see Fast Calling Convention (tail call)
1481// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001484/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1486 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001487 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001488
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001490}
1491
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001492/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001493/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001494static bool
1495ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1496 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001498
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001500}
1501
Dan Gohman095cc292008-09-13 01:54:27 +00001502/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1503/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001504CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001505 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001506 if (CC == CallingConv::GHC)
1507 return CC_X86_64_GHC;
1508 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001509 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001510 else
1511 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001512 }
1513
Gordon Henriksen86737662008-01-05 16:56:59 +00001514 if (CC == CallingConv::X86_FastCall)
1515 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001516 else if (CC == CallingConv::X86_ThisCall)
1517 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001518 else if (CC == CallingConv::Fast)
1519 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001520 else if (CC == CallingConv::GHC)
1521 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001522 else
1523 return CC_X86_32_C;
1524}
1525
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001526/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1527/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001528/// the specific parameter attribute. The copy will be passed as a byval
1529/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001530static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001531CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1533 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001535 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001536 /*isVolatile*/false, /*AlwaysInline=*/true,
1537 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001538}
1539
Chris Lattner29689432010-03-11 00:22:57 +00001540/// IsTailCallConvention - Return true if the calling convention is one that
1541/// supports tail call optimization.
1542static bool IsTailCallConvention(CallingConv::ID CC) {
1543 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1544}
1545
Evan Cheng0c439eb2010-01-27 00:07:07 +00001546/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1547/// a tailcall target by changing its ABI.
1548static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001549 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001550}
1551
Dan Gohman98ca4f22009-08-05 01:29:28 +00001552SDValue
1553X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001554 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 const SmallVectorImpl<ISD::InputArg> &Ins,
1556 DebugLoc dl, SelectionDAG &DAG,
1557 const CCValAssign &VA,
1558 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001559 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001560 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001561 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001562 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001563 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001564 EVT ValVT;
1565
1566 // If value is passed by pointer we have address passed instead of the value
1567 // itself.
1568 if (VA.getLocInfo() == CCValAssign::Indirect)
1569 ValVT = VA.getLocVT();
1570 else
1571 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001572
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001573 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001574 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001575 // In case of tail call optimization mark all arguments mutable. Since they
1576 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001577 if (Flags.isByVal()) {
1578 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001579 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001580 return DAG.getFrameIndex(FI, getPointerTy());
1581 } else {
1582 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001583 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001584 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1585 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001586 PseudoSourceValue::getFixedStack(FI), 0,
1587 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001588 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001589}
1590
Dan Gohman475871a2008-07-27 21:46:04 +00001591SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001593 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 bool isVarArg,
1595 const SmallVectorImpl<ISD::InputArg> &Ins,
1596 DebugLoc dl,
1597 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001598 SmallVectorImpl<SDValue> &InVals)
1599 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001602
Gordon Henriksen86737662008-01-05 16:56:59 +00001603 const Function* Fn = MF.getFunction();
1604 if (Fn->hasExternalLinkage() &&
1605 Subtarget->isTargetCygMing() &&
1606 Fn->getName() == "main")
1607 FuncInfo->setForceFramePointer(true);
1608
Evan Cheng1bc78042006-04-26 01:20:17 +00001609 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001611 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001612
Chris Lattner29689432010-03-11 00:22:57 +00001613 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1614 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001615
Chris Lattner638402b2007-02-28 07:00:42 +00001616 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001617 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1619 ArgLocs, *DAG.getContext());
1620 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001621
Chris Lattnerf39f7712007-02-28 05:46:49 +00001622 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001623 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001624 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1625 CCValAssign &VA = ArgLocs[i];
1626 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1627 // places.
1628 assert(VA.getValNo() != LastVal &&
1629 "Don't support value assigned to multiple locs yet");
1630 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattnerf39f7712007-02-28 05:46:49 +00001632 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001633 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001634 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001636 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001637 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001640 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001643 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1644 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001645 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001646 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001647 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1648 RC = X86::VR64RegisterClass;
1649 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001650 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001651
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001652 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001653 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001654
Chris Lattnerf39f7712007-02-28 05:46:49 +00001655 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1656 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1657 // right size.
1658 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001659 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001660 DAG.getValueType(VA.getValVT()));
1661 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001662 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001663 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001664 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001665 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001667 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001668 // Handle MMX values passed in XMM regs.
1669 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1671 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001672 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1673 } else
1674 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001675 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001676 } else {
1677 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001679 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001680
1681 // If value is passed via pointer - do a load.
1682 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001683 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1684 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001685
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001687 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001688
Dan Gohman61a92132008-04-21 23:59:07 +00001689 // The x86-64 ABI for returning structs by value requires that we copy
1690 // the sret argument into %rax for the return. Save the argument into
1691 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001692 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001693 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1694 unsigned Reg = FuncInfo->getSRetReturnReg();
1695 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001697 FuncInfo->setSRetReturnReg(Reg);
1698 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001701 }
1702
Chris Lattnerf39f7712007-02-28 05:46:49 +00001703 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001704 // Align stack specially for tail calls.
1705 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001706 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001707
Evan Cheng1bc78042006-04-26 01:20:17 +00001708 // If the function takes variable number of arguments, make a frame index for
1709 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001710 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001711 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1712 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001713 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 }
1715 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001716 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1717
1718 // FIXME: We should really autogenerate these arrays
1719 static const unsigned GPR64ArgRegsWin64[] = {
1720 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001722 static const unsigned XMMArgRegsWin64[] = {
1723 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1724 };
1725 static const unsigned GPR64ArgRegs64Bit[] = {
1726 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1727 };
1728 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001729 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1730 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1731 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001732 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1733
1734 if (IsWin64) {
1735 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1736 GPR64ArgRegs = GPR64ArgRegsWin64;
1737 XMMArgRegs = XMMArgRegsWin64;
1738 } else {
1739 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1740 GPR64ArgRegs = GPR64ArgRegs64Bit;
1741 XMMArgRegs = XMMArgRegs64Bit;
1742 }
1743 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1744 TotalNumIntRegs);
1745 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1746 TotalNumXMMRegs);
1747
Devang Patel578efa92009-06-05 21:57:13 +00001748 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001749 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001750 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001751 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001752 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001753 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001754 // Kernel mode asks for SSE to be disabled, so don't push them
1755 // on the stack.
1756 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001757
Gordon Henriksen86737662008-01-05 16:56:59 +00001758 // For X86-64, if there are vararg parameters that are passed via
1759 // registers, then we must store them to their spots on the stack so they
1760 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001761 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1762 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1763 FuncInfo->setRegSaveFrameIndex(
1764 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1765 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001766
Gordon Henriksen86737662008-01-05 16:56:59 +00001767 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001769 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1770 getPointerTy());
1771 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001772 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001773 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1774 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001775 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1776 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001779 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001780 PseudoSourceValue::getFixedStack(
1781 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001782 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001783 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001784 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001785 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001786
Dan Gohmanface41a2009-08-16 21:24:25 +00001787 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1788 // Now store the XMM (fp + vector) parameter registers.
1789 SmallVector<SDValue, 11> SaveXMMOps;
1790 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001791
Dan Gohmanface41a2009-08-16 21:24:25 +00001792 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1793 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1794 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001795
Dan Gohman1e93df62010-04-17 14:41:14 +00001796 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1797 FuncInfo->getRegSaveFrameIndex()));
1798 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1799 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001800
Dan Gohmanface41a2009-08-16 21:24:25 +00001801 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1802 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1803 X86::VR128RegisterClass);
1804 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1805 SaveXMMOps.push_back(Val);
1806 }
1807 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1808 MVT::Other,
1809 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001811
1812 if (!MemOps.empty())
1813 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1814 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001817
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001819 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001821 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001822 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001823 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001824 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001825 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001826 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001827
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001829 // RegSaveFrameIndex is X86-64 only.
1830 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001831 if (CallConv == CallingConv::X86_FastCall ||
1832 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001833 // fastcc functions can't have varargs.
1834 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001835 }
Evan Cheng25caf632006-05-23 21:06:34 +00001836
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001838}
1839
Dan Gohman475871a2008-07-27 21:46:04 +00001840SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1842 SDValue StackPtr, SDValue Arg,
1843 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001844 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001845 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001846 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001847 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001849 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001850 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001851 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001852 }
Dale Johannesenace16102009-02-03 19:33:06 +00001853 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001854 PseudoSourceValue::getStack(), LocMemOffset,
1855 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001856}
1857
Bill Wendling64e87322009-01-16 19:25:27 +00001858/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001860SDValue
1861X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001862 SDValue &OutRetAddr, SDValue Chain,
1863 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001864 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001865 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001866 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001867 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001868
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001869 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001870 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001871 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001872}
1873
1874/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1875/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001876static SDValue
1877EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001878 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001879 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001880 // Store the return address to the appropriate stack slot.
1881 if (!FPDiff) return Chain;
1882 // Calculate the new stack slot for the return address.
1883 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001884 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001885 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001888 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001889 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1890 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001891 return Chain;
1892}
1893
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001895X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001896 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001897 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001899 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 const SmallVectorImpl<ISD::InputArg> &Ins,
1901 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001902 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 MachineFunction &MF = DAG.getMachineFunction();
1904 bool Is64Bit = Subtarget->is64Bit();
1905 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001906 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907
Evan Cheng5f941932010-02-05 02:21:12 +00001908 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001909 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001910 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1911 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001912 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001913
1914 // Sibcalls are automatically detected tailcalls which do not require
1915 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001916 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001917 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001918
1919 if (isTailCall)
1920 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001921 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001922
Chris Lattner29689432010-03-11 00:22:57 +00001923 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1924 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001925
Chris Lattner638402b2007-02-28 07:00:42 +00001926 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001927 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1929 ArgLocs, *DAG.getContext());
1930 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001931
Chris Lattner423c5f42007-02-28 05:31:48 +00001932 // Get a count of how many bytes are to be pushed on the stack.
1933 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001934 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001935 // This is a sibcall. The memory operands are available in caller's
1936 // own caller's stack.
1937 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001938 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001939 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001940
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001942 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001944 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1946 FPDiff = NumBytesCallerPushed - NumBytes;
1947
1948 // Set the delta of movement of the returnaddr stackslot.
1949 // But only set if delta is greater than previous delta.
1950 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1951 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1952 }
1953
Evan Chengf22f9b32010-02-06 03:28:46 +00001954 if (!IsSibcall)
1955 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001956
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001958 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001959 if (isTailCall && FPDiff)
1960 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1961 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001962
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1964 SmallVector<SDValue, 8> MemOpChains;
1965 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001966
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001967 // Walk the register/memloc assignments, inserting copies/loads. In the case
1968 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001969 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1970 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001971 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001972 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001974 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001975
Chris Lattner423c5f42007-02-28 05:31:48 +00001976 // Promote the value if needed.
1977 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001978 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 case CCValAssign::Full: break;
1980 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001981 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001982 break;
1983 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001984 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001985 break;
1986 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001987 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1988 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1990 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1991 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001992 } else
1993 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1994 break;
1995 case CCValAssign::BCvt:
1996 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001997 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001998 case CCValAssign::Indirect: {
1999 // Store the argument.
2000 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002001 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002002 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002003 PseudoSourceValue::getFixedStack(FI), 0,
2004 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002005 Arg = SpillSlot;
2006 break;
2007 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002008 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002009
Chris Lattner423c5f42007-02-28 05:31:48 +00002010 if (VA.isRegLoc()) {
2011 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00002012 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002013 assert(VA.isMemLoc());
2014 if (StackPtr.getNode() == 0)
2015 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2016 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2017 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002018 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002020
Evan Cheng32fe1032006-05-25 00:59:30 +00002021 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002023 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002024
Evan Cheng347d5f72006-04-28 21:29:37 +00002025 // Build a sequence of copy-to-reg nodes chained together with token chain
2026 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002027 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 // Tail call byval lowering might overwrite argument registers so in case of
2029 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002031 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002032 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002033 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002034 InFlag = Chain.getValue(1);
2035 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002036
Chris Lattner88e1fd52009-07-09 04:24:46 +00002037 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002038 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2039 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002040 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002041 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2042 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002043 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002044 InFlag);
2045 InFlag = Chain.getValue(1);
2046 } else {
2047 // If we are tail calling and generating PIC/GOT style code load the
2048 // address of the callee into ECX. The value in ecx is used as target of
2049 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2050 // for tail calls on PIC/GOT architectures. Normally we would just put the
2051 // address of GOT into ebx and then call target@PLT. But for tail calls
2052 // ebx would be restored (since ebx is callee saved) before jumping to the
2053 // target@PLT.
2054
2055 // Note: The actual moving to ECX is done further down.
2056 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2057 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2058 !G->getGlobal()->hasProtectedVisibility())
2059 Callee = LowerGlobalAddress(Callee, DAG);
2060 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002061 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002062 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002063 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002064
Nate Begemanc8ea6732010-07-21 20:49:52 +00002065 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 // From AMD64 ABI document:
2067 // For calls that may call functions that use varargs or stdargs
2068 // (prototype-less calls or calls to functions containing ellipsis (...) in
2069 // the declaration) %al is used as hidden argument to specify the number
2070 // of SSE registers used. The contents of %al do not need to match exactly
2071 // the number of registers, but must be an ubound on the number of SSE
2072 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002073
Gordon Henriksen86737662008-01-05 16:56:59 +00002074 // Count the number of XMM registers allocated.
2075 static const unsigned XMMArgRegs[] = {
2076 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2077 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2078 };
2079 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002080 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002081 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002082
Dale Johannesendd64c412009-02-04 00:33:20 +00002083 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 InFlag = Chain.getValue(1);
2086 }
2087
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002088
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002089 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 if (isTailCall) {
2091 // Force all the incoming stack arguments to be loaded from the stack
2092 // before any new outgoing arguments are stored to the stack, because the
2093 // outgoing stack slots may alias the incoming argument stack slots, and
2094 // the alias isn't otherwise explicit. This is slightly more conservative
2095 // than necessary, because it means that each store effectively depends
2096 // on every argument instead of just those arguments it would clobber.
2097 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2098
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SmallVector<SDValue, 8> MemOpChains2;
2100 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002101 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002102 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002103 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002104 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002105 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2106 CCValAssign &VA = ArgLocs[i];
2107 if (VA.isRegLoc())
2108 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002109 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002110 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002111 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002112 // Create frame index.
2113 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002114 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002115 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002116 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002117
Duncan Sands276dcbd2008-03-21 09:14:45 +00002118 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002119 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002120 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002121 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002123 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002124 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002125
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2127 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002128 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002129 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002130 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002131 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002133 PseudoSourceValue::getFixedStack(FI), 0,
2134 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 }
2137 }
2138
2139 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002141 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002142
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002143 // Copy arguments to their registers.
2144 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002145 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002146 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147 InFlag = Chain.getValue(1);
2148 }
Dan Gohman475871a2008-07-27 21:46:04 +00002149 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002150
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002152 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002153 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002156 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2157 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2158 // In the 64-bit large code model, we have to make all calls
2159 // through a register, since the call instruction's 32-bit
2160 // pc-relative offset may not be large enough to hold the whole
2161 // address.
2162 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002163 // If the callee is a GlobalAddress node (quite common, every direct call
2164 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2165 // it.
2166
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002167 // We should use extra load for direct calls to dllimported functions in
2168 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002169 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002170 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002171 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002172
Chris Lattner48a7d022009-07-09 05:02:21 +00002173 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2174 // external symbols most go through the PLT in PIC mode. If the symbol
2175 // has hidden or protected visibility, or if it is static or local, then
2176 // we don't need to use the PLT - we can directly call it.
2177 if (Subtarget->isTargetELF() &&
2178 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002179 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002180 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002181 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002182 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2183 Subtarget->getDarwinVers() < 9) {
2184 // PC-relative references to external symbols should go through $stub,
2185 // unless we're building with the leopard linker or later, which
2186 // automatically synthesizes these stubs.
2187 OpFlags = X86II::MO_DARWIN_STUB;
2188 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002189
Devang Patel0d881da2010-07-06 22:08:15 +00002190 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002191 G->getOffset(), OpFlags);
2192 }
Bill Wendling056292f2008-09-16 21:48:12 +00002193 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002194 unsigned char OpFlags = 0;
2195
2196 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2197 // symbols should go through the PLT.
2198 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002199 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002200 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002201 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002202 Subtarget->getDarwinVers() < 9) {
2203 // PC-relative references to external symbols should go through $stub,
2204 // unless we're building with the leopard linker or later, which
2205 // automatically synthesizes these stubs.
2206 OpFlags = X86II::MO_DARWIN_STUB;
2207 }
Eric Christopherfd179292009-08-27 18:07:15 +00002208
Chris Lattner48a7d022009-07-09 05:02:21 +00002209 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2210 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002211 }
2212
Chris Lattnerd96d0722007-02-25 06:40:16 +00002213 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002214 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002215 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002216
Evan Chengf22f9b32010-02-06 03:28:46 +00002217 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002218 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2219 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002220 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002222
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002223 Ops.push_back(Chain);
2224 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002225
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002228
Gordon Henriksen86737662008-01-05 16:56:59 +00002229 // Add argument registers to the end of the list so that they are known live
2230 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002231 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2232 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2233 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002234
Evan Cheng586ccac2008-03-18 23:36:35 +00002235 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002237 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2238
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002239 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2240 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002242
Gabor Greifba36cb52008-08-28 21:40:38 +00002243 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002244 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002245
Dan Gohman98ca4f22009-08-05 01:29:28 +00002246 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002247 // We used to do:
2248 //// If this is the first return lowered for this function, add the regs
2249 //// to the liveout set for the function.
2250 // This isn't right, although it's probably harmless on x86; liveouts
2251 // should be computed from returns not tail calls. Consider a void
2252 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002253 return DAG.getNode(X86ISD::TC_RETURN, dl,
2254 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002255 }
2256
Dale Johannesenace16102009-02-03 19:33:06 +00002257 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002258 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002259
Chris Lattner2d297092006-05-23 18:50:38 +00002260 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002261 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002262 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002263 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002264 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002265 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002266 // pops the hidden struct pointer, so we have to push it back.
2267 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002269 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002270 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002271
Gordon Henriksenae636f82008-01-03 16:47:34 +00002272 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002273 if (!IsSibcall) {
2274 Chain = DAG.getCALLSEQ_END(Chain,
2275 DAG.getIntPtrConstant(NumBytes, true),
2276 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2277 true),
2278 InFlag);
2279 InFlag = Chain.getValue(1);
2280 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002281
Chris Lattner3085e152007-02-25 08:59:22 +00002282 // Handle result values, copying them out of physregs into vregs that we
2283 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2285 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002286}
2287
Evan Cheng25ab6902006-09-08 06:48:29 +00002288
2289//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002290// Fast Calling Convention (tail call) implementation
2291//===----------------------------------------------------------------------===//
2292
2293// Like std call, callee cleans arguments, convention except that ECX is
2294// reserved for storing the tail called function address. Only 2 registers are
2295// free for argument passing (inreg). Tail call optimization is performed
2296// provided:
2297// * tailcallopt is enabled
2298// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002299// On X86_64 architecture with GOT-style position independent code only local
2300// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002301// To keep the stack aligned according to platform abi the function
2302// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2303// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002304// If a tail called function callee has more arguments than the caller the
2305// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002306// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002307// original REtADDR, but before the saved framepointer or the spilled registers
2308// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2309// stack layout:
2310// arg1
2311// arg2
2312// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002313// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002314// move area ]
2315// (possible EBP)
2316// ESI
2317// EDI
2318// local1 ..
2319
2320/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2321/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002322unsigned
2323X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2324 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002325 MachineFunction &MF = DAG.getMachineFunction();
2326 const TargetMachine &TM = MF.getTarget();
2327 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2328 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002329 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002330 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002331 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002332 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2333 // Number smaller than 12 so just add the difference.
2334 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2335 } else {
2336 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002337 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002338 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002339 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002340 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002341}
2342
Evan Cheng5f941932010-02-05 02:21:12 +00002343/// MatchingStackOffset - Return true if the given stack call argument is
2344/// already available in the same position (relatively) of the caller's
2345/// incoming argument stack.
2346static
2347bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2348 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2349 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002350 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2351 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002352 if (Arg.getOpcode() == ISD::CopyFromReg) {
2353 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2354 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2355 return false;
2356 MachineInstr *Def = MRI->getVRegDef(VR);
2357 if (!Def)
2358 return false;
2359 if (!Flags.isByVal()) {
2360 if (!TII->isLoadFromStackSlot(Def, FI))
2361 return false;
2362 } else {
2363 unsigned Opcode = Def->getOpcode();
2364 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2365 Def->getOperand(1).isFI()) {
2366 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002367 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002368 } else
2369 return false;
2370 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002371 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2372 if (Flags.isByVal())
2373 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002374 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002375 // define @foo(%struct.X* %A) {
2376 // tail call @bar(%struct.X* byval %A)
2377 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002378 return false;
2379 SDValue Ptr = Ld->getBasePtr();
2380 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2381 if (!FINode)
2382 return false;
2383 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002384 } else
2385 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002386
Evan Cheng4cae1332010-03-05 08:38:04 +00002387 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002388 if (!MFI->isFixedObjectIndex(FI))
2389 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002390 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002391}
2392
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2394/// for tail call optimization. Targets which want to do tail call
2395/// optimization should implement this function.
2396bool
2397X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002398 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002400 bool isCalleeStructRet,
2401 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002402 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002403 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002404 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002406 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002407 CalleeCC != CallingConv::C)
2408 return false;
2409
Evan Cheng7096ae42010-01-29 06:45:59 +00002410 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002411 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002412 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002413 CallingConv::ID CallerCC = CallerF->getCallingConv();
2414 bool CCMatch = CallerCC == CalleeCC;
2415
Dan Gohman1797ed52010-02-08 20:27:50 +00002416 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002417 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002418 return true;
2419 return false;
2420 }
2421
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002422 // Look for obvious safe cases to perform tail call optimization that do not
2423 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002424
Evan Cheng2c12cb42010-03-26 16:26:03 +00002425 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2426 // emit a special epilogue.
2427 if (RegInfo->needsStackRealignment(MF))
2428 return false;
2429
Eric Christopher90eb4022010-07-22 00:26:08 +00002430 // Do not sibcall optimize vararg calls unless the call site is not passing
2431 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002432 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002433 return false;
2434
Evan Chenga375d472010-03-15 18:54:48 +00002435 // Also avoid sibcall optimization if either caller or callee uses struct
2436 // return semantics.
2437 if (isCalleeStructRet || isCallerStructRet)
2438 return false;
2439
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002440 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2441 // Therefore if it's not used by the call it is not safe to optimize this into
2442 // a sibcall.
2443 bool Unused = false;
2444 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2445 if (!Ins[i].Used) {
2446 Unused = true;
2447 break;
2448 }
2449 }
2450 if (Unused) {
2451 SmallVector<CCValAssign, 16> RVLocs;
2452 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2453 RVLocs, *DAG.getContext());
2454 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002455 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002456 CCValAssign &VA = RVLocs[i];
2457 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2458 return false;
2459 }
2460 }
2461
Evan Cheng13617962010-04-30 01:12:32 +00002462 // If the calling conventions do not match, then we'd better make sure the
2463 // results are returned in the same way as what the caller expects.
2464 if (!CCMatch) {
2465 SmallVector<CCValAssign, 16> RVLocs1;
2466 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2467 RVLocs1, *DAG.getContext());
2468 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2469
2470 SmallVector<CCValAssign, 16> RVLocs2;
2471 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2472 RVLocs2, *DAG.getContext());
2473 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2474
2475 if (RVLocs1.size() != RVLocs2.size())
2476 return false;
2477 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2478 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2479 return false;
2480 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2481 return false;
2482 if (RVLocs1[i].isRegLoc()) {
2483 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2484 return false;
2485 } else {
2486 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2487 return false;
2488 }
2489 }
2490 }
2491
Evan Chenga6bff982010-01-30 01:22:00 +00002492 // If the callee takes no arguments then go on to check the results of the
2493 // call.
2494 if (!Outs.empty()) {
2495 // Check if stack adjustment is needed. For now, do not do this if any
2496 // argument is passed on the stack.
2497 SmallVector<CCValAssign, 16> ArgLocs;
2498 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2499 ArgLocs, *DAG.getContext());
2500 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002501 if (CCInfo.getNextStackOffset()) {
2502 MachineFunction &MF = DAG.getMachineFunction();
2503 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2504 return false;
2505 if (Subtarget->isTargetWin64())
2506 // Win64 ABI has additional complications.
2507 return false;
2508
2509 // Check if the arguments are already laid out in the right way as
2510 // the caller's fixed stack objects.
2511 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002512 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2513 const X86InstrInfo *TII =
2514 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002515 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2516 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002517 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002518 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002519 if (VA.getLocInfo() == CCValAssign::Indirect)
2520 return false;
2521 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002522 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2523 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002524 return false;
2525 }
2526 }
2527 }
Evan Cheng9c044672010-05-29 01:35:22 +00002528
2529 // If the tailcall address may be in a register, then make sure it's
2530 // possible to register allocate for it. In 32-bit, the call address can
2531 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002532 // callee-saved registers are restored. These happen to be the same
2533 // registers used to pass 'inreg' arguments so watch out for those.
2534 if (!Subtarget->is64Bit() &&
2535 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002536 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002537 unsigned NumInRegs = 0;
2538 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2539 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002540 if (!VA.isRegLoc())
2541 continue;
2542 unsigned Reg = VA.getLocReg();
2543 switch (Reg) {
2544 default: break;
2545 case X86::EAX: case X86::EDX: case X86::ECX:
2546 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002547 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002548 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002549 }
2550 }
2551 }
Evan Chenga6bff982010-01-30 01:22:00 +00002552 }
Evan Chengb1712452010-01-27 06:25:16 +00002553
Evan Cheng86809cc2010-02-03 03:28:02 +00002554 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002555}
2556
Dan Gohman3df24e62008-09-03 23:12:08 +00002557FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002558X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2559 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002560}
2561
2562
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002563//===----------------------------------------------------------------------===//
2564// Other Lowering Hooks
2565//===----------------------------------------------------------------------===//
2566
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002567static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002568 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002569 switch(Opc) {
2570 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002571 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002572 case X86ISD::PSHUFHW:
2573 case X86ISD::PSHUFLW:
2574 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2575 }
2576
2577 return SDValue();
2578}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002579
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002580static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2581 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2582 switch(Opc) {
2583 default: llvm_unreachable("Unknown x86 shuffle node");
2584 case X86ISD::SHUFPD:
2585 case X86ISD::SHUFPS:
2586 return DAG.getNode(Opc, dl, VT, V1, V2,
2587 DAG.getConstant(TargetMask, MVT::i8));
2588 }
2589 return SDValue();
2590}
2591
2592static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2593 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2594 switch(Opc) {
2595 default: llvm_unreachable("Unknown x86 shuffle node");
2596 case X86ISD::MOVLHPS:
2597 case X86ISD::PUNPCKLDQ:
2598 return DAG.getNode(Opc, dl, VT, V1, V2);
2599 }
2600 return SDValue();
2601}
2602
Dan Gohmand858e902010-04-17 15:26:15 +00002603SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002604 MachineFunction &MF = DAG.getMachineFunction();
2605 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2606 int ReturnAddrIndex = FuncInfo->getRAIndex();
2607
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002608 if (ReturnAddrIndex == 0) {
2609 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002610 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002611 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002612 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002613 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002614 }
2615
Evan Cheng25ab6902006-09-08 06:48:29 +00002616 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002617}
2618
2619
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002620bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2621 bool hasSymbolicDisplacement) {
2622 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002623 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002624 return false;
2625
2626 // If we don't have a symbolic displacement - we don't have any extra
2627 // restrictions.
2628 if (!hasSymbolicDisplacement)
2629 return true;
2630
2631 // FIXME: Some tweaks might be needed for medium code model.
2632 if (M != CodeModel::Small && M != CodeModel::Kernel)
2633 return false;
2634
2635 // For small code model we assume that latest object is 16MB before end of 31
2636 // bits boundary. We may also accept pretty large negative constants knowing
2637 // that all objects are in the positive half of address space.
2638 if (M == CodeModel::Small && Offset < 16*1024*1024)
2639 return true;
2640
2641 // For kernel code model we know that all object resist in the negative half
2642 // of 32bits address space. We may not accept negative offsets, since they may
2643 // be just off and we may accept pretty large positive ones.
2644 if (M == CodeModel::Kernel && Offset > 0)
2645 return true;
2646
2647 return false;
2648}
2649
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002650/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2651/// specific condition code, returning the condition code and the LHS/RHS of the
2652/// comparison to make.
2653static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2654 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002655 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002656 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2657 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2658 // X > -1 -> X == 0, jump !sign.
2659 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002660 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002661 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2662 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002663 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002664 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002665 // X < 1 -> X <= 0
2666 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002667 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002668 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002669 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002670
Evan Chengd9558e02006-01-06 00:43:03 +00002671 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002672 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002673 case ISD::SETEQ: return X86::COND_E;
2674 case ISD::SETGT: return X86::COND_G;
2675 case ISD::SETGE: return X86::COND_GE;
2676 case ISD::SETLT: return X86::COND_L;
2677 case ISD::SETLE: return X86::COND_LE;
2678 case ISD::SETNE: return X86::COND_NE;
2679 case ISD::SETULT: return X86::COND_B;
2680 case ISD::SETUGT: return X86::COND_A;
2681 case ISD::SETULE: return X86::COND_BE;
2682 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002683 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002684 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002685
Chris Lattner4c78e022008-12-23 23:42:27 +00002686 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002687
Chris Lattner4c78e022008-12-23 23:42:27 +00002688 // If LHS is a foldable load, but RHS is not, flip the condition.
2689 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2690 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2691 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2692 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002693 }
2694
Chris Lattner4c78e022008-12-23 23:42:27 +00002695 switch (SetCCOpcode) {
2696 default: break;
2697 case ISD::SETOLT:
2698 case ISD::SETOLE:
2699 case ISD::SETUGT:
2700 case ISD::SETUGE:
2701 std::swap(LHS, RHS);
2702 break;
2703 }
2704
2705 // On a floating point condition, the flags are set as follows:
2706 // ZF PF CF op
2707 // 0 | 0 | 0 | X > Y
2708 // 0 | 0 | 1 | X < Y
2709 // 1 | 0 | 0 | X == Y
2710 // 1 | 1 | 1 | unordered
2711 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002712 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002713 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002714 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002715 case ISD::SETOLT: // flipped
2716 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002717 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002718 case ISD::SETOLE: // flipped
2719 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002720 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002721 case ISD::SETUGT: // flipped
2722 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002723 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002724 case ISD::SETUGE: // flipped
2725 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002726 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002727 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002728 case ISD::SETNE: return X86::COND_NE;
2729 case ISD::SETUO: return X86::COND_P;
2730 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002731 case ISD::SETOEQ:
2732 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002733 }
Evan Chengd9558e02006-01-06 00:43:03 +00002734}
2735
Evan Cheng4a460802006-01-11 00:33:36 +00002736/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2737/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002738/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002739static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002740 switch (X86CC) {
2741 default:
2742 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002743 case X86::COND_B:
2744 case X86::COND_BE:
2745 case X86::COND_E:
2746 case X86::COND_P:
2747 case X86::COND_A:
2748 case X86::COND_AE:
2749 case X86::COND_NE:
2750 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002751 return true;
2752 }
2753}
2754
Evan Chengeb2f9692009-10-27 19:56:55 +00002755/// isFPImmLegal - Returns true if the target can instruction select the
2756/// specified FP immediate natively. If false, the legalizer will
2757/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002758bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002759 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2760 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2761 return true;
2762 }
2763 return false;
2764}
2765
Nate Begeman9008ca62009-04-27 18:41:29 +00002766/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2767/// the specified range (L, H].
2768static bool isUndefOrInRange(int Val, int Low, int Hi) {
2769 return (Val < 0) || (Val >= Low && Val < Hi);
2770}
2771
2772/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2773/// specified value.
2774static bool isUndefOrEqual(int Val, int CmpVal) {
2775 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002776 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002778}
2779
Nate Begeman9008ca62009-04-27 18:41:29 +00002780/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2781/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2782/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002783static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002784 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002785 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002786 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 return (Mask[0] < 2 && Mask[1] < 2);
2788 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002789}
2790
Nate Begeman9008ca62009-04-27 18:41:29 +00002791bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002792 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 N->getMask(M);
2794 return ::isPSHUFDMask(M, N->getValueType(0));
2795}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002796
Nate Begeman9008ca62009-04-27 18:41:29 +00002797/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2798/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002799static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002800 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002801 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002802
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 // Lower quadword copied in order or undef.
2804 for (int i = 0; i != 4; ++i)
2805 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002806 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002807
Evan Cheng506d3df2006-03-29 23:07:14 +00002808 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002809 for (int i = 4; i != 8; ++i)
2810 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002811 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002812
Evan Cheng506d3df2006-03-29 23:07:14 +00002813 return true;
2814}
2815
Nate Begeman9008ca62009-04-27 18:41:29 +00002816bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002817 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 N->getMask(M);
2819 return ::isPSHUFHWMask(M, N->getValueType(0));
2820}
Evan Cheng506d3df2006-03-29 23:07:14 +00002821
Nate Begeman9008ca62009-04-27 18:41:29 +00002822/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2823/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002824static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002825 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002826 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002827
Rafael Espindola15684b22009-04-24 12:40:33 +00002828 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 for (int i = 4; i != 8; ++i)
2830 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002831 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002832
Rafael Espindola15684b22009-04-24 12:40:33 +00002833 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 for (int i = 0; i != 4; ++i)
2835 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002836 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002837
Rafael Espindola15684b22009-04-24 12:40:33 +00002838 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002839}
2840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002842 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 N->getMask(M);
2844 return ::isPSHUFLWMask(M, N->getValueType(0));
2845}
2846
Nate Begemana09008b2009-10-19 02:17:23 +00002847/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2848/// is suitable for input to PALIGNR.
2849static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2850 bool hasSSSE3) {
2851 int i, e = VT.getVectorNumElements();
2852
2853 // Do not handle v2i64 / v2f64 shuffles with palignr.
2854 if (e < 4 || !hasSSSE3)
2855 return false;
2856
2857 for (i = 0; i != e; ++i)
2858 if (Mask[i] >= 0)
2859 break;
2860
2861 // All undef, not a palignr.
2862 if (i == e)
2863 return false;
2864
2865 // Determine if it's ok to perform a palignr with only the LHS, since we
2866 // don't have access to the actual shuffle elements to see if RHS is undef.
2867 bool Unary = Mask[i] < (int)e;
2868 bool NeedsUnary = false;
2869
2870 int s = Mask[i] - i;
2871
2872 // Check the rest of the elements to see if they are consecutive.
2873 for (++i; i != e; ++i) {
2874 int m = Mask[i];
2875 if (m < 0)
2876 continue;
2877
2878 Unary = Unary && (m < (int)e);
2879 NeedsUnary = NeedsUnary || (m < s);
2880
2881 if (NeedsUnary && !Unary)
2882 return false;
2883 if (Unary && m != ((s+i) & (e-1)))
2884 return false;
2885 if (!Unary && m != (s+i))
2886 return false;
2887 }
2888 return true;
2889}
2890
2891bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2892 SmallVector<int, 8> M;
2893 N->getMask(M);
2894 return ::isPALIGNRMask(M, N->getValueType(0), true);
2895}
2896
Evan Cheng14aed5e2006-03-24 01:18:28 +00002897/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2898/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002899static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 int NumElems = VT.getVectorNumElements();
2901 if (NumElems != 2 && NumElems != 4)
2902 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002903
Nate Begeman9008ca62009-04-27 18:41:29 +00002904 int Half = NumElems / 2;
2905 for (int i = 0; i < Half; ++i)
2906 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002907 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002908 for (int i = Half; i < NumElems; ++i)
2909 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002910 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002911
Evan Cheng14aed5e2006-03-24 01:18:28 +00002912 return true;
2913}
2914
Nate Begeman9008ca62009-04-27 18:41:29 +00002915bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2916 SmallVector<int, 8> M;
2917 N->getMask(M);
2918 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002919}
2920
Evan Cheng213d2cf2007-05-17 18:45:50 +00002921/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002922/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2923/// half elements to come from vector 1 (which would equal the dest.) and
2924/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002925static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002927
2928 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002930
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 int Half = NumElems / 2;
2932 for (int i = 0; i < Half; ++i)
2933 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002934 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 for (int i = Half; i < NumElems; ++i)
2936 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002937 return false;
2938 return true;
2939}
2940
Nate Begeman9008ca62009-04-27 18:41:29 +00002941static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2942 SmallVector<int, 8> M;
2943 N->getMask(M);
2944 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002945}
2946
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002947/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2948/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002949bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2950 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002951 return false;
2952
Evan Cheng2064a2b2006-03-28 06:50:32 +00002953 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2955 isUndefOrEqual(N->getMaskElt(1), 7) &&
2956 isUndefOrEqual(N->getMaskElt(2), 2) &&
2957 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002958}
2959
Nate Begeman0b10b912009-11-07 23:17:15 +00002960/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2961/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2962/// <2, 3, 2, 3>
2963bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2964 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2965
2966 if (NumElems != 4)
2967 return false;
2968
2969 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2970 isUndefOrEqual(N->getMaskElt(1), 3) &&
2971 isUndefOrEqual(N->getMaskElt(2), 2) &&
2972 isUndefOrEqual(N->getMaskElt(3), 3);
2973}
2974
Evan Cheng5ced1d82006-04-06 23:23:56 +00002975/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2976/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002977bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2978 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002979
Evan Cheng5ced1d82006-04-06 23:23:56 +00002980 if (NumElems != 2 && NumElems != 4)
2981 return false;
2982
Evan Chengc5cdff22006-04-07 21:53:05 +00002983 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002985 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002986
Evan Chengc5cdff22006-04-07 21:53:05 +00002987 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002989 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002990
2991 return true;
2992}
2993
Nate Begeman0b10b912009-11-07 23:17:15 +00002994/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2995/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2996bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002998
Evan Cheng5ced1d82006-04-06 23:23:56 +00002999 if (NumElems != 2 && NumElems != 4)
3000 return false;
3001
Evan Chengc5cdff22006-04-07 21:53:05 +00003002 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003004 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003005
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 for (unsigned i = 0; i < NumElems/2; ++i)
3007 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003008 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003009
3010 return true;
3011}
3012
Evan Cheng0038e592006-03-28 00:39:58 +00003013/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3014/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003015static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003016 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003018 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003019 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003020
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3022 int BitI = Mask[i];
3023 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003024 if (!isUndefOrEqual(BitI, j))
3025 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003026 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003027 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003028 return false;
3029 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003030 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003031 return false;
3032 }
Evan Cheng0038e592006-03-28 00:39:58 +00003033 }
Evan Cheng0038e592006-03-28 00:39:58 +00003034 return true;
3035}
3036
Nate Begeman9008ca62009-04-27 18:41:29 +00003037bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3038 SmallVector<int, 8> M;
3039 N->getMask(M);
3040 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003041}
3042
Evan Cheng4fcb9222006-03-28 02:43:26 +00003043/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3044/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003045static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003046 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003048 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003049 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003050
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3052 int BitI = Mask[i];
3053 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003054 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003055 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003056 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003057 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003058 return false;
3059 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003060 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003061 return false;
3062 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003063 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003064 return true;
3065}
3066
Nate Begeman9008ca62009-04-27 18:41:29 +00003067bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3068 SmallVector<int, 8> M;
3069 N->getMask(M);
3070 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003071}
3072
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003073/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3074/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3075/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003076static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003078 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003079 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003080
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3082 int BitI = Mask[i];
3083 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003084 if (!isUndefOrEqual(BitI, j))
3085 return false;
3086 if (!isUndefOrEqual(BitI1, j))
3087 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003088 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003089 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003090}
3091
Nate Begeman9008ca62009-04-27 18:41:29 +00003092bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3093 SmallVector<int, 8> M;
3094 N->getMask(M);
3095 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3096}
3097
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003098/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3099/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3100/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003101static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003103 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3104 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3107 int BitI = Mask[i];
3108 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003109 if (!isUndefOrEqual(BitI, j))
3110 return false;
3111 if (!isUndefOrEqual(BitI1, j))
3112 return false;
3113 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003114 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003115}
3116
Nate Begeman9008ca62009-04-27 18:41:29 +00003117bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3118 SmallVector<int, 8> M;
3119 N->getMask(M);
3120 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3121}
3122
Evan Cheng017dcc62006-04-21 01:05:10 +00003123/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3124/// specifies a shuffle of elements that is suitable for input to MOVSS,
3125/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003126static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003127 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003128 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003129
3130 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003131
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003133 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 for (int i = 1; i < NumElts; ++i)
3136 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003137 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003138
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003139 return true;
3140}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3143 SmallVector<int, 8> M;
3144 N->getMask(M);
3145 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003146}
3147
Evan Cheng017dcc62006-04-21 01:05:10 +00003148/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3149/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003150/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003151static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 bool V2IsSplat = false, bool V2IsUndef = false) {
3153 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003154 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003155 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003156
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003158 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003159
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 for (int i = 1; i < NumOps; ++i)
3161 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3162 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3163 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003164 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003165
Evan Cheng39623da2006-04-20 08:58:49 +00003166 return true;
3167}
3168
Nate Begeman9008ca62009-04-27 18:41:29 +00003169static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003170 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 SmallVector<int, 8> M;
3172 N->getMask(M);
3173 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003174}
3175
Evan Chengd9539472006-04-14 21:59:03 +00003176/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3177/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003178bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3179 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003180 return false;
3181
3182 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003183 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 int Elt = N->getMaskElt(i);
3185 if (Elt >= 0 && Elt != 1)
3186 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003187 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003188
3189 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003190 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 int Elt = N->getMaskElt(i);
3192 if (Elt >= 0 && Elt != 3)
3193 return false;
3194 if (Elt == 3)
3195 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003196 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003197 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003199 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003200}
3201
3202/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3203/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003204bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3205 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003206 return false;
3207
3208 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 for (unsigned i = 0; i < 2; ++i)
3210 if (N->getMaskElt(i) > 0)
3211 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003212
3213 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003214 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 int Elt = N->getMaskElt(i);
3216 if (Elt >= 0 && Elt != 2)
3217 return false;
3218 if (Elt == 2)
3219 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003220 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003222 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003223}
3224
Evan Cheng0b457f02008-09-25 20:50:48 +00003225/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3226/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003227bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3228 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 for (int i = 0; i < e; ++i)
3231 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003232 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 for (int i = 0; i < e; ++i)
3234 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003235 return false;
3236 return true;
3237}
3238
Evan Cheng63d33002006-03-22 08:01:21 +00003239/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003240/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003241unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003242 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3243 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3244
Evan Chengb9df0ca2006-03-22 02:53:00 +00003245 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3246 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003247 for (int i = 0; i < NumOperands; ++i) {
3248 int Val = SVOp->getMaskElt(NumOperands-i-1);
3249 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003250 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003251 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003252 if (i != NumOperands - 1)
3253 Mask <<= Shift;
3254 }
Evan Cheng63d33002006-03-22 08:01:21 +00003255 return Mask;
3256}
3257
Evan Cheng506d3df2006-03-29 23:07:14 +00003258/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003259/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003260unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003262 unsigned Mask = 0;
3263 // 8 nodes, but we only care about the last 4.
3264 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 int Val = SVOp->getMaskElt(i);
3266 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003267 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003268 if (i != 4)
3269 Mask <<= 2;
3270 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003271 return Mask;
3272}
3273
3274/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003275/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003276unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003278 unsigned Mask = 0;
3279 // 8 nodes, but we only care about the first 4.
3280 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 int Val = SVOp->getMaskElt(i);
3282 if (Val >= 0)
3283 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003284 if (i != 0)
3285 Mask <<= 2;
3286 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003287 return Mask;
3288}
3289
Nate Begemana09008b2009-10-19 02:17:23 +00003290/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3291/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3292unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3293 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3294 EVT VVT = N->getValueType(0);
3295 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3296 int Val = 0;
3297
3298 unsigned i, e;
3299 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3300 Val = SVOp->getMaskElt(i);
3301 if (Val >= 0)
3302 break;
3303 }
3304 return (Val - i) * EltSize;
3305}
3306
Evan Cheng37b73872009-07-30 08:33:02 +00003307/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3308/// constant +0.0.
3309bool X86::isZeroNode(SDValue Elt) {
3310 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003311 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003312 (isa<ConstantFPSDNode>(Elt) &&
3313 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3314}
3315
Nate Begeman9008ca62009-04-27 18:41:29 +00003316/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3317/// their permute mask.
3318static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3319 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003320 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003321 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003323
Nate Begeman5a5ca152009-04-29 05:20:52 +00003324 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 int idx = SVOp->getMaskElt(i);
3326 if (idx < 0)
3327 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003328 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003330 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003332 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3334 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003335}
3336
Evan Cheng779ccea2007-12-07 21:30:01 +00003337/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3338/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003339static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003340 unsigned NumElems = VT.getVectorNumElements();
3341 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003342 int idx = Mask[i];
3343 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003344 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003345 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003347 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003349 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003350}
3351
Evan Cheng533a0aa2006-04-19 20:35:22 +00003352/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3353/// match movhlps. The lower half elements should come from upper half of
3354/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003355/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003356static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3357 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003358 return false;
3359 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003361 return false;
3362 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003364 return false;
3365 return true;
3366}
3367
Evan Cheng5ced1d82006-04-06 23:23:56 +00003368/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003369/// is promoted to a vector. It also returns the LoadSDNode by reference if
3370/// required.
3371static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003372 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3373 return false;
3374 N = N->getOperand(0).getNode();
3375 if (!ISD::isNON_EXTLoad(N))
3376 return false;
3377 if (LD)
3378 *LD = cast<LoadSDNode>(N);
3379 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003380}
3381
Evan Cheng533a0aa2006-04-19 20:35:22 +00003382/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3383/// match movlp{s|d}. The lower half elements should come from lower half of
3384/// V1 (and in order), and the upper half elements should come from the upper
3385/// half of V2 (and in order). And since V1 will become the source of the
3386/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003387static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3388 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003389 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003390 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003391 // Is V2 is a vector load, don't do this transformation. We will try to use
3392 // load folding shufps op.
3393 if (ISD::isNON_EXTLoad(V2))
3394 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003395
Nate Begeman5a5ca152009-04-29 05:20:52 +00003396 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003397
Evan Cheng533a0aa2006-04-19 20:35:22 +00003398 if (NumElems != 2 && NumElems != 4)
3399 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003400 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003402 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003403 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003405 return false;
3406 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003407}
3408
Evan Cheng39623da2006-04-20 08:58:49 +00003409/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3410/// all the same.
3411static bool isSplatVector(SDNode *N) {
3412 if (N->getOpcode() != ISD::BUILD_VECTOR)
3413 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003414
Dan Gohman475871a2008-07-27 21:46:04 +00003415 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003416 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3417 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418 return false;
3419 return true;
3420}
3421
Evan Cheng213d2cf2007-05-17 18:45:50 +00003422/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003423/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003424/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003425static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003426 SDValue V1 = N->getOperand(0);
3427 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003428 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3429 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003431 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003433 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3434 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003435 if (Opc != ISD::BUILD_VECTOR ||
3436 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003437 return false;
3438 } else if (Idx >= 0) {
3439 unsigned Opc = V1.getOpcode();
3440 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3441 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003442 if (Opc != ISD::BUILD_VECTOR ||
3443 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003444 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003445 }
3446 }
3447 return true;
3448}
3449
3450/// getZeroVector - Returns a vector of specified type with all zero elements.
3451///
Owen Andersone50ed302009-08-10 22:56:29 +00003452static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003453 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003454 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003455
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003456 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3457 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003458 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003459 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3461 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003462 } else if (VT.getSizeInBits() == 128) {
3463 if (HasSSE2) { // SSE2
3464 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3465 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3466 } else { // SSE1
3467 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3468 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3469 }
3470 } else if (VT.getSizeInBits() == 256) { // AVX
3471 // 256-bit logic and arithmetic instructions in AVX are
3472 // all floating-point, no support for integer ops. Default
3473 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003475 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3476 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003477 }
Dale Johannesenace16102009-02-03 19:33:06 +00003478 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003479}
3480
Chris Lattner8a594482007-11-25 00:24:49 +00003481/// getOnesVector - Returns a vector of specified type with all bits set.
3482///
Owen Andersone50ed302009-08-10 22:56:29 +00003483static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003484 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003485
Chris Lattner8a594482007-11-25 00:24:49 +00003486 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3487 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003489 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003490 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003492 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003494 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003495}
3496
3497
Evan Cheng39623da2006-04-20 08:58:49 +00003498/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3499/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003500static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003501 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003502 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003503
Evan Cheng39623da2006-04-20 08:58:49 +00003504 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 SmallVector<int, 8> MaskVec;
3506 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003507
Nate Begeman5a5ca152009-04-29 05:20:52 +00003508 for (unsigned i = 0; i != NumElems; ++i) {
3509 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003510 MaskVec[i] = NumElems;
3511 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003512 }
Evan Cheng39623da2006-04-20 08:58:49 +00003513 }
Evan Cheng39623da2006-04-20 08:58:49 +00003514 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3516 SVOp->getOperand(1), &MaskVec[0]);
3517 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003518}
3519
Evan Cheng017dcc62006-04-21 01:05:10 +00003520/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3521/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003522static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 SDValue V2) {
3524 unsigned NumElems = VT.getVectorNumElements();
3525 SmallVector<int, 8> Mask;
3526 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003527 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 Mask.push_back(i);
3529 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003530}
3531
Nate Begeman9008ca62009-04-27 18:41:29 +00003532/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003533static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003534 SDValue V2) {
3535 unsigned NumElems = VT.getVectorNumElements();
3536 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003537 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 Mask.push_back(i);
3539 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003540 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003541 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003542}
3543
Nate Begeman9008ca62009-04-27 18:41:29 +00003544/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003545static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 SDValue V2) {
3547 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003548 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003549 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003550 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 Mask.push_back(i + Half);
3552 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003553 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003555}
3556
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003557/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3558static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 if (SV->getValueType(0).getVectorNumElements() <= 4)
3560 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003561
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003563 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 DebugLoc dl = SV->getDebugLoc();
3565 SDValue V1 = SV->getOperand(0);
3566 int NumElems = VT.getVectorNumElements();
3567 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003568
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 // unpack elements to the correct location
3570 while (NumElems > 4) {
3571 if (EltNo < NumElems/2) {
3572 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3573 } else {
3574 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3575 EltNo -= NumElems/2;
3576 }
3577 NumElems >>= 1;
3578 }
Eric Christopherfd179292009-08-27 18:07:15 +00003579
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 // Perform the splat.
3581 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003582 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003583 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3584 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003585}
3586
Evan Chengba05f722006-04-21 23:03:30 +00003587/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003588/// vector of zero or undef vector. This produces a shuffle where the low
3589/// element of V2 is swizzled into the zero/undef vector, landing at element
3590/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003591static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003592 bool isZero, bool HasSSE2,
3593 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003594 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003595 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3597 unsigned NumElems = VT.getVectorNumElements();
3598 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003599 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 // If this is the insertion idx, put the low elt of V2 here.
3601 MaskVec.push_back(i == Idx ? NumElems : i);
3602 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003603}
3604
Evan Chengf26ffe92008-05-29 08:22:04 +00003605/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3606/// a shuffle that is zero.
3607static
Nate Begeman9008ca62009-04-27 18:41:29 +00003608unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3609 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003610 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003611 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003612 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003613 int Idx = SVOp->getMaskElt(Index);
3614 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003615 ++NumZeros;
3616 continue;
3617 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003619 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003620 ++NumZeros;
3621 else
3622 break;
3623 }
3624 return NumZeros;
3625}
3626
3627/// isVectorShift - Returns true if the shuffle can be implemented as a
3628/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003629/// FIXME: split into pslldqi, psrldqi, palignr variants.
3630static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003631 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003632 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003633
3634 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003636 if (!NumZeros) {
3637 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003639 if (!NumZeros)
3640 return false;
3641 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003642 bool SeenV1 = false;
3643 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003644 for (unsigned i = NumZeros; i < NumElems; ++i) {
3645 unsigned Val = isLeft ? (i - NumZeros) : i;
3646 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3647 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003648 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003649 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003651 SeenV1 = true;
3652 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003653 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003654 SeenV2 = true;
3655 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003657 return false;
3658 }
3659 if (SeenV1 && SeenV2)
3660 return false;
3661
Nate Begeman9008ca62009-04-27 18:41:29 +00003662 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003663 ShAmt = NumZeros;
3664 return true;
3665}
3666
3667
Evan Chengc78d3b42006-04-24 18:01:45 +00003668/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3669///
Dan Gohman475871a2008-07-27 21:46:04 +00003670static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003671 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003672 SelectionDAG &DAG,
3673 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003674 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003675 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003676
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003677 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003678 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003679 bool First = true;
3680 for (unsigned i = 0; i < 16; ++i) {
3681 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3682 if (ThisIsNonZero && First) {
3683 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003685 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003687 First = false;
3688 }
3689
3690 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003691 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003692 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3693 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003694 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003696 }
3697 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3699 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3700 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003701 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003703 } else
3704 ThisElt = LastElt;
3705
Gabor Greifba36cb52008-08-28 21:40:38 +00003706 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003708 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003709 }
3710 }
3711
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003713}
3714
Bill Wendlinga348c562007-03-22 18:42:45 +00003715/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003716///
Dan Gohman475871a2008-07-27 21:46:04 +00003717static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003718 unsigned NumNonZero, unsigned NumZero,
3719 SelectionDAG &DAG,
3720 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003721 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003722 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003723
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003724 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003725 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003726 bool First = true;
3727 for (unsigned i = 0; i < 8; ++i) {
3728 bool isNonZero = (NonZeros & (1 << i)) != 0;
3729 if (isNonZero) {
3730 if (First) {
3731 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003733 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003735 First = false;
3736 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003737 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003739 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003740 }
3741 }
3742
3743 return V;
3744}
3745
Evan Chengf26ffe92008-05-29 08:22:04 +00003746/// getVShift - Return a vector logical shift node.
3747///
Owen Andersone50ed302009-08-10 22:56:29 +00003748static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 unsigned NumBits, SelectionDAG &DAG,
3750 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003751 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003753 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003754 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3755 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3756 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003757 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003758}
3759
Dan Gohman475871a2008-07-27 21:46:04 +00003760SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003761X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003762 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003763
3764 // Check if the scalar load can be widened into a vector load. And if
3765 // the address is "base + cst" see if the cst can be "absorbed" into
3766 // the shuffle mask.
3767 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3768 SDValue Ptr = LD->getBasePtr();
3769 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3770 return SDValue();
3771 EVT PVT = LD->getValueType(0);
3772 if (PVT != MVT::i32 && PVT != MVT::f32)
3773 return SDValue();
3774
3775 int FI = -1;
3776 int64_t Offset = 0;
3777 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3778 FI = FINode->getIndex();
3779 Offset = 0;
3780 } else if (Ptr.getOpcode() == ISD::ADD &&
3781 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3782 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3783 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3784 Offset = Ptr.getConstantOperandVal(1);
3785 Ptr = Ptr.getOperand(0);
3786 } else {
3787 return SDValue();
3788 }
3789
3790 SDValue Chain = LD->getChain();
3791 // Make sure the stack object alignment is at least 16.
3792 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3793 if (DAG.InferPtrAlignment(Ptr) < 16) {
3794 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003795 // Can't change the alignment. FIXME: It's possible to compute
3796 // the exact stack offset and reference FI + adjust offset instead.
3797 // If someone *really* cares about this. That's the way to implement it.
3798 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003799 } else {
3800 MFI->setObjectAlignment(FI, 16);
3801 }
3802 }
3803
3804 // (Offset % 16) must be multiple of 4. Then address is then
3805 // Ptr + (Offset & ~15).
3806 if (Offset < 0)
3807 return SDValue();
3808 if ((Offset % 16) & 3)
3809 return SDValue();
3810 int64_t StartOffset = Offset & ~15;
3811 if (StartOffset)
3812 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3813 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3814
3815 int EltNo = (Offset - StartOffset) >> 2;
3816 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3817 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003818 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3819 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003820 // Canonicalize it to a v4i32 shuffle.
3821 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3822 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3823 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3824 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3825 }
3826
3827 return SDValue();
3828}
3829
Nate Begeman1449f292010-03-24 22:19:06 +00003830/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3831/// vector of type 'VT', see if the elements can be replaced by a single large
3832/// load which has the same value as a build_vector whose operands are 'elts'.
3833///
3834/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3835///
3836/// FIXME: we'd also like to handle the case where the last elements are zero
3837/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3838/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003839static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3840 DebugLoc &dl, SelectionDAG &DAG) {
3841 EVT EltVT = VT.getVectorElementType();
3842 unsigned NumElems = Elts.size();
3843
Nate Begemanfdea31a2010-03-24 20:49:50 +00003844 LoadSDNode *LDBase = NULL;
3845 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003846
3847 // For each element in the initializer, see if we've found a load or an undef.
3848 // If we don't find an initial load element, or later load elements are
3849 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003850 for (unsigned i = 0; i < NumElems; ++i) {
3851 SDValue Elt = Elts[i];
3852
3853 if (!Elt.getNode() ||
3854 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3855 return SDValue();
3856 if (!LDBase) {
3857 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3858 return SDValue();
3859 LDBase = cast<LoadSDNode>(Elt.getNode());
3860 LastLoadedElt = i;
3861 continue;
3862 }
3863 if (Elt.getOpcode() == ISD::UNDEF)
3864 continue;
3865
3866 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3867 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3868 return SDValue();
3869 LastLoadedElt = i;
3870 }
Nate Begeman1449f292010-03-24 22:19:06 +00003871
3872 // If we have found an entire vector of loads and undefs, then return a large
3873 // load of the entire vector width starting at the base pointer. If we found
3874 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003875 if (LastLoadedElt == NumElems - 1) {
3876 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3877 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3878 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3879 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3880 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3881 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3882 LDBase->isVolatile(), LDBase->isNonTemporal(),
3883 LDBase->getAlignment());
3884 } else if (NumElems == 4 && LastLoadedElt == 1) {
3885 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3886 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3887 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3888 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3889 }
3890 return SDValue();
3891}
3892
Evan Chengc3630942009-12-09 21:00:30 +00003893SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003894X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003895 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003896 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1 and
3897 // all one's are handled with pcmpeqd. In AVX, zero's are handled with
3898 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
3899 // is present, so AllOnes is ignored.
3900 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
3901 (Op.getValueType().getSizeInBits() != 256 &&
3902 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00003903 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3904 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3905 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003907 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003908
Gabor Greifba36cb52008-08-28 21:40:38 +00003909 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003910 return getOnesVector(Op.getValueType(), DAG, dl);
3911 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003912 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003913
Owen Andersone50ed302009-08-10 22:56:29 +00003914 EVT VT = Op.getValueType();
3915 EVT ExtVT = VT.getVectorElementType();
3916 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003917
3918 unsigned NumElems = Op.getNumOperands();
3919 unsigned NumZero = 0;
3920 unsigned NumNonZero = 0;
3921 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003922 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003923 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003924 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003925 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003926 if (Elt.getOpcode() == ISD::UNDEF)
3927 continue;
3928 Values.insert(Elt);
3929 if (Elt.getOpcode() != ISD::Constant &&
3930 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003931 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003932 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003933 NumZero++;
3934 else {
3935 NonZeros |= (1 << i);
3936 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003937 }
3938 }
3939
Chris Lattner97a2a562010-08-26 05:24:29 +00003940 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3941 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003942 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003943
Chris Lattner67f453a2008-03-09 05:42:06 +00003944 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003945 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003946 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003947 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003948
Chris Lattner62098042008-03-09 01:05:04 +00003949 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3950 // the value are obviously zero, truncate the value to i32 and do the
3951 // insertion that way. Only do this if the value is non-constant or if the
3952 // value is a constant being inserted into element 0. It is cheaper to do
3953 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003955 (!IsAllConstants || Idx == 0)) {
3956 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3957 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3959 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003960
Chris Lattner62098042008-03-09 01:05:04 +00003961 // Truncate the value (which may itself be a constant) to i32, and
3962 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003964 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003965 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3966 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003967
Chris Lattner62098042008-03-09 01:05:04 +00003968 // Now we have our 32-bit value zero extended in the low element of
3969 // a vector. If Idx != 0, swizzle it into place.
3970 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 SmallVector<int, 4> Mask;
3972 Mask.push_back(Idx);
3973 for (unsigned i = 1; i != VecElts; ++i)
3974 Mask.push_back(i);
3975 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003976 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003978 }
Dale Johannesenace16102009-02-03 19:33:06 +00003979 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003980 }
3981 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003982
Chris Lattner19f79692008-03-08 22:59:52 +00003983 // If we have a constant or non-constant insertion into the low element of
3984 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3985 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003986 // depending on what the source datatype is.
3987 if (Idx == 0) {
3988 if (NumZero == 0) {
3989 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3991 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003992 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3993 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3994 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3995 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3997 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3998 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003999 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4000 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4001 Subtarget->hasSSE2(), DAG);
4002 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4003 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004004 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004005
4006 // Is it a vector logical left shift?
4007 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004008 X86::isZeroNode(Op.getOperand(0)) &&
4009 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004010 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004011 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004012 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004013 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004014 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004016
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004017 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004018 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004019
Chris Lattner19f79692008-03-08 22:59:52 +00004020 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4021 // is a non-constant being inserted into an element other than the low one,
4022 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4023 // movd/movss) to move this into the low element, then shuffle it into
4024 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004025 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004026 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004027
Evan Cheng0db9fe62006-04-25 20:13:52 +00004028 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004029 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4030 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004032 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 MaskVec.push_back(i == Idx ? 0 : 1);
4034 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004035 }
4036 }
4037
Chris Lattner67f453a2008-03-09 05:42:06 +00004038 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004039 if (Values.size() == 1) {
4040 if (EVTBits == 32) {
4041 // Instead of a shuffle like this:
4042 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4043 // Check if it's possible to issue this instead.
4044 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4045 unsigned Idx = CountTrailingZeros_32(NonZeros);
4046 SDValue Item = Op.getOperand(Idx);
4047 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4048 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4049 }
Dan Gohman475871a2008-07-27 21:46:04 +00004050 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004052
Dan Gohmana3941172007-07-24 22:55:08 +00004053 // A vector full of immediates; various special cases are already
4054 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004055 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004056 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004057
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004058 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004059 if (EVTBits == 64) {
4060 if (NumNonZero == 1) {
4061 // One half is zero or undef.
4062 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004063 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004064 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004065 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4066 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004067 }
Dan Gohman475871a2008-07-27 21:46:04 +00004068 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004069 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004070
4071 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004072 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004073 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004074 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004075 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004076 }
4077
Bill Wendling826f36f2007-03-28 00:57:11 +00004078 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004079 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004080 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004081 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004082 }
4083
4084 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004085 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004086 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004087 if (NumElems == 4 && NumZero > 0) {
4088 for (unsigned i = 0; i < 4; ++i) {
4089 bool isZero = !(NonZeros & (1 << i));
4090 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004091 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004092 else
Dale Johannesenace16102009-02-03 19:33:06 +00004093 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004094 }
4095
4096 for (unsigned i = 0; i < 2; ++i) {
4097 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4098 default: break;
4099 case 0:
4100 V[i] = V[i*2]; // Must be a zero vector.
4101 break;
4102 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004104 break;
4105 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004107 break;
4108 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004110 break;
4111 }
4112 }
4113
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004115 bool Reverse = (NonZeros & 0x3) == 2;
4116 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004118 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4119 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4121 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004122 }
4123
Nate Begemanfdea31a2010-03-24 20:49:50 +00004124 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4125 // Check for a build vector of consecutive loads.
4126 for (unsigned i = 0; i < NumElems; ++i)
4127 V[i] = Op.getOperand(i);
4128
4129 // Check for elements which are consecutive loads.
4130 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4131 if (LD.getNode())
4132 return LD;
4133
4134 // For SSE 4.1, use inserts into undef.
4135 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 V[0] = DAG.getUNDEF(VT);
4137 for (unsigned i = 0; i < NumElems; ++i)
4138 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4139 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4140 Op.getOperand(i), DAG.getIntPtrConstant(i));
4141 return V[0];
4142 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004143
4144 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004145 // e.g. for v4f32
4146 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4147 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4148 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004149 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004150 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004151 NumElems >>= 1;
4152 while (NumElems != 0) {
4153 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004154 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004155 NumElems >>= 1;
4156 }
4157 return V[0];
4158 }
Dan Gohman475871a2008-07-27 21:46:04 +00004159 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004160}
4161
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004162SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004163X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004164 // We support concatenate two MMX registers and place them in a MMX
4165 // register. This is better than doing a stack convert.
4166 DebugLoc dl = Op.getDebugLoc();
4167 EVT ResVT = Op.getValueType();
4168 assert(Op.getNumOperands() == 2);
4169 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4170 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4171 int Mask[2];
4172 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4173 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4174 InVec = Op.getOperand(1);
4175 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4176 unsigned NumElts = ResVT.getVectorNumElements();
4177 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4178 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4179 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4180 } else {
4181 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4182 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4183 Mask[0] = 0; Mask[1] = 2;
4184 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4185 }
4186 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4187}
4188
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189// v8i16 shuffles - Prefer shuffles in the following order:
4190// 1. [all] pshuflw, pshufhw, optional move
4191// 2. [ssse3] 1 x pshufb
4192// 3. [ssse3] 2 x pshufb + 1 x por
4193// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004194SDValue
4195X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4196 SelectionDAG &DAG) const {
4197 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 SDValue V1 = SVOp->getOperand(0);
4199 SDValue V2 = SVOp->getOperand(1);
4200 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004202
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 // Determine if more than 1 of the words in each of the low and high quadwords
4204 // of the result come from the same quadword of one of the two inputs. Undef
4205 // mask values count as coming from any quadword, for better codegen.
4206 SmallVector<unsigned, 4> LoQuad(4);
4207 SmallVector<unsigned, 4> HiQuad(4);
4208 BitVector InputQuads(4);
4209 for (unsigned i = 0; i < 8; ++i) {
4210 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 MaskVals.push_back(EltIdx);
4213 if (EltIdx < 0) {
4214 ++Quad[0];
4215 ++Quad[1];
4216 ++Quad[2];
4217 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004218 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 }
4220 ++Quad[EltIdx / 4];
4221 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004222 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004223
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004225 unsigned MaxQuad = 1;
4226 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 if (LoQuad[i] > MaxQuad) {
4228 BestLoQuad = i;
4229 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004230 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004231 }
4232
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004234 MaxQuad = 1;
4235 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 if (HiQuad[i] > MaxQuad) {
4237 BestHiQuad = i;
4238 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004239 }
4240 }
4241
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004243 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 // single pshufb instruction is necessary. If There are more than 2 input
4245 // quads, disable the next transformation since it does not help SSSE3.
4246 bool V1Used = InputQuads[0] || InputQuads[1];
4247 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004248 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 if (InputQuads.count() == 2 && V1Used && V2Used) {
4250 BestLoQuad = InputQuads.find_first();
4251 BestHiQuad = InputQuads.find_next(BestLoQuad);
4252 }
4253 if (InputQuads.count() > 2) {
4254 BestLoQuad = -1;
4255 BestHiQuad = -1;
4256 }
4257 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004258
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4260 // the shuffle mask. If a quad is scored as -1, that means that it contains
4261 // words from all 4 input quadwords.
4262 SDValue NewV;
4263 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 SmallVector<int, 8> MaskV;
4265 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4266 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004267 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4269 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4270 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004271
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4273 // source words for the shuffle, to aid later transformations.
4274 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004275 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004276 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004277 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004278 if (idx != (int)i)
4279 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004280 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004281 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004282 AllWordsInNewV = false;
4283 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004284 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004285
Nate Begemanb9a47b82009-02-23 08:49:38 +00004286 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4287 if (AllWordsInNewV) {
4288 for (int i = 0; i != 8; ++i) {
4289 int idx = MaskVals[i];
4290 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004291 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004292 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 if ((idx != i) && idx < 4)
4294 pshufhw = false;
4295 if ((idx != i) && idx > 3)
4296 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004297 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004298 V1 = NewV;
4299 V2Used = false;
4300 BestLoQuad = 0;
4301 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004302 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004303
Nate Begemanb9a47b82009-02-23 08:49:38 +00004304 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4305 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004306 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004307 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4308 unsigned TargetMask = 0;
4309 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004311 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4312 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4313 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004314 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004315 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004316 }
Eric Christopherfd179292009-08-27 18:07:15 +00004317
Nate Begemanb9a47b82009-02-23 08:49:38 +00004318 // If we have SSSE3, and all words of the result are from 1 input vector,
4319 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4320 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004321 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004323
Nate Begemanb9a47b82009-02-23 08:49:38 +00004324 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004325 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 // mask, and elements that come from V1 in the V2 mask, so that the two
4327 // results can be OR'd together.
4328 bool TwoInputs = V1Used && V2Used;
4329 for (unsigned i = 0; i != 8; ++i) {
4330 int EltIdx = MaskVals[i] * 2;
4331 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4333 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 continue;
4335 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4337 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004340 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004341 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004343 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004345
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 // Calculate the shuffle mask for the second input, shuffle it, and
4347 // OR it with the first shuffled input.
4348 pshufbMask.clear();
4349 for (unsigned i = 0; i != 8; ++i) {
4350 int EltIdx = MaskVals[i] * 2;
4351 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004352 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4353 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 continue;
4355 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4357 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004359 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004360 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004361 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 MVT::v16i8, &pshufbMask[0], 16));
4363 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4364 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004365 }
4366
4367 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4368 // and update MaskVals with new element order.
4369 BitVector InOrder(8);
4370 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004372 for (int i = 0; i != 4; ++i) {
4373 int idx = MaskVals[i];
4374 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 InOrder.set(i);
4377 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004379 InOrder.set(i);
4380 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004382 }
4383 }
4384 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004388
4389 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4390 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4391 NewV.getOperand(0),
4392 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4393 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004394 }
Eric Christopherfd179292009-08-27 18:07:15 +00004395
Nate Begemanb9a47b82009-02-23 08:49:38 +00004396 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4397 // and update MaskVals with the new element order.
4398 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004399 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004400 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004402 for (unsigned i = 4; i != 8; ++i) {
4403 int idx = MaskVals[i];
4404 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004406 InOrder.set(i);
4407 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004409 InOrder.set(i);
4410 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004411 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004412 }
4413 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004414 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004416
4417 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4418 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4419 NewV.getOperand(0),
4420 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4421 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004422 }
Eric Christopherfd179292009-08-27 18:07:15 +00004423
Nate Begemanb9a47b82009-02-23 08:49:38 +00004424 // In case BestHi & BestLo were both -1, which means each quadword has a word
4425 // from each of the four input quadwords, calculate the InOrder bitvector now
4426 // before falling through to the insert/extract cleanup.
4427 if (BestLoQuad == -1 && BestHiQuad == -1) {
4428 NewV = V1;
4429 for (int i = 0; i != 8; ++i)
4430 if (MaskVals[i] < 0 || MaskVals[i] == i)
4431 InOrder.set(i);
4432 }
Eric Christopherfd179292009-08-27 18:07:15 +00004433
Nate Begemanb9a47b82009-02-23 08:49:38 +00004434 // The other elements are put in the right place using pextrw and pinsrw.
4435 for (unsigned i = 0; i != 8; ++i) {
4436 if (InOrder[i])
4437 continue;
4438 int EltIdx = MaskVals[i];
4439 if (EltIdx < 0)
4440 continue;
4441 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004443 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004445 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004447 DAG.getIntPtrConstant(i));
4448 }
4449 return NewV;
4450}
4451
4452// v16i8 shuffles - Prefer shuffles in the following order:
4453// 1. [ssse3] 1 x pshufb
4454// 2. [ssse3] 2 x pshufb + 1 x por
4455// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4456static
Nate Begeman9008ca62009-04-27 18:41:29 +00004457SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004458 SelectionDAG &DAG,
4459 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004460 SDValue V1 = SVOp->getOperand(0);
4461 SDValue V2 = SVOp->getOperand(1);
4462 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004463 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004465
Nate Begemanb9a47b82009-02-23 08:49:38 +00004466 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004467 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004468 // present, fall back to case 3.
4469 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4470 bool V1Only = true;
4471 bool V2Only = true;
4472 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004474 if (EltIdx < 0)
4475 continue;
4476 if (EltIdx < 16)
4477 V2Only = false;
4478 else
4479 V1Only = false;
4480 }
Eric Christopherfd179292009-08-27 18:07:15 +00004481
Nate Begemanb9a47b82009-02-23 08:49:38 +00004482 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4483 if (TLI.getSubtarget()->hasSSSE3()) {
4484 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004485
Nate Begemanb9a47b82009-02-23 08:49:38 +00004486 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004487 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004488 //
4489 // Otherwise, we have elements from both input vectors, and must zero out
4490 // elements that come from V2 in the first mask, and V1 in the second mask
4491 // so that we can OR them together.
4492 bool TwoInputs = !(V1Only || V2Only);
4493 for (unsigned i = 0; i != 16; ++i) {
4494 int EltIdx = MaskVals[i];
4495 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 continue;
4498 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 }
4501 // If all the elements are from V2, assign it to V1 and return after
4502 // building the first pshufb.
4503 if (V2Only)
4504 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004505 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004506 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004508 if (!TwoInputs)
4509 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004510
Nate Begemanb9a47b82009-02-23 08:49:38 +00004511 // Calculate the shuffle mask for the second input, shuffle it, and
4512 // OR it with the first shuffled input.
4513 pshufbMask.clear();
4514 for (unsigned i = 0; i != 16; ++i) {
4515 int EltIdx = MaskVals[i];
4516 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 continue;
4519 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004521 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004523 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004524 MVT::v16i8, &pshufbMask[0], 16));
4525 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004526 }
Eric Christopherfd179292009-08-27 18:07:15 +00004527
Nate Begemanb9a47b82009-02-23 08:49:38 +00004528 // No SSSE3 - Calculate in place words and then fix all out of place words
4529 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4530 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4532 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004533 SDValue NewV = V2Only ? V2 : V1;
4534 for (int i = 0; i != 8; ++i) {
4535 int Elt0 = MaskVals[i*2];
4536 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004537
Nate Begemanb9a47b82009-02-23 08:49:38 +00004538 // This word of the result is all undef, skip it.
4539 if (Elt0 < 0 && Elt1 < 0)
4540 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004541
Nate Begemanb9a47b82009-02-23 08:49:38 +00004542 // This word of the result is already in the correct place, skip it.
4543 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4544 continue;
4545 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4546 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004547
Nate Begemanb9a47b82009-02-23 08:49:38 +00004548 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4549 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4550 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004551
4552 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4553 // using a single extract together, load it and store it.
4554 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004556 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004558 DAG.getIntPtrConstant(i));
4559 continue;
4560 }
4561
Nate Begemanb9a47b82009-02-23 08:49:38 +00004562 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004563 // source byte is not also odd, shift the extracted word left 8 bits
4564 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004565 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004567 DAG.getIntPtrConstant(Elt1 / 2));
4568 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004569 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004570 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004571 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004572 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4573 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004574 }
4575 // If Elt0 is defined, extract it from the appropriate source. If the
4576 // source byte is not also even, shift the extracted word right 8 bits. If
4577 // Elt1 was also defined, OR the extracted values together before
4578 // inserting them in the result.
4579 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004580 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004581 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4582 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004584 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004585 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4587 DAG.getConstant(0x00FF, MVT::i16));
4588 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004589 : InsElt0;
4590 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004592 DAG.getIntPtrConstant(i));
4593 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004594 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004595}
4596
Evan Cheng7a831ce2007-12-15 03:00:47 +00004597/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004598/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004599/// done when every pair / quad of shuffle mask elements point to elements in
4600/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004601/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4602static
Nate Begeman9008ca62009-04-27 18:41:29 +00004603SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4604 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004605 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004606 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 SDValue V1 = SVOp->getOperand(0);
4608 SDValue V2 = SVOp->getOperand(1);
4609 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004610 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004611 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004612 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004613 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004614 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004615 case MVT::v4f32: NewVT = MVT::v2f64; break;
4616 case MVT::v4i32: NewVT = MVT::v2i64; break;
4617 case MVT::v8i16: NewVT = MVT::v4i32; break;
4618 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004619 }
4620
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004621 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004622 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004623 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004624 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004626 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 int Scale = NumElems / NewWidth;
4628 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004629 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 int StartIdx = -1;
4631 for (int j = 0; j < Scale; ++j) {
4632 int EltIdx = SVOp->getMaskElt(i+j);
4633 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004634 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004636 StartIdx = EltIdx - (EltIdx % Scale);
4637 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004638 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004639 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 if (StartIdx == -1)
4641 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004642 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004643 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004644 }
4645
Dale Johannesenace16102009-02-03 19:33:06 +00004646 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4647 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004648 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004649}
4650
Evan Chengd880b972008-05-09 21:53:03 +00004651/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004652///
Owen Andersone50ed302009-08-10 22:56:29 +00004653static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004654 SDValue SrcOp, SelectionDAG &DAG,
4655 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004657 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004658 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004659 LD = dyn_cast<LoadSDNode>(SrcOp);
4660 if (!LD) {
4661 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4662 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004663 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4664 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004665 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4666 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004667 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004668 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004670 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4671 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4672 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4673 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004674 SrcOp.getOperand(0)
4675 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004676 }
4677 }
4678 }
4679
Dale Johannesenace16102009-02-03 19:33:06 +00004680 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4681 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004682 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004683 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004684}
4685
Evan Chengace3c172008-07-22 21:13:36 +00004686/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4687/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004688static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004689LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4690 SDValue V1 = SVOp->getOperand(0);
4691 SDValue V2 = SVOp->getOperand(1);
4692 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004693 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004694
Evan Chengace3c172008-07-22 21:13:36 +00004695 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004696 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004697 SmallVector<int, 8> Mask1(4U, -1);
4698 SmallVector<int, 8> PermMask;
4699 SVOp->getMask(PermMask);
4700
Evan Chengace3c172008-07-22 21:13:36 +00004701 unsigned NumHi = 0;
4702 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004703 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 int Idx = PermMask[i];
4705 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004706 Locs[i] = std::make_pair(-1, -1);
4707 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004708 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4709 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004710 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004712 NumLo++;
4713 } else {
4714 Locs[i] = std::make_pair(1, NumHi);
4715 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004716 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004717 NumHi++;
4718 }
4719 }
4720 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004721
Evan Chengace3c172008-07-22 21:13:36 +00004722 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004723 // If no more than two elements come from either vector. This can be
4724 // implemented with two shuffles. First shuffle gather the elements.
4725 // The second shuffle, which takes the first shuffle as both of its
4726 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004728
Nate Begeman9008ca62009-04-27 18:41:29 +00004729 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004730
Evan Chengace3c172008-07-22 21:13:36 +00004731 for (unsigned i = 0; i != 4; ++i) {
4732 if (Locs[i].first == -1)
4733 continue;
4734 else {
4735 unsigned Idx = (i < 2) ? 0 : 4;
4736 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004738 }
4739 }
4740
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004742 } else if (NumLo == 3 || NumHi == 3) {
4743 // Otherwise, we must have three elements from one vector, call it X, and
4744 // one element from the other, call it Y. First, use a shufps to build an
4745 // intermediate vector with the one element from Y and the element from X
4746 // that will be in the same half in the final destination (the indexes don't
4747 // matter). Then, use a shufps to build the final vector, taking the half
4748 // containing the element from Y from the intermediate, and the other half
4749 // from X.
4750 if (NumHi == 3) {
4751 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004753 std::swap(V1, V2);
4754 }
4755
4756 // Find the element from V2.
4757 unsigned HiIndex;
4758 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 int Val = PermMask[HiIndex];
4760 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004761 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004762 if (Val >= 4)
4763 break;
4764 }
4765
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 Mask1[0] = PermMask[HiIndex];
4767 Mask1[1] = -1;
4768 Mask1[2] = PermMask[HiIndex^1];
4769 Mask1[3] = -1;
4770 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004771
4772 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004773 Mask1[0] = PermMask[0];
4774 Mask1[1] = PermMask[1];
4775 Mask1[2] = HiIndex & 1 ? 6 : 4;
4776 Mask1[3] = HiIndex & 1 ? 4 : 6;
4777 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004778 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 Mask1[0] = HiIndex & 1 ? 2 : 0;
4780 Mask1[1] = HiIndex & 1 ? 0 : 2;
4781 Mask1[2] = PermMask[2];
4782 Mask1[3] = PermMask[3];
4783 if (Mask1[2] >= 0)
4784 Mask1[2] += 4;
4785 if (Mask1[3] >= 0)
4786 Mask1[3] += 4;
4787 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004788 }
Evan Chengace3c172008-07-22 21:13:36 +00004789 }
4790
4791 // Break it into (shuffle shuffle_hi, shuffle_lo).
4792 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004793 SmallVector<int,8> LoMask(4U, -1);
4794 SmallVector<int,8> HiMask(4U, -1);
4795
4796 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004797 unsigned MaskIdx = 0;
4798 unsigned LoIdx = 0;
4799 unsigned HiIdx = 2;
4800 for (unsigned i = 0; i != 4; ++i) {
4801 if (i == 2) {
4802 MaskPtr = &HiMask;
4803 MaskIdx = 1;
4804 LoIdx = 0;
4805 HiIdx = 2;
4806 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 int Idx = PermMask[i];
4808 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004809 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004810 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004811 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004812 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004813 LoIdx++;
4814 } else {
4815 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004816 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004817 HiIdx++;
4818 }
4819 }
4820
Nate Begeman9008ca62009-04-27 18:41:29 +00004821 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4822 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4823 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004824 for (unsigned i = 0; i != 4; ++i) {
4825 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004826 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004827 } else {
4828 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004829 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004830 }
4831 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004833}
4834
Dan Gohman475871a2008-07-27 21:46:04 +00004835SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004836X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004837 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004838 SDValue V1 = Op.getOperand(0);
4839 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004840 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004841 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004842 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004843 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004844 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4845 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004846 bool V1IsSplat = false;
4847 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00004848 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
4849 MachineFunction &MF = DAG.getMachineFunction();
4850 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851
Nate Begeman9008ca62009-04-27 18:41:29 +00004852 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004853 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004854
Nate Begeman9008ca62009-04-27 18:41:29 +00004855 // Promote splats to v4f32.
4856 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004857 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004858 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00004859 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860 }
4861
Evan Cheng7a831ce2007-12-15 03:00:47 +00004862 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4863 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004864 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004865 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004866 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004867 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004868 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004870 // FIXME: Figure out a cleaner way to do this.
4871 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004872 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004873 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004874 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004875 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4876 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4877 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004878 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004879 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004880 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4881 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004882 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004883 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004884 }
4885 }
Eric Christopherfd179292009-08-27 18:07:15 +00004886
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00004887 if (X86::isPSHUFDMask(SVOp)) {
4888 // The actual implementation will match the mask in the if above and then
4889 // during isel it can match several different instructions, not only pshufd
4890 // as its name says, sad but true, emulate the behavior for now...
4891 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
4892 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
4893
4894 if (OptForSize && HasSSE2 && X86::isUNPCKL_v_undef_Mask(SVOp) &&
Bruno Cardoso Lopes3e60a232010-08-25 21:26:37 +00004895 VT == MVT::v4i32)
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00004896 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
4897
4898 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
4899
4900 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
4901 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
4902
4903 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
4904 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
4905 TargetMask, DAG);
4906
4907 if (VT == MVT::v4f32)
4908 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
4909 TargetMask, DAG);
4910 }
Eric Christopherfd179292009-08-27 18:07:15 +00004911
Evan Chengf26ffe92008-05-29 08:22:04 +00004912 // Check if this can be converted into a logical shift.
4913 bool isLeft = false;
4914 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004915 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004916 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004917 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004918 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004919 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004920 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004921 EVT EltVT = VT.getVectorElementType();
4922 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004923 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004924 }
Eric Christopherfd179292009-08-27 18:07:15 +00004925
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004927 if (V1IsUndef)
4928 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004929 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004930 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004931 if (!isMMX)
4932 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004933 }
Eric Christopherfd179292009-08-27 18:07:15 +00004934
Nate Begeman9008ca62009-04-27 18:41:29 +00004935 // FIXME: fold these into legal mask.
4936 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4937 X86::isMOVSLDUPMask(SVOp) ||
4938 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004939 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004941 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004942
Nate Begeman9008ca62009-04-27 18:41:29 +00004943 if (ShouldXformToMOVHLPS(SVOp) ||
4944 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4945 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004946
Evan Chengf26ffe92008-05-29 08:22:04 +00004947 if (isShift) {
4948 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004949 EVT EltVT = VT.getVectorElementType();
4950 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004951 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004952 }
Eric Christopherfd179292009-08-27 18:07:15 +00004953
Evan Cheng9eca5e82006-10-25 21:49:50 +00004954 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004955 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4956 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004957 V1IsSplat = isSplatVector(V1.getNode());
4958 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004959
Chris Lattner8a594482007-11-25 00:24:49 +00004960 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004961 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004962 Op = CommuteVectorShuffle(SVOp, DAG);
4963 SVOp = cast<ShuffleVectorSDNode>(Op);
4964 V1 = SVOp->getOperand(0);
4965 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004966 std::swap(V1IsSplat, V2IsSplat);
4967 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004968 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004969 }
4970
Nate Begeman9008ca62009-04-27 18:41:29 +00004971 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4972 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004973 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 return V1;
4975 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4976 // the instruction selector will not match, so get a canonical MOVL with
4977 // swapped operands to undo the commute.
4978 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004979 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004980
Nate Begeman9008ca62009-04-27 18:41:29 +00004981 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4982 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4983 X86::isUNPCKLMask(SVOp) ||
4984 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004985 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004986
Evan Cheng9bbbb982006-10-25 20:48:19 +00004987 if (V2IsSplat) {
4988 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004989 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004990 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004991 SDValue NewMask = NormalizeMask(SVOp, DAG);
4992 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4993 if (NSVOp != SVOp) {
4994 if (X86::isUNPCKLMask(NSVOp, true)) {
4995 return NewMask;
4996 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4997 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004998 }
4999 }
5000 }
5001
Evan Cheng9eca5e82006-10-25 21:49:50 +00005002 if (Commuted) {
5003 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005004 // FIXME: this seems wrong.
5005 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5006 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
5007 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
5008 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
5009 X86::isUNPCKLMask(NewSVOp) ||
5010 X86::isUNPCKHMask(NewSVOp))
5011 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00005012 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005013
Nate Begemanb9a47b82009-02-23 08:49:38 +00005014 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005015
5016 // Normalize the node to match x86 shuffle ops if needed
5017 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5018 return CommuteVectorShuffle(SVOp, DAG);
5019
5020 // Check for legal shuffle and return?
5021 SmallVector<int, 16> PermMask;
5022 SVOp->getMask(PermMask);
5023 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00005024 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005025
Evan Cheng14b32e12007-12-11 01:46:18 +00005026 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005027 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005028 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005029 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005030 return NewOp;
5031 }
5032
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005035 if (NewOp.getNode())
5036 return NewOp;
5037 }
Eric Christopherfd179292009-08-27 18:07:15 +00005038
Evan Chengace3c172008-07-22 21:13:36 +00005039 // Handle all 4 wide cases with a number of shuffles except for MMX.
5040 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005041 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005042
Dan Gohman475871a2008-07-27 21:46:04 +00005043 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005044}
5045
Dan Gohman475871a2008-07-27 21:46:04 +00005046SDValue
5047X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005048 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005049 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005050 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005051 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005053 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005055 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005056 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005057 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005058 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5059 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5060 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5062 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005063 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005065 Op.getOperand(0)),
5066 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005067 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005068 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005070 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005071 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005073 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5074 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005075 // result has a single use which is a store or a bitcast to i32. And in
5076 // the case of a store, it's not worth it if the index is a constant 0,
5077 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005078 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005079 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005080 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005081 if ((User->getOpcode() != ISD::STORE ||
5082 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5083 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005084 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005086 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5088 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005089 Op.getOperand(0)),
5090 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5092 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005093 // ExtractPS works with constant index.
5094 if (isa<ConstantSDNode>(Op.getOperand(1)))
5095 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005096 }
Dan Gohman475871a2008-07-27 21:46:04 +00005097 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005098}
5099
5100
Dan Gohman475871a2008-07-27 21:46:04 +00005101SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005102X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5103 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005105 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005106
Evan Cheng62a3f152008-03-24 21:52:23 +00005107 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005108 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005109 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005110 return Res;
5111 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005112
Owen Andersone50ed302009-08-10 22:56:29 +00005113 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005114 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005115 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005116 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005117 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005118 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005119 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5121 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005122 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005124 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005125 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005126 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005127 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005128 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005129 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005130 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005131 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005132 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005133 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005134 if (Idx == 0)
5135 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005136
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005138 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005139 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005140 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005141 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005142 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005143 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005144 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005145 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5146 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5147 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005148 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149 if (Idx == 0)
5150 return Op;
5151
5152 // UNPCKHPD the element to the lowest double word, then movsd.
5153 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5154 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005155 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005156 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005157 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005158 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005159 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005160 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 }
5162
Dan Gohman475871a2008-07-27 21:46:04 +00005163 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164}
5165
Dan Gohman475871a2008-07-27 21:46:04 +00005166SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005167X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5168 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005169 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005170 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005171 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005172
Dan Gohman475871a2008-07-27 21:46:04 +00005173 SDValue N0 = Op.getOperand(0);
5174 SDValue N1 = Op.getOperand(1);
5175 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005176
Dan Gohman8a55ce42009-09-23 21:02:20 +00005177 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005178 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005179 unsigned Opc;
5180 if (VT == MVT::v8i16)
5181 Opc = X86ISD::PINSRW;
5182 else if (VT == MVT::v4i16)
5183 Opc = X86ISD::MMX_PINSRW;
5184 else if (VT == MVT::v16i8)
5185 Opc = X86ISD::PINSRB;
5186 else
5187 Opc = X86ISD::PINSRB;
5188
Nate Begeman14d12ca2008-02-11 04:19:36 +00005189 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5190 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 if (N1.getValueType() != MVT::i32)
5192 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5193 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005194 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005195 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005196 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005197 // Bits [7:6] of the constant are the source select. This will always be
5198 // zero here. The DAG Combiner may combine an extract_elt index into these
5199 // bits. For example (insert (extract, 3), 2) could be matched by putting
5200 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005201 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005202 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005203 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005204 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005205 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005206 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005207 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005208 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005209 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005210 // PINSR* works with constant index.
5211 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005212 }
Dan Gohman475871a2008-07-27 21:46:04 +00005213 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005214}
5215
Dan Gohman475871a2008-07-27 21:46:04 +00005216SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005217X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005218 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005219 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005220
5221 if (Subtarget->hasSSE41())
5222 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5223
Dan Gohman8a55ce42009-09-23 21:02:20 +00005224 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005225 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005226
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005227 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue N0 = Op.getOperand(0);
5229 SDValue N1 = Op.getOperand(1);
5230 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005231
Dan Gohman8a55ce42009-09-23 21:02:20 +00005232 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005233 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5234 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 if (N1.getValueType() != MVT::i32)
5236 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5237 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005238 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005239 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5240 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005241 }
Dan Gohman475871a2008-07-27 21:46:04 +00005242 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243}
5244
Dan Gohman475871a2008-07-27 21:46:04 +00005245SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005246X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005247 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005248
5249 if (Op.getValueType() == MVT::v1i64 &&
5250 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005252
Owen Anderson825b72b2009-08-11 20:47:22 +00005253 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5254 EVT VT = MVT::v2i32;
5255 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005256 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 case MVT::v16i8:
5258 case MVT::v8i16:
5259 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005260 break;
5261 }
Dale Johannesenace16102009-02-03 19:33:06 +00005262 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5263 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264}
5265
Bill Wendling056292f2008-09-16 21:48:12 +00005266// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5267// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5268// one of the above mentioned nodes. It has to be wrapped because otherwise
5269// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5270// be used to form addressing mode. These wrapped nodes will be selected
5271// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005272SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005273X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005275
Chris Lattner41621a22009-06-26 19:22:52 +00005276 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5277 // global base reg.
5278 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005279 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005280 CodeModel::Model M = getTargetMachine().getCodeModel();
5281
Chris Lattner4f066492009-07-11 20:29:19 +00005282 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005283 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005284 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005285 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005286 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005287 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005288 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005289
Evan Cheng1606e8e2009-03-13 07:51:59 +00005290 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005291 CP->getAlignment(),
5292 CP->getOffset(), OpFlag);
5293 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005294 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005295 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005296 if (OpFlag) {
5297 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005298 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005299 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005300 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005301 }
5302
5303 return Result;
5304}
5305
Dan Gohmand858e902010-04-17 15:26:15 +00005306SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005307 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005308
Chris Lattner18c59872009-06-27 04:16:01 +00005309 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5310 // global base reg.
5311 unsigned char OpFlag = 0;
5312 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005313 CodeModel::Model M = getTargetMachine().getCodeModel();
5314
Chris Lattner4f066492009-07-11 20:29:19 +00005315 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005316 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005317 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005318 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005319 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005320 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005321 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005322
Chris Lattner18c59872009-06-27 04:16:01 +00005323 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5324 OpFlag);
5325 DebugLoc DL = JT->getDebugLoc();
5326 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005327
Chris Lattner18c59872009-06-27 04:16:01 +00005328 // With PIC, the address is actually $g + Offset.
5329 if (OpFlag) {
5330 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5331 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005332 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005333 Result);
5334 }
Eric Christopherfd179292009-08-27 18:07:15 +00005335
Chris Lattner18c59872009-06-27 04:16:01 +00005336 return Result;
5337}
5338
5339SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005340X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005341 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005342
Chris Lattner18c59872009-06-27 04:16:01 +00005343 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5344 // global base reg.
5345 unsigned char OpFlag = 0;
5346 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005347 CodeModel::Model M = getTargetMachine().getCodeModel();
5348
Chris Lattner4f066492009-07-11 20:29:19 +00005349 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005350 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005351 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005352 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005353 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005354 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005355 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005356
Chris Lattner18c59872009-06-27 04:16:01 +00005357 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005358
Chris Lattner18c59872009-06-27 04:16:01 +00005359 DebugLoc DL = Op.getDebugLoc();
5360 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005361
5362
Chris Lattner18c59872009-06-27 04:16:01 +00005363 // With PIC, the address is actually $g + Offset.
5364 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005365 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005366 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5367 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005368 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005369 Result);
5370 }
Eric Christopherfd179292009-08-27 18:07:15 +00005371
Chris Lattner18c59872009-06-27 04:16:01 +00005372 return Result;
5373}
5374
Dan Gohman475871a2008-07-27 21:46:04 +00005375SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005376X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005377 // Create the TargetBlockAddressAddress node.
5378 unsigned char OpFlags =
5379 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005380 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005381 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005382 DebugLoc dl = Op.getDebugLoc();
5383 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5384 /*isTarget=*/true, OpFlags);
5385
Dan Gohmanf705adb2009-10-30 01:28:02 +00005386 if (Subtarget->isPICStyleRIPRel() &&
5387 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005388 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5389 else
5390 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005391
Dan Gohman29cbade2009-11-20 23:18:13 +00005392 // With PIC, the address is actually $g + Offset.
5393 if (isGlobalRelativeToPICBase(OpFlags)) {
5394 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5395 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5396 Result);
5397 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005398
5399 return Result;
5400}
5401
5402SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005403X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005404 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005405 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005406 // Create the TargetGlobalAddress node, folding in the constant
5407 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005408 unsigned char OpFlags =
5409 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005410 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005411 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005412 if (OpFlags == X86II::MO_NO_FLAG &&
5413 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005414 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005415 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005416 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005417 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005418 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005419 }
Eric Christopherfd179292009-08-27 18:07:15 +00005420
Chris Lattner4f066492009-07-11 20:29:19 +00005421 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005422 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005423 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5424 else
5425 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005426
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005427 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005428 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005429 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5430 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005431 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005432 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Chris Lattner36c25012009-07-10 07:34:39 +00005434 // For globals that require a load from a stub to get the address, emit the
5435 // load.
5436 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005437 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005438 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005439
Dan Gohman6520e202008-10-18 02:06:02 +00005440 // If there was a non-zero offset that we didn't fold, create an explicit
5441 // addition for it.
5442 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005443 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005444 DAG.getConstant(Offset, getPointerTy()));
5445
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446 return Result;
5447}
5448
Evan Chengda43bcf2008-09-24 00:05:32 +00005449SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005450X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005451 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005452 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005453 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005454}
5455
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005456static SDValue
5457GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005458 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005459 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005460 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005462 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005463 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005464 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005465 GA->getOffset(),
5466 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005467 if (InFlag) {
5468 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005469 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005470 } else {
5471 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005472 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005473 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005474
5475 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005476 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005477
Rafael Espindola15f1b662009-04-24 12:59:40 +00005478 SDValue Flag = Chain.getValue(1);
5479 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005480}
5481
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005482// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005483static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005484LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005485 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005486 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005487 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5488 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005489 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005490 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005491 InFlag = Chain.getValue(1);
5492
Chris Lattnerb903bed2009-06-26 21:20:29 +00005493 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005494}
5495
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005496// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005497static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005498LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005499 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005500 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5501 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005502}
5503
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005504// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5505// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005506static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005507 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005508 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005509 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005510 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005511 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005512 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005513 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005515
5516 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005517 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005518
Chris Lattnerb903bed2009-06-26 21:20:29 +00005519 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005520 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5521 // initialexec.
5522 unsigned WrapperKind = X86ISD::Wrapper;
5523 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005524 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005525 } else if (is64Bit) {
5526 assert(model == TLSModel::InitialExec);
5527 OperandFlags = X86II::MO_GOTTPOFF;
5528 WrapperKind = X86ISD::WrapperRIP;
5529 } else {
5530 assert(model == TLSModel::InitialExec);
5531 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005532 }
Eric Christopherfd179292009-08-27 18:07:15 +00005533
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005534 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5535 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005536 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5537 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005538 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005539 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005540
Rafael Espindola9a580232009-02-27 13:37:18 +00005541 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005542 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005543 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005544
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005545 // The address of the thread local variable is the add of the thread
5546 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005547 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005548}
5549
Dan Gohman475871a2008-07-27 21:46:04 +00005550SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005551X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005552
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005553 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005554 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005555
Eric Christopher30ef0e52010-06-03 04:07:48 +00005556 if (Subtarget->isTargetELF()) {
5557 // TODO: implement the "local dynamic" model
5558 // TODO: implement the "initial exec"model for pic executables
5559
5560 // If GV is an alias then use the aliasee for determining
5561 // thread-localness.
5562 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5563 GV = GA->resolveAliasedGlobal(false);
5564
5565 TLSModel::Model model
5566 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5567
5568 switch (model) {
5569 case TLSModel::GeneralDynamic:
5570 case TLSModel::LocalDynamic: // not implemented
5571 if (Subtarget->is64Bit())
5572 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5573 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5574
5575 case TLSModel::InitialExec:
5576 case TLSModel::LocalExec:
5577 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5578 Subtarget->is64Bit());
5579 }
5580 } else if (Subtarget->isTargetDarwin()) {
5581 // Darwin only has one model of TLS. Lower to that.
5582 unsigned char OpFlag = 0;
5583 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5584 X86ISD::WrapperRIP : X86ISD::Wrapper;
5585
5586 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5587 // global base reg.
5588 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5589 !Subtarget->is64Bit();
5590 if (PIC32)
5591 OpFlag = X86II::MO_TLVP_PIC_BASE;
5592 else
5593 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005594 DebugLoc DL = Op.getDebugLoc();
5595 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005596 getPointerTy(),
5597 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005598 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5599
5600 // With PIC32, the address is actually $g + Offset.
5601 if (PIC32)
5602 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5603 DAG.getNode(X86ISD::GlobalBaseReg,
5604 DebugLoc(), getPointerTy()),
5605 Offset);
5606
5607 // Lowering the machine isd will make sure everything is in the right
5608 // location.
5609 SDValue Args[] = { Offset };
5610 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5611
5612 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5613 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5614 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005615
Eric Christopher30ef0e52010-06-03 04:07:48 +00005616 // And our return value (tls address) is in the standard call return value
5617 // location.
5618 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5619 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005620 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005621
5622 assert(false &&
5623 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005624
Torok Edwinc23197a2009-07-14 16:55:14 +00005625 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005626 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005627}
5628
Evan Cheng0db9fe62006-04-25 20:13:52 +00005629
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005630/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005631/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005632SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005633 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005634 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005635 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005636 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005637 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005638 SDValue ShOpLo = Op.getOperand(0);
5639 SDValue ShOpHi = Op.getOperand(1);
5640 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005641 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005643 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005644
Dan Gohman475871a2008-07-27 21:46:04 +00005645 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005646 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005647 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5648 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005649 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005650 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5651 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005652 }
Evan Chenge3413162006-01-09 18:33:28 +00005653
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5655 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005656 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005658
Dan Gohman475871a2008-07-27 21:46:04 +00005659 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005661 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5662 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005663
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005664 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005665 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5666 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005667 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005668 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5669 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005670 }
5671
Dan Gohman475871a2008-07-27 21:46:04 +00005672 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005673 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005674}
Evan Chenga3195e82006-01-12 22:54:21 +00005675
Dan Gohmand858e902010-04-17 15:26:15 +00005676SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5677 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005678 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005679
5680 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005682 return Op;
5683 }
5684 return SDValue();
5685 }
5686
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005688 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005689
Eli Friedman36df4992009-05-27 00:47:34 +00005690 // These are really Legal; return the operand so the caller accepts it as
5691 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005693 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005695 Subtarget->is64Bit()) {
5696 return Op;
5697 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005698
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005699 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005700 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005701 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005702 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005703 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005704 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005705 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005706 PseudoSourceValue::getFixedStack(SSFI), 0,
5707 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005708 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5709}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005710
Owen Andersone50ed302009-08-10 22:56:29 +00005711SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005712 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005713 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005714 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005715 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005716 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005717 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005718 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005720 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005722 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005723 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005724 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005725
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005726 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005727 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005728 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005729
5730 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5731 // shouldn't be necessary except that RFP cannot be live across
5732 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005733 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005734 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005735 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005737 SDValue Ops[] = {
5738 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5739 };
5740 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005741 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005742 PseudoSourceValue::getFixedStack(SSFI), 0,
5743 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005744 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005745
Evan Cheng0db9fe62006-04-25 20:13:52 +00005746 return Result;
5747}
5748
Bill Wendling8b8a6362009-01-17 03:56:04 +00005749// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005750SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5751 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005752 // This algorithm is not obvious. Here it is in C code, more or less:
5753 /*
5754 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5755 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5756 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005757
Bill Wendling8b8a6362009-01-17 03:56:04 +00005758 // Copy ints to xmm registers.
5759 __m128i xh = _mm_cvtsi32_si128( hi );
5760 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005761
Bill Wendling8b8a6362009-01-17 03:56:04 +00005762 // Combine into low half of a single xmm register.
5763 __m128i x = _mm_unpacklo_epi32( xh, xl );
5764 __m128d d;
5765 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005766
Bill Wendling8b8a6362009-01-17 03:56:04 +00005767 // Merge in appropriate exponents to give the integer bits the right
5768 // magnitude.
5769 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005770
Bill Wendling8b8a6362009-01-17 03:56:04 +00005771 // Subtract away the biases to deal with the IEEE-754 double precision
5772 // implicit 1.
5773 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005774
Bill Wendling8b8a6362009-01-17 03:56:04 +00005775 // All conversions up to here are exact. The correctly rounded result is
5776 // calculated using the current rounding mode using the following
5777 // horizontal add.
5778 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5779 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5780 // store doesn't really need to be here (except
5781 // maybe to zero the other double)
5782 return sd;
5783 }
5784 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005785
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005786 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005787 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005788
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005789 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005790 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005791 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5792 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5793 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5794 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005795 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005796 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005797
Bill Wendling8b8a6362009-01-17 03:56:04 +00005798 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005799 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005800 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005801 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005802 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005803 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005804 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005805
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5807 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005808 Op.getOperand(0),
5809 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5811 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005812 Op.getOperand(0),
5813 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5815 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005816 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005817 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5819 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5820 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005821 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005822 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005824
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005825 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005826 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5828 DAG.getUNDEF(MVT::v2f64), ShufMask);
5829 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5830 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005831 DAG.getIntPtrConstant(0));
5832}
5833
Bill Wendling8b8a6362009-01-17 03:56:04 +00005834// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005835SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5836 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005837 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005838 // FP constant to bias correct the final result.
5839 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005841
5842 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005843 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5844 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005845 Op.getOperand(0),
5846 DAG.getIntPtrConstant(0)));
5847
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5849 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005850 DAG.getIntPtrConstant(0));
5851
5852 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5854 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005855 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 MVT::v2f64, Load)),
5857 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005858 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 MVT::v2f64, Bias)));
5860 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5861 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005862 DAG.getIntPtrConstant(0));
5863
5864 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005866
5867 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005868 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005869
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005871 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005872 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005874 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005875 }
5876
5877 // Handle final rounding.
5878 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005879}
5880
Dan Gohmand858e902010-04-17 15:26:15 +00005881SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5882 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005883 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005884 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005885
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005886 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005887 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5888 // the optimization here.
5889 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005890 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005891
Owen Andersone50ed302009-08-10 22:56:29 +00005892 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005893 EVT DstVT = Op.getValueType();
5894 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005895 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005896 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005897 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005898
5899 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005901 if (SrcVT == MVT::i32) {
5902 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5903 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5904 getPointerTy(), StackSlot, WordOff);
5905 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5906 StackSlot, NULL, 0, false, false, 0);
5907 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5908 OffsetSlot, NULL, 0, false, false, 0);
5909 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5910 return Fild;
5911 }
5912
5913 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5914 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005915 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005916 // For i64 source, we need to add the appropriate power of 2 if the input
5917 // was negative. This is the same as the optimization in
5918 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5919 // we must be careful to do the computation in x87 extended precision, not
5920 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5921 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5922 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5923 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5924
5925 APInt FF(32, 0x5F800000ULL);
5926
5927 // Check whether the sign bit is set.
5928 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5929 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5930 ISD::SETLT);
5931
5932 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5933 SDValue FudgePtr = DAG.getConstantPool(
5934 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5935 getPointerTy());
5936
5937 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5938 SDValue Zero = DAG.getIntPtrConstant(0);
5939 SDValue Four = DAG.getIntPtrConstant(4);
5940 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5941 Zero, Four);
5942 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5943
5944 // Load the value out, extending it from f32 to f80.
5945 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005946 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005947 FudgePtr, PseudoSourceValue::getConstantPool(),
5948 0, MVT::f32, false, false, 4);
5949 // Extend everything to 80 bits to force it to be done on x87.
5950 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5951 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005952}
5953
Dan Gohman475871a2008-07-27 21:46:04 +00005954std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005955FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005956 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005957
Owen Andersone50ed302009-08-10 22:56:29 +00005958 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005959
5960 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005961 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5962 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005963 }
5964
Owen Anderson825b72b2009-08-11 20:47:22 +00005965 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5966 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005967 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005968
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005969 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005971 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005972 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005973 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005974 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005975 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005976 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005977
Evan Cheng87c89352007-10-15 20:11:21 +00005978 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5979 // stack slot.
5980 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005981 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005982 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005983 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005984
Evan Cheng0db9fe62006-04-25 20:13:52 +00005985 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005986 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005987 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5989 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5990 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005991 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005992
Dan Gohman475871a2008-07-27 21:46:04 +00005993 SDValue Chain = DAG.getEntryNode();
5994 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005995 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005996 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005997 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005998 PseudoSourceValue::getFixedStack(SSFI), 0,
5999 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006000 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006001 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006002 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6003 };
Dale Johannesenace16102009-02-03 19:33:06 +00006004 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006006 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006007 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6008 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006009
Evan Cheng0db9fe62006-04-25 20:13:52 +00006010 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006011 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006012 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006013
Chris Lattner27a6c732007-11-24 07:07:01 +00006014 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006015}
6016
Dan Gohmand858e902010-04-17 15:26:15 +00006017SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6018 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006019 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006020 if (Op.getValueType() == MVT::v2i32 &&
6021 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006022 return Op;
6023 }
6024 return SDValue();
6025 }
6026
Eli Friedman948e95a2009-05-23 09:59:16 +00006027 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006028 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006029 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6030 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006031
Chris Lattner27a6c732007-11-24 07:07:01 +00006032 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006033 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006034 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006035}
6036
Dan Gohmand858e902010-04-17 15:26:15 +00006037SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6038 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006039 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6040 SDValue FIST = Vals.first, StackSlot = Vals.second;
6041 assert(FIST.getNode() && "Unexpected failure");
6042
6043 // Load the result.
6044 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006045 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006046}
6047
Dan Gohmand858e902010-04-17 15:26:15 +00006048SDValue X86TargetLowering::LowerFABS(SDValue Op,
6049 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006050 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006051 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006052 EVT VT = Op.getValueType();
6053 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006054 if (VT.isVector())
6055 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006056 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006057 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006058 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006059 CV.push_back(C);
6060 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006061 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006062 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006063 CV.push_back(C);
6064 CV.push_back(C);
6065 CV.push_back(C);
6066 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006067 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006068 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006069 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006070 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006071 PseudoSourceValue::getConstantPool(), 0,
6072 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006073 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074}
6075
Dan Gohmand858e902010-04-17 15:26:15 +00006076SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006077 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006078 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006079 EVT VT = Op.getValueType();
6080 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006081 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006082 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006083 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006084 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006085 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006086 CV.push_back(C);
6087 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006088 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006089 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006090 CV.push_back(C);
6091 CV.push_back(C);
6092 CV.push_back(C);
6093 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006094 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006095 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006096 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006097 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006098 PseudoSourceValue::getConstantPool(), 0,
6099 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006100 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006101 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006102 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6103 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006104 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006105 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006106 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006107 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006108 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006109}
6110
Dan Gohmand858e902010-04-17 15:26:15 +00006111SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006112 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006113 SDValue Op0 = Op.getOperand(0);
6114 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006115 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006116 EVT VT = Op.getValueType();
6117 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006118
6119 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006120 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006121 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006122 SrcVT = VT;
6123 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006124 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006125 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006126 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006127 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006128 }
6129
6130 // At this point the operands and the result should have the same
6131 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006132
Evan Cheng68c47cb2007-01-05 07:55:56 +00006133 // First get the sign bit of second operand.
6134 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006135 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6137 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006138 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006139 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6140 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6141 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6142 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006143 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006144 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006145 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006146 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006147 PseudoSourceValue::getConstantPool(), 0,
6148 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006149 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006150
6151 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006152 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006153 // Op0 is MVT::f32, Op1 is MVT::f64.
6154 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6155 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6156 DAG.getConstant(32, MVT::i32));
6157 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6158 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006159 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006160 }
6161
Evan Cheng73d6cf12007-01-05 21:37:56 +00006162 // Clear first operand sign bit.
6163 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006164 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006167 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6169 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6170 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6171 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006172 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006173 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006174 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006175 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006176 PseudoSourceValue::getConstantPool(), 0,
6177 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006178 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006179
6180 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006181 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006182}
6183
Dan Gohman076aee32009-03-04 19:44:21 +00006184/// Emit nodes that will be selected as "test Op0,Op0", or something
6185/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006186SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006187 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006188 DebugLoc dl = Op.getDebugLoc();
6189
Dan Gohman31125812009-03-07 01:58:32 +00006190 // CF and OF aren't always set the way we want. Determine which
6191 // of these we need.
6192 bool NeedCF = false;
6193 bool NeedOF = false;
6194 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006195 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006196 case X86::COND_A: case X86::COND_AE:
6197 case X86::COND_B: case X86::COND_BE:
6198 NeedCF = true;
6199 break;
6200 case X86::COND_G: case X86::COND_GE:
6201 case X86::COND_L: case X86::COND_LE:
6202 case X86::COND_O: case X86::COND_NO:
6203 NeedOF = true;
6204 break;
Dan Gohman31125812009-03-07 01:58:32 +00006205 }
6206
Dan Gohman076aee32009-03-04 19:44:21 +00006207 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006208 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6209 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006210 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6211 // Emit a CMP with 0, which is the TEST pattern.
6212 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6213 DAG.getConstant(0, Op.getValueType()));
6214
6215 unsigned Opcode = 0;
6216 unsigned NumOperands = 0;
6217 switch (Op.getNode()->getOpcode()) {
6218 case ISD::ADD:
6219 // Due to an isel shortcoming, be conservative if this add is likely to be
6220 // selected as part of a load-modify-store instruction. When the root node
6221 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6222 // uses of other nodes in the match, such as the ADD in this case. This
6223 // leads to the ADD being left around and reselected, with the result being
6224 // two adds in the output. Alas, even if none our users are stores, that
6225 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6226 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6227 // climbing the DAG back to the root, and it doesn't seem to be worth the
6228 // effort.
6229 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006230 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006231 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6232 goto default_case;
6233
6234 if (ConstantSDNode *C =
6235 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6236 // An add of one will be selected as an INC.
6237 if (C->getAPIntValue() == 1) {
6238 Opcode = X86ISD::INC;
6239 NumOperands = 1;
6240 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006241 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006242
6243 // An add of negative one (subtract of one) will be selected as a DEC.
6244 if (C->getAPIntValue().isAllOnesValue()) {
6245 Opcode = X86ISD::DEC;
6246 NumOperands = 1;
6247 break;
6248 }
Dan Gohman076aee32009-03-04 19:44:21 +00006249 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006250
6251 // Otherwise use a regular EFLAGS-setting add.
6252 Opcode = X86ISD::ADD;
6253 NumOperands = 2;
6254 break;
6255 case ISD::AND: {
6256 // If the primary and result isn't used, don't bother using X86ISD::AND,
6257 // because a TEST instruction will be better.
6258 bool NonFlagUse = false;
6259 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6260 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6261 SDNode *User = *UI;
6262 unsigned UOpNo = UI.getOperandNo();
6263 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6264 // Look pass truncate.
6265 UOpNo = User->use_begin().getOperandNo();
6266 User = *User->use_begin();
6267 }
6268
6269 if (User->getOpcode() != ISD::BRCOND &&
6270 User->getOpcode() != ISD::SETCC &&
6271 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6272 NonFlagUse = true;
6273 break;
6274 }
Dan Gohman076aee32009-03-04 19:44:21 +00006275 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006276
6277 if (!NonFlagUse)
6278 break;
6279 }
6280 // FALL THROUGH
6281 case ISD::SUB:
6282 case ISD::OR:
6283 case ISD::XOR:
6284 // Due to the ISEL shortcoming noted above, be conservative if this op is
6285 // likely to be selected as part of a load-modify-store instruction.
6286 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6287 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6288 if (UI->getOpcode() == ISD::STORE)
6289 goto default_case;
6290
6291 // Otherwise use a regular EFLAGS-setting instruction.
6292 switch (Op.getNode()->getOpcode()) {
6293 default: llvm_unreachable("unexpected operator!");
6294 case ISD::SUB: Opcode = X86ISD::SUB; break;
6295 case ISD::OR: Opcode = X86ISD::OR; break;
6296 case ISD::XOR: Opcode = X86ISD::XOR; break;
6297 case ISD::AND: Opcode = X86ISD::AND; break;
6298 }
6299
6300 NumOperands = 2;
6301 break;
6302 case X86ISD::ADD:
6303 case X86ISD::SUB:
6304 case X86ISD::INC:
6305 case X86ISD::DEC:
6306 case X86ISD::OR:
6307 case X86ISD::XOR:
6308 case X86ISD::AND:
6309 return SDValue(Op.getNode(), 1);
6310 default:
6311 default_case:
6312 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006313 }
6314
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006315 if (Opcode == 0)
6316 // Emit a CMP with 0, which is the TEST pattern.
6317 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6318 DAG.getConstant(0, Op.getValueType()));
6319
6320 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6321 SmallVector<SDValue, 4> Ops;
6322 for (unsigned i = 0; i != NumOperands; ++i)
6323 Ops.push_back(Op.getOperand(i));
6324
6325 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6326 DAG.ReplaceAllUsesWith(Op, New);
6327 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006328}
6329
6330/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6331/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006332SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006333 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006334 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6335 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006336 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006337
6338 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006339 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006340}
6341
Evan Chengd40d03e2010-01-06 19:38:29 +00006342/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6343/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006344SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6345 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006346 SDValue Op0 = And.getOperand(0);
6347 SDValue Op1 = And.getOperand(1);
6348 if (Op0.getOpcode() == ISD::TRUNCATE)
6349 Op0 = Op0.getOperand(0);
6350 if (Op1.getOpcode() == ISD::TRUNCATE)
6351 Op1 = Op1.getOperand(0);
6352
Evan Chengd40d03e2010-01-06 19:38:29 +00006353 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006354 if (Op1.getOpcode() == ISD::SHL)
6355 std::swap(Op0, Op1);
6356 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006357 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6358 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006359 // If we looked past a truncate, check that it's only truncating away
6360 // known zeros.
6361 unsigned BitWidth = Op0.getValueSizeInBits();
6362 unsigned AndBitWidth = And.getValueSizeInBits();
6363 if (BitWidth > AndBitWidth) {
6364 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6365 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6366 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6367 return SDValue();
6368 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006369 LHS = Op1;
6370 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006371 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006372 } else if (Op1.getOpcode() == ISD::Constant) {
6373 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6374 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006375 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6376 LHS = AndLHS.getOperand(0);
6377 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006378 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006379 }
Evan Cheng0488db92007-09-25 01:57:46 +00006380
Evan Chengd40d03e2010-01-06 19:38:29 +00006381 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006382 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006383 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006384 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006385 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006386 // Also promote i16 to i32 for performance / code size reason.
6387 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006388 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006389 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006390
Evan Chengd40d03e2010-01-06 19:38:29 +00006391 // If the operand types disagree, extend the shift amount to match. Since
6392 // BT ignores high bits (like shifts) we can use anyextend.
6393 if (LHS.getValueType() != RHS.getValueType())
6394 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006395
Evan Chengd40d03e2010-01-06 19:38:29 +00006396 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6397 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6398 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6399 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006400 }
6401
Evan Cheng54de3ea2010-01-05 06:52:31 +00006402 return SDValue();
6403}
6404
Dan Gohmand858e902010-04-17 15:26:15 +00006405SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006406 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6407 SDValue Op0 = Op.getOperand(0);
6408 SDValue Op1 = Op.getOperand(1);
6409 DebugLoc dl = Op.getDebugLoc();
6410 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6411
6412 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006413 // Lower (X & (1 << N)) == 0 to BT(X, N).
6414 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6415 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6416 if (Op0.getOpcode() == ISD::AND &&
6417 Op0.hasOneUse() &&
6418 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006419 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006420 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6421 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6422 if (NewSetCC.getNode())
6423 return NewSetCC;
6424 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006425
Evan Cheng2c755ba2010-02-27 07:36:59 +00006426 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6427 if (Op0.getOpcode() == X86ISD::SETCC &&
6428 Op1.getOpcode() == ISD::Constant &&
6429 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6430 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6431 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6432 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6433 bool Invert = (CC == ISD::SETNE) ^
6434 cast<ConstantSDNode>(Op1)->isNullValue();
6435 if (Invert)
6436 CCode = X86::GetOppositeBranchCondition(CCode);
6437 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6438 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6439 }
6440
Evan Chenge5b51ac2010-04-17 06:13:15 +00006441 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006442 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006443 if (X86CC == X86::COND_INVALID)
6444 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006445
Evan Cheng552f09a2010-04-26 19:06:11 +00006446 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006447
6448 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006449 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006450 return DAG.getNode(ISD::AND, dl, MVT::i8,
6451 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6452 DAG.getConstant(X86CC, MVT::i8), Cond),
6453 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006454
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6456 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006457}
6458
Dan Gohmand858e902010-04-17 15:26:15 +00006459SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006460 SDValue Cond;
6461 SDValue Op0 = Op.getOperand(0);
6462 SDValue Op1 = Op.getOperand(1);
6463 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006464 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006465 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6466 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006467 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006468
6469 if (isFP) {
6470 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006471 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6473 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006474 bool Swap = false;
6475
6476 switch (SetCCOpcode) {
6477 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006478 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006479 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006480 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006481 case ISD::SETGT: Swap = true; // Fallthrough
6482 case ISD::SETLT:
6483 case ISD::SETOLT: SSECC = 1; break;
6484 case ISD::SETOGE:
6485 case ISD::SETGE: Swap = true; // Fallthrough
6486 case ISD::SETLE:
6487 case ISD::SETOLE: SSECC = 2; break;
6488 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006489 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006490 case ISD::SETNE: SSECC = 4; break;
6491 case ISD::SETULE: Swap = true;
6492 case ISD::SETUGE: SSECC = 5; break;
6493 case ISD::SETULT: Swap = true;
6494 case ISD::SETUGT: SSECC = 6; break;
6495 case ISD::SETO: SSECC = 7; break;
6496 }
6497 if (Swap)
6498 std::swap(Op0, Op1);
6499
Nate Begemanfb8ead02008-07-25 19:05:58 +00006500 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006501 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006502 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006503 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006504 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6505 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006506 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006507 }
6508 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006509 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6511 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006512 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006513 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006514 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006515 }
6516 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006517 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006519
Nate Begeman30a0de92008-07-17 16:51:19 +00006520 // We are handling one of the integer comparisons here. Since SSE only has
6521 // GT and EQ comparisons for integer, swapping operands and multiple
6522 // operations may be required for some comparisons.
6523 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6524 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006525
Owen Anderson825b72b2009-08-11 20:47:22 +00006526 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006527 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006528 case MVT::v8i8:
6529 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6530 case MVT::v4i16:
6531 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6532 case MVT::v2i32:
6533 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6534 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006535 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006536
Nate Begeman30a0de92008-07-17 16:51:19 +00006537 switch (SetCCOpcode) {
6538 default: break;
6539 case ISD::SETNE: Invert = true;
6540 case ISD::SETEQ: Opc = EQOpc; break;
6541 case ISD::SETLT: Swap = true;
6542 case ISD::SETGT: Opc = GTOpc; break;
6543 case ISD::SETGE: Swap = true;
6544 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6545 case ISD::SETULT: Swap = true;
6546 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6547 case ISD::SETUGE: Swap = true;
6548 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6549 }
6550 if (Swap)
6551 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006552
Nate Begeman30a0de92008-07-17 16:51:19 +00006553 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6554 // bits of the inputs before performing those operations.
6555 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006556 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006557 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6558 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006559 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006560 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6561 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006562 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6563 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006564 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006565
Dale Johannesenace16102009-02-03 19:33:06 +00006566 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006567
6568 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006569 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006570 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006571
Nate Begeman30a0de92008-07-17 16:51:19 +00006572 return Result;
6573}
Evan Cheng0488db92007-09-25 01:57:46 +00006574
Evan Cheng370e5342008-12-03 08:38:43 +00006575// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006576static bool isX86LogicalCmp(SDValue Op) {
6577 unsigned Opc = Op.getNode()->getOpcode();
6578 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6579 return true;
6580 if (Op.getResNo() == 1 &&
6581 (Opc == X86ISD::ADD ||
6582 Opc == X86ISD::SUB ||
6583 Opc == X86ISD::SMUL ||
6584 Opc == X86ISD::UMUL ||
6585 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006586 Opc == X86ISD::DEC ||
6587 Opc == X86ISD::OR ||
6588 Opc == X86ISD::XOR ||
6589 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006590 return true;
6591
6592 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006593}
6594
Dan Gohmand858e902010-04-17 15:26:15 +00006595SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006596 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006597 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006598 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006599 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006600
Dan Gohman1a492952009-10-20 16:22:37 +00006601 if (Cond.getOpcode() == ISD::SETCC) {
6602 SDValue NewCond = LowerSETCC(Cond, DAG);
6603 if (NewCond.getNode())
6604 Cond = NewCond;
6605 }
Evan Cheng734503b2006-09-11 02:19:56 +00006606
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006607 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6608 SDValue Op1 = Op.getOperand(1);
6609 SDValue Op2 = Op.getOperand(2);
6610 if (Cond.getOpcode() == X86ISD::SETCC &&
6611 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6612 SDValue Cmp = Cond.getOperand(1);
6613 if (Cmp.getOpcode() == X86ISD::CMP) {
6614 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6615 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6616 ConstantSDNode *RHSC =
6617 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6618 if (N1C && N1C->isAllOnesValue() &&
6619 N2C && N2C->isNullValue() &&
6620 RHSC && RHSC->isNullValue()) {
6621 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006622 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006623 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6624 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6625 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6626 }
6627 }
6628 }
6629
Evan Chengad9c0a32009-12-15 00:53:42 +00006630 // Look pass (and (setcc_carry (cmp ...)), 1).
6631 if (Cond.getOpcode() == ISD::AND &&
6632 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6633 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6634 if (C && C->getAPIntValue() == 1)
6635 Cond = Cond.getOperand(0);
6636 }
6637
Evan Cheng3f41d662007-10-08 22:16:29 +00006638 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6639 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006640 if (Cond.getOpcode() == X86ISD::SETCC ||
6641 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006642 CC = Cond.getOperand(0);
6643
Dan Gohman475871a2008-07-27 21:46:04 +00006644 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006645 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006646 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006647
Evan Cheng3f41d662007-10-08 22:16:29 +00006648 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006649 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006650 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006651 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006652
Chris Lattnerd1980a52009-03-12 06:52:53 +00006653 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6654 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006655 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006656 addTest = false;
6657 }
6658 }
6659
6660 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006661 // Look pass the truncate.
6662 if (Cond.getOpcode() == ISD::TRUNCATE)
6663 Cond = Cond.getOperand(0);
6664
6665 // We know the result of AND is compared against zero. Try to match
6666 // it to BT.
6667 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6668 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6669 if (NewSetCC.getNode()) {
6670 CC = NewSetCC.getOperand(0);
6671 Cond = NewSetCC.getOperand(1);
6672 addTest = false;
6673 }
6674 }
6675 }
6676
6677 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006678 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006679 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006680 }
6681
Evan Cheng0488db92007-09-25 01:57:46 +00006682 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6683 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006684 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6685 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006686 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006687}
6688
Evan Cheng370e5342008-12-03 08:38:43 +00006689// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6690// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6691// from the AND / OR.
6692static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6693 Opc = Op.getOpcode();
6694 if (Opc != ISD::OR && Opc != ISD::AND)
6695 return false;
6696 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6697 Op.getOperand(0).hasOneUse() &&
6698 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6699 Op.getOperand(1).hasOneUse());
6700}
6701
Evan Cheng961d6d42009-02-02 08:19:07 +00006702// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6703// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006704static bool isXor1OfSetCC(SDValue Op) {
6705 if (Op.getOpcode() != ISD::XOR)
6706 return false;
6707 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6708 if (N1C && N1C->getAPIntValue() == 1) {
6709 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6710 Op.getOperand(0).hasOneUse();
6711 }
6712 return false;
6713}
6714
Dan Gohmand858e902010-04-17 15:26:15 +00006715SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006716 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006717 SDValue Chain = Op.getOperand(0);
6718 SDValue Cond = Op.getOperand(1);
6719 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006720 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006721 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006722
Dan Gohman1a492952009-10-20 16:22:37 +00006723 if (Cond.getOpcode() == ISD::SETCC) {
6724 SDValue NewCond = LowerSETCC(Cond, DAG);
6725 if (NewCond.getNode())
6726 Cond = NewCond;
6727 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006728#if 0
6729 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006730 else if (Cond.getOpcode() == X86ISD::ADD ||
6731 Cond.getOpcode() == X86ISD::SUB ||
6732 Cond.getOpcode() == X86ISD::SMUL ||
6733 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006734 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006735#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006736
Evan Chengad9c0a32009-12-15 00:53:42 +00006737 // Look pass (and (setcc_carry (cmp ...)), 1).
6738 if (Cond.getOpcode() == ISD::AND &&
6739 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6740 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6741 if (C && C->getAPIntValue() == 1)
6742 Cond = Cond.getOperand(0);
6743 }
6744
Evan Cheng3f41d662007-10-08 22:16:29 +00006745 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6746 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006747 if (Cond.getOpcode() == X86ISD::SETCC ||
6748 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006749 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750
Dan Gohman475871a2008-07-27 21:46:04 +00006751 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006752 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006753 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006754 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006755 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006756 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006757 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006758 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006759 default: break;
6760 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006761 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006762 // These can only come from an arithmetic instruction with overflow,
6763 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006764 Cond = Cond.getNode()->getOperand(1);
6765 addTest = false;
6766 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006767 }
Evan Cheng0488db92007-09-25 01:57:46 +00006768 }
Evan Cheng370e5342008-12-03 08:38:43 +00006769 } else {
6770 unsigned CondOpc;
6771 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6772 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006773 if (CondOpc == ISD::OR) {
6774 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6775 // two branches instead of an explicit OR instruction with a
6776 // separate test.
6777 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006778 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006779 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006780 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006781 Chain, Dest, CC, Cmp);
6782 CC = Cond.getOperand(1).getOperand(0);
6783 Cond = Cmp;
6784 addTest = false;
6785 }
6786 } else { // ISD::AND
6787 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6788 // two branches instead of an explicit AND instruction with a
6789 // separate test. However, we only do this if this block doesn't
6790 // have a fall-through edge, because this requires an explicit
6791 // jmp when the condition is false.
6792 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006793 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006794 Op.getNode()->hasOneUse()) {
6795 X86::CondCode CCode =
6796 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6797 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006799 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006800 // Look for an unconditional branch following this conditional branch.
6801 // We need this because we need to reverse the successors in order
6802 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006803 if (User->getOpcode() == ISD::BR) {
6804 SDValue FalseBB = User->getOperand(1);
6805 SDNode *NewBR =
6806 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006807 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006808 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006809 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006810
Dale Johannesene4d209d2009-02-03 20:21:25 +00006811 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006812 Chain, Dest, CC, Cmp);
6813 X86::CondCode CCode =
6814 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6815 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006817 Cond = Cmp;
6818 addTest = false;
6819 }
6820 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006821 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006822 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6823 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6824 // It should be transformed during dag combiner except when the condition
6825 // is set by a arithmetics with overflow node.
6826 X86::CondCode CCode =
6827 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6828 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006830 Cond = Cond.getOperand(0).getOperand(1);
6831 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006832 }
Evan Cheng0488db92007-09-25 01:57:46 +00006833 }
6834
6835 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006836 // Look pass the truncate.
6837 if (Cond.getOpcode() == ISD::TRUNCATE)
6838 Cond = Cond.getOperand(0);
6839
6840 // We know the result of AND is compared against zero. Try to match
6841 // it to BT.
6842 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6843 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6844 if (NewSetCC.getNode()) {
6845 CC = NewSetCC.getOperand(0);
6846 Cond = NewSetCC.getOperand(1);
6847 addTest = false;
6848 }
6849 }
6850 }
6851
6852 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006854 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006855 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006856 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006857 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006858}
6859
Anton Korobeynikove060b532007-04-17 19:34:00 +00006860
6861// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6862// Calls to _alloca is needed to probe the stack when allocating more than 4k
6863// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6864// that the guard pages used by the OS virtual memory manager are allocated in
6865// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006866SDValue
6867X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006868 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006869 assert(Subtarget->isTargetCygMing() &&
6870 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006871 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006872
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006873 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006874 SDValue Chain = Op.getOperand(0);
6875 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006876 // FIXME: Ensure alignment here
6877
Dan Gohman475871a2008-07-27 21:46:04 +00006878 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006879
Owen Anderson825b72b2009-08-11 20:47:22 +00006880 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006881
Dale Johannesendd64c412009-02-04 00:33:20 +00006882 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006883 Flag = Chain.getValue(1);
6884
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006885 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006886
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006887 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6888 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006889
Dale Johannesendd64c412009-02-04 00:33:20 +00006890 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006891
Dan Gohman475871a2008-07-27 21:46:04 +00006892 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006893 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006894}
6895
Dan Gohmand858e902010-04-17 15:26:15 +00006896SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006897 MachineFunction &MF = DAG.getMachineFunction();
6898 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6899
Dan Gohman69de1932008-02-06 22:27:42 +00006900 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006901 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006902
Evan Cheng25ab6902006-09-08 06:48:29 +00006903 if (!Subtarget->is64Bit()) {
6904 // vastart just stores the address of the VarArgsFrameIndex slot into the
6905 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006906 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6907 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006908 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6909 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006910 }
6911
6912 // __va_list_tag:
6913 // gp_offset (0 - 6 * 8)
6914 // fp_offset (48 - 48 + 8 * 16)
6915 // overflow_arg_area (point to parameters coming in memory).
6916 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006917 SmallVector<SDValue, 8> MemOps;
6918 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006919 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006920 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006921 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6922 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006923 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006924 MemOps.push_back(Store);
6925
6926 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006927 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006928 FIN, DAG.getIntPtrConstant(4));
6929 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006930 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6931 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006932 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006933 MemOps.push_back(Store);
6934
6935 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006936 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006937 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006938 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6939 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006940 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006941 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006942 MemOps.push_back(Store);
6943
6944 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006945 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006946 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006947 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6948 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006949 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006950 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006951 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006953 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006954}
6955
Dan Gohmand858e902010-04-17 15:26:15 +00006956SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006957 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6958 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006959
Chris Lattner75361b62010-04-07 22:58:41 +00006960 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006961 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006962}
6963
Dan Gohmand858e902010-04-17 15:26:15 +00006964SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006965 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006966 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006967 SDValue Chain = Op.getOperand(0);
6968 SDValue DstPtr = Op.getOperand(1);
6969 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006970 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6971 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006972 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006973
Dale Johannesendd64c412009-02-04 00:33:20 +00006974 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006975 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6976 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006977}
6978
Dan Gohman475871a2008-07-27 21:46:04 +00006979SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006980X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006981 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006982 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006983 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006984 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006985 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006986 case Intrinsic::x86_sse_comieq_ss:
6987 case Intrinsic::x86_sse_comilt_ss:
6988 case Intrinsic::x86_sse_comile_ss:
6989 case Intrinsic::x86_sse_comigt_ss:
6990 case Intrinsic::x86_sse_comige_ss:
6991 case Intrinsic::x86_sse_comineq_ss:
6992 case Intrinsic::x86_sse_ucomieq_ss:
6993 case Intrinsic::x86_sse_ucomilt_ss:
6994 case Intrinsic::x86_sse_ucomile_ss:
6995 case Intrinsic::x86_sse_ucomigt_ss:
6996 case Intrinsic::x86_sse_ucomige_ss:
6997 case Intrinsic::x86_sse_ucomineq_ss:
6998 case Intrinsic::x86_sse2_comieq_sd:
6999 case Intrinsic::x86_sse2_comilt_sd:
7000 case Intrinsic::x86_sse2_comile_sd:
7001 case Intrinsic::x86_sse2_comigt_sd:
7002 case Intrinsic::x86_sse2_comige_sd:
7003 case Intrinsic::x86_sse2_comineq_sd:
7004 case Intrinsic::x86_sse2_ucomieq_sd:
7005 case Intrinsic::x86_sse2_ucomilt_sd:
7006 case Intrinsic::x86_sse2_ucomile_sd:
7007 case Intrinsic::x86_sse2_ucomigt_sd:
7008 case Intrinsic::x86_sse2_ucomige_sd:
7009 case Intrinsic::x86_sse2_ucomineq_sd: {
7010 unsigned Opc = 0;
7011 ISD::CondCode CC = ISD::SETCC_INVALID;
7012 switch (IntNo) {
7013 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007014 case Intrinsic::x86_sse_comieq_ss:
7015 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007016 Opc = X86ISD::COMI;
7017 CC = ISD::SETEQ;
7018 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007019 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007020 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007021 Opc = X86ISD::COMI;
7022 CC = ISD::SETLT;
7023 break;
7024 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007025 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026 Opc = X86ISD::COMI;
7027 CC = ISD::SETLE;
7028 break;
7029 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007030 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007031 Opc = X86ISD::COMI;
7032 CC = ISD::SETGT;
7033 break;
7034 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007035 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007036 Opc = X86ISD::COMI;
7037 CC = ISD::SETGE;
7038 break;
7039 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007040 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007041 Opc = X86ISD::COMI;
7042 CC = ISD::SETNE;
7043 break;
7044 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007045 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046 Opc = X86ISD::UCOMI;
7047 CC = ISD::SETEQ;
7048 break;
7049 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007050 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007051 Opc = X86ISD::UCOMI;
7052 CC = ISD::SETLT;
7053 break;
7054 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007055 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007056 Opc = X86ISD::UCOMI;
7057 CC = ISD::SETLE;
7058 break;
7059 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007060 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061 Opc = X86ISD::UCOMI;
7062 CC = ISD::SETGT;
7063 break;
7064 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007065 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007066 Opc = X86ISD::UCOMI;
7067 CC = ISD::SETGE;
7068 break;
7069 case Intrinsic::x86_sse_ucomineq_ss:
7070 case Intrinsic::x86_sse2_ucomineq_sd:
7071 Opc = X86ISD::UCOMI;
7072 CC = ISD::SETNE;
7073 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007074 }
Evan Cheng734503b2006-09-11 02:19:56 +00007075
Dan Gohman475871a2008-07-27 21:46:04 +00007076 SDValue LHS = Op.getOperand(1);
7077 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007078 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007079 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007080 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7081 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7082 DAG.getConstant(X86CC, MVT::i8), Cond);
7083 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007084 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007085 // ptest and testp intrinsics. The intrinsic these come from are designed to
7086 // return an integer value, not just an instruction so lower it to the ptest
7087 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007088 case Intrinsic::x86_sse41_ptestz:
7089 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007090 case Intrinsic::x86_sse41_ptestnzc:
7091 case Intrinsic::x86_avx_ptestz_256:
7092 case Intrinsic::x86_avx_ptestc_256:
7093 case Intrinsic::x86_avx_ptestnzc_256:
7094 case Intrinsic::x86_avx_vtestz_ps:
7095 case Intrinsic::x86_avx_vtestc_ps:
7096 case Intrinsic::x86_avx_vtestnzc_ps:
7097 case Intrinsic::x86_avx_vtestz_pd:
7098 case Intrinsic::x86_avx_vtestc_pd:
7099 case Intrinsic::x86_avx_vtestnzc_pd:
7100 case Intrinsic::x86_avx_vtestz_ps_256:
7101 case Intrinsic::x86_avx_vtestc_ps_256:
7102 case Intrinsic::x86_avx_vtestnzc_ps_256:
7103 case Intrinsic::x86_avx_vtestz_pd_256:
7104 case Intrinsic::x86_avx_vtestc_pd_256:
7105 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7106 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007107 unsigned X86CC = 0;
7108 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007109 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007110 case Intrinsic::x86_avx_vtestz_ps:
7111 case Intrinsic::x86_avx_vtestz_pd:
7112 case Intrinsic::x86_avx_vtestz_ps_256:
7113 case Intrinsic::x86_avx_vtestz_pd_256:
7114 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007115 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007116 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007117 // ZF = 1
7118 X86CC = X86::COND_E;
7119 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007120 case Intrinsic::x86_avx_vtestc_ps:
7121 case Intrinsic::x86_avx_vtestc_pd:
7122 case Intrinsic::x86_avx_vtestc_ps_256:
7123 case Intrinsic::x86_avx_vtestc_pd_256:
7124 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007125 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007126 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007127 // CF = 1
7128 X86CC = X86::COND_B;
7129 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007130 case Intrinsic::x86_avx_vtestnzc_ps:
7131 case Intrinsic::x86_avx_vtestnzc_pd:
7132 case Intrinsic::x86_avx_vtestnzc_ps_256:
7133 case Intrinsic::x86_avx_vtestnzc_pd_256:
7134 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007135 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007136 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007137 // ZF and CF = 0
7138 X86CC = X86::COND_A;
7139 break;
7140 }
Eric Christopherfd179292009-08-27 18:07:15 +00007141
Eric Christopher71c67532009-07-29 00:28:05 +00007142 SDValue LHS = Op.getOperand(1);
7143 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007144 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7145 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7147 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7148 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007149 }
Evan Cheng5759f972008-05-04 09:15:50 +00007150
7151 // Fix vector shift instructions where the last operand is a non-immediate
7152 // i32 value.
7153 case Intrinsic::x86_sse2_pslli_w:
7154 case Intrinsic::x86_sse2_pslli_d:
7155 case Intrinsic::x86_sse2_pslli_q:
7156 case Intrinsic::x86_sse2_psrli_w:
7157 case Intrinsic::x86_sse2_psrli_d:
7158 case Intrinsic::x86_sse2_psrli_q:
7159 case Intrinsic::x86_sse2_psrai_w:
7160 case Intrinsic::x86_sse2_psrai_d:
7161 case Intrinsic::x86_mmx_pslli_w:
7162 case Intrinsic::x86_mmx_pslli_d:
7163 case Intrinsic::x86_mmx_pslli_q:
7164 case Intrinsic::x86_mmx_psrli_w:
7165 case Intrinsic::x86_mmx_psrli_d:
7166 case Intrinsic::x86_mmx_psrli_q:
7167 case Intrinsic::x86_mmx_psrai_w:
7168 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007169 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007170 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007171 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007172
7173 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007175 switch (IntNo) {
7176 case Intrinsic::x86_sse2_pslli_w:
7177 NewIntNo = Intrinsic::x86_sse2_psll_w;
7178 break;
7179 case Intrinsic::x86_sse2_pslli_d:
7180 NewIntNo = Intrinsic::x86_sse2_psll_d;
7181 break;
7182 case Intrinsic::x86_sse2_pslli_q:
7183 NewIntNo = Intrinsic::x86_sse2_psll_q;
7184 break;
7185 case Intrinsic::x86_sse2_psrli_w:
7186 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7187 break;
7188 case Intrinsic::x86_sse2_psrli_d:
7189 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7190 break;
7191 case Intrinsic::x86_sse2_psrli_q:
7192 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7193 break;
7194 case Intrinsic::x86_sse2_psrai_w:
7195 NewIntNo = Intrinsic::x86_sse2_psra_w;
7196 break;
7197 case Intrinsic::x86_sse2_psrai_d:
7198 NewIntNo = Intrinsic::x86_sse2_psra_d;
7199 break;
7200 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007201 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007202 switch (IntNo) {
7203 case Intrinsic::x86_mmx_pslli_w:
7204 NewIntNo = Intrinsic::x86_mmx_psll_w;
7205 break;
7206 case Intrinsic::x86_mmx_pslli_d:
7207 NewIntNo = Intrinsic::x86_mmx_psll_d;
7208 break;
7209 case Intrinsic::x86_mmx_pslli_q:
7210 NewIntNo = Intrinsic::x86_mmx_psll_q;
7211 break;
7212 case Intrinsic::x86_mmx_psrli_w:
7213 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7214 break;
7215 case Intrinsic::x86_mmx_psrli_d:
7216 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7217 break;
7218 case Intrinsic::x86_mmx_psrli_q:
7219 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7220 break;
7221 case Intrinsic::x86_mmx_psrai_w:
7222 NewIntNo = Intrinsic::x86_mmx_psra_w;
7223 break;
7224 case Intrinsic::x86_mmx_psrai_d:
7225 NewIntNo = Intrinsic::x86_mmx_psra_d;
7226 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007227 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007228 }
7229 break;
7230 }
7231 }
Mon P Wangefa42202009-09-03 19:56:25 +00007232
7233 // The vector shift intrinsics with scalars uses 32b shift amounts but
7234 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7235 // to be zero.
7236 SDValue ShOps[4];
7237 ShOps[0] = ShAmt;
7238 ShOps[1] = DAG.getConstant(0, MVT::i32);
7239 if (ShAmtVT == MVT::v4i32) {
7240 ShOps[2] = DAG.getUNDEF(MVT::i32);
7241 ShOps[3] = DAG.getUNDEF(MVT::i32);
7242 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7243 } else {
7244 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7245 }
7246
Owen Andersone50ed302009-08-10 22:56:29 +00007247 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007248 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007249 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007251 Op.getOperand(1), ShAmt);
7252 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007253 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007254}
Evan Cheng72261582005-12-20 06:22:03 +00007255
Dan Gohmand858e902010-04-17 15:26:15 +00007256SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7257 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007258 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7259 MFI->setReturnAddressIsTaken(true);
7260
Bill Wendling64e87322009-01-16 19:25:27 +00007261 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007262 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007263
7264 if (Depth > 0) {
7265 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7266 SDValue Offset =
7267 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007269 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007270 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007271 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007272 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007273 }
7274
7275 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007276 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007277 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007278 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007279}
7280
Dan Gohmand858e902010-04-17 15:26:15 +00007281SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007282 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7283 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007284
Owen Andersone50ed302009-08-10 22:56:29 +00007285 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007286 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007287 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7288 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007289 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007290 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007291 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7292 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007293 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007294}
7295
Dan Gohman475871a2008-07-27 21:46:04 +00007296SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007297 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007298 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007299}
7300
Dan Gohmand858e902010-04-17 15:26:15 +00007301SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007302 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007303 SDValue Chain = Op.getOperand(0);
7304 SDValue Offset = Op.getOperand(1);
7305 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007306 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007307
Dan Gohmand8816272010-08-11 18:14:00 +00007308 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7309 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7310 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007311 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007312
Dan Gohmand8816272010-08-11 18:14:00 +00007313 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7314 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007316 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007317 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007318 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007319
Dale Johannesene4d209d2009-02-03 20:21:25 +00007320 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007321 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007322 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007323}
7324
Dan Gohman475871a2008-07-27 21:46:04 +00007325SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007326 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007327 SDValue Root = Op.getOperand(0);
7328 SDValue Trmp = Op.getOperand(1); // trampoline
7329 SDValue FPtr = Op.getOperand(2); // nested function
7330 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007331 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007332
Dan Gohman69de1932008-02-06 22:27:42 +00007333 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007334
7335 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007336 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007337
7338 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007339 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7340 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007341
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007342 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7343 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007344
7345 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7346
7347 // Load the pointer to the nested function into R11.
7348 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007349 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007351 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007352
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7354 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007355 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7356 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007357
7358 // Load the 'nest' parameter value into R10.
7359 // R10 is specified in X86CallingConv.td
7360 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007361 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7362 DAG.getConstant(10, MVT::i64));
7363 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007364 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007365
Owen Anderson825b72b2009-08-11 20:47:22 +00007366 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7367 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007368 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7369 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007370
7371 // Jump to the nested function.
7372 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007373 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7374 DAG.getConstant(20, MVT::i64));
7375 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007376 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007377
7378 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007379 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7380 DAG.getConstant(22, MVT::i64));
7381 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007382 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007383
Dan Gohman475871a2008-07-27 21:46:04 +00007384 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007385 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007386 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007387 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007388 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007389 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007390 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007391 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007392
7393 switch (CC) {
7394 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007395 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007396 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007397 case CallingConv::X86_StdCall: {
7398 // Pass 'nest' parameter in ECX.
7399 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007400 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007401
7402 // Check that ECX wasn't needed by an 'inreg' parameter.
7403 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007404 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007405
Chris Lattner58d74912008-03-12 17:45:29 +00007406 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007407 unsigned InRegCount = 0;
7408 unsigned Idx = 1;
7409
7410 for (FunctionType::param_iterator I = FTy->param_begin(),
7411 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007412 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007413 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007414 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007415
7416 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007417 report_fatal_error("Nest register in use - reduce number of inreg"
7418 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007419 }
7420 }
7421 break;
7422 }
7423 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007424 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007425 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007426 // Pass 'nest' parameter in EAX.
7427 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007428 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007429 break;
7430 }
7431
Dan Gohman475871a2008-07-27 21:46:04 +00007432 SDValue OutChains[4];
7433 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007434
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7436 DAG.getConstant(10, MVT::i32));
7437 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007438
Chris Lattnera62fe662010-02-05 19:20:30 +00007439 // This is storing the opcode for MOV32ri.
7440 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007441 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007442 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007444 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007445
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7447 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007448 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7449 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007450
Chris Lattnera62fe662010-02-05 19:20:30 +00007451 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7453 DAG.getConstant(5, MVT::i32));
7454 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007455 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007456
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7458 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007459 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7460 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007461
Dan Gohman475871a2008-07-27 21:46:04 +00007462 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007465 }
7466}
7467
Dan Gohmand858e902010-04-17 15:26:15 +00007468SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7469 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007470 /*
7471 The rounding mode is in bits 11:10 of FPSR, and has the following
7472 settings:
7473 00 Round to nearest
7474 01 Round to -inf
7475 10 Round to +inf
7476 11 Round to 0
7477
7478 FLT_ROUNDS, on the other hand, expects the following:
7479 -1 Undefined
7480 0 Round to 0
7481 1 Round to nearest
7482 2 Round to +inf
7483 3 Round to -inf
7484
7485 To perform the conversion, we do:
7486 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7487 */
7488
7489 MachineFunction &MF = DAG.getMachineFunction();
7490 const TargetMachine &TM = MF.getTarget();
7491 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7492 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007493 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007494 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007495
7496 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007497 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007498 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007499
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007501 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007502
7503 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007504 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7505 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007506
7507 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007508 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 DAG.getNode(ISD::SRL, dl, MVT::i16,
7510 DAG.getNode(ISD::AND, dl, MVT::i16,
7511 CWD, DAG.getConstant(0x800, MVT::i16)),
7512 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007513 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 DAG.getNode(ISD::SRL, dl, MVT::i16,
7515 DAG.getNode(ISD::AND, dl, MVT::i16,
7516 CWD, DAG.getConstant(0x400, MVT::i16)),
7517 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007518
Dan Gohman475871a2008-07-27 21:46:04 +00007519 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 DAG.getNode(ISD::AND, dl, MVT::i16,
7521 DAG.getNode(ISD::ADD, dl, MVT::i16,
7522 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7523 DAG.getConstant(1, MVT::i16)),
7524 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007525
7526
Duncan Sands83ec4b62008-06-06 12:08:01 +00007527 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007528 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007529}
7530
Dan Gohmand858e902010-04-17 15:26:15 +00007531SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007532 EVT VT = Op.getValueType();
7533 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007534 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007535 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007536
7537 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007539 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007541 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007542 }
Evan Cheng18efe262007-12-14 02:13:44 +00007543
Evan Cheng152804e2007-12-14 08:30:15 +00007544 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007547
7548 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007549 SDValue Ops[] = {
7550 Op,
7551 DAG.getConstant(NumBits+NumBits-1, OpVT),
7552 DAG.getConstant(X86::COND_E, MVT::i8),
7553 Op.getValue(1)
7554 };
7555 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007556
7557 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007558 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007559
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 if (VT == MVT::i8)
7561 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007562 return Op;
7563}
7564
Dan Gohmand858e902010-04-17 15:26:15 +00007565SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007566 EVT VT = Op.getValueType();
7567 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007568 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007569 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007570
7571 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007572 if (VT == MVT::i8) {
7573 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007574 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007575 }
Evan Cheng152804e2007-12-14 08:30:15 +00007576
7577 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007579 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007580
7581 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007582 SDValue Ops[] = {
7583 Op,
7584 DAG.getConstant(NumBits, OpVT),
7585 DAG.getConstant(X86::COND_E, MVT::i8),
7586 Op.getValue(1)
7587 };
7588 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007589
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 if (VT == MVT::i8)
7591 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007592 return Op;
7593}
7594
Dan Gohmand858e902010-04-17 15:26:15 +00007595SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007596 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007598 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007599
Mon P Wangaf9b9522008-12-18 21:42:19 +00007600 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7601 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7602 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7603 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7604 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7605 //
7606 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7607 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7608 // return AloBlo + AloBhi + AhiBlo;
7609
7610 SDValue A = Op.getOperand(0);
7611 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007612
Dale Johannesene4d209d2009-02-03 20:21:25 +00007613 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7615 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007616 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7618 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007619 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007621 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007622 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007624 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007625 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007627 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007628 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7630 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007631 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7633 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007634 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7635 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007636 return Res;
7637}
7638
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007639SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7640 EVT VT = Op.getValueType();
7641 DebugLoc dl = Op.getDebugLoc();
7642 SDValue R = Op.getOperand(0);
7643
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007644 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007645
Nate Begeman51409212010-07-28 00:21:48 +00007646 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7647
7648 if (VT == MVT::v4i32) {
7649 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7650 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7651 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7652
7653 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7654
7655 std::vector<Constant*> CV(4, CI);
7656 Constant *C = ConstantVector::get(CV);
7657 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7658 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7659 PseudoSourceValue::getConstantPool(), 0,
7660 false, false, 16);
7661
7662 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7663 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7664 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7665 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7666 }
7667 if (VT == MVT::v16i8) {
7668 // a = a << 5;
7669 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7670 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7671 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7672
7673 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7674 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7675
7676 std::vector<Constant*> CVM1(16, CM1);
7677 std::vector<Constant*> CVM2(16, CM2);
7678 Constant *C = ConstantVector::get(CVM1);
7679 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7680 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7681 PseudoSourceValue::getConstantPool(), 0,
7682 false, false, 16);
7683
7684 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7685 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7686 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7687 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7688 DAG.getConstant(4, MVT::i32));
7689 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7690 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7691 R, M, Op);
7692 // a += a
7693 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7694
7695 C = ConstantVector::get(CVM2);
7696 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7697 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7698 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7699
7700 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7701 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7702 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7703 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7704 DAG.getConstant(2, MVT::i32));
7705 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7706 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7707 R, M, Op);
7708 // a += a
7709 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7710
7711 // return pblendv(r, r+r, a);
7712 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7713 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7714 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7715 return R;
7716 }
7717 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007718}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007719
Dan Gohmand858e902010-04-17 15:26:15 +00007720SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007721 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7722 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007723 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7724 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007725 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007726 SDValue LHS = N->getOperand(0);
7727 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007728 unsigned BaseOp = 0;
7729 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007730 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007731
7732 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007733 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007734 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007735 // A subtract of one will be selected as a INC. Note that INC doesn't
7736 // set CF, so we can't do this for UADDO.
7737 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7738 if (C->getAPIntValue() == 1) {
7739 BaseOp = X86ISD::INC;
7740 Cond = X86::COND_O;
7741 break;
7742 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007743 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007744 Cond = X86::COND_O;
7745 break;
7746 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007747 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007748 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007749 break;
7750 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007751 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7752 // set CF, so we can't do this for USUBO.
7753 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7754 if (C->getAPIntValue() == 1) {
7755 BaseOp = X86ISD::DEC;
7756 Cond = X86::COND_O;
7757 break;
7758 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007759 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007760 Cond = X86::COND_O;
7761 break;
7762 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007763 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007764 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007765 break;
7766 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007767 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007768 Cond = X86::COND_O;
7769 break;
7770 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007771 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007772 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007773 break;
7774 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007775
Bill Wendling61edeb52008-12-02 01:06:39 +00007776 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007777 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007778 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007779
Bill Wendling61edeb52008-12-02 01:06:39 +00007780 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007781 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007783
Bill Wendling61edeb52008-12-02 01:06:39 +00007784 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7785 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007786}
7787
Eric Christopher9a9d2752010-07-22 02:48:34 +00007788SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7789 DebugLoc dl = Op.getDebugLoc();
7790
Eric Christopherb6729dc2010-08-04 23:03:04 +00007791 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00007792 SDValue Chain = Op.getOperand(0);
7793 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00007794 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00007795 SDValue Ops[] = {
7796 DAG.getRegister(X86::ESP, MVT::i32), // Base
7797 DAG.getTargetConstant(1, MVT::i8), // Scale
7798 DAG.getRegister(0, MVT::i32), // Index
7799 DAG.getTargetConstant(0, MVT::i32), // Disp
7800 DAG.getRegister(0, MVT::i32), // Segment.
7801 Zero,
7802 Chain
7803 };
7804 SDNode *Res =
7805 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
7806 array_lengthof(Ops));
7807 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00007808 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00007809
7810 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00007811 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00007812 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00007813
7814 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7815 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7816 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7817 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7818
7819 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7820 if (!Op1 && !Op2 && !Op3 && Op4)
7821 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7822
7823 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7824 if (Op1 && !Op2 && !Op3 && !Op4)
7825 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7826
7827 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7828 // (MFENCE)>;
7829 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00007830}
7831
Dan Gohmand858e902010-04-17 15:26:15 +00007832SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007833 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007834 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007835 unsigned Reg = 0;
7836 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007837 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007838 default:
7839 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 case MVT::i8: Reg = X86::AL; size = 1; break;
7841 case MVT::i16: Reg = X86::AX; size = 2; break;
7842 case MVT::i32: Reg = X86::EAX; size = 4; break;
7843 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007844 assert(Subtarget->is64Bit() && "Node not type legal!");
7845 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007846 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007847 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007848 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007849 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007850 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007851 Op.getOperand(1),
7852 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007853 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007854 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007855 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007856 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007857 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007858 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007859 return cpOut;
7860}
7861
Duncan Sands1607f052008-12-01 11:39:25 +00007862SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007863 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007864 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007865 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007866 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007867 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007868 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007869 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7870 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007871 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007872 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7873 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007874 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007875 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007876 rdx.getValue(1)
7877 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007878 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007879}
7880
Dale Johannesen7d07b482010-05-21 00:52:33 +00007881SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7882 SelectionDAG &DAG) const {
7883 EVT SrcVT = Op.getOperand(0).getValueType();
7884 EVT DstVT = Op.getValueType();
7885 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7886 Subtarget->hasMMX() && !DisableMMX) &&
7887 "Unexpected custom BIT_CONVERT");
7888 assert((DstVT == MVT::i64 ||
7889 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7890 "Unexpected custom BIT_CONVERT");
7891 // i64 <=> MMX conversions are Legal.
7892 if (SrcVT==MVT::i64 && DstVT.isVector())
7893 return Op;
7894 if (DstVT==MVT::i64 && SrcVT.isVector())
7895 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007896 // MMX <=> MMX conversions are Legal.
7897 if (SrcVT.isVector() && DstVT.isVector())
7898 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007899 // All other conversions need to be expanded.
7900 return SDValue();
7901}
Dan Gohmand858e902010-04-17 15:26:15 +00007902SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007903 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007904 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007905 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007906 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007907 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007908 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007909 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007910 Node->getOperand(0),
7911 Node->getOperand(1), negOp,
7912 cast<AtomicSDNode>(Node)->getSrcValue(),
7913 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007914}
7915
Evan Cheng0db9fe62006-04-25 20:13:52 +00007916/// LowerOperation - Provide custom lowering hooks for some operations.
7917///
Dan Gohmand858e902010-04-17 15:26:15 +00007918SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007919 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007920 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007921 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007922 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7923 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007924 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007925 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007926 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7927 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7928 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7929 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7930 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7931 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007932 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007933 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007934 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007935 case ISD::SHL_PARTS:
7936 case ISD::SRA_PARTS:
7937 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7938 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007939 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007940 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007941 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007942 case ISD::FABS: return LowerFABS(Op, DAG);
7943 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007944 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007945 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007946 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007947 case ISD::SELECT: return LowerSELECT(Op, DAG);
7948 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007949 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007950 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007951 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007952 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007953 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007954 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7955 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007956 case ISD::FRAME_TO_ARGS_OFFSET:
7957 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007958 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007959 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007960 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007961 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007962 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7963 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007964 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007965 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007966 case ISD::SADDO:
7967 case ISD::UADDO:
7968 case ISD::SSUBO:
7969 case ISD::USUBO:
7970 case ISD::SMULO:
7971 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007972 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007973 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007974 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007975}
7976
Duncan Sands1607f052008-12-01 11:39:25 +00007977void X86TargetLowering::
7978ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007979 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007980 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007981 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007982 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007983
7984 SDValue Chain = Node->getOperand(0);
7985 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007987 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007988 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007989 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007990 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007991 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007992 SDValue Result =
7993 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7994 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007995 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007996 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007997 Results.push_back(Result.getValue(2));
7998}
7999
Duncan Sands126d9072008-07-04 11:47:58 +00008000/// ReplaceNodeResults - Replace a node with an illegal result type
8001/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008002void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8003 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008004 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008005 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008006 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008007 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008008 assert(false && "Do not know how to custom type legalize this operation!");
8009 return;
8010 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008011 std::pair<SDValue,SDValue> Vals =
8012 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008013 SDValue FIST = Vals.first, StackSlot = Vals.second;
8014 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008015 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008016 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008017 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8018 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008019 }
8020 return;
8021 }
8022 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008023 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008024 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008025 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008026 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008027 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008028 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008029 eax.getValue(2));
8030 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8031 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008032 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008033 Results.push_back(edx.getValue(1));
8034 return;
8035 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008036 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008037 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008038 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008039 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008040 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8041 DAG.getConstant(0, MVT::i32));
8042 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8043 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008044 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8045 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008046 cpInL.getValue(1));
8047 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008048 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8049 DAG.getConstant(0, MVT::i32));
8050 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8051 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008052 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008053 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008054 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008055 swapInL.getValue(1));
8056 SDValue Ops[] = { swapInH.getValue(0),
8057 N->getOperand(1),
8058 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008059 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008060 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008061 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008062 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008063 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008064 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008065 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008066 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008067 Results.push_back(cpOutH.getValue(1));
8068 return;
8069 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008070 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008071 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8072 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008073 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008074 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8075 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008076 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008077 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8078 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008079 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008080 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8081 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008082 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008083 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8084 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008085 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008086 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8087 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008088 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008089 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8090 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008091 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008092}
8093
Evan Cheng72261582005-12-20 06:22:03 +00008094const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8095 switch (Opcode) {
8096 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008097 case X86ISD::BSF: return "X86ISD::BSF";
8098 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008099 case X86ISD::SHLD: return "X86ISD::SHLD";
8100 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008101 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008102 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008103 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008104 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008105 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008106 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008107 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8108 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8109 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008110 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008111 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008112 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008113 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008114 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008115 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008116 case X86ISD::COMI: return "X86ISD::COMI";
8117 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008118 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008119 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008120 case X86ISD::CMOV: return "X86ISD::CMOV";
8121 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008122 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008123 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8124 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008125 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008126 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008127 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008128 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008129 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008130 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8131 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008132 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008133 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008134 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008135 case X86ISD::FMAX: return "X86ISD::FMAX";
8136 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008137 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8138 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008139 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008140 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008141 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008142 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008143 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008144 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008145 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8146 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8148 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8149 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8150 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8151 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8152 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008153 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8154 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008155 case X86ISD::VSHL: return "X86ISD::VSHL";
8156 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008157 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8158 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8159 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8160 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8161 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8162 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8163 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8164 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8165 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8166 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008167 case X86ISD::ADD: return "X86ISD::ADD";
8168 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008169 case X86ISD::SMUL: return "X86ISD::SMUL";
8170 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008171 case X86ISD::INC: return "X86ISD::INC";
8172 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008173 case X86ISD::OR: return "X86ISD::OR";
8174 case X86ISD::XOR: return "X86ISD::XOR";
8175 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008176 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008177 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008178 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008179 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8180 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8181 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8182 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8183 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8184 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8185 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8186 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8187 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
8188 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
8189 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
8190 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
8191 case X86ISD::MOVHPS: return "X86ISD::MOVHPS";
8192 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8193 case X86ISD::MOVHPD: return "X86ISD::MOVHPD";
8194 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
8195 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8196 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8197 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8198 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8199 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8200 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8201 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8202 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8203 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8204 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8205 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8206 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8207 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8208 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8209 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8210 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8211 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8212 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8213 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008214 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008215 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008216 }
8217}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008218
Chris Lattnerc9addb72007-03-30 23:15:24 +00008219// isLegalAddressingMode - Return true if the addressing mode represented
8220// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008221bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008222 const Type *Ty) const {
8223 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008224 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008225 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008226
Chris Lattnerc9addb72007-03-30 23:15:24 +00008227 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008228 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008229 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008230
Chris Lattnerc9addb72007-03-30 23:15:24 +00008231 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008232 unsigned GVFlags =
8233 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008234
Chris Lattnerdfed4132009-07-10 07:38:24 +00008235 // If a reference to this global requires an extra load, we can't fold it.
8236 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008237 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008238
Chris Lattnerdfed4132009-07-10 07:38:24 +00008239 // If BaseGV requires a register for the PIC base, we cannot also have a
8240 // BaseReg specified.
8241 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008242 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008243
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008244 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008245 if ((M != CodeModel::Small || R != Reloc::Static) &&
8246 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008247 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008249
Chris Lattnerc9addb72007-03-30 23:15:24 +00008250 switch (AM.Scale) {
8251 case 0:
8252 case 1:
8253 case 2:
8254 case 4:
8255 case 8:
8256 // These scales always work.
8257 break;
8258 case 3:
8259 case 5:
8260 case 9:
8261 // These scales are formed with basereg+scalereg. Only accept if there is
8262 // no basereg yet.
8263 if (AM.HasBaseReg)
8264 return false;
8265 break;
8266 default: // Other stuff never works.
8267 return false;
8268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008269
Chris Lattnerc9addb72007-03-30 23:15:24 +00008270 return true;
8271}
8272
8273
Evan Cheng2bd122c2007-10-26 01:56:11 +00008274bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008275 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008276 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008277 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8278 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008279 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008280 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008281 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008282}
8283
Owen Andersone50ed302009-08-10 22:56:29 +00008284bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008285 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008286 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008287 unsigned NumBits1 = VT1.getSizeInBits();
8288 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008289 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008290 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008291 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008292}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008293
Dan Gohman97121ba2009-04-08 00:15:30 +00008294bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008295 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008296 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008297}
8298
Owen Andersone50ed302009-08-10 22:56:29 +00008299bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008300 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008301 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008302}
8303
Owen Andersone50ed302009-08-10 22:56:29 +00008304bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008305 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008306 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008307}
8308
Evan Cheng60c07e12006-07-05 22:17:51 +00008309/// isShuffleMaskLegal - Targets can use this to indicate that they only
8310/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8311/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8312/// are assumed to be legal.
8313bool
Eric Christopherfd179292009-08-27 18:07:15 +00008314X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008315 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008316 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008317 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008318 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008319
Nate Begemana09008b2009-10-19 02:17:23 +00008320 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008321 return (VT.getVectorNumElements() == 2 ||
8322 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8323 isMOVLMask(M, VT) ||
8324 isSHUFPMask(M, VT) ||
8325 isPSHUFDMask(M, VT) ||
8326 isPSHUFHWMask(M, VT) ||
8327 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008328 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008329 isUNPCKLMask(M, VT) ||
8330 isUNPCKHMask(M, VT) ||
8331 isUNPCKL_v_undef_Mask(M, VT) ||
8332 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008333}
8334
Dan Gohman7d8143f2008-04-09 20:09:42 +00008335bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008336X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008337 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008338 unsigned NumElts = VT.getVectorNumElements();
8339 // FIXME: This collection of masks seems suspect.
8340 if (NumElts == 2)
8341 return true;
8342 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8343 return (isMOVLMask(Mask, VT) ||
8344 isCommutedMOVLMask(Mask, VT, true) ||
8345 isSHUFPMask(Mask, VT) ||
8346 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008347 }
8348 return false;
8349}
8350
8351//===----------------------------------------------------------------------===//
8352// X86 Scheduler Hooks
8353//===----------------------------------------------------------------------===//
8354
Mon P Wang63307c32008-05-05 19:05:59 +00008355// private utility function
8356MachineBasicBlock *
8357X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8358 MachineBasicBlock *MBB,
8359 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008360 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008361 unsigned LoadOpc,
8362 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008363 unsigned notOpc,
8364 unsigned EAXreg,
8365 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008366 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008367 // For the atomic bitwise operator, we generate
8368 // thisMBB:
8369 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008370 // ld t1 = [bitinstr.addr]
8371 // op t2 = t1, [bitinstr.val]
8372 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008373 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8374 // bz newMBB
8375 // fallthrough -->nextMBB
8376 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8377 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008378 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008379 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008380
Mon P Wang63307c32008-05-05 19:05:59 +00008381 /// First build the CFG
8382 MachineFunction *F = MBB->getParent();
8383 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008384 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8385 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8386 F->insert(MBBIter, newMBB);
8387 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008388
Dan Gohman14152b42010-07-06 20:24:04 +00008389 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8390 nextMBB->splice(nextMBB->begin(), thisMBB,
8391 llvm::next(MachineBasicBlock::iterator(bInstr)),
8392 thisMBB->end());
8393 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008394
Mon P Wang63307c32008-05-05 19:05:59 +00008395 // Update thisMBB to fall through to newMBB
8396 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008397
Mon P Wang63307c32008-05-05 19:05:59 +00008398 // newMBB jumps to itself and fall through to nextMBB
8399 newMBB->addSuccessor(nextMBB);
8400 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008401
Mon P Wang63307c32008-05-05 19:05:59 +00008402 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008403 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008404 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008405 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008406 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008407 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008408 int numArgs = bInstr->getNumOperands() - 1;
8409 for (int i=0; i < numArgs; ++i)
8410 argOpers[i] = &bInstr->getOperand(i+1);
8411
8412 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008413 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008414 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008415
Dale Johannesen140be2d2008-08-19 18:47:28 +00008416 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008417 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008418 for (int i=0; i <= lastAddrIndx; ++i)
8419 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008420
Dale Johannesen140be2d2008-08-19 18:47:28 +00008421 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008422 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008423 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008424 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008425 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008426 tt = t1;
8427
Dale Johannesen140be2d2008-08-19 18:47:28 +00008428 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008429 assert((argOpers[valArgIndx]->isReg() ||
8430 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008431 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008432 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008433 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008434 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008435 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008436 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008437 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008438
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008439 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008440 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008441
Dale Johannesene4d209d2009-02-03 20:21:25 +00008442 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008443 for (int i=0; i <= lastAddrIndx; ++i)
8444 (*MIB).addOperand(*argOpers[i]);
8445 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008446 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008447 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8448 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008449
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008450 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008451 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008452
Mon P Wang63307c32008-05-05 19:05:59 +00008453 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008454 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008455
Dan Gohman14152b42010-07-06 20:24:04 +00008456 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008457 return nextMBB;
8458}
8459
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008460// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008461MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008462X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8463 MachineBasicBlock *MBB,
8464 unsigned regOpcL,
8465 unsigned regOpcH,
8466 unsigned immOpcL,
8467 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008468 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008469 // For the atomic bitwise operator, we generate
8470 // thisMBB (instructions are in pairs, except cmpxchg8b)
8471 // ld t1,t2 = [bitinstr.addr]
8472 // newMBB:
8473 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8474 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008475 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008476 // mov ECX, EBX <- t5, t6
8477 // mov EAX, EDX <- t1, t2
8478 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8479 // mov t3, t4 <- EAX, EDX
8480 // bz newMBB
8481 // result in out1, out2
8482 // fallthrough -->nextMBB
8483
8484 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8485 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008486 const unsigned NotOpc = X86::NOT32r;
8487 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8488 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8489 MachineFunction::iterator MBBIter = MBB;
8490 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008491
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008492 /// First build the CFG
8493 MachineFunction *F = MBB->getParent();
8494 MachineBasicBlock *thisMBB = MBB;
8495 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8496 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8497 F->insert(MBBIter, newMBB);
8498 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008499
Dan Gohman14152b42010-07-06 20:24:04 +00008500 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8501 nextMBB->splice(nextMBB->begin(), thisMBB,
8502 llvm::next(MachineBasicBlock::iterator(bInstr)),
8503 thisMBB->end());
8504 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008505
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008506 // Update thisMBB to fall through to newMBB
8507 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008508
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008509 // newMBB jumps to itself and fall through to nextMBB
8510 newMBB->addSuccessor(nextMBB);
8511 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008512
Dale Johannesene4d209d2009-02-03 20:21:25 +00008513 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008514 // Insert instructions into newMBB based on incoming instruction
8515 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008516 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008517 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008518 MachineOperand& dest1Oper = bInstr->getOperand(0);
8519 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008520 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8521 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008522 argOpers[i] = &bInstr->getOperand(i+2);
8523
Dan Gohman71ea4e52010-05-14 21:01:44 +00008524 // We use some of the operands multiple times, so conservatively just
8525 // clear any kill flags that might be present.
8526 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8527 argOpers[i]->setIsKill(false);
8528 }
8529
Evan Chengad5b52f2010-01-08 19:14:57 +00008530 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008531 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008532
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008533 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008534 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008535 for (int i=0; i <= lastAddrIndx; ++i)
8536 (*MIB).addOperand(*argOpers[i]);
8537 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008538 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008539 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008540 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008541 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008542 MachineOperand newOp3 = *(argOpers[3]);
8543 if (newOp3.isImm())
8544 newOp3.setImm(newOp3.getImm()+4);
8545 else
8546 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008547 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008548 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008549
8550 // t3/4 are defined later, at the bottom of the loop
8551 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8552 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008553 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008554 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008555 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008556 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8557
Evan Cheng306b4ca2010-01-08 23:41:50 +00008558 // The subsequent operations should be using the destination registers of
8559 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008560 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008561 t1 = F->getRegInfo().createVirtualRegister(RC);
8562 t2 = F->getRegInfo().createVirtualRegister(RC);
8563 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8564 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008565 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008566 t1 = dest1Oper.getReg();
8567 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008568 }
8569
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008570 int valArgIndx = lastAddrIndx + 1;
8571 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008572 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008573 "invalid operand");
8574 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8575 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008576 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008577 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008578 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008579 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008580 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008581 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008582 (*MIB).addOperand(*argOpers[valArgIndx]);
8583 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008584 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008585 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008586 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008587 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008588 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008589 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008590 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008591 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008592 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008593 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008594
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008595 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008596 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008597 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008598 MIB.addReg(t2);
8599
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008600 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008601 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008602 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008603 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008604
Dale Johannesene4d209d2009-02-03 20:21:25 +00008605 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008606 for (int i=0; i <= lastAddrIndx; ++i)
8607 (*MIB).addOperand(*argOpers[i]);
8608
8609 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008610 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8611 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008612
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008613 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008614 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008615 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008616 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008617
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008618 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008619 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008620
Dan Gohman14152b42010-07-06 20:24:04 +00008621 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008622 return nextMBB;
8623}
8624
8625// private utility function
8626MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008627X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8628 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008629 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008630 // For the atomic min/max operator, we generate
8631 // thisMBB:
8632 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008633 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008634 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008635 // cmp t1, t2
8636 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008637 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008638 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8639 // bz newMBB
8640 // fallthrough -->nextMBB
8641 //
8642 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8643 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008644 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008645 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008646
Mon P Wang63307c32008-05-05 19:05:59 +00008647 /// First build the CFG
8648 MachineFunction *F = MBB->getParent();
8649 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008650 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8651 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8652 F->insert(MBBIter, newMBB);
8653 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008654
Dan Gohman14152b42010-07-06 20:24:04 +00008655 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8656 nextMBB->splice(nextMBB->begin(), thisMBB,
8657 llvm::next(MachineBasicBlock::iterator(mInstr)),
8658 thisMBB->end());
8659 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008660
Mon P Wang63307c32008-05-05 19:05:59 +00008661 // Update thisMBB to fall through to newMBB
8662 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008663
Mon P Wang63307c32008-05-05 19:05:59 +00008664 // newMBB jumps to newMBB and fall through to nextMBB
8665 newMBB->addSuccessor(nextMBB);
8666 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008667
Dale Johannesene4d209d2009-02-03 20:21:25 +00008668 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008669 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008670 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008671 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008672 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008673 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008674 int numArgs = mInstr->getNumOperands() - 1;
8675 for (int i=0; i < numArgs; ++i)
8676 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008677
Mon P Wang63307c32008-05-05 19:05:59 +00008678 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008679 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008680 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008681
Mon P Wangab3e7472008-05-05 22:56:23 +00008682 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008683 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008684 for (int i=0; i <= lastAddrIndx; ++i)
8685 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008686
Mon P Wang63307c32008-05-05 19:05:59 +00008687 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008688 assert((argOpers[valArgIndx]->isReg() ||
8689 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008690 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008691
8692 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008693 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008694 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008695 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008696 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008697 (*MIB).addOperand(*argOpers[valArgIndx]);
8698
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008699 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008700 MIB.addReg(t1);
8701
Dale Johannesene4d209d2009-02-03 20:21:25 +00008702 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008703 MIB.addReg(t1);
8704 MIB.addReg(t2);
8705
8706 // Generate movc
8707 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008708 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008709 MIB.addReg(t2);
8710 MIB.addReg(t1);
8711
8712 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008713 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008714 for (int i=0; i <= lastAddrIndx; ++i)
8715 (*MIB).addOperand(*argOpers[i]);
8716 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008717 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008718 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8719 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008720
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008721 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008722 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008723
Mon P Wang63307c32008-05-05 19:05:59 +00008724 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008725 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008726
Dan Gohman14152b42010-07-06 20:24:04 +00008727 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008728 return nextMBB;
8729}
8730
Eric Christopherf83a5de2009-08-27 18:08:16 +00008731// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008732// or XMM0_V32I8 in AVX all of this code can be replaced with that
8733// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008734MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008735X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008736 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008737
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008738 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8739 "Target must have SSE4.2 or AVX features enabled");
8740
Eric Christopherb120ab42009-08-18 22:50:32 +00008741 DebugLoc dl = MI->getDebugLoc();
8742 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8743
8744 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008745
8746 if (!Subtarget->hasAVX()) {
8747 if (memArg)
8748 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8749 else
8750 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8751 } else {
8752 if (memArg)
8753 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8754 else
8755 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8756 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008757
8758 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8759
8760 for (unsigned i = 0; i < numArgs; ++i) {
8761 MachineOperand &Op = MI->getOperand(i+1);
8762
8763 if (!(Op.isReg() && Op.isImplicit()))
8764 MIB.addOperand(Op);
8765 }
8766
8767 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8768 .addReg(X86::XMM0);
8769
Dan Gohman14152b42010-07-06 20:24:04 +00008770 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008771
8772 return BB;
8773}
8774
8775MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008776X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8777 MachineInstr *MI,
8778 MachineBasicBlock *MBB) const {
8779 // Emit code to save XMM registers to the stack. The ABI says that the
8780 // number of registers to save is given in %al, so it's theoretically
8781 // possible to do an indirect jump trick to avoid saving all of them,
8782 // however this code takes a simpler approach and just executes all
8783 // of the stores if %al is non-zero. It's less code, and it's probably
8784 // easier on the hardware branch predictor, and stores aren't all that
8785 // expensive anyway.
8786
8787 // Create the new basic blocks. One block contains all the XMM stores,
8788 // and one block is the final destination regardless of whether any
8789 // stores were performed.
8790 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8791 MachineFunction *F = MBB->getParent();
8792 MachineFunction::iterator MBBIter = MBB;
8793 ++MBBIter;
8794 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8795 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8796 F->insert(MBBIter, XMMSaveMBB);
8797 F->insert(MBBIter, EndMBB);
8798
Dan Gohman14152b42010-07-06 20:24:04 +00008799 // Transfer the remainder of MBB and its successor edges to EndMBB.
8800 EndMBB->splice(EndMBB->begin(), MBB,
8801 llvm::next(MachineBasicBlock::iterator(MI)),
8802 MBB->end());
8803 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8804
Dan Gohmand6708ea2009-08-15 01:38:56 +00008805 // The original block will now fall through to the XMM save block.
8806 MBB->addSuccessor(XMMSaveMBB);
8807 // The XMMSaveMBB will fall through to the end block.
8808 XMMSaveMBB->addSuccessor(EndMBB);
8809
8810 // Now add the instructions.
8811 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8812 DebugLoc DL = MI->getDebugLoc();
8813
8814 unsigned CountReg = MI->getOperand(0).getReg();
8815 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8816 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8817
8818 if (!Subtarget->isTargetWin64()) {
8819 // If %al is 0, branch around the XMM save block.
8820 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008821 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008822 MBB->addSuccessor(EndMBB);
8823 }
8824
8825 // In the XMM save block, save all the XMM argument registers.
8826 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8827 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008828 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008829 F->getMachineMemOperand(
8830 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8831 MachineMemOperand::MOStore, Offset,
8832 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008833 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8834 .addFrameIndex(RegSaveFrameIndex)
8835 .addImm(/*Scale=*/1)
8836 .addReg(/*IndexReg=*/0)
8837 .addImm(/*Disp=*/Offset)
8838 .addReg(/*Segment=*/0)
8839 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008840 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008841 }
8842
Dan Gohman14152b42010-07-06 20:24:04 +00008843 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008844
8845 return EndMBB;
8846}
Mon P Wang63307c32008-05-05 19:05:59 +00008847
Evan Cheng60c07e12006-07-05 22:17:51 +00008848MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008849X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008850 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008851 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8852 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008853
Chris Lattner52600972009-09-02 05:57:00 +00008854 // To "insert" a SELECT_CC instruction, we actually have to insert the
8855 // diamond control-flow pattern. The incoming instruction knows the
8856 // destination vreg to set, the condition code register to branch on, the
8857 // true/false values to select between, and a branch opcode to use.
8858 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8859 MachineFunction::iterator It = BB;
8860 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008861
Chris Lattner52600972009-09-02 05:57:00 +00008862 // thisMBB:
8863 // ...
8864 // TrueVal = ...
8865 // cmpTY ccX, r1, r2
8866 // bCC copy1MBB
8867 // fallthrough --> copy0MBB
8868 MachineBasicBlock *thisMBB = BB;
8869 MachineFunction *F = BB->getParent();
8870 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8871 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008872 F->insert(It, copy0MBB);
8873 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008874
Bill Wendling730c07e2010-06-25 20:48:10 +00008875 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8876 // live into the sink and copy blocks.
8877 const MachineFunction *MF = BB->getParent();
8878 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8879 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008880
Dan Gohman14152b42010-07-06 20:24:04 +00008881 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8882 const MachineOperand &MO = MI->getOperand(I);
8883 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008884 unsigned Reg = MO.getReg();
8885 if (Reg != X86::EFLAGS) continue;
8886 copy0MBB->addLiveIn(Reg);
8887 sinkMBB->addLiveIn(Reg);
8888 }
8889
Dan Gohman14152b42010-07-06 20:24:04 +00008890 // Transfer the remainder of BB and its successor edges to sinkMBB.
8891 sinkMBB->splice(sinkMBB->begin(), BB,
8892 llvm::next(MachineBasicBlock::iterator(MI)),
8893 BB->end());
8894 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8895
8896 // Add the true and fallthrough blocks as its successors.
8897 BB->addSuccessor(copy0MBB);
8898 BB->addSuccessor(sinkMBB);
8899
8900 // Create the conditional branch instruction.
8901 unsigned Opc =
8902 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8903 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8904
Chris Lattner52600972009-09-02 05:57:00 +00008905 // copy0MBB:
8906 // %FalseValue = ...
8907 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008908 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008909
Chris Lattner52600972009-09-02 05:57:00 +00008910 // sinkMBB:
8911 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8912 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008913 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8914 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008915 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8916 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8917
Dan Gohman14152b42010-07-06 20:24:04 +00008918 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008919 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008920}
8921
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008922MachineBasicBlock *
8923X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008924 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008925 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8926 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008927
8928 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8929 // non-trivial part is impdef of ESP.
8930 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8931 // mingw-w64.
8932
Dan Gohman14152b42010-07-06 20:24:04 +00008933 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008934 .addExternalSymbol("_alloca")
8935 .addReg(X86::EAX, RegState::Implicit)
8936 .addReg(X86::ESP, RegState::Implicit)
8937 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00008938 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
8939 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008940
Dan Gohman14152b42010-07-06 20:24:04 +00008941 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008942 return BB;
8943}
Chris Lattner52600972009-09-02 05:57:00 +00008944
8945MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008946X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8947 MachineBasicBlock *BB) const {
8948 // This is pretty easy. We're taking the value that we received from
8949 // our load from the relocation, sticking it in either RDI (x86-64)
8950 // or EAX and doing an indirect call. The return value will then
8951 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008952 const X86InstrInfo *TII
8953 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008954 DebugLoc DL = MI->getDebugLoc();
8955 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00008956 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00008957
Eric Christopher54415362010-06-08 22:04:25 +00008958 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8959
Eric Christopher30ef0e52010-06-03 04:07:48 +00008960 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008961 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8962 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008963 .addReg(X86::RIP)
8964 .addImm(0).addReg(0)
8965 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8966 MI->getOperand(3).getTargetFlags())
8967 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00008968 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008969 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008970 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008971 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8972 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008973 .addReg(0)
8974 .addImm(0).addReg(0)
8975 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8976 MI->getOperand(3).getTargetFlags())
8977 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008978 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008979 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008980 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008981 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8982 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008983 .addReg(TII->getGlobalBaseReg(F))
8984 .addImm(0).addReg(0)
8985 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8986 MI->getOperand(3).getTargetFlags())
8987 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008988 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008989 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008990 }
8991
Dan Gohman14152b42010-07-06 20:24:04 +00008992 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008993 return BB;
8994}
8995
8996MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008997X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008998 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008999 switch (MI->getOpcode()) {
9000 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009001 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009002 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009003 case X86::TLSCall_32:
9004 case X86::TLSCall_64:
9005 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009006 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009007 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009008 case X86::CMOV_FR32:
9009 case X86::CMOV_FR64:
9010 case X86::CMOV_V4F32:
9011 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009012 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009013 case X86::CMOV_GR16:
9014 case X86::CMOV_GR32:
9015 case X86::CMOV_RFP32:
9016 case X86::CMOV_RFP64:
9017 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009018 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009019
Dale Johannesen849f2142007-07-03 00:53:03 +00009020 case X86::FP32_TO_INT16_IN_MEM:
9021 case X86::FP32_TO_INT32_IN_MEM:
9022 case X86::FP32_TO_INT64_IN_MEM:
9023 case X86::FP64_TO_INT16_IN_MEM:
9024 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009025 case X86::FP64_TO_INT64_IN_MEM:
9026 case X86::FP80_TO_INT16_IN_MEM:
9027 case X86::FP80_TO_INT32_IN_MEM:
9028 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009029 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9030 DebugLoc DL = MI->getDebugLoc();
9031
Evan Cheng60c07e12006-07-05 22:17:51 +00009032 // Change the floating point control register to use "round towards zero"
9033 // mode when truncating to an integer value.
9034 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009035 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009036 addFrameReference(BuildMI(*BB, MI, DL,
9037 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009038
9039 // Load the old value of the high byte of the control word...
9040 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009041 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009042 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009043 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009044
9045 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009046 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009047 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009048
9049 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009050 addFrameReference(BuildMI(*BB, MI, DL,
9051 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009052
9053 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009054 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009055 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009056
9057 // Get the X86 opcode to use.
9058 unsigned Opc;
9059 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009060 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009061 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9062 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9063 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9064 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9065 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9066 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009067 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9068 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9069 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009070 }
9071
9072 X86AddressMode AM;
9073 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009074 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009075 AM.BaseType = X86AddressMode::RegBase;
9076 AM.Base.Reg = Op.getReg();
9077 } else {
9078 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009079 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009080 }
9081 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009082 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009083 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009084 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009085 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009086 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009087 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009088 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009089 AM.GV = Op.getGlobal();
9090 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009091 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009092 }
Dan Gohman14152b42010-07-06 20:24:04 +00009093 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009094 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009095
9096 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009097 addFrameReference(BuildMI(*BB, MI, DL,
9098 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009099
Dan Gohman14152b42010-07-06 20:24:04 +00009100 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009101 return BB;
9102 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009103 // String/text processing lowering.
9104 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009105 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009106 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9107 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009108 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009109 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9110 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009111 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009112 return EmitPCMP(MI, BB, 5, false /* in mem */);
9113 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009114 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009115 return EmitPCMP(MI, BB, 5, true /* in mem */);
9116
9117 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009118 case X86::ATOMAND32:
9119 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009120 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009121 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009122 X86::NOT32r, X86::EAX,
9123 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009124 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009125 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9126 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009127 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009128 X86::NOT32r, X86::EAX,
9129 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009130 case X86::ATOMXOR32:
9131 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009132 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009133 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009134 X86::NOT32r, X86::EAX,
9135 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009136 case X86::ATOMNAND32:
9137 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009138 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009139 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009140 X86::NOT32r, X86::EAX,
9141 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009142 case X86::ATOMMIN32:
9143 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9144 case X86::ATOMMAX32:
9145 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9146 case X86::ATOMUMIN32:
9147 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9148 case X86::ATOMUMAX32:
9149 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009150
9151 case X86::ATOMAND16:
9152 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9153 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009154 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009155 X86::NOT16r, X86::AX,
9156 X86::GR16RegisterClass);
9157 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009158 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009159 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009160 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009161 X86::NOT16r, X86::AX,
9162 X86::GR16RegisterClass);
9163 case X86::ATOMXOR16:
9164 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9165 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009166 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009167 X86::NOT16r, X86::AX,
9168 X86::GR16RegisterClass);
9169 case X86::ATOMNAND16:
9170 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9171 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009172 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009173 X86::NOT16r, X86::AX,
9174 X86::GR16RegisterClass, true);
9175 case X86::ATOMMIN16:
9176 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9177 case X86::ATOMMAX16:
9178 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9179 case X86::ATOMUMIN16:
9180 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9181 case X86::ATOMUMAX16:
9182 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9183
9184 case X86::ATOMAND8:
9185 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9186 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009187 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009188 X86::NOT8r, X86::AL,
9189 X86::GR8RegisterClass);
9190 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009191 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009192 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009193 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009194 X86::NOT8r, X86::AL,
9195 X86::GR8RegisterClass);
9196 case X86::ATOMXOR8:
9197 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9198 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009199 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009200 X86::NOT8r, X86::AL,
9201 X86::GR8RegisterClass);
9202 case X86::ATOMNAND8:
9203 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9204 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009205 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009206 X86::NOT8r, X86::AL,
9207 X86::GR8RegisterClass, true);
9208 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009209 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009210 case X86::ATOMAND64:
9211 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009212 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009213 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009214 X86::NOT64r, X86::RAX,
9215 X86::GR64RegisterClass);
9216 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009217 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9218 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009219 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009220 X86::NOT64r, X86::RAX,
9221 X86::GR64RegisterClass);
9222 case X86::ATOMXOR64:
9223 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009224 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009225 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009226 X86::NOT64r, X86::RAX,
9227 X86::GR64RegisterClass);
9228 case X86::ATOMNAND64:
9229 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9230 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009231 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009232 X86::NOT64r, X86::RAX,
9233 X86::GR64RegisterClass, true);
9234 case X86::ATOMMIN64:
9235 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9236 case X86::ATOMMAX64:
9237 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9238 case X86::ATOMUMIN64:
9239 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9240 case X86::ATOMUMAX64:
9241 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009242
9243 // This group does 64-bit operations on a 32-bit host.
9244 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009245 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009246 X86::AND32rr, X86::AND32rr,
9247 X86::AND32ri, X86::AND32ri,
9248 false);
9249 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009250 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009251 X86::OR32rr, X86::OR32rr,
9252 X86::OR32ri, X86::OR32ri,
9253 false);
9254 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009255 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009256 X86::XOR32rr, X86::XOR32rr,
9257 X86::XOR32ri, X86::XOR32ri,
9258 false);
9259 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009260 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009261 X86::AND32rr, X86::AND32rr,
9262 X86::AND32ri, X86::AND32ri,
9263 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009264 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009265 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009266 X86::ADD32rr, X86::ADC32rr,
9267 X86::ADD32ri, X86::ADC32ri,
9268 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009269 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009270 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009271 X86::SUB32rr, X86::SBB32rr,
9272 X86::SUB32ri, X86::SBB32ri,
9273 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009274 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009275 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009276 X86::MOV32rr, X86::MOV32rr,
9277 X86::MOV32ri, X86::MOV32ri,
9278 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009279 case X86::VASTART_SAVE_XMM_REGS:
9280 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009281 }
9282}
9283
9284//===----------------------------------------------------------------------===//
9285// X86 Optimization Hooks
9286//===----------------------------------------------------------------------===//
9287
Dan Gohman475871a2008-07-27 21:46:04 +00009288void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009289 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009290 APInt &KnownZero,
9291 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009292 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009293 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009294 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009295 assert((Opc >= ISD::BUILTIN_OP_END ||
9296 Opc == ISD::INTRINSIC_WO_CHAIN ||
9297 Opc == ISD::INTRINSIC_W_CHAIN ||
9298 Opc == ISD::INTRINSIC_VOID) &&
9299 "Should use MaskedValueIsZero if you don't know whether Op"
9300 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009301
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009302 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009303 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009304 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009305 case X86ISD::ADD:
9306 case X86ISD::SUB:
9307 case X86ISD::SMUL:
9308 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009309 case X86ISD::INC:
9310 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009311 case X86ISD::OR:
9312 case X86ISD::XOR:
9313 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009314 // These nodes' second result is a boolean.
9315 if (Op.getResNo() == 0)
9316 break;
9317 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009318 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009319 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9320 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009321 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009322 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009323}
Chris Lattner259e97c2006-01-31 19:43:35 +00009324
Evan Cheng206ee9d2006-07-07 08:33:52 +00009325/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009326/// node is a GlobalAddress + offset.
9327bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009328 const GlobalValue* &GA,
9329 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009330 if (N->getOpcode() == X86ISD::Wrapper) {
9331 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009332 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009333 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009334 return true;
9335 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009336 }
Evan Chengad4196b2008-05-12 19:56:52 +00009337 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009338}
9339
Evan Cheng206ee9d2006-07-07 08:33:52 +00009340/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9341/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9342/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009343/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009344static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009345 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009346 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009347 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009348 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009349
Eli Friedman7a5e5552009-06-07 06:52:44 +00009350 if (VT.getSizeInBits() != 128)
9351 return SDValue();
9352
Nate Begemanfdea31a2010-03-24 20:49:50 +00009353 SmallVector<SDValue, 16> Elts;
9354 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9355 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9356
9357 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009358}
Evan Chengd880b972008-05-09 21:53:03 +00009359
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009360/// PerformShuffleCombine - Detect vector gather/scatter index generation
9361/// and convert it from being a bunch of shuffles and extracts to a simple
9362/// store and scalar loads to extract the elements.
9363static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9364 const TargetLowering &TLI) {
9365 SDValue InputVector = N->getOperand(0);
9366
9367 // Only operate on vectors of 4 elements, where the alternative shuffling
9368 // gets to be more expensive.
9369 if (InputVector.getValueType() != MVT::v4i32)
9370 return SDValue();
9371
9372 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9373 // single use which is a sign-extend or zero-extend, and all elements are
9374 // used.
9375 SmallVector<SDNode *, 4> Uses;
9376 unsigned ExtractedElements = 0;
9377 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9378 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9379 if (UI.getUse().getResNo() != InputVector.getResNo())
9380 return SDValue();
9381
9382 SDNode *Extract = *UI;
9383 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9384 return SDValue();
9385
9386 if (Extract->getValueType(0) != MVT::i32)
9387 return SDValue();
9388 if (!Extract->hasOneUse())
9389 return SDValue();
9390 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9391 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9392 return SDValue();
9393 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9394 return SDValue();
9395
9396 // Record which element was extracted.
9397 ExtractedElements |=
9398 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9399
9400 Uses.push_back(Extract);
9401 }
9402
9403 // If not all the elements were used, this may not be worthwhile.
9404 if (ExtractedElements != 15)
9405 return SDValue();
9406
9407 // Ok, we've now decided to do the transformation.
9408 DebugLoc dl = InputVector.getDebugLoc();
9409
9410 // Store the value to a temporary stack slot.
9411 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009412 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9413 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009414
9415 // Replace each use (extract) with a load of the appropriate element.
9416 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9417 UE = Uses.end(); UI != UE; ++UI) {
9418 SDNode *Extract = *UI;
9419
9420 // Compute the element's address.
9421 SDValue Idx = Extract->getOperand(1);
9422 unsigned EltSize =
9423 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9424 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9425 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9426
Eric Christopher90eb4022010-07-22 00:26:08 +00009427 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9428 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009429
9430 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009431 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9432 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009433
9434 // Replace the exact with the load.
9435 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9436 }
9437
9438 // The replacement was made in place; don't return anything.
9439 return SDValue();
9440}
9441
Chris Lattner83e6c992006-10-04 06:57:07 +00009442/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009443static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009444 const X86Subtarget *Subtarget) {
9445 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009446 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009447 // Get the LHS/RHS of the select.
9448 SDValue LHS = N->getOperand(1);
9449 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009450
Dan Gohman670e5392009-09-21 18:03:22 +00009451 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009452 // instructions match the semantics of the common C idiom x<y?x:y but not
9453 // x<=y?x:y, because of how they handle negative zero (which can be
9454 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009455 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009457 Cond.getOpcode() == ISD::SETCC) {
9458 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009459
Chris Lattner47b4ce82009-03-11 05:48:52 +00009460 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009461 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009462 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9463 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009464 switch (CC) {
9465 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009466 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009467 // Converting this to a min would handle NaNs incorrectly, and swapping
9468 // the operands would cause it to handle comparisons between positive
9469 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009470 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009471 if (!UnsafeFPMath &&
9472 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9473 break;
9474 std::swap(LHS, RHS);
9475 }
Dan Gohman670e5392009-09-21 18:03:22 +00009476 Opcode = X86ISD::FMIN;
9477 break;
9478 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009479 // Converting this to a min would handle comparisons between positive
9480 // and negative zero incorrectly.
9481 if (!UnsafeFPMath &&
9482 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9483 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009484 Opcode = X86ISD::FMIN;
9485 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009486 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009487 // Converting this to a min would handle both negative zeros and NaNs
9488 // incorrectly, but we can swap the operands to fix both.
9489 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009490 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009491 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009492 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009493 Opcode = X86ISD::FMIN;
9494 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009495
Dan Gohman670e5392009-09-21 18:03:22 +00009496 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009497 // Converting this to a max would handle comparisons between positive
9498 // and negative zero incorrectly.
9499 if (!UnsafeFPMath &&
9500 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9501 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009502 Opcode = X86ISD::FMAX;
9503 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009504 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009505 // Converting this to a max would handle NaNs incorrectly, and swapping
9506 // the operands would cause it to handle comparisons between positive
9507 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009508 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009509 if (!UnsafeFPMath &&
9510 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9511 break;
9512 std::swap(LHS, RHS);
9513 }
Dan Gohman670e5392009-09-21 18:03:22 +00009514 Opcode = X86ISD::FMAX;
9515 break;
9516 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009517 // Converting this to a max would handle both negative zeros and NaNs
9518 // incorrectly, but we can swap the operands to fix both.
9519 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009520 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009521 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009522 case ISD::SETGE:
9523 Opcode = X86ISD::FMAX;
9524 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009525 }
Dan Gohman670e5392009-09-21 18:03:22 +00009526 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009527 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9528 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009529 switch (CC) {
9530 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009531 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009532 // Converting this to a min would handle comparisons between positive
9533 // and negative zero incorrectly, and swapping the operands would
9534 // cause it to handle NaNs incorrectly.
9535 if (!UnsafeFPMath &&
9536 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009537 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009538 break;
9539 std::swap(LHS, RHS);
9540 }
Dan Gohman670e5392009-09-21 18:03:22 +00009541 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009542 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009543 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009544 // Converting this to a min would handle NaNs incorrectly.
9545 if (!UnsafeFPMath &&
9546 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9547 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009548 Opcode = X86ISD::FMIN;
9549 break;
9550 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009551 // Converting this to a min would handle both negative zeros and NaNs
9552 // incorrectly, but we can swap the operands to fix both.
9553 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009554 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009555 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009556 case ISD::SETGE:
9557 Opcode = X86ISD::FMIN;
9558 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009559
Dan Gohman670e5392009-09-21 18:03:22 +00009560 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009561 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009562 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009563 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009564 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009565 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009566 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009567 // Converting this to a max would handle comparisons between positive
9568 // and negative zero incorrectly, and swapping the operands would
9569 // cause it to handle NaNs incorrectly.
9570 if (!UnsafeFPMath &&
9571 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009572 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009573 break;
9574 std::swap(LHS, RHS);
9575 }
Dan Gohman670e5392009-09-21 18:03:22 +00009576 Opcode = X86ISD::FMAX;
9577 break;
9578 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009579 // Converting this to a max would handle both negative zeros and NaNs
9580 // incorrectly, but we can swap the operands to fix both.
9581 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009582 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009583 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009584 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009585 Opcode = X86ISD::FMAX;
9586 break;
9587 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009588 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009589
Chris Lattner47b4ce82009-03-11 05:48:52 +00009590 if (Opcode)
9591 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009592 }
Eric Christopherfd179292009-08-27 18:07:15 +00009593
Chris Lattnerd1980a52009-03-12 06:52:53 +00009594 // If this is a select between two integer constants, try to do some
9595 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009596 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9597 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009598 // Don't do this for crazy integer types.
9599 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9600 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009601 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009602 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009603
Chris Lattnercee56e72009-03-13 05:53:31 +00009604 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009605 // Efficiently invertible.
9606 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9607 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9608 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9609 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009610 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009611 }
Eric Christopherfd179292009-08-27 18:07:15 +00009612
Chris Lattnerd1980a52009-03-12 06:52:53 +00009613 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009614 if (FalseC->getAPIntValue() == 0 &&
9615 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009616 if (NeedsCondInvert) // Invert the condition if needed.
9617 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9618 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009619
Chris Lattnerd1980a52009-03-12 06:52:53 +00009620 // Zero extend the condition if needed.
9621 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009622
Chris Lattnercee56e72009-03-13 05:53:31 +00009623 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009624 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009625 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009626 }
Eric Christopherfd179292009-08-27 18:07:15 +00009627
Chris Lattner97a29a52009-03-13 05:22:11 +00009628 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009629 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009630 if (NeedsCondInvert) // Invert the condition if needed.
9631 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9632 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009633
Chris Lattner97a29a52009-03-13 05:22:11 +00009634 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009635 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9636 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009637 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009638 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009639 }
Eric Christopherfd179292009-08-27 18:07:15 +00009640
Chris Lattnercee56e72009-03-13 05:53:31 +00009641 // Optimize cases that will turn into an LEA instruction. This requires
9642 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009643 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009644 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009645 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009646
Chris Lattnercee56e72009-03-13 05:53:31 +00009647 bool isFastMultiplier = false;
9648 if (Diff < 10) {
9649 switch ((unsigned char)Diff) {
9650 default: break;
9651 case 1: // result = add base, cond
9652 case 2: // result = lea base( , cond*2)
9653 case 3: // result = lea base(cond, cond*2)
9654 case 4: // result = lea base( , cond*4)
9655 case 5: // result = lea base(cond, cond*4)
9656 case 8: // result = lea base( , cond*8)
9657 case 9: // result = lea base(cond, cond*8)
9658 isFastMultiplier = true;
9659 break;
9660 }
9661 }
Eric Christopherfd179292009-08-27 18:07:15 +00009662
Chris Lattnercee56e72009-03-13 05:53:31 +00009663 if (isFastMultiplier) {
9664 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9665 if (NeedsCondInvert) // Invert the condition if needed.
9666 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9667 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009668
Chris Lattnercee56e72009-03-13 05:53:31 +00009669 // Zero extend the condition if needed.
9670 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9671 Cond);
9672 // Scale the condition by the difference.
9673 if (Diff != 1)
9674 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9675 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009676
Chris Lattnercee56e72009-03-13 05:53:31 +00009677 // Add the base if non-zero.
9678 if (FalseC->getAPIntValue() != 0)
9679 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9680 SDValue(FalseC, 0));
9681 return Cond;
9682 }
Eric Christopherfd179292009-08-27 18:07:15 +00009683 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009684 }
9685 }
Eric Christopherfd179292009-08-27 18:07:15 +00009686
Dan Gohman475871a2008-07-27 21:46:04 +00009687 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009688}
9689
Chris Lattnerd1980a52009-03-12 06:52:53 +00009690/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9691static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9692 TargetLowering::DAGCombinerInfo &DCI) {
9693 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009694
Chris Lattnerd1980a52009-03-12 06:52:53 +00009695 // If the flag operand isn't dead, don't touch this CMOV.
9696 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9697 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009698
Chris Lattnerd1980a52009-03-12 06:52:53 +00009699 // If this is a select between two integer constants, try to do some
9700 // optimizations. Note that the operands are ordered the opposite of SELECT
9701 // operands.
9702 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9703 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9704 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9705 // larger than FalseC (the false value).
9706 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009707
Chris Lattnerd1980a52009-03-12 06:52:53 +00009708 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9709 CC = X86::GetOppositeBranchCondition(CC);
9710 std::swap(TrueC, FalseC);
9711 }
Eric Christopherfd179292009-08-27 18:07:15 +00009712
Chris Lattnerd1980a52009-03-12 06:52:53 +00009713 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009714 // This is efficient for any integer data type (including i8/i16) and
9715 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009716 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9717 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009718 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9719 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009720
Chris Lattnerd1980a52009-03-12 06:52:53 +00009721 // Zero extend the condition if needed.
9722 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009723
Chris Lattnerd1980a52009-03-12 06:52:53 +00009724 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9725 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009726 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009727 if (N->getNumValues() == 2) // Dead flag value?
9728 return DCI.CombineTo(N, Cond, SDValue());
9729 return Cond;
9730 }
Eric Christopherfd179292009-08-27 18:07:15 +00009731
Chris Lattnercee56e72009-03-13 05:53:31 +00009732 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9733 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009734 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9735 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009736 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9737 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009738
Chris Lattner97a29a52009-03-13 05:22:11 +00009739 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009740 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9741 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009742 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9743 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009744
Chris Lattner97a29a52009-03-13 05:22:11 +00009745 if (N->getNumValues() == 2) // Dead flag value?
9746 return DCI.CombineTo(N, Cond, SDValue());
9747 return Cond;
9748 }
Eric Christopherfd179292009-08-27 18:07:15 +00009749
Chris Lattnercee56e72009-03-13 05:53:31 +00009750 // Optimize cases that will turn into an LEA instruction. This requires
9751 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009752 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009753 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009754 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009755
Chris Lattnercee56e72009-03-13 05:53:31 +00009756 bool isFastMultiplier = false;
9757 if (Diff < 10) {
9758 switch ((unsigned char)Diff) {
9759 default: break;
9760 case 1: // result = add base, cond
9761 case 2: // result = lea base( , cond*2)
9762 case 3: // result = lea base(cond, cond*2)
9763 case 4: // result = lea base( , cond*4)
9764 case 5: // result = lea base(cond, cond*4)
9765 case 8: // result = lea base( , cond*8)
9766 case 9: // result = lea base(cond, cond*8)
9767 isFastMultiplier = true;
9768 break;
9769 }
9770 }
Eric Christopherfd179292009-08-27 18:07:15 +00009771
Chris Lattnercee56e72009-03-13 05:53:31 +00009772 if (isFastMultiplier) {
9773 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9774 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9776 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009777 // Zero extend the condition if needed.
9778 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9779 Cond);
9780 // Scale the condition by the difference.
9781 if (Diff != 1)
9782 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9783 DAG.getConstant(Diff, Cond.getValueType()));
9784
9785 // Add the base if non-zero.
9786 if (FalseC->getAPIntValue() != 0)
9787 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9788 SDValue(FalseC, 0));
9789 if (N->getNumValues() == 2) // Dead flag value?
9790 return DCI.CombineTo(N, Cond, SDValue());
9791 return Cond;
9792 }
Eric Christopherfd179292009-08-27 18:07:15 +00009793 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009794 }
9795 }
9796 return SDValue();
9797}
9798
9799
Evan Cheng0b0cd912009-03-28 05:57:29 +00009800/// PerformMulCombine - Optimize a single multiply with constant into two
9801/// in order to implement it with two cheaper instructions, e.g.
9802/// LEA + SHL, LEA + LEA.
9803static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9804 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009805 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9806 return SDValue();
9807
Owen Andersone50ed302009-08-10 22:56:29 +00009808 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009810 return SDValue();
9811
9812 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9813 if (!C)
9814 return SDValue();
9815 uint64_t MulAmt = C->getZExtValue();
9816 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9817 return SDValue();
9818
9819 uint64_t MulAmt1 = 0;
9820 uint64_t MulAmt2 = 0;
9821 if ((MulAmt % 9) == 0) {
9822 MulAmt1 = 9;
9823 MulAmt2 = MulAmt / 9;
9824 } else if ((MulAmt % 5) == 0) {
9825 MulAmt1 = 5;
9826 MulAmt2 = MulAmt / 5;
9827 } else if ((MulAmt % 3) == 0) {
9828 MulAmt1 = 3;
9829 MulAmt2 = MulAmt / 3;
9830 }
9831 if (MulAmt2 &&
9832 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9833 DebugLoc DL = N->getDebugLoc();
9834
9835 if (isPowerOf2_64(MulAmt2) &&
9836 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9837 // If second multiplifer is pow2, issue it first. We want the multiply by
9838 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9839 // is an add.
9840 std::swap(MulAmt1, MulAmt2);
9841
9842 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009843 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009844 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009845 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009846 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009847 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009848 DAG.getConstant(MulAmt1, VT));
9849
Eric Christopherfd179292009-08-27 18:07:15 +00009850 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009851 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009852 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009853 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009854 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009855 DAG.getConstant(MulAmt2, VT));
9856
9857 // Do not add new nodes to DAG combiner worklist.
9858 DCI.CombineTo(N, NewMul, false);
9859 }
9860 return SDValue();
9861}
9862
Evan Chengad9c0a32009-12-15 00:53:42 +00009863static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9864 SDValue N0 = N->getOperand(0);
9865 SDValue N1 = N->getOperand(1);
9866 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9867 EVT VT = N0.getValueType();
9868
9869 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9870 // since the result of setcc_c is all zero's or all ones.
9871 if (N1C && N0.getOpcode() == ISD::AND &&
9872 N0.getOperand(1).getOpcode() == ISD::Constant) {
9873 SDValue N00 = N0.getOperand(0);
9874 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9875 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9876 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9877 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9878 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9879 APInt ShAmt = N1C->getAPIntValue();
9880 Mask = Mask.shl(ShAmt);
9881 if (Mask != 0)
9882 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9883 N00, DAG.getConstant(Mask, VT));
9884 }
9885 }
9886
9887 return SDValue();
9888}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009889
Nate Begeman740ab032009-01-26 00:52:55 +00009890/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9891/// when possible.
9892static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9893 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009894 EVT VT = N->getValueType(0);
9895 if (!VT.isVector() && VT.isInteger() &&
9896 N->getOpcode() == ISD::SHL)
9897 return PerformSHLCombine(N, DAG);
9898
Nate Begeman740ab032009-01-26 00:52:55 +00009899 // On X86 with SSE2 support, we can transform this to a vector shift if
9900 // all elements are shifted by the same amount. We can't do this in legalize
9901 // because the a constant vector is typically transformed to a constant pool
9902 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009903 if (!Subtarget->hasSSE2())
9904 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009905
Owen Anderson825b72b2009-08-11 20:47:22 +00009906 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009907 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009908
Mon P Wang3becd092009-01-28 08:12:05 +00009909 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009910 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009911 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009912 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009913 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9914 unsigned NumElts = VT.getVectorNumElements();
9915 unsigned i = 0;
9916 for (; i != NumElts; ++i) {
9917 SDValue Arg = ShAmtOp.getOperand(i);
9918 if (Arg.getOpcode() == ISD::UNDEF) continue;
9919 BaseShAmt = Arg;
9920 break;
9921 }
9922 for (; i != NumElts; ++i) {
9923 SDValue Arg = ShAmtOp.getOperand(i);
9924 if (Arg.getOpcode() == ISD::UNDEF) continue;
9925 if (Arg != BaseShAmt) {
9926 return SDValue();
9927 }
9928 }
9929 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009930 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009931 SDValue InVec = ShAmtOp.getOperand(0);
9932 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9933 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9934 unsigned i = 0;
9935 for (; i != NumElts; ++i) {
9936 SDValue Arg = InVec.getOperand(i);
9937 if (Arg.getOpcode() == ISD::UNDEF) continue;
9938 BaseShAmt = Arg;
9939 break;
9940 }
9941 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9942 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009943 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009944 if (C->getZExtValue() == SplatIdx)
9945 BaseShAmt = InVec.getOperand(1);
9946 }
9947 }
9948 if (BaseShAmt.getNode() == 0)
9949 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9950 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009951 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009952 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009953
Mon P Wangefa42202009-09-03 19:56:25 +00009954 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009955 if (EltVT.bitsGT(MVT::i32))
9956 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9957 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009958 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009959
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009960 // The shift amount is identical so we can do a vector shift.
9961 SDValue ValOp = N->getOperand(0);
9962 switch (N->getOpcode()) {
9963 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009964 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009965 break;
9966 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009967 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009968 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009969 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009970 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009972 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009974 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009976 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009977 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009978 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009979 break;
9980 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009981 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009982 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009983 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009984 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009986 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009988 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009989 break;
9990 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009992 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009993 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009994 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009995 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009996 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009998 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010000 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010002 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010003 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010004 }
10005 return SDValue();
10006}
10007
Evan Cheng760d1942010-01-04 21:22:48 +000010008static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010009 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010010 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010011 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010012 return SDValue();
10013
Evan Cheng760d1942010-01-04 21:22:48 +000010014 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010015 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010016 return SDValue();
10017
10018 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10019 SDValue N0 = N->getOperand(0);
10020 SDValue N1 = N->getOperand(1);
10021 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10022 std::swap(N0, N1);
10023 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10024 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010025 if (!N0.hasOneUse() || !N1.hasOneUse())
10026 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010027
10028 SDValue ShAmt0 = N0.getOperand(1);
10029 if (ShAmt0.getValueType() != MVT::i8)
10030 return SDValue();
10031 SDValue ShAmt1 = N1.getOperand(1);
10032 if (ShAmt1.getValueType() != MVT::i8)
10033 return SDValue();
10034 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10035 ShAmt0 = ShAmt0.getOperand(0);
10036 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10037 ShAmt1 = ShAmt1.getOperand(0);
10038
10039 DebugLoc DL = N->getDebugLoc();
10040 unsigned Opc = X86ISD::SHLD;
10041 SDValue Op0 = N0.getOperand(0);
10042 SDValue Op1 = N1.getOperand(0);
10043 if (ShAmt0.getOpcode() == ISD::SUB) {
10044 Opc = X86ISD::SHRD;
10045 std::swap(Op0, Op1);
10046 std::swap(ShAmt0, ShAmt1);
10047 }
10048
Evan Cheng8b1190a2010-04-28 01:18:01 +000010049 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010050 if (ShAmt1.getOpcode() == ISD::SUB) {
10051 SDValue Sum = ShAmt1.getOperand(0);
10052 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010053 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10054 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10055 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10056 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010057 return DAG.getNode(Opc, DL, VT,
10058 Op0, Op1,
10059 DAG.getNode(ISD::TRUNCATE, DL,
10060 MVT::i8, ShAmt0));
10061 }
10062 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10063 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10064 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010065 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010066 return DAG.getNode(Opc, DL, VT,
10067 N0.getOperand(0), N1.getOperand(0),
10068 DAG.getNode(ISD::TRUNCATE, DL,
10069 MVT::i8, ShAmt0));
10070 }
10071
10072 return SDValue();
10073}
10074
Chris Lattner149a4e52008-02-22 02:09:43 +000010075/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010076static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010077 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010078 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10079 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010080 // A preferable solution to the general problem is to figure out the right
10081 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010082
10083 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010084 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010085 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010086 if (VT.getSizeInBits() != 64)
10087 return SDValue();
10088
Devang Patel578efa92009-06-05 21:57:13 +000010089 const Function *F = DAG.getMachineFunction().getFunction();
10090 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010091 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010092 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010093 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010094 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010095 isa<LoadSDNode>(St->getValue()) &&
10096 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10097 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010098 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010099 LoadSDNode *Ld = 0;
10100 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010101 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010102 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010103 // Must be a store of a load. We currently handle two cases: the load
10104 // is a direct child, and it's under an intervening TokenFactor. It is
10105 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010106 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010107 Ld = cast<LoadSDNode>(St->getChain());
10108 else if (St->getValue().hasOneUse() &&
10109 ChainVal->getOpcode() == ISD::TokenFactor) {
10110 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010111 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010112 TokenFactorIndex = i;
10113 Ld = cast<LoadSDNode>(St->getValue());
10114 } else
10115 Ops.push_back(ChainVal->getOperand(i));
10116 }
10117 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010118
Evan Cheng536e6672009-03-12 05:59:15 +000010119 if (!Ld || !ISD::isNormalLoad(Ld))
10120 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010121
Evan Cheng536e6672009-03-12 05:59:15 +000010122 // If this is not the MMX case, i.e. we are just turning i64 load/store
10123 // into f64 load/store, avoid the transformation if there are multiple
10124 // uses of the loaded value.
10125 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10126 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010127
Evan Cheng536e6672009-03-12 05:59:15 +000010128 DebugLoc LdDL = Ld->getDebugLoc();
10129 DebugLoc StDL = N->getDebugLoc();
10130 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10131 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10132 // pair instead.
10133 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010134 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010135 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10136 Ld->getBasePtr(), Ld->getSrcValue(),
10137 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010138 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010139 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010140 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010141 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010142 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010143 Ops.size());
10144 }
Evan Cheng536e6672009-03-12 05:59:15 +000010145 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010146 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010147 St->isVolatile(), St->isNonTemporal(),
10148 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010149 }
Evan Cheng536e6672009-03-12 05:59:15 +000010150
10151 // Otherwise, lower to two pairs of 32-bit loads / stores.
10152 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010153 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10154 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010155
Owen Anderson825b72b2009-08-11 20:47:22 +000010156 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010157 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010158 Ld->isVolatile(), Ld->isNonTemporal(),
10159 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010160 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010161 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010162 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010163 MinAlign(Ld->getAlignment(), 4));
10164
10165 SDValue NewChain = LoLd.getValue(1);
10166 if (TokenFactorIndex != -1) {
10167 Ops.push_back(LoLd);
10168 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010169 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010170 Ops.size());
10171 }
10172
10173 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010174 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10175 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010176
10177 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10178 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010179 St->isVolatile(), St->isNonTemporal(),
10180 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010181 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10182 St->getSrcValue(),
10183 St->getSrcValueOffset() + 4,
10184 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010185 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010186 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010187 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010188 }
Dan Gohman475871a2008-07-27 21:46:04 +000010189 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010190}
10191
Chris Lattner6cf73262008-01-25 06:14:17 +000010192/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10193/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010194static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010195 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10196 // F[X]OR(0.0, x) -> x
10197 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010198 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10199 if (C->getValueAPF().isPosZero())
10200 return N->getOperand(1);
10201 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10202 if (C->getValueAPF().isPosZero())
10203 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010204 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010205}
10206
10207/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010208static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010209 // FAND(0.0, x) -> 0.0
10210 // FAND(x, 0.0) -> 0.0
10211 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10212 if (C->getValueAPF().isPosZero())
10213 return N->getOperand(0);
10214 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10215 if (C->getValueAPF().isPosZero())
10216 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010217 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010218}
10219
Dan Gohmane5af2d32009-01-29 01:59:02 +000010220static SDValue PerformBTCombine(SDNode *N,
10221 SelectionDAG &DAG,
10222 TargetLowering::DAGCombinerInfo &DCI) {
10223 // BT ignores high bits in the bit index operand.
10224 SDValue Op1 = N->getOperand(1);
10225 if (Op1.hasOneUse()) {
10226 unsigned BitWidth = Op1.getValueSizeInBits();
10227 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10228 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010229 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10230 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010231 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010232 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10233 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10234 DCI.CommitTargetLoweringOpt(TLO);
10235 }
10236 return SDValue();
10237}
Chris Lattner83e6c992006-10-04 06:57:07 +000010238
Eli Friedman7a5e5552009-06-07 06:52:44 +000010239static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10240 SDValue Op = N->getOperand(0);
10241 if (Op.getOpcode() == ISD::BIT_CONVERT)
10242 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010243 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010244 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010245 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010246 OpVT.getVectorElementType().getSizeInBits()) {
10247 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10248 }
10249 return SDValue();
10250}
10251
Evan Cheng2e489c42009-12-16 00:53:11 +000010252static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10253 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10254 // (and (i32 x86isd::setcc_carry), 1)
10255 // This eliminates the zext. This transformation is necessary because
10256 // ISD::SETCC is always legalized to i8.
10257 DebugLoc dl = N->getDebugLoc();
10258 SDValue N0 = N->getOperand(0);
10259 EVT VT = N->getValueType(0);
10260 if (N0.getOpcode() == ISD::AND &&
10261 N0.hasOneUse() &&
10262 N0.getOperand(0).hasOneUse()) {
10263 SDValue N00 = N0.getOperand(0);
10264 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10265 return SDValue();
10266 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10267 if (!C || C->getZExtValue() != 1)
10268 return SDValue();
10269 return DAG.getNode(ISD::AND, dl, VT,
10270 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10271 N00.getOperand(0), N00.getOperand(1)),
10272 DAG.getConstant(1, VT));
10273 }
10274
10275 return SDValue();
10276}
10277
Dan Gohman475871a2008-07-27 21:46:04 +000010278SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010279 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010280 SelectionDAG &DAG = DCI.DAG;
10281 switch (N->getOpcode()) {
10282 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010283 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010284 case ISD::EXTRACT_VECTOR_ELT:
10285 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010286 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010287 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010288 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010289 case ISD::SHL:
10290 case ISD::SRA:
10291 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010292 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010293 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010294 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010295 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10296 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010297 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010298 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010299 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010300 }
10301
Dan Gohman475871a2008-07-27 21:46:04 +000010302 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010303}
10304
Evan Chenge5b51ac2010-04-17 06:13:15 +000010305/// isTypeDesirableForOp - Return true if the target has native support for
10306/// the specified value type and it is 'desirable' to use the type for the
10307/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10308/// instruction encodings are longer and some i16 instructions are slow.
10309bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10310 if (!isTypeLegal(VT))
10311 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010312 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010313 return true;
10314
10315 switch (Opc) {
10316 default:
10317 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010318 case ISD::LOAD:
10319 case ISD::SIGN_EXTEND:
10320 case ISD::ZERO_EXTEND:
10321 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010322 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010323 case ISD::SRL:
10324 case ISD::SUB:
10325 case ISD::ADD:
10326 case ISD::MUL:
10327 case ISD::AND:
10328 case ISD::OR:
10329 case ISD::XOR:
10330 return false;
10331 }
10332}
10333
Evan Chengc82c20b2010-04-24 04:44:57 +000010334static bool MayFoldLoad(SDValue Op) {
10335 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10336}
10337
10338static bool MayFoldIntoStore(SDValue Op) {
10339 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10340}
10341
Evan Chenge5b51ac2010-04-17 06:13:15 +000010342/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010343/// beneficial for dag combiner to promote the specified node. If true, it
10344/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010345bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010346 EVT VT = Op.getValueType();
10347 if (VT != MVT::i16)
10348 return false;
10349
Evan Cheng4c26e932010-04-19 19:29:22 +000010350 bool Promote = false;
10351 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010352 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010353 default: break;
10354 case ISD::LOAD: {
10355 LoadSDNode *LD = cast<LoadSDNode>(Op);
10356 // If the non-extending load has a single use and it's not live out, then it
10357 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010358 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10359 Op.hasOneUse()*/) {
10360 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10361 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10362 // The only case where we'd want to promote LOAD (rather then it being
10363 // promoted as an operand is when it's only use is liveout.
10364 if (UI->getOpcode() != ISD::CopyToReg)
10365 return false;
10366 }
10367 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010368 Promote = true;
10369 break;
10370 }
10371 case ISD::SIGN_EXTEND:
10372 case ISD::ZERO_EXTEND:
10373 case ISD::ANY_EXTEND:
10374 Promote = true;
10375 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010376 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010377 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010378 SDValue N0 = Op.getOperand(0);
10379 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010380 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010381 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010382 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010383 break;
10384 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010385 case ISD::ADD:
10386 case ISD::MUL:
10387 case ISD::AND:
10388 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010389 case ISD::XOR:
10390 Commute = true;
10391 // fallthrough
10392 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010393 SDValue N0 = Op.getOperand(0);
10394 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010395 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010396 return false;
10397 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010398 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010399 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010400 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010401 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010402 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010403 }
10404 }
10405
10406 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010407 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010408}
10409
Evan Cheng60c07e12006-07-05 22:17:51 +000010410//===----------------------------------------------------------------------===//
10411// X86 Inline Assembly Support
10412//===----------------------------------------------------------------------===//
10413
Chris Lattnerb8105652009-07-20 17:51:36 +000010414static bool LowerToBSwap(CallInst *CI) {
10415 // FIXME: this should verify that we are targetting a 486 or better. If not,
10416 // we will turn this bswap into something that will be lowered to logical ops
10417 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10418 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010419
Chris Lattnerb8105652009-07-20 17:51:36 +000010420 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010421 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010422 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010423 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010424 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010425
Chris Lattnerb8105652009-07-20 17:51:36 +000010426 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10427 if (!Ty || Ty->getBitWidth() % 16 != 0)
10428 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010429
Chris Lattnerb8105652009-07-20 17:51:36 +000010430 // Okay, we can do this xform, do so now.
10431 const Type *Tys[] = { Ty };
10432 Module *M = CI->getParent()->getParent()->getParent();
10433 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010434
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010435 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010436 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010437
Chris Lattnerb8105652009-07-20 17:51:36 +000010438 CI->replaceAllUsesWith(Op);
10439 CI->eraseFromParent();
10440 return true;
10441}
10442
10443bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10444 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10445 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10446
10447 std::string AsmStr = IA->getAsmString();
10448
10449 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010450 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010451 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10452
10453 switch (AsmPieces.size()) {
10454 default: return false;
10455 case 1:
10456 AsmStr = AsmPieces[0];
10457 AsmPieces.clear();
10458 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10459
10460 // bswap $0
10461 if (AsmPieces.size() == 2 &&
10462 (AsmPieces[0] == "bswap" ||
10463 AsmPieces[0] == "bswapq" ||
10464 AsmPieces[0] == "bswapl") &&
10465 (AsmPieces[1] == "$0" ||
10466 AsmPieces[1] == "${0:q}")) {
10467 // No need to check constraints, nothing other than the equivalent of
10468 // "=r,0" would be valid here.
10469 return LowerToBSwap(CI);
10470 }
10471 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010472 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010473 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010474 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010475 AsmPieces[1] == "$$8," &&
10476 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010477 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10478 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010479 const std::string &Constraints = IA->getConstraintString();
10480 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010481 std::sort(AsmPieces.begin(), AsmPieces.end());
10482 if (AsmPieces.size() == 4 &&
10483 AsmPieces[0] == "~{cc}" &&
10484 AsmPieces[1] == "~{dirflag}" &&
10485 AsmPieces[2] == "~{flags}" &&
10486 AsmPieces[3] == "~{fpsr}") {
10487 return LowerToBSwap(CI);
10488 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010489 }
10490 break;
10491 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010492 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010493 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010494 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10495 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10496 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010497 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010498 SplitString(AsmPieces[0], Words, " \t");
10499 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10500 Words.clear();
10501 SplitString(AsmPieces[1], Words, " \t");
10502 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10503 Words.clear();
10504 SplitString(AsmPieces[2], Words, " \t,");
10505 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10506 Words[2] == "%edx") {
10507 return LowerToBSwap(CI);
10508 }
10509 }
10510 }
10511 }
10512 break;
10513 }
10514 return false;
10515}
10516
10517
10518
Chris Lattnerf4dff842006-07-11 02:54:03 +000010519/// getConstraintType - Given a constraint letter, return the type of
10520/// constraint it is for this target.
10521X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010522X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10523 if (Constraint.size() == 1) {
10524 switch (Constraint[0]) {
10525 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010526 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010527 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010528 case 'r':
10529 case 'R':
10530 case 'l':
10531 case 'q':
10532 case 'Q':
10533 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010534 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010535 case 'Y':
10536 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010537 case 'e':
10538 case 'Z':
10539 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010540 default:
10541 break;
10542 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010543 }
Chris Lattner4234f572007-03-25 02:14:49 +000010544 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010545}
10546
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010547/// LowerXConstraint - try to replace an X constraint, which matches anything,
10548/// with another that has more specific requirements based on the type of the
10549/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010550const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010551LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010552 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10553 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010554 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010555 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010556 return "Y";
10557 if (Subtarget->hasSSE1())
10558 return "x";
10559 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010560
Chris Lattner5e764232008-04-26 23:02:14 +000010561 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010562}
10563
Chris Lattner48884cd2007-08-25 00:47:38 +000010564/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10565/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010566void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010567 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010568 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010569 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010570 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010571
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010572 switch (Constraint) {
10573 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010574 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010575 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010576 if (C->getZExtValue() <= 31) {
10577 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010578 break;
10579 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010580 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010581 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010582 case 'J':
10583 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010584 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010585 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10586 break;
10587 }
10588 }
10589 return;
10590 case 'K':
10591 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010592 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010593 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10594 break;
10595 }
10596 }
10597 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010598 case 'N':
10599 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010600 if (C->getZExtValue() <= 255) {
10601 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010602 break;
10603 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010604 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010605 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010606 case 'e': {
10607 // 32-bit signed value
10608 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010609 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10610 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010611 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010612 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010613 break;
10614 }
10615 // FIXME gcc accepts some relocatable values here too, but only in certain
10616 // memory models; it's complicated.
10617 }
10618 return;
10619 }
10620 case 'Z': {
10621 // 32-bit unsigned value
10622 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010623 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10624 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010625 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10626 break;
10627 }
10628 }
10629 // FIXME gcc accepts some relocatable values here too, but only in certain
10630 // memory models; it's complicated.
10631 return;
10632 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010633 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010634 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010635 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010636 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010637 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010638 break;
10639 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010640
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010641 // In any sort of PIC mode addresses need to be computed at runtime by
10642 // adding in a register or some sort of table lookup. These can't
10643 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010644 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010645 return;
10646
Chris Lattnerdc43a882007-05-03 16:52:29 +000010647 // If we are in non-pic codegen mode, we allow the address of a global (with
10648 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010649 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010650 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010651
Chris Lattner49921962009-05-08 18:23:14 +000010652 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10653 while (1) {
10654 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10655 Offset += GA->getOffset();
10656 break;
10657 } else if (Op.getOpcode() == ISD::ADD) {
10658 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10659 Offset += C->getZExtValue();
10660 Op = Op.getOperand(0);
10661 continue;
10662 }
10663 } else if (Op.getOpcode() == ISD::SUB) {
10664 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10665 Offset += -C->getZExtValue();
10666 Op = Op.getOperand(0);
10667 continue;
10668 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010669 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010670
Chris Lattner49921962009-05-08 18:23:14 +000010671 // Otherwise, this isn't something we can handle, reject it.
10672 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010673 }
Eric Christopherfd179292009-08-27 18:07:15 +000010674
Dan Gohman46510a72010-04-15 01:51:59 +000010675 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010676 // If we require an extra load to get this address, as in PIC mode, we
10677 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010678 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10679 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010680 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010681
Devang Patel0d881da2010-07-06 22:08:15 +000010682 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10683 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010684 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010685 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010686 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010687
Gabor Greifba36cb52008-08-28 21:40:38 +000010688 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010689 Ops.push_back(Result);
10690 return;
10691 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010692 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010693}
10694
Chris Lattner259e97c2006-01-31 19:43:35 +000010695std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010696getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010697 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010698 if (Constraint.size() == 1) {
10699 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010700 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010701 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010702 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10703 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010704 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010705 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10706 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10707 X86::R10D,X86::R11D,X86::R12D,
10708 X86::R13D,X86::R14D,X86::R15D,
10709 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010710 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010711 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10712 X86::SI, X86::DI, X86::R8W,X86::R9W,
10713 X86::R10W,X86::R11W,X86::R12W,
10714 X86::R13W,X86::R14W,X86::R15W,
10715 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010716 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010717 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10718 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10719 X86::R10B,X86::R11B,X86::R12B,
10720 X86::R13B,X86::R14B,X86::R15B,
10721 X86::BPL, X86::SPL, 0);
10722
Owen Anderson825b72b2009-08-11 20:47:22 +000010723 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010724 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10725 X86::RSI, X86::RDI, X86::R8, X86::R9,
10726 X86::R10, X86::R11, X86::R12,
10727 X86::R13, X86::R14, X86::R15,
10728 X86::RBP, X86::RSP, 0);
10729
10730 break;
10731 }
Eric Christopherfd179292009-08-27 18:07:15 +000010732 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010733 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010734 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010735 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010736 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010737 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010738 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010739 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010740 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010741 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10742 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010743 }
10744 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010745
Chris Lattner1efa40f2006-02-22 00:56:39 +000010746 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010747}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010748
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010749std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010750X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010751 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010752 // First, see if this is a constraint that directly corresponds to an LLVM
10753 // register class.
10754 if (Constraint.size() == 1) {
10755 // GCC Constraint Letters
10756 switch (Constraint[0]) {
10757 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010758 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010759 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010760 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010761 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010762 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010763 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010764 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010765 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010766 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010767 case 'R': // LEGACY_REGS
10768 if (VT == MVT::i8)
10769 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10770 if (VT == MVT::i16)
10771 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10772 if (VT == MVT::i32 || !Subtarget->is64Bit())
10773 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10774 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010775 case 'f': // FP Stack registers.
10776 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10777 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010778 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010779 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010780 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010781 return std::make_pair(0U, X86::RFP64RegisterClass);
10782 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010783 case 'y': // MMX_REGS if MMX allowed.
10784 if (!Subtarget->hasMMX()) break;
10785 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010786 case 'Y': // SSE_REGS if SSE2 allowed
10787 if (!Subtarget->hasSSE2()) break;
10788 // FALL THROUGH.
10789 case 'x': // SSE_REGS if SSE1 allowed
10790 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010791
Owen Anderson825b72b2009-08-11 20:47:22 +000010792 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010793 default: break;
10794 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010795 case MVT::f32:
10796 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010797 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010798 case MVT::f64:
10799 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010800 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010801 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010802 case MVT::v16i8:
10803 case MVT::v8i16:
10804 case MVT::v4i32:
10805 case MVT::v2i64:
10806 case MVT::v4f32:
10807 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010808 return std::make_pair(0U, X86::VR128RegisterClass);
10809 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010810 break;
10811 }
10812 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010813
Chris Lattnerf76d1802006-07-31 23:26:50 +000010814 // Use the default implementation in TargetLowering to convert the register
10815 // constraint into a member of a register class.
10816 std::pair<unsigned, const TargetRegisterClass*> Res;
10817 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010818
10819 // Not found as a standard register?
10820 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010821 // Map st(0) -> st(7) -> ST0
10822 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10823 tolower(Constraint[1]) == 's' &&
10824 tolower(Constraint[2]) == 't' &&
10825 Constraint[3] == '(' &&
10826 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10827 Constraint[5] == ')' &&
10828 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010829
Chris Lattner56d77c72009-09-13 22:41:48 +000010830 Res.first = X86::ST0+Constraint[4]-'0';
10831 Res.second = X86::RFP80RegisterClass;
10832 return Res;
10833 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010834
Chris Lattner56d77c72009-09-13 22:41:48 +000010835 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010836 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010837 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010838 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010839 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010840 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010841
10842 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010843 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010844 Res.first = X86::EFLAGS;
10845 Res.second = X86::CCRRegisterClass;
10846 return Res;
10847 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010848
Dale Johannesen330169f2008-11-13 21:52:36 +000010849 // 'A' means EAX + EDX.
10850 if (Constraint == "A") {
10851 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010852 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010853 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010854 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010855 return Res;
10856 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010857
Chris Lattnerf76d1802006-07-31 23:26:50 +000010858 // Otherwise, check to see if this is a register class of the wrong value
10859 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10860 // turn into {ax},{dx}.
10861 if (Res.second->hasType(VT))
10862 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010863
Chris Lattnerf76d1802006-07-31 23:26:50 +000010864 // All of the single-register GCC register classes map their values onto
10865 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10866 // really want an 8-bit or 32-bit register, map to the appropriate register
10867 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010868 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010869 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010870 unsigned DestReg = 0;
10871 switch (Res.first) {
10872 default: break;
10873 case X86::AX: DestReg = X86::AL; break;
10874 case X86::DX: DestReg = X86::DL; break;
10875 case X86::CX: DestReg = X86::CL; break;
10876 case X86::BX: DestReg = X86::BL; break;
10877 }
10878 if (DestReg) {
10879 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010880 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010881 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010882 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010883 unsigned DestReg = 0;
10884 switch (Res.first) {
10885 default: break;
10886 case X86::AX: DestReg = X86::EAX; break;
10887 case X86::DX: DestReg = X86::EDX; break;
10888 case X86::CX: DestReg = X86::ECX; break;
10889 case X86::BX: DestReg = X86::EBX; break;
10890 case X86::SI: DestReg = X86::ESI; break;
10891 case X86::DI: DestReg = X86::EDI; break;
10892 case X86::BP: DestReg = X86::EBP; break;
10893 case X86::SP: DestReg = X86::ESP; break;
10894 }
10895 if (DestReg) {
10896 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010897 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010898 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010899 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010900 unsigned DestReg = 0;
10901 switch (Res.first) {
10902 default: break;
10903 case X86::AX: DestReg = X86::RAX; break;
10904 case X86::DX: DestReg = X86::RDX; break;
10905 case X86::CX: DestReg = X86::RCX; break;
10906 case X86::BX: DestReg = X86::RBX; break;
10907 case X86::SI: DestReg = X86::RSI; break;
10908 case X86::DI: DestReg = X86::RDI; break;
10909 case X86::BP: DestReg = X86::RBP; break;
10910 case X86::SP: DestReg = X86::RSP; break;
10911 }
10912 if (DestReg) {
10913 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010914 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010915 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010916 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010917 } else if (Res.second == X86::FR32RegisterClass ||
10918 Res.second == X86::FR64RegisterClass ||
10919 Res.second == X86::VR128RegisterClass) {
10920 // Handle references to XMM physical registers that got mapped into the
10921 // wrong class. This can happen with constraints like {xmm0} where the
10922 // target independent register mapper will just pick the first match it can
10923 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010924 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010925 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010926 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010927 Res.second = X86::FR64RegisterClass;
10928 else if (X86::VR128RegisterClass->hasType(VT))
10929 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010930 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010931
Chris Lattnerf76d1802006-07-31 23:26:50 +000010932 return Res;
10933}