blob: 74918e7afeb5c1b27020ffc4bcf9e470fd6b38c0 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
65static const u32 hpd_status_gen4[] = {
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Zhenyu Wang036a4a72009-06-08 14:40:19 +080083/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010084static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050085ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080086{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020087 assert_spin_locked(&dev_priv->irq_lock);
88
Paulo Zanonic67a4702013-08-19 13:18:09 -030089 if (dev_priv->pc8.irqs_disabled) {
90 WARN(1, "IRQs disabled\n");
91 dev_priv->pc8.regsave.deimr &= ~mask;
92 return;
93 }
94
Chris Wilson1ec14ad2010-12-04 11:30:53 +000095 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000098 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080099 }
100}
101
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300102static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200105 assert_spin_locked(&dev_priv->irq_lock);
106
Paulo Zanonic67a4702013-08-19 13:18:09 -0300107 if (dev_priv->pc8.irqs_disabled) {
108 WARN(1, "IRQs disabled\n");
109 dev_priv->pc8.regsave.deimr |= mask;
110 return;
111 }
112
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000116 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800117 }
118}
119
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
Paulo Zanonic67a4702013-08-19 13:18:09 -0300132 if (dev_priv->pc8.irqs_disabled) {
133 WARN(1, "IRQs disabled\n");
134 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136 interrupt_mask);
137 return;
138 }
139
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300166 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300167
168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanonic67a4702013-08-19 13:18:09 -0300170 if (dev_priv->pc8.irqs_disabled) {
171 WARN(1, "IRQs disabled\n");
172 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 interrupt_mask);
175 return;
176 }
177
Paulo Zanoni605cd252013-08-06 18:57:15 -0300178 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
Paulo Zanoni605cd252013-08-06 18:57:15 -0300182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300185 POSTING_READ(GEN6_PMIMR);
186 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
Paulo Zanoni86642812013-04-12 17:57:57 -0300199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200205 assert_spin_locked(&dev_priv->irq_lock);
206
Paulo Zanoni86642812013-04-12 17:57:57 -0300207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
Daniel Vetterfee884e2013-07-04 23:35:21 +0200223 assert_spin_locked(&dev_priv->irq_lock);
224
Paulo Zanoni86642812013-04-12 17:57:57 -0300225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
235static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
236 enum pipe pipe, bool enable)
237{
238 struct drm_i915_private *dev_priv = dev->dev_private;
239 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
240 DE_PIPEB_FIFO_UNDERRUN;
241
242 if (enable)
243 ironlake_enable_display_irq(dev_priv, bit);
244 else
245 ironlake_disable_display_irq(dev_priv, bit);
246}
247
248static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200249 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300250{
251 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300252 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200253 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
254
Paulo Zanoni86642812013-04-12 17:57:57 -0300255 if (!ivb_can_enable_err_int(dev))
256 return;
257
Paulo Zanoni86642812013-04-12 17:57:57 -0300258 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
259 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200260 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
261
262 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300263 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200264
265 if (!was_enabled &&
266 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
267 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
268 pipe_name(pipe));
269 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300270 }
271}
272
Daniel Vetter38d83c962013-11-07 11:05:46 +0100273static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
274 enum pipe pipe, bool enable)
275{
276 struct drm_i915_private *dev_priv = dev->dev_private;
277
278 assert_spin_locked(&dev_priv->irq_lock);
279
280 if (enable)
281 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
282 else
283 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
284 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
285 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
286}
287
Daniel Vetterfee884e2013-07-04 23:35:21 +0200288/**
289 * ibx_display_interrupt_update - update SDEIMR
290 * @dev_priv: driver private
291 * @interrupt_mask: mask of interrupt bits to update
292 * @enabled_irq_mask: mask of interrupt bits to enable
293 */
294static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
295 uint32_t interrupt_mask,
296 uint32_t enabled_irq_mask)
297{
298 uint32_t sdeimr = I915_READ(SDEIMR);
299 sdeimr &= ~interrupt_mask;
300 sdeimr |= (~enabled_irq_mask & interrupt_mask);
301
302 assert_spin_locked(&dev_priv->irq_lock);
303
Paulo Zanonic67a4702013-08-19 13:18:09 -0300304 if (dev_priv->pc8.irqs_disabled &&
305 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
306 WARN(1, "IRQs disabled\n");
307 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
308 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
309 interrupt_mask);
310 return;
311 }
312
Daniel Vetterfee884e2013-07-04 23:35:21 +0200313 I915_WRITE(SDEIMR, sdeimr);
314 POSTING_READ(SDEIMR);
315}
316#define ibx_enable_display_interrupt(dev_priv, bits) \
317 ibx_display_interrupt_update((dev_priv), (bits), (bits))
318#define ibx_disable_display_interrupt(dev_priv, bits) \
319 ibx_display_interrupt_update((dev_priv), (bits), 0)
320
Daniel Vetterde280752013-07-04 23:35:24 +0200321static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
322 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300323 bool enable)
324{
Paulo Zanoni86642812013-04-12 17:57:57 -0300325 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200326 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
327 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300328
329 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200330 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300331 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200332 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300333}
334
335static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
336 enum transcoder pch_transcoder,
337 bool enable)
338{
339 struct drm_i915_private *dev_priv = dev->dev_private;
340
341 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200342 I915_WRITE(SERR_INT,
343 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
344
Paulo Zanoni86642812013-04-12 17:57:57 -0300345 if (!cpt_can_enable_serr_int(dev))
346 return;
347
Daniel Vetterfee884e2013-07-04 23:35:21 +0200348 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300349 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200350 uint32_t tmp = I915_READ(SERR_INT);
351 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
352
353 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200354 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200355
356 if (!was_enabled &&
357 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
358 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
359 transcoder_name(pch_transcoder));
360 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300361 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300362}
363
364/**
365 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
366 * @dev: drm device
367 * @pipe: pipe
368 * @enable: true if we want to report FIFO underrun errors, false otherwise
369 *
370 * This function makes us disable or enable CPU fifo underruns for a specific
371 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
372 * reporting for one pipe may also disable all the other CPU error interruts for
373 * the other pipes, due to the fact that there's just one interrupt mask/enable
374 * bit for all the pipes.
375 *
376 * Returns the previous state of underrun reporting.
377 */
378bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
379 enum pipe pipe, bool enable)
380{
381 struct drm_i915_private *dev_priv = dev->dev_private;
382 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
384 unsigned long flags;
385 bool ret;
386
387 spin_lock_irqsave(&dev_priv->irq_lock, flags);
388
389 ret = !intel_crtc->cpu_fifo_underrun_disabled;
390
391 if (enable == ret)
392 goto done;
393
394 intel_crtc->cpu_fifo_underrun_disabled = !enable;
395
396 if (IS_GEN5(dev) || IS_GEN6(dev))
397 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
398 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200399 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100400 else if (IS_GEN8(dev))
401 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300402
403done:
404 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
405 return ret;
406}
407
408/**
409 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
410 * @dev: drm device
411 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
412 * @enable: true if we want to report FIFO underrun errors, false otherwise
413 *
414 * This function makes us disable or enable PCH fifo underruns for a specific
415 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
416 * underrun reporting for one transcoder may also disable all the other PCH
417 * error interruts for the other transcoders, due to the fact that there's just
418 * one interrupt mask/enable bit for all the transcoders.
419 *
420 * Returns the previous state of underrun reporting.
421 */
422bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
423 enum transcoder pch_transcoder,
424 bool enable)
425{
426 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200427 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 unsigned long flags;
430 bool ret;
431
Daniel Vetterde280752013-07-04 23:35:24 +0200432 /*
433 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
434 * has only one pch transcoder A that all pipes can use. To avoid racy
435 * pch transcoder -> pipe lookups from interrupt code simply store the
436 * underrun statistics in crtc A. Since we never expose this anywhere
437 * nor use it outside of the fifo underrun code here using the "wrong"
438 * crtc on LPT won't cause issues.
439 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300440
441 spin_lock_irqsave(&dev_priv->irq_lock, flags);
442
443 ret = !intel_crtc->pch_fifo_underrun_disabled;
444
445 if (enable == ret)
446 goto done;
447
448 intel_crtc->pch_fifo_underrun_disabled = !enable;
449
450 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200451 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300452 else
453 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
454
455done:
456 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
457 return ret;
458}
459
460
Keith Packard7c463582008-11-04 02:03:27 -0800461void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200462i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
Keith Packard7c463582008-11-04 02:03:27 -0800463{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200464 u32 reg = PIPESTAT(pipe);
465 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800466
Daniel Vetterb79480b2013-06-27 17:52:10 +0200467 assert_spin_locked(&dev_priv->irq_lock);
468
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200469 if ((pipestat & mask) == mask)
470 return;
471
472 /* Enable the interrupt, clear any pending status */
473 pipestat |= mask | (mask >> 16);
474 I915_WRITE(reg, pipestat);
475 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800476}
477
478void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200479i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
Keith Packard7c463582008-11-04 02:03:27 -0800480{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200481 u32 reg = PIPESTAT(pipe);
482 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800483
Daniel Vetterb79480b2013-06-27 17:52:10 +0200484 assert_spin_locked(&dev_priv->irq_lock);
485
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200486 if ((pipestat & mask) == 0)
487 return;
488
489 pipestat &= ~mask;
490 I915_WRITE(reg, pipestat);
491 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800492}
493
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000494/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300495 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000496 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300497static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000498{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000499 drm_i915_private_t *dev_priv = dev->dev_private;
500 unsigned long irqflags;
501
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300502 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
503 return;
504
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000506
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200507 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_ENABLE);
Jani Nikulaf8987802013-04-29 13:02:53 +0300508 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200509 i915_enable_pipestat(dev_priv, PIPE_A,
510 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000511
512 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000513}
514
515/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700516 * i915_pipe_enabled - check if a pipe is enabled
517 * @dev: DRM device
518 * @pipe: pipe to check
519 *
520 * Reading certain registers when the pipe is disabled can hang the chip.
521 * Use this routine to make sure the PLL is running and the pipe is active
522 * before reading such registers if unsure.
523 */
524static int
525i915_pipe_enabled(struct drm_device *dev, int pipe)
526{
527 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200528
Daniel Vettera01025a2013-05-22 00:50:23 +0200529 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
530 /* Locking is horribly broken here, but whatever. */
531 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300533
Daniel Vettera01025a2013-05-22 00:50:23 +0200534 return intel_crtc->active;
535 } else {
536 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
537 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700538}
539
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300540static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
541{
542 /* Gen2 doesn't have a hardware frame counter */
543 return 0;
544}
545
Keith Packard42f52ef2008-10-18 19:39:29 -0700546/* Called from drm generic code, passed a 'crtc', which
547 * we use as a pipe index
548 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700549static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700550{
551 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
552 unsigned long high_frame;
553 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300554 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700555
556 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800557 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800558 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700559 return 0;
560 }
561
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300562 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
563 struct intel_crtc *intel_crtc =
564 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
565 const struct drm_display_mode *mode =
566 &intel_crtc->config.adjusted_mode;
567
568 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
569 } else {
570 enum transcoder cpu_transcoder =
571 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
572 u32 htotal;
573
574 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
575 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
576
577 vbl_start *= htotal;
578 }
579
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800580 high_frame = PIPEFRAME(pipe);
581 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100582
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700583 /*
584 * High & low register fields aren't synchronized, so make sure
585 * we get a low value that's stable across two reads of the high
586 * register.
587 */
588 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100589 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300590 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100591 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700592 } while (high1 != high2);
593
Chris Wilson5eddb702010-09-11 13:48:45 +0100594 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300595 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100596 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300597
598 /*
599 * The frame counter increments at beginning of active.
600 * Cook up a vblank counter by also checking the pixel
601 * counter against vblank start.
602 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200603 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700604}
605
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700606static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800607{
608 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800609 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800610
611 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800612 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800613 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800614 return 0;
615 }
616
617 return I915_READ(reg);
618}
619
Mario Kleinerad3543e2013-10-30 05:13:08 +0100620/* raw reads, only for fast reads of display block, no need for forcewake etc. */
621#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
622#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
623
624static bool intel_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300625{
626 struct drm_i915_private *dev_priv = dev->dev_private;
627 uint32_t status;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100628 int reg;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300629
630 if (IS_VALLEYVIEW(dev)) {
631 status = pipe == PIPE_A ?
632 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
633 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
634
Mario Kleinerad3543e2013-10-30 05:13:08 +0100635 reg = VLV_ISR;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300636 } else if (IS_GEN2(dev)) {
637 status = pipe == PIPE_A ?
638 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
639 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
640
Mario Kleinerad3543e2013-10-30 05:13:08 +0100641 reg = ISR;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300642 } else if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300643 status = pipe == PIPE_A ?
644 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
645 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
646
Mario Kleinerad3543e2013-10-30 05:13:08 +0100647 reg = ISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300648 } else if (INTEL_INFO(dev)->gen < 7) {
649 status = pipe == PIPE_A ?
650 DE_PIPEA_VBLANK :
651 DE_PIPEB_VBLANK;
652
Mario Kleinerad3543e2013-10-30 05:13:08 +0100653 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300654 } else {
655 switch (pipe) {
656 default:
657 case PIPE_A:
658 status = DE_PIPEA_VBLANK_IVB;
659 break;
660 case PIPE_B:
661 status = DE_PIPEB_VBLANK_IVB;
662 break;
663 case PIPE_C:
664 status = DE_PIPEC_VBLANK_IVB;
665 break;
666 }
667
Mario Kleinerad3543e2013-10-30 05:13:08 +0100668 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300669 }
Mario Kleinerad3543e2013-10-30 05:13:08 +0100670
671 if (IS_GEN2(dev))
672 return __raw_i915_read16(dev_priv, reg) & status;
673 else
674 return __raw_i915_read32(dev_priv, reg) & status;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300675}
676
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700677static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleinerad3543e2013-10-30 05:13:08 +0100678 int *vpos, int *hpos, ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100679{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300680 struct drm_i915_private *dev_priv = dev->dev_private;
681 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
683 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300684 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100685 int vbl_start, vbl_end, htotal, vtotal;
686 bool in_vbl = true;
687 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100688 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100689
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300690 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100691 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800692 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100693 return 0;
694 }
695
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300696 htotal = mode->crtc_htotal;
697 vtotal = mode->crtc_vtotal;
698 vbl_start = mode->crtc_vblank_start;
699 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100700
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300701 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
702
Mario Kleinerad3543e2013-10-30 05:13:08 +0100703 /*
704 * Lock uncore.lock, as we will do multiple timing critical raw
705 * register reads, potentially with preemption disabled, so the
706 * following code must not block on uncore.lock.
707 */
708 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
709
710 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
711
712 /* Get optional system timestamp before query. */
713 if (stime)
714 *stime = ktime_get();
715
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300716 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100717 /* No obvious pixelcount register. Only query vertical
718 * scanout position from Display scan line register.
719 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300720 if (IS_GEN2(dev))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100721 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300722 else
Mario Kleinerad3543e2013-10-30 05:13:08 +0100723 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300724
725 /*
726 * The scanline counter increments at the leading edge
727 * of hsync, ie. it completely misses the active portion
728 * of the line. Fix up the counter at both edges of vblank
729 * to get a more accurate picture whether we're in vblank
730 * or not.
731 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100732 in_vbl = intel_pipe_in_vblank_locked(dev, pipe);
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300733 if ((in_vbl && position == vbl_start - 1) ||
734 (!in_vbl && position == vbl_end - 1))
735 position = (position + 1) % vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100736 } else {
737 /* Have access to pixelcount since start of frame.
738 * We can split this into vertical and horizontal
739 * scanout position.
740 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100741 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100742
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300743 /* convert to pixel counts */
744 vbl_start *= htotal;
745 vbl_end *= htotal;
746 vtotal *= htotal;
747 }
748
Mario Kleinerad3543e2013-10-30 05:13:08 +0100749 /* Get optional system timestamp after query. */
750 if (etime)
751 *etime = ktime_get();
752
753 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
754
755 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
756
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300757 in_vbl = position >= vbl_start && position < vbl_end;
758
759 /*
760 * While in vblank, position will be negative
761 * counting up towards 0 at vbl_end. And outside
762 * vblank, position will be positive counting
763 * up since vbl_end.
764 */
765 if (position >= vbl_start)
766 position -= vbl_end;
767 else
768 position += vtotal - vbl_end;
769
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300770 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300771 *vpos = position;
772 *hpos = 0;
773 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100774 *vpos = position / htotal;
775 *hpos = position - (*vpos * htotal);
776 }
777
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100778 /* In vblank? */
779 if (in_vbl)
780 ret |= DRM_SCANOUTPOS_INVBL;
781
782 return ret;
783}
784
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700785static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100786 int *max_error,
787 struct timeval *vblank_time,
788 unsigned flags)
789{
Chris Wilson4041b852011-01-22 10:07:56 +0000790 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100791
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700792 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000793 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100794 return -EINVAL;
795 }
796
797 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000798 crtc = intel_get_crtc_for_pipe(dev, pipe);
799 if (crtc == NULL) {
800 DRM_ERROR("Invalid crtc %d\n", pipe);
801 return -EINVAL;
802 }
803
804 if (!crtc->enabled) {
805 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
806 return -EBUSY;
807 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808
809 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000810 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
811 vblank_time, flags,
812 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100813}
814
Jani Nikula67c347f2013-09-17 14:26:34 +0300815static bool intel_hpd_irq_event(struct drm_device *dev,
816 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200817{
818 enum drm_connector_status old_status;
819
820 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
821 old_status = connector->status;
822
823 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300824 if (old_status == connector->status)
825 return false;
826
827 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200828 connector->base.id,
829 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300830 drm_get_connector_status_name(old_status),
831 drm_get_connector_status_name(connector->status));
832
833 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200834}
835
Jesse Barnes5ca58282009-03-31 14:11:15 -0700836/*
837 * Handle hotplug events outside the interrupt handler proper.
838 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200839#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
840
Jesse Barnes5ca58282009-03-31 14:11:15 -0700841static void i915_hotplug_work_func(struct work_struct *work)
842{
843 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
844 hotplug_work);
845 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700846 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200847 struct intel_connector *intel_connector;
848 struct intel_encoder *intel_encoder;
849 struct drm_connector *connector;
850 unsigned long irqflags;
851 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200852 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200853 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700854
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100855 /* HPD irq before everything is fully set up. */
856 if (!dev_priv->enable_hotplug_processing)
857 return;
858
Keith Packarda65e34c2011-07-25 10:04:56 -0700859 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800860 DRM_DEBUG_KMS("running encoder hotplug functions\n");
861
Egbert Eichcd569ae2013-04-16 13:36:57 +0200862 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200863
864 hpd_event_bits = dev_priv->hpd_event_bits;
865 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200866 list_for_each_entry(connector, &mode_config->connector_list, head) {
867 intel_connector = to_intel_connector(connector);
868 intel_encoder = intel_connector->encoder;
869 if (intel_encoder->hpd_pin > HPD_NONE &&
870 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
871 connector->polled == DRM_CONNECTOR_POLL_HPD) {
872 DRM_INFO("HPD interrupt storm detected on connector %s: "
873 "switching from hotplug detection to polling\n",
874 drm_get_connector_name(connector));
875 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
876 connector->polled = DRM_CONNECTOR_POLL_CONNECT
877 | DRM_CONNECTOR_POLL_DISCONNECT;
878 hpd_disabled = true;
879 }
Egbert Eich142e2392013-04-11 15:57:57 +0200880 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
881 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
882 drm_get_connector_name(connector), intel_encoder->hpd_pin);
883 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200884 }
885 /* if there were no outputs to poll, poll was disabled,
886 * therefore make sure it's enabled when disabling HPD on
887 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200888 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200889 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200890 mod_timer(&dev_priv->hotplug_reenable_timer,
891 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
892 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200893
894 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
895
Egbert Eich321a1b32013-04-11 16:00:26 +0200896 list_for_each_entry(connector, &mode_config->connector_list, head) {
897 intel_connector = to_intel_connector(connector);
898 intel_encoder = intel_connector->encoder;
899 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
900 if (intel_encoder->hot_plug)
901 intel_encoder->hot_plug(intel_encoder);
902 if (intel_hpd_irq_event(dev, connector))
903 changed = true;
904 }
905 }
Keith Packard40ee3382011-07-28 15:31:19 -0700906 mutex_unlock(&mode_config->mutex);
907
Egbert Eich321a1b32013-04-11 16:00:26 +0200908 if (changed)
909 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700910}
911
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200912static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800913{
914 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000915 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200916 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200917
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200918 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800919
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200920 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
921
Daniel Vetter20e4d402012-08-08 23:35:39 +0200922 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200923
Jesse Barnes7648fa92010-05-20 14:28:11 -0700924 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000925 busy_up = I915_READ(RCPREVBSYTUPAVG);
926 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800927 max_avg = I915_READ(RCBMAXAVG);
928 min_avg = I915_READ(RCBMINAVG);
929
930 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000931 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200932 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
933 new_delay = dev_priv->ips.cur_delay - 1;
934 if (new_delay < dev_priv->ips.max_delay)
935 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000936 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200937 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
938 new_delay = dev_priv->ips.cur_delay + 1;
939 if (new_delay > dev_priv->ips.min_delay)
940 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800941 }
942
Jesse Barnes7648fa92010-05-20 14:28:11 -0700943 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200944 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800945
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200946 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200947
Jesse Barnesf97108d2010-01-29 11:27:07 -0800948 return;
949}
950
Chris Wilson549f7362010-10-19 11:19:32 +0100951static void notify_ring(struct drm_device *dev,
952 struct intel_ring_buffer *ring)
953{
Chris Wilson475553d2011-01-20 09:52:56 +0000954 if (ring->obj == NULL)
955 return;
956
Chris Wilson814e9b52013-09-23 17:33:19 -0300957 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000958
Chris Wilson549f7362010-10-19 11:19:32 +0100959 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300960 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100961}
962
Ben Widawsky4912d042011-04-25 11:25:20 -0700963static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800964{
Ben Widawsky4912d042011-04-25 11:25:20 -0700965 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200966 rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300967 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100968 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800969
Daniel Vetter59cdb632013-07-04 23:35:28 +0200970 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200971 pm_iir = dev_priv->rps.pm_iir;
972 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -0700973 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300974 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200975 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700976
Paulo Zanoni60611c12013-08-15 11:50:01 -0300977 /* Make sure we didn't queue anything we're not going to process. */
978 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
979
Ben Widawsky48484052013-05-28 19:22:27 -0700980 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800981 return;
982
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700983 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100984
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100985 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +0300986 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100987 if (adj > 0)
988 adj *= 2;
989 else
990 adj = 1;
991 new_delay = dev_priv->rps.cur_delay + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +0300992
993 /*
994 * For better performance, jump directly
995 * to RPe if we're below it.
996 */
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100997 if (new_delay < dev_priv->rps.rpe_delay)
Ville Syrjälä74250342013-06-25 21:38:11 +0300998 new_delay = dev_priv->rps.rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100999 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1000 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
1001 new_delay = dev_priv->rps.rpe_delay;
1002 else
1003 new_delay = dev_priv->rps.min_delay;
1004 adj = 0;
1005 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1006 if (adj < 0)
1007 adj *= 2;
1008 else
1009 adj = -1;
1010 new_delay = dev_priv->rps.cur_delay + adj;
1011 } else { /* unknown event */
1012 new_delay = dev_priv->rps.cur_delay;
1013 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001014
Ben Widawsky79249632012-09-07 19:43:42 -07001015 /* sysfs frequency interfaces may have snuck in while servicing the
1016 * interrupt
1017 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001018 new_delay = clamp_t(int, new_delay,
1019 dev_priv->rps.min_delay, dev_priv->rps.max_delay);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001020 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
1021
1022 if (IS_VALLEYVIEW(dev_priv->dev))
1023 valleyview_set_rps(dev_priv->dev, new_delay);
1024 else
1025 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001026
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001027 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001028}
1029
Ben Widawskye3689192012-05-25 16:56:22 -07001030
1031/**
1032 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1033 * occurred.
1034 * @work: workqueue struct
1035 *
1036 * Doesn't actually do anything except notify userspace. As a consequence of
1037 * this event, userspace should try to remap the bad rows since statistically
1038 * it is likely the same row is more likely to go bad again.
1039 */
1040static void ivybridge_parity_work(struct work_struct *work)
1041{
1042 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001043 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001044 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001045 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001046 uint32_t misccpctl;
1047 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001048 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001049
1050 /* We must turn off DOP level clock gating to access the L3 registers.
1051 * In order to prevent a get/put style interface, acquire struct mutex
1052 * any time we access those registers.
1053 */
1054 mutex_lock(&dev_priv->dev->struct_mutex);
1055
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001056 /* If we've screwed up tracking, just let the interrupt fire again */
1057 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1058 goto out;
1059
Ben Widawskye3689192012-05-25 16:56:22 -07001060 misccpctl = I915_READ(GEN7_MISCCPCTL);
1061 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1062 POSTING_READ(GEN7_MISCCPCTL);
1063
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001064 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1065 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001066
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001067 slice--;
1068 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1069 break;
1070
1071 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1072
1073 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1074
1075 error_status = I915_READ(reg);
1076 row = GEN7_PARITY_ERROR_ROW(error_status);
1077 bank = GEN7_PARITY_ERROR_BANK(error_status);
1078 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1079
1080 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1081 POSTING_READ(reg);
1082
1083 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1084 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1085 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1086 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1087 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1088 parity_event[5] = NULL;
1089
Dave Airlie5bdebb12013-10-11 14:07:25 +10001090 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001091 KOBJ_CHANGE, parity_event);
1092
1093 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1094 slice, row, bank, subbank);
1095
1096 kfree(parity_event[4]);
1097 kfree(parity_event[3]);
1098 kfree(parity_event[2]);
1099 kfree(parity_event[1]);
1100 }
Ben Widawskye3689192012-05-25 16:56:22 -07001101
1102 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1103
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001104out:
1105 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001106 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001107 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001108 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1109
1110 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001111}
1112
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001113static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001114{
1115 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001116
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001117 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001118 return;
1119
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001120 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001121 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001122 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001123
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001124 iir &= GT_PARITY_ERROR(dev);
1125 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1126 dev_priv->l3_parity.which_slice |= 1 << 1;
1127
1128 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1129 dev_priv->l3_parity.which_slice |= 1 << 0;
1130
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001131 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001132}
1133
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001134static void ilk_gt_irq_handler(struct drm_device *dev,
1135 struct drm_i915_private *dev_priv,
1136 u32 gt_iir)
1137{
1138 if (gt_iir &
1139 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1140 notify_ring(dev, &dev_priv->ring[RCS]);
1141 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1142 notify_ring(dev, &dev_priv->ring[VCS]);
1143}
1144
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001145static void snb_gt_irq_handler(struct drm_device *dev,
1146 struct drm_i915_private *dev_priv,
1147 u32 gt_iir)
1148{
1149
Ben Widawskycc609d52013-05-28 19:22:29 -07001150 if (gt_iir &
1151 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001152 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001153 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001154 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001155 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001156 notify_ring(dev, &dev_priv->ring[BCS]);
1157
Ben Widawskycc609d52013-05-28 19:22:29 -07001158 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1159 GT_BSD_CS_ERROR_INTERRUPT |
1160 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001161 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1162 i915_handle_error(dev, false);
1163 }
Ben Widawskye3689192012-05-25 16:56:22 -07001164
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001165 if (gt_iir & GT_PARITY_ERROR(dev))
1166 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001167}
1168
Ben Widawskyabd58f02013-11-02 21:07:09 -07001169static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1170 struct drm_i915_private *dev_priv,
1171 u32 master_ctl)
1172{
1173 u32 rcs, bcs, vcs;
1174 uint32_t tmp = 0;
1175 irqreturn_t ret = IRQ_NONE;
1176
1177 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1178 tmp = I915_READ(GEN8_GT_IIR(0));
1179 if (tmp) {
1180 ret = IRQ_HANDLED;
1181 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1182 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1183 if (rcs & GT_RENDER_USER_INTERRUPT)
1184 notify_ring(dev, &dev_priv->ring[RCS]);
1185 if (bcs & GT_RENDER_USER_INTERRUPT)
1186 notify_ring(dev, &dev_priv->ring[BCS]);
1187 I915_WRITE(GEN8_GT_IIR(0), tmp);
1188 } else
1189 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1190 }
1191
1192 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1193 tmp = I915_READ(GEN8_GT_IIR(1));
1194 if (tmp) {
1195 ret = IRQ_HANDLED;
1196 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1197 if (vcs & GT_RENDER_USER_INTERRUPT)
1198 notify_ring(dev, &dev_priv->ring[VCS]);
1199 I915_WRITE(GEN8_GT_IIR(1), tmp);
1200 } else
1201 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1202 }
1203
1204 if (master_ctl & GEN8_GT_VECS_IRQ) {
1205 tmp = I915_READ(GEN8_GT_IIR(3));
1206 if (tmp) {
1207 ret = IRQ_HANDLED;
1208 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1209 if (vcs & GT_RENDER_USER_INTERRUPT)
1210 notify_ring(dev, &dev_priv->ring[VECS]);
1211 I915_WRITE(GEN8_GT_IIR(3), tmp);
1212 } else
1213 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1214 }
1215
1216 return ret;
1217}
1218
Egbert Eichb543fb02013-04-16 13:36:54 +02001219#define HPD_STORM_DETECT_PERIOD 1000
1220#define HPD_STORM_THRESHOLD 5
1221
Daniel Vetter10a504d2013-06-27 17:52:12 +02001222static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001223 u32 hotplug_trigger,
1224 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001225{
1226 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001227 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001228 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001229
Daniel Vetter91d131d2013-06-27 17:52:14 +02001230 if (!hotplug_trigger)
1231 return;
1232
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001233 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001234 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001235
Egbert Eichb8f102e2013-07-26 14:14:24 +02001236 WARN(((hpd[i] & hotplug_trigger) &&
1237 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1238 "Received HPD interrupt although disabled\n");
1239
Egbert Eichb543fb02013-04-16 13:36:54 +02001240 if (!(hpd[i] & hotplug_trigger) ||
1241 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1242 continue;
1243
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001244 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001245 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1246 dev_priv->hpd_stats[i].hpd_last_jiffies
1247 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1248 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1249 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001250 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001251 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1252 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001253 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001254 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001255 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001256 } else {
1257 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001258 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1259 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001260 }
1261 }
1262
Daniel Vetter10a504d2013-06-27 17:52:12 +02001263 if (storm_detected)
1264 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001265 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001266
Daniel Vetter645416f2013-09-02 16:22:25 +02001267 /*
1268 * Our hotplug handler can grab modeset locks (by calling down into the
1269 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1270 * queue for otherwise the flush_work in the pageflip code will
1271 * deadlock.
1272 */
1273 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001274}
1275
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001276static void gmbus_irq_handler(struct drm_device *dev)
1277{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001278 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1279
Daniel Vetter28c70f12012-12-01 13:53:45 +01001280 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001281}
1282
Daniel Vetterce99c252012-12-01 13:53:47 +01001283static void dp_aux_irq_handler(struct drm_device *dev)
1284{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001285 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1286
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001287 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001288}
1289
Shuang He8bf1e9f2013-10-15 18:55:27 +01001290#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001291static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1292 uint32_t crc0, uint32_t crc1,
1293 uint32_t crc2, uint32_t crc3,
1294 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001295{
1296 struct drm_i915_private *dev_priv = dev->dev_private;
1297 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1298 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001299 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001300
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001301 spin_lock(&pipe_crc->lock);
1302
Damien Lespiau0c912c72013-10-15 18:55:37 +01001303 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001304 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001305 DRM_ERROR("spurious interrupt\n");
1306 return;
1307 }
1308
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001309 head = pipe_crc->head;
1310 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001311
1312 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001313 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001314 DRM_ERROR("CRC buffer overflowing\n");
1315 return;
1316 }
1317
1318 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001319
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001320 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001321 entry->crc[0] = crc0;
1322 entry->crc[1] = crc1;
1323 entry->crc[2] = crc2;
1324 entry->crc[3] = crc3;
1325 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001326
1327 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001328 pipe_crc->head = head;
1329
1330 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001331
1332 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001333}
Daniel Vetter277de952013-10-18 16:37:07 +02001334#else
1335static inline void
1336display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1337 uint32_t crc0, uint32_t crc1,
1338 uint32_t crc2, uint32_t crc3,
1339 uint32_t crc4) {}
1340#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001341
Daniel Vetter277de952013-10-18 16:37:07 +02001342
1343static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001344{
1345 struct drm_i915_private *dev_priv = dev->dev_private;
1346
Daniel Vetter277de952013-10-18 16:37:07 +02001347 display_pipe_crc_irq_handler(dev, pipe,
1348 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1349 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001350}
1351
Daniel Vetter277de952013-10-18 16:37:07 +02001352static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001353{
1354 struct drm_i915_private *dev_priv = dev->dev_private;
1355
Daniel Vetter277de952013-10-18 16:37:07 +02001356 display_pipe_crc_irq_handler(dev, pipe,
1357 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1358 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1359 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1360 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1361 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001362}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001363
Daniel Vetter277de952013-10-18 16:37:07 +02001364static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001365{
1366 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001367 uint32_t res1, res2;
1368
1369 if (INTEL_INFO(dev)->gen >= 3)
1370 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1371 else
1372 res1 = 0;
1373
1374 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1375 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1376 else
1377 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001378
Daniel Vetter277de952013-10-18 16:37:07 +02001379 display_pipe_crc_irq_handler(dev, pipe,
1380 I915_READ(PIPE_CRC_RES_RED(pipe)),
1381 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1382 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1383 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001384}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001385
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001386/* The RPS events need forcewake, so we add them to a work queue and mask their
1387 * IMR bits until the work is done. Other interrupts can be processed without
1388 * the work queue. */
1389static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001390{
Daniel Vetter41a05a32013-07-04 23:35:26 +02001391 if (pm_iir & GEN6_PM_RPS_EVENTS) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001392 spin_lock(&dev_priv->irq_lock);
Daniel Vetter41a05a32013-07-04 23:35:26 +02001393 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Paulo Zanoni4d3b3d52013-08-09 17:04:36 -03001394 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001395 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001396
1397 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001398 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001399
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001400 if (HAS_VEBOX(dev_priv->dev)) {
1401 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1402 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001403
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001404 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1405 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
1406 i915_handle_error(dev_priv->dev, false);
1407 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001408 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001409}
1410
Daniel Vetterff1f5252012-10-02 15:10:55 +02001411static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001412{
1413 struct drm_device *dev = (struct drm_device *) arg;
1414 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1415 u32 iir, gt_iir, pm_iir;
1416 irqreturn_t ret = IRQ_NONE;
1417 unsigned long irqflags;
1418 int pipe;
1419 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001420
1421 atomic_inc(&dev_priv->irq_received);
1422
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001423 while (true) {
1424 iir = I915_READ(VLV_IIR);
1425 gt_iir = I915_READ(GTIIR);
1426 pm_iir = I915_READ(GEN6_PMIIR);
1427
1428 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1429 goto out;
1430
1431 ret = IRQ_HANDLED;
1432
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001433 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001434
1435 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1436 for_each_pipe(pipe) {
1437 int reg = PIPESTAT(pipe);
1438 pipe_stats[pipe] = I915_READ(reg);
1439
1440 /*
1441 * Clear the PIPE*STAT regs before the IIR
1442 */
1443 if (pipe_stats[pipe] & 0x8000ffff) {
1444 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1445 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1446 pipe_name(pipe));
1447 I915_WRITE(reg, pipe_stats[pipe]);
1448 }
1449 }
1450 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1451
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001452 for_each_pipe(pipe) {
Jesse Barnes7b5562d2013-11-05 15:48:01 -08001453 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001454 drm_handle_vblank(dev, pipe);
1455
1456 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1457 intel_prepare_page_flip(dev, pipe);
1458 intel_finish_page_flip(dev, pipe);
1459 }
Daniel Vetter4356d582013-10-16 22:55:55 +02001460
1461 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02001462 i9xx_pipe_crc_irq_handler(dev, pipe);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001463 }
1464
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001465 /* Consume port. Then clear IIR or we'll miss events */
1466 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1467 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001468 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001469
1470 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1471 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001472
1473 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1474
Daniel Vetter4aeebd72013-10-31 09:53:36 +01001475 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1476 dp_aux_irq_handler(dev);
1477
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001478 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1479 I915_READ(PORT_HOTPLUG_STAT);
1480 }
1481
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001482 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1483 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001484
Paulo Zanoni60611c12013-08-15 11:50:01 -03001485 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001486 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001487
1488 I915_WRITE(GTIIR, gt_iir);
1489 I915_WRITE(GEN6_PMIIR, pm_iir);
1490 I915_WRITE(VLV_IIR, iir);
1491 }
1492
1493out:
1494 return ret;
1495}
1496
Adam Jackson23e81d62012-06-06 15:45:44 -04001497static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001498{
1499 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001500 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001501 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001502
Daniel Vetter91d131d2013-06-27 17:52:14 +02001503 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1504
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001505 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1506 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1507 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001508 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001509 port_name(port));
1510 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001511
Daniel Vetterce99c252012-12-01 13:53:47 +01001512 if (pch_iir & SDE_AUX_MASK)
1513 dp_aux_irq_handler(dev);
1514
Jesse Barnes776ad802011-01-04 15:09:39 -08001515 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001516 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001517
1518 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1519 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1520
1521 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1522 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1523
1524 if (pch_iir & SDE_POISON)
1525 DRM_ERROR("PCH poison interrupt\n");
1526
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001527 if (pch_iir & SDE_FDI_MASK)
1528 for_each_pipe(pipe)
1529 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1530 pipe_name(pipe),
1531 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001532
1533 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1534 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1535
1536 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1537 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1538
Jesse Barnes776ad802011-01-04 15:09:39 -08001539 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001540 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1541 false))
1542 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1543
1544 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1545 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1546 false))
1547 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1548}
1549
1550static void ivb_err_int_handler(struct drm_device *dev)
1551{
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001554 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001555
Paulo Zanonide032bf2013-04-12 17:57:58 -03001556 if (err_int & ERR_INT_POISON)
1557 DRM_ERROR("Poison interrupt\n");
1558
Daniel Vetter5a69b892013-10-16 22:55:52 +02001559 for_each_pipe(pipe) {
1560 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1561 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1562 false))
1563 DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
1564 pipe_name(pipe));
1565 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001566
Daniel Vetter5a69b892013-10-16 22:55:52 +02001567 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1568 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001569 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001570 else
Daniel Vetter277de952013-10-18 16:37:07 +02001571 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001572 }
1573 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001574
Paulo Zanoni86642812013-04-12 17:57:57 -03001575 I915_WRITE(GEN7_ERR_INT, err_int);
1576}
1577
1578static void cpt_serr_int_handler(struct drm_device *dev)
1579{
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581 u32 serr_int = I915_READ(SERR_INT);
1582
Paulo Zanonide032bf2013-04-12 17:57:58 -03001583 if (serr_int & SERR_INT_POISON)
1584 DRM_ERROR("PCH poison interrupt\n");
1585
Paulo Zanoni86642812013-04-12 17:57:57 -03001586 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1587 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1588 false))
1589 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1590
1591 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1592 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1593 false))
1594 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1595
1596 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1597 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1598 false))
1599 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1600
1601 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001602}
1603
Adam Jackson23e81d62012-06-06 15:45:44 -04001604static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1605{
1606 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1607 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001608 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001609
Daniel Vetter91d131d2013-06-27 17:52:14 +02001610 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1611
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001612 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1613 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1614 SDE_AUDIO_POWER_SHIFT_CPT);
1615 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1616 port_name(port));
1617 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001618
1619 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001620 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001621
1622 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001623 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001624
1625 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1626 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1627
1628 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1629 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1630
1631 if (pch_iir & SDE_FDI_MASK_CPT)
1632 for_each_pipe(pipe)
1633 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1634 pipe_name(pipe),
1635 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001636
1637 if (pch_iir & SDE_ERROR_CPT)
1638 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001639}
1640
Paulo Zanonic008bc62013-07-12 16:35:10 -03001641static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1642{
1643 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001644 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001645
1646 if (de_iir & DE_AUX_CHANNEL_A)
1647 dp_aux_irq_handler(dev);
1648
1649 if (de_iir & DE_GSE)
1650 intel_opregion_asle_intr(dev);
1651
Paulo Zanonic008bc62013-07-12 16:35:10 -03001652 if (de_iir & DE_POISON)
1653 DRM_ERROR("Poison interrupt\n");
1654
Daniel Vetter40da17c2013-10-21 18:04:36 +02001655 for_each_pipe(pipe) {
1656 if (de_iir & DE_PIPE_VBLANK(pipe))
1657 drm_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001658
Daniel Vetter40da17c2013-10-21 18:04:36 +02001659 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1660 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1661 DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
1662 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001663
Daniel Vetter40da17c2013-10-21 18:04:36 +02001664 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1665 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001666
Daniel Vetter40da17c2013-10-21 18:04:36 +02001667 /* plane/pipes map 1:1 on ilk+ */
1668 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1669 intel_prepare_page_flip(dev, pipe);
1670 intel_finish_page_flip_plane(dev, pipe);
1671 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001672 }
1673
1674 /* check event from PCH */
1675 if (de_iir & DE_PCH_EVENT) {
1676 u32 pch_iir = I915_READ(SDEIIR);
1677
1678 if (HAS_PCH_CPT(dev))
1679 cpt_irq_handler(dev, pch_iir);
1680 else
1681 ibx_irq_handler(dev, pch_iir);
1682
1683 /* should clear PCH hotplug event before clear CPU irq */
1684 I915_WRITE(SDEIIR, pch_iir);
1685 }
1686
1687 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1688 ironlake_rps_change_irq_handler(dev);
1689}
1690
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001691static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1692{
1693 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001694 enum pipe i;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001695
1696 if (de_iir & DE_ERR_INT_IVB)
1697 ivb_err_int_handler(dev);
1698
1699 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1700 dp_aux_irq_handler(dev);
1701
1702 if (de_iir & DE_GSE_IVB)
1703 intel_opregion_asle_intr(dev);
1704
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001705 for_each_pipe(i) {
Daniel Vetter40da17c2013-10-21 18:04:36 +02001706 if (de_iir & (DE_PIPE_VBLANK_IVB(i)))
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001707 drm_handle_vblank(dev, i);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001708
1709 /* plane/pipes map 1:1 on ilk+ */
1710 if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001711 intel_prepare_page_flip(dev, i);
1712 intel_finish_page_flip_plane(dev, i);
1713 }
1714 }
1715
1716 /* check event from PCH */
1717 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1718 u32 pch_iir = I915_READ(SDEIIR);
1719
1720 cpt_irq_handler(dev, pch_iir);
1721
1722 /* clear PCH hotplug event before clear CPU irq */
1723 I915_WRITE(SDEIIR, pch_iir);
1724 }
1725}
1726
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001727static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001728{
1729 struct drm_device *dev = (struct drm_device *) arg;
1730 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001731 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001732 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001733
1734 atomic_inc(&dev_priv->irq_received);
1735
Paulo Zanoni86642812013-04-12 17:57:57 -03001736 /* We get interrupts on unclaimed registers, so check for this before we
1737 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001738 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001739
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001740 /* disable master interrupt before clearing iir */
1741 de_ier = I915_READ(DEIER);
1742 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001743 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001744
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001745 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1746 * interrupts will will be stored on its back queue, and then we'll be
1747 * able to process them after we restore SDEIER (as soon as we restore
1748 * it, we'll get an interrupt if SDEIIR still has something to process
1749 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001750 if (!HAS_PCH_NOP(dev)) {
1751 sde_ier = I915_READ(SDEIER);
1752 I915_WRITE(SDEIER, 0);
1753 POSTING_READ(SDEIER);
1754 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001755
Chris Wilson0e434062012-05-09 21:45:44 +01001756 gt_iir = I915_READ(GTIIR);
1757 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001758 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001759 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001760 else
1761 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001762 I915_WRITE(GTIIR, gt_iir);
1763 ret = IRQ_HANDLED;
1764 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001765
1766 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001767 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001768 if (INTEL_INFO(dev)->gen >= 7)
1769 ivb_display_irq_handler(dev, de_iir);
1770 else
1771 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001772 I915_WRITE(DEIIR, de_iir);
1773 ret = IRQ_HANDLED;
1774 }
1775
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001776 if (INTEL_INFO(dev)->gen >= 6) {
1777 u32 pm_iir = I915_READ(GEN6_PMIIR);
1778 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001779 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001780 I915_WRITE(GEN6_PMIIR, pm_iir);
1781 ret = IRQ_HANDLED;
1782 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001783 }
1784
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001785 I915_WRITE(DEIER, de_ier);
1786 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001787 if (!HAS_PCH_NOP(dev)) {
1788 I915_WRITE(SDEIER, sde_ier);
1789 POSTING_READ(SDEIER);
1790 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001791
1792 return ret;
1793}
1794
Ben Widawskyabd58f02013-11-02 21:07:09 -07001795static irqreturn_t gen8_irq_handler(int irq, void *arg)
1796{
1797 struct drm_device *dev = arg;
1798 struct drm_i915_private *dev_priv = dev->dev_private;
1799 u32 master_ctl;
1800 irqreturn_t ret = IRQ_NONE;
1801 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01001802 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001803
1804 atomic_inc(&dev_priv->irq_received);
1805
1806 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1807 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1808 if (!master_ctl)
1809 return IRQ_NONE;
1810
1811 I915_WRITE(GEN8_MASTER_IRQ, 0);
1812 POSTING_READ(GEN8_MASTER_IRQ);
1813
1814 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1815
1816 if (master_ctl & GEN8_DE_MISC_IRQ) {
1817 tmp = I915_READ(GEN8_DE_MISC_IIR);
1818 if (tmp & GEN8_DE_MISC_GSE)
1819 intel_opregion_asle_intr(dev);
1820 else if (tmp)
1821 DRM_ERROR("Unexpected DE Misc interrupt\n");
1822 else
1823 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1824
1825 if (tmp) {
1826 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1827 ret = IRQ_HANDLED;
1828 }
1829 }
1830
Daniel Vetter6d766f02013-11-07 14:49:55 +01001831 if (master_ctl & GEN8_DE_PORT_IRQ) {
1832 tmp = I915_READ(GEN8_DE_PORT_IIR);
1833 if (tmp & GEN8_AUX_CHANNEL_A)
1834 dp_aux_irq_handler(dev);
1835 else if (tmp)
1836 DRM_ERROR("Unexpected DE Port interrupt\n");
1837 else
1838 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
1839
1840 if (tmp) {
1841 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
1842 ret = IRQ_HANDLED;
1843 }
1844 }
1845
Daniel Vetterc42664c2013-11-07 11:05:40 +01001846 for_each_pipe(pipe) {
1847 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001848
Daniel Vetterc42664c2013-11-07 11:05:40 +01001849 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
1850 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001851
Daniel Vetterc42664c2013-11-07 11:05:40 +01001852 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
1853 if (pipe_iir & GEN8_PIPE_VBLANK)
1854 drm_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001855
Daniel Vetterc42664c2013-11-07 11:05:40 +01001856 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
1857 intel_prepare_page_flip(dev, pipe);
1858 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001859 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01001860
Daniel Vetter0fbe7872013-11-07 11:05:44 +01001861 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
1862 hsw_pipe_crc_irq_handler(dev, pipe);
1863
Daniel Vetter38d83c962013-11-07 11:05:46 +01001864 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
1865 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1866 false))
1867 DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
1868 pipe_name(pipe));
1869 }
1870
Daniel Vetter30100f22013-11-07 14:49:24 +01001871 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
1872 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
1873 pipe_name(pipe),
1874 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
1875 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01001876
1877 if (pipe_iir) {
1878 ret = IRQ_HANDLED;
1879 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
1880 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07001881 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
1882 }
1883
Daniel Vetter92d03a82013-11-07 11:05:43 +01001884 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
1885 /*
1886 * FIXME(BDW): Assume for now that the new interrupt handling
1887 * scheme also closed the SDE interrupt handling race we've seen
1888 * on older pch-split platforms. But this needs testing.
1889 */
1890 u32 pch_iir = I915_READ(SDEIIR);
1891
1892 cpt_irq_handler(dev, pch_iir);
1893
1894 if (pch_iir) {
1895 I915_WRITE(SDEIIR, pch_iir);
1896 ret = IRQ_HANDLED;
1897 }
1898 }
1899
Ben Widawskyabd58f02013-11-02 21:07:09 -07001900 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1901 POSTING_READ(GEN8_MASTER_IRQ);
1902
1903 return ret;
1904}
1905
Daniel Vetter17e1df02013-09-08 21:57:13 +02001906static void i915_error_wake_up(struct drm_i915_private *dev_priv,
1907 bool reset_completed)
1908{
1909 struct intel_ring_buffer *ring;
1910 int i;
1911
1912 /*
1913 * Notify all waiters for GPU completion events that reset state has
1914 * been changed, and that they need to restart their wait after
1915 * checking for potential errors (and bail out to drop locks if there is
1916 * a gpu reset pending so that i915_error_work_func can acquire them).
1917 */
1918
1919 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
1920 for_each_ring(ring, dev_priv, i)
1921 wake_up_all(&ring->irq_queue);
1922
1923 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
1924 wake_up_all(&dev_priv->pending_flip_queue);
1925
1926 /*
1927 * Signal tasks blocked in i915_gem_wait_for_error that the pending
1928 * reset state is cleared.
1929 */
1930 if (reset_completed)
1931 wake_up_all(&dev_priv->gpu_error.reset_queue);
1932}
1933
Jesse Barnes8a905232009-07-11 16:48:03 -04001934/**
1935 * i915_error_work_func - do process context error handling work
1936 * @work: work struct
1937 *
1938 * Fire an error uevent so userspace can see that a hang or error
1939 * was detected.
1940 */
1941static void i915_error_work_func(struct work_struct *work)
1942{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001943 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1944 work);
1945 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1946 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001947 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07001948 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1949 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1950 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02001951 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001952
Dave Airlie5bdebb12013-10-11 14:07:25 +10001953 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001954
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001955 /*
1956 * Note that there's only one work item which does gpu resets, so we
1957 * need not worry about concurrent gpu resets potentially incrementing
1958 * error->reset_counter twice. We only need to take care of another
1959 * racing irq/hangcheck declaring the gpu dead for a second time. A
1960 * quick check for that is good enough: schedule_work ensures the
1961 * correct ordering between hang detection and this work item, and since
1962 * the reset in-progress bit is only ever set by code outside of this
1963 * work we don't need to worry about any other races.
1964 */
1965 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001966 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10001967 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001968 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001969
Daniel Vetter17e1df02013-09-08 21:57:13 +02001970 /*
1971 * All state reset _must_ be completed before we update the
1972 * reset counter, for otherwise waiters might miss the reset
1973 * pending state and not properly drop locks, resulting in
1974 * deadlocks with the reset work.
1975 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01001976 ret = i915_reset(dev);
1977
Daniel Vetter17e1df02013-09-08 21:57:13 +02001978 intel_display_handle_reset(dev);
1979
Daniel Vetterf69061b2012-12-06 09:01:42 +01001980 if (ret == 0) {
1981 /*
1982 * After all the gem state is reset, increment the reset
1983 * counter and wake up everyone waiting for the reset to
1984 * complete.
1985 *
1986 * Since unlock operations are a one-sided barrier only,
1987 * we need to insert a barrier here to order any seqno
1988 * updates before
1989 * the counter increment.
1990 */
1991 smp_mb__before_atomic_inc();
1992 atomic_inc(&dev_priv->gpu_error.reset_counter);
1993
Dave Airlie5bdebb12013-10-11 14:07:25 +10001994 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001995 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001996 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001997 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04001998 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001999
Daniel Vetter17e1df02013-09-08 21:57:13 +02002000 /*
2001 * Note: The wake_up also serves as a memory barrier so that
2002 * waiters see the update value of the reset counter atomic_t.
2003 */
2004 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002005 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002006}
2007
Chris Wilson35aed2e2010-05-27 13:18:12 +01002008static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002009{
2010 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002011 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002012 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002013 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002014
Chris Wilson35aed2e2010-05-27 13:18:12 +01002015 if (!eir)
2016 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002017
Joe Perchesa70491c2012-03-18 13:00:11 -07002018 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002019
Ben Widawskybd9854f2012-08-23 15:18:09 -07002020 i915_get_extra_instdone(dev, instdone);
2021
Jesse Barnes8a905232009-07-11 16:48:03 -04002022 if (IS_G4X(dev)) {
2023 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2024 u32 ipeir = I915_READ(IPEIR_I965);
2025
Joe Perchesa70491c2012-03-18 13:00:11 -07002026 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2027 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002028 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2029 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002030 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002031 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002032 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002033 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002034 }
2035 if (eir & GM45_ERROR_PAGE_TABLE) {
2036 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002037 pr_err("page table error\n");
2038 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002039 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002040 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002041 }
2042 }
2043
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002044 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002045 if (eir & I915_ERROR_PAGE_TABLE) {
2046 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002047 pr_err("page table error\n");
2048 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002049 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002050 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002051 }
2052 }
2053
2054 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002055 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002056 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002057 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002058 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002059 /* pipestat has already been acked */
2060 }
2061 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002062 pr_err("instruction error\n");
2063 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002064 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2065 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002066 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002067 u32 ipeir = I915_READ(IPEIR);
2068
Joe Perchesa70491c2012-03-18 13:00:11 -07002069 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2070 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002071 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002072 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002073 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002074 } else {
2075 u32 ipeir = I915_READ(IPEIR_I965);
2076
Joe Perchesa70491c2012-03-18 13:00:11 -07002077 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2078 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002079 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002080 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002081 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002082 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002083 }
2084 }
2085
2086 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002087 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002088 eir = I915_READ(EIR);
2089 if (eir) {
2090 /*
2091 * some errors might have become stuck,
2092 * mask them.
2093 */
2094 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2095 I915_WRITE(EMR, I915_READ(EMR) | eir);
2096 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2097 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002098}
2099
2100/**
2101 * i915_handle_error - handle an error interrupt
2102 * @dev: drm device
2103 *
2104 * Do some basic checking of regsiter state at error interrupt time and
2105 * dump it to the syslog. Also call i915_capture_error_state() to make
2106 * sure we get a record and make it available in debugfs. Fire a uevent
2107 * so userspace knows something bad happened (should trigger collection
2108 * of a ring dump etc.).
2109 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002110void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002111{
2112 struct drm_i915_private *dev_priv = dev->dev_private;
2113
2114 i915_capture_error_state(dev);
2115 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002116
Ben Gamariba1234d2009-09-14 17:48:47 -04002117 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002118 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2119 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002120
Ben Gamari11ed50e2009-09-14 17:48:45 -04002121 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002122 * Wakeup waiting processes so that the reset work function
2123 * i915_error_work_func doesn't deadlock trying to grab various
2124 * locks. By bumping the reset counter first, the woken
2125 * processes will see a reset in progress and back off,
2126 * releasing their locks and then wait for the reset completion.
2127 * We must do this for _all_ gpu waiters that might hold locks
2128 * that the reset work needs to acquire.
2129 *
2130 * Note: The wake_up serves as the required memory barrier to
2131 * ensure that the waiters see the updated value of the reset
2132 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002133 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002134 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002135 }
2136
Daniel Vetter122f46b2013-09-04 17:36:14 +02002137 /*
2138 * Our reset work can grab modeset locks (since it needs to reset the
2139 * state of outstanding pagelips). Hence it must not be run on our own
2140 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2141 * code will deadlock.
2142 */
2143 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002144}
2145
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002146static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002147{
2148 drm_i915_private_t *dev_priv = dev->dev_private;
2149 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002151 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002152 struct intel_unpin_work *work;
2153 unsigned long flags;
2154 bool stall_detected;
2155
2156 /* Ignore early vblank irqs */
2157 if (intel_crtc == NULL)
2158 return;
2159
2160 spin_lock_irqsave(&dev->event_lock, flags);
2161 work = intel_crtc->unpin_work;
2162
Chris Wilsone7d841c2012-12-03 11:36:30 +00002163 if (work == NULL ||
2164 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2165 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002166 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2167 spin_unlock_irqrestore(&dev->event_lock, flags);
2168 return;
2169 }
2170
2171 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002172 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002173 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002174 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002175 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002176 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002177 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002178 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002179 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002180 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002181 crtc->x * crtc->fb->bits_per_pixel/8);
2182 }
2183
2184 spin_unlock_irqrestore(&dev->event_lock, flags);
2185
2186 if (stall_detected) {
2187 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2188 intel_prepare_page_flip(dev, intel_crtc->plane);
2189 }
2190}
2191
Keith Packard42f52ef2008-10-18 19:39:29 -07002192/* Called from drm generic code, passed 'crtc' which
2193 * we use as a pipe index
2194 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002195static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002196{
2197 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002198 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002199
Chris Wilson5eddb702010-09-11 13:48:45 +01002200 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002201 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002202
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002203 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002204 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002205 i915_enable_pipestat(dev_priv, pipe,
2206 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002207 else
Keith Packard7c463582008-11-04 02:03:27 -08002208 i915_enable_pipestat(dev_priv, pipe,
2209 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002210
2211 /* maintain vblank delivery even in deep C-states */
2212 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002213 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002214 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002216 return 0;
2217}
2218
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002219static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002220{
2221 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2222 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002223 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002224 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002225
2226 if (!i915_pipe_enabled(dev, pipe))
2227 return -EINVAL;
2228
2229 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002230 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002231 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2232
2233 return 0;
2234}
2235
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002236static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2237{
2238 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2239 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002240 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002241
2242 if (!i915_pipe_enabled(dev, pipe))
2243 return -EINVAL;
2244
2245 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002246 imr = I915_READ(VLV_IMR);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002247 if (pipe == PIPE_A)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002248 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002249 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002250 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002251 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002252 i915_enable_pipestat(dev_priv, pipe,
2253 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002254 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2255
2256 return 0;
2257}
2258
Ben Widawskyabd58f02013-11-02 21:07:09 -07002259static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2260{
2261 struct drm_i915_private *dev_priv = dev->dev_private;
2262 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002263
2264 if (!i915_pipe_enabled(dev, pipe))
2265 return -EINVAL;
2266
2267 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002268 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2269 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2270 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002271 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2272 return 0;
2273}
2274
Keith Packard42f52ef2008-10-18 19:39:29 -07002275/* Called from drm generic code, passed 'crtc' which
2276 * we use as a pipe index
2277 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002278static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002279{
2280 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002281 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002282
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002283 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002284 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002285 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002286
Jesse Barnesf796cf82011-04-07 13:58:17 -07002287 i915_disable_pipestat(dev_priv, pipe,
2288 PIPE_VBLANK_INTERRUPT_ENABLE |
2289 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2290 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2291}
2292
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002293static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002294{
2295 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2296 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002297 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002298 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002299
2300 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002301 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002302 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2303}
2304
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002305static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2306{
2307 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2308 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002309 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002310
2311 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002312 i915_disable_pipestat(dev_priv, pipe,
2313 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002314 imr = I915_READ(VLV_IMR);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002315 if (pipe == PIPE_A)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002316 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002317 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002318 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002319 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002320 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2321}
2322
Ben Widawskyabd58f02013-11-02 21:07:09 -07002323static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2324{
2325 struct drm_i915_private *dev_priv = dev->dev_private;
2326 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002327
2328 if (!i915_pipe_enabled(dev, pipe))
2329 return;
2330
2331 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002332 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2333 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2334 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002335 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2336}
2337
Chris Wilson893eead2010-10-27 14:44:35 +01002338static u32
2339ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002340{
Chris Wilson893eead2010-10-27 14:44:35 +01002341 return list_entry(ring->request_list.prev,
2342 struct drm_i915_gem_request, list)->seqno;
2343}
2344
Chris Wilson9107e9d2013-06-10 11:20:20 +01002345static bool
2346ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002347{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002348 return (list_empty(&ring->request_list) ||
2349 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002350}
2351
Chris Wilson6274f212013-06-10 11:20:21 +01002352static struct intel_ring_buffer *
2353semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002354{
2355 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01002356 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002357
2358 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2359 if ((ipehr & ~(0x3 << 16)) !=
2360 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01002361 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002362
2363 /* ACTHD is likely pointing to the dword after the actual command,
2364 * so scan backwards until we find the MBOX.
2365 */
Chris Wilson6274f212013-06-10 11:20:21 +01002366 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002367 acthd_min = max((int)acthd - 3 * 4, 0);
2368 do {
2369 cmd = ioread32(ring->virtual_start + acthd);
2370 if (cmd == ipehr)
2371 break;
2372
2373 acthd -= 4;
2374 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01002375 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002376 } while (1);
2377
Chris Wilson6274f212013-06-10 11:20:21 +01002378 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2379 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02002380}
2381
Chris Wilson6274f212013-06-10 11:20:21 +01002382static int semaphore_passed(struct intel_ring_buffer *ring)
2383{
2384 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2385 struct intel_ring_buffer *signaller;
2386 u32 seqno, ctl;
2387
2388 ring->hangcheck.deadlock = true;
2389
2390 signaller = semaphore_waits_for(ring, &seqno);
2391 if (signaller == NULL || signaller->hangcheck.deadlock)
2392 return -1;
2393
2394 /* cursory check for an unkickable deadlock */
2395 ctl = I915_READ_CTL(signaller);
2396 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2397 return -1;
2398
2399 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2400}
2401
2402static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2403{
2404 struct intel_ring_buffer *ring;
2405 int i;
2406
2407 for_each_ring(ring, dev_priv, i)
2408 ring->hangcheck.deadlock = false;
2409}
2410
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002411static enum intel_ring_hangcheck_action
2412ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002413{
2414 struct drm_device *dev = ring->dev;
2415 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002416 u32 tmp;
2417
Chris Wilson6274f212013-06-10 11:20:21 +01002418 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002419 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002420
Chris Wilson9107e9d2013-06-10 11:20:20 +01002421 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002422 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002423
2424 /* Is the chip hanging on a WAIT_FOR_EVENT?
2425 * If so we can simply poke the RB_WAIT bit
2426 * and break the hang. This should work on
2427 * all but the second generation chipsets.
2428 */
2429 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002430 if (tmp & RING_WAIT) {
2431 DRM_ERROR("Kicking stuck wait on %s\n",
2432 ring->name);
Chris Wilson09e14bf2013-10-10 09:37:19 +01002433 i915_handle_error(dev, false);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002434 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002435 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002436 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002437
Chris Wilson6274f212013-06-10 11:20:21 +01002438 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2439 switch (semaphore_passed(ring)) {
2440 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002441 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002442 case 1:
2443 DRM_ERROR("Kicking stuck semaphore on %s\n",
2444 ring->name);
Chris Wilson09e14bf2013-10-10 09:37:19 +01002445 i915_handle_error(dev, false);
Chris Wilson6274f212013-06-10 11:20:21 +01002446 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002447 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002448 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002449 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002450 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002451 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002452
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002453 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002454}
2455
Ben Gamarif65d9422009-09-14 17:48:44 -04002456/**
2457 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002458 * batchbuffers in a long time. We keep track per ring seqno progress and
2459 * if there are no progress, hangcheck score for that ring is increased.
2460 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2461 * we kick the ring. If we see no progress on three subsequent calls
2462 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002463 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002464static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002465{
2466 struct drm_device *dev = (struct drm_device *)data;
2467 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002468 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002469 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002470 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002471 bool stuck[I915_NUM_RINGS] = { 0 };
2472#define BUSY 1
2473#define KICK 5
2474#define HUNG 20
2475#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01002476
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002477 if (!i915_enable_hangcheck)
2478 return;
2479
Chris Wilsonb4519512012-05-11 14:29:30 +01002480 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002481 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002482 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002483
Chris Wilson6274f212013-06-10 11:20:21 +01002484 semaphore_clear_deadlocks(dev_priv);
2485
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002486 seqno = ring->get_seqno(ring, false);
2487 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002488
Chris Wilson9107e9d2013-06-10 11:20:20 +01002489 if (ring->hangcheck.seqno == seqno) {
2490 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002491 ring->hangcheck.action = HANGCHECK_IDLE;
2492
Chris Wilson9107e9d2013-06-10 11:20:20 +01002493 if (waitqueue_active(&ring->irq_queue)) {
2494 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002495 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002496 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2497 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2498 ring->name);
2499 else
2500 DRM_INFO("Fake missed irq on %s\n",
2501 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002502 wake_up_all(&ring->irq_queue);
2503 }
2504 /* Safeguard against driver failure */
2505 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002506 } else
2507 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002508 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002509 /* We always increment the hangcheck score
2510 * if the ring is busy and still processing
2511 * the same request, so that no single request
2512 * can run indefinitely (such as a chain of
2513 * batches). The only time we do not increment
2514 * the hangcheck score on this ring, if this
2515 * ring is in a legitimate wait for another
2516 * ring. In that case the waiting ring is a
2517 * victim and we want to be sure we catch the
2518 * right culprit. Then every time we do kick
2519 * the ring, add a small increment to the
2520 * score so that we can catch a batch that is
2521 * being repeatedly kicked and so responsible
2522 * for stalling the machine.
2523 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002524 ring->hangcheck.action = ring_stuck(ring,
2525 acthd);
2526
2527 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002528 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002529 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002530 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002531 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002532 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002533 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002534 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002535 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002536 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002537 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002538 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002539 stuck[i] = true;
2540 break;
2541 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002542 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002543 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002544 ring->hangcheck.action = HANGCHECK_ACTIVE;
2545
Chris Wilson9107e9d2013-06-10 11:20:20 +01002546 /* Gradually reduce the count so that we catch DoS
2547 * attempts across multiple batches.
2548 */
2549 if (ring->hangcheck.score > 0)
2550 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002551 }
2552
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002553 ring->hangcheck.seqno = seqno;
2554 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002555 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002556 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002557
Mika Kuoppala92cab732013-05-24 17:16:07 +03002558 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002559 if (ring->hangcheck.score > FIRE) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002560 DRM_INFO("%s on %s\n",
2561 stuck[i] ? "stuck" : "no progress",
2562 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002563 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002564 }
2565 }
2566
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002567 if (rings_hung)
2568 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002569
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002570 if (busy_count)
2571 /* Reset timer case chip hangs without another request
2572 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002573 i915_queue_hangcheck(dev);
2574}
2575
2576void i915_queue_hangcheck(struct drm_device *dev)
2577{
2578 struct drm_i915_private *dev_priv = dev->dev_private;
2579 if (!i915_enable_hangcheck)
2580 return;
2581
2582 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2583 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002584}
2585
Paulo Zanoni91738a92013-06-05 14:21:51 -03002586static void ibx_irq_preinstall(struct drm_device *dev)
2587{
2588 struct drm_i915_private *dev_priv = dev->dev_private;
2589
2590 if (HAS_PCH_NOP(dev))
2591 return;
2592
2593 /* south display irq */
2594 I915_WRITE(SDEIMR, 0xffffffff);
2595 /*
2596 * SDEIER is also touched by the interrupt handler to work around missed
2597 * PCH interrupts. Hence we can't update it after the interrupt handler
2598 * is enabled - instead we unconditionally enable all PCH interrupt
2599 * sources here, but then only unmask them as needed with SDEIMR.
2600 */
2601 I915_WRITE(SDEIER, 0xffffffff);
2602 POSTING_READ(SDEIER);
2603}
2604
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002605static void gen5_gt_irq_preinstall(struct drm_device *dev)
2606{
2607 struct drm_i915_private *dev_priv = dev->dev_private;
2608
2609 /* and GT */
2610 I915_WRITE(GTIMR, 0xffffffff);
2611 I915_WRITE(GTIER, 0x0);
2612 POSTING_READ(GTIER);
2613
2614 if (INTEL_INFO(dev)->gen >= 6) {
2615 /* and PM */
2616 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2617 I915_WRITE(GEN6_PMIER, 0x0);
2618 POSTING_READ(GEN6_PMIER);
2619 }
2620}
2621
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622/* drm_dma.h hooks
2623*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002624static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002625{
2626 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2627
Jesse Barnes46979952011-04-07 13:53:55 -07002628 atomic_set(&dev_priv->irq_received, 0);
2629
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002630 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002631
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002632 I915_WRITE(DEIMR, 0xffffffff);
2633 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002634 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002635
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002636 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002637
Paulo Zanoni91738a92013-06-05 14:21:51 -03002638 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002639}
2640
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002641static void valleyview_irq_preinstall(struct drm_device *dev)
2642{
2643 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2644 int pipe;
2645
2646 atomic_set(&dev_priv->irq_received, 0);
2647
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002648 /* VLV magic */
2649 I915_WRITE(VLV_IMR, 0);
2650 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2651 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2652 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2653
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002654 /* and GT */
2655 I915_WRITE(GTIIR, I915_READ(GTIIR));
2656 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002657
2658 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002659
2660 I915_WRITE(DPINVGTT, 0xff);
2661
2662 I915_WRITE(PORT_HOTPLUG_EN, 0);
2663 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2664 for_each_pipe(pipe)
2665 I915_WRITE(PIPESTAT(pipe), 0xffff);
2666 I915_WRITE(VLV_IIR, 0xffffffff);
2667 I915_WRITE(VLV_IMR, 0xffffffff);
2668 I915_WRITE(VLV_IER, 0x0);
2669 POSTING_READ(VLV_IER);
2670}
2671
Ben Widawskyabd58f02013-11-02 21:07:09 -07002672static void gen8_irq_preinstall(struct drm_device *dev)
2673{
2674 struct drm_i915_private *dev_priv = dev->dev_private;
2675 int pipe;
2676
2677 atomic_set(&dev_priv->irq_received, 0);
2678
2679 I915_WRITE(GEN8_MASTER_IRQ, 0);
2680 POSTING_READ(GEN8_MASTER_IRQ);
2681
2682 /* IIR can theoretically queue up two events. Be paranoid */
2683#define GEN8_IRQ_INIT_NDX(type, which) do { \
2684 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2685 POSTING_READ(GEN8_##type##_IMR(which)); \
2686 I915_WRITE(GEN8_##type##_IER(which), 0); \
2687 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2688 POSTING_READ(GEN8_##type##_IIR(which)); \
2689 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2690 } while (0)
2691
2692#define GEN8_IRQ_INIT(type) do { \
2693 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2694 POSTING_READ(GEN8_##type##_IMR); \
2695 I915_WRITE(GEN8_##type##_IER, 0); \
2696 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2697 POSTING_READ(GEN8_##type##_IIR); \
2698 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2699 } while (0)
2700
2701 GEN8_IRQ_INIT_NDX(GT, 0);
2702 GEN8_IRQ_INIT_NDX(GT, 1);
2703 GEN8_IRQ_INIT_NDX(GT, 2);
2704 GEN8_IRQ_INIT_NDX(GT, 3);
2705
2706 for_each_pipe(pipe) {
2707 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2708 }
2709
2710 GEN8_IRQ_INIT(DE_PORT);
2711 GEN8_IRQ_INIT(DE_MISC);
2712 GEN8_IRQ_INIT(PCU);
2713#undef GEN8_IRQ_INIT
2714#undef GEN8_IRQ_INIT_NDX
2715
2716 POSTING_READ(GEN8_PCU_IIR);
2717}
2718
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002719static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002720{
2721 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002722 struct drm_mode_config *mode_config = &dev->mode_config;
2723 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002724 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002725
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002726 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002727 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002728 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002729 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002730 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002731 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002732 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002733 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002734 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002735 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002736 }
2737
Daniel Vetterfee884e2013-07-04 23:35:21 +02002738 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002739
2740 /*
2741 * Enable digital hotplug on the PCH, and configure the DP short pulse
2742 * duration to 2ms (which is the minimum in the Display Port spec)
2743 *
2744 * This register is the same on all known PCH chips.
2745 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002746 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2747 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2748 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2749 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2750 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2751 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2752}
2753
Paulo Zanonid46da432013-02-08 17:35:15 -02002754static void ibx_irq_postinstall(struct drm_device *dev)
2755{
2756 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002757 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002758
Daniel Vetter692a04c2013-05-29 21:43:05 +02002759 if (HAS_PCH_NOP(dev))
2760 return;
2761
Paulo Zanoni86642812013-04-12 17:57:57 -03002762 if (HAS_PCH_IBX(dev)) {
2763 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002764 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002765 } else {
2766 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2767
2768 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2769 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002770
Paulo Zanonid46da432013-02-08 17:35:15 -02002771 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2772 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002773}
2774
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002775static void gen5_gt_irq_postinstall(struct drm_device *dev)
2776{
2777 struct drm_i915_private *dev_priv = dev->dev_private;
2778 u32 pm_irqs, gt_irqs;
2779
2780 pm_irqs = gt_irqs = 0;
2781
2782 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002783 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002784 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002785 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2786 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002787 }
2788
2789 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2790 if (IS_GEN5(dev)) {
2791 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2792 ILK_BSD_USER_INTERRUPT;
2793 } else {
2794 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2795 }
2796
2797 I915_WRITE(GTIIR, I915_READ(GTIIR));
2798 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2799 I915_WRITE(GTIER, gt_irqs);
2800 POSTING_READ(GTIER);
2801
2802 if (INTEL_INFO(dev)->gen >= 6) {
2803 pm_irqs |= GEN6_PM_RPS_EVENTS;
2804
2805 if (HAS_VEBOX(dev))
2806 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2807
Paulo Zanoni605cd252013-08-06 18:57:15 -03002808 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002809 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni605cd252013-08-06 18:57:15 -03002810 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002811 I915_WRITE(GEN6_PMIER, pm_irqs);
2812 POSTING_READ(GEN6_PMIER);
2813 }
2814}
2815
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002816static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002817{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002818 unsigned long irqflags;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002819 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002820 u32 display_mask, extra_mask;
2821
2822 if (INTEL_INFO(dev)->gen >= 7) {
2823 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2824 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2825 DE_PLANEB_FLIP_DONE_IVB |
2826 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2827 DE_ERR_INT_IVB);
2828 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2829 DE_PIPEA_VBLANK_IVB);
2830
2831 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2832 } else {
2833 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2834 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002835 DE_AUX_CHANNEL_A |
2836 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
2837 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
2838 DE_POISON);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002839 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2840 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002841
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002842 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002843
2844 /* should always can generate irq */
2845 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002846 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002847 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002848 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002849
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002850 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002851
Paulo Zanonid46da432013-02-08 17:35:15 -02002852 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002853
Jesse Barnesf97108d2010-01-29 11:27:07 -08002854 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002855 /* Enable PCU event interrupts
2856 *
2857 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002858 * setup is guaranteed to run in single-threaded context. But we
2859 * need it to make the assert_spin_locked happy. */
2860 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002861 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002862 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002863 }
2864
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002865 return 0;
2866}
2867
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002868static int valleyview_irq_postinstall(struct drm_device *dev)
2869{
2870 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002871 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02002872 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV |
2873 PIPE_CRC_DONE_ENABLE;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002874 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002875
2876 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002877 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2878 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2879 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002880 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2881
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002882 /*
2883 *Leave vblank interrupts masked initially. enable/disable will
2884 * toggle them based on usage.
2885 */
2886 dev_priv->irq_mask = (~enable_mask) |
2887 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2888 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002889
Daniel Vetter20afbda2012-12-11 14:05:07 +01002890 I915_WRITE(PORT_HOTPLUG_EN, 0);
2891 POSTING_READ(PORT_HOTPLUG_EN);
2892
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002893 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2894 I915_WRITE(VLV_IER, enable_mask);
2895 I915_WRITE(VLV_IIR, 0xffffffff);
2896 I915_WRITE(PIPESTAT(0), 0xffff);
2897 I915_WRITE(PIPESTAT(1), 0xffff);
2898 POSTING_READ(VLV_IER);
2899
Daniel Vetterb79480b2013-06-27 17:52:10 +02002900 /* Interrupt setup is already guaranteed to be single-threaded, this is
2901 * just to make the assert_spin_locked check happy. */
2902 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002903 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable);
2904 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
2905 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002906 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002907
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002908 I915_WRITE(VLV_IIR, 0xffffffff);
2909 I915_WRITE(VLV_IIR, 0xffffffff);
2910
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002911 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002912
2913 /* ack & enable invalid PTE error interrupts */
2914#if 0 /* FIXME: add support to irq handler for checking these bits */
2915 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2916 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2917#endif
2918
2919 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002920
2921 return 0;
2922}
2923
Ben Widawskyabd58f02013-11-02 21:07:09 -07002924static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
2925{
2926 int i;
2927
2928 /* These are interrupts we'll toggle with the ring mask register */
2929 uint32_t gt_interrupts[] = {
2930 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
2931 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
2932 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
2933 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
2934 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
2935 0,
2936 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
2937 };
2938
2939 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
2940 u32 tmp = I915_READ(GEN8_GT_IIR(i));
2941 if (tmp)
2942 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2943 i, tmp);
2944 I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
2945 I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
2946 }
2947 POSTING_READ(GEN8_GT_IER(0));
2948}
2949
2950static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
2951{
2952 struct drm_device *dev = dev_priv->dev;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01002953 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
2954 GEN8_PIPE_CDCLK_CRC_DONE |
2955 GEN8_PIPE_FIFO_UNDERRUN |
2956 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2957 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002958 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01002959 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
2960 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
2961 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002962
2963 for_each_pipe(pipe) {
2964 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2965 if (tmp)
2966 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2967 pipe, tmp);
2968 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2969 I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
2970 }
2971 POSTING_READ(GEN8_DE_PIPE_ISR(0));
2972
Daniel Vetter6d766f02013-11-07 14:49:55 +01002973 I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
2974 I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002975 POSTING_READ(GEN8_DE_PORT_IER);
2976}
2977
2978static int gen8_irq_postinstall(struct drm_device *dev)
2979{
2980 struct drm_i915_private *dev_priv = dev->dev_private;
2981
2982 gen8_gt_irq_postinstall(dev_priv);
2983 gen8_de_irq_postinstall(dev_priv);
2984
2985 ibx_irq_postinstall(dev);
2986
2987 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2988 POSTING_READ(GEN8_MASTER_IRQ);
2989
2990 return 0;
2991}
2992
2993static void gen8_irq_uninstall(struct drm_device *dev)
2994{
2995 struct drm_i915_private *dev_priv = dev->dev_private;
2996 int pipe;
2997
2998 if (!dev_priv)
2999 return;
3000
3001 atomic_set(&dev_priv->irq_received, 0);
3002
3003 I915_WRITE(GEN8_MASTER_IRQ, 0);
3004
3005#define GEN8_IRQ_FINI_NDX(type, which) do { \
3006 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3007 I915_WRITE(GEN8_##type##_IER(which), 0); \
3008 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3009 } while (0)
3010
3011#define GEN8_IRQ_FINI(type) do { \
3012 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3013 I915_WRITE(GEN8_##type##_IER, 0); \
3014 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3015 } while (0)
3016
3017 GEN8_IRQ_FINI_NDX(GT, 0);
3018 GEN8_IRQ_FINI_NDX(GT, 1);
3019 GEN8_IRQ_FINI_NDX(GT, 2);
3020 GEN8_IRQ_FINI_NDX(GT, 3);
3021
3022 for_each_pipe(pipe) {
3023 GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3024 }
3025
3026 GEN8_IRQ_FINI(DE_PORT);
3027 GEN8_IRQ_FINI(DE_MISC);
3028 GEN8_IRQ_FINI(PCU);
3029#undef GEN8_IRQ_FINI
3030#undef GEN8_IRQ_FINI_NDX
3031
3032 POSTING_READ(GEN8_PCU_IIR);
3033}
3034
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003035static void valleyview_irq_uninstall(struct drm_device *dev)
3036{
3037 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3038 int pipe;
3039
3040 if (!dev_priv)
3041 return;
3042
Egbert Eichac4c16c2013-04-16 13:36:58 +02003043 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3044
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003045 for_each_pipe(pipe)
3046 I915_WRITE(PIPESTAT(pipe), 0xffff);
3047
3048 I915_WRITE(HWSTAM, 0xffffffff);
3049 I915_WRITE(PORT_HOTPLUG_EN, 0);
3050 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3051 for_each_pipe(pipe)
3052 I915_WRITE(PIPESTAT(pipe), 0xffff);
3053 I915_WRITE(VLV_IIR, 0xffffffff);
3054 I915_WRITE(VLV_IMR, 0xffffffff);
3055 I915_WRITE(VLV_IER, 0x0);
3056 POSTING_READ(VLV_IER);
3057}
3058
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003059static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003060{
3061 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003062
3063 if (!dev_priv)
3064 return;
3065
Egbert Eichac4c16c2013-04-16 13:36:58 +02003066 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3067
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003068 I915_WRITE(HWSTAM, 0xffffffff);
3069
3070 I915_WRITE(DEIMR, 0xffffffff);
3071 I915_WRITE(DEIER, 0x0);
3072 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003073 if (IS_GEN7(dev))
3074 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003075
3076 I915_WRITE(GTIMR, 0xffffffff);
3077 I915_WRITE(GTIER, 0x0);
3078 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07003079
Ben Widawskyab5c6082013-04-05 13:12:41 -07003080 if (HAS_PCH_NOP(dev))
3081 return;
3082
Keith Packard192aac1f2011-09-20 10:12:44 -07003083 I915_WRITE(SDEIMR, 0xffffffff);
3084 I915_WRITE(SDEIER, 0x0);
3085 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003086 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3087 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003088}
3089
Chris Wilsonc2798b12012-04-22 21:13:57 +01003090static void i8xx_irq_preinstall(struct drm_device * dev)
3091{
3092 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3093 int pipe;
3094
3095 atomic_set(&dev_priv->irq_received, 0);
3096
3097 for_each_pipe(pipe)
3098 I915_WRITE(PIPESTAT(pipe), 0);
3099 I915_WRITE16(IMR, 0xffff);
3100 I915_WRITE16(IER, 0x0);
3101 POSTING_READ16(IER);
3102}
3103
3104static int i8xx_irq_postinstall(struct drm_device *dev)
3105{
3106 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003107 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003108
Chris Wilsonc2798b12012-04-22 21:13:57 +01003109 I915_WRITE16(EMR,
3110 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3111
3112 /* Unmask the interrupts that we always want on. */
3113 dev_priv->irq_mask =
3114 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3115 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3116 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3117 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3118 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3119 I915_WRITE16(IMR, dev_priv->irq_mask);
3120
3121 I915_WRITE16(IER,
3122 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3123 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3124 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3125 I915_USER_INTERRUPT);
3126 POSTING_READ16(IER);
3127
Daniel Vetter379ef822013-10-16 22:55:56 +02003128 /* Interrupt setup is already guaranteed to be single-threaded, this is
3129 * just to make the assert_spin_locked check happy. */
3130 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02003131 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3132 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
Daniel Vetter379ef822013-10-16 22:55:56 +02003133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3134
Chris Wilsonc2798b12012-04-22 21:13:57 +01003135 return 0;
3136}
3137
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003138/*
3139 * Returns true when a page flip has completed.
3140 */
3141static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003142 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003143{
3144 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003145 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003146
3147 if (!drm_handle_vblank(dev, pipe))
3148 return false;
3149
3150 if ((iir & flip_pending) == 0)
3151 return false;
3152
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003153 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003154
3155 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3156 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3157 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3158 * the flip is completed (no longer pending). Since this doesn't raise
3159 * an interrupt per se, we watch for the change at vblank.
3160 */
3161 if (I915_READ16(ISR) & flip_pending)
3162 return false;
3163
3164 intel_finish_page_flip(dev, pipe);
3165
3166 return true;
3167}
3168
Daniel Vetterff1f5252012-10-02 15:10:55 +02003169static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003170{
3171 struct drm_device *dev = (struct drm_device *) arg;
3172 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003173 u16 iir, new_iir;
3174 u32 pipe_stats[2];
3175 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003176 int pipe;
3177 u16 flip_mask =
3178 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3179 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3180
3181 atomic_inc(&dev_priv->irq_received);
3182
3183 iir = I915_READ16(IIR);
3184 if (iir == 0)
3185 return IRQ_NONE;
3186
3187 while (iir & ~flip_mask) {
3188 /* Can't rely on pipestat interrupt bit in iir as it might
3189 * have been cleared after the pipestat interrupt was received.
3190 * It doesn't set the bit in iir again, but it still produces
3191 * interrupts (for non-MSI).
3192 */
3193 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3194 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3195 i915_handle_error(dev, false);
3196
3197 for_each_pipe(pipe) {
3198 int reg = PIPESTAT(pipe);
3199 pipe_stats[pipe] = I915_READ(reg);
3200
3201 /*
3202 * Clear the PIPE*STAT regs before the IIR
3203 */
3204 if (pipe_stats[pipe] & 0x8000ffff) {
3205 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3206 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3207 pipe_name(pipe));
3208 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003209 }
3210 }
3211 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3212
3213 I915_WRITE16(IIR, iir & ~flip_mask);
3214 new_iir = I915_READ16(IIR); /* Flush posted writes */
3215
Daniel Vetterd05c6172012-04-26 23:28:09 +02003216 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003217
3218 if (iir & I915_USER_INTERRUPT)
3219 notify_ring(dev, &dev_priv->ring[RCS]);
3220
Daniel Vetter4356d582013-10-16 22:55:55 +02003221 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003222 int plane = pipe;
3223 if (IS_MOBILE(dev))
3224 plane = !plane;
3225
Daniel Vetter4356d582013-10-16 22:55:55 +02003226 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003227 i8xx_handle_vblank(dev, plane, pipe, iir))
3228 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003229
Daniel Vetter4356d582013-10-16 22:55:55 +02003230 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003231 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003232 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003233
3234 iir = new_iir;
3235 }
3236
3237 return IRQ_HANDLED;
3238}
3239
3240static void i8xx_irq_uninstall(struct drm_device * dev)
3241{
3242 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3243 int pipe;
3244
Chris Wilsonc2798b12012-04-22 21:13:57 +01003245 for_each_pipe(pipe) {
3246 /* Clear enable bits; then clear status bits */
3247 I915_WRITE(PIPESTAT(pipe), 0);
3248 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3249 }
3250 I915_WRITE16(IMR, 0xffff);
3251 I915_WRITE16(IER, 0x0);
3252 I915_WRITE16(IIR, I915_READ16(IIR));
3253}
3254
Chris Wilsona266c7d2012-04-24 22:59:44 +01003255static void i915_irq_preinstall(struct drm_device * dev)
3256{
3257 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3258 int pipe;
3259
3260 atomic_set(&dev_priv->irq_received, 0);
3261
3262 if (I915_HAS_HOTPLUG(dev)) {
3263 I915_WRITE(PORT_HOTPLUG_EN, 0);
3264 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3265 }
3266
Chris Wilson00d98eb2012-04-24 22:59:48 +01003267 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003268 for_each_pipe(pipe)
3269 I915_WRITE(PIPESTAT(pipe), 0);
3270 I915_WRITE(IMR, 0xffffffff);
3271 I915_WRITE(IER, 0x0);
3272 POSTING_READ(IER);
3273}
3274
3275static int i915_irq_postinstall(struct drm_device *dev)
3276{
3277 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003278 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003279 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003280
Chris Wilson38bde182012-04-24 22:59:50 +01003281 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3282
3283 /* Unmask the interrupts that we always want on. */
3284 dev_priv->irq_mask =
3285 ~(I915_ASLE_INTERRUPT |
3286 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3287 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3288 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3289 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3290 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3291
3292 enable_mask =
3293 I915_ASLE_INTERRUPT |
3294 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3295 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3296 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3297 I915_USER_INTERRUPT;
3298
Chris Wilsona266c7d2012-04-24 22:59:44 +01003299 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003300 I915_WRITE(PORT_HOTPLUG_EN, 0);
3301 POSTING_READ(PORT_HOTPLUG_EN);
3302
Chris Wilsona266c7d2012-04-24 22:59:44 +01003303 /* Enable in IER... */
3304 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3305 /* and unmask in IMR */
3306 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3307 }
3308
Chris Wilsona266c7d2012-04-24 22:59:44 +01003309 I915_WRITE(IMR, dev_priv->irq_mask);
3310 I915_WRITE(IER, enable_mask);
3311 POSTING_READ(IER);
3312
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003313 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003314
Daniel Vetter379ef822013-10-16 22:55:56 +02003315 /* Interrupt setup is already guaranteed to be single-threaded, this is
3316 * just to make the assert_spin_locked check happy. */
3317 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02003318 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3319 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
Daniel Vetter379ef822013-10-16 22:55:56 +02003320 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3321
Daniel Vetter20afbda2012-12-11 14:05:07 +01003322 return 0;
3323}
3324
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003325/*
3326 * Returns true when a page flip has completed.
3327 */
3328static bool i915_handle_vblank(struct drm_device *dev,
3329 int plane, int pipe, u32 iir)
3330{
3331 drm_i915_private_t *dev_priv = dev->dev_private;
3332 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3333
3334 if (!drm_handle_vblank(dev, pipe))
3335 return false;
3336
3337 if ((iir & flip_pending) == 0)
3338 return false;
3339
3340 intel_prepare_page_flip(dev, plane);
3341
3342 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3343 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3344 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3345 * the flip is completed (no longer pending). Since this doesn't raise
3346 * an interrupt per se, we watch for the change at vblank.
3347 */
3348 if (I915_READ(ISR) & flip_pending)
3349 return false;
3350
3351 intel_finish_page_flip(dev, pipe);
3352
3353 return true;
3354}
3355
Daniel Vetterff1f5252012-10-02 15:10:55 +02003356static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003357{
3358 struct drm_device *dev = (struct drm_device *) arg;
3359 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003360 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003361 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003362 u32 flip_mask =
3363 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3364 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003365 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003366
3367 atomic_inc(&dev_priv->irq_received);
3368
3369 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003370 do {
3371 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003372 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003373
3374 /* Can't rely on pipestat interrupt bit in iir as it might
3375 * have been cleared after the pipestat interrupt was received.
3376 * It doesn't set the bit in iir again, but it still produces
3377 * interrupts (for non-MSI).
3378 */
3379 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3380 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3381 i915_handle_error(dev, false);
3382
3383 for_each_pipe(pipe) {
3384 int reg = PIPESTAT(pipe);
3385 pipe_stats[pipe] = I915_READ(reg);
3386
Chris Wilson38bde182012-04-24 22:59:50 +01003387 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003388 if (pipe_stats[pipe] & 0x8000ffff) {
3389 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3390 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3391 pipe_name(pipe));
3392 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003393 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003394 }
3395 }
3396 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3397
3398 if (!irq_received)
3399 break;
3400
Chris Wilsona266c7d2012-04-24 22:59:44 +01003401 /* Consume port. Then clear IIR or we'll miss events */
3402 if ((I915_HAS_HOTPLUG(dev)) &&
3403 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3404 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003405 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003406
3407 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3408 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003409
3410 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3411
Chris Wilsona266c7d2012-04-24 22:59:44 +01003412 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003413 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003414 }
3415
Chris Wilson38bde182012-04-24 22:59:50 +01003416 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003417 new_iir = I915_READ(IIR); /* Flush posted writes */
3418
Chris Wilsona266c7d2012-04-24 22:59:44 +01003419 if (iir & I915_USER_INTERRUPT)
3420 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003421
Chris Wilsona266c7d2012-04-24 22:59:44 +01003422 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003423 int plane = pipe;
3424 if (IS_MOBILE(dev))
3425 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003426
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003427 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3428 i915_handle_vblank(dev, plane, pipe, iir))
3429 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003430
3431 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3432 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003433
3434 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003435 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003436 }
3437
Chris Wilsona266c7d2012-04-24 22:59:44 +01003438 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3439 intel_opregion_asle_intr(dev);
3440
3441 /* With MSI, interrupts are only generated when iir
3442 * transitions from zero to nonzero. If another bit got
3443 * set while we were handling the existing iir bits, then
3444 * we would never get another interrupt.
3445 *
3446 * This is fine on non-MSI as well, as if we hit this path
3447 * we avoid exiting the interrupt handler only to generate
3448 * another one.
3449 *
3450 * Note that for MSI this could cause a stray interrupt report
3451 * if an interrupt landed in the time between writing IIR and
3452 * the posting read. This should be rare enough to never
3453 * trigger the 99% of 100,000 interrupts test for disabling
3454 * stray interrupts.
3455 */
Chris Wilson38bde182012-04-24 22:59:50 +01003456 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003457 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003458 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003459
Daniel Vetterd05c6172012-04-26 23:28:09 +02003460 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003461
Chris Wilsona266c7d2012-04-24 22:59:44 +01003462 return ret;
3463}
3464
3465static void i915_irq_uninstall(struct drm_device * dev)
3466{
3467 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3468 int pipe;
3469
Egbert Eichac4c16c2013-04-16 13:36:58 +02003470 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3471
Chris Wilsona266c7d2012-04-24 22:59:44 +01003472 if (I915_HAS_HOTPLUG(dev)) {
3473 I915_WRITE(PORT_HOTPLUG_EN, 0);
3474 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3475 }
3476
Chris Wilson00d98eb2012-04-24 22:59:48 +01003477 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003478 for_each_pipe(pipe) {
3479 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003480 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003481 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3482 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003483 I915_WRITE(IMR, 0xffffffff);
3484 I915_WRITE(IER, 0x0);
3485
Chris Wilsona266c7d2012-04-24 22:59:44 +01003486 I915_WRITE(IIR, I915_READ(IIR));
3487}
3488
3489static void i965_irq_preinstall(struct drm_device * dev)
3490{
3491 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3492 int pipe;
3493
3494 atomic_set(&dev_priv->irq_received, 0);
3495
Chris Wilsonadca4732012-05-11 18:01:31 +01003496 I915_WRITE(PORT_HOTPLUG_EN, 0);
3497 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003498
3499 I915_WRITE(HWSTAM, 0xeffe);
3500 for_each_pipe(pipe)
3501 I915_WRITE(PIPESTAT(pipe), 0);
3502 I915_WRITE(IMR, 0xffffffff);
3503 I915_WRITE(IER, 0x0);
3504 POSTING_READ(IER);
3505}
3506
3507static int i965_irq_postinstall(struct drm_device *dev)
3508{
3509 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003510 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003511 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003512 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003513
Chris Wilsona266c7d2012-04-24 22:59:44 +01003514 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003515 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003516 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003517 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3518 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3519 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3520 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3521 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3522
3523 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003524 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3525 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003526 enable_mask |= I915_USER_INTERRUPT;
3527
3528 if (IS_G4X(dev))
3529 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003530
Daniel Vetterb79480b2013-06-27 17:52:10 +02003531 /* Interrupt setup is already guaranteed to be single-threaded, this is
3532 * just to make the assert_spin_locked check happy. */
3533 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02003534 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
3535 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
3536 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003537 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003538
Chris Wilsona266c7d2012-04-24 22:59:44 +01003539 /*
3540 * Enable some error detection, note the instruction error mask
3541 * bit is reserved, so we leave it masked.
3542 */
3543 if (IS_G4X(dev)) {
3544 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3545 GM45_ERROR_MEM_PRIV |
3546 GM45_ERROR_CP_PRIV |
3547 I915_ERROR_MEMORY_REFRESH);
3548 } else {
3549 error_mask = ~(I915_ERROR_PAGE_TABLE |
3550 I915_ERROR_MEMORY_REFRESH);
3551 }
3552 I915_WRITE(EMR, error_mask);
3553
3554 I915_WRITE(IMR, dev_priv->irq_mask);
3555 I915_WRITE(IER, enable_mask);
3556 POSTING_READ(IER);
3557
Daniel Vetter20afbda2012-12-11 14:05:07 +01003558 I915_WRITE(PORT_HOTPLUG_EN, 0);
3559 POSTING_READ(PORT_HOTPLUG_EN);
3560
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003561 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003562
3563 return 0;
3564}
3565
Egbert Eichbac56d52013-02-25 12:06:51 -05003566static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003567{
3568 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003569 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003570 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003571 u32 hotplug_en;
3572
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003573 assert_spin_locked(&dev_priv->irq_lock);
3574
Egbert Eichbac56d52013-02-25 12:06:51 -05003575 if (I915_HAS_HOTPLUG(dev)) {
3576 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3577 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3578 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003579 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003580 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3581 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3582 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003583 /* Programming the CRT detection parameters tends
3584 to generate a spurious hotplug event about three
3585 seconds later. So just do it once.
3586 */
3587 if (IS_G4X(dev))
3588 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003589 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003590 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003591
Egbert Eichbac56d52013-02-25 12:06:51 -05003592 /* Ignore TV since it's buggy */
3593 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3594 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003595}
3596
Daniel Vetterff1f5252012-10-02 15:10:55 +02003597static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003598{
3599 struct drm_device *dev = (struct drm_device *) arg;
3600 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003601 u32 iir, new_iir;
3602 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003603 unsigned long irqflags;
3604 int irq_received;
3605 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003606 u32 flip_mask =
3607 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3608 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003609
3610 atomic_inc(&dev_priv->irq_received);
3611
3612 iir = I915_READ(IIR);
3613
Chris Wilsona266c7d2012-04-24 22:59:44 +01003614 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003615 bool blc_event = false;
3616
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003617 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003618
3619 /* Can't rely on pipestat interrupt bit in iir as it might
3620 * have been cleared after the pipestat interrupt was received.
3621 * It doesn't set the bit in iir again, but it still produces
3622 * interrupts (for non-MSI).
3623 */
3624 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3625 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3626 i915_handle_error(dev, false);
3627
3628 for_each_pipe(pipe) {
3629 int reg = PIPESTAT(pipe);
3630 pipe_stats[pipe] = I915_READ(reg);
3631
3632 /*
3633 * Clear the PIPE*STAT regs before the IIR
3634 */
3635 if (pipe_stats[pipe] & 0x8000ffff) {
3636 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3637 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3638 pipe_name(pipe));
3639 I915_WRITE(reg, pipe_stats[pipe]);
3640 irq_received = 1;
3641 }
3642 }
3643 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3644
3645 if (!irq_received)
3646 break;
3647
3648 ret = IRQ_HANDLED;
3649
3650 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003651 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003652 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003653 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3654 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003655 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003656
3657 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3658 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003659
3660 intel_hpd_irq_handler(dev, hotplug_trigger,
3661 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
3662
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003663 if (IS_G4X(dev) &&
3664 (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
3665 dp_aux_irq_handler(dev);
3666
Chris Wilsona266c7d2012-04-24 22:59:44 +01003667 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3668 I915_READ(PORT_HOTPLUG_STAT);
3669 }
3670
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003671 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003672 new_iir = I915_READ(IIR); /* Flush posted writes */
3673
Chris Wilsona266c7d2012-04-24 22:59:44 +01003674 if (iir & I915_USER_INTERRUPT)
3675 notify_ring(dev, &dev_priv->ring[RCS]);
3676 if (iir & I915_BSD_USER_INTERRUPT)
3677 notify_ring(dev, &dev_priv->ring[VCS]);
3678
Chris Wilsona266c7d2012-04-24 22:59:44 +01003679 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003680 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003681 i915_handle_vblank(dev, pipe, pipe, iir))
3682 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003683
3684 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3685 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003686
3687 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003688 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003689 }
3690
3691
3692 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3693 intel_opregion_asle_intr(dev);
3694
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003695 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3696 gmbus_irq_handler(dev);
3697
Chris Wilsona266c7d2012-04-24 22:59:44 +01003698 /* With MSI, interrupts are only generated when iir
3699 * transitions from zero to nonzero. If another bit got
3700 * set while we were handling the existing iir bits, then
3701 * we would never get another interrupt.
3702 *
3703 * This is fine on non-MSI as well, as if we hit this path
3704 * we avoid exiting the interrupt handler only to generate
3705 * another one.
3706 *
3707 * Note that for MSI this could cause a stray interrupt report
3708 * if an interrupt landed in the time between writing IIR and
3709 * the posting read. This should be rare enough to never
3710 * trigger the 99% of 100,000 interrupts test for disabling
3711 * stray interrupts.
3712 */
3713 iir = new_iir;
3714 }
3715
Daniel Vetterd05c6172012-04-26 23:28:09 +02003716 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003717
Chris Wilsona266c7d2012-04-24 22:59:44 +01003718 return ret;
3719}
3720
3721static void i965_irq_uninstall(struct drm_device * dev)
3722{
3723 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3724 int pipe;
3725
3726 if (!dev_priv)
3727 return;
3728
Egbert Eichac4c16c2013-04-16 13:36:58 +02003729 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3730
Chris Wilsonadca4732012-05-11 18:01:31 +01003731 I915_WRITE(PORT_HOTPLUG_EN, 0);
3732 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003733
3734 I915_WRITE(HWSTAM, 0xffffffff);
3735 for_each_pipe(pipe)
3736 I915_WRITE(PIPESTAT(pipe), 0);
3737 I915_WRITE(IMR, 0xffffffff);
3738 I915_WRITE(IER, 0x0);
3739
3740 for_each_pipe(pipe)
3741 I915_WRITE(PIPESTAT(pipe),
3742 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3743 I915_WRITE(IIR, I915_READ(IIR));
3744}
3745
Egbert Eichac4c16c2013-04-16 13:36:58 +02003746static void i915_reenable_hotplug_timer_func(unsigned long data)
3747{
3748 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3749 struct drm_device *dev = dev_priv->dev;
3750 struct drm_mode_config *mode_config = &dev->mode_config;
3751 unsigned long irqflags;
3752 int i;
3753
3754 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3755 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3756 struct drm_connector *connector;
3757
3758 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3759 continue;
3760
3761 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3762
3763 list_for_each_entry(connector, &mode_config->connector_list, head) {
3764 struct intel_connector *intel_connector = to_intel_connector(connector);
3765
3766 if (intel_connector->encoder->hpd_pin == i) {
3767 if (connector->polled != intel_connector->polled)
3768 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3769 drm_get_connector_name(connector));
3770 connector->polled = intel_connector->polled;
3771 if (!connector->polled)
3772 connector->polled = DRM_CONNECTOR_POLL_HPD;
3773 }
3774 }
3775 }
3776 if (dev_priv->display.hpd_irq_setup)
3777 dev_priv->display.hpd_irq_setup(dev);
3778 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3779}
3780
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003781void intel_irq_init(struct drm_device *dev)
3782{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003783 struct drm_i915_private *dev_priv = dev->dev_private;
3784
3785 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003786 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003787 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003788 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003789
Daniel Vetter99584db2012-11-14 17:14:04 +01003790 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3791 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003792 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003793 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3794 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003795
Tomas Janousek97a19a22012-12-08 13:48:13 +01003796 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003797
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03003798 if (IS_GEN2(dev)) {
3799 dev->max_vblank_count = 0;
3800 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
3801 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003802 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3803 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03003804 } else {
3805 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3806 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003807 }
3808
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03003809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07003810 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03003811 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3812 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003813
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003814 if (IS_VALLEYVIEW(dev)) {
3815 dev->driver->irq_handler = valleyview_irq_handler;
3816 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3817 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3818 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3819 dev->driver->enable_vblank = valleyview_enable_vblank;
3820 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003821 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003822 } else if (IS_GEN8(dev)) {
3823 dev->driver->irq_handler = gen8_irq_handler;
3824 dev->driver->irq_preinstall = gen8_irq_preinstall;
3825 dev->driver->irq_postinstall = gen8_irq_postinstall;
3826 dev->driver->irq_uninstall = gen8_irq_uninstall;
3827 dev->driver->enable_vblank = gen8_enable_vblank;
3828 dev->driver->disable_vblank = gen8_disable_vblank;
3829 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003830 } else if (HAS_PCH_SPLIT(dev)) {
3831 dev->driver->irq_handler = ironlake_irq_handler;
3832 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3833 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3834 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3835 dev->driver->enable_vblank = ironlake_enable_vblank;
3836 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003837 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003838 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003839 if (INTEL_INFO(dev)->gen == 2) {
3840 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3841 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3842 dev->driver->irq_handler = i8xx_irq_handler;
3843 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003844 } else if (INTEL_INFO(dev)->gen == 3) {
3845 dev->driver->irq_preinstall = i915_irq_preinstall;
3846 dev->driver->irq_postinstall = i915_irq_postinstall;
3847 dev->driver->irq_uninstall = i915_irq_uninstall;
3848 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003849 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003850 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003851 dev->driver->irq_preinstall = i965_irq_preinstall;
3852 dev->driver->irq_postinstall = i965_irq_postinstall;
3853 dev->driver->irq_uninstall = i965_irq_uninstall;
3854 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003855 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003856 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003857 dev->driver->enable_vblank = i915_enable_vblank;
3858 dev->driver->disable_vblank = i915_disable_vblank;
3859 }
3860}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003861
3862void intel_hpd_init(struct drm_device *dev)
3863{
3864 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003865 struct drm_mode_config *mode_config = &dev->mode_config;
3866 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003867 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003868 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003869
Egbert Eich821450c2013-04-16 13:36:55 +02003870 for (i = 1; i < HPD_NUM_PINS; i++) {
3871 dev_priv->hpd_stats[i].hpd_cnt = 0;
3872 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3873 }
3874 list_for_each_entry(connector, &mode_config->connector_list, head) {
3875 struct intel_connector *intel_connector = to_intel_connector(connector);
3876 connector->polled = intel_connector->polled;
3877 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3878 connector->polled = DRM_CONNECTOR_POLL_HPD;
3879 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003880
3881 /* Interrupt setup is already guaranteed to be single-threaded, this is
3882 * just to make the assert_spin_locked checks happy. */
3883 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003884 if (dev_priv->display.hpd_irq_setup)
3885 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003886 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003887}
Paulo Zanonic67a4702013-08-19 13:18:09 -03003888
3889/* Disable interrupts so we can allow Package C8+. */
3890void hsw_pc8_disable_interrupts(struct drm_device *dev)
3891{
3892 struct drm_i915_private *dev_priv = dev->dev_private;
3893 unsigned long irqflags;
3894
3895 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3896
3897 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3898 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3899 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3900 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3901 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3902
3903 ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3904 ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3905 ilk_disable_gt_irq(dev_priv, 0xffffffff);
3906 snb_disable_pm_irq(dev_priv, 0xffffffff);
3907
3908 dev_priv->pc8.irqs_disabled = true;
3909
3910 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3911}
3912
3913/* Restore interrupts so we can recover from Package C8+. */
3914void hsw_pc8_restore_interrupts(struct drm_device *dev)
3915{
3916 struct drm_i915_private *dev_priv = dev->dev_private;
3917 unsigned long irqflags;
3918 uint32_t val, expected;
3919
3920 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3921
3922 val = I915_READ(DEIMR);
3923 expected = ~DE_PCH_EVENT_IVB;
3924 WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3925
3926 val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3927 expected = ~SDE_HOTPLUG_MASK_CPT;
3928 WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3929 val, expected);
3930
3931 val = I915_READ(GTIMR);
3932 expected = 0xffffffff;
3933 WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3934
3935 val = I915_READ(GEN6_PMIMR);
3936 expected = 0xffffffff;
3937 WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3938 expected);
3939
3940 dev_priv->pc8.irqs_disabled = false;
3941
3942 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3943 ibx_enable_display_interrupt(dev_priv,
3944 ~dev_priv->pc8.regsave.sdeimr &
3945 ~SDE_HOTPLUG_MASK_CPT);
3946 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3947 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3948 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3949
3950 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3951}